1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Rafał Miłecki <zajec5@gmail.com> 23 * Alex Deucher <alexdeucher@gmail.com> 24 */ 25 26 #include "amdgpu.h" 27 #include "amdgpu_drv.h" 28 #include "amdgpu_pm.h" 29 #include "amdgpu_dpm.h" 30 #include "atom.h" 31 #include <linux/pci.h> 32 #include <linux/hwmon.h> 33 #include <linux/hwmon-sysfs.h> 34 #include <linux/nospec.h> 35 #include <linux/pm_runtime.h> 36 #include <asm/processor.h> 37 38 static const struct cg_flag_name clocks[] = { 39 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 40 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 41 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 42 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 43 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 44 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 45 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 46 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 47 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 48 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 49 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 50 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 51 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 52 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 53 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 54 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 55 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 56 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 57 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 58 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 59 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 60 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 61 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 62 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 63 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 64 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 65 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 66 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 67 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 68 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 69 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 70 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 71 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 72 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 73 {0, NULL}, 74 }; 75 76 static const struct hwmon_temp_label { 77 enum PP_HWMON_TEMP channel; 78 const char *label; 79 } temp_label[] = { 80 {PP_TEMP_EDGE, "edge"}, 81 {PP_TEMP_JUNCTION, "junction"}, 82 {PP_TEMP_MEM, "mem"}, 83 }; 84 85 const char * const amdgpu_pp_profile_name[] = { 86 "BOOTUP_DEFAULT", 87 "3D_FULL_SCREEN", 88 "POWER_SAVING", 89 "VIDEO", 90 "VR", 91 "COMPUTE", 92 "CUSTOM", 93 "WINDOW_3D", 94 }; 95 96 /** 97 * DOC: power_dpm_state 98 * 99 * The power_dpm_state file is a legacy interface and is only provided for 100 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 101 * certain power related parameters. The file power_dpm_state is used for this. 102 * It accepts the following arguments: 103 * 104 * - battery 105 * 106 * - balanced 107 * 108 * - performance 109 * 110 * battery 111 * 112 * On older GPUs, the vbios provided a special power state for battery 113 * operation. Selecting battery switched to this state. This is no 114 * longer provided on newer GPUs so the option does nothing in that case. 115 * 116 * balanced 117 * 118 * On older GPUs, the vbios provided a special power state for balanced 119 * operation. Selecting balanced switched to this state. This is no 120 * longer provided on newer GPUs so the option does nothing in that case. 121 * 122 * performance 123 * 124 * On older GPUs, the vbios provided a special power state for performance 125 * operation. Selecting performance switched to this state. This is no 126 * longer provided on newer GPUs so the option does nothing in that case. 127 * 128 */ 129 130 static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 131 struct device_attribute *attr, 132 char *buf) 133 { 134 struct drm_device *ddev = dev_get_drvdata(dev); 135 struct amdgpu_device *adev = drm_to_adev(ddev); 136 enum amd_pm_state_type pm; 137 int ret; 138 139 if (amdgpu_in_reset(adev)) 140 return -EPERM; 141 if (adev->in_suspend && !adev->in_runpm) 142 return -EPERM; 143 144 ret = pm_runtime_get_sync(ddev->dev); 145 if (ret < 0) { 146 pm_runtime_put_autosuspend(ddev->dev); 147 return ret; 148 } 149 150 amdgpu_dpm_get_current_power_state(adev, &pm); 151 152 pm_runtime_mark_last_busy(ddev->dev); 153 pm_runtime_put_autosuspend(ddev->dev); 154 155 return sysfs_emit(buf, "%s\n", 156 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 157 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 158 } 159 160 static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 161 struct device_attribute *attr, 162 const char *buf, 163 size_t count) 164 { 165 struct drm_device *ddev = dev_get_drvdata(dev); 166 struct amdgpu_device *adev = drm_to_adev(ddev); 167 enum amd_pm_state_type state; 168 int ret; 169 170 if (amdgpu_in_reset(adev)) 171 return -EPERM; 172 if (adev->in_suspend && !adev->in_runpm) 173 return -EPERM; 174 175 if (strncmp("battery", buf, strlen("battery")) == 0) 176 state = POWER_STATE_TYPE_BATTERY; 177 else if (strncmp("balanced", buf, strlen("balanced")) == 0) 178 state = POWER_STATE_TYPE_BALANCED; 179 else if (strncmp("performance", buf, strlen("performance")) == 0) 180 state = POWER_STATE_TYPE_PERFORMANCE; 181 else 182 return -EINVAL; 183 184 ret = pm_runtime_get_sync(ddev->dev); 185 if (ret < 0) { 186 pm_runtime_put_autosuspend(ddev->dev); 187 return ret; 188 } 189 190 amdgpu_dpm_set_power_state(adev, state); 191 192 pm_runtime_mark_last_busy(ddev->dev); 193 pm_runtime_put_autosuspend(ddev->dev); 194 195 return count; 196 } 197 198 199 /** 200 * DOC: power_dpm_force_performance_level 201 * 202 * The amdgpu driver provides a sysfs API for adjusting certain power 203 * related parameters. The file power_dpm_force_performance_level is 204 * used for this. It accepts the following arguments: 205 * 206 * - auto 207 * 208 * - low 209 * 210 * - high 211 * 212 * - manual 213 * 214 * - profile_standard 215 * 216 * - profile_min_sclk 217 * 218 * - profile_min_mclk 219 * 220 * - profile_peak 221 * 222 * auto 223 * 224 * When auto is selected, the driver will attempt to dynamically select 225 * the optimal power profile for current conditions in the driver. 226 * 227 * low 228 * 229 * When low is selected, the clocks are forced to the lowest power state. 230 * 231 * high 232 * 233 * When high is selected, the clocks are forced to the highest power state. 234 * 235 * manual 236 * 237 * When manual is selected, the user can manually adjust which power states 238 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 239 * and pp_dpm_pcie files and adjust the power state transition heuristics 240 * via the pp_power_profile_mode sysfs file. 241 * 242 * profile_standard 243 * profile_min_sclk 244 * profile_min_mclk 245 * profile_peak 246 * 247 * When the profiling modes are selected, clock and power gating are 248 * disabled and the clocks are set for different profiling cases. This 249 * mode is recommended for profiling specific work loads where you do 250 * not want clock or power gating for clock fluctuation to interfere 251 * with your results. profile_standard sets the clocks to a fixed clock 252 * level which varies from asic to asic. profile_min_sclk forces the sclk 253 * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 254 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 255 * 256 */ 257 258 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 259 struct device_attribute *attr, 260 char *buf) 261 { 262 struct drm_device *ddev = dev_get_drvdata(dev); 263 struct amdgpu_device *adev = drm_to_adev(ddev); 264 enum amd_dpm_forced_level level = 0xff; 265 int ret; 266 267 if (amdgpu_in_reset(adev)) 268 return -EPERM; 269 if (adev->in_suspend && !adev->in_runpm) 270 return -EPERM; 271 272 ret = pm_runtime_get_sync(ddev->dev); 273 if (ret < 0) { 274 pm_runtime_put_autosuspend(ddev->dev); 275 return ret; 276 } 277 278 level = amdgpu_dpm_get_performance_level(adev); 279 280 pm_runtime_mark_last_busy(ddev->dev); 281 pm_runtime_put_autosuspend(ddev->dev); 282 283 return sysfs_emit(buf, "%s\n", 284 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 285 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 286 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 287 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 288 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 289 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 290 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 291 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 292 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 293 "unknown"); 294 } 295 296 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 297 struct device_attribute *attr, 298 const char *buf, 299 size_t count) 300 { 301 struct drm_device *ddev = dev_get_drvdata(dev); 302 struct amdgpu_device *adev = drm_to_adev(ddev); 303 enum amd_dpm_forced_level level; 304 int ret = 0; 305 306 if (amdgpu_in_reset(adev)) 307 return -EPERM; 308 if (adev->in_suspend && !adev->in_runpm) 309 return -EPERM; 310 311 if (strncmp("low", buf, strlen("low")) == 0) { 312 level = AMD_DPM_FORCED_LEVEL_LOW; 313 } else if (strncmp("high", buf, strlen("high")) == 0) { 314 level = AMD_DPM_FORCED_LEVEL_HIGH; 315 } else if (strncmp("auto", buf, strlen("auto")) == 0) { 316 level = AMD_DPM_FORCED_LEVEL_AUTO; 317 } else if (strncmp("manual", buf, strlen("manual")) == 0) { 318 level = AMD_DPM_FORCED_LEVEL_MANUAL; 319 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 320 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 321 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 322 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 323 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 324 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 325 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 326 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 327 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 328 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 329 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 330 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 331 } else { 332 return -EINVAL; 333 } 334 335 ret = pm_runtime_get_sync(ddev->dev); 336 if (ret < 0) { 337 pm_runtime_put_autosuspend(ddev->dev); 338 return ret; 339 } 340 341 mutex_lock(&adev->pm.stable_pstate_ctx_lock); 342 if (amdgpu_dpm_force_performance_level(adev, level)) { 343 pm_runtime_mark_last_busy(ddev->dev); 344 pm_runtime_put_autosuspend(ddev->dev); 345 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 346 return -EINVAL; 347 } 348 /* override whatever a user ctx may have set */ 349 adev->pm.stable_pstate_ctx = NULL; 350 mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 351 352 pm_runtime_mark_last_busy(ddev->dev); 353 pm_runtime_put_autosuspend(ddev->dev); 354 355 return count; 356 } 357 358 static ssize_t amdgpu_get_pp_num_states(struct device *dev, 359 struct device_attribute *attr, 360 char *buf) 361 { 362 struct drm_device *ddev = dev_get_drvdata(dev); 363 struct amdgpu_device *adev = drm_to_adev(ddev); 364 struct pp_states_info data; 365 uint32_t i; 366 int buf_len, ret; 367 368 if (amdgpu_in_reset(adev)) 369 return -EPERM; 370 if (adev->in_suspend && !adev->in_runpm) 371 return -EPERM; 372 373 ret = pm_runtime_get_sync(ddev->dev); 374 if (ret < 0) { 375 pm_runtime_put_autosuspend(ddev->dev); 376 return ret; 377 } 378 379 if (amdgpu_dpm_get_pp_num_states(adev, &data)) 380 memset(&data, 0, sizeof(data)); 381 382 pm_runtime_mark_last_busy(ddev->dev); 383 pm_runtime_put_autosuspend(ddev->dev); 384 385 buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 386 for (i = 0; i < data.nums; i++) 387 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 388 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 389 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 390 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 391 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 392 393 return buf_len; 394 } 395 396 static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 397 struct device_attribute *attr, 398 char *buf) 399 { 400 struct drm_device *ddev = dev_get_drvdata(dev); 401 struct amdgpu_device *adev = drm_to_adev(ddev); 402 struct pp_states_info data = {0}; 403 enum amd_pm_state_type pm = 0; 404 int i = 0, ret = 0; 405 406 if (amdgpu_in_reset(adev)) 407 return -EPERM; 408 if (adev->in_suspend && !adev->in_runpm) 409 return -EPERM; 410 411 ret = pm_runtime_get_sync(ddev->dev); 412 if (ret < 0) { 413 pm_runtime_put_autosuspend(ddev->dev); 414 return ret; 415 } 416 417 amdgpu_dpm_get_current_power_state(adev, &pm); 418 419 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 420 421 pm_runtime_mark_last_busy(ddev->dev); 422 pm_runtime_put_autosuspend(ddev->dev); 423 424 if (ret) 425 return ret; 426 427 for (i = 0; i < data.nums; i++) { 428 if (pm == data.states[i]) 429 break; 430 } 431 432 if (i == data.nums) 433 i = -EINVAL; 434 435 return sysfs_emit(buf, "%d\n", i); 436 } 437 438 static ssize_t amdgpu_get_pp_force_state(struct device *dev, 439 struct device_attribute *attr, 440 char *buf) 441 { 442 struct drm_device *ddev = dev_get_drvdata(dev); 443 struct amdgpu_device *adev = drm_to_adev(ddev); 444 445 if (amdgpu_in_reset(adev)) 446 return -EPERM; 447 if (adev->in_suspend && !adev->in_runpm) 448 return -EPERM; 449 450 if (adev->pm.pp_force_state_enabled) 451 return amdgpu_get_pp_cur_state(dev, attr, buf); 452 else 453 return sysfs_emit(buf, "\n"); 454 } 455 456 static ssize_t amdgpu_set_pp_force_state(struct device *dev, 457 struct device_attribute *attr, 458 const char *buf, 459 size_t count) 460 { 461 struct drm_device *ddev = dev_get_drvdata(dev); 462 struct amdgpu_device *adev = drm_to_adev(ddev); 463 enum amd_pm_state_type state = 0; 464 struct pp_states_info data; 465 unsigned long idx; 466 int ret; 467 468 if (amdgpu_in_reset(adev)) 469 return -EPERM; 470 if (adev->in_suspend && !adev->in_runpm) 471 return -EPERM; 472 473 adev->pm.pp_force_state_enabled = false; 474 475 if (strlen(buf) == 1) 476 return count; 477 478 ret = kstrtoul(buf, 0, &idx); 479 if (ret || idx >= ARRAY_SIZE(data.states)) 480 return -EINVAL; 481 482 idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 483 484 ret = pm_runtime_get_sync(ddev->dev); 485 if (ret < 0) { 486 pm_runtime_put_autosuspend(ddev->dev); 487 return ret; 488 } 489 490 ret = amdgpu_dpm_get_pp_num_states(adev, &data); 491 if (ret) 492 goto err_out; 493 494 state = data.states[idx]; 495 496 /* only set user selected power states */ 497 if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 498 state != POWER_STATE_TYPE_DEFAULT) { 499 ret = amdgpu_dpm_dispatch_task(adev, 500 AMD_PP_TASK_ENABLE_USER_STATE, &state); 501 if (ret) 502 goto err_out; 503 504 adev->pm.pp_force_state_enabled = true; 505 } 506 507 pm_runtime_mark_last_busy(ddev->dev); 508 pm_runtime_put_autosuspend(ddev->dev); 509 510 return count; 511 512 err_out: 513 pm_runtime_mark_last_busy(ddev->dev); 514 pm_runtime_put_autosuspend(ddev->dev); 515 return ret; 516 } 517 518 /** 519 * DOC: pp_table 520 * 521 * The amdgpu driver provides a sysfs API for uploading new powerplay 522 * tables. The file pp_table is used for this. Reading the file 523 * will dump the current power play table. Writing to the file 524 * will attempt to upload a new powerplay table and re-initialize 525 * powerplay using that new table. 526 * 527 */ 528 529 static ssize_t amdgpu_get_pp_table(struct device *dev, 530 struct device_attribute *attr, 531 char *buf) 532 { 533 struct drm_device *ddev = dev_get_drvdata(dev); 534 struct amdgpu_device *adev = drm_to_adev(ddev); 535 char *table = NULL; 536 int size, ret; 537 538 if (amdgpu_in_reset(adev)) 539 return -EPERM; 540 if (adev->in_suspend && !adev->in_runpm) 541 return -EPERM; 542 543 ret = pm_runtime_get_sync(ddev->dev); 544 if (ret < 0) { 545 pm_runtime_put_autosuspend(ddev->dev); 546 return ret; 547 } 548 549 size = amdgpu_dpm_get_pp_table(adev, &table); 550 551 pm_runtime_mark_last_busy(ddev->dev); 552 pm_runtime_put_autosuspend(ddev->dev); 553 554 if (size <= 0) 555 return size; 556 557 if (size >= PAGE_SIZE) 558 size = PAGE_SIZE - 1; 559 560 memcpy(buf, table, size); 561 562 return size; 563 } 564 565 static ssize_t amdgpu_set_pp_table(struct device *dev, 566 struct device_attribute *attr, 567 const char *buf, 568 size_t count) 569 { 570 struct drm_device *ddev = dev_get_drvdata(dev); 571 struct amdgpu_device *adev = drm_to_adev(ddev); 572 int ret = 0; 573 574 if (amdgpu_in_reset(adev)) 575 return -EPERM; 576 if (adev->in_suspend && !adev->in_runpm) 577 return -EPERM; 578 579 ret = pm_runtime_get_sync(ddev->dev); 580 if (ret < 0) { 581 pm_runtime_put_autosuspend(ddev->dev); 582 return ret; 583 } 584 585 ret = amdgpu_dpm_set_pp_table(adev, buf, count); 586 587 pm_runtime_mark_last_busy(ddev->dev); 588 pm_runtime_put_autosuspend(ddev->dev); 589 590 if (ret) 591 return ret; 592 593 return count; 594 } 595 596 /** 597 * DOC: pp_od_clk_voltage 598 * 599 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 600 * in each power level within a power state. The pp_od_clk_voltage is used for 601 * this. 602 * 603 * Note that the actual memory controller clock rate are exposed, not 604 * the effective memory clock of the DRAMs. To translate it, use the 605 * following formula: 606 * 607 * Clock conversion (Mhz): 608 * 609 * HBM: effective_memory_clock = memory_controller_clock * 1 610 * 611 * G5: effective_memory_clock = memory_controller_clock * 1 612 * 613 * G6: effective_memory_clock = memory_controller_clock * 2 614 * 615 * DRAM data rate (MT/s): 616 * 617 * HBM: effective_memory_clock * 2 = data_rate 618 * 619 * G5: effective_memory_clock * 4 = data_rate 620 * 621 * G6: effective_memory_clock * 8 = data_rate 622 * 623 * Bandwidth (MB/s): 624 * 625 * data_rate * vram_bit_width / 8 = memory_bandwidth 626 * 627 * Some examples: 628 * 629 * G5 on RX460: 630 * 631 * memory_controller_clock = 1750 Mhz 632 * 633 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 634 * 635 * data rate = 1750 * 4 = 7000 MT/s 636 * 637 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 638 * 639 * G6 on RX5700: 640 * 641 * memory_controller_clock = 875 Mhz 642 * 643 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 644 * 645 * data rate = 1750 * 8 = 14000 MT/s 646 * 647 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 648 * 649 * < For Vega10 and previous ASICs > 650 * 651 * Reading the file will display: 652 * 653 * - a list of engine clock levels and voltages labeled OD_SCLK 654 * 655 * - a list of memory clock levels and voltages labeled OD_MCLK 656 * 657 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 658 * 659 * To manually adjust these settings, first select manual using 660 * power_dpm_force_performance_level. Enter a new value for each 661 * level by writing a string that contains "s/m level clock voltage" to 662 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 663 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 664 * 810 mV. When you have edited all of the states as needed, write 665 * "c" (commit) to the file to commit your changes. If you want to reset to the 666 * default power levels, write "r" (reset) to the file to reset them. 667 * 668 * 669 * < For Vega20 and newer ASICs > 670 * 671 * Reading the file will display: 672 * 673 * - minimum and maximum engine clock labeled OD_SCLK 674 * 675 * - minimum(not available for Vega20 and Navi1x) and maximum memory 676 * clock labeled OD_MCLK 677 * 678 * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 679 * They can be used to calibrate the sclk voltage curve. 680 * 681 * - voltage offset(in mV) applied on target voltage calculation. 682 * This is available for Sienna Cichlid, Navy Flounder and Dimgrey 683 * Cavefish. For these ASICs, the target voltage calculation can be 684 * illustrated by "voltage = voltage calculated from v/f curve + 685 * overdrive vddgfx offset" 686 * 687 * - a list of valid ranges for sclk, mclk, and voltage curve points 688 * labeled OD_RANGE 689 * 690 * < For APUs > 691 * 692 * Reading the file will display: 693 * 694 * - minimum and maximum engine clock labeled OD_SCLK 695 * 696 * - a list of valid ranges for sclk labeled OD_RANGE 697 * 698 * < For VanGogh > 699 * 700 * Reading the file will display: 701 * 702 * - minimum and maximum engine clock labeled OD_SCLK 703 * - minimum and maximum core clocks labeled OD_CCLK 704 * 705 * - a list of valid ranges for sclk and cclk labeled OD_RANGE 706 * 707 * To manually adjust these settings: 708 * 709 * - First select manual using power_dpm_force_performance_level 710 * 711 * - For clock frequency setting, enter a new value by writing a 712 * string that contains "s/m index clock" to the file. The index 713 * should be 0 if to set minimum clock. And 1 if to set maximum 714 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 715 * "m 1 800" will update maximum mclk to be 800Mhz. For core 716 * clocks on VanGogh, the string contains "p core index clock". 717 * E.g., "p 2 0 800" would set the minimum core clock on core 718 * 2 to 800Mhz. 719 * 720 * For sclk voltage curve, enter the new values by writing a 721 * string that contains "vc point clock voltage" to the file. The 722 * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will 723 * update point1 with clock set as 300Mhz and voltage as 724 * 600mV. "vc 2 1000 1000" will update point3 with clock set 725 * as 1000Mhz and voltage 1000mV. 726 * 727 * To update the voltage offset applied for gfxclk/voltage calculation, 728 * enter the new value by writing a string that contains "vo offset". 729 * This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish. 730 * And the offset can be a positive or negative value. 731 * 732 * - When you have edited all of the states as needed, write "c" (commit) 733 * to the file to commit your changes 734 * 735 * - If you want to reset to the default power levels, write "r" (reset) 736 * to the file to reset them 737 * 738 */ 739 740 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 741 struct device_attribute *attr, 742 const char *buf, 743 size_t count) 744 { 745 struct drm_device *ddev = dev_get_drvdata(dev); 746 struct amdgpu_device *adev = drm_to_adev(ddev); 747 int ret; 748 uint32_t parameter_size = 0; 749 long parameter[64]; 750 char buf_cpy[128]; 751 char *tmp_str; 752 char *sub_str; 753 const char delimiter[3] = {' ', '\n', '\0'}; 754 uint32_t type; 755 756 if (amdgpu_in_reset(adev)) 757 return -EPERM; 758 if (adev->in_suspend && !adev->in_runpm) 759 return -EPERM; 760 761 if (count > 127) 762 return -EINVAL; 763 764 if (*buf == 's') 765 type = PP_OD_EDIT_SCLK_VDDC_TABLE; 766 else if (*buf == 'p') 767 type = PP_OD_EDIT_CCLK_VDDC_TABLE; 768 else if (*buf == 'm') 769 type = PP_OD_EDIT_MCLK_VDDC_TABLE; 770 else if(*buf == 'r') 771 type = PP_OD_RESTORE_DEFAULT_TABLE; 772 else if (*buf == 'c') 773 type = PP_OD_COMMIT_DPM_TABLE; 774 else if (!strncmp(buf, "vc", 2)) 775 type = PP_OD_EDIT_VDDC_CURVE; 776 else if (!strncmp(buf, "vo", 2)) 777 type = PP_OD_EDIT_VDDGFX_OFFSET; 778 else 779 return -EINVAL; 780 781 memcpy(buf_cpy, buf, count+1); 782 783 tmp_str = buf_cpy; 784 785 if ((type == PP_OD_EDIT_VDDC_CURVE) || 786 (type == PP_OD_EDIT_VDDGFX_OFFSET)) 787 tmp_str++; 788 while (isspace(*++tmp_str)); 789 790 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 791 if (strlen(sub_str) == 0) 792 continue; 793 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 794 if (ret) 795 return -EINVAL; 796 parameter_size++; 797 798 while (isspace(*tmp_str)) 799 tmp_str++; 800 } 801 802 ret = pm_runtime_get_sync(ddev->dev); 803 if (ret < 0) { 804 pm_runtime_put_autosuspend(ddev->dev); 805 return ret; 806 } 807 808 if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 809 type, 810 parameter, 811 parameter_size)) 812 goto err_out; 813 814 if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 815 parameter, parameter_size)) 816 goto err_out; 817 818 if (type == PP_OD_COMMIT_DPM_TABLE) { 819 if (amdgpu_dpm_dispatch_task(adev, 820 AMD_PP_TASK_READJUST_POWER_STATE, 821 NULL)) 822 goto err_out; 823 } 824 825 pm_runtime_mark_last_busy(ddev->dev); 826 pm_runtime_put_autosuspend(ddev->dev); 827 828 return count; 829 830 err_out: 831 pm_runtime_mark_last_busy(ddev->dev); 832 pm_runtime_put_autosuspend(ddev->dev); 833 return -EINVAL; 834 } 835 836 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 837 struct device_attribute *attr, 838 char *buf) 839 { 840 struct drm_device *ddev = dev_get_drvdata(dev); 841 struct amdgpu_device *adev = drm_to_adev(ddev); 842 int size = 0; 843 int ret; 844 enum pp_clock_type od_clocks[6] = { 845 OD_SCLK, 846 OD_MCLK, 847 OD_VDDC_CURVE, 848 OD_RANGE, 849 OD_VDDGFX_OFFSET, 850 OD_CCLK, 851 }; 852 uint clk_index; 853 854 if (amdgpu_in_reset(adev)) 855 return -EPERM; 856 if (adev->in_suspend && !adev->in_runpm) 857 return -EPERM; 858 859 ret = pm_runtime_get_sync(ddev->dev); 860 if (ret < 0) { 861 pm_runtime_put_autosuspend(ddev->dev); 862 return ret; 863 } 864 865 for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 866 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 867 if (ret) 868 break; 869 } 870 if (ret == -ENOENT) { 871 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 872 if (size > 0) { 873 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 874 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 875 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 876 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 877 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 878 } 879 } 880 881 if (size == 0) 882 size = sysfs_emit(buf, "\n"); 883 884 pm_runtime_mark_last_busy(ddev->dev); 885 pm_runtime_put_autosuspend(ddev->dev); 886 887 return size; 888 } 889 890 /** 891 * DOC: pp_features 892 * 893 * The amdgpu driver provides a sysfs API for adjusting what powerplay 894 * features to be enabled. The file pp_features is used for this. And 895 * this is only available for Vega10 and later dGPUs. 896 * 897 * Reading back the file will show you the followings: 898 * - Current ppfeature masks 899 * - List of the all supported powerplay features with their naming, 900 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 901 * 902 * To manually enable or disable a specific feature, just set or clear 903 * the corresponding bit from original ppfeature masks and input the 904 * new ppfeature masks. 905 */ 906 static ssize_t amdgpu_set_pp_features(struct device *dev, 907 struct device_attribute *attr, 908 const char *buf, 909 size_t count) 910 { 911 struct drm_device *ddev = dev_get_drvdata(dev); 912 struct amdgpu_device *adev = drm_to_adev(ddev); 913 uint64_t featuremask; 914 int ret; 915 916 if (amdgpu_in_reset(adev)) 917 return -EPERM; 918 if (adev->in_suspend && !adev->in_runpm) 919 return -EPERM; 920 921 ret = kstrtou64(buf, 0, &featuremask); 922 if (ret) 923 return -EINVAL; 924 925 ret = pm_runtime_get_sync(ddev->dev); 926 if (ret < 0) { 927 pm_runtime_put_autosuspend(ddev->dev); 928 return ret; 929 } 930 931 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 932 933 pm_runtime_mark_last_busy(ddev->dev); 934 pm_runtime_put_autosuspend(ddev->dev); 935 936 if (ret) 937 return -EINVAL; 938 939 return count; 940 } 941 942 static ssize_t amdgpu_get_pp_features(struct device *dev, 943 struct device_attribute *attr, 944 char *buf) 945 { 946 struct drm_device *ddev = dev_get_drvdata(dev); 947 struct amdgpu_device *adev = drm_to_adev(ddev); 948 ssize_t size; 949 int ret; 950 951 if (amdgpu_in_reset(adev)) 952 return -EPERM; 953 if (adev->in_suspend && !adev->in_runpm) 954 return -EPERM; 955 956 ret = pm_runtime_get_sync(ddev->dev); 957 if (ret < 0) { 958 pm_runtime_put_autosuspend(ddev->dev); 959 return ret; 960 } 961 962 size = amdgpu_dpm_get_ppfeature_status(adev, buf); 963 if (size <= 0) 964 size = sysfs_emit(buf, "\n"); 965 966 pm_runtime_mark_last_busy(ddev->dev); 967 pm_runtime_put_autosuspend(ddev->dev); 968 969 return size; 970 } 971 972 /** 973 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 974 * 975 * The amdgpu driver provides a sysfs API for adjusting what power levels 976 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 977 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 978 * this. 979 * 980 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 981 * Vega10 and later ASICs. 982 * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 983 * 984 * Reading back the files will show you the available power levels within 985 * the power state and the clock information for those levels. 986 * 987 * To manually adjust these states, first select manual using 988 * power_dpm_force_performance_level. 989 * Secondly, enter a new value for each level by inputing a string that 990 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 991 * E.g., 992 * 993 * .. code-block:: bash 994 * 995 * echo "4 5 6" > pp_dpm_sclk 996 * 997 * will enable sclk levels 4, 5, and 6. 998 * 999 * NOTE: change to the dcefclk max dpm level is not supported now 1000 */ 1001 1002 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 1003 enum pp_clock_type type, 1004 char *buf) 1005 { 1006 struct drm_device *ddev = dev_get_drvdata(dev); 1007 struct amdgpu_device *adev = drm_to_adev(ddev); 1008 int size = 0; 1009 int ret = 0; 1010 1011 if (amdgpu_in_reset(adev)) 1012 return -EPERM; 1013 if (adev->in_suspend && !adev->in_runpm) 1014 return -EPERM; 1015 1016 ret = pm_runtime_get_sync(ddev->dev); 1017 if (ret < 0) { 1018 pm_runtime_put_autosuspend(ddev->dev); 1019 return ret; 1020 } 1021 1022 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1023 if (ret == -ENOENT) 1024 size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1025 1026 if (size == 0) 1027 size = sysfs_emit(buf, "\n"); 1028 1029 pm_runtime_mark_last_busy(ddev->dev); 1030 pm_runtime_put_autosuspend(ddev->dev); 1031 1032 return size; 1033 } 1034 1035 /* 1036 * Worst case: 32 bits individually specified, in octal at 12 characters 1037 * per line (+1 for \n). 1038 */ 1039 #define AMDGPU_MASK_BUF_MAX (32 * 13) 1040 1041 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1042 { 1043 int ret; 1044 unsigned long level; 1045 char *sub_str = NULL; 1046 char *tmp; 1047 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1048 const char delimiter[3] = {' ', '\n', '\0'}; 1049 size_t bytes; 1050 1051 *mask = 0; 1052 1053 bytes = min(count, sizeof(buf_cpy) - 1); 1054 memcpy(buf_cpy, buf, bytes); 1055 buf_cpy[bytes] = '\0'; 1056 tmp = buf_cpy; 1057 while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1058 if (strlen(sub_str)) { 1059 ret = kstrtoul(sub_str, 0, &level); 1060 if (ret || level > 31) 1061 return -EINVAL; 1062 *mask |= 1 << level; 1063 } else 1064 break; 1065 } 1066 1067 return 0; 1068 } 1069 1070 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 1071 enum pp_clock_type type, 1072 const char *buf, 1073 size_t count) 1074 { 1075 struct drm_device *ddev = dev_get_drvdata(dev); 1076 struct amdgpu_device *adev = drm_to_adev(ddev); 1077 int ret; 1078 uint32_t mask = 0; 1079 1080 if (amdgpu_in_reset(adev)) 1081 return -EPERM; 1082 if (adev->in_suspend && !adev->in_runpm) 1083 return -EPERM; 1084 1085 ret = amdgpu_read_mask(buf, count, &mask); 1086 if (ret) 1087 return ret; 1088 1089 ret = pm_runtime_get_sync(ddev->dev); 1090 if (ret < 0) { 1091 pm_runtime_put_autosuspend(ddev->dev); 1092 return ret; 1093 } 1094 1095 ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1096 1097 pm_runtime_mark_last_busy(ddev->dev); 1098 pm_runtime_put_autosuspend(ddev->dev); 1099 1100 if (ret) 1101 return -EINVAL; 1102 1103 return count; 1104 } 1105 1106 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 1107 struct device_attribute *attr, 1108 char *buf) 1109 { 1110 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 1111 } 1112 1113 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 1114 struct device_attribute *attr, 1115 const char *buf, 1116 size_t count) 1117 { 1118 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 1119 } 1120 1121 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1122 struct device_attribute *attr, 1123 char *buf) 1124 { 1125 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1126 } 1127 1128 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1129 struct device_attribute *attr, 1130 const char *buf, 1131 size_t count) 1132 { 1133 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1134 } 1135 1136 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1137 struct device_attribute *attr, 1138 char *buf) 1139 { 1140 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1141 } 1142 1143 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1144 struct device_attribute *attr, 1145 const char *buf, 1146 size_t count) 1147 { 1148 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1149 } 1150 1151 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1152 struct device_attribute *attr, 1153 char *buf) 1154 { 1155 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1156 } 1157 1158 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1159 struct device_attribute *attr, 1160 const char *buf, 1161 size_t count) 1162 { 1163 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1164 } 1165 1166 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 1167 struct device_attribute *attr, 1168 char *buf) 1169 { 1170 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 1171 } 1172 1173 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 1174 struct device_attribute *attr, 1175 const char *buf, 1176 size_t count) 1177 { 1178 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 1179 } 1180 1181 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 1182 struct device_attribute *attr, 1183 char *buf) 1184 { 1185 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 1186 } 1187 1188 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 1189 struct device_attribute *attr, 1190 const char *buf, 1191 size_t count) 1192 { 1193 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 1194 } 1195 1196 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1197 struct device_attribute *attr, 1198 char *buf) 1199 { 1200 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1201 } 1202 1203 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1204 struct device_attribute *attr, 1205 const char *buf, 1206 size_t count) 1207 { 1208 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1209 } 1210 1211 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1212 struct device_attribute *attr, 1213 char *buf) 1214 { 1215 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1216 } 1217 1218 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1219 struct device_attribute *attr, 1220 const char *buf, 1221 size_t count) 1222 { 1223 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1224 } 1225 1226 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1227 struct device_attribute *attr, 1228 char *buf) 1229 { 1230 struct drm_device *ddev = dev_get_drvdata(dev); 1231 struct amdgpu_device *adev = drm_to_adev(ddev); 1232 uint32_t value = 0; 1233 int ret; 1234 1235 if (amdgpu_in_reset(adev)) 1236 return -EPERM; 1237 if (adev->in_suspend && !adev->in_runpm) 1238 return -EPERM; 1239 1240 ret = pm_runtime_get_sync(ddev->dev); 1241 if (ret < 0) { 1242 pm_runtime_put_autosuspend(ddev->dev); 1243 return ret; 1244 } 1245 1246 value = amdgpu_dpm_get_sclk_od(adev); 1247 1248 pm_runtime_mark_last_busy(ddev->dev); 1249 pm_runtime_put_autosuspend(ddev->dev); 1250 1251 return sysfs_emit(buf, "%d\n", value); 1252 } 1253 1254 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1255 struct device_attribute *attr, 1256 const char *buf, 1257 size_t count) 1258 { 1259 struct drm_device *ddev = dev_get_drvdata(dev); 1260 struct amdgpu_device *adev = drm_to_adev(ddev); 1261 int ret; 1262 long int value; 1263 1264 if (amdgpu_in_reset(adev)) 1265 return -EPERM; 1266 if (adev->in_suspend && !adev->in_runpm) 1267 return -EPERM; 1268 1269 ret = kstrtol(buf, 0, &value); 1270 1271 if (ret) 1272 return -EINVAL; 1273 1274 ret = pm_runtime_get_sync(ddev->dev); 1275 if (ret < 0) { 1276 pm_runtime_put_autosuspend(ddev->dev); 1277 return ret; 1278 } 1279 1280 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1281 1282 pm_runtime_mark_last_busy(ddev->dev); 1283 pm_runtime_put_autosuspend(ddev->dev); 1284 1285 return count; 1286 } 1287 1288 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1289 struct device_attribute *attr, 1290 char *buf) 1291 { 1292 struct drm_device *ddev = dev_get_drvdata(dev); 1293 struct amdgpu_device *adev = drm_to_adev(ddev); 1294 uint32_t value = 0; 1295 int ret; 1296 1297 if (amdgpu_in_reset(adev)) 1298 return -EPERM; 1299 if (adev->in_suspend && !adev->in_runpm) 1300 return -EPERM; 1301 1302 ret = pm_runtime_get_sync(ddev->dev); 1303 if (ret < 0) { 1304 pm_runtime_put_autosuspend(ddev->dev); 1305 return ret; 1306 } 1307 1308 value = amdgpu_dpm_get_mclk_od(adev); 1309 1310 pm_runtime_mark_last_busy(ddev->dev); 1311 pm_runtime_put_autosuspend(ddev->dev); 1312 1313 return sysfs_emit(buf, "%d\n", value); 1314 } 1315 1316 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1317 struct device_attribute *attr, 1318 const char *buf, 1319 size_t count) 1320 { 1321 struct drm_device *ddev = dev_get_drvdata(dev); 1322 struct amdgpu_device *adev = drm_to_adev(ddev); 1323 int ret; 1324 long int value; 1325 1326 if (amdgpu_in_reset(adev)) 1327 return -EPERM; 1328 if (adev->in_suspend && !adev->in_runpm) 1329 return -EPERM; 1330 1331 ret = kstrtol(buf, 0, &value); 1332 1333 if (ret) 1334 return -EINVAL; 1335 1336 ret = pm_runtime_get_sync(ddev->dev); 1337 if (ret < 0) { 1338 pm_runtime_put_autosuspend(ddev->dev); 1339 return ret; 1340 } 1341 1342 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1343 1344 pm_runtime_mark_last_busy(ddev->dev); 1345 pm_runtime_put_autosuspend(ddev->dev); 1346 1347 return count; 1348 } 1349 1350 /** 1351 * DOC: pp_power_profile_mode 1352 * 1353 * The amdgpu driver provides a sysfs API for adjusting the heuristics 1354 * related to switching between power levels in a power state. The file 1355 * pp_power_profile_mode is used for this. 1356 * 1357 * Reading this file outputs a list of all of the predefined power profiles 1358 * and the relevant heuristics settings for that profile. 1359 * 1360 * To select a profile or create a custom profile, first select manual using 1361 * power_dpm_force_performance_level. Writing the number of a predefined 1362 * profile to pp_power_profile_mode will enable those heuristics. To 1363 * create a custom set of heuristics, write a string of numbers to the file 1364 * starting with the number of the custom profile along with a setting 1365 * for each heuristic parameter. Due to differences across asic families 1366 * the heuristic parameters vary from family to family. 1367 * 1368 */ 1369 1370 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1371 struct device_attribute *attr, 1372 char *buf) 1373 { 1374 struct drm_device *ddev = dev_get_drvdata(dev); 1375 struct amdgpu_device *adev = drm_to_adev(ddev); 1376 ssize_t size; 1377 int ret; 1378 1379 if (amdgpu_in_reset(adev)) 1380 return -EPERM; 1381 if (adev->in_suspend && !adev->in_runpm) 1382 return -EPERM; 1383 1384 ret = pm_runtime_get_sync(ddev->dev); 1385 if (ret < 0) { 1386 pm_runtime_put_autosuspend(ddev->dev); 1387 return ret; 1388 } 1389 1390 size = amdgpu_dpm_get_power_profile_mode(adev, buf); 1391 if (size <= 0) 1392 size = sysfs_emit(buf, "\n"); 1393 1394 pm_runtime_mark_last_busy(ddev->dev); 1395 pm_runtime_put_autosuspend(ddev->dev); 1396 1397 return size; 1398 } 1399 1400 1401 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1402 struct device_attribute *attr, 1403 const char *buf, 1404 size_t count) 1405 { 1406 int ret; 1407 struct drm_device *ddev = dev_get_drvdata(dev); 1408 struct amdgpu_device *adev = drm_to_adev(ddev); 1409 uint32_t parameter_size = 0; 1410 long parameter[64]; 1411 char *sub_str, buf_cpy[128]; 1412 char *tmp_str; 1413 uint32_t i = 0; 1414 char tmp[2]; 1415 long int profile_mode = 0; 1416 const char delimiter[3] = {' ', '\n', '\0'}; 1417 1418 if (amdgpu_in_reset(adev)) 1419 return -EPERM; 1420 if (adev->in_suspend && !adev->in_runpm) 1421 return -EPERM; 1422 1423 tmp[0] = *(buf); 1424 tmp[1] = '\0'; 1425 ret = kstrtol(tmp, 0, &profile_mode); 1426 if (ret) 1427 return -EINVAL; 1428 1429 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1430 if (count < 2 || count > 127) 1431 return -EINVAL; 1432 while (isspace(*++buf)) 1433 i++; 1434 memcpy(buf_cpy, buf, count-i); 1435 tmp_str = buf_cpy; 1436 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1437 if (strlen(sub_str) == 0) 1438 continue; 1439 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1440 if (ret) 1441 return -EINVAL; 1442 parameter_size++; 1443 while (isspace(*tmp_str)) 1444 tmp_str++; 1445 } 1446 } 1447 parameter[parameter_size] = profile_mode; 1448 1449 ret = pm_runtime_get_sync(ddev->dev); 1450 if (ret < 0) { 1451 pm_runtime_put_autosuspend(ddev->dev); 1452 return ret; 1453 } 1454 1455 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1456 1457 pm_runtime_mark_last_busy(ddev->dev); 1458 pm_runtime_put_autosuspend(ddev->dev); 1459 1460 if (!ret) 1461 return count; 1462 1463 return -EINVAL; 1464 } 1465 1466 /** 1467 * DOC: gpu_busy_percent 1468 * 1469 * The amdgpu driver provides a sysfs API for reading how busy the GPU 1470 * is as a percentage. The file gpu_busy_percent is used for this. 1471 * The SMU firmware computes a percentage of load based on the 1472 * aggregate activity level in the IP cores. 1473 */ 1474 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1475 struct device_attribute *attr, 1476 char *buf) 1477 { 1478 struct drm_device *ddev = dev_get_drvdata(dev); 1479 struct amdgpu_device *adev = drm_to_adev(ddev); 1480 int r, value, size = sizeof(value); 1481 1482 if (amdgpu_in_reset(adev)) 1483 return -EPERM; 1484 if (adev->in_suspend && !adev->in_runpm) 1485 return -EPERM; 1486 1487 r = pm_runtime_get_sync(ddev->dev); 1488 if (r < 0) { 1489 pm_runtime_put_autosuspend(ddev->dev); 1490 return r; 1491 } 1492 1493 /* read the IP busy sensor */ 1494 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, 1495 (void *)&value, &size); 1496 1497 pm_runtime_mark_last_busy(ddev->dev); 1498 pm_runtime_put_autosuspend(ddev->dev); 1499 1500 if (r) 1501 return r; 1502 1503 return sysfs_emit(buf, "%d\n", value); 1504 } 1505 1506 /** 1507 * DOC: mem_busy_percent 1508 * 1509 * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1510 * is as a percentage. The file mem_busy_percent is used for this. 1511 * The SMU firmware computes a percentage of load based on the 1512 * aggregate activity level in the IP cores. 1513 */ 1514 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1515 struct device_attribute *attr, 1516 char *buf) 1517 { 1518 struct drm_device *ddev = dev_get_drvdata(dev); 1519 struct amdgpu_device *adev = drm_to_adev(ddev); 1520 int r, value, size = sizeof(value); 1521 1522 if (amdgpu_in_reset(adev)) 1523 return -EPERM; 1524 if (adev->in_suspend && !adev->in_runpm) 1525 return -EPERM; 1526 1527 r = pm_runtime_get_sync(ddev->dev); 1528 if (r < 0) { 1529 pm_runtime_put_autosuspend(ddev->dev); 1530 return r; 1531 } 1532 1533 /* read the IP busy sensor */ 1534 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, 1535 (void *)&value, &size); 1536 1537 pm_runtime_mark_last_busy(ddev->dev); 1538 pm_runtime_put_autosuspend(ddev->dev); 1539 1540 if (r) 1541 return r; 1542 1543 return sysfs_emit(buf, "%d\n", value); 1544 } 1545 1546 /** 1547 * DOC: pcie_bw 1548 * 1549 * The amdgpu driver provides a sysfs API for estimating how much data 1550 * has been received and sent by the GPU in the last second through PCIe. 1551 * The file pcie_bw is used for this. 1552 * The Perf counters count the number of received and sent messages and return 1553 * those values, as well as the maximum payload size of a PCIe packet (mps). 1554 * Note that it is not possible to easily and quickly obtain the size of each 1555 * packet transmitted, so we output the max payload size (mps) to allow for 1556 * quick estimation of the PCIe bandwidth usage 1557 */ 1558 static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1559 struct device_attribute *attr, 1560 char *buf) 1561 { 1562 struct drm_device *ddev = dev_get_drvdata(dev); 1563 struct amdgpu_device *adev = drm_to_adev(ddev); 1564 uint64_t count0 = 0, count1 = 0; 1565 int ret; 1566 1567 if (amdgpu_in_reset(adev)) 1568 return -EPERM; 1569 if (adev->in_suspend && !adev->in_runpm) 1570 return -EPERM; 1571 1572 if (adev->flags & AMD_IS_APU) 1573 return -ENODATA; 1574 1575 if (!adev->asic_funcs->get_pcie_usage) 1576 return -ENODATA; 1577 1578 ret = pm_runtime_get_sync(ddev->dev); 1579 if (ret < 0) { 1580 pm_runtime_put_autosuspend(ddev->dev); 1581 return ret; 1582 } 1583 1584 amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1585 1586 pm_runtime_mark_last_busy(ddev->dev); 1587 pm_runtime_put_autosuspend(ddev->dev); 1588 1589 return sysfs_emit(buf, "%llu %llu %i\n", 1590 count0, count1, pcie_get_mps(adev->pdev)); 1591 } 1592 1593 /** 1594 * DOC: unique_id 1595 * 1596 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1597 * The file unique_id is used for this. 1598 * This will provide a Unique ID that will persist from machine to machine 1599 * 1600 * NOTE: This will only work for GFX9 and newer. This file will be absent 1601 * on unsupported ASICs (GFX8 and older) 1602 */ 1603 static ssize_t amdgpu_get_unique_id(struct device *dev, 1604 struct device_attribute *attr, 1605 char *buf) 1606 { 1607 struct drm_device *ddev = dev_get_drvdata(dev); 1608 struct amdgpu_device *adev = drm_to_adev(ddev); 1609 1610 if (amdgpu_in_reset(adev)) 1611 return -EPERM; 1612 if (adev->in_suspend && !adev->in_runpm) 1613 return -EPERM; 1614 1615 if (adev->unique_id) 1616 return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1617 1618 return 0; 1619 } 1620 1621 /** 1622 * DOC: thermal_throttling_logging 1623 * 1624 * Thermal throttling pulls down the clock frequency and thus the performance. 1625 * It's an useful mechanism to protect the chip from overheating. Since it 1626 * impacts performance, the user controls whether it is enabled and if so, 1627 * the log frequency. 1628 * 1629 * Reading back the file shows you the status(enabled or disabled) and 1630 * the interval(in seconds) between each thermal logging. 1631 * 1632 * Writing an integer to the file, sets a new logging interval, in seconds. 1633 * The value should be between 1 and 3600. If the value is less than 1, 1634 * thermal logging is disabled. Values greater than 3600 are ignored. 1635 */ 1636 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1637 struct device_attribute *attr, 1638 char *buf) 1639 { 1640 struct drm_device *ddev = dev_get_drvdata(dev); 1641 struct amdgpu_device *adev = drm_to_adev(ddev); 1642 1643 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 1644 adev_to_drm(adev)->unique, 1645 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1646 adev->throttling_logging_rs.interval / HZ + 1); 1647 } 1648 1649 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1650 struct device_attribute *attr, 1651 const char *buf, 1652 size_t count) 1653 { 1654 struct drm_device *ddev = dev_get_drvdata(dev); 1655 struct amdgpu_device *adev = drm_to_adev(ddev); 1656 long throttling_logging_interval; 1657 unsigned long flags; 1658 int ret = 0; 1659 1660 ret = kstrtol(buf, 0, &throttling_logging_interval); 1661 if (ret) 1662 return ret; 1663 1664 if (throttling_logging_interval > 3600) 1665 return -EINVAL; 1666 1667 if (throttling_logging_interval > 0) { 1668 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1669 /* 1670 * Reset the ratelimit timer internals. 1671 * This can effectively restart the timer. 1672 */ 1673 adev->throttling_logging_rs.interval = 1674 (throttling_logging_interval - 1) * HZ; 1675 adev->throttling_logging_rs.begin = 0; 1676 adev->throttling_logging_rs.printed = 0; 1677 adev->throttling_logging_rs.missed = 0; 1678 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1679 1680 atomic_set(&adev->throttling_logging_enabled, 1); 1681 } else { 1682 atomic_set(&adev->throttling_logging_enabled, 0); 1683 } 1684 1685 return count; 1686 } 1687 1688 /** 1689 * DOC: apu_thermal_cap 1690 * 1691 * The amdgpu driver provides a sysfs API for retrieving/updating thermal 1692 * limit temperature in millidegrees Celsius 1693 * 1694 * Reading back the file shows you core limit value 1695 * 1696 * Writing an integer to the file, sets a new thermal limit. The value 1697 * should be between 0 and 100. If the value is less than 0 or greater 1698 * than 100, then the write request will be ignored. 1699 */ 1700 static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev, 1701 struct device_attribute *attr, 1702 char *buf) 1703 { 1704 int ret, size; 1705 u32 limit; 1706 struct drm_device *ddev = dev_get_drvdata(dev); 1707 struct amdgpu_device *adev = drm_to_adev(ddev); 1708 1709 ret = pm_runtime_get_sync(ddev->dev); 1710 if (ret < 0) { 1711 pm_runtime_put_autosuspend(ddev->dev); 1712 return ret; 1713 } 1714 1715 ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit); 1716 if (!ret) 1717 size = sysfs_emit(buf, "%u\n", limit); 1718 else 1719 size = sysfs_emit(buf, "failed to get thermal limit\n"); 1720 1721 pm_runtime_mark_last_busy(ddev->dev); 1722 pm_runtime_put_autosuspend(ddev->dev); 1723 1724 return size; 1725 } 1726 1727 static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev, 1728 struct device_attribute *attr, 1729 const char *buf, 1730 size_t count) 1731 { 1732 int ret; 1733 u32 value; 1734 struct drm_device *ddev = dev_get_drvdata(dev); 1735 struct amdgpu_device *adev = drm_to_adev(ddev); 1736 1737 ret = kstrtou32(buf, 10, &value); 1738 if (ret) 1739 return ret; 1740 1741 if (value < 0 || value > 100) { 1742 dev_err(dev, "Invalid argument !\n"); 1743 return -EINVAL; 1744 } 1745 1746 ret = pm_runtime_get_sync(ddev->dev); 1747 if (ret < 0) { 1748 pm_runtime_put_autosuspend(ddev->dev); 1749 return ret; 1750 } 1751 1752 ret = amdgpu_dpm_set_apu_thermal_limit(adev, value); 1753 if (ret) { 1754 dev_err(dev, "failed to update thermal limit\n"); 1755 return ret; 1756 } 1757 1758 pm_runtime_mark_last_busy(ddev->dev); 1759 pm_runtime_put_autosuspend(ddev->dev); 1760 1761 return count; 1762 } 1763 1764 /** 1765 * DOC: gpu_metrics 1766 * 1767 * The amdgpu driver provides a sysfs API for retrieving current gpu 1768 * metrics data. The file gpu_metrics is used for this. Reading the 1769 * file will dump all the current gpu metrics data. 1770 * 1771 * These data include temperature, frequency, engines utilization, 1772 * power consume, throttler status, fan speed and cpu core statistics( 1773 * available for APU only). That's it will give a snapshot of all sensors 1774 * at the same time. 1775 */ 1776 static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1777 struct device_attribute *attr, 1778 char *buf) 1779 { 1780 struct drm_device *ddev = dev_get_drvdata(dev); 1781 struct amdgpu_device *adev = drm_to_adev(ddev); 1782 void *gpu_metrics; 1783 ssize_t size = 0; 1784 int ret; 1785 1786 if (amdgpu_in_reset(adev)) 1787 return -EPERM; 1788 if (adev->in_suspend && !adev->in_runpm) 1789 return -EPERM; 1790 1791 ret = pm_runtime_get_sync(ddev->dev); 1792 if (ret < 0) { 1793 pm_runtime_put_autosuspend(ddev->dev); 1794 return ret; 1795 } 1796 1797 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1798 if (size <= 0) 1799 goto out; 1800 1801 if (size >= PAGE_SIZE) 1802 size = PAGE_SIZE - 1; 1803 1804 memcpy(buf, gpu_metrics, size); 1805 1806 out: 1807 pm_runtime_mark_last_busy(ddev->dev); 1808 pm_runtime_put_autosuspend(ddev->dev); 1809 1810 return size; 1811 } 1812 1813 static int amdgpu_device_read_powershift(struct amdgpu_device *adev, 1814 uint32_t *ss_power, bool dgpu_share) 1815 { 1816 struct drm_device *ddev = adev_to_drm(adev); 1817 uint32_t size; 1818 int r = 0; 1819 1820 if (amdgpu_in_reset(adev)) 1821 return -EPERM; 1822 if (adev->in_suspend && !adev->in_runpm) 1823 return -EPERM; 1824 1825 r = pm_runtime_get_sync(ddev->dev); 1826 if (r < 0) { 1827 pm_runtime_put_autosuspend(ddev->dev); 1828 return r; 1829 } 1830 1831 if (dgpu_share) 1832 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1833 (void *)ss_power, &size); 1834 else 1835 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1836 (void *)ss_power, &size); 1837 1838 pm_runtime_mark_last_busy(ddev->dev); 1839 pm_runtime_put_autosuspend(ddev->dev); 1840 return r; 1841 } 1842 1843 static int amdgpu_show_powershift_percent(struct device *dev, 1844 char *buf, bool dgpu_share) 1845 { 1846 struct drm_device *ddev = dev_get_drvdata(dev); 1847 struct amdgpu_device *adev = drm_to_adev(ddev); 1848 uint32_t ss_power; 1849 int r = 0, i; 1850 1851 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1852 if (r == -EOPNOTSUPP) { 1853 /* sensor not available on dGPU, try to read from APU */ 1854 adev = NULL; 1855 mutex_lock(&mgpu_info.mutex); 1856 for (i = 0; i < mgpu_info.num_gpu; i++) { 1857 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1858 adev = mgpu_info.gpu_ins[i].adev; 1859 break; 1860 } 1861 } 1862 mutex_unlock(&mgpu_info.mutex); 1863 if (adev) 1864 r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1865 } 1866 1867 if (!r) 1868 r = sysfs_emit(buf, "%u%%\n", ss_power); 1869 1870 return r; 1871 } 1872 /** 1873 * DOC: smartshift_apu_power 1874 * 1875 * The amdgpu driver provides a sysfs API for reporting APU power 1876 * shift in percentage if platform supports smartshift. Value 0 means that 1877 * there is no powershift and values between [1-100] means that the power 1878 * is shifted to APU, the percentage of boost is with respect to APU power 1879 * limit on the platform. 1880 */ 1881 1882 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1883 char *buf) 1884 { 1885 return amdgpu_show_powershift_percent(dev, buf, false); 1886 } 1887 1888 /** 1889 * DOC: smartshift_dgpu_power 1890 * 1891 * The amdgpu driver provides a sysfs API for reporting dGPU power 1892 * shift in percentage if platform supports smartshift. Value 0 means that 1893 * there is no powershift and values between [1-100] means that the power is 1894 * shifted to dGPU, the percentage of boost is with respect to dGPU power 1895 * limit on the platform. 1896 */ 1897 1898 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1899 char *buf) 1900 { 1901 return amdgpu_show_powershift_percent(dev, buf, true); 1902 } 1903 1904 /** 1905 * DOC: smartshift_bias 1906 * 1907 * The amdgpu driver provides a sysfs API for reporting the 1908 * smartshift(SS2.0) bias level. The value ranges from -100 to 100 1909 * and the default is 0. -100 sets maximum preference to APU 1910 * and 100 sets max perference to dGPU. 1911 */ 1912 1913 static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 1914 struct device_attribute *attr, 1915 char *buf) 1916 { 1917 int r = 0; 1918 1919 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 1920 1921 return r; 1922 } 1923 1924 static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 1925 struct device_attribute *attr, 1926 const char *buf, size_t count) 1927 { 1928 struct drm_device *ddev = dev_get_drvdata(dev); 1929 struct amdgpu_device *adev = drm_to_adev(ddev); 1930 int r = 0; 1931 int bias = 0; 1932 1933 if (amdgpu_in_reset(adev)) 1934 return -EPERM; 1935 if (adev->in_suspend && !adev->in_runpm) 1936 return -EPERM; 1937 1938 r = pm_runtime_get_sync(ddev->dev); 1939 if (r < 0) { 1940 pm_runtime_put_autosuspend(ddev->dev); 1941 return r; 1942 } 1943 1944 r = kstrtoint(buf, 10, &bias); 1945 if (r) 1946 goto out; 1947 1948 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 1949 bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 1950 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 1951 bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 1952 1953 amdgpu_smartshift_bias = bias; 1954 r = count; 1955 1956 /* TODO: update bias level with SMU message */ 1957 1958 out: 1959 pm_runtime_mark_last_busy(ddev->dev); 1960 pm_runtime_put_autosuspend(ddev->dev); 1961 return r; 1962 } 1963 1964 1965 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1966 uint32_t mask, enum amdgpu_device_attr_states *states) 1967 { 1968 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1969 *states = ATTR_STATE_UNSUPPORTED; 1970 1971 return 0; 1972 } 1973 1974 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1975 uint32_t mask, enum amdgpu_device_attr_states *states) 1976 { 1977 uint32_t ss_power, size; 1978 1979 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1980 *states = ATTR_STATE_UNSUPPORTED; 1981 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1982 (void *)&ss_power, &size)) 1983 *states = ATTR_STATE_UNSUPPORTED; 1984 else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1985 (void *)&ss_power, &size)) 1986 *states = ATTR_STATE_UNSUPPORTED; 1987 1988 return 0; 1989 } 1990 1991 static struct amdgpu_device_attr amdgpu_device_attrs[] = { 1992 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1993 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1994 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1995 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1996 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1997 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1998 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 1999 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2000 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2001 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2002 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2003 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2004 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2005 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2006 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 2007 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 2008 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2009 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 2010 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2011 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2012 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 2013 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2014 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2015 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2016 AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2017 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2018 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 2019 .attr_update = ss_power_attr_update), 2020 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 2021 .attr_update = ss_power_attr_update), 2022 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 2023 .attr_update = ss_bias_attr_update), 2024 }; 2025 2026 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2027 uint32_t mask, enum amdgpu_device_attr_states *states) 2028 { 2029 struct device_attribute *dev_attr = &attr->dev_attr; 2030 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 2031 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2032 const char *attr_name = dev_attr->attr.name; 2033 2034 if (!(attr->flags & mask)) { 2035 *states = ATTR_STATE_UNSUPPORTED; 2036 return 0; 2037 } 2038 2039 #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 2040 2041 if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 2042 if (gc_ver < IP_VERSION(9, 0, 0)) 2043 *states = ATTR_STATE_UNSUPPORTED; 2044 } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2045 if (gc_ver < IP_VERSION(9, 0, 0) || 2046 gc_ver == IP_VERSION(9, 4, 1) || 2047 gc_ver == IP_VERSION(9, 4, 2)) 2048 *states = ATTR_STATE_UNSUPPORTED; 2049 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 2050 if (mp1_ver < IP_VERSION(10, 0, 0)) 2051 *states = ATTR_STATE_UNSUPPORTED; 2052 } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 2053 *states = ATTR_STATE_UNSUPPORTED; 2054 if (amdgpu_dpm_is_overdrive_supported(adev)) 2055 *states = ATTR_STATE_SUPPORTED; 2056 } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 2057 if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1)) 2058 *states = ATTR_STATE_UNSUPPORTED; 2059 } else if (DEVICE_ATTR_IS(pcie_bw)) { 2060 /* PCIe Perf counters won't work on APU nodes */ 2061 if (adev->flags & AMD_IS_APU) 2062 *states = ATTR_STATE_UNSUPPORTED; 2063 } else if (DEVICE_ATTR_IS(unique_id)) { 2064 switch (gc_ver) { 2065 case IP_VERSION(9, 0, 1): 2066 case IP_VERSION(9, 4, 0): 2067 case IP_VERSION(9, 4, 1): 2068 case IP_VERSION(9, 4, 2): 2069 case IP_VERSION(10, 3, 0): 2070 case IP_VERSION(11, 0, 0): 2071 case IP_VERSION(11, 0, 1): 2072 case IP_VERSION(11, 0, 2): 2073 *states = ATTR_STATE_SUPPORTED; 2074 break; 2075 default: 2076 *states = ATTR_STATE_UNSUPPORTED; 2077 } 2078 } else if (DEVICE_ATTR_IS(pp_features)) { 2079 if (adev->flags & AMD_IS_APU || gc_ver < IP_VERSION(9, 0, 0)) 2080 *states = ATTR_STATE_UNSUPPORTED; 2081 } else if (DEVICE_ATTR_IS(gpu_metrics)) { 2082 if (gc_ver < IP_VERSION(9, 1, 0)) 2083 *states = ATTR_STATE_UNSUPPORTED; 2084 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 2085 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2086 gc_ver == IP_VERSION(10, 3, 0) || 2087 gc_ver == IP_VERSION(10, 1, 2) || 2088 gc_ver == IP_VERSION(11, 0, 0) || 2089 gc_ver == IP_VERSION(11, 0, 2) || 2090 gc_ver == IP_VERSION(11, 0, 3))) 2091 *states = ATTR_STATE_UNSUPPORTED; 2092 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 2093 if (!(gc_ver == IP_VERSION(10, 3, 1) || 2094 gc_ver == IP_VERSION(10, 3, 0) || 2095 gc_ver == IP_VERSION(10, 1, 2) || 2096 gc_ver == IP_VERSION(11, 0, 0) || 2097 gc_ver == IP_VERSION(11, 0, 2) || 2098 gc_ver == IP_VERSION(11, 0, 3))) 2099 *states = ATTR_STATE_UNSUPPORTED; 2100 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 2101 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2102 *states = ATTR_STATE_UNSUPPORTED; 2103 else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev)) 2104 *states = ATTR_STATE_UNSUPPORTED; 2105 } 2106 2107 switch (gc_ver) { 2108 case IP_VERSION(9, 4, 1): 2109 case IP_VERSION(9, 4, 2): 2110 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2111 if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2112 DEVICE_ATTR_IS(pp_dpm_socclk) || 2113 DEVICE_ATTR_IS(pp_dpm_fclk)) { 2114 dev_attr->attr.mode &= ~S_IWUGO; 2115 dev_attr->store = NULL; 2116 } 2117 break; 2118 case IP_VERSION(10, 3, 0): 2119 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 2120 amdgpu_sriov_vf(adev)) { 2121 dev_attr->attr.mode &= ~0222; 2122 dev_attr->store = NULL; 2123 } 2124 break; 2125 default: 2126 break; 2127 } 2128 2129 if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2130 /* SMU MP1 does not support dcefclk level setting */ 2131 if (gc_ver >= IP_VERSION(10, 0, 0)) { 2132 dev_attr->attr.mode &= ~S_IWUGO; 2133 dev_attr->store = NULL; 2134 } 2135 } 2136 2137 /* setting should not be allowed from VF if not in one VF mode */ 2138 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 2139 dev_attr->attr.mode &= ~S_IWUGO; 2140 dev_attr->store = NULL; 2141 } 2142 2143 #undef DEVICE_ATTR_IS 2144 2145 return 0; 2146 } 2147 2148 2149 static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2150 struct amdgpu_device_attr *attr, 2151 uint32_t mask, struct list_head *attr_list) 2152 { 2153 int ret = 0; 2154 struct device_attribute *dev_attr = &attr->dev_attr; 2155 const char *name = dev_attr->attr.name; 2156 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2157 struct amdgpu_device_attr_entry *attr_entry; 2158 2159 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2160 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2161 2162 BUG_ON(!attr); 2163 2164 attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2165 2166 ret = attr_update(adev, attr, mask, &attr_states); 2167 if (ret) { 2168 dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2169 name, ret); 2170 return ret; 2171 } 2172 2173 if (attr_states == ATTR_STATE_UNSUPPORTED) 2174 return 0; 2175 2176 ret = device_create_file(adev->dev, dev_attr); 2177 if (ret) { 2178 dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2179 name, ret); 2180 } 2181 2182 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2183 if (!attr_entry) 2184 return -ENOMEM; 2185 2186 attr_entry->attr = attr; 2187 INIT_LIST_HEAD(&attr_entry->entry); 2188 2189 list_add_tail(&attr_entry->entry, attr_list); 2190 2191 return ret; 2192 } 2193 2194 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2195 { 2196 struct device_attribute *dev_attr = &attr->dev_attr; 2197 2198 device_remove_file(adev->dev, dev_attr); 2199 } 2200 2201 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2202 struct list_head *attr_list); 2203 2204 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2205 struct amdgpu_device_attr *attrs, 2206 uint32_t counts, 2207 uint32_t mask, 2208 struct list_head *attr_list) 2209 { 2210 int ret = 0; 2211 uint32_t i = 0; 2212 2213 for (i = 0; i < counts; i++) { 2214 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2215 if (ret) 2216 goto failed; 2217 } 2218 2219 return 0; 2220 2221 failed: 2222 amdgpu_device_attr_remove_groups(adev, attr_list); 2223 2224 return ret; 2225 } 2226 2227 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2228 struct list_head *attr_list) 2229 { 2230 struct amdgpu_device_attr_entry *entry, *entry_tmp; 2231 2232 if (list_empty(attr_list)) 2233 return ; 2234 2235 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2236 amdgpu_device_attr_remove(adev, entry->attr); 2237 list_del(&entry->entry); 2238 kfree(entry); 2239 } 2240 } 2241 2242 static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2243 struct device_attribute *attr, 2244 char *buf) 2245 { 2246 struct amdgpu_device *adev = dev_get_drvdata(dev); 2247 int channel = to_sensor_dev_attr(attr)->index; 2248 int r, temp = 0, size = sizeof(temp); 2249 2250 if (amdgpu_in_reset(adev)) 2251 return -EPERM; 2252 if (adev->in_suspend && !adev->in_runpm) 2253 return -EPERM; 2254 2255 if (channel >= PP_TEMP_MAX) 2256 return -EINVAL; 2257 2258 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2259 if (r < 0) { 2260 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2261 return r; 2262 } 2263 2264 switch (channel) { 2265 case PP_TEMP_JUNCTION: 2266 /* get current junction temperature */ 2267 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2268 (void *)&temp, &size); 2269 break; 2270 case PP_TEMP_EDGE: 2271 /* get current edge temperature */ 2272 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2273 (void *)&temp, &size); 2274 break; 2275 case PP_TEMP_MEM: 2276 /* get current memory temperature */ 2277 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2278 (void *)&temp, &size); 2279 break; 2280 default: 2281 r = -EINVAL; 2282 break; 2283 } 2284 2285 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2286 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2287 2288 if (r) 2289 return r; 2290 2291 return sysfs_emit(buf, "%d\n", temp); 2292 } 2293 2294 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2295 struct device_attribute *attr, 2296 char *buf) 2297 { 2298 struct amdgpu_device *adev = dev_get_drvdata(dev); 2299 int hyst = to_sensor_dev_attr(attr)->index; 2300 int temp; 2301 2302 if (hyst) 2303 temp = adev->pm.dpm.thermal.min_temp; 2304 else 2305 temp = adev->pm.dpm.thermal.max_temp; 2306 2307 return sysfs_emit(buf, "%d\n", temp); 2308 } 2309 2310 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2311 struct device_attribute *attr, 2312 char *buf) 2313 { 2314 struct amdgpu_device *adev = dev_get_drvdata(dev); 2315 int hyst = to_sensor_dev_attr(attr)->index; 2316 int temp; 2317 2318 if (hyst) 2319 temp = adev->pm.dpm.thermal.min_hotspot_temp; 2320 else 2321 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2322 2323 return sysfs_emit(buf, "%d\n", temp); 2324 } 2325 2326 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2327 struct device_attribute *attr, 2328 char *buf) 2329 { 2330 struct amdgpu_device *adev = dev_get_drvdata(dev); 2331 int hyst = to_sensor_dev_attr(attr)->index; 2332 int temp; 2333 2334 if (hyst) 2335 temp = adev->pm.dpm.thermal.min_mem_temp; 2336 else 2337 temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2338 2339 return sysfs_emit(buf, "%d\n", temp); 2340 } 2341 2342 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2343 struct device_attribute *attr, 2344 char *buf) 2345 { 2346 int channel = to_sensor_dev_attr(attr)->index; 2347 2348 if (channel >= PP_TEMP_MAX) 2349 return -EINVAL; 2350 2351 return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2352 } 2353 2354 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2355 struct device_attribute *attr, 2356 char *buf) 2357 { 2358 struct amdgpu_device *adev = dev_get_drvdata(dev); 2359 int channel = to_sensor_dev_attr(attr)->index; 2360 int temp = 0; 2361 2362 if (channel >= PP_TEMP_MAX) 2363 return -EINVAL; 2364 2365 switch (channel) { 2366 case PP_TEMP_JUNCTION: 2367 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2368 break; 2369 case PP_TEMP_EDGE: 2370 temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2371 break; 2372 case PP_TEMP_MEM: 2373 temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2374 break; 2375 } 2376 2377 return sysfs_emit(buf, "%d\n", temp); 2378 } 2379 2380 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2381 struct device_attribute *attr, 2382 char *buf) 2383 { 2384 struct amdgpu_device *adev = dev_get_drvdata(dev); 2385 u32 pwm_mode = 0; 2386 int ret; 2387 2388 if (amdgpu_in_reset(adev)) 2389 return -EPERM; 2390 if (adev->in_suspend && !adev->in_runpm) 2391 return -EPERM; 2392 2393 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2394 if (ret < 0) { 2395 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2396 return ret; 2397 } 2398 2399 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2400 2401 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2402 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2403 2404 if (ret) 2405 return -EINVAL; 2406 2407 return sysfs_emit(buf, "%u\n", pwm_mode); 2408 } 2409 2410 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2411 struct device_attribute *attr, 2412 const char *buf, 2413 size_t count) 2414 { 2415 struct amdgpu_device *adev = dev_get_drvdata(dev); 2416 int err, ret; 2417 int value; 2418 2419 if (amdgpu_in_reset(adev)) 2420 return -EPERM; 2421 if (adev->in_suspend && !adev->in_runpm) 2422 return -EPERM; 2423 2424 err = kstrtoint(buf, 10, &value); 2425 if (err) 2426 return err; 2427 2428 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2429 if (ret < 0) { 2430 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2431 return ret; 2432 } 2433 2434 ret = amdgpu_dpm_set_fan_control_mode(adev, value); 2435 2436 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2437 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2438 2439 if (ret) 2440 return -EINVAL; 2441 2442 return count; 2443 } 2444 2445 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2446 struct device_attribute *attr, 2447 char *buf) 2448 { 2449 return sysfs_emit(buf, "%i\n", 0); 2450 } 2451 2452 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2453 struct device_attribute *attr, 2454 char *buf) 2455 { 2456 return sysfs_emit(buf, "%i\n", 255); 2457 } 2458 2459 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2460 struct device_attribute *attr, 2461 const char *buf, size_t count) 2462 { 2463 struct amdgpu_device *adev = dev_get_drvdata(dev); 2464 int err; 2465 u32 value; 2466 u32 pwm_mode; 2467 2468 if (amdgpu_in_reset(adev)) 2469 return -EPERM; 2470 if (adev->in_suspend && !adev->in_runpm) 2471 return -EPERM; 2472 2473 err = kstrtou32(buf, 10, &value); 2474 if (err) 2475 return err; 2476 2477 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2478 if (err < 0) { 2479 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2480 return err; 2481 } 2482 2483 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2484 if (err) 2485 goto out; 2486 2487 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2488 pr_info("manual fan speed control should be enabled first\n"); 2489 err = -EINVAL; 2490 goto out; 2491 } 2492 2493 err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 2494 2495 out: 2496 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2497 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2498 2499 if (err) 2500 return err; 2501 2502 return count; 2503 } 2504 2505 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2506 struct device_attribute *attr, 2507 char *buf) 2508 { 2509 struct amdgpu_device *adev = dev_get_drvdata(dev); 2510 int err; 2511 u32 speed = 0; 2512 2513 if (amdgpu_in_reset(adev)) 2514 return -EPERM; 2515 if (adev->in_suspend && !adev->in_runpm) 2516 return -EPERM; 2517 2518 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2519 if (err < 0) { 2520 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2521 return err; 2522 } 2523 2524 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2525 2526 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2527 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2528 2529 if (err) 2530 return err; 2531 2532 return sysfs_emit(buf, "%i\n", speed); 2533 } 2534 2535 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2536 struct device_attribute *attr, 2537 char *buf) 2538 { 2539 struct amdgpu_device *adev = dev_get_drvdata(dev); 2540 int err; 2541 u32 speed = 0; 2542 2543 if (amdgpu_in_reset(adev)) 2544 return -EPERM; 2545 if (adev->in_suspend && !adev->in_runpm) 2546 return -EPERM; 2547 2548 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2549 if (err < 0) { 2550 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2551 return err; 2552 } 2553 2554 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2555 2556 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2557 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2558 2559 if (err) 2560 return err; 2561 2562 return sysfs_emit(buf, "%i\n", speed); 2563 } 2564 2565 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2566 struct device_attribute *attr, 2567 char *buf) 2568 { 2569 struct amdgpu_device *adev = dev_get_drvdata(dev); 2570 u32 min_rpm = 0; 2571 u32 size = sizeof(min_rpm); 2572 int r; 2573 2574 if (amdgpu_in_reset(adev)) 2575 return -EPERM; 2576 if (adev->in_suspend && !adev->in_runpm) 2577 return -EPERM; 2578 2579 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2580 if (r < 0) { 2581 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2582 return r; 2583 } 2584 2585 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2586 (void *)&min_rpm, &size); 2587 2588 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2589 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2590 2591 if (r) 2592 return r; 2593 2594 return sysfs_emit(buf, "%d\n", min_rpm); 2595 } 2596 2597 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2598 struct device_attribute *attr, 2599 char *buf) 2600 { 2601 struct amdgpu_device *adev = dev_get_drvdata(dev); 2602 u32 max_rpm = 0; 2603 u32 size = sizeof(max_rpm); 2604 int r; 2605 2606 if (amdgpu_in_reset(adev)) 2607 return -EPERM; 2608 if (adev->in_suspend && !adev->in_runpm) 2609 return -EPERM; 2610 2611 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2612 if (r < 0) { 2613 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2614 return r; 2615 } 2616 2617 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2618 (void *)&max_rpm, &size); 2619 2620 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2621 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2622 2623 if (r) 2624 return r; 2625 2626 return sysfs_emit(buf, "%d\n", max_rpm); 2627 } 2628 2629 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2630 struct device_attribute *attr, 2631 char *buf) 2632 { 2633 struct amdgpu_device *adev = dev_get_drvdata(dev); 2634 int err; 2635 u32 rpm = 0; 2636 2637 if (amdgpu_in_reset(adev)) 2638 return -EPERM; 2639 if (adev->in_suspend && !adev->in_runpm) 2640 return -EPERM; 2641 2642 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2643 if (err < 0) { 2644 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2645 return err; 2646 } 2647 2648 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2649 2650 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2651 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2652 2653 if (err) 2654 return err; 2655 2656 return sysfs_emit(buf, "%i\n", rpm); 2657 } 2658 2659 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2660 struct device_attribute *attr, 2661 const char *buf, size_t count) 2662 { 2663 struct amdgpu_device *adev = dev_get_drvdata(dev); 2664 int err; 2665 u32 value; 2666 u32 pwm_mode; 2667 2668 if (amdgpu_in_reset(adev)) 2669 return -EPERM; 2670 if (adev->in_suspend && !adev->in_runpm) 2671 return -EPERM; 2672 2673 err = kstrtou32(buf, 10, &value); 2674 if (err) 2675 return err; 2676 2677 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2678 if (err < 0) { 2679 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2680 return err; 2681 } 2682 2683 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2684 if (err) 2685 goto out; 2686 2687 if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2688 err = -ENODATA; 2689 goto out; 2690 } 2691 2692 err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2693 2694 out: 2695 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2696 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2697 2698 if (err) 2699 return err; 2700 2701 return count; 2702 } 2703 2704 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2705 struct device_attribute *attr, 2706 char *buf) 2707 { 2708 struct amdgpu_device *adev = dev_get_drvdata(dev); 2709 u32 pwm_mode = 0; 2710 int ret; 2711 2712 if (amdgpu_in_reset(adev)) 2713 return -EPERM; 2714 if (adev->in_suspend && !adev->in_runpm) 2715 return -EPERM; 2716 2717 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2718 if (ret < 0) { 2719 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2720 return ret; 2721 } 2722 2723 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 2724 2725 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2726 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2727 2728 if (ret) 2729 return -EINVAL; 2730 2731 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2732 } 2733 2734 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2735 struct device_attribute *attr, 2736 const char *buf, 2737 size_t count) 2738 { 2739 struct amdgpu_device *adev = dev_get_drvdata(dev); 2740 int err; 2741 int value; 2742 u32 pwm_mode; 2743 2744 if (amdgpu_in_reset(adev)) 2745 return -EPERM; 2746 if (adev->in_suspend && !adev->in_runpm) 2747 return -EPERM; 2748 2749 err = kstrtoint(buf, 10, &value); 2750 if (err) 2751 return err; 2752 2753 if (value == 0) 2754 pwm_mode = AMD_FAN_CTRL_AUTO; 2755 else if (value == 1) 2756 pwm_mode = AMD_FAN_CTRL_MANUAL; 2757 else 2758 return -EINVAL; 2759 2760 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2761 if (err < 0) { 2762 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2763 return err; 2764 } 2765 2766 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2767 2768 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2769 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2770 2771 if (err) 2772 return -EINVAL; 2773 2774 return count; 2775 } 2776 2777 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2778 struct device_attribute *attr, 2779 char *buf) 2780 { 2781 struct amdgpu_device *adev = dev_get_drvdata(dev); 2782 u32 vddgfx; 2783 int r, size = sizeof(vddgfx); 2784 2785 if (amdgpu_in_reset(adev)) 2786 return -EPERM; 2787 if (adev->in_suspend && !adev->in_runpm) 2788 return -EPERM; 2789 2790 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2791 if (r < 0) { 2792 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2793 return r; 2794 } 2795 2796 /* get the voltage */ 2797 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, 2798 (void *)&vddgfx, &size); 2799 2800 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2801 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2802 2803 if (r) 2804 return r; 2805 2806 return sysfs_emit(buf, "%d\n", vddgfx); 2807 } 2808 2809 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2810 struct device_attribute *attr, 2811 char *buf) 2812 { 2813 return sysfs_emit(buf, "vddgfx\n"); 2814 } 2815 2816 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2817 struct device_attribute *attr, 2818 char *buf) 2819 { 2820 struct amdgpu_device *adev = dev_get_drvdata(dev); 2821 u32 vddnb; 2822 int r, size = sizeof(vddnb); 2823 2824 if (amdgpu_in_reset(adev)) 2825 return -EPERM; 2826 if (adev->in_suspend && !adev->in_runpm) 2827 return -EPERM; 2828 2829 /* only APUs have vddnb */ 2830 if (!(adev->flags & AMD_IS_APU)) 2831 return -EINVAL; 2832 2833 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2834 if (r < 0) { 2835 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2836 return r; 2837 } 2838 2839 /* get the voltage */ 2840 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, 2841 (void *)&vddnb, &size); 2842 2843 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2844 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2845 2846 if (r) 2847 return r; 2848 2849 return sysfs_emit(buf, "%d\n", vddnb); 2850 } 2851 2852 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2853 struct device_attribute *attr, 2854 char *buf) 2855 { 2856 return sysfs_emit(buf, "vddnb\n"); 2857 } 2858 2859 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2860 struct device_attribute *attr, 2861 char *buf) 2862 { 2863 struct amdgpu_device *adev = dev_get_drvdata(dev); 2864 u32 query = 0; 2865 int r, size = sizeof(u32); 2866 unsigned uw; 2867 2868 if (amdgpu_in_reset(adev)) 2869 return -EPERM; 2870 if (adev->in_suspend && !adev->in_runpm) 2871 return -EPERM; 2872 2873 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2874 if (r < 0) { 2875 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2876 return r; 2877 } 2878 2879 /* get the voltage */ 2880 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, 2881 (void *)&query, &size); 2882 2883 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2884 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2885 2886 if (r) 2887 return r; 2888 2889 /* convert to microwatts */ 2890 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2891 2892 return sysfs_emit(buf, "%u\n", uw); 2893 } 2894 2895 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 2896 struct device_attribute *attr, 2897 char *buf) 2898 { 2899 return sysfs_emit(buf, "%i\n", 0); 2900 } 2901 2902 2903 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2904 struct device_attribute *attr, 2905 char *buf, 2906 enum pp_power_limit_level pp_limit_level) 2907 { 2908 struct amdgpu_device *adev = dev_get_drvdata(dev); 2909 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2910 uint32_t limit; 2911 ssize_t size; 2912 int r; 2913 2914 if (amdgpu_in_reset(adev)) 2915 return -EPERM; 2916 if (adev->in_suspend && !adev->in_runpm) 2917 return -EPERM; 2918 2919 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2920 if (r < 0) { 2921 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2922 return r; 2923 } 2924 2925 r = amdgpu_dpm_get_power_limit(adev, &limit, 2926 pp_limit_level, power_type); 2927 2928 if (!r) 2929 size = sysfs_emit(buf, "%u\n", limit * 1000000); 2930 else 2931 size = sysfs_emit(buf, "\n"); 2932 2933 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 2934 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2935 2936 return size; 2937 } 2938 2939 2940 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 2941 struct device_attribute *attr, 2942 char *buf) 2943 { 2944 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 2945 2946 } 2947 2948 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 2949 struct device_attribute *attr, 2950 char *buf) 2951 { 2952 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 2953 2954 } 2955 2956 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 2957 struct device_attribute *attr, 2958 char *buf) 2959 { 2960 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 2961 2962 } 2963 2964 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 2965 struct device_attribute *attr, 2966 char *buf) 2967 { 2968 struct amdgpu_device *adev = dev_get_drvdata(dev); 2969 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2970 2971 if (gc_ver == IP_VERSION(10, 3, 1)) 2972 return sysfs_emit(buf, "%s\n", 2973 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 2974 "fastPPT" : "slowPPT"); 2975 else 2976 return sysfs_emit(buf, "PPT\n"); 2977 } 2978 2979 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 2980 struct device_attribute *attr, 2981 const char *buf, 2982 size_t count) 2983 { 2984 struct amdgpu_device *adev = dev_get_drvdata(dev); 2985 int limit_type = to_sensor_dev_attr(attr)->index; 2986 int err; 2987 u32 value; 2988 2989 if (amdgpu_in_reset(adev)) 2990 return -EPERM; 2991 if (adev->in_suspend && !adev->in_runpm) 2992 return -EPERM; 2993 2994 if (amdgpu_sriov_vf(adev)) 2995 return -EINVAL; 2996 2997 err = kstrtou32(buf, 10, &value); 2998 if (err) 2999 return err; 3000 3001 value = value / 1000000; /* convert to Watt */ 3002 value |= limit_type << 24; 3003 3004 err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3005 if (err < 0) { 3006 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3007 return err; 3008 } 3009 3010 err = amdgpu_dpm_set_power_limit(adev, value); 3011 3012 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3013 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3014 3015 if (err) 3016 return err; 3017 3018 return count; 3019 } 3020 3021 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 3022 struct device_attribute *attr, 3023 char *buf) 3024 { 3025 struct amdgpu_device *adev = dev_get_drvdata(dev); 3026 uint32_t sclk; 3027 int r, size = sizeof(sclk); 3028 3029 if (amdgpu_in_reset(adev)) 3030 return -EPERM; 3031 if (adev->in_suspend && !adev->in_runpm) 3032 return -EPERM; 3033 3034 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3035 if (r < 0) { 3036 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3037 return r; 3038 } 3039 3040 /* get the sclk */ 3041 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 3042 (void *)&sclk, &size); 3043 3044 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3045 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3046 3047 if (r) 3048 return r; 3049 3050 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 3051 } 3052 3053 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 3054 struct device_attribute *attr, 3055 char *buf) 3056 { 3057 return sysfs_emit(buf, "sclk\n"); 3058 } 3059 3060 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 3061 struct device_attribute *attr, 3062 char *buf) 3063 { 3064 struct amdgpu_device *adev = dev_get_drvdata(dev); 3065 uint32_t mclk; 3066 int r, size = sizeof(mclk); 3067 3068 if (amdgpu_in_reset(adev)) 3069 return -EPERM; 3070 if (adev->in_suspend && !adev->in_runpm) 3071 return -EPERM; 3072 3073 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3074 if (r < 0) { 3075 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3076 return r; 3077 } 3078 3079 /* get the sclk */ 3080 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3081 (void *)&mclk, &size); 3082 3083 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 3084 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3085 3086 if (r) 3087 return r; 3088 3089 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3090 } 3091 3092 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3093 struct device_attribute *attr, 3094 char *buf) 3095 { 3096 return sysfs_emit(buf, "mclk\n"); 3097 } 3098 3099 /** 3100 * DOC: hwmon 3101 * 3102 * The amdgpu driver exposes the following sensor interfaces: 3103 * 3104 * - GPU temperature (via the on-die sensor) 3105 * 3106 * - GPU voltage 3107 * 3108 * - Northbridge voltage (APUs only) 3109 * 3110 * - GPU power 3111 * 3112 * - GPU fan 3113 * 3114 * - GPU gfx/compute engine clock 3115 * 3116 * - GPU memory clock (dGPU only) 3117 * 3118 * hwmon interfaces for GPU temperature: 3119 * 3120 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3121 * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3122 * 3123 * - temp[1-3]_label: temperature channel label 3124 * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3125 * 3126 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3127 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3128 * 3129 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3130 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3131 * 3132 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3133 * - these are supported on SOC15 dGPUs only 3134 * 3135 * hwmon interfaces for GPU voltage: 3136 * 3137 * - in0_input: the voltage on the GPU in millivolts 3138 * 3139 * - in1_input: the voltage on the Northbridge in millivolts 3140 * 3141 * hwmon interfaces for GPU power: 3142 * 3143 * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU. 3144 * 3145 * - power1_cap_min: minimum cap supported in microWatts 3146 * 3147 * - power1_cap_max: maximum cap supported in microWatts 3148 * 3149 * - power1_cap: selected power cap in microWatts 3150 * 3151 * hwmon interfaces for GPU fan: 3152 * 3153 * - pwm1: pulse width modulation fan level (0-255) 3154 * 3155 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3156 * 3157 * - pwm1_min: pulse width modulation fan control minimum level (0) 3158 * 3159 * - pwm1_max: pulse width modulation fan control maximum level (255) 3160 * 3161 * - fan1_min: a minimum value Unit: revolution/min (RPM) 3162 * 3163 * - fan1_max: a maximum value Unit: revolution/max (RPM) 3164 * 3165 * - fan1_input: fan speed in RPM 3166 * 3167 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3168 * 3169 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3170 * 3171 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 3172 * That will get the former one overridden. 3173 * 3174 * hwmon interfaces for GPU clocks: 3175 * 3176 * - freq1_input: the gfx/compute clock in hertz 3177 * 3178 * - freq2_input: the memory clock in hertz 3179 * 3180 * You can use hwmon tools like sensors to view this information on your system. 3181 * 3182 */ 3183 3184 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3185 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3186 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3187 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3188 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3189 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3190 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3191 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3192 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3193 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3194 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3195 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3196 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3197 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3198 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3199 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3200 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3201 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3202 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3203 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3204 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3205 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3206 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3207 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3208 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3209 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3210 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3211 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3212 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3213 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3214 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3215 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 3216 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3217 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3218 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3219 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3220 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3221 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 3222 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3223 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3224 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3225 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3226 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3227 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3228 3229 static struct attribute *hwmon_attributes[] = { 3230 &sensor_dev_attr_temp1_input.dev_attr.attr, 3231 &sensor_dev_attr_temp1_crit.dev_attr.attr, 3232 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3233 &sensor_dev_attr_temp2_input.dev_attr.attr, 3234 &sensor_dev_attr_temp2_crit.dev_attr.attr, 3235 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3236 &sensor_dev_attr_temp3_input.dev_attr.attr, 3237 &sensor_dev_attr_temp3_crit.dev_attr.attr, 3238 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3239 &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3240 &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3241 &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3242 &sensor_dev_attr_temp1_label.dev_attr.attr, 3243 &sensor_dev_attr_temp2_label.dev_attr.attr, 3244 &sensor_dev_attr_temp3_label.dev_attr.attr, 3245 &sensor_dev_attr_pwm1.dev_attr.attr, 3246 &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3247 &sensor_dev_attr_pwm1_min.dev_attr.attr, 3248 &sensor_dev_attr_pwm1_max.dev_attr.attr, 3249 &sensor_dev_attr_fan1_input.dev_attr.attr, 3250 &sensor_dev_attr_fan1_min.dev_attr.attr, 3251 &sensor_dev_attr_fan1_max.dev_attr.attr, 3252 &sensor_dev_attr_fan1_target.dev_attr.attr, 3253 &sensor_dev_attr_fan1_enable.dev_attr.attr, 3254 &sensor_dev_attr_in0_input.dev_attr.attr, 3255 &sensor_dev_attr_in0_label.dev_attr.attr, 3256 &sensor_dev_attr_in1_input.dev_attr.attr, 3257 &sensor_dev_attr_in1_label.dev_attr.attr, 3258 &sensor_dev_attr_power1_average.dev_attr.attr, 3259 &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3260 &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3261 &sensor_dev_attr_power1_cap.dev_attr.attr, 3262 &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3263 &sensor_dev_attr_power1_label.dev_attr.attr, 3264 &sensor_dev_attr_power2_average.dev_attr.attr, 3265 &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3266 &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3267 &sensor_dev_attr_power2_cap.dev_attr.attr, 3268 &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3269 &sensor_dev_attr_power2_label.dev_attr.attr, 3270 &sensor_dev_attr_freq1_input.dev_attr.attr, 3271 &sensor_dev_attr_freq1_label.dev_attr.attr, 3272 &sensor_dev_attr_freq2_input.dev_attr.attr, 3273 &sensor_dev_attr_freq2_label.dev_attr.attr, 3274 NULL 3275 }; 3276 3277 static umode_t hwmon_attributes_visible(struct kobject *kobj, 3278 struct attribute *attr, int index) 3279 { 3280 struct device *dev = kobj_to_dev(kobj); 3281 struct amdgpu_device *adev = dev_get_drvdata(dev); 3282 umode_t effective_mode = attr->mode; 3283 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3284 3285 /* under multi-vf mode, the hwmon attributes are all not supported */ 3286 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) 3287 return 0; 3288 3289 /* under pp one vf mode manage of hwmon attributes is not supported */ 3290 if (amdgpu_sriov_is_pp_one_vf(adev)) 3291 effective_mode &= ~S_IWUSR; 3292 3293 /* Skip fan attributes if fan is not present */ 3294 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3295 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3296 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3297 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3298 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3299 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3300 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3301 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3302 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3303 return 0; 3304 3305 /* Skip fan attributes on APU */ 3306 if ((adev->flags & AMD_IS_APU) && 3307 (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3308 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3309 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3310 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3311 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3312 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3313 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3314 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3315 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3316 return 0; 3317 3318 /* Skip crit temp on APU */ 3319 if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) && 3320 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3321 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3322 return 0; 3323 3324 /* Skip limit attributes if DPM is not enabled */ 3325 if (!adev->pm.dpm_enabled && 3326 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3327 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3328 attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3329 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3330 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3331 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3332 attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3333 attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3334 attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3335 attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3336 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3337 return 0; 3338 3339 /* mask fan attributes if we have no bindings for this asic to expose */ 3340 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3341 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3342 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3343 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3344 effective_mode &= ~S_IRUGO; 3345 3346 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3347 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3348 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3349 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3350 effective_mode &= ~S_IWUSR; 3351 3352 /* not implemented yet for GC 10.3.1 APUs */ 3353 if (((adev->family == AMDGPU_FAMILY_SI) || 3354 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)))) && 3355 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3356 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 3357 attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 3358 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3359 return 0; 3360 3361 /* not implemented yet for APUs having <= GC 9.3.0 */ 3362 if (((adev->family == AMDGPU_FAMILY_SI) || 3363 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3364 (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3365 return 0; 3366 3367 /* hide max/min values if we can't both query and manage the fan */ 3368 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3369 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3370 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3371 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3372 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3373 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3374 return 0; 3375 3376 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3377 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3378 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3379 attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3380 return 0; 3381 3382 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3383 adev->family == AMDGPU_FAMILY_KV) && /* not implemented yet */ 3384 (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3385 attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3386 return 0; 3387 3388 /* only APUs have vddnb */ 3389 if (!(adev->flags & AMD_IS_APU) && 3390 (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3391 attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3392 return 0; 3393 3394 /* no mclk on APUs */ 3395 if ((adev->flags & AMD_IS_APU) && 3396 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3397 attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3398 return 0; 3399 3400 /* only SOC15 dGPUs support hotspot and mem temperatures */ 3401 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3402 (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3403 attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3404 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr || 3405 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3406 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3407 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3408 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr || 3409 attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3410 attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3411 attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3412 attr == &sensor_dev_attr_temp3_label.dev_attr.attr)) 3413 return 0; 3414 3415 /* only Vangogh has fast PPT limit and power labels */ 3416 if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3417 (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3418 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3419 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3420 attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 3421 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3422 attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3423 return 0; 3424 3425 return effective_mode; 3426 } 3427 3428 static const struct attribute_group hwmon_attrgroup = { 3429 .attrs = hwmon_attributes, 3430 .is_visible = hwmon_attributes_visible, 3431 }; 3432 3433 static const struct attribute_group *hwmon_groups[] = { 3434 &hwmon_attrgroup, 3435 NULL 3436 }; 3437 3438 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 3439 { 3440 int ret; 3441 uint32_t mask = 0; 3442 3443 if (adev->pm.sysfs_initialized) 3444 return 0; 3445 3446 INIT_LIST_HEAD(&adev->pm.pm_attr_list); 3447 3448 if (adev->pm.dpm_enabled == 0) 3449 return 0; 3450 3451 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 3452 DRIVER_NAME, adev, 3453 hwmon_groups); 3454 if (IS_ERR(adev->pm.int_hwmon_dev)) { 3455 ret = PTR_ERR(adev->pm.int_hwmon_dev); 3456 dev_err(adev->dev, 3457 "Unable to register hwmon device: %d\n", ret); 3458 return ret; 3459 } 3460 3461 switch (amdgpu_virt_get_sriov_vf_mode(adev)) { 3462 case SRIOV_VF_MODE_ONE_VF: 3463 mask = ATTR_FLAG_ONEVF; 3464 break; 3465 case SRIOV_VF_MODE_MULTI_VF: 3466 mask = 0; 3467 break; 3468 case SRIOV_VF_MODE_BARE_METAL: 3469 default: 3470 mask = ATTR_FLAG_MASK_ALL; 3471 break; 3472 } 3473 3474 ret = amdgpu_device_attr_create_groups(adev, 3475 amdgpu_device_attrs, 3476 ARRAY_SIZE(amdgpu_device_attrs), 3477 mask, 3478 &adev->pm.pm_attr_list); 3479 if (ret) 3480 return ret; 3481 3482 adev->pm.sysfs_initialized = true; 3483 3484 return 0; 3485 } 3486 3487 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 3488 { 3489 if (adev->pm.int_hwmon_dev) 3490 hwmon_device_unregister(adev->pm.int_hwmon_dev); 3491 3492 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 3493 } 3494 3495 /* 3496 * Debugfs info 3497 */ 3498 #if defined(CONFIG_DEBUG_FS) 3499 3500 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 3501 struct amdgpu_device *adev) { 3502 uint16_t *p_val; 3503 uint32_t size; 3504 int i; 3505 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 3506 3507 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 3508 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 3509 GFP_KERNEL); 3510 3511 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 3512 (void *)p_val, &size)) { 3513 for (i = 0; i < num_cpu_cores; i++) 3514 seq_printf(m, "\t%u MHz (CPU%d)\n", 3515 *(p_val + i), i); 3516 } 3517 3518 kfree(p_val); 3519 } 3520 } 3521 3522 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 3523 { 3524 uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 3525 uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3526 uint32_t value; 3527 uint64_t value64 = 0; 3528 uint32_t query = 0; 3529 int size; 3530 3531 /* GPU Clocks */ 3532 size = sizeof(value); 3533 seq_printf(m, "GFX Clocks and Power:\n"); 3534 3535 amdgpu_debugfs_prints_cpu_info(m, adev); 3536 3537 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 3538 seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 3539 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 3540 seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 3541 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 3542 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 3543 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 3544 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 3545 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 3546 seq_printf(m, "\t%u mV (VDDGFX)\n", value); 3547 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 3548 seq_printf(m, "\t%u mV (VDDNB)\n", value); 3549 size = sizeof(uint32_t); 3550 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) 3551 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff); 3552 size = sizeof(value); 3553 seq_printf(m, "\n"); 3554 3555 /* GPU Temp */ 3556 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 3557 seq_printf(m, "GPU Temperature: %u C\n", value/1000); 3558 3559 /* GPU Load */ 3560 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 3561 seq_printf(m, "GPU Load: %u %%\n", value); 3562 /* MEM Load */ 3563 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 3564 seq_printf(m, "MEM Load: %u %%\n", value); 3565 3566 seq_printf(m, "\n"); 3567 3568 /* SMC feature mask */ 3569 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 3570 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 3571 3572 /* ASICs greater than CHIP_VEGA20 supports these sensors */ 3573 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 3574 /* VCN clocks */ 3575 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 3576 if (!value) { 3577 seq_printf(m, "VCN: Disabled\n"); 3578 } else { 3579 seq_printf(m, "VCN: Enabled\n"); 3580 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3581 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3582 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3583 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3584 } 3585 } 3586 seq_printf(m, "\n"); 3587 } else { 3588 /* UVD clocks */ 3589 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 3590 if (!value) { 3591 seq_printf(m, "UVD: Disabled\n"); 3592 } else { 3593 seq_printf(m, "UVD: Enabled\n"); 3594 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3595 seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3596 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3597 seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3598 } 3599 } 3600 seq_printf(m, "\n"); 3601 3602 /* VCE clocks */ 3603 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 3604 if (!value) { 3605 seq_printf(m, "VCE: Disabled\n"); 3606 } else { 3607 seq_printf(m, "VCE: Enabled\n"); 3608 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 3609 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 3610 } 3611 } 3612 } 3613 3614 return 0; 3615 } 3616 3617 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 3618 { 3619 int i; 3620 3621 for (i = 0; clocks[i].flag; i++) 3622 seq_printf(m, "\t%s: %s\n", clocks[i].name, 3623 (flags & clocks[i].flag) ? "On" : "Off"); 3624 } 3625 3626 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 3627 { 3628 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 3629 struct drm_device *dev = adev_to_drm(adev); 3630 u64 flags = 0; 3631 int r; 3632 3633 if (amdgpu_in_reset(adev)) 3634 return -EPERM; 3635 if (adev->in_suspend && !adev->in_runpm) 3636 return -EPERM; 3637 3638 r = pm_runtime_get_sync(dev->dev); 3639 if (r < 0) { 3640 pm_runtime_put_autosuspend(dev->dev); 3641 return r; 3642 } 3643 3644 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 3645 r = amdgpu_debugfs_pm_info_pp(m, adev); 3646 if (r) 3647 goto out; 3648 } 3649 3650 amdgpu_device_ip_get_clockgating_state(adev, &flags); 3651 3652 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 3653 amdgpu_parse_cg_state(m, flags); 3654 seq_printf(m, "\n"); 3655 3656 out: 3657 pm_runtime_mark_last_busy(dev->dev); 3658 pm_runtime_put_autosuspend(dev->dev); 3659 3660 return r; 3661 } 3662 3663 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 3664 3665 /* 3666 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 3667 * 3668 * Reads debug memory region allocated to PMFW 3669 */ 3670 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 3671 size_t size, loff_t *pos) 3672 { 3673 struct amdgpu_device *adev = file_inode(f)->i_private; 3674 size_t smu_prv_buf_size; 3675 void *smu_prv_buf; 3676 int ret = 0; 3677 3678 if (amdgpu_in_reset(adev)) 3679 return -EPERM; 3680 if (adev->in_suspend && !adev->in_runpm) 3681 return -EPERM; 3682 3683 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 3684 if (ret) 3685 return ret; 3686 3687 if (!smu_prv_buf || !smu_prv_buf_size) 3688 return -EINVAL; 3689 3690 return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 3691 smu_prv_buf_size); 3692 } 3693 3694 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 3695 .owner = THIS_MODULE, 3696 .open = simple_open, 3697 .read = amdgpu_pm_prv_buffer_read, 3698 .llseek = default_llseek, 3699 }; 3700 3701 #endif 3702 3703 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 3704 { 3705 #if defined(CONFIG_DEBUG_FS) 3706 struct drm_minor *minor = adev_to_drm(adev)->primary; 3707 struct dentry *root = minor->debugfs_root; 3708 3709 if (!adev->pm.dpm_enabled) 3710 return; 3711 3712 debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 3713 &amdgpu_debugfs_pm_info_fops); 3714 3715 if (adev->pm.smu_prv_buffer_size > 0) 3716 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 3717 adev, 3718 &amdgpu_debugfs_pm_prv_buffer_fops, 3719 adev->pm.smu_prv_buffer_size); 3720 3721 amdgpu_dpm_stb_debug_fs_init(adev); 3722 #endif 3723 } 3724