xref: /openbmc/linux/drivers/gpu/drm/amd/include/amd_shared.h (revision a6ca5ac746d104019e76c29e69c2a1fc6dd2b29f)
1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22 
23 #ifndef __AMD_SHARED_H__
24 #define __AMD_SHARED_H__
25 
26 #define AMD_MAX_USEC_TIMEOUT		200000  /* 200 ms */
27 
28 /*
29  * Supported ASIC types
30  */
31 enum amd_asic_type {
32 	CHIP_TAHITI = 0,
33 	CHIP_PITCAIRN,
34 	CHIP_VERDE,
35 	CHIP_OLAND,
36 	CHIP_HAINAN,
37 	CHIP_BONAIRE,
38 	CHIP_KAVERI,
39 	CHIP_KABINI,
40 	CHIP_HAWAII,
41 	CHIP_MULLINS,
42 	CHIP_TOPAZ,
43 	CHIP_TONGA,
44 	CHIP_FIJI,
45 	CHIP_CARRIZO,
46 	CHIP_STONEY,
47 	CHIP_POLARIS10,
48 	CHIP_POLARIS11,
49 	CHIP_POLARIS12,
50 	CHIP_VEGA10,
51 	CHIP_RAVEN,
52 	CHIP_LAST,
53 };
54 
55 /*
56  * Chip flags
57  */
58 enum amd_chip_flags {
59 	AMD_ASIC_MASK = 0x0000ffffUL,
60 	AMD_FLAGS_MASK  = 0xffff0000UL,
61 	AMD_IS_MOBILITY = 0x00010000UL,
62 	AMD_IS_APU      = 0x00020000UL,
63 	AMD_IS_PX       = 0x00040000UL,
64 	AMD_EXP_HW_SUPPORT = 0x00080000UL,
65 };
66 
67 enum amd_ip_block_type {
68 	AMD_IP_BLOCK_TYPE_COMMON,
69 	AMD_IP_BLOCK_TYPE_GMC,
70 	AMD_IP_BLOCK_TYPE_IH,
71 	AMD_IP_BLOCK_TYPE_SMC,
72 	AMD_IP_BLOCK_TYPE_PSP,
73 	AMD_IP_BLOCK_TYPE_DCE,
74 	AMD_IP_BLOCK_TYPE_GFX,
75 	AMD_IP_BLOCK_TYPE_SDMA,
76 	AMD_IP_BLOCK_TYPE_UVD,
77 	AMD_IP_BLOCK_TYPE_VCE,
78 	AMD_IP_BLOCK_TYPE_ACP,
79 	AMD_IP_BLOCK_TYPE_GFXHUB,
80 	AMD_IP_BLOCK_TYPE_MMHUB,
81 	AMD_IP_BLOCK_TYPE_VCN
82 };
83 
84 enum amd_clockgating_state {
85 	AMD_CG_STATE_GATE = 0,
86 	AMD_CG_STATE_UNGATE,
87 };
88 
89 enum amd_dpm_forced_level {
90 	AMD_DPM_FORCED_LEVEL_AUTO = 0x1,
91 	AMD_DPM_FORCED_LEVEL_MANUAL = 0x2,
92 	AMD_DPM_FORCED_LEVEL_LOW = 0x4,
93 	AMD_DPM_FORCED_LEVEL_HIGH = 0x8,
94 	AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD = 0x10,
95 	AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK = 0x20,
96 	AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK = 0x40,
97 	AMD_DPM_FORCED_LEVEL_PROFILE_PEAK = 0x80,
98 	AMD_DPM_FORCED_LEVEL_PROFILE_EXIT = 0x100,
99 };
100 
101 enum amd_powergating_state {
102 	AMD_PG_STATE_GATE = 0,
103 	AMD_PG_STATE_UNGATE,
104 };
105 
106 struct amd_vce_state {
107 	/* vce clocks */
108 	u32 evclk;
109 	u32 ecclk;
110 	/* gpu clocks */
111 	u32 sclk;
112 	u32 mclk;
113 	u8 clk_idx;
114 	u8 pstate;
115 };
116 
117 
118 #define AMD_MAX_VCE_LEVELS 6
119 
120 enum amd_vce_level {
121 	AMD_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
122 	AMD_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
123 	AMD_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
124 	AMD_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
125 	AMD_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
126 	AMD_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
127 };
128 
129 enum amd_pp_profile_type {
130 	AMD_PP_GFX_PROFILE,
131 	AMD_PP_COMPUTE_PROFILE,
132 };
133 
134 struct amd_pp_profile {
135 	enum amd_pp_profile_type type;
136 	uint32_t min_sclk;
137 	uint32_t min_mclk;
138 	uint16_t activity_threshold;
139 	uint8_t up_hyst;
140 	uint8_t down_hyst;
141 };
142 
143 enum amd_fan_ctrl_mode {
144 	AMD_FAN_CTRL_NONE = 0,
145 	AMD_FAN_CTRL_MANUAL = 1,
146 	AMD_FAN_CTRL_AUTO = 2,
147 };
148 
149 /* CG flags */
150 #define AMD_CG_SUPPORT_GFX_MGCG			(1 << 0)
151 #define AMD_CG_SUPPORT_GFX_MGLS			(1 << 1)
152 #define AMD_CG_SUPPORT_GFX_CGCG			(1 << 2)
153 #define AMD_CG_SUPPORT_GFX_CGLS			(1 << 3)
154 #define AMD_CG_SUPPORT_GFX_CGTS			(1 << 4)
155 #define AMD_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
156 #define AMD_CG_SUPPORT_GFX_CP_LS		(1 << 6)
157 #define AMD_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
158 #define AMD_CG_SUPPORT_MC_LS			(1 << 8)
159 #define AMD_CG_SUPPORT_MC_MGCG			(1 << 9)
160 #define AMD_CG_SUPPORT_SDMA_LS			(1 << 10)
161 #define AMD_CG_SUPPORT_SDMA_MGCG		(1 << 11)
162 #define AMD_CG_SUPPORT_BIF_LS			(1 << 12)
163 #define AMD_CG_SUPPORT_UVD_MGCG			(1 << 13)
164 #define AMD_CG_SUPPORT_VCE_MGCG			(1 << 14)
165 #define AMD_CG_SUPPORT_HDP_LS			(1 << 15)
166 #define AMD_CG_SUPPORT_HDP_MGCG			(1 << 16)
167 #define AMD_CG_SUPPORT_ROM_MGCG			(1 << 17)
168 #define AMD_CG_SUPPORT_DRM_LS			(1 << 18)
169 #define AMD_CG_SUPPORT_BIF_MGCG			(1 << 19)
170 #define AMD_CG_SUPPORT_GFX_3D_CGCG		(1 << 20)
171 #define AMD_CG_SUPPORT_GFX_3D_CGLS		(1 << 21)
172 #define AMD_CG_SUPPORT_DRM_MGCG			(1 << 22)
173 #define AMD_CG_SUPPORT_DF_MGCG			(1 << 23)
174 
175 /* PG flags */
176 #define AMD_PG_SUPPORT_GFX_PG			(1 << 0)
177 #define AMD_PG_SUPPORT_GFX_SMG			(1 << 1)
178 #define AMD_PG_SUPPORT_GFX_DMG			(1 << 2)
179 #define AMD_PG_SUPPORT_UVD			(1 << 3)
180 #define AMD_PG_SUPPORT_VCE			(1 << 4)
181 #define AMD_PG_SUPPORT_CP			(1 << 5)
182 #define AMD_PG_SUPPORT_GDS			(1 << 6)
183 #define AMD_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
184 #define AMD_PG_SUPPORT_SDMA			(1 << 8)
185 #define AMD_PG_SUPPORT_ACP			(1 << 9)
186 #define AMD_PG_SUPPORT_SAMU			(1 << 10)
187 #define AMD_PG_SUPPORT_GFX_QUICK_MG		(1 << 11)
188 #define AMD_PG_SUPPORT_GFX_PIPELINE		(1 << 12)
189 
190 enum amd_pm_state_type {
191 	/* not used for dpm */
192 	POWER_STATE_TYPE_DEFAULT,
193 	POWER_STATE_TYPE_POWERSAVE,
194 	/* user selectable states */
195 	POWER_STATE_TYPE_BATTERY,
196 	POWER_STATE_TYPE_BALANCED,
197 	POWER_STATE_TYPE_PERFORMANCE,
198 	/* internal states */
199 	POWER_STATE_TYPE_INTERNAL_UVD,
200 	POWER_STATE_TYPE_INTERNAL_UVD_SD,
201 	POWER_STATE_TYPE_INTERNAL_UVD_HD,
202 	POWER_STATE_TYPE_INTERNAL_UVD_HD2,
203 	POWER_STATE_TYPE_INTERNAL_UVD_MVC,
204 	POWER_STATE_TYPE_INTERNAL_BOOT,
205 	POWER_STATE_TYPE_INTERNAL_THERMAL,
206 	POWER_STATE_TYPE_INTERNAL_ACPI,
207 	POWER_STATE_TYPE_INTERNAL_ULV,
208 	POWER_STATE_TYPE_INTERNAL_3DPERF,
209 };
210 
211 struct amd_ip_funcs {
212 	/* Name of IP block */
213 	char *name;
214 	/* sets up early driver state (pre sw_init), does not configure hw - Optional */
215 	int (*early_init)(void *handle);
216 	/* sets up late driver/hw state (post hw_init) - Optional */
217 	int (*late_init)(void *handle);
218 	/* sets up driver state, does not configure hw */
219 	int (*sw_init)(void *handle);
220 	/* tears down driver state, does not configure hw */
221 	int (*sw_fini)(void *handle);
222 	/* sets up the hw state */
223 	int (*hw_init)(void *handle);
224 	/* tears down the hw state */
225 	int (*hw_fini)(void *handle);
226 	void (*late_fini)(void *handle);
227 	/* handles IP specific hw/sw changes for suspend */
228 	int (*suspend)(void *handle);
229 	/* handles IP specific hw/sw changes for resume */
230 	int (*resume)(void *handle);
231 	/* returns current IP block idle status */
232 	bool (*is_idle)(void *handle);
233 	/* poll for idle */
234 	int (*wait_for_idle)(void *handle);
235 	/* check soft reset the IP block */
236 	bool (*check_soft_reset)(void *handle);
237 	/* pre soft reset the IP block */
238 	int (*pre_soft_reset)(void *handle);
239 	/* soft reset the IP block */
240 	int (*soft_reset)(void *handle);
241 	/* post soft reset the IP block */
242 	int (*post_soft_reset)(void *handle);
243 	/* enable/disable cg for the IP block */
244 	int (*set_clockgating_state)(void *handle,
245 				     enum amd_clockgating_state state);
246 	/* enable/disable pg for the IP block */
247 	int (*set_powergating_state)(void *handle,
248 				     enum amd_powergating_state state);
249 	/* get current clockgating status */
250 	void (*get_clockgating_state)(void *handle, u32 *flags);
251 };
252 
253 #endif /* __AMD_SHARED_H__ */
254