15fc3aeebSyanyang1 /* 25fc3aeebSyanyang1 * Copyright 2015 Advanced Micro Devices, Inc. 35fc3aeebSyanyang1 * 45fc3aeebSyanyang1 * Permission is hereby granted, free of charge, to any person obtaining a 55fc3aeebSyanyang1 * copy of this software and associated documentation files (the "Software"), 65fc3aeebSyanyang1 * to deal in the Software without restriction, including without limitation 75fc3aeebSyanyang1 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 85fc3aeebSyanyang1 * and/or sell copies of the Software, and to permit persons to whom the 95fc3aeebSyanyang1 * Software is furnished to do so, subject to the following conditions: 105fc3aeebSyanyang1 * 115fc3aeebSyanyang1 * The above copyright notice and this permission notice shall be included in 125fc3aeebSyanyang1 * all copies or substantial portions of the Software. 135fc3aeebSyanyang1 * 145fc3aeebSyanyang1 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 155fc3aeebSyanyang1 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 165fc3aeebSyanyang1 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 175fc3aeebSyanyang1 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 185fc3aeebSyanyang1 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 195fc3aeebSyanyang1 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 205fc3aeebSyanyang1 * OTHER DEALINGS IN THE SOFTWARE. 215fc3aeebSyanyang1 */ 225fc3aeebSyanyang1 235fc3aeebSyanyang1 #ifndef __AMD_SHARED_H__ 245fc3aeebSyanyang1 #define __AMD_SHARED_H__ 255fc3aeebSyanyang1 2670fd80d6SRex Zhu #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */ 270b2daf09SJammy Zhou 280b2daf09SJammy Zhou /* 292f7d10b3SJammy Zhou * Supported ASIC types 302f7d10b3SJammy Zhou */ 312f7d10b3SJammy Zhou enum amd_asic_type { 3226d721c5SKen Wang CHIP_TAHITI = 0, 3326d721c5SKen Wang CHIP_PITCAIRN, 3426d721c5SKen Wang CHIP_VERDE, 3526d721c5SKen Wang CHIP_OLAND, 3626d721c5SKen Wang CHIP_HAINAN, 3726d721c5SKen Wang CHIP_BONAIRE, 382f7d10b3SJammy Zhou CHIP_KAVERI, 392f7d10b3SJammy Zhou CHIP_KABINI, 402f7d10b3SJammy Zhou CHIP_HAWAII, 412f7d10b3SJammy Zhou CHIP_MULLINS, 422f7d10b3SJammy Zhou CHIP_TOPAZ, 432f7d10b3SJammy Zhou CHIP_TONGA, 4448299f95SDavid Zhang CHIP_FIJI, 452f7d10b3SJammy Zhou CHIP_CARRIZO, 46139f4917SSamuel Li CHIP_STONEY, 472cc0c0b5SFlora Cui CHIP_POLARIS10, 482cc0c0b5SFlora Cui CHIP_POLARIS11, 49c4642a47SJunwei Zhang CHIP_POLARIS12, 502f7d10b3SJammy Zhou CHIP_LAST, 512f7d10b3SJammy Zhou }; 522f7d10b3SJammy Zhou 532f7d10b3SJammy Zhou /* 542f7d10b3SJammy Zhou * Chip flags 552f7d10b3SJammy Zhou */ 562f7d10b3SJammy Zhou enum amd_chip_flags { 572f7d10b3SJammy Zhou AMD_ASIC_MASK = 0x0000ffffUL, 582f7d10b3SJammy Zhou AMD_FLAGS_MASK = 0xffff0000UL, 592f7d10b3SJammy Zhou AMD_IS_MOBILITY = 0x00010000UL, 602f7d10b3SJammy Zhou AMD_IS_APU = 0x00020000UL, 612f7d10b3SJammy Zhou AMD_IS_PX = 0x00040000UL, 622f7d10b3SJammy Zhou AMD_EXP_HW_SUPPORT = 0x00080000UL, 632f7d10b3SJammy Zhou }; 642f7d10b3SJammy Zhou 655fc3aeebSyanyang1 enum amd_ip_block_type { 665fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_COMMON, 675fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_GMC, 685fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_IH, 695fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_SMC, 705fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_DCE, 715fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_GFX, 725fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_SDMA, 735fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_UVD, 745fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_VCE, 75a8fe58ceSMaruthi Bayyavarapu AMD_IP_BLOCK_TYPE_ACP, 765fc3aeebSyanyang1 }; 775fc3aeebSyanyang1 785fc3aeebSyanyang1 enum amd_clockgating_state { 795fc3aeebSyanyang1 AMD_CG_STATE_GATE = 0, 805fc3aeebSyanyang1 AMD_CG_STATE_UNGATE, 815fc3aeebSyanyang1 }; 825fc3aeebSyanyang1 83e5d03ac2SRex Zhu enum amd_dpm_forced_level { 84e5d03ac2SRex Zhu AMD_DPM_FORCED_LEVEL_AUTO = 0x1, 85e5d03ac2SRex Zhu AMD_DPM_FORCED_LEVEL_MANUAL = 0x2, 86e5d03ac2SRex Zhu AMD_DPM_FORCED_LEVEL_LOW = 0x4, 87e5d03ac2SRex Zhu AMD_DPM_FORCED_LEVEL_HIGH = 0x8, 88e5d03ac2SRex Zhu }; 89e5d03ac2SRex Zhu 905fc3aeebSyanyang1 enum amd_powergating_state { 915fc3aeebSyanyang1 AMD_PG_STATE_GATE = 0, 925fc3aeebSyanyang1 AMD_PG_STATE_UNGATE, 935fc3aeebSyanyang1 }; 945fc3aeebSyanyang1 950d8de7caSRex Zhu struct amd_vce_state { 960d8de7caSRex Zhu /* vce clocks */ 970d8de7caSRex Zhu u32 evclk; 980d8de7caSRex Zhu u32 ecclk; 990d8de7caSRex Zhu /* gpu clocks */ 1000d8de7caSRex Zhu u32 sclk; 1010d8de7caSRex Zhu u32 mclk; 1020d8de7caSRex Zhu u8 clk_idx; 1030d8de7caSRex Zhu u8 pstate; 1040d8de7caSRex Zhu }; 1050d8de7caSRex Zhu 1060d8de7caSRex Zhu 1070d8de7caSRex Zhu #define AMD_MAX_VCE_LEVELS 6 1080d8de7caSRex Zhu 1090d8de7caSRex Zhu enum amd_vce_level { 1100d8de7caSRex Zhu AMD_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */ 1110d8de7caSRex Zhu AMD_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */ 1120d8de7caSRex Zhu AMD_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */ 1130d8de7caSRex Zhu AMD_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */ 1140d8de7caSRex Zhu AMD_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */ 1150d8de7caSRex Zhu AMD_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */ 1160d8de7caSRex Zhu }; 1170d8de7caSRex Zhu 118e3b04bc7SAlex Deucher /* CG flags */ 119e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0) 120e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1) 121e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2) 122e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3) 123e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4) 124e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5) 125e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6) 126e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7) 127e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_MC_LS (1 << 8) 128e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_MC_MGCG (1 << 9) 129e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_SDMA_LS (1 << 10) 130e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11) 131e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_BIF_LS (1 << 12) 132e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13) 133e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14) 134e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_HDP_LS (1 << 15) 135e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16) 1364fae91c5SAlex Deucher #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17) 137398d82ccSRex Zhu #define AMD_CG_SUPPORT_DRM_LS (1 << 18) 138398d82ccSRex Zhu #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19) 139398d82ccSRex Zhu #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20) 140398d82ccSRex Zhu #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21) 141e3b04bc7SAlex Deucher 142e3b04bc7SAlex Deucher /* PG flags */ 143e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_PG (1 << 0) 144e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_SMG (1 << 1) 145e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_DMG (1 << 2) 146e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_UVD (1 << 3) 147e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_VCE (1 << 4) 148e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_CP (1 << 5) 149e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GDS (1 << 6) 150e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7) 151e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_SDMA (1 << 8) 152e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_ACP (1 << 9) 153e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_SAMU (1 << 10) 1546b0432b7SAlex Deucher #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11) 1556b0432b7SAlex Deucher #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12) 156e3b04bc7SAlex Deucher 1573a2c788dSRex Zhu enum amd_pm_state_type { 1583a2c788dSRex Zhu /* not used for dpm */ 1593a2c788dSRex Zhu POWER_STATE_TYPE_DEFAULT, 1603a2c788dSRex Zhu POWER_STATE_TYPE_POWERSAVE, 1613a2c788dSRex Zhu /* user selectable states */ 1623a2c788dSRex Zhu POWER_STATE_TYPE_BATTERY, 1633a2c788dSRex Zhu POWER_STATE_TYPE_BALANCED, 1643a2c788dSRex Zhu POWER_STATE_TYPE_PERFORMANCE, 1653a2c788dSRex Zhu /* internal states */ 1663a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_UVD, 1673a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_UVD_SD, 1683a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_UVD_HD, 1693a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_UVD_HD2, 1703a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_UVD_MVC, 1713a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_BOOT, 1723a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_THERMAL, 1733a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_ACPI, 1743a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_ULV, 1753a2c788dSRex Zhu POWER_STATE_TYPE_INTERNAL_3DPERF, 1763a2c788dSRex Zhu }; 1773a2c788dSRex Zhu 1785fc3aeebSyanyang1 struct amd_ip_funcs { 17988a907d6STom St Denis /* Name of IP block */ 18088a907d6STom St Denis char *name; 1815fc3aeebSyanyang1 /* sets up early driver state (pre sw_init), does not configure hw - Optional */ 1825fc3aeebSyanyang1 int (*early_init)(void *handle); 1835fc3aeebSyanyang1 /* sets up late driver/hw state (post hw_init) - Optional */ 1845fc3aeebSyanyang1 int (*late_init)(void *handle); 1855fc3aeebSyanyang1 /* sets up driver state, does not configure hw */ 1865fc3aeebSyanyang1 int (*sw_init)(void *handle); 1875fc3aeebSyanyang1 /* tears down driver state, does not configure hw */ 1885fc3aeebSyanyang1 int (*sw_fini)(void *handle); 1895fc3aeebSyanyang1 /* sets up the hw state */ 1905fc3aeebSyanyang1 int (*hw_init)(void *handle); 1915fc3aeebSyanyang1 /* tears down the hw state */ 1925fc3aeebSyanyang1 int (*hw_fini)(void *handle); 193212cb3b6SMonk Liu void (*late_fini)(void *handle); 1945fc3aeebSyanyang1 /* handles IP specific hw/sw changes for suspend */ 1955fc3aeebSyanyang1 int (*suspend)(void *handle); 1965fc3aeebSyanyang1 /* handles IP specific hw/sw changes for resume */ 1975fc3aeebSyanyang1 int (*resume)(void *handle); 1985fc3aeebSyanyang1 /* returns current IP block idle status */ 1995fc3aeebSyanyang1 bool (*is_idle)(void *handle); 2005fc3aeebSyanyang1 /* poll for idle */ 2015fc3aeebSyanyang1 int (*wait_for_idle)(void *handle); 20263fbf42fSChunming Zhou /* check soft reset the IP block */ 203da146d3bSAlex Deucher bool (*check_soft_reset)(void *handle); 204d31a501eSChunming Zhou /* pre soft reset the IP block */ 205d31a501eSChunming Zhou int (*pre_soft_reset)(void *handle); 2065fc3aeebSyanyang1 /* soft reset the IP block */ 2075fc3aeebSyanyang1 int (*soft_reset)(void *handle); 20835d782feSChunming Zhou /* post soft reset the IP block */ 20935d782feSChunming Zhou int (*post_soft_reset)(void *handle); 2105fc3aeebSyanyang1 /* enable/disable cg for the IP block */ 2115fc3aeebSyanyang1 int (*set_clockgating_state)(void *handle, 2125fc3aeebSyanyang1 enum amd_clockgating_state state); 2135fc3aeebSyanyang1 /* enable/disable pg for the IP block */ 2145fc3aeebSyanyang1 int (*set_powergating_state)(void *handle, 2155fc3aeebSyanyang1 enum amd_powergating_state state); 2165fc3aeebSyanyang1 }; 2175fc3aeebSyanyang1 2185fc3aeebSyanyang1 #endif /* __AMD_SHARED_H__ */ 219