15fc3aeebSyanyang1 /* 25fc3aeebSyanyang1 * Copyright 2015 Advanced Micro Devices, Inc. 35fc3aeebSyanyang1 * 45fc3aeebSyanyang1 * Permission is hereby granted, free of charge, to any person obtaining a 55fc3aeebSyanyang1 * copy of this software and associated documentation files (the "Software"), 65fc3aeebSyanyang1 * to deal in the Software without restriction, including without limitation 75fc3aeebSyanyang1 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 85fc3aeebSyanyang1 * and/or sell copies of the Software, and to permit persons to whom the 95fc3aeebSyanyang1 * Software is furnished to do so, subject to the following conditions: 105fc3aeebSyanyang1 * 115fc3aeebSyanyang1 * The above copyright notice and this permission notice shall be included in 125fc3aeebSyanyang1 * all copies or substantial portions of the Software. 135fc3aeebSyanyang1 * 145fc3aeebSyanyang1 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 155fc3aeebSyanyang1 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 165fc3aeebSyanyang1 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 175fc3aeebSyanyang1 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 185fc3aeebSyanyang1 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 195fc3aeebSyanyang1 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 205fc3aeebSyanyang1 * OTHER DEALINGS IN THE SOFTWARE. 215fc3aeebSyanyang1 */ 225fc3aeebSyanyang1 235fc3aeebSyanyang1 #ifndef __AMD_SHARED_H__ 245fc3aeebSyanyang1 #define __AMD_SHARED_H__ 255fc3aeebSyanyang1 26f674bd28SAkshu Agrawal #include <drm/amd_asic_type.h> 270b2daf09SJammy Zhou 28cfa289fdSRex Zhu 29f674bd28SAkshu Agrawal #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */ 302f7d10b3SJammy Zhou 312f7d10b3SJammy Zhou /* 322f7d10b3SJammy Zhou * Chip flags 332f7d10b3SJammy Zhou */ 342f7d10b3SJammy Zhou enum amd_chip_flags { 352f7d10b3SJammy Zhou AMD_ASIC_MASK = 0x0000ffffUL, 362f7d10b3SJammy Zhou AMD_FLAGS_MASK = 0xffff0000UL, 372f7d10b3SJammy Zhou AMD_IS_MOBILITY = 0x00010000UL, 382f7d10b3SJammy Zhou AMD_IS_APU = 0x00020000UL, 392f7d10b3SJammy Zhou AMD_IS_PX = 0x00040000UL, 402f7d10b3SJammy Zhou AMD_EXP_HW_SUPPORT = 0x00080000UL, 412f7d10b3SJammy Zhou }; 422f7d10b3SJammy Zhou 435fc3aeebSyanyang1 enum amd_ip_block_type { 445fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_COMMON, 455fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_GMC, 465fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_IH, 475fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_SMC, 480e5ca0d1SHuang Rui AMD_IP_BLOCK_TYPE_PSP, 495fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_DCE, 505fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_GFX, 515fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_SDMA, 525fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_UVD, 535fc3aeebSyanyang1 AMD_IP_BLOCK_TYPE_VCE, 54a8fe58ceSMaruthi Bayyavarapu AMD_IP_BLOCK_TYPE_ACP, 553ea975e4SLeo Liu AMD_IP_BLOCK_TYPE_VCN 565fc3aeebSyanyang1 }; 575fc3aeebSyanyang1 585fc3aeebSyanyang1 enum amd_clockgating_state { 595fc3aeebSyanyang1 AMD_CG_STATE_GATE = 0, 605fc3aeebSyanyang1 AMD_CG_STATE_UNGATE, 615fc3aeebSyanyang1 }; 625fc3aeebSyanyang1 63e5d03ac2SRex Zhu 645fc3aeebSyanyang1 enum amd_powergating_state { 655fc3aeebSyanyang1 AMD_PG_STATE_GATE = 0, 665fc3aeebSyanyang1 AMD_PG_STATE_UNGATE, 675fc3aeebSyanyang1 }; 685fc3aeebSyanyang1 69cfa289fdSRex Zhu 70e3b04bc7SAlex Deucher /* CG flags */ 71e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0) 72e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1) 73e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2) 74e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3) 75e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4) 76e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5) 77e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6) 78e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7) 79e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_MC_LS (1 << 8) 80e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_MC_MGCG (1 << 9) 81e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_SDMA_LS (1 << 10) 82e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11) 83e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_BIF_LS (1 << 12) 84e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13) 85e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14) 86e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_HDP_LS (1 << 15) 87e3b04bc7SAlex Deucher #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16) 884fae91c5SAlex Deucher #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17) 89398d82ccSRex Zhu #define AMD_CG_SUPPORT_DRM_LS (1 << 18) 90398d82ccSRex Zhu #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19) 91398d82ccSRex Zhu #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20) 92398d82ccSRex Zhu #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21) 93e929c98dSHuang Rui #define AMD_CG_SUPPORT_DRM_MGCG (1 << 22) 94c773a632SHuang Rui #define AMD_CG_SUPPORT_DF_MGCG (1 << 23) 95e3b04bc7SAlex Deucher 96e3b04bc7SAlex Deucher /* PG flags */ 97e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_PG (1 << 0) 98e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_SMG (1 << 1) 99e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GFX_DMG (1 << 2) 100e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_UVD (1 << 3) 101e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_VCE (1 << 4) 102e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_CP (1 << 5) 103e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_GDS (1 << 6) 104e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7) 105e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_SDMA (1 << 8) 106e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_ACP (1 << 9) 107e3b04bc7SAlex Deucher #define AMD_PG_SUPPORT_SAMU (1 << 10) 1086b0432b7SAlex Deucher #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11) 1096b0432b7SAlex Deucher #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12) 110f8386b35SHawking Zhang #define AMD_PG_SUPPORT_MMHUB (1 << 13) 111e3b04bc7SAlex Deucher 112fa7bd27dSHuang Rui enum PP_FEATURE_MASK { 113fa7bd27dSHuang Rui PP_SCLK_DPM_MASK = 0x1, 114fa7bd27dSHuang Rui PP_MCLK_DPM_MASK = 0x2, 115fa7bd27dSHuang Rui PP_PCIE_DPM_MASK = 0x4, 116fa7bd27dSHuang Rui PP_SCLK_DEEP_SLEEP_MASK = 0x8, 117fa7bd27dSHuang Rui PP_POWER_CONTAINMENT_MASK = 0x10, 118fa7bd27dSHuang Rui PP_UVD_HANDSHAKE_MASK = 0x20, 119fa7bd27dSHuang Rui PP_SMC_VOLTAGE_CONTROL_MASK = 0x40, 120fa7bd27dSHuang Rui PP_VBI_TIME_SUPPORT_MASK = 0x80, 121fa7bd27dSHuang Rui PP_ULV_MASK = 0x100, 122fa7bd27dSHuang Rui PP_ENABLE_GFX_CG_THRU_SMU = 0x200, 123fa7bd27dSHuang Rui PP_CLOCK_STRETCH_MASK = 0x400, 124fa7bd27dSHuang Rui PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800, 125fa7bd27dSHuang Rui PP_SOCCLK_DPM_MASK = 0x1000, 126fa7bd27dSHuang Rui PP_DCEFCLK_DPM_MASK = 0x2000, 127fa7bd27dSHuang Rui PP_OVERDRIVE_MASK = 0x4000, 1286f92ad2aSHuang Rui PP_GFXOFF_MASK = 0x8000, 129fa7bd27dSHuang Rui PP_ACG_MASK = 0x10000, 130fa7bd27dSHuang Rui }; 131fa7bd27dSHuang Rui 1325fc3aeebSyanyang1 struct amd_ip_funcs { 13388a907d6STom St Denis /* Name of IP block */ 13488a907d6STom St Denis char *name; 1355fc3aeebSyanyang1 /* sets up early driver state (pre sw_init), does not configure hw - Optional */ 1365fc3aeebSyanyang1 int (*early_init)(void *handle); 1375fc3aeebSyanyang1 /* sets up late driver/hw state (post hw_init) - Optional */ 1385fc3aeebSyanyang1 int (*late_init)(void *handle); 1395fc3aeebSyanyang1 /* sets up driver state, does not configure hw */ 1405fc3aeebSyanyang1 int (*sw_init)(void *handle); 1415fc3aeebSyanyang1 /* tears down driver state, does not configure hw */ 1425fc3aeebSyanyang1 int (*sw_fini)(void *handle); 1435fc3aeebSyanyang1 /* sets up the hw state */ 1445fc3aeebSyanyang1 int (*hw_init)(void *handle); 1455fc3aeebSyanyang1 /* tears down the hw state */ 1465fc3aeebSyanyang1 int (*hw_fini)(void *handle); 147212cb3b6SMonk Liu void (*late_fini)(void *handle); 1485fc3aeebSyanyang1 /* handles IP specific hw/sw changes for suspend */ 1495fc3aeebSyanyang1 int (*suspend)(void *handle); 1505fc3aeebSyanyang1 /* handles IP specific hw/sw changes for resume */ 1515fc3aeebSyanyang1 int (*resume)(void *handle); 1525fc3aeebSyanyang1 /* returns current IP block idle status */ 1535fc3aeebSyanyang1 bool (*is_idle)(void *handle); 1545fc3aeebSyanyang1 /* poll for idle */ 1555fc3aeebSyanyang1 int (*wait_for_idle)(void *handle); 15663fbf42fSChunming Zhou /* check soft reset the IP block */ 157da146d3bSAlex Deucher bool (*check_soft_reset)(void *handle); 158d31a501eSChunming Zhou /* pre soft reset the IP block */ 159d31a501eSChunming Zhou int (*pre_soft_reset)(void *handle); 1605fc3aeebSyanyang1 /* soft reset the IP block */ 1615fc3aeebSyanyang1 int (*soft_reset)(void *handle); 16235d782feSChunming Zhou /* post soft reset the IP block */ 16335d782feSChunming Zhou int (*post_soft_reset)(void *handle); 1645fc3aeebSyanyang1 /* enable/disable cg for the IP block */ 1655fc3aeebSyanyang1 int (*set_clockgating_state)(void *handle, 1665fc3aeebSyanyang1 enum amd_clockgating_state state); 1675fc3aeebSyanyang1 /* enable/disable pg for the IP block */ 1685fc3aeebSyanyang1 int (*set_powergating_state)(void *handle, 1695fc3aeebSyanyang1 enum amd_powergating_state state); 1706cb2d4e4SHuang Rui /* get current clockgating status */ 1716cb2d4e4SHuang Rui void (*get_clockgating_state)(void *handle, u32 *flags); 1725fc3aeebSyanyang1 }; 1735fc3aeebSyanyang1 174f93f0c3aSRex Zhu 1755fc3aeebSyanyang1 #endif /* __AMD_SHARED_H__ */ 176