14562236bSHarry Wentland /* 24562236bSHarry Wentland * Copyright 2012-15 Advanced Micro Devices, Inc. 34562236bSHarry Wentland * 44562236bSHarry Wentland * Permission is hereby granted, free of charge, to any person obtaining a 54562236bSHarry Wentland * copy of this software and associated documentation files (the "Software"), 64562236bSHarry Wentland * to deal in the Software without restriction, including without limitation 74562236bSHarry Wentland * the rights to use, copy, modify, merge, publish, distribute, sublicense, 84562236bSHarry Wentland * and/or sell copies of the Software, and to permit persons to whom the 94562236bSHarry Wentland * Software is furnished to do so, subject to the following conditions: 104562236bSHarry Wentland * 114562236bSHarry Wentland * The above copyright notice and this permission notice shall be included in 124562236bSHarry Wentland * all copies or substantial portions of the Software. 134562236bSHarry Wentland * 144562236bSHarry Wentland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 154562236bSHarry Wentland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 164562236bSHarry Wentland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 174562236bSHarry Wentland * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 184562236bSHarry Wentland * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 194562236bSHarry Wentland * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 204562236bSHarry Wentland * OTHER DEALINGS IN THE SOFTWARE. 214562236bSHarry Wentland * 224562236bSHarry Wentland * Authors: AMD 234562236bSHarry Wentland * 244562236bSHarry Wentland */ 254562236bSHarry Wentland 264562236bSHarry Wentland #include "dm_services.h" 274562236bSHarry Wentland 284562236bSHarry Wentland #include "include/logger_interface.h" 294562236bSHarry Wentland 304562236bSHarry Wentland #include "irq_service_dce110.h" 314562236bSHarry Wentland 324562236bSHarry Wentland #include "dce/dce_11_0_d.h" 334562236bSHarry Wentland #include "dce/dce_11_0_sh_mask.h" 344562236bSHarry Wentland #include "ivsrcid/ivsrcid_vislands30.h" 354562236bSHarry Wentland 364562236bSHarry Wentland static bool hpd_ack( 374562236bSHarry Wentland struct irq_service *irq_service, 384562236bSHarry Wentland const struct irq_source_info *info) 394562236bSHarry Wentland { 404562236bSHarry Wentland uint32_t addr = info->status_reg; 414562236bSHarry Wentland uint32_t value = dm_read_reg(irq_service->ctx, addr); 424562236bSHarry Wentland uint32_t current_status = 434562236bSHarry Wentland get_reg_field_value( 444562236bSHarry Wentland value, 454562236bSHarry Wentland DC_HPD_INT_STATUS, 464562236bSHarry Wentland DC_HPD_SENSE_DELAYED); 474562236bSHarry Wentland 484562236bSHarry Wentland dal_irq_service_ack_generic(irq_service, info); 494562236bSHarry Wentland 504562236bSHarry Wentland value = dm_read_reg(irq_service->ctx, info->enable_reg); 514562236bSHarry Wentland 524562236bSHarry Wentland set_reg_field_value( 534562236bSHarry Wentland value, 544562236bSHarry Wentland current_status ? 0 : 1, 554562236bSHarry Wentland DC_HPD_INT_CONTROL, 564562236bSHarry Wentland DC_HPD_INT_POLARITY); 574562236bSHarry Wentland 584562236bSHarry Wentland dm_write_reg(irq_service->ctx, info->enable_reg, value); 594562236bSHarry Wentland 604562236bSHarry Wentland return true; 614562236bSHarry Wentland } 624562236bSHarry Wentland 634562236bSHarry Wentland static const struct irq_source_info_funcs hpd_irq_info_funcs = { 644562236bSHarry Wentland .set = NULL, 654562236bSHarry Wentland .ack = hpd_ack 664562236bSHarry Wentland }; 674562236bSHarry Wentland 684562236bSHarry Wentland static const struct irq_source_info_funcs hpd_rx_irq_info_funcs = { 694562236bSHarry Wentland .set = NULL, 704562236bSHarry Wentland .ack = NULL 714562236bSHarry Wentland }; 724562236bSHarry Wentland 734562236bSHarry Wentland static const struct irq_source_info_funcs pflip_irq_info_funcs = { 744562236bSHarry Wentland .set = NULL, 754562236bSHarry Wentland .ack = NULL 764562236bSHarry Wentland }; 774562236bSHarry Wentland 784562236bSHarry Wentland static const struct irq_source_info_funcs vblank_irq_info_funcs = { 794562236bSHarry Wentland .set = NULL, 804562236bSHarry Wentland .ack = NULL 814562236bSHarry Wentland }; 824562236bSHarry Wentland 834562236bSHarry Wentland #define hpd_int_entry(reg_num)\ 844562236bSHarry Wentland [DC_IRQ_SOURCE_HPD1 + reg_num] = {\ 854562236bSHarry Wentland .enable_reg = mmHPD ## reg_num ## _DC_HPD_INT_CONTROL,\ 864562236bSHarry Wentland .enable_mask = DC_HPD_INT_CONTROL__DC_HPD_INT_EN_MASK,\ 874562236bSHarry Wentland .enable_value = {\ 884562236bSHarry Wentland DC_HPD_INT_CONTROL__DC_HPD_INT_EN_MASK,\ 894562236bSHarry Wentland ~DC_HPD_INT_CONTROL__DC_HPD_INT_EN_MASK\ 904562236bSHarry Wentland },\ 914562236bSHarry Wentland .ack_reg = mmHPD ## reg_num ## _DC_HPD_INT_CONTROL,\ 924562236bSHarry Wentland .ack_mask = DC_HPD_INT_CONTROL__DC_HPD_INT_ACK_MASK,\ 934562236bSHarry Wentland .ack_value = DC_HPD_INT_CONTROL__DC_HPD_INT_ACK_MASK,\ 944562236bSHarry Wentland .status_reg = mmHPD ## reg_num ## _DC_HPD_INT_STATUS,\ 954562236bSHarry Wentland .funcs = &hpd_irq_info_funcs\ 964562236bSHarry Wentland } 974562236bSHarry Wentland 984562236bSHarry Wentland #define hpd_rx_int_entry(reg_num)\ 994562236bSHarry Wentland [DC_IRQ_SOURCE_HPD1RX + reg_num] = {\ 1004562236bSHarry Wentland .enable_reg = mmHPD ## reg_num ## _DC_HPD_INT_CONTROL,\ 1014562236bSHarry Wentland .enable_mask = DC_HPD_INT_CONTROL__DC_HPD_RX_INT_EN_MASK,\ 1024562236bSHarry Wentland .enable_value = {\ 1034562236bSHarry Wentland DC_HPD_INT_CONTROL__DC_HPD_RX_INT_EN_MASK,\ 1044562236bSHarry Wentland ~DC_HPD_INT_CONTROL__DC_HPD_RX_INT_EN_MASK },\ 1054562236bSHarry Wentland .ack_reg = mmHPD ## reg_num ## _DC_HPD_INT_CONTROL,\ 1064562236bSHarry Wentland .ack_mask = DC_HPD_INT_CONTROL__DC_HPD_RX_INT_ACK_MASK,\ 1074562236bSHarry Wentland .ack_value = DC_HPD_INT_CONTROL__DC_HPD_RX_INT_ACK_MASK,\ 1084562236bSHarry Wentland .status_reg = mmHPD ## reg_num ## _DC_HPD_INT_STATUS,\ 1094562236bSHarry Wentland .funcs = &hpd_rx_irq_info_funcs\ 1104562236bSHarry Wentland } 1114562236bSHarry Wentland #define pflip_int_entry(reg_num)\ 1124562236bSHarry Wentland [DC_IRQ_SOURCE_PFLIP1 + reg_num] = {\ 1134562236bSHarry Wentland .enable_reg = mmDCP ## reg_num ## _GRPH_INTERRUPT_CONTROL,\ 1144562236bSHarry Wentland .enable_mask =\ 1154562236bSHarry Wentland GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK,\ 1164562236bSHarry Wentland .enable_value = {\ 1174562236bSHarry Wentland GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK,\ 1184562236bSHarry Wentland ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK},\ 1194562236bSHarry Wentland .ack_reg = mmDCP ## reg_num ## _GRPH_INTERRUPT_STATUS,\ 1204562236bSHarry Wentland .ack_mask = GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK,\ 1214562236bSHarry Wentland .ack_value = GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK,\ 1224562236bSHarry Wentland .status_reg = mmDCP ## reg_num ##_GRPH_INTERRUPT_STATUS,\ 1234562236bSHarry Wentland .funcs = &pflip_irq_info_funcs\ 1244562236bSHarry Wentland } 1254562236bSHarry Wentland 1264562236bSHarry Wentland #define vupdate_int_entry(reg_num)\ 1274562236bSHarry Wentland [DC_IRQ_SOURCE_VUPDATE1 + reg_num] = {\ 1284562236bSHarry Wentland .enable_reg = mmCRTC ## reg_num ## _CRTC_INTERRUPT_CONTROL,\ 1294562236bSHarry Wentland .enable_mask =\ 1304562236bSHarry Wentland CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_MSK_MASK,\ 1314562236bSHarry Wentland .enable_value = {\ 1324562236bSHarry Wentland CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_MSK_MASK,\ 1334562236bSHarry Wentland ~CRTC_INTERRUPT_CONTROL__CRTC_V_UPDATE_INT_MSK_MASK},\ 1344562236bSHarry Wentland .ack_reg = mmCRTC ## reg_num ## _CRTC_V_UPDATE_INT_STATUS,\ 1354562236bSHarry Wentland .ack_mask =\ 1364562236bSHarry Wentland CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_CLEAR_MASK,\ 1374562236bSHarry Wentland .ack_value =\ 1384562236bSHarry Wentland CRTC_V_UPDATE_INT_STATUS__CRTC_V_UPDATE_INT_CLEAR_MASK,\ 1394562236bSHarry Wentland .funcs = &vblank_irq_info_funcs\ 1404562236bSHarry Wentland } 1414562236bSHarry Wentland 1424562236bSHarry Wentland #define dummy_irq_entry() \ 1434562236bSHarry Wentland {\ 1444562236bSHarry Wentland .funcs = &dummy_irq_info_funcs\ 1454562236bSHarry Wentland } 1464562236bSHarry Wentland 1474562236bSHarry Wentland #define i2c_int_entry(reg_num) \ 1484562236bSHarry Wentland [DC_IRQ_SOURCE_I2C_DDC ## reg_num] = dummy_irq_entry() 1494562236bSHarry Wentland 1504562236bSHarry Wentland #define dp_sink_int_entry(reg_num) \ 1514562236bSHarry Wentland [DC_IRQ_SOURCE_DPSINK ## reg_num] = dummy_irq_entry() 1524562236bSHarry Wentland 1534562236bSHarry Wentland #define gpio_pad_int_entry(reg_num) \ 1544562236bSHarry Wentland [DC_IRQ_SOURCE_GPIOPAD ## reg_num] = dummy_irq_entry() 1554562236bSHarry Wentland 1564562236bSHarry Wentland #define dc_underflow_int_entry(reg_num) \ 1574562236bSHarry Wentland [DC_IRQ_SOURCE_DC ## reg_num ## UNDERFLOW] = dummy_irq_entry() 1584562236bSHarry Wentland 1594562236bSHarry Wentland bool dal_irq_service_dummy_set( 1604562236bSHarry Wentland struct irq_service *irq_service, 1614562236bSHarry Wentland const struct irq_source_info *info, 1624562236bSHarry Wentland bool enable) 1634562236bSHarry Wentland { 1644562236bSHarry Wentland dm_logger_write( 1654562236bSHarry Wentland irq_service->ctx->logger, LOG_ERROR, 1664562236bSHarry Wentland "%s: called for non-implemented irq source\n", 1674562236bSHarry Wentland __func__); 1684562236bSHarry Wentland return false; 1694562236bSHarry Wentland } 1704562236bSHarry Wentland 1714562236bSHarry Wentland bool dal_irq_service_dummy_ack( 1724562236bSHarry Wentland struct irq_service *irq_service, 1734562236bSHarry Wentland const struct irq_source_info *info) 1744562236bSHarry Wentland { 1754562236bSHarry Wentland dm_logger_write( 1764562236bSHarry Wentland irq_service->ctx->logger, LOG_ERROR, 1774562236bSHarry Wentland "%s: called for non-implemented irq source\n", 1784562236bSHarry Wentland __func__); 1794562236bSHarry Wentland return false; 1804562236bSHarry Wentland } 1814562236bSHarry Wentland 1824562236bSHarry Wentland static const struct irq_source_info_funcs dummy_irq_info_funcs = { 1834562236bSHarry Wentland .set = dal_irq_service_dummy_set, 1844562236bSHarry Wentland .ack = dal_irq_service_dummy_ack 1854562236bSHarry Wentland }; 1864562236bSHarry Wentland 1874562236bSHarry Wentland static const struct irq_source_info 1884562236bSHarry Wentland irq_source_info_dce110[DAL_IRQ_SOURCES_NUMBER] = { 1894562236bSHarry Wentland [DC_IRQ_SOURCE_INVALID] = dummy_irq_entry(), 1904562236bSHarry Wentland hpd_int_entry(0), 1914562236bSHarry Wentland hpd_int_entry(1), 1924562236bSHarry Wentland hpd_int_entry(2), 1934562236bSHarry Wentland hpd_int_entry(3), 1944562236bSHarry Wentland hpd_int_entry(4), 1954562236bSHarry Wentland hpd_int_entry(5), 1964562236bSHarry Wentland hpd_rx_int_entry(0), 1974562236bSHarry Wentland hpd_rx_int_entry(1), 1984562236bSHarry Wentland hpd_rx_int_entry(2), 1994562236bSHarry Wentland hpd_rx_int_entry(3), 2004562236bSHarry Wentland hpd_rx_int_entry(4), 2014562236bSHarry Wentland hpd_rx_int_entry(5), 2024562236bSHarry Wentland i2c_int_entry(1), 2034562236bSHarry Wentland i2c_int_entry(2), 2044562236bSHarry Wentland i2c_int_entry(3), 2054562236bSHarry Wentland i2c_int_entry(4), 2064562236bSHarry Wentland i2c_int_entry(5), 2074562236bSHarry Wentland i2c_int_entry(6), 2084562236bSHarry Wentland dp_sink_int_entry(1), 2094562236bSHarry Wentland dp_sink_int_entry(2), 2104562236bSHarry Wentland dp_sink_int_entry(3), 2114562236bSHarry Wentland dp_sink_int_entry(4), 2124562236bSHarry Wentland dp_sink_int_entry(5), 2134562236bSHarry Wentland dp_sink_int_entry(6), 2144562236bSHarry Wentland [DC_IRQ_SOURCE_TIMER] = dummy_irq_entry(), 2154562236bSHarry Wentland pflip_int_entry(0), 2164562236bSHarry Wentland pflip_int_entry(1), 2174562236bSHarry Wentland pflip_int_entry(2), 2184562236bSHarry Wentland pflip_int_entry(3), 2194562236bSHarry Wentland pflip_int_entry(4), 2204562236bSHarry Wentland pflip_int_entry(5), 2214562236bSHarry Wentland [DC_IRQ_SOURCE_PFLIP_UNDERLAY0] = dummy_irq_entry(), 2224562236bSHarry Wentland gpio_pad_int_entry(0), 2234562236bSHarry Wentland gpio_pad_int_entry(1), 2244562236bSHarry Wentland gpio_pad_int_entry(2), 2254562236bSHarry Wentland gpio_pad_int_entry(3), 2264562236bSHarry Wentland gpio_pad_int_entry(4), 2274562236bSHarry Wentland gpio_pad_int_entry(5), 2284562236bSHarry Wentland gpio_pad_int_entry(6), 2294562236bSHarry Wentland gpio_pad_int_entry(7), 2304562236bSHarry Wentland gpio_pad_int_entry(8), 2314562236bSHarry Wentland gpio_pad_int_entry(9), 2324562236bSHarry Wentland gpio_pad_int_entry(10), 2334562236bSHarry Wentland gpio_pad_int_entry(11), 2344562236bSHarry Wentland gpio_pad_int_entry(12), 2354562236bSHarry Wentland gpio_pad_int_entry(13), 2364562236bSHarry Wentland gpio_pad_int_entry(14), 2374562236bSHarry Wentland gpio_pad_int_entry(15), 2384562236bSHarry Wentland gpio_pad_int_entry(16), 2394562236bSHarry Wentland gpio_pad_int_entry(17), 2404562236bSHarry Wentland gpio_pad_int_entry(18), 2414562236bSHarry Wentland gpio_pad_int_entry(19), 2424562236bSHarry Wentland gpio_pad_int_entry(20), 2434562236bSHarry Wentland gpio_pad_int_entry(21), 2444562236bSHarry Wentland gpio_pad_int_entry(22), 2454562236bSHarry Wentland gpio_pad_int_entry(23), 2464562236bSHarry Wentland gpio_pad_int_entry(24), 2474562236bSHarry Wentland gpio_pad_int_entry(25), 2484562236bSHarry Wentland gpio_pad_int_entry(26), 2494562236bSHarry Wentland gpio_pad_int_entry(27), 2504562236bSHarry Wentland gpio_pad_int_entry(28), 2514562236bSHarry Wentland gpio_pad_int_entry(29), 2524562236bSHarry Wentland gpio_pad_int_entry(30), 2534562236bSHarry Wentland dc_underflow_int_entry(1), 2544562236bSHarry Wentland dc_underflow_int_entry(2), 2554562236bSHarry Wentland dc_underflow_int_entry(3), 2564562236bSHarry Wentland dc_underflow_int_entry(4), 2574562236bSHarry Wentland dc_underflow_int_entry(5), 2584562236bSHarry Wentland dc_underflow_int_entry(6), 2594562236bSHarry Wentland [DC_IRQ_SOURCE_DMCU_SCP] = dummy_irq_entry(), 2604562236bSHarry Wentland [DC_IRQ_SOURCE_VBIOS_SW] = dummy_irq_entry(), 2614562236bSHarry Wentland vupdate_int_entry(0), 2624562236bSHarry Wentland vupdate_int_entry(1), 2634562236bSHarry Wentland vupdate_int_entry(2), 2644562236bSHarry Wentland vupdate_int_entry(3), 2654562236bSHarry Wentland vupdate_int_entry(4), 2664562236bSHarry Wentland vupdate_int_entry(5), 2674562236bSHarry Wentland }; 2684562236bSHarry Wentland 2694562236bSHarry Wentland enum dc_irq_source to_dal_irq_source_dce110( 2704562236bSHarry Wentland struct irq_service *irq_service, 2714562236bSHarry Wentland uint32_t src_id, 2724562236bSHarry Wentland uint32_t ext_id) 2734562236bSHarry Wentland { 2744562236bSHarry Wentland switch (src_id) { 2754562236bSHarry Wentland case VISLANDS30_IV_SRCID_D1_V_UPDATE_INT: 2764562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE1; 2774562236bSHarry Wentland case VISLANDS30_IV_SRCID_D2_V_UPDATE_INT: 2784562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE2; 2794562236bSHarry Wentland case VISLANDS30_IV_SRCID_D3_V_UPDATE_INT: 2804562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE3; 2814562236bSHarry Wentland case VISLANDS30_IV_SRCID_D4_V_UPDATE_INT: 2824562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE4; 2834562236bSHarry Wentland case VISLANDS30_IV_SRCID_D5_V_UPDATE_INT: 2844562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE5; 2854562236bSHarry Wentland case VISLANDS30_IV_SRCID_D6_V_UPDATE_INT: 2864562236bSHarry Wentland return DC_IRQ_SOURCE_VUPDATE6; 2874562236bSHarry Wentland case VISLANDS30_IV_SRCID_D1_GRPH_PFLIP: 2884562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP1; 2894562236bSHarry Wentland case VISLANDS30_IV_SRCID_D2_GRPH_PFLIP: 2904562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP2; 2914562236bSHarry Wentland case VISLANDS30_IV_SRCID_D3_GRPH_PFLIP: 2924562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP3; 2934562236bSHarry Wentland case VISLANDS30_IV_SRCID_D4_GRPH_PFLIP: 2944562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP4; 2954562236bSHarry Wentland case VISLANDS30_IV_SRCID_D5_GRPH_PFLIP: 2964562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP5; 2974562236bSHarry Wentland case VISLANDS30_IV_SRCID_D6_GRPH_PFLIP: 2984562236bSHarry Wentland return DC_IRQ_SOURCE_PFLIP6; 2994562236bSHarry Wentland 3004562236bSHarry Wentland case VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A: 3014562236bSHarry Wentland /* generic src_id for all HPD and HPDRX interrupts */ 3024562236bSHarry Wentland switch (ext_id) { 3034562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_A: 3044562236bSHarry Wentland return DC_IRQ_SOURCE_HPD1; 3054562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_B: 3064562236bSHarry Wentland return DC_IRQ_SOURCE_HPD2; 3074562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_C: 3084562236bSHarry Wentland return DC_IRQ_SOURCE_HPD3; 3094562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_D: 3104562236bSHarry Wentland return DC_IRQ_SOURCE_HPD4; 3114562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_E: 3124562236bSHarry Wentland return DC_IRQ_SOURCE_HPD5; 3134562236bSHarry Wentland case VISLANDS30_IV_EXTID_HOTPLUG_DETECT_F: 3144562236bSHarry Wentland return DC_IRQ_SOURCE_HPD6; 3154562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_A: 3164562236bSHarry Wentland return DC_IRQ_SOURCE_HPD1RX; 3174562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_B: 3184562236bSHarry Wentland return DC_IRQ_SOURCE_HPD2RX; 3194562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_C: 3204562236bSHarry Wentland return DC_IRQ_SOURCE_HPD3RX; 3214562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_D: 3224562236bSHarry Wentland return DC_IRQ_SOURCE_HPD4RX; 3234562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_E: 3244562236bSHarry Wentland return DC_IRQ_SOURCE_HPD5RX; 3254562236bSHarry Wentland case VISLANDS30_IV_EXTID_HPD_RX_F: 3264562236bSHarry Wentland return DC_IRQ_SOURCE_HPD6RX; 3274562236bSHarry Wentland default: 3284562236bSHarry Wentland return DC_IRQ_SOURCE_INVALID; 3294562236bSHarry Wentland } 3304562236bSHarry Wentland break; 3314562236bSHarry Wentland 3324562236bSHarry Wentland default: 3334562236bSHarry Wentland return DC_IRQ_SOURCE_INVALID; 3344562236bSHarry Wentland } 3354562236bSHarry Wentland } 3364562236bSHarry Wentland 3374562236bSHarry Wentland static const struct irq_service_funcs irq_service_funcs_dce110 = { 3384562236bSHarry Wentland .to_dal_irq_source = to_dal_irq_source_dce110 3394562236bSHarry Wentland }; 3404562236bSHarry Wentland 3414562236bSHarry Wentland bool construct( 3424562236bSHarry Wentland struct irq_service *irq_service, 3434562236bSHarry Wentland struct irq_service_init_data *init_data) 3444562236bSHarry Wentland { 3454562236bSHarry Wentland if (!dal_irq_service_construct(irq_service, init_data)) 3464562236bSHarry Wentland return false; 3474562236bSHarry Wentland 3484562236bSHarry Wentland irq_service->info = irq_source_info_dce110; 3494562236bSHarry Wentland irq_service->funcs = &irq_service_funcs_dce110; 3504562236bSHarry Wentland 3514562236bSHarry Wentland return true; 3524562236bSHarry Wentland } 3534562236bSHarry Wentland 3544562236bSHarry Wentland struct irq_service *dal_irq_service_dce110_create( 3554562236bSHarry Wentland struct irq_service_init_data *init_data) 3564562236bSHarry Wentland { 3574562236bSHarry Wentland struct irq_service *irq_service = dm_alloc(sizeof(*irq_service)); 3584562236bSHarry Wentland 3594562236bSHarry Wentland if (!irq_service) 3604562236bSHarry Wentland return NULL; 3614562236bSHarry Wentland 3624562236bSHarry Wentland if (construct(irq_service, init_data)) 3634562236bSHarry Wentland return irq_service; 3644562236bSHarry Wentland 3654562236bSHarry Wentland dm_free(irq_service); 3664562236bSHarry Wentland return NULL; 3674562236bSHarry Wentland } 368