1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #include "dm_services.h"
27 
28 /*
29  * Pre-requisites: headers required by header of this unit
30  */
31 #include "include/gpio_types.h"
32 
33 /*
34  * Header of this unit
35  */
36 
37 #include "hw_translate.h"
38 
39 /*
40  * Post-requisites: headers required by this unit
41  */
42 
43 #if defined(CONFIG_DRM_AMD_DC_SI)
44 #include "dce60/hw_translate_dce60.h"
45 #endif
46 #include "dce80/hw_translate_dce80.h"
47 #include "dce110/hw_translate_dce110.h"
48 #include "dce120/hw_translate_dce120.h"
49 #if defined(CONFIG_DRM_AMD_DC_DCN)
50 #include "dcn10/hw_translate_dcn10.h"
51 #include "dcn20/hw_translate_dcn20.h"
52 #include "dcn21/hw_translate_dcn21.h"
53 #include "dcn30/hw_translate_dcn30.h"
54 #include "dcn315/hw_translate_dcn315.h"
55 #endif
56 
57 #include "diagnostics/hw_translate_diag.h"
58 
59 /*
60  * This unit
61  */
62 
63 bool dal_hw_translate_init(
64 	struct hw_translate *translate,
65 	enum dce_version dce_version,
66 	enum dce_environment dce_environment)
67 {
68 	if (IS_FPGA_MAXIMUS_DC(dce_environment)) {
69 		dal_hw_translate_diag_fpga_init(translate);
70 		return true;
71 	}
72 
73 	switch (dce_version) {
74 #if defined(CONFIG_DRM_AMD_DC_SI)
75 	case DCE_VERSION_6_0:
76 	case DCE_VERSION_6_1:
77 	case DCE_VERSION_6_4:
78 		dal_hw_translate_dce60_init(translate);
79 		return true;
80 #endif
81 	case DCE_VERSION_8_0:
82 	case DCE_VERSION_8_1:
83 	case DCE_VERSION_8_3:
84 		dal_hw_translate_dce80_init(translate);
85 		return true;
86 	case DCE_VERSION_10_0:
87 	case DCE_VERSION_11_0:
88 	case DCE_VERSION_11_2:
89 	case DCE_VERSION_11_22:
90 		dal_hw_translate_dce110_init(translate);
91 		return true;
92 	case DCE_VERSION_12_0:
93 	case DCE_VERSION_12_1:
94 		dal_hw_translate_dce120_init(translate);
95 		return true;
96 #if defined(CONFIG_DRM_AMD_DC_DCN)
97 	case DCN_VERSION_1_0:
98 	case DCN_VERSION_1_01:
99 		dal_hw_translate_dcn10_init(translate);
100 		return true;
101 	case DCN_VERSION_2_0:
102 		dal_hw_translate_dcn20_init(translate);
103 		return true;
104 	case DCN_VERSION_2_01:
105 	case DCN_VERSION_2_1:
106 		dal_hw_translate_dcn21_init(translate);
107 		return true;
108 	case DCN_VERSION_3_0:
109 	case DCN_VERSION_3_01:
110 	case DCN_VERSION_3_02:
111 	case DCN_VERSION_3_03:
112 	case DCN_VERSION_3_1:
113 	case DCN_VERSION_3_16:
114 		dal_hw_translate_dcn30_init(translate);
115 		return true;
116 	case DCN_VERSION_3_15:
117 		dal_hw_translate_dcn315_init(translate);
118 		return true;
119 #endif
120 
121 	default:
122 		BREAK_TO_DEBUGGER();
123 		return false;
124 	}
125 }
126