1*b9d7eb6aSQingqing Zhuo /*
2*b9d7eb6aSQingqing Zhuo  * Copyright 2021 Advanced Micro Devices, Inc.
3*b9d7eb6aSQingqing Zhuo  *
4*b9d7eb6aSQingqing Zhuo  * Permission is hereby granted, free of charge, to any person obtaining a
5*b9d7eb6aSQingqing Zhuo  * copy of this software and associated documentation files (the "Software"),
6*b9d7eb6aSQingqing Zhuo  * to deal in the Software without restriction, including without limitation
7*b9d7eb6aSQingqing Zhuo  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*b9d7eb6aSQingqing Zhuo  * and/or sell copies of the Software, and to permit persons to whom the
9*b9d7eb6aSQingqing Zhuo  * Software is furnished to do so, subject to the following conditions:
10*b9d7eb6aSQingqing Zhuo  *
11*b9d7eb6aSQingqing Zhuo  * The above copyright notice and this permission notice shall be included in
12*b9d7eb6aSQingqing Zhuo  * all copies or substantial portions of the Software.
13*b9d7eb6aSQingqing Zhuo  *
14*b9d7eb6aSQingqing Zhuo  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*b9d7eb6aSQingqing Zhuo  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*b9d7eb6aSQingqing Zhuo  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*b9d7eb6aSQingqing Zhuo  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*b9d7eb6aSQingqing Zhuo  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*b9d7eb6aSQingqing Zhuo  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*b9d7eb6aSQingqing Zhuo  * OTHER DEALINGS IN THE SOFTWARE.
21*b9d7eb6aSQingqing Zhuo  *
22*b9d7eb6aSQingqing Zhuo  * Authors: AMD
23*b9d7eb6aSQingqing Zhuo  *
24*b9d7eb6aSQingqing Zhuo  */
25*b9d7eb6aSQingqing Zhuo #include "dm_services.h"
26*b9d7eb6aSQingqing Zhuo #include "include/gpio_types.h"
27*b9d7eb6aSQingqing Zhuo #include "../hw_factory.h"
28*b9d7eb6aSQingqing Zhuo 
29*b9d7eb6aSQingqing Zhuo 
30*b9d7eb6aSQingqing Zhuo #include "../hw_gpio.h"
31*b9d7eb6aSQingqing Zhuo #include "../hw_ddc.h"
32*b9d7eb6aSQingqing Zhuo #include "../hw_hpd.h"
33*b9d7eb6aSQingqing Zhuo #include "../hw_generic.h"
34*b9d7eb6aSQingqing Zhuo 
35*b9d7eb6aSQingqing Zhuo #include "hw_factory_dcn315.h"
36*b9d7eb6aSQingqing Zhuo 
37*b9d7eb6aSQingqing Zhuo #include "dcn/dcn_3_1_5_offset.h"
38*b9d7eb6aSQingqing Zhuo #include "dcn/dcn_3_1_5_sh_mask.h"
39*b9d7eb6aSQingqing Zhuo 
40*b9d7eb6aSQingqing Zhuo #include "reg_helper.h"
41*b9d7eb6aSQingqing Zhuo #include "../hpd_regs.h"
42*b9d7eb6aSQingqing Zhuo /* begin *********************
43*b9d7eb6aSQingqing Zhuo  * macros to expend register list macro defined in HW object header file */
44*b9d7eb6aSQingqing Zhuo 
45*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG0                       0x00000012
46*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG1                       0x000000C0
47*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG2                       0x000034C0
48*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG3                       0x00009000
49*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG4                       0x02403C00
50*b9d7eb6aSQingqing Zhuo #define DCN_BASE__INST0_SEG5                       0
51*b9d7eb6aSQingqing Zhuo 
52*b9d7eb6aSQingqing Zhuo /* DCN */
53*b9d7eb6aSQingqing Zhuo #define block HPD
54*b9d7eb6aSQingqing Zhuo #define reg_num 0
55*b9d7eb6aSQingqing Zhuo 
56*b9d7eb6aSQingqing Zhuo #undef BASE_INNER
57*b9d7eb6aSQingqing Zhuo #define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg
58*b9d7eb6aSQingqing Zhuo 
59*b9d7eb6aSQingqing Zhuo #define BASE(seg) BASE_INNER(seg)
60*b9d7eb6aSQingqing Zhuo 
61*b9d7eb6aSQingqing Zhuo 
62*b9d7eb6aSQingqing Zhuo 
63*b9d7eb6aSQingqing Zhuo #define REG(reg_name)\
64*b9d7eb6aSQingqing Zhuo 		BASE(reg ## reg_name ## _BASE_IDX) + reg ## reg_name
65*b9d7eb6aSQingqing Zhuo 
66*b9d7eb6aSQingqing Zhuo #define SF_HPD(reg_name, field_name, post_fix)\
67*b9d7eb6aSQingqing Zhuo 	.field_name = HPD0_ ## reg_name ## __ ## field_name ## post_fix
68*b9d7eb6aSQingqing Zhuo 
69*b9d7eb6aSQingqing Zhuo #define REGI(reg_name, block, id)\
70*b9d7eb6aSQingqing Zhuo 	BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
71*b9d7eb6aSQingqing Zhuo 				reg ## block ## id ## _ ## reg_name
72*b9d7eb6aSQingqing Zhuo 
73*b9d7eb6aSQingqing Zhuo #define SF(reg_name, field_name, post_fix)\
74*b9d7eb6aSQingqing Zhuo 	.field_name = reg_name ## __ ## field_name ## post_fix
75*b9d7eb6aSQingqing Zhuo 
76*b9d7eb6aSQingqing Zhuo /* macros to expend register list macro defined in HW object header file
77*b9d7eb6aSQingqing Zhuo  * end *********************/
78*b9d7eb6aSQingqing Zhuo 
79*b9d7eb6aSQingqing Zhuo 
80*b9d7eb6aSQingqing Zhuo 
81*b9d7eb6aSQingqing Zhuo #define hpd_regs(id) \
82*b9d7eb6aSQingqing Zhuo {\
83*b9d7eb6aSQingqing Zhuo 	HPD_REG_LIST(id)\
84*b9d7eb6aSQingqing Zhuo }
85*b9d7eb6aSQingqing Zhuo 
86*b9d7eb6aSQingqing Zhuo static const struct hpd_registers hpd_regs[] = {
87*b9d7eb6aSQingqing Zhuo 	hpd_regs(0),
88*b9d7eb6aSQingqing Zhuo 	hpd_regs(1),
89*b9d7eb6aSQingqing Zhuo 	hpd_regs(2),
90*b9d7eb6aSQingqing Zhuo 	hpd_regs(3),
91*b9d7eb6aSQingqing Zhuo 	hpd_regs(4),
92*b9d7eb6aSQingqing Zhuo };
93*b9d7eb6aSQingqing Zhuo 
94*b9d7eb6aSQingqing Zhuo static const struct hpd_sh_mask hpd_shift = {
95*b9d7eb6aSQingqing Zhuo 		HPD_MASK_SH_LIST(__SHIFT)
96*b9d7eb6aSQingqing Zhuo };
97*b9d7eb6aSQingqing Zhuo 
98*b9d7eb6aSQingqing Zhuo static const struct hpd_sh_mask hpd_mask = {
99*b9d7eb6aSQingqing Zhuo 		HPD_MASK_SH_LIST(_MASK)
100*b9d7eb6aSQingqing Zhuo };
101*b9d7eb6aSQingqing Zhuo 
102*b9d7eb6aSQingqing Zhuo #include "../ddc_regs.h"
103*b9d7eb6aSQingqing Zhuo 
104*b9d7eb6aSQingqing Zhuo  /* set field name */
105*b9d7eb6aSQingqing Zhuo #define SF_DDC(reg_name, field_name, post_fix)\
106*b9d7eb6aSQingqing Zhuo 	.field_name = reg_name ## __ ## field_name ## post_fix
107*b9d7eb6aSQingqing Zhuo 
108*b9d7eb6aSQingqing Zhuo static const struct ddc_registers ddc_data_regs_dcn[] = {
109*b9d7eb6aSQingqing Zhuo 	ddc_data_regs_dcn2(1),
110*b9d7eb6aSQingqing Zhuo 	ddc_data_regs_dcn2(2),
111*b9d7eb6aSQingqing Zhuo 	ddc_data_regs_dcn2(3),
112*b9d7eb6aSQingqing Zhuo 	ddc_data_regs_dcn2(4),
113*b9d7eb6aSQingqing Zhuo 	ddc_data_regs_dcn2(5),
114*b9d7eb6aSQingqing Zhuo 	{
115*b9d7eb6aSQingqing Zhuo 			DDC_GPIO_VGA_REG_LIST(DATA),
116*b9d7eb6aSQingqing Zhuo 			.ddc_setup = 0,
117*b9d7eb6aSQingqing Zhuo 			.phy_aux_cntl = 0,
118*b9d7eb6aSQingqing Zhuo 			.dc_gpio_aux_ctrl_5 = 0
119*b9d7eb6aSQingqing Zhuo 	}
120*b9d7eb6aSQingqing Zhuo };
121*b9d7eb6aSQingqing Zhuo 
122*b9d7eb6aSQingqing Zhuo static const struct ddc_registers ddc_clk_regs_dcn[] = {
123*b9d7eb6aSQingqing Zhuo 	ddc_clk_regs_dcn2(1),
124*b9d7eb6aSQingqing Zhuo 	ddc_clk_regs_dcn2(2),
125*b9d7eb6aSQingqing Zhuo 	ddc_clk_regs_dcn2(3),
126*b9d7eb6aSQingqing Zhuo 	ddc_clk_regs_dcn2(4),
127*b9d7eb6aSQingqing Zhuo 	ddc_clk_regs_dcn2(5),
128*b9d7eb6aSQingqing Zhuo 	{
129*b9d7eb6aSQingqing Zhuo 			DDC_GPIO_VGA_REG_LIST(CLK),
130*b9d7eb6aSQingqing Zhuo 			.ddc_setup = 0,
131*b9d7eb6aSQingqing Zhuo 			.phy_aux_cntl = 0,
132*b9d7eb6aSQingqing Zhuo 			.dc_gpio_aux_ctrl_5 = 0
133*b9d7eb6aSQingqing Zhuo 	}
134*b9d7eb6aSQingqing Zhuo };
135*b9d7eb6aSQingqing Zhuo 
136*b9d7eb6aSQingqing Zhuo static const struct ddc_sh_mask ddc_shift[] = {
137*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 1),
138*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 2),
139*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 3),
140*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 4),
141*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 5),
142*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(__SHIFT, 6)
143*b9d7eb6aSQingqing Zhuo };
144*b9d7eb6aSQingqing Zhuo 
145*b9d7eb6aSQingqing Zhuo static const struct ddc_sh_mask ddc_mask[] = {
146*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 1),
147*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 2),
148*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 3),
149*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 4),
150*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 5),
151*b9d7eb6aSQingqing Zhuo 	DDC_MASK_SH_LIST_DCN2(_MASK, 6)
152*b9d7eb6aSQingqing Zhuo };
153*b9d7eb6aSQingqing Zhuo 
154*b9d7eb6aSQingqing Zhuo #include "../generic_regs.h"
155*b9d7eb6aSQingqing Zhuo 
156*b9d7eb6aSQingqing Zhuo /* set field name */
157*b9d7eb6aSQingqing Zhuo #define SF_GENERIC(reg_name, field_name, post_fix)\
158*b9d7eb6aSQingqing Zhuo 	.field_name = reg_name ## __ ## field_name ## post_fix
159*b9d7eb6aSQingqing Zhuo 
160*b9d7eb6aSQingqing Zhuo #define generic_regs(id) \
161*b9d7eb6aSQingqing Zhuo {\
162*b9d7eb6aSQingqing Zhuo 	GENERIC_REG_LIST(id)\
163*b9d7eb6aSQingqing Zhuo }
164*b9d7eb6aSQingqing Zhuo 
165*b9d7eb6aSQingqing Zhuo static const struct generic_registers generic_regs[] = {
166*b9d7eb6aSQingqing Zhuo 	generic_regs(A),
167*b9d7eb6aSQingqing Zhuo 	generic_regs(B),
168*b9d7eb6aSQingqing Zhuo };
169*b9d7eb6aSQingqing Zhuo 
170*b9d7eb6aSQingqing Zhuo static const struct generic_sh_mask generic_shift[] = {
171*b9d7eb6aSQingqing Zhuo 	GENERIC_MASK_SH_LIST(__SHIFT, A),
172*b9d7eb6aSQingqing Zhuo 	GENERIC_MASK_SH_LIST(__SHIFT, B),
173*b9d7eb6aSQingqing Zhuo };
174*b9d7eb6aSQingqing Zhuo 
175*b9d7eb6aSQingqing Zhuo static const struct generic_sh_mask generic_mask[] = {
176*b9d7eb6aSQingqing Zhuo 	GENERIC_MASK_SH_LIST(_MASK, A),
177*b9d7eb6aSQingqing Zhuo 	GENERIC_MASK_SH_LIST(_MASK, B),
178*b9d7eb6aSQingqing Zhuo };
179*b9d7eb6aSQingqing Zhuo 
define_generic_registers(struct hw_gpio_pin * pin,uint32_t en)180*b9d7eb6aSQingqing Zhuo static void define_generic_registers(struct hw_gpio_pin *pin, uint32_t en)
181*b9d7eb6aSQingqing Zhuo {
182*b9d7eb6aSQingqing Zhuo 	struct hw_generic *generic = HW_GENERIC_FROM_BASE(pin);
183*b9d7eb6aSQingqing Zhuo 
184*b9d7eb6aSQingqing Zhuo 	generic->regs = &generic_regs[en];
185*b9d7eb6aSQingqing Zhuo 	generic->shifts = &generic_shift[en];
186*b9d7eb6aSQingqing Zhuo 	generic->masks = &generic_mask[en];
187*b9d7eb6aSQingqing Zhuo 	generic->base.regs = &generic_regs[en].gpio;
188*b9d7eb6aSQingqing Zhuo }
189*b9d7eb6aSQingqing Zhuo 
define_ddc_registers(struct hw_gpio_pin * pin,uint32_t en)190*b9d7eb6aSQingqing Zhuo static void define_ddc_registers(
191*b9d7eb6aSQingqing Zhuo 		struct hw_gpio_pin *pin,
192*b9d7eb6aSQingqing Zhuo 		uint32_t en)
193*b9d7eb6aSQingqing Zhuo {
194*b9d7eb6aSQingqing Zhuo 	struct hw_ddc *ddc = HW_DDC_FROM_BASE(pin);
195*b9d7eb6aSQingqing Zhuo 
196*b9d7eb6aSQingqing Zhuo 	switch (pin->id) {
197*b9d7eb6aSQingqing Zhuo 	case GPIO_ID_DDC_DATA:
198*b9d7eb6aSQingqing Zhuo 		ddc->regs = &ddc_data_regs_dcn[en];
199*b9d7eb6aSQingqing Zhuo 		ddc->base.regs = &ddc_data_regs_dcn[en].gpio;
200*b9d7eb6aSQingqing Zhuo 		break;
201*b9d7eb6aSQingqing Zhuo 	case GPIO_ID_DDC_CLOCK:
202*b9d7eb6aSQingqing Zhuo 		ddc->regs = &ddc_clk_regs_dcn[en];
203*b9d7eb6aSQingqing Zhuo 		ddc->base.regs = &ddc_clk_regs_dcn[en].gpio;
204*b9d7eb6aSQingqing Zhuo 		break;
205*b9d7eb6aSQingqing Zhuo 	default:
206*b9d7eb6aSQingqing Zhuo 		ASSERT_CRITICAL(false);
207*b9d7eb6aSQingqing Zhuo 		return;
208*b9d7eb6aSQingqing Zhuo 	}
209*b9d7eb6aSQingqing Zhuo 
210*b9d7eb6aSQingqing Zhuo 	ddc->shifts = &ddc_shift[en];
211*b9d7eb6aSQingqing Zhuo 	ddc->masks = &ddc_mask[en];
212*b9d7eb6aSQingqing Zhuo 
213*b9d7eb6aSQingqing Zhuo }
214*b9d7eb6aSQingqing Zhuo 
define_hpd_registers(struct hw_gpio_pin * pin,uint32_t en)215*b9d7eb6aSQingqing Zhuo static void define_hpd_registers(struct hw_gpio_pin *pin, uint32_t en)
216*b9d7eb6aSQingqing Zhuo {
217*b9d7eb6aSQingqing Zhuo 	struct hw_hpd *hpd = HW_HPD_FROM_BASE(pin);
218*b9d7eb6aSQingqing Zhuo 
219*b9d7eb6aSQingqing Zhuo 	hpd->regs = &hpd_regs[en];
220*b9d7eb6aSQingqing Zhuo 	hpd->shifts = &hpd_shift;
221*b9d7eb6aSQingqing Zhuo 	hpd->masks = &hpd_mask;
222*b9d7eb6aSQingqing Zhuo 	hpd->base.regs = &hpd_regs[en].gpio;
223*b9d7eb6aSQingqing Zhuo }
224*b9d7eb6aSQingqing Zhuo 
225*b9d7eb6aSQingqing Zhuo 
226*b9d7eb6aSQingqing Zhuo /* fucntion table */
227*b9d7eb6aSQingqing Zhuo static const struct hw_factory_funcs funcs = {
228*b9d7eb6aSQingqing Zhuo 	.init_ddc_data = dal_hw_ddc_init,
229*b9d7eb6aSQingqing Zhuo 	.init_generic = dal_hw_generic_init,
230*b9d7eb6aSQingqing Zhuo 	.init_hpd = dal_hw_hpd_init,
231*b9d7eb6aSQingqing Zhuo 	.get_ddc_pin = dal_hw_ddc_get_pin,
232*b9d7eb6aSQingqing Zhuo 	.get_hpd_pin = dal_hw_hpd_get_pin,
233*b9d7eb6aSQingqing Zhuo 	.get_generic_pin = dal_hw_generic_get_pin,
234*b9d7eb6aSQingqing Zhuo 	.define_hpd_registers = define_hpd_registers,
235*b9d7eb6aSQingqing Zhuo 	.define_ddc_registers = define_ddc_registers,
236*b9d7eb6aSQingqing Zhuo 	.define_generic_registers = define_generic_registers
237*b9d7eb6aSQingqing Zhuo };
238*b9d7eb6aSQingqing Zhuo /*
239*b9d7eb6aSQingqing Zhuo  * dal_hw_factory_dcn10_init
240*b9d7eb6aSQingqing Zhuo  *
241*b9d7eb6aSQingqing Zhuo  * @brief
242*b9d7eb6aSQingqing Zhuo  * Initialize HW factory function pointers and pin info
243*b9d7eb6aSQingqing Zhuo  *
244*b9d7eb6aSQingqing Zhuo  * @param
245*b9d7eb6aSQingqing Zhuo  * struct hw_factory *factory - [out] struct of function pointers
246*b9d7eb6aSQingqing Zhuo  */
dal_hw_factory_dcn315_init(struct hw_factory * factory)247*b9d7eb6aSQingqing Zhuo void dal_hw_factory_dcn315_init(struct hw_factory *factory)
248*b9d7eb6aSQingqing Zhuo {
249*b9d7eb6aSQingqing Zhuo 	/*TODO check ASIC CAPs*/
250*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_DDC_DATA] = 8;
251*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_DDC_CLOCK] = 8;
252*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_GENERIC] = 4;
253*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_HPD] = 6;
254*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_GPIO_PAD] = 28;
255*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_VIP_PAD] = 0;
256*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_SYNC] = 0;
257*b9d7eb6aSQingqing Zhuo 	factory->number_of_pins[GPIO_ID_GSL] = 0;/*add this*/
258*b9d7eb6aSQingqing Zhuo 
259*b9d7eb6aSQingqing Zhuo 	factory->funcs = &funcs;
260*b9d7eb6aSQingqing Zhuo }
261