1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 27 #include "dm_services.h" 28 #include "dc.h" 29 30 #include "dcn31/dcn31_init.h" 31 32 #include "resource.h" 33 #include "include/irq_service_interface.h" 34 #include "dcn31_resource.h" 35 36 #include "dcn20/dcn20_resource.h" 37 #include "dcn30/dcn30_resource.h" 38 39 #include "dml/dcn30/dcn30_fpu.h" 40 41 #include "dcn10/dcn10_ipp.h" 42 #include "dcn30/dcn30_hubbub.h" 43 #include "dcn31/dcn31_hubbub.h" 44 #include "dcn30/dcn30_mpc.h" 45 #include "dcn31/dcn31_hubp.h" 46 #include "irq/dcn31/irq_service_dcn31.h" 47 #include "dcn30/dcn30_dpp.h" 48 #include "dcn31/dcn31_optc.h" 49 #include "dcn20/dcn20_hwseq.h" 50 #include "dcn30/dcn30_hwseq.h" 51 #include "dce110/dce110_hw_sequencer.h" 52 #include "dcn30/dcn30_opp.h" 53 #include "dcn20/dcn20_dsc.h" 54 #include "dcn30/dcn30_vpg.h" 55 #include "dcn30/dcn30_afmt.h" 56 #include "dcn30/dcn30_dio_stream_encoder.h" 57 #include "dcn31/dcn31_hpo_dp_stream_encoder.h" 58 #include "dcn31/dcn31_hpo_dp_link_encoder.h" 59 #include "dcn31/dcn31_apg.h" 60 #include "dcn31/dcn31_dio_link_encoder.h" 61 #include "dcn31/dcn31_vpg.h" 62 #include "dcn31/dcn31_afmt.h" 63 #include "dce/dce_clock_source.h" 64 #include "dce/dce_audio.h" 65 #include "dce/dce_hwseq.h" 66 #include "clk_mgr.h" 67 #include "virtual/virtual_stream_encoder.h" 68 #include "dce110/dce110_resource.h" 69 #include "dml/display_mode_vba.h" 70 #include "dml/dcn31/dcn31_fpu.h" 71 #include "dcn31/dcn31_dccg.h" 72 #include "dcn10/dcn10_resource.h" 73 #include "dcn31_panel_cntl.h" 74 75 #include "dcn30/dcn30_dwb.h" 76 #include "dcn30/dcn30_mmhubbub.h" 77 78 // TODO: change include headers /amd/include/asic_reg after upstream 79 #include "yellow_carp_offset.h" 80 #include "dcn/dcn_3_1_2_offset.h" 81 #include "dcn/dcn_3_1_2_sh_mask.h" 82 #include "nbio/nbio_7_2_0_offset.h" 83 #include "dpcs/dpcs_4_2_0_offset.h" 84 #include "dpcs/dpcs_4_2_0_sh_mask.h" 85 #include "mmhub/mmhub_2_3_0_offset.h" 86 #include "mmhub/mmhub_2_3_0_sh_mask.h" 87 88 89 #define regDCHUBBUB_DEBUG_CTRL_0 0x04d6 90 #define regDCHUBBUB_DEBUG_CTRL_0_BASE_IDX 2 91 #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH__SHIFT 0x10 92 #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH_MASK 0x01FF0000L 93 94 #include "reg_helper.h" 95 #include "dce/dmub_abm.h" 96 #include "dce/dmub_psr.h" 97 #include "dce/dce_aux.h" 98 #include "dce/dce_i2c.h" 99 100 #include "dml/dcn30/display_mode_vba_30.h" 101 #include "vm_helper.h" 102 #include "dcn20/dcn20_vmid.h" 103 104 #include "link_enc_cfg.h" 105 106 #define DC_LOGGER_INIT(logger) 107 108 enum dcn31_clk_src_array_id { 109 DCN31_CLK_SRC_PLL0, 110 DCN31_CLK_SRC_PLL1, 111 DCN31_CLK_SRC_PLL2, 112 DCN31_CLK_SRC_PLL3, 113 DCN31_CLK_SRC_PLL4, 114 DCN30_CLK_SRC_TOTAL 115 }; 116 117 /* begin ********************* 118 * macros to expend register list macro defined in HW object header file 119 */ 120 121 /* DCN */ 122 #define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg 123 124 #define BASE(seg) BASE_INNER(seg) 125 126 #define SR(reg_name)\ 127 .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 128 reg ## reg_name 129 130 #define SRI(reg_name, block, id)\ 131 .reg_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 132 reg ## block ## id ## _ ## reg_name 133 134 #define SRI2(reg_name, block, id)\ 135 .reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \ 136 reg ## reg_name 137 138 #define SRIR(var_name, reg_name, block, id)\ 139 .var_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 140 reg ## block ## id ## _ ## reg_name 141 142 #define SRII(reg_name, block, id)\ 143 .reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 144 reg ## block ## id ## _ ## reg_name 145 146 #define SRII_MPC_RMU(reg_name, block, id)\ 147 .RMU##_##reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 148 reg ## block ## id ## _ ## reg_name 149 150 #define SRII_DWB(reg_name, temp_name, block, id)\ 151 .reg_name[id] = BASE(reg ## block ## id ## _ ## temp_name ## _BASE_IDX) + \ 152 reg ## block ## id ## _ ## temp_name 153 154 #define SF_DWB2(reg_name, block, id, field_name, post_fix) \ 155 .field_name = reg_name ## __ ## field_name ## post_fix 156 157 #define DCCG_SRII(reg_name, block, id)\ 158 .block ## _ ## reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \ 159 reg ## block ## id ## _ ## reg_name 160 161 #define VUPDATE_SRII(reg_name, block, id)\ 162 .reg_name[id] = BASE(reg ## reg_name ## _ ## block ## id ## _BASE_IDX) + \ 163 reg ## reg_name ## _ ## block ## id 164 165 /* NBIO */ 166 #define NBIO_BASE_INNER(seg) \ 167 NBIO_BASE__INST0_SEG ## seg 168 169 #define NBIO_BASE(seg) \ 170 NBIO_BASE_INNER(seg) 171 172 #define NBIO_SR(reg_name)\ 173 .reg_name = NBIO_BASE(regBIF_BX1_ ## reg_name ## _BASE_IDX) + \ 174 regBIF_BX1_ ## reg_name 175 176 /* MMHUB */ 177 #define MMHUB_BASE_INNER(seg) \ 178 MMHUB_BASE__INST0_SEG ## seg 179 180 #define MMHUB_BASE(seg) \ 181 MMHUB_BASE_INNER(seg) 182 183 #define MMHUB_SR(reg_name)\ 184 .reg_name = MMHUB_BASE(mm ## reg_name ## _BASE_IDX) + \ 185 mm ## reg_name 186 187 /* CLOCK */ 188 #define CLK_BASE_INNER(seg) \ 189 CLK_BASE__INST0_SEG ## seg 190 191 #define CLK_BASE(seg) \ 192 CLK_BASE_INNER(seg) 193 194 #define CLK_SRI(reg_name, block, inst)\ 195 .reg_name = CLK_BASE(reg ## block ## _ ## inst ## _ ## reg_name ## _BASE_IDX) + \ 196 reg ## block ## _ ## inst ## _ ## reg_name 197 198 199 static const struct bios_registers bios_regs = { 200 NBIO_SR(BIOS_SCRATCH_3), 201 NBIO_SR(BIOS_SCRATCH_6) 202 }; 203 204 #define clk_src_regs(index, pllid)\ 205 [index] = {\ 206 CS_COMMON_REG_LIST_DCN3_0(index, pllid),\ 207 } 208 209 static const struct dce110_clk_src_regs clk_src_regs[] = { 210 clk_src_regs(0, A), 211 clk_src_regs(1, B), 212 clk_src_regs(2, C), 213 clk_src_regs(3, D), 214 clk_src_regs(4, E) 215 }; 216 /*pll_id being rempped in dmub, in driver it is logical instance*/ 217 static const struct dce110_clk_src_regs clk_src_regs_b0[] = { 218 clk_src_regs(0, A), 219 clk_src_regs(1, B), 220 clk_src_regs(2, F), 221 clk_src_regs(3, G), 222 clk_src_regs(4, E) 223 }; 224 225 static const struct dce110_clk_src_shift cs_shift = { 226 CS_COMMON_MASK_SH_LIST_DCN2_0(__SHIFT) 227 }; 228 229 static const struct dce110_clk_src_mask cs_mask = { 230 CS_COMMON_MASK_SH_LIST_DCN2_0(_MASK) 231 }; 232 233 #define abm_regs(id)\ 234 [id] = {\ 235 ABM_DCN302_REG_LIST(id)\ 236 } 237 238 static const struct dce_abm_registers abm_regs[] = { 239 abm_regs(0), 240 abm_regs(1), 241 abm_regs(2), 242 abm_regs(3), 243 }; 244 245 static const struct dce_abm_shift abm_shift = { 246 ABM_MASK_SH_LIST_DCN30(__SHIFT) 247 }; 248 249 static const struct dce_abm_mask abm_mask = { 250 ABM_MASK_SH_LIST_DCN30(_MASK) 251 }; 252 253 #define audio_regs(id)\ 254 [id] = {\ 255 AUD_COMMON_REG_LIST(id)\ 256 } 257 258 static const struct dce_audio_registers audio_regs[] = { 259 audio_regs(0), 260 audio_regs(1), 261 audio_regs(2), 262 audio_regs(3), 263 audio_regs(4), 264 audio_regs(5), 265 audio_regs(6) 266 }; 267 268 #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\ 269 SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\ 270 SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\ 271 AUD_COMMON_MASK_SH_LIST_BASE(mask_sh) 272 273 static const struct dce_audio_shift audio_shift = { 274 DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT) 275 }; 276 277 static const struct dce_audio_mask audio_mask = { 278 DCE120_AUD_COMMON_MASK_SH_LIST(_MASK) 279 }; 280 281 #define vpg_regs(id)\ 282 [id] = {\ 283 VPG_DCN31_REG_LIST(id)\ 284 } 285 286 static const struct dcn31_vpg_registers vpg_regs[] = { 287 vpg_regs(0), 288 vpg_regs(1), 289 vpg_regs(2), 290 vpg_regs(3), 291 vpg_regs(4), 292 vpg_regs(5), 293 vpg_regs(6), 294 vpg_regs(7), 295 vpg_regs(8), 296 vpg_regs(9), 297 }; 298 299 static const struct dcn31_vpg_shift vpg_shift = { 300 DCN31_VPG_MASK_SH_LIST(__SHIFT) 301 }; 302 303 static const struct dcn31_vpg_mask vpg_mask = { 304 DCN31_VPG_MASK_SH_LIST(_MASK) 305 }; 306 307 #define afmt_regs(id)\ 308 [id] = {\ 309 AFMT_DCN31_REG_LIST(id)\ 310 } 311 312 static const struct dcn31_afmt_registers afmt_regs[] = { 313 afmt_regs(0), 314 afmt_regs(1), 315 afmt_regs(2), 316 afmt_regs(3), 317 afmt_regs(4), 318 afmt_regs(5) 319 }; 320 321 static const struct dcn31_afmt_shift afmt_shift = { 322 DCN31_AFMT_MASK_SH_LIST(__SHIFT) 323 }; 324 325 static const struct dcn31_afmt_mask afmt_mask = { 326 DCN31_AFMT_MASK_SH_LIST(_MASK) 327 }; 328 329 #define apg_regs(id)\ 330 [id] = {\ 331 APG_DCN31_REG_LIST(id)\ 332 } 333 334 static const struct dcn31_apg_registers apg_regs[] = { 335 apg_regs(0), 336 apg_regs(1), 337 apg_regs(2), 338 apg_regs(3) 339 }; 340 341 static const struct dcn31_apg_shift apg_shift = { 342 DCN31_APG_MASK_SH_LIST(__SHIFT) 343 }; 344 345 static const struct dcn31_apg_mask apg_mask = { 346 DCN31_APG_MASK_SH_LIST(_MASK) 347 }; 348 349 #define stream_enc_regs(id)\ 350 [id] = {\ 351 SE_DCN3_REG_LIST(id)\ 352 } 353 354 /* Some encoders won't be initialized here - but they're logical, not physical. */ 355 static const struct dcn10_stream_enc_registers stream_enc_regs[ENGINE_ID_COUNT] = { 356 stream_enc_regs(0), 357 stream_enc_regs(1), 358 stream_enc_regs(2), 359 stream_enc_regs(3), 360 stream_enc_regs(4) 361 }; 362 363 static const struct dcn10_stream_encoder_shift se_shift = { 364 SE_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 365 }; 366 367 static const struct dcn10_stream_encoder_mask se_mask = { 368 SE_COMMON_MASK_SH_LIST_DCN30(_MASK) 369 }; 370 371 372 #define aux_regs(id)\ 373 [id] = {\ 374 DCN2_AUX_REG_LIST(id)\ 375 } 376 377 static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = { 378 aux_regs(0), 379 aux_regs(1), 380 aux_regs(2), 381 aux_regs(3), 382 aux_regs(4) 383 }; 384 385 #define hpd_regs(id)\ 386 [id] = {\ 387 HPD_REG_LIST(id)\ 388 } 389 390 static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = { 391 hpd_regs(0), 392 hpd_regs(1), 393 hpd_regs(2), 394 hpd_regs(3), 395 hpd_regs(4) 396 }; 397 398 #define link_regs(id, phyid)\ 399 [id] = {\ 400 LE_DCN31_REG_LIST(id), \ 401 UNIPHY_DCN2_REG_LIST(phyid), \ 402 DPCS_DCN31_REG_LIST(id), \ 403 } 404 405 static const struct dce110_aux_registers_shift aux_shift = { 406 DCN_AUX_MASK_SH_LIST(__SHIFT) 407 }; 408 409 static const struct dce110_aux_registers_mask aux_mask = { 410 DCN_AUX_MASK_SH_LIST(_MASK) 411 }; 412 413 static const struct dcn10_link_enc_registers link_enc_regs[] = { 414 link_regs(0, A), 415 link_regs(1, B), 416 link_regs(2, C), 417 link_regs(3, D), 418 link_regs(4, E) 419 }; 420 421 static const struct dcn10_link_enc_shift le_shift = { 422 LINK_ENCODER_MASK_SH_LIST_DCN31(__SHIFT), \ 423 DPCS_DCN31_MASK_SH_LIST(__SHIFT) 424 }; 425 426 static const struct dcn10_link_enc_mask le_mask = { 427 LINK_ENCODER_MASK_SH_LIST_DCN31(_MASK), \ 428 DPCS_DCN31_MASK_SH_LIST(_MASK) 429 }; 430 431 #define hpo_dp_stream_encoder_reg_list(id)\ 432 [id] = {\ 433 DCN3_1_HPO_DP_STREAM_ENC_REG_LIST(id)\ 434 } 435 436 static const struct dcn31_hpo_dp_stream_encoder_registers hpo_dp_stream_enc_regs[] = { 437 hpo_dp_stream_encoder_reg_list(0), 438 hpo_dp_stream_encoder_reg_list(1), 439 hpo_dp_stream_encoder_reg_list(2), 440 hpo_dp_stream_encoder_reg_list(3), 441 }; 442 443 static const struct dcn31_hpo_dp_stream_encoder_shift hpo_dp_se_shift = { 444 DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(__SHIFT) 445 }; 446 447 static const struct dcn31_hpo_dp_stream_encoder_mask hpo_dp_se_mask = { 448 DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(_MASK) 449 }; 450 451 #define hpo_dp_link_encoder_reg_list(id)\ 452 [id] = {\ 453 DCN3_1_HPO_DP_LINK_ENC_REG_LIST(id),\ 454 DCN3_1_RDPCSTX_REG_LIST(0),\ 455 DCN3_1_RDPCSTX_REG_LIST(1),\ 456 DCN3_1_RDPCSTX_REG_LIST(2),\ 457 DCN3_1_RDPCSTX_REG_LIST(3),\ 458 DCN3_1_RDPCSTX_REG_LIST(4)\ 459 } 460 461 static const struct dcn31_hpo_dp_link_encoder_registers hpo_dp_link_enc_regs[] = { 462 hpo_dp_link_encoder_reg_list(0), 463 hpo_dp_link_encoder_reg_list(1), 464 }; 465 466 static const struct dcn31_hpo_dp_link_encoder_shift hpo_dp_le_shift = { 467 DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(__SHIFT) 468 }; 469 470 static const struct dcn31_hpo_dp_link_encoder_mask hpo_dp_le_mask = { 471 DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(_MASK) 472 }; 473 474 #define dpp_regs(id)\ 475 [id] = {\ 476 DPP_REG_LIST_DCN30(id),\ 477 } 478 479 static const struct dcn3_dpp_registers dpp_regs[] = { 480 dpp_regs(0), 481 dpp_regs(1), 482 dpp_regs(2), 483 dpp_regs(3) 484 }; 485 486 static const struct dcn3_dpp_shift tf_shift = { 487 DPP_REG_LIST_SH_MASK_DCN30(__SHIFT) 488 }; 489 490 static const struct dcn3_dpp_mask tf_mask = { 491 DPP_REG_LIST_SH_MASK_DCN30(_MASK) 492 }; 493 494 #define opp_regs(id)\ 495 [id] = {\ 496 OPP_REG_LIST_DCN30(id),\ 497 } 498 499 static const struct dcn20_opp_registers opp_regs[] = { 500 opp_regs(0), 501 opp_regs(1), 502 opp_regs(2), 503 opp_regs(3) 504 }; 505 506 static const struct dcn20_opp_shift opp_shift = { 507 OPP_MASK_SH_LIST_DCN20(__SHIFT) 508 }; 509 510 static const struct dcn20_opp_mask opp_mask = { 511 OPP_MASK_SH_LIST_DCN20(_MASK) 512 }; 513 514 #define aux_engine_regs(id)\ 515 [id] = {\ 516 AUX_COMMON_REG_LIST0(id), \ 517 .AUXN_IMPCAL = 0, \ 518 .AUXP_IMPCAL = 0, \ 519 .AUX_RESET_MASK = DP_AUX0_AUX_CONTROL__AUX_RESET_MASK, \ 520 } 521 522 static const struct dce110_aux_registers aux_engine_regs[] = { 523 aux_engine_regs(0), 524 aux_engine_regs(1), 525 aux_engine_regs(2), 526 aux_engine_regs(3), 527 aux_engine_regs(4) 528 }; 529 530 #define dwbc_regs_dcn3(id)\ 531 [id] = {\ 532 DWBC_COMMON_REG_LIST_DCN30(id),\ 533 } 534 535 static const struct dcn30_dwbc_registers dwbc30_regs[] = { 536 dwbc_regs_dcn3(0), 537 }; 538 539 static const struct dcn30_dwbc_shift dwbc30_shift = { 540 DWBC_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 541 }; 542 543 static const struct dcn30_dwbc_mask dwbc30_mask = { 544 DWBC_COMMON_MASK_SH_LIST_DCN30(_MASK) 545 }; 546 547 #define mcif_wb_regs_dcn3(id)\ 548 [id] = {\ 549 MCIF_WB_COMMON_REG_LIST_DCN30(id),\ 550 } 551 552 static const struct dcn30_mmhubbub_registers mcif_wb30_regs[] = { 553 mcif_wb_regs_dcn3(0) 554 }; 555 556 static const struct dcn30_mmhubbub_shift mcif_wb30_shift = { 557 MCIF_WB_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 558 }; 559 560 static const struct dcn30_mmhubbub_mask mcif_wb30_mask = { 561 MCIF_WB_COMMON_MASK_SH_LIST_DCN30(_MASK) 562 }; 563 564 #define dsc_regsDCN20(id)\ 565 [id] = {\ 566 DSC_REG_LIST_DCN20(id)\ 567 } 568 569 static const struct dcn20_dsc_registers dsc_regs[] = { 570 dsc_regsDCN20(0), 571 dsc_regsDCN20(1), 572 dsc_regsDCN20(2) 573 }; 574 575 static const struct dcn20_dsc_shift dsc_shift = { 576 DSC_REG_LIST_SH_MASK_DCN20(__SHIFT) 577 }; 578 579 static const struct dcn20_dsc_mask dsc_mask = { 580 DSC_REG_LIST_SH_MASK_DCN20(_MASK) 581 }; 582 583 static const struct dcn30_mpc_registers mpc_regs = { 584 MPC_REG_LIST_DCN3_0(0), 585 MPC_REG_LIST_DCN3_0(1), 586 MPC_REG_LIST_DCN3_0(2), 587 MPC_REG_LIST_DCN3_0(3), 588 MPC_OUT_MUX_REG_LIST_DCN3_0(0), 589 MPC_OUT_MUX_REG_LIST_DCN3_0(1), 590 MPC_OUT_MUX_REG_LIST_DCN3_0(2), 591 MPC_OUT_MUX_REG_LIST_DCN3_0(3), 592 MPC_RMU_GLOBAL_REG_LIST_DCN3AG, 593 MPC_RMU_REG_LIST_DCN3AG(0), 594 MPC_RMU_REG_LIST_DCN3AG(1), 595 //MPC_RMU_REG_LIST_DCN3AG(2), 596 MPC_DWB_MUX_REG_LIST_DCN3_0(0), 597 }; 598 599 static const struct dcn30_mpc_shift mpc_shift = { 600 MPC_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 601 }; 602 603 static const struct dcn30_mpc_mask mpc_mask = { 604 MPC_COMMON_MASK_SH_LIST_DCN30(_MASK) 605 }; 606 607 #define optc_regs(id)\ 608 [id] = {OPTC_COMMON_REG_LIST_DCN3_1(id)} 609 610 static const struct dcn_optc_registers optc_regs[] = { 611 optc_regs(0), 612 optc_regs(1), 613 optc_regs(2), 614 optc_regs(3) 615 }; 616 617 static const struct dcn_optc_shift optc_shift = { 618 OPTC_COMMON_MASK_SH_LIST_DCN3_1(__SHIFT) 619 }; 620 621 static const struct dcn_optc_mask optc_mask = { 622 OPTC_COMMON_MASK_SH_LIST_DCN3_1(_MASK) 623 }; 624 625 #define hubp_regs(id)\ 626 [id] = {\ 627 HUBP_REG_LIST_DCN30(id)\ 628 } 629 630 static const struct dcn_hubp2_registers hubp_regs[] = { 631 hubp_regs(0), 632 hubp_regs(1), 633 hubp_regs(2), 634 hubp_regs(3) 635 }; 636 637 638 static const struct dcn_hubp2_shift hubp_shift = { 639 HUBP_MASK_SH_LIST_DCN31(__SHIFT) 640 }; 641 642 static const struct dcn_hubp2_mask hubp_mask = { 643 HUBP_MASK_SH_LIST_DCN31(_MASK) 644 }; 645 static const struct dcn_hubbub_registers hubbub_reg = { 646 HUBBUB_REG_LIST_DCN31(0) 647 }; 648 649 static const struct dcn_hubbub_shift hubbub_shift = { 650 HUBBUB_MASK_SH_LIST_DCN31(__SHIFT) 651 }; 652 653 static const struct dcn_hubbub_mask hubbub_mask = { 654 HUBBUB_MASK_SH_LIST_DCN31(_MASK) 655 }; 656 657 static const struct dccg_registers dccg_regs = { 658 DCCG_REG_LIST_DCN31() 659 }; 660 661 static const struct dccg_shift dccg_shift = { 662 DCCG_MASK_SH_LIST_DCN31(__SHIFT) 663 }; 664 665 static const struct dccg_mask dccg_mask = { 666 DCCG_MASK_SH_LIST_DCN31(_MASK) 667 }; 668 669 670 #define SRII2(reg_name_pre, reg_name_post, id)\ 671 .reg_name_pre ## _ ## reg_name_post[id] = BASE(reg ## reg_name_pre \ 672 ## id ## _ ## reg_name_post ## _BASE_IDX) + \ 673 reg ## reg_name_pre ## id ## _ ## reg_name_post 674 675 676 #define HWSEQ_DCN31_REG_LIST()\ 677 SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \ 678 SR(DCHUBBUB_ARB_HOSTVM_CNTL), \ 679 SR(DIO_MEM_PWR_CTRL), \ 680 SR(ODM_MEM_PWR_CTRL3), \ 681 SR(DMU_MEM_PWR_CNTL), \ 682 SR(MMHUBBUB_MEM_PWR_CNTL), \ 683 SR(DCCG_GATE_DISABLE_CNTL), \ 684 SR(DCCG_GATE_DISABLE_CNTL2), \ 685 SR(DCFCLK_CNTL),\ 686 SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \ 687 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 688 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 689 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 690 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 691 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 692 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 693 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 694 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\ 695 SR(MICROSECOND_TIME_BASE_DIV), \ 696 SR(MILLISECOND_TIME_BASE_DIV), \ 697 SR(DISPCLK_FREQ_CHANGE_CNTL), \ 698 SR(RBBMIF_TIMEOUT_DIS), \ 699 SR(RBBMIF_TIMEOUT_DIS_2), \ 700 SR(DCHUBBUB_CRC_CTRL), \ 701 SR(DPP_TOP0_DPP_CRC_CTRL), \ 702 SR(DPP_TOP0_DPP_CRC_VAL_B_A), \ 703 SR(DPP_TOP0_DPP_CRC_VAL_R_G), \ 704 SR(MPC_CRC_CTRL), \ 705 SR(MPC_CRC_RESULT_GB), \ 706 SR(MPC_CRC_RESULT_C), \ 707 SR(MPC_CRC_RESULT_AR), \ 708 SR(DOMAIN0_PG_CONFIG), \ 709 SR(DOMAIN1_PG_CONFIG), \ 710 SR(DOMAIN2_PG_CONFIG), \ 711 SR(DOMAIN3_PG_CONFIG), \ 712 SR(DOMAIN16_PG_CONFIG), \ 713 SR(DOMAIN17_PG_CONFIG), \ 714 SR(DOMAIN18_PG_CONFIG), \ 715 SR(DOMAIN0_PG_STATUS), \ 716 SR(DOMAIN1_PG_STATUS), \ 717 SR(DOMAIN2_PG_STATUS), \ 718 SR(DOMAIN3_PG_STATUS), \ 719 SR(DOMAIN16_PG_STATUS), \ 720 SR(DOMAIN17_PG_STATUS), \ 721 SR(DOMAIN18_PG_STATUS), \ 722 SR(D1VGA_CONTROL), \ 723 SR(D2VGA_CONTROL), \ 724 SR(D3VGA_CONTROL), \ 725 SR(D4VGA_CONTROL), \ 726 SR(D5VGA_CONTROL), \ 727 SR(D6VGA_CONTROL), \ 728 SR(DC_IP_REQUEST_CNTL), \ 729 SR(AZALIA_AUDIO_DTO), \ 730 SR(AZALIA_CONTROLLER_CLOCK_GATING), \ 731 SR(HPO_TOP_HW_CONTROL) 732 733 static const struct dce_hwseq_registers hwseq_reg = { 734 HWSEQ_DCN31_REG_LIST() 735 }; 736 737 #define HWSEQ_DCN31_MASK_SH_LIST(mask_sh)\ 738 HWSEQ_DCN_MASK_SH_LIST(mask_sh), \ 739 HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, mask_sh), \ 740 HWS_SF(, DCHUBBUB_ARB_HOSTVM_CNTL, DISABLE_HOSTVM_FORCE_ALLOW_PSTATE, mask_sh), \ 741 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 742 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 743 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 744 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 745 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 746 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 747 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 748 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 749 HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 750 HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 751 HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 752 HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 753 HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \ 754 HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \ 755 HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 756 HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 757 HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 758 HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 759 HWS_SF(, DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 760 HWS_SF(, DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 761 HWS_SF(, DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \ 762 HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \ 763 HWS_SF(, AZALIA_AUDIO_DTO, AZALIA_AUDIO_DTO_MODULE, mask_sh), \ 764 HWS_SF(, HPO_TOP_CLOCK_CONTROL, HPO_HDMISTREAMCLK_G_GATE_DIS, mask_sh), \ 765 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \ 766 HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_UNASSIGNED_PWR_MODE, mask_sh), \ 767 HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_VBLANK_PWR_MODE, mask_sh), \ 768 HWS_SF(, MMHUBBUB_MEM_PWR_CNTL, VGA_MEM_PWR_FORCE, mask_sh), \ 769 HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh), \ 770 HWS_SF(, HPO_TOP_HW_CONTROL, HPO_IO_EN, mask_sh) 771 772 static const struct dce_hwseq_shift hwseq_shift = { 773 HWSEQ_DCN31_MASK_SH_LIST(__SHIFT) 774 }; 775 776 static const struct dce_hwseq_mask hwseq_mask = { 777 HWSEQ_DCN31_MASK_SH_LIST(_MASK) 778 }; 779 #define vmid_regs(id)\ 780 [id] = {\ 781 DCN20_VMID_REG_LIST(id)\ 782 } 783 784 static const struct dcn_vmid_registers vmid_regs[] = { 785 vmid_regs(0), 786 vmid_regs(1), 787 vmid_regs(2), 788 vmid_regs(3), 789 vmid_regs(4), 790 vmid_regs(5), 791 vmid_regs(6), 792 vmid_regs(7), 793 vmid_regs(8), 794 vmid_regs(9), 795 vmid_regs(10), 796 vmid_regs(11), 797 vmid_regs(12), 798 vmid_regs(13), 799 vmid_regs(14), 800 vmid_regs(15) 801 }; 802 803 static const struct dcn20_vmid_shift vmid_shifts = { 804 DCN20_VMID_MASK_SH_LIST(__SHIFT) 805 }; 806 807 static const struct dcn20_vmid_mask vmid_masks = { 808 DCN20_VMID_MASK_SH_LIST(_MASK) 809 }; 810 811 static const struct resource_caps res_cap_dcn31 = { 812 .num_timing_generator = 4, 813 .num_opp = 4, 814 .num_video_plane = 4, 815 .num_audio = 5, 816 .num_stream_encoder = 5, 817 .num_dig_link_enc = 5, 818 .num_hpo_dp_stream_encoder = 4, 819 .num_hpo_dp_link_encoder = 2, 820 .num_pll = 5, 821 .num_dwb = 1, 822 .num_ddc = 5, 823 .num_vmid = 16, 824 .num_mpc_3dlut = 2, 825 .num_dsc = 3, 826 }; 827 828 static const struct dc_plane_cap plane_cap = { 829 .type = DC_PLANE_TYPE_DCN_UNIVERSAL, 830 .per_pixel_alpha = true, 831 832 .pixel_format_support = { 833 .argb8888 = true, 834 .nv12 = true, 835 .fp16 = true, 836 .p010 = true, 837 .ayuv = false, 838 }, 839 840 .max_upscale_factor = { 841 .argb8888 = 16000, 842 .nv12 = 16000, 843 .fp16 = 16000 844 }, 845 846 // 6:1 downscaling ratio: 1000/6 = 166.666 847 .max_downscale_factor = { 848 .argb8888 = 167, 849 .nv12 = 167, 850 .fp16 = 167 851 }, 852 64, 853 64 854 }; 855 856 static const struct dc_debug_options debug_defaults_drv = { 857 .disable_dmcu = true, 858 .force_abm_enable = false, 859 .timing_trace = false, 860 .clock_trace = true, 861 .disable_pplib_clock_request = false, 862 .pipe_split_policy = MPC_SPLIT_DYNAMIC, 863 .force_single_disp_pipe_split = false, 864 .disable_dcc = DCC_ENABLE, 865 .vsr_support = true, 866 .performance_trace = false, 867 .max_downscale_src_width = 4096,/*upto true 4K*/ 868 .disable_pplib_wm_range = false, 869 .scl_reset_length10 = true, 870 .sanity_checks = true, 871 .underflow_assert_delay_us = 0xFFFFFFFF, 872 .dwb_fi_phase = -1, // -1 = disable, 873 .dmub_command_table = true, 874 .pstate_enabled = true, 875 .use_max_lb = true, 876 .enable_mem_low_power = { 877 .bits = { 878 .vga = true, 879 .i2c = true, 880 .dmcu = false, // This is previously known to cause hang on S3 cycles if enabled 881 .dscl = true, 882 .cm = true, 883 .mpc = true, 884 .optc = true, 885 .vpg = true, 886 .afmt = true, 887 } 888 }, 889 .disable_z10 = true, 890 .enable_legacy_fast_update = true, 891 .enable_z9_disable_interface = true, /* Allow support for the PMFW interface for disable Z9*/ 892 .dml_hostvm_override = DML_HOSTVM_OVERRIDE_FALSE, 893 }; 894 895 static const struct dc_panel_config panel_config_defaults = { 896 .psr = { 897 .disable_psr = false, 898 .disallow_psrsu = false, 899 }, 900 .ilr = { 901 .optimize_edp_link_rate = true, 902 }, 903 }; 904 905 static void dcn31_dpp_destroy(struct dpp **dpp) 906 { 907 kfree(TO_DCN20_DPP(*dpp)); 908 *dpp = NULL; 909 } 910 911 static struct dpp *dcn31_dpp_create( 912 struct dc_context *ctx, 913 uint32_t inst) 914 { 915 struct dcn3_dpp *dpp = 916 kzalloc(sizeof(struct dcn3_dpp), GFP_KERNEL); 917 918 if (!dpp) 919 return NULL; 920 921 if (dpp3_construct(dpp, ctx, inst, 922 &dpp_regs[inst], &tf_shift, &tf_mask)) 923 return &dpp->base; 924 925 BREAK_TO_DEBUGGER(); 926 kfree(dpp); 927 return NULL; 928 } 929 930 static struct output_pixel_processor *dcn31_opp_create( 931 struct dc_context *ctx, uint32_t inst) 932 { 933 struct dcn20_opp *opp = 934 kzalloc(sizeof(struct dcn20_opp), GFP_KERNEL); 935 936 if (!opp) { 937 BREAK_TO_DEBUGGER(); 938 return NULL; 939 } 940 941 dcn20_opp_construct(opp, ctx, inst, 942 &opp_regs[inst], &opp_shift, &opp_mask); 943 return &opp->base; 944 } 945 946 static struct dce_aux *dcn31_aux_engine_create( 947 struct dc_context *ctx, 948 uint32_t inst) 949 { 950 struct aux_engine_dce110 *aux_engine = 951 kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL); 952 953 if (!aux_engine) 954 return NULL; 955 956 dce110_aux_engine_construct(aux_engine, ctx, inst, 957 SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD, 958 &aux_engine_regs[inst], 959 &aux_mask, 960 &aux_shift, 961 ctx->dc->caps.extended_aux_timeout_support); 962 963 return &aux_engine->base; 964 } 965 #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST_DCN30(id) } 966 967 static const struct dce_i2c_registers i2c_hw_regs[] = { 968 i2c_inst_regs(1), 969 i2c_inst_regs(2), 970 i2c_inst_regs(3), 971 i2c_inst_regs(4), 972 i2c_inst_regs(5), 973 }; 974 975 static const struct dce_i2c_shift i2c_shifts = { 976 I2C_COMMON_MASK_SH_LIST_DCN30(__SHIFT) 977 }; 978 979 static const struct dce_i2c_mask i2c_masks = { 980 I2C_COMMON_MASK_SH_LIST_DCN30(_MASK) 981 }; 982 983 static struct dce_i2c_hw *dcn31_i2c_hw_create( 984 struct dc_context *ctx, 985 uint32_t inst) 986 { 987 struct dce_i2c_hw *dce_i2c_hw = 988 kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL); 989 990 if (!dce_i2c_hw) 991 return NULL; 992 993 dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst, 994 &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks); 995 996 return dce_i2c_hw; 997 } 998 static struct mpc *dcn31_mpc_create( 999 struct dc_context *ctx, 1000 int num_mpcc, 1001 int num_rmu) 1002 { 1003 struct dcn30_mpc *mpc30 = kzalloc(sizeof(struct dcn30_mpc), 1004 GFP_KERNEL); 1005 1006 if (!mpc30) 1007 return NULL; 1008 1009 dcn30_mpc_construct(mpc30, ctx, 1010 &mpc_regs, 1011 &mpc_shift, 1012 &mpc_mask, 1013 num_mpcc, 1014 num_rmu); 1015 1016 return &mpc30->base; 1017 } 1018 1019 static struct hubbub *dcn31_hubbub_create(struct dc_context *ctx) 1020 { 1021 int i; 1022 1023 struct dcn20_hubbub *hubbub3 = kzalloc(sizeof(struct dcn20_hubbub), 1024 GFP_KERNEL); 1025 1026 if (!hubbub3) 1027 return NULL; 1028 1029 hubbub31_construct(hubbub3, ctx, 1030 &hubbub_reg, 1031 &hubbub_shift, 1032 &hubbub_mask, 1033 dcn3_1_ip.det_buffer_size_kbytes, 1034 dcn3_1_ip.pixel_chunk_size_kbytes, 1035 dcn3_1_ip.config_return_buffer_size_in_kbytes); 1036 1037 1038 for (i = 0; i < res_cap_dcn31.num_vmid; i++) { 1039 struct dcn20_vmid *vmid = &hubbub3->vmid[i]; 1040 1041 vmid->ctx = ctx; 1042 1043 vmid->regs = &vmid_regs[i]; 1044 vmid->shifts = &vmid_shifts; 1045 vmid->masks = &vmid_masks; 1046 } 1047 1048 return &hubbub3->base; 1049 } 1050 1051 static struct timing_generator *dcn31_timing_generator_create( 1052 struct dc_context *ctx, 1053 uint32_t instance) 1054 { 1055 struct optc *tgn10 = 1056 kzalloc(sizeof(struct optc), GFP_KERNEL); 1057 1058 if (!tgn10) 1059 return NULL; 1060 1061 tgn10->base.inst = instance; 1062 tgn10->base.ctx = ctx; 1063 1064 tgn10->tg_regs = &optc_regs[instance]; 1065 tgn10->tg_shift = &optc_shift; 1066 tgn10->tg_mask = &optc_mask; 1067 1068 dcn31_timing_generator_init(tgn10); 1069 1070 return &tgn10->base; 1071 } 1072 1073 static const struct encoder_feature_support link_enc_feature = { 1074 .max_hdmi_deep_color = COLOR_DEPTH_121212, 1075 .max_hdmi_pixel_clock = 600000, 1076 .hdmi_ycbcr420_supported = true, 1077 .dp_ycbcr420_supported = true, 1078 .fec_supported = true, 1079 .flags.bits.IS_HBR2_CAPABLE = true, 1080 .flags.bits.IS_HBR3_CAPABLE = true, 1081 .flags.bits.IS_TPS3_CAPABLE = true, 1082 .flags.bits.IS_TPS4_CAPABLE = true 1083 }; 1084 1085 static struct link_encoder *dcn31_link_encoder_create( 1086 struct dc_context *ctx, 1087 const struct encoder_init_data *enc_init_data) 1088 { 1089 struct dcn20_link_encoder *enc20 = 1090 kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL); 1091 1092 if (!enc20) 1093 return NULL; 1094 1095 dcn31_link_encoder_construct(enc20, 1096 enc_init_data, 1097 &link_enc_feature, 1098 &link_enc_regs[enc_init_data->transmitter], 1099 &link_enc_aux_regs[enc_init_data->channel - 1], 1100 &link_enc_hpd_regs[enc_init_data->hpd_source], 1101 &le_shift, 1102 &le_mask); 1103 1104 return &enc20->enc10.base; 1105 } 1106 1107 /* Create a minimal link encoder object not associated with a particular 1108 * physical connector. 1109 * resource_funcs.link_enc_create_minimal 1110 */ 1111 static struct link_encoder *dcn31_link_enc_create_minimal( 1112 struct dc_context *ctx, enum engine_id eng_id) 1113 { 1114 struct dcn20_link_encoder *enc20; 1115 1116 if ((eng_id - ENGINE_ID_DIGA) > ctx->dc->res_pool->res_cap->num_dig_link_enc) 1117 return NULL; 1118 1119 enc20 = kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL); 1120 if (!enc20) 1121 return NULL; 1122 1123 dcn31_link_encoder_construct_minimal( 1124 enc20, 1125 ctx, 1126 &link_enc_feature, 1127 &link_enc_regs[eng_id - ENGINE_ID_DIGA], 1128 eng_id); 1129 1130 return &enc20->enc10.base; 1131 } 1132 1133 static struct panel_cntl *dcn31_panel_cntl_create(const struct panel_cntl_init_data *init_data) 1134 { 1135 struct dcn31_panel_cntl *panel_cntl = 1136 kzalloc(sizeof(struct dcn31_panel_cntl), GFP_KERNEL); 1137 1138 if (!panel_cntl) 1139 return NULL; 1140 1141 dcn31_panel_cntl_construct(panel_cntl, init_data); 1142 1143 return &panel_cntl->base; 1144 } 1145 1146 static void read_dce_straps( 1147 struct dc_context *ctx, 1148 struct resource_straps *straps) 1149 { 1150 generic_reg_get(ctx, regDC_PINSTRAPS + BASE(regDC_PINSTRAPS_BASE_IDX), 1151 FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio); 1152 1153 } 1154 1155 static struct audio *dcn31_create_audio( 1156 struct dc_context *ctx, unsigned int inst) 1157 { 1158 return dce_audio_create(ctx, inst, 1159 &audio_regs[inst], &audio_shift, &audio_mask); 1160 } 1161 1162 static struct vpg *dcn31_vpg_create( 1163 struct dc_context *ctx, 1164 uint32_t inst) 1165 { 1166 struct dcn31_vpg *vpg31 = kzalloc(sizeof(struct dcn31_vpg), GFP_KERNEL); 1167 1168 if (!vpg31) 1169 return NULL; 1170 1171 vpg31_construct(vpg31, ctx, inst, 1172 &vpg_regs[inst], 1173 &vpg_shift, 1174 &vpg_mask); 1175 1176 return &vpg31->base; 1177 } 1178 1179 static struct afmt *dcn31_afmt_create( 1180 struct dc_context *ctx, 1181 uint32_t inst) 1182 { 1183 struct dcn31_afmt *afmt31 = kzalloc(sizeof(struct dcn31_afmt), GFP_KERNEL); 1184 1185 if (!afmt31) 1186 return NULL; 1187 1188 afmt31_construct(afmt31, ctx, inst, 1189 &afmt_regs[inst], 1190 &afmt_shift, 1191 &afmt_mask); 1192 1193 // Light sleep by default, no need to power down here 1194 1195 return &afmt31->base; 1196 } 1197 1198 static struct apg *dcn31_apg_create( 1199 struct dc_context *ctx, 1200 uint32_t inst) 1201 { 1202 struct dcn31_apg *apg31 = kzalloc(sizeof(struct dcn31_apg), GFP_KERNEL); 1203 1204 if (!apg31) 1205 return NULL; 1206 1207 apg31_construct(apg31, ctx, inst, 1208 &apg_regs[inst], 1209 &apg_shift, 1210 &apg_mask); 1211 1212 return &apg31->base; 1213 } 1214 1215 static struct stream_encoder *dcn31_stream_encoder_create( 1216 enum engine_id eng_id, 1217 struct dc_context *ctx) 1218 { 1219 struct dcn10_stream_encoder *enc1; 1220 struct vpg *vpg; 1221 struct afmt *afmt; 1222 int vpg_inst; 1223 int afmt_inst; 1224 1225 /* Mapping of VPG, AFMT, DME register blocks to DIO block instance */ 1226 if (eng_id <= ENGINE_ID_DIGF) { 1227 vpg_inst = eng_id; 1228 afmt_inst = eng_id; 1229 } else 1230 return NULL; 1231 1232 enc1 = kzalloc(sizeof(struct dcn10_stream_encoder), GFP_KERNEL); 1233 vpg = dcn31_vpg_create(ctx, vpg_inst); 1234 afmt = dcn31_afmt_create(ctx, afmt_inst); 1235 1236 if (!enc1 || !vpg || !afmt) { 1237 kfree(enc1); 1238 kfree(vpg); 1239 kfree(afmt); 1240 return NULL; 1241 } 1242 1243 dcn30_dio_stream_encoder_construct(enc1, ctx, ctx->dc_bios, 1244 eng_id, vpg, afmt, 1245 &stream_enc_regs[eng_id], 1246 &se_shift, &se_mask); 1247 1248 return &enc1->base; 1249 } 1250 1251 static struct hpo_dp_stream_encoder *dcn31_hpo_dp_stream_encoder_create( 1252 enum engine_id eng_id, 1253 struct dc_context *ctx) 1254 { 1255 struct dcn31_hpo_dp_stream_encoder *hpo_dp_enc31; 1256 struct vpg *vpg; 1257 struct apg *apg; 1258 uint32_t hpo_dp_inst; 1259 uint32_t vpg_inst; 1260 uint32_t apg_inst; 1261 1262 ASSERT((eng_id >= ENGINE_ID_HPO_DP_0) && (eng_id <= ENGINE_ID_HPO_DP_3)); 1263 hpo_dp_inst = eng_id - ENGINE_ID_HPO_DP_0; 1264 1265 /* Mapping of VPG register blocks to HPO DP block instance: 1266 * VPG[6] -> HPO_DP[0] 1267 * VPG[7] -> HPO_DP[1] 1268 * VPG[8] -> HPO_DP[2] 1269 * VPG[9] -> HPO_DP[3] 1270 */ 1271 vpg_inst = hpo_dp_inst + 6; 1272 1273 /* Mapping of APG register blocks to HPO DP block instance: 1274 * APG[0] -> HPO_DP[0] 1275 * APG[1] -> HPO_DP[1] 1276 * APG[2] -> HPO_DP[2] 1277 * APG[3] -> HPO_DP[3] 1278 */ 1279 apg_inst = hpo_dp_inst; 1280 1281 /* allocate HPO stream encoder and create VPG sub-block */ 1282 hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_stream_encoder), GFP_KERNEL); 1283 vpg = dcn31_vpg_create(ctx, vpg_inst); 1284 apg = dcn31_apg_create(ctx, apg_inst); 1285 1286 if (!hpo_dp_enc31 || !vpg || !apg) { 1287 kfree(hpo_dp_enc31); 1288 kfree(vpg); 1289 kfree(apg); 1290 return NULL; 1291 } 1292 1293 dcn31_hpo_dp_stream_encoder_construct(hpo_dp_enc31, ctx, ctx->dc_bios, 1294 hpo_dp_inst, eng_id, vpg, apg, 1295 &hpo_dp_stream_enc_regs[hpo_dp_inst], 1296 &hpo_dp_se_shift, &hpo_dp_se_mask); 1297 1298 return &hpo_dp_enc31->base; 1299 } 1300 1301 static struct hpo_dp_link_encoder *dcn31_hpo_dp_link_encoder_create( 1302 uint8_t inst, 1303 struct dc_context *ctx) 1304 { 1305 struct dcn31_hpo_dp_link_encoder *hpo_dp_enc31; 1306 1307 /* allocate HPO link encoder */ 1308 hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_link_encoder), GFP_KERNEL); 1309 1310 hpo_dp_link_encoder31_construct(hpo_dp_enc31, ctx, inst, 1311 &hpo_dp_link_enc_regs[inst], 1312 &hpo_dp_le_shift, &hpo_dp_le_mask); 1313 1314 return &hpo_dp_enc31->base; 1315 } 1316 1317 static struct dce_hwseq *dcn31_hwseq_create( 1318 struct dc_context *ctx) 1319 { 1320 struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL); 1321 1322 if (hws) { 1323 hws->ctx = ctx; 1324 hws->regs = &hwseq_reg; 1325 hws->shifts = &hwseq_shift; 1326 hws->masks = &hwseq_mask; 1327 } 1328 return hws; 1329 } 1330 static const struct resource_create_funcs res_create_funcs = { 1331 .read_dce_straps = read_dce_straps, 1332 .create_audio = dcn31_create_audio, 1333 .create_stream_encoder = dcn31_stream_encoder_create, 1334 .create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create, 1335 .create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create, 1336 .create_hwseq = dcn31_hwseq_create, 1337 }; 1338 1339 static void dcn31_resource_destruct(struct dcn31_resource_pool *pool) 1340 { 1341 unsigned int i; 1342 1343 for (i = 0; i < pool->base.stream_enc_count; i++) { 1344 if (pool->base.stream_enc[i] != NULL) { 1345 if (pool->base.stream_enc[i]->vpg != NULL) { 1346 kfree(DCN30_VPG_FROM_VPG(pool->base.stream_enc[i]->vpg)); 1347 pool->base.stream_enc[i]->vpg = NULL; 1348 } 1349 if (pool->base.stream_enc[i]->afmt != NULL) { 1350 kfree(DCN30_AFMT_FROM_AFMT(pool->base.stream_enc[i]->afmt)); 1351 pool->base.stream_enc[i]->afmt = NULL; 1352 } 1353 kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i])); 1354 pool->base.stream_enc[i] = NULL; 1355 } 1356 } 1357 1358 for (i = 0; i < pool->base.hpo_dp_stream_enc_count; i++) { 1359 if (pool->base.hpo_dp_stream_enc[i] != NULL) { 1360 if (pool->base.hpo_dp_stream_enc[i]->vpg != NULL) { 1361 kfree(DCN30_VPG_FROM_VPG(pool->base.hpo_dp_stream_enc[i]->vpg)); 1362 pool->base.hpo_dp_stream_enc[i]->vpg = NULL; 1363 } 1364 if (pool->base.hpo_dp_stream_enc[i]->apg != NULL) { 1365 kfree(DCN31_APG_FROM_APG(pool->base.hpo_dp_stream_enc[i]->apg)); 1366 pool->base.hpo_dp_stream_enc[i]->apg = NULL; 1367 } 1368 kfree(DCN3_1_HPO_DP_STREAM_ENC_FROM_HPO_STREAM_ENC(pool->base.hpo_dp_stream_enc[i])); 1369 pool->base.hpo_dp_stream_enc[i] = NULL; 1370 } 1371 } 1372 1373 for (i = 0; i < pool->base.hpo_dp_link_enc_count; i++) { 1374 if (pool->base.hpo_dp_link_enc[i] != NULL) { 1375 kfree(DCN3_1_HPO_DP_LINK_ENC_FROM_HPO_LINK_ENC(pool->base.hpo_dp_link_enc[i])); 1376 pool->base.hpo_dp_link_enc[i] = NULL; 1377 } 1378 } 1379 1380 for (i = 0; i < pool->base.res_cap->num_dsc; i++) { 1381 if (pool->base.dscs[i] != NULL) 1382 dcn20_dsc_destroy(&pool->base.dscs[i]); 1383 } 1384 1385 if (pool->base.mpc != NULL) { 1386 kfree(TO_DCN20_MPC(pool->base.mpc)); 1387 pool->base.mpc = NULL; 1388 } 1389 if (pool->base.hubbub != NULL) { 1390 kfree(pool->base.hubbub); 1391 pool->base.hubbub = NULL; 1392 } 1393 for (i = 0; i < pool->base.pipe_count; i++) { 1394 if (pool->base.dpps[i] != NULL) 1395 dcn31_dpp_destroy(&pool->base.dpps[i]); 1396 1397 if (pool->base.ipps[i] != NULL) 1398 pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]); 1399 1400 if (pool->base.hubps[i] != NULL) { 1401 kfree(TO_DCN20_HUBP(pool->base.hubps[i])); 1402 pool->base.hubps[i] = NULL; 1403 } 1404 1405 if (pool->base.irqs != NULL) { 1406 dal_irq_service_destroy(&pool->base.irqs); 1407 } 1408 } 1409 1410 for (i = 0; i < pool->base.res_cap->num_ddc; i++) { 1411 if (pool->base.engines[i] != NULL) 1412 dce110_engine_destroy(&pool->base.engines[i]); 1413 if (pool->base.hw_i2cs[i] != NULL) { 1414 kfree(pool->base.hw_i2cs[i]); 1415 pool->base.hw_i2cs[i] = NULL; 1416 } 1417 if (pool->base.sw_i2cs[i] != NULL) { 1418 kfree(pool->base.sw_i2cs[i]); 1419 pool->base.sw_i2cs[i] = NULL; 1420 } 1421 } 1422 1423 for (i = 0; i < pool->base.res_cap->num_opp; i++) { 1424 if (pool->base.opps[i] != NULL) 1425 pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]); 1426 } 1427 1428 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 1429 if (pool->base.timing_generators[i] != NULL) { 1430 kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i])); 1431 pool->base.timing_generators[i] = NULL; 1432 } 1433 } 1434 1435 for (i = 0; i < pool->base.res_cap->num_dwb; i++) { 1436 if (pool->base.dwbc[i] != NULL) { 1437 kfree(TO_DCN30_DWBC(pool->base.dwbc[i])); 1438 pool->base.dwbc[i] = NULL; 1439 } 1440 if (pool->base.mcif_wb[i] != NULL) { 1441 kfree(TO_DCN30_MMHUBBUB(pool->base.mcif_wb[i])); 1442 pool->base.mcif_wb[i] = NULL; 1443 } 1444 } 1445 1446 for (i = 0; i < pool->base.audio_count; i++) { 1447 if (pool->base.audios[i]) 1448 dce_aud_destroy(&pool->base.audios[i]); 1449 } 1450 1451 for (i = 0; i < pool->base.clk_src_count; i++) { 1452 if (pool->base.clock_sources[i] != NULL) { 1453 dcn20_clock_source_destroy(&pool->base.clock_sources[i]); 1454 pool->base.clock_sources[i] = NULL; 1455 } 1456 } 1457 1458 for (i = 0; i < pool->base.res_cap->num_mpc_3dlut; i++) { 1459 if (pool->base.mpc_lut[i] != NULL) { 1460 dc_3dlut_func_release(pool->base.mpc_lut[i]); 1461 pool->base.mpc_lut[i] = NULL; 1462 } 1463 if (pool->base.mpc_shaper[i] != NULL) { 1464 dc_transfer_func_release(pool->base.mpc_shaper[i]); 1465 pool->base.mpc_shaper[i] = NULL; 1466 } 1467 } 1468 1469 if (pool->base.dp_clock_source != NULL) { 1470 dcn20_clock_source_destroy(&pool->base.dp_clock_source); 1471 pool->base.dp_clock_source = NULL; 1472 } 1473 1474 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 1475 if (pool->base.multiple_abms[i] != NULL) 1476 dce_abm_destroy(&pool->base.multiple_abms[i]); 1477 } 1478 1479 if (pool->base.psr != NULL) 1480 dmub_psr_destroy(&pool->base.psr); 1481 1482 if (pool->base.dccg != NULL) 1483 dcn_dccg_destroy(&pool->base.dccg); 1484 } 1485 1486 static struct hubp *dcn31_hubp_create( 1487 struct dc_context *ctx, 1488 uint32_t inst) 1489 { 1490 struct dcn20_hubp *hubp2 = 1491 kzalloc(sizeof(struct dcn20_hubp), GFP_KERNEL); 1492 1493 if (!hubp2) 1494 return NULL; 1495 1496 if (hubp31_construct(hubp2, ctx, inst, 1497 &hubp_regs[inst], &hubp_shift, &hubp_mask)) 1498 return &hubp2->base; 1499 1500 BREAK_TO_DEBUGGER(); 1501 kfree(hubp2); 1502 return NULL; 1503 } 1504 1505 static bool dcn31_dwbc_create(struct dc_context *ctx, struct resource_pool *pool) 1506 { 1507 int i; 1508 uint32_t pipe_count = pool->res_cap->num_dwb; 1509 1510 for (i = 0; i < pipe_count; i++) { 1511 struct dcn30_dwbc *dwbc30 = kzalloc(sizeof(struct dcn30_dwbc), 1512 GFP_KERNEL); 1513 1514 if (!dwbc30) { 1515 dm_error("DC: failed to create dwbc30!\n"); 1516 return false; 1517 } 1518 1519 dcn30_dwbc_construct(dwbc30, ctx, 1520 &dwbc30_regs[i], 1521 &dwbc30_shift, 1522 &dwbc30_mask, 1523 i); 1524 1525 pool->dwbc[i] = &dwbc30->base; 1526 } 1527 return true; 1528 } 1529 1530 static bool dcn31_mmhubbub_create(struct dc_context *ctx, struct resource_pool *pool) 1531 { 1532 int i; 1533 uint32_t pipe_count = pool->res_cap->num_dwb; 1534 1535 for (i = 0; i < pipe_count; i++) { 1536 struct dcn30_mmhubbub *mcif_wb30 = kzalloc(sizeof(struct dcn30_mmhubbub), 1537 GFP_KERNEL); 1538 1539 if (!mcif_wb30) { 1540 dm_error("DC: failed to create mcif_wb30!\n"); 1541 return false; 1542 } 1543 1544 dcn30_mmhubbub_construct(mcif_wb30, ctx, 1545 &mcif_wb30_regs[i], 1546 &mcif_wb30_shift, 1547 &mcif_wb30_mask, 1548 i); 1549 1550 pool->mcif_wb[i] = &mcif_wb30->base; 1551 } 1552 return true; 1553 } 1554 1555 static struct display_stream_compressor *dcn31_dsc_create( 1556 struct dc_context *ctx, uint32_t inst) 1557 { 1558 struct dcn20_dsc *dsc = 1559 kzalloc(sizeof(struct dcn20_dsc), GFP_KERNEL); 1560 1561 if (!dsc) { 1562 BREAK_TO_DEBUGGER(); 1563 return NULL; 1564 } 1565 1566 dsc2_construct(dsc, ctx, inst, &dsc_regs[inst], &dsc_shift, &dsc_mask); 1567 return &dsc->base; 1568 } 1569 1570 static void dcn31_destroy_resource_pool(struct resource_pool **pool) 1571 { 1572 struct dcn31_resource_pool *dcn31_pool = TO_DCN31_RES_POOL(*pool); 1573 1574 dcn31_resource_destruct(dcn31_pool); 1575 kfree(dcn31_pool); 1576 *pool = NULL; 1577 } 1578 1579 static struct clock_source *dcn31_clock_source_create( 1580 struct dc_context *ctx, 1581 struct dc_bios *bios, 1582 enum clock_source_id id, 1583 const struct dce110_clk_src_regs *regs, 1584 bool dp_clk_src) 1585 { 1586 struct dce110_clk_src *clk_src = 1587 kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL); 1588 1589 if (!clk_src) 1590 return NULL; 1591 1592 if (dcn3_clk_src_construct(clk_src, ctx, bios, id, 1593 regs, &cs_shift, &cs_mask)) { 1594 clk_src->base.dp_clk_src = dp_clk_src; 1595 return &clk_src->base; 1596 } 1597 1598 kfree(clk_src); 1599 BREAK_TO_DEBUGGER(); 1600 return NULL; 1601 } 1602 1603 static bool is_dual_plane(enum surface_pixel_format format) 1604 { 1605 return format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN || format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA; 1606 } 1607 1608 int dcn31x_populate_dml_pipes_from_context(struct dc *dc, 1609 struct dc_state *context, 1610 display_e2e_pipe_params_st *pipes, 1611 bool fast_validate) 1612 { 1613 uint32_t pipe_cnt; 1614 int i; 1615 1616 dc_assert_fp_enabled(); 1617 1618 pipe_cnt = dcn20_populate_dml_pipes_from_context(dc, context, pipes, fast_validate); 1619 1620 for (i = 0; i < pipe_cnt; i++) { 1621 pipes[i].pipe.src.gpuvm = 1; 1622 if (dc->debug.dml_hostvm_override == DML_HOSTVM_NO_OVERRIDE) { 1623 //pipes[pipe_cnt].pipe.src.hostvm = dc->res_pool->hubbub->riommu_active; 1624 pipes[i].pipe.src.hostvm = dc->vm_pa_config.is_hvm_enabled; 1625 } else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_FALSE) 1626 pipes[i].pipe.src.hostvm = false; 1627 else if (dc->debug.dml_hostvm_override == DML_HOSTVM_OVERRIDE_TRUE) 1628 pipes[i].pipe.src.hostvm = true; 1629 } 1630 return pipe_cnt; 1631 } 1632 1633 int dcn31_populate_dml_pipes_from_context( 1634 struct dc *dc, struct dc_state *context, 1635 display_e2e_pipe_params_st *pipes, 1636 bool fast_validate) 1637 { 1638 int i, pipe_cnt; 1639 struct resource_context *res_ctx = &context->res_ctx; 1640 struct pipe_ctx *pipe; 1641 bool upscaled = false; 1642 1643 DC_FP_START(); 1644 dcn31x_populate_dml_pipes_from_context(dc, context, pipes, fast_validate); 1645 DC_FP_END(); 1646 1647 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { 1648 struct dc_crtc_timing *timing; 1649 1650 if (!res_ctx->pipe_ctx[i].stream) 1651 continue; 1652 pipe = &res_ctx->pipe_ctx[i]; 1653 timing = &pipe->stream->timing; 1654 if (pipe->plane_state && 1655 (pipe->plane_state->src_rect.height < pipe->plane_state->dst_rect.height || 1656 pipe->plane_state->src_rect.width < pipe->plane_state->dst_rect.width)) 1657 upscaled = true; 1658 1659 /* 1660 * Immediate flip can be set dynamically after enabling the plane. 1661 * We need to require support for immediate flip or underflow can be 1662 * intermittently experienced depending on peak b/w requirements. 1663 */ 1664 pipes[pipe_cnt].pipe.src.immediate_flip = true; 1665 pipes[pipe_cnt].pipe.src.unbounded_req_mode = false; 1666 pipes[pipe_cnt].pipe.src.gpuvm = true; 1667 pipes[pipe_cnt].pipe.dest.vfront_porch = timing->v_front_porch; 1668 pipes[pipe_cnt].pipe.src.dcc_rate = 3; 1669 pipes[pipe_cnt].dout.dsc_input_bpc = 0; 1670 DC_FP_START(); 1671 dcn31_zero_pipe_dcc_fraction(pipes, pipe_cnt); 1672 DC_FP_END(); 1673 1674 1675 if (pipes[pipe_cnt].dout.dsc_enable) { 1676 switch (timing->display_color_depth) { 1677 case COLOR_DEPTH_888: 1678 pipes[pipe_cnt].dout.dsc_input_bpc = 8; 1679 break; 1680 case COLOR_DEPTH_101010: 1681 pipes[pipe_cnt].dout.dsc_input_bpc = 10; 1682 break; 1683 case COLOR_DEPTH_121212: 1684 pipes[pipe_cnt].dout.dsc_input_bpc = 12; 1685 break; 1686 default: 1687 ASSERT(0); 1688 break; 1689 } 1690 } 1691 1692 pipe_cnt++; 1693 } 1694 context->bw_ctx.dml.ip.det_buffer_size_kbytes = DCN3_1_DEFAULT_DET_SIZE; 1695 dc->config.enable_4to1MPC = false; 1696 if (pipe_cnt == 1 && pipe->plane_state && !dc->debug.disable_z9_mpc) { 1697 if (is_dual_plane(pipe->plane_state->format) 1698 && pipe->plane_state->src_rect.width <= 1920 && pipe->plane_state->src_rect.height <= 1080) { 1699 dc->config.enable_4to1MPC = true; 1700 } else if (!is_dual_plane(pipe->plane_state->format) && pipe->plane_state->src_rect.width <= 5120) { 1701 /* Limit to 5k max to avoid forced pipe split when there is not enough detile for swath */ 1702 context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192; 1703 pipes[0].pipe.src.unbounded_req_mode = true; 1704 } 1705 } else if (context->stream_count >= dc->debug.crb_alloc_policy_min_disp_count 1706 && dc->debug.crb_alloc_policy > DET_SIZE_DEFAULT) { 1707 context->bw_ctx.dml.ip.det_buffer_size_kbytes = dc->debug.crb_alloc_policy * 64; 1708 } else if (context->stream_count >= 3 && upscaled) { 1709 context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192; 1710 } 1711 1712 return pipe_cnt; 1713 } 1714 1715 void dcn31_calculate_wm_and_dlg( 1716 struct dc *dc, struct dc_state *context, 1717 display_e2e_pipe_params_st *pipes, 1718 int pipe_cnt, 1719 int vlevel) 1720 { 1721 DC_FP_START(); 1722 dcn31_calculate_wm_and_dlg_fp(dc, context, pipes, pipe_cnt, vlevel); 1723 DC_FP_END(); 1724 } 1725 1726 void 1727 dcn31_populate_dml_writeback_from_context(struct dc *dc, 1728 struct resource_context *res_ctx, 1729 display_e2e_pipe_params_st *pipes) 1730 { 1731 DC_FP_START(); 1732 dcn30_populate_dml_writeback_from_context(dc, res_ctx, pipes); 1733 DC_FP_END(); 1734 } 1735 1736 void 1737 dcn31_set_mcif_arb_params(struct dc *dc, 1738 struct dc_state *context, 1739 display_e2e_pipe_params_st *pipes, 1740 int pipe_cnt) 1741 { 1742 DC_FP_START(); 1743 dcn30_set_mcif_arb_params(dc, context, pipes, pipe_cnt); 1744 DC_FP_END(); 1745 } 1746 1747 bool dcn31_validate_bandwidth(struct dc *dc, 1748 struct dc_state *context, 1749 bool fast_validate) 1750 { 1751 bool out = false; 1752 1753 BW_VAL_TRACE_SETUP(); 1754 1755 int vlevel = 0; 1756 int pipe_cnt = 0; 1757 display_e2e_pipe_params_st *pipes = kzalloc(dc->res_pool->pipe_count * sizeof(display_e2e_pipe_params_st), GFP_KERNEL); 1758 DC_LOGGER_INIT(dc->ctx->logger); 1759 1760 BW_VAL_TRACE_COUNT(); 1761 1762 DC_FP_START(); 1763 out = dcn30_internal_validate_bw(dc, context, pipes, &pipe_cnt, &vlevel, fast_validate, true); 1764 DC_FP_END(); 1765 1766 // Disable fast_validate to set min dcfclk in alculate_wm_and_dlg 1767 if (pipe_cnt == 0) 1768 fast_validate = false; 1769 1770 if (!out) 1771 goto validate_fail; 1772 1773 BW_VAL_TRACE_END_VOLTAGE_LEVEL(); 1774 1775 if (fast_validate) { 1776 BW_VAL_TRACE_SKIP(fast); 1777 goto validate_out; 1778 } 1779 1780 dc->res_pool->funcs->calculate_wm_and_dlg(dc, context, pipes, pipe_cnt, vlevel); 1781 1782 BW_VAL_TRACE_END_WATERMARKS(); 1783 1784 goto validate_out; 1785 1786 validate_fail: 1787 DC_LOG_WARNING("Mode Validation Warning: %s failed validation.\n", 1788 dml_get_status_message(context->bw_ctx.dml.vba.ValidationStatus[context->bw_ctx.dml.vba.soc.num_states])); 1789 1790 BW_VAL_TRACE_SKIP(fail); 1791 out = false; 1792 1793 validate_out: 1794 kfree(pipes); 1795 1796 BW_VAL_TRACE_FINISH(); 1797 1798 return out; 1799 } 1800 1801 static void dcn31_get_panel_config_defaults(struct dc_panel_config *panel_config) 1802 { 1803 *panel_config = panel_config_defaults; 1804 } 1805 1806 static struct dc_cap_funcs cap_funcs = { 1807 .get_dcc_compression_cap = dcn20_get_dcc_compression_cap 1808 }; 1809 1810 static struct resource_funcs dcn31_res_pool_funcs = { 1811 .destroy = dcn31_destroy_resource_pool, 1812 .link_enc_create = dcn31_link_encoder_create, 1813 .link_enc_create_minimal = dcn31_link_enc_create_minimal, 1814 .link_encs_assign = link_enc_cfg_link_encs_assign, 1815 .link_enc_unassign = link_enc_cfg_link_enc_unassign, 1816 .panel_cntl_create = dcn31_panel_cntl_create, 1817 .validate_bandwidth = dcn31_validate_bandwidth, 1818 .calculate_wm_and_dlg = dcn31_calculate_wm_and_dlg, 1819 .update_soc_for_wm_a = dcn31_update_soc_for_wm_a, 1820 .populate_dml_pipes = dcn31_populate_dml_pipes_from_context, 1821 .acquire_idle_pipe_for_layer = dcn20_acquire_idle_pipe_for_layer, 1822 .add_stream_to_ctx = dcn30_add_stream_to_ctx, 1823 .add_dsc_to_stream_resource = dcn20_add_dsc_to_stream_resource, 1824 .remove_stream_from_ctx = dcn20_remove_stream_from_ctx, 1825 .populate_dml_writeback_from_context = dcn31_populate_dml_writeback_from_context, 1826 .set_mcif_arb_params = dcn31_set_mcif_arb_params, 1827 .find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link, 1828 .acquire_post_bldn_3dlut = dcn30_acquire_post_bldn_3dlut, 1829 .release_post_bldn_3dlut = dcn30_release_post_bldn_3dlut, 1830 .update_bw_bounding_box = dcn31_update_bw_bounding_box, 1831 .patch_unknown_plane_state = dcn20_patch_unknown_plane_state, 1832 .get_panel_config_defaults = dcn31_get_panel_config_defaults, 1833 }; 1834 1835 static struct clock_source *dcn30_clock_source_create( 1836 struct dc_context *ctx, 1837 struct dc_bios *bios, 1838 enum clock_source_id id, 1839 const struct dce110_clk_src_regs *regs, 1840 bool dp_clk_src) 1841 { 1842 struct dce110_clk_src *clk_src = 1843 kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL); 1844 1845 if (!clk_src) 1846 return NULL; 1847 1848 if (dcn31_clk_src_construct(clk_src, ctx, bios, id, 1849 regs, &cs_shift, &cs_mask)) { 1850 clk_src->base.dp_clk_src = dp_clk_src; 1851 return &clk_src->base; 1852 } 1853 1854 BREAK_TO_DEBUGGER(); 1855 return NULL; 1856 } 1857 1858 static bool dcn31_resource_construct( 1859 uint8_t num_virtual_links, 1860 struct dc *dc, 1861 struct dcn31_resource_pool *pool) 1862 { 1863 int i; 1864 struct dc_context *ctx = dc->ctx; 1865 struct irq_service_init_data init_data; 1866 1867 ctx->dc_bios->regs = &bios_regs; 1868 1869 pool->base.res_cap = &res_cap_dcn31; 1870 1871 pool->base.funcs = &dcn31_res_pool_funcs; 1872 1873 /************************************************* 1874 * Resource + asic cap harcoding * 1875 *************************************************/ 1876 pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE; 1877 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; 1878 pool->base.mpcc_count = pool->base.res_cap->num_timing_generator; 1879 dc->caps.max_downscale_ratio = 600; 1880 dc->caps.i2c_speed_in_khz = 100; 1881 dc->caps.i2c_speed_in_khz_hdcp = 5; /*1.4 w/a applied by default*/ 1882 dc->caps.max_cursor_size = 256; 1883 dc->caps.min_horizontal_blanking_period = 80; 1884 dc->caps.dmdata_alloc_size = 2048; 1885 1886 dc->caps.max_slave_planes = 2; 1887 dc->caps.max_slave_yuv_planes = 2; 1888 dc->caps.max_slave_rgb_planes = 2; 1889 dc->caps.post_blend_color_processing = true; 1890 dc->caps.force_dp_tps4_for_cp2520 = true; 1891 if (dc->config.forceHBR2CP2520) 1892 dc->caps.force_dp_tps4_for_cp2520 = false; 1893 dc->caps.dp_hpo = true; 1894 dc->caps.dp_hdmi21_pcon_support = true; 1895 dc->caps.edp_dsc_support = true; 1896 dc->caps.extended_aux_timeout_support = true; 1897 dc->caps.dmcub_support = true; 1898 dc->caps.is_apu = true; 1899 dc->caps.zstate_support = true; 1900 1901 /* Color pipeline capabilities */ 1902 dc->caps.color.dpp.dcn_arch = 1; 1903 dc->caps.color.dpp.input_lut_shared = 0; 1904 dc->caps.color.dpp.icsc = 1; 1905 dc->caps.color.dpp.dgam_ram = 0; // must use gamma_corr 1906 dc->caps.color.dpp.dgam_rom_caps.srgb = 1; 1907 dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1; 1908 dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 1; 1909 dc->caps.color.dpp.dgam_rom_caps.pq = 1; 1910 dc->caps.color.dpp.dgam_rom_caps.hlg = 1; 1911 dc->caps.color.dpp.post_csc = 1; 1912 dc->caps.color.dpp.gamma_corr = 1; 1913 dc->caps.color.dpp.dgam_rom_for_yuv = 0; 1914 1915 dc->caps.color.dpp.hw_3d_lut = 1; 1916 dc->caps.color.dpp.ogam_ram = 1; 1917 // no OGAM ROM on DCN301 1918 dc->caps.color.dpp.ogam_rom_caps.srgb = 0; 1919 dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0; 1920 dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0; 1921 dc->caps.color.dpp.ogam_rom_caps.pq = 0; 1922 dc->caps.color.dpp.ogam_rom_caps.hlg = 0; 1923 dc->caps.color.dpp.ocsc = 0; 1924 1925 dc->caps.color.mpc.gamut_remap = 1; 1926 dc->caps.color.mpc.num_3dluts = pool->base.res_cap->num_mpc_3dlut; //2 1927 dc->caps.color.mpc.ogam_ram = 1; 1928 dc->caps.color.mpc.ogam_rom_caps.srgb = 0; 1929 dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0; 1930 dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0; 1931 dc->caps.color.mpc.ogam_rom_caps.pq = 0; 1932 dc->caps.color.mpc.ogam_rom_caps.hlg = 0; 1933 dc->caps.color.mpc.ocsc = 1; 1934 1935 dc->config.use_old_fixed_vs_sequence = true; 1936 1937 /* Use pipe context based otg sync logic */ 1938 dc->config.use_pipe_ctx_sync_logic = true; 1939 1940 /* read VBIOS LTTPR caps */ 1941 { 1942 if (ctx->dc_bios->funcs->get_lttpr_caps) { 1943 enum bp_result bp_query_result; 1944 uint8_t is_vbios_lttpr_enable = 0; 1945 1946 bp_query_result = ctx->dc_bios->funcs->get_lttpr_caps(ctx->dc_bios, &is_vbios_lttpr_enable); 1947 dc->caps.vbios_lttpr_enable = (bp_query_result == BP_RESULT_OK) && !!is_vbios_lttpr_enable; 1948 } 1949 1950 /* interop bit is implicit */ 1951 { 1952 dc->caps.vbios_lttpr_aware = true; 1953 } 1954 } 1955 1956 if (dc->ctx->dce_environment == DCE_ENV_PRODUCTION_DRV) 1957 dc->debug = debug_defaults_drv; 1958 1959 // Init the vm_helper 1960 if (dc->vm_helper) 1961 vm_helper_init(dc->vm_helper, 16); 1962 1963 /************************************************* 1964 * Create resources * 1965 *************************************************/ 1966 1967 /* Clock Sources for Pixel Clock*/ 1968 pool->base.clock_sources[DCN31_CLK_SRC_PLL0] = 1969 dcn30_clock_source_create(ctx, ctx->dc_bios, 1970 CLOCK_SOURCE_COMBO_PHY_PLL0, 1971 &clk_src_regs[0], false); 1972 pool->base.clock_sources[DCN31_CLK_SRC_PLL1] = 1973 dcn30_clock_source_create(ctx, ctx->dc_bios, 1974 CLOCK_SOURCE_COMBO_PHY_PLL1, 1975 &clk_src_regs[1], false); 1976 /*move phypllx_pixclk_resync to dmub next*/ 1977 if (dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0) { 1978 pool->base.clock_sources[DCN31_CLK_SRC_PLL2] = 1979 dcn30_clock_source_create(ctx, ctx->dc_bios, 1980 CLOCK_SOURCE_COMBO_PHY_PLL2, 1981 &clk_src_regs_b0[2], false); 1982 pool->base.clock_sources[DCN31_CLK_SRC_PLL3] = 1983 dcn30_clock_source_create(ctx, ctx->dc_bios, 1984 CLOCK_SOURCE_COMBO_PHY_PLL3, 1985 &clk_src_regs_b0[3], false); 1986 } else { 1987 pool->base.clock_sources[DCN31_CLK_SRC_PLL2] = 1988 dcn30_clock_source_create(ctx, ctx->dc_bios, 1989 CLOCK_SOURCE_COMBO_PHY_PLL2, 1990 &clk_src_regs[2], false); 1991 pool->base.clock_sources[DCN31_CLK_SRC_PLL3] = 1992 dcn30_clock_source_create(ctx, ctx->dc_bios, 1993 CLOCK_SOURCE_COMBO_PHY_PLL3, 1994 &clk_src_regs[3], false); 1995 } 1996 1997 pool->base.clock_sources[DCN31_CLK_SRC_PLL4] = 1998 dcn30_clock_source_create(ctx, ctx->dc_bios, 1999 CLOCK_SOURCE_COMBO_PHY_PLL4, 2000 &clk_src_regs[4], false); 2001 2002 pool->base.clk_src_count = DCN30_CLK_SRC_TOTAL; 2003 2004 /* todo: not reuse phy_pll registers */ 2005 pool->base.dp_clock_source = 2006 dcn31_clock_source_create(ctx, ctx->dc_bios, 2007 CLOCK_SOURCE_ID_DP_DTO, 2008 &clk_src_regs[0], true); 2009 2010 for (i = 0; i < pool->base.clk_src_count; i++) { 2011 if (pool->base.clock_sources[i] == NULL) { 2012 dm_error("DC: failed to create clock sources!\n"); 2013 BREAK_TO_DEBUGGER(); 2014 goto create_fail; 2015 } 2016 } 2017 2018 /* TODO: DCCG */ 2019 pool->base.dccg = dccg31_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask); 2020 if (pool->base.dccg == NULL) { 2021 dm_error("DC: failed to create dccg!\n"); 2022 BREAK_TO_DEBUGGER(); 2023 goto create_fail; 2024 } 2025 2026 /* TODO: IRQ */ 2027 init_data.ctx = dc->ctx; 2028 pool->base.irqs = dal_irq_service_dcn31_create(&init_data); 2029 if (!pool->base.irqs) 2030 goto create_fail; 2031 2032 /* HUBBUB */ 2033 pool->base.hubbub = dcn31_hubbub_create(ctx); 2034 if (pool->base.hubbub == NULL) { 2035 BREAK_TO_DEBUGGER(); 2036 dm_error("DC: failed to create hubbub!\n"); 2037 goto create_fail; 2038 } 2039 2040 /* HUBPs, DPPs, OPPs and TGs */ 2041 for (i = 0; i < pool->base.pipe_count; i++) { 2042 pool->base.hubps[i] = dcn31_hubp_create(ctx, i); 2043 if (pool->base.hubps[i] == NULL) { 2044 BREAK_TO_DEBUGGER(); 2045 dm_error( 2046 "DC: failed to create hubps!\n"); 2047 goto create_fail; 2048 } 2049 2050 pool->base.dpps[i] = dcn31_dpp_create(ctx, i); 2051 if (pool->base.dpps[i] == NULL) { 2052 BREAK_TO_DEBUGGER(); 2053 dm_error( 2054 "DC: failed to create dpps!\n"); 2055 goto create_fail; 2056 } 2057 } 2058 2059 for (i = 0; i < pool->base.res_cap->num_opp; i++) { 2060 pool->base.opps[i] = dcn31_opp_create(ctx, i); 2061 if (pool->base.opps[i] == NULL) { 2062 BREAK_TO_DEBUGGER(); 2063 dm_error( 2064 "DC: failed to create output pixel processor!\n"); 2065 goto create_fail; 2066 } 2067 } 2068 2069 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 2070 pool->base.timing_generators[i] = dcn31_timing_generator_create( 2071 ctx, i); 2072 if (pool->base.timing_generators[i] == NULL) { 2073 BREAK_TO_DEBUGGER(); 2074 dm_error("DC: failed to create tg!\n"); 2075 goto create_fail; 2076 } 2077 } 2078 pool->base.timing_generator_count = i; 2079 2080 /* PSR */ 2081 pool->base.psr = dmub_psr_create(ctx); 2082 if (pool->base.psr == NULL) { 2083 dm_error("DC: failed to create psr obj!\n"); 2084 BREAK_TO_DEBUGGER(); 2085 goto create_fail; 2086 } 2087 2088 /* ABM */ 2089 for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) { 2090 pool->base.multiple_abms[i] = dmub_abm_create(ctx, 2091 &abm_regs[i], 2092 &abm_shift, 2093 &abm_mask); 2094 if (pool->base.multiple_abms[i] == NULL) { 2095 dm_error("DC: failed to create abm for pipe %d!\n", i); 2096 BREAK_TO_DEBUGGER(); 2097 goto create_fail; 2098 } 2099 } 2100 2101 /* MPC and DSC */ 2102 pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut); 2103 if (pool->base.mpc == NULL) { 2104 BREAK_TO_DEBUGGER(); 2105 dm_error("DC: failed to create mpc!\n"); 2106 goto create_fail; 2107 } 2108 2109 for (i = 0; i < pool->base.res_cap->num_dsc; i++) { 2110 pool->base.dscs[i] = dcn31_dsc_create(ctx, i); 2111 if (pool->base.dscs[i] == NULL) { 2112 BREAK_TO_DEBUGGER(); 2113 dm_error("DC: failed to create display stream compressor %d!\n", i); 2114 goto create_fail; 2115 } 2116 } 2117 2118 /* DWB and MMHUBBUB */ 2119 if (!dcn31_dwbc_create(ctx, &pool->base)) { 2120 BREAK_TO_DEBUGGER(); 2121 dm_error("DC: failed to create dwbc!\n"); 2122 goto create_fail; 2123 } 2124 2125 if (!dcn31_mmhubbub_create(ctx, &pool->base)) { 2126 BREAK_TO_DEBUGGER(); 2127 dm_error("DC: failed to create mcif_wb!\n"); 2128 goto create_fail; 2129 } 2130 2131 /* AUX and I2C */ 2132 for (i = 0; i < pool->base.res_cap->num_ddc; i++) { 2133 pool->base.engines[i] = dcn31_aux_engine_create(ctx, i); 2134 if (pool->base.engines[i] == NULL) { 2135 BREAK_TO_DEBUGGER(); 2136 dm_error( 2137 "DC:failed to create aux engine!!\n"); 2138 goto create_fail; 2139 } 2140 pool->base.hw_i2cs[i] = dcn31_i2c_hw_create(ctx, i); 2141 if (pool->base.hw_i2cs[i] == NULL) { 2142 BREAK_TO_DEBUGGER(); 2143 dm_error( 2144 "DC:failed to create hw i2c!!\n"); 2145 goto create_fail; 2146 } 2147 pool->base.sw_i2cs[i] = NULL; 2148 } 2149 2150 if (dc->ctx->asic_id.chip_family == FAMILY_YELLOW_CARP && 2151 dc->ctx->asic_id.hw_internal_rev == YELLOW_CARP_B0 && 2152 !dc->debug.dpia_debug.bits.disable_dpia) { 2153 /* YELLOW CARP B0 has 4 DPIA's */ 2154 pool->base.usb4_dpia_count = 4; 2155 } 2156 2157 if (dc->ctx->asic_id.chip_family == AMDGPU_FAMILY_GC_11_0_1) 2158 pool->base.usb4_dpia_count = 4; 2159 2160 /* Audio, Stream Encoders including HPO and virtual, MPC 3D LUTs */ 2161 if (!resource_construct(num_virtual_links, dc, &pool->base, 2162 &res_create_funcs)) 2163 goto create_fail; 2164 2165 /* HW Sequencer and Plane caps */ 2166 dcn31_hw_sequencer_construct(dc); 2167 2168 dc->caps.max_planes = pool->base.pipe_count; 2169 2170 for (i = 0; i < dc->caps.max_planes; ++i) 2171 dc->caps.planes[i] = plane_cap; 2172 2173 dc->cap_funcs = cap_funcs; 2174 2175 dc->dcn_ip->max_num_dpp = dcn3_1_ip.max_num_dpp; 2176 2177 return true; 2178 2179 create_fail: 2180 dcn31_resource_destruct(pool); 2181 2182 return false; 2183 } 2184 2185 struct resource_pool *dcn31_create_resource_pool( 2186 const struct dc_init_data *init_data, 2187 struct dc *dc) 2188 { 2189 struct dcn31_resource_pool *pool = 2190 kzalloc(sizeof(struct dcn31_resource_pool), GFP_KERNEL); 2191 2192 if (!pool) 2193 return NULL; 2194 2195 if (dcn31_resource_construct(init_data->num_virtual_links, dc, pool)) 2196 return &pool->base; 2197 2198 BREAK_TO_DEBUGGER(); 2199 kfree(pool); 2200 return NULL; 2201 } 2202