1c0fb59a4SBhawanpreet Lakha /*
2c0fb59a4SBhawanpreet Lakha  * Copyright 2016 Advanced Micro Devices, Inc.
3c0fb59a4SBhawanpreet Lakha  *
4c0fb59a4SBhawanpreet Lakha  * Permission is hereby granted, free of charge, to any person obtaining a
5c0fb59a4SBhawanpreet Lakha  * copy of this software and associated documentation files (the "Software"),
6c0fb59a4SBhawanpreet Lakha  * to deal in the Software without restriction, including without limitation
7c0fb59a4SBhawanpreet Lakha  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c0fb59a4SBhawanpreet Lakha  * and/or sell copies of the Software, and to permit persons to whom the
9c0fb59a4SBhawanpreet Lakha  * Software is furnished to do so, subject to the following conditions:
10c0fb59a4SBhawanpreet Lakha  *
11c0fb59a4SBhawanpreet Lakha  * The above copyright notice and this permission notice shall be included in
12c0fb59a4SBhawanpreet Lakha  * all copies or substantial portions of the Software.
13c0fb59a4SBhawanpreet Lakha  *
14c0fb59a4SBhawanpreet Lakha  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c0fb59a4SBhawanpreet Lakha  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c0fb59a4SBhawanpreet Lakha  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c0fb59a4SBhawanpreet Lakha  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c0fb59a4SBhawanpreet Lakha  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c0fb59a4SBhawanpreet Lakha  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c0fb59a4SBhawanpreet Lakha  * OTHER DEALINGS IN THE SOFTWARE.
21c0fb59a4SBhawanpreet Lakha  *
22c0fb59a4SBhawanpreet Lakha  * Authors: AMD
23c0fb59a4SBhawanpreet Lakha  *
24c0fb59a4SBhawanpreet Lakha  */
25c0fb59a4SBhawanpreet Lakha 
26c0fb59a4SBhawanpreet Lakha #include "dm_services.h"
27c0fb59a4SBhawanpreet Lakha #include "dm_helpers.h"
28c0fb59a4SBhawanpreet Lakha #include "core_types.h"
29c0fb59a4SBhawanpreet Lakha #include "resource.h"
30c0fb59a4SBhawanpreet Lakha #include "dce/dce_hwseq.h"
31474ac4a8SYongqiang Sun #include "dce110/dce110_hw_sequencer.h"
32f42ea55bSAnthony Koo #include "dcn21_hwseq.h"
33c0fb59a4SBhawanpreet Lakha #include "vmid.h"
34c0fb59a4SBhawanpreet Lakha #include "reg_helper.h"
35c0fb59a4SBhawanpreet Lakha #include "hw/clk_mgr.h"
36474ac4a8SYongqiang Sun #include "dc_dmub_srv.h"
37474ac4a8SYongqiang Sun #include "abm.h"
3854618888SWenjing Liu #include "link.h"
39c0fb59a4SBhawanpreet Lakha 
40c0fb59a4SBhawanpreet Lakha #define DC_LOGGER_INIT(logger)
41c0fb59a4SBhawanpreet Lakha 
42c0fb59a4SBhawanpreet Lakha #define CTX \
43c0fb59a4SBhawanpreet Lakha 	hws->ctx
44c0fb59a4SBhawanpreet Lakha #define REG(reg)\
45c0fb59a4SBhawanpreet Lakha 	hws->regs->reg
46c0fb59a4SBhawanpreet Lakha 
47c0fb59a4SBhawanpreet Lakha #undef FN
48c0fb59a4SBhawanpreet Lakha #define FN(reg_name, field_name) \
49c0fb59a4SBhawanpreet Lakha 	hws->shifts->field_name, hws->masks->field_name
50c0fb59a4SBhawanpreet Lakha 
51c0fb59a4SBhawanpreet Lakha /* Temporary read settings, future will get values from kmd directly */
mmhub_update_page_table_config(struct dcn_hubbub_phys_addr_config * config,struct dce_hwseq * hws)52c0fb59a4SBhawanpreet Lakha static void mmhub_update_page_table_config(struct dcn_hubbub_phys_addr_config *config,
53c0fb59a4SBhawanpreet Lakha 		struct dce_hwseq *hws)
54c0fb59a4SBhawanpreet Lakha {
55c0fb59a4SBhawanpreet Lakha 	uint32_t page_table_base_hi;
56c0fb59a4SBhawanpreet Lakha 	uint32_t page_table_base_lo;
57c0fb59a4SBhawanpreet Lakha 
58c0fb59a4SBhawanpreet Lakha 	REG_GET(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
59c0fb59a4SBhawanpreet Lakha 			PAGE_DIRECTORY_ENTRY_HI32, &page_table_base_hi);
60c0fb59a4SBhawanpreet Lakha 	REG_GET(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
61c0fb59a4SBhawanpreet Lakha 			PAGE_DIRECTORY_ENTRY_LO32, &page_table_base_lo);
62c0fb59a4SBhawanpreet Lakha 
63c0fb59a4SBhawanpreet Lakha 	config->gart_config.page_table_base_addr = ((uint64_t)page_table_base_hi << 32) | page_table_base_lo;
64c0fb59a4SBhawanpreet Lakha 
65c0fb59a4SBhawanpreet Lakha }
66c0fb59a4SBhawanpreet Lakha 
dcn21_init_sys_ctx(struct dce_hwseq * hws,struct dc * dc,struct dc_phy_addr_space_config * pa_config)6778c77382SAnthony Koo int dcn21_init_sys_ctx(struct dce_hwseq *hws, struct dc *dc, struct dc_phy_addr_space_config *pa_config)
68c0fb59a4SBhawanpreet Lakha {
69c0fb59a4SBhawanpreet Lakha 	struct dcn_hubbub_phys_addr_config config;
70c0fb59a4SBhawanpreet Lakha 
71c0fb59a4SBhawanpreet Lakha 	config.system_aperture.fb_top = pa_config->system_aperture.fb_top;
72c0fb59a4SBhawanpreet Lakha 	config.system_aperture.fb_offset = pa_config->system_aperture.fb_offset;
73c0fb59a4SBhawanpreet Lakha 	config.system_aperture.fb_base = pa_config->system_aperture.fb_base;
74c0fb59a4SBhawanpreet Lakha 	config.system_aperture.agp_top = pa_config->system_aperture.agp_top;
75c0fb59a4SBhawanpreet Lakha 	config.system_aperture.agp_bot = pa_config->system_aperture.agp_bot;
76c0fb59a4SBhawanpreet Lakha 	config.system_aperture.agp_base = pa_config->system_aperture.agp_base;
77c0fb59a4SBhawanpreet Lakha 	config.gart_config.page_table_start_addr = pa_config->gart_config.page_table_start_addr;
78c0fb59a4SBhawanpreet Lakha 	config.gart_config.page_table_end_addr = pa_config->gart_config.page_table_end_addr;
79c0fb59a4SBhawanpreet Lakha 	config.gart_config.page_table_base_addr = pa_config->gart_config.page_table_base_addr;
80c0fb59a4SBhawanpreet Lakha 
81c0fb59a4SBhawanpreet Lakha 	mmhub_update_page_table_config(&config, hws);
82c0fb59a4SBhawanpreet Lakha 
83c0fb59a4SBhawanpreet Lakha 	return dc->res_pool->hubbub->funcs->init_dchub_sys_ctx(dc->res_pool->hubbub, &config);
84c0fb59a4SBhawanpreet Lakha }
85c0fb59a4SBhawanpreet Lakha 
86c0fb59a4SBhawanpreet Lakha // work around for Renoir s0i3, if register is programmed, bypass golden init.
87c0fb59a4SBhawanpreet Lakha 
dcn21_s0i3_golden_init_wa(struct dc * dc)8878c77382SAnthony Koo bool dcn21_s0i3_golden_init_wa(struct dc *dc)
89c0fb59a4SBhawanpreet Lakha {
90c0fb59a4SBhawanpreet Lakha 	struct dce_hwseq *hws = dc->hwseq;
91c0fb59a4SBhawanpreet Lakha 	uint32_t value = 0;
92c0fb59a4SBhawanpreet Lakha 
93c0fb59a4SBhawanpreet Lakha 	value = REG_READ(MICROSECOND_TIME_BASE_DIV);
94c0fb59a4SBhawanpreet Lakha 
95c0fb59a4SBhawanpreet Lakha 	return value != 0x00120464;
96c0fb59a4SBhawanpreet Lakha }
97c0fb59a4SBhawanpreet Lakha 
dcn21_exit_optimized_pwr_state(const struct dc * dc,struct dc_state * context)98c0fb59a4SBhawanpreet Lakha void dcn21_exit_optimized_pwr_state(
99c0fb59a4SBhawanpreet Lakha 		const struct dc *dc,
100c0fb59a4SBhawanpreet Lakha 		struct dc_state *context)
101c0fb59a4SBhawanpreet Lakha {
102c0fb59a4SBhawanpreet Lakha 	dc->clk_mgr->funcs->update_clocks(
103c0fb59a4SBhawanpreet Lakha 			dc->clk_mgr,
104c0fb59a4SBhawanpreet Lakha 			context,
105c0fb59a4SBhawanpreet Lakha 			false);
106c0fb59a4SBhawanpreet Lakha }
107c0fb59a4SBhawanpreet Lakha 
dcn21_optimize_pwr_state(const struct dc * dc,struct dc_state * context)108c0fb59a4SBhawanpreet Lakha void dcn21_optimize_pwr_state(
109c0fb59a4SBhawanpreet Lakha 		const struct dc *dc,
110c0fb59a4SBhawanpreet Lakha 		struct dc_state *context)
111c0fb59a4SBhawanpreet Lakha {
112c0fb59a4SBhawanpreet Lakha 	dc->clk_mgr->funcs->update_clocks(
113c0fb59a4SBhawanpreet Lakha 			dc->clk_mgr,
114c0fb59a4SBhawanpreet Lakha 			context,
115c0fb59a4SBhawanpreet Lakha 			true);
116c0fb59a4SBhawanpreet Lakha }
117c0fb59a4SBhawanpreet Lakha 
1181ef893e2SYongqiang Sun /* If user hotplug a HDMI monitor while in monitor off,
1191ef893e2SYongqiang Sun  * OS will do a mode set (with output timing) but keep output off.
1201ef893e2SYongqiang Sun  * In this case DAL will ask vbios to power up the pll in the PHY.
1211ef893e2SYongqiang Sun  * If user unplug the monitor (while we are on monitor off) or
1221ef893e2SYongqiang Sun  * system attempt to enter modern standby (which we will disable PLL),
1231ef893e2SYongqiang Sun  * PHY will hang on the next mode set attempt.
1241ef893e2SYongqiang Sun  * if enable PLL follow by disable PLL (without executing lane enable/disable),
1251ef893e2SYongqiang Sun  * RDPCS_PHY_DP_MPLLB_STATE remains 1,
126148816f9SWyatt Wood  * which indicate that PLL disable attempt actually didn't go through.
1271ef893e2SYongqiang Sun  * As a workaround, insert PHY lane enable/disable before PLL disable.
1281ef893e2SYongqiang Sun  */
dcn21_PLAT_58856_wa(struct dc_state * context,struct pipe_ctx * pipe_ctx)1291ef893e2SYongqiang Sun void dcn21_PLAT_58856_wa(struct dc_state *context, struct pipe_ctx *pipe_ctx)
1301ef893e2SYongqiang Sun {
1311ef893e2SYongqiang Sun 	if (!pipe_ctx->stream->dpms_off)
1321ef893e2SYongqiang Sun 		return;
1331ef893e2SYongqiang Sun 
1341ef893e2SYongqiang Sun 	pipe_ctx->stream->dpms_off = false;
13598ce7d32SWenjing Liu 	pipe_ctx->stream->ctx->dc->link_srv->set_dpms_on(context, pipe_ctx);
13698ce7d32SWenjing Liu 	pipe_ctx->stream->ctx->dc->link_srv->set_dpms_off(pipe_ctx);
1371ef893e2SYongqiang Sun 	pipe_ctx->stream->dpms_off = true;
1381ef893e2SYongqiang Sun }
1391ef893e2SYongqiang Sun 
dmub_abm_set_pipe(struct abm * abm,uint32_t otg_inst,uint32_t option,uint32_t panel_inst,uint32_t pwrseq_inst)14071be0f67SLewis Huang static bool dmub_abm_set_pipe(struct abm *abm, uint32_t otg_inst,
14171be0f67SLewis Huang 		uint32_t option, uint32_t panel_inst, uint32_t pwrseq_inst)
142474ac4a8SYongqiang Sun {
143474ac4a8SYongqiang Sun 	union dmub_rb_cmd cmd;
144474ac4a8SYongqiang Sun 	struct dc_context *dc = abm->ctx;
145474ac4a8SYongqiang Sun 	uint32_t ramping_boundary = 0xFFFF;
146474ac4a8SYongqiang Sun 
147148816f9SWyatt Wood 	memset(&cmd, 0, sizeof(cmd));
148474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.header.type = DMUB_CMD__ABM;
149474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.header.sub_type = DMUB_CMD__ABM_SET_PIPE;
150474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.abm_set_pipe_data.otg_inst = otg_inst;
15171be0f67SLewis Huang 	cmd.abm_set_pipe.abm_set_pipe_data.pwrseq_inst = pwrseq_inst;
152474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.abm_set_pipe_data.set_pipe_option = option;
153474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.abm_set_pipe_data.panel_inst = panel_inst;
154474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.abm_set_pipe_data.ramping_boundary = ramping_boundary;
155474ac4a8SYongqiang Sun 	cmd.abm_set_pipe.header.payload_bytes = sizeof(struct dmub_cmd_abm_set_pipe_data);
156474ac4a8SYongqiang Sun 
157e97cc04fSJosip Pavic 	dm_execute_dmub_cmd(dc, &cmd, DM_DMUB_WAIT_TYPE_WAIT);
158474ac4a8SYongqiang Sun 
159474ac4a8SYongqiang Sun 	return true;
160474ac4a8SYongqiang Sun }
161474ac4a8SYongqiang Sun 
dmub_abm_set_backlight(struct dc_context * dc,uint32_t backlight_pwm_u16_16,uint32_t frame_ramp,uint32_t panel_inst)1626f0ef80aSLeon Huang static void dmub_abm_set_backlight(struct dc_context *dc, uint32_t backlight_pwm_u16_16,
1636f0ef80aSLeon Huang 									uint32_t frame_ramp, uint32_t panel_inst)
1646f0ef80aSLeon Huang {
1656f0ef80aSLeon Huang 	union dmub_rb_cmd cmd;
1666f0ef80aSLeon Huang 
1676f0ef80aSLeon Huang 	memset(&cmd, 0, sizeof(cmd));
1686f0ef80aSLeon Huang 	cmd.abm_set_backlight.header.type = DMUB_CMD__ABM;
1696f0ef80aSLeon Huang 	cmd.abm_set_backlight.header.sub_type = DMUB_CMD__ABM_SET_BACKLIGHT;
1706f0ef80aSLeon Huang 	cmd.abm_set_backlight.abm_set_backlight_data.frame_ramp = frame_ramp;
1716f0ef80aSLeon Huang 	cmd.abm_set_backlight.abm_set_backlight_data.backlight_user_level = backlight_pwm_u16_16;
1726f0ef80aSLeon Huang 	cmd.abm_set_backlight.abm_set_backlight_data.version = DMUB_CMD_ABM_CONTROL_VERSION_1;
1736f0ef80aSLeon Huang 	cmd.abm_set_backlight.abm_set_backlight_data.panel_mask = (0x01 << panel_inst);
1746f0ef80aSLeon Huang 	cmd.abm_set_backlight.header.payload_bytes = sizeof(struct dmub_cmd_abm_set_backlight_data);
1756f0ef80aSLeon Huang 
176e97cc04fSJosip Pavic 	dm_execute_dmub_cmd(dc, &cmd, DM_DMUB_WAIT_TYPE_WAIT);
1776f0ef80aSLeon Huang }
1786f0ef80aSLeon Huang 
dcn21_set_abm_immediate_disable(struct pipe_ctx * pipe_ctx)179474ac4a8SYongqiang Sun void dcn21_set_abm_immediate_disable(struct pipe_ctx *pipe_ctx)
180474ac4a8SYongqiang Sun {
181474ac4a8SYongqiang Sun 	struct abm *abm = pipe_ctx->stream_res.abm;
182474ac4a8SYongqiang Sun 	uint32_t otg_inst = pipe_ctx->stream_res.tg->inst;
183474ac4a8SYongqiang Sun 	struct panel_cntl *panel_cntl = pipe_ctx->stream->link->panel_cntl;
184474ac4a8SYongqiang Sun 	struct dmcu *dmcu = pipe_ctx->stream->ctx->dc->res_pool->dmcu;
185474ac4a8SYongqiang Sun 
186474ac4a8SYongqiang Sun 	if (dmcu) {
187474ac4a8SYongqiang Sun 		dce110_set_abm_immediate_disable(pipe_ctx);
188474ac4a8SYongqiang Sun 		return;
189474ac4a8SYongqiang Sun 	}
190474ac4a8SYongqiang Sun 
1917530d914SCamille Cho 	if (abm && panel_cntl) {
1926f0ef80aSLeon Huang 		if (abm->funcs && abm->funcs->set_pipe_ex) {
1936f0ef80aSLeon Huang 			abm->funcs->set_pipe_ex(abm, otg_inst, SET_ABM_PIPE_IMMEDIATELY_DISABLE,
19471be0f67SLewis Huang 					panel_cntl->inst, panel_cntl->pwrseq_inst);
1956f0ef80aSLeon Huang 		} else {
19671be0f67SLewis Huang 				dmub_abm_set_pipe(abm,
19771be0f67SLewis Huang 						otg_inst,
19871be0f67SLewis Huang 						SET_ABM_PIPE_IMMEDIATELY_DISABLE,
19971be0f67SLewis Huang 						panel_cntl->inst,
20071be0f67SLewis Huang 						panel_cntl->pwrseq_inst);
2016f0ef80aSLeon Huang 		}
2027530d914SCamille Cho 		panel_cntl->funcs->store_backlight_level(panel_cntl);
2037530d914SCamille Cho 	}
204474ac4a8SYongqiang Sun }
205474ac4a8SYongqiang Sun 
dcn21_set_pipe(struct pipe_ctx * pipe_ctx)206474ac4a8SYongqiang Sun void dcn21_set_pipe(struct pipe_ctx *pipe_ctx)
207474ac4a8SYongqiang Sun {
208474ac4a8SYongqiang Sun 	struct abm *abm = pipe_ctx->stream_res.abm;
209*3f3c237aSSrinivasan Shanmugam 	struct timing_generator *tg = pipe_ctx->stream_res.tg;
210474ac4a8SYongqiang Sun 	struct panel_cntl *panel_cntl = pipe_ctx->stream->link->panel_cntl;
211474ac4a8SYongqiang Sun 	struct dmcu *dmcu = pipe_ctx->stream->ctx->dc->res_pool->dmcu;
212*3f3c237aSSrinivasan Shanmugam 	uint32_t otg_inst;
213*3f3c237aSSrinivasan Shanmugam 
214*3f3c237aSSrinivasan Shanmugam 	if (!abm && !tg && !panel_cntl)
215*3f3c237aSSrinivasan Shanmugam 		return;
216*3f3c237aSSrinivasan Shanmugam 
217*3f3c237aSSrinivasan Shanmugam 	otg_inst = tg->inst;
218474ac4a8SYongqiang Sun 
219474ac4a8SYongqiang Sun 	if (dmcu) {
220474ac4a8SYongqiang Sun 		dce110_set_pipe(pipe_ctx);
221474ac4a8SYongqiang Sun 		return;
222474ac4a8SYongqiang Sun 	}
223474ac4a8SYongqiang Sun 
2246f0ef80aSLeon Huang 	if (abm->funcs && abm->funcs->set_pipe_ex) {
22571be0f67SLewis Huang 		abm->funcs->set_pipe_ex(abm,
22671be0f67SLewis Huang 					otg_inst,
22771be0f67SLewis Huang 					SET_ABM_PIPE_NORMAL,
22871be0f67SLewis Huang 					panel_cntl->inst,
22971be0f67SLewis Huang 					panel_cntl->pwrseq_inst);
2306f0ef80aSLeon Huang 	} else {
23171be0f67SLewis Huang 		dmub_abm_set_pipe(abm, otg_inst,
23271be0f67SLewis Huang 				  SET_ABM_PIPE_NORMAL,
23371be0f67SLewis Huang 				  panel_cntl->inst,
23471be0f67SLewis Huang 				  panel_cntl->pwrseq_inst);
235474ac4a8SYongqiang Sun 	}
2366f0ef80aSLeon Huang }
237474ac4a8SYongqiang Sun 
dcn21_set_backlight_level(struct pipe_ctx * pipe_ctx,uint32_t backlight_pwm_u16_16,uint32_t frame_ramp)238474ac4a8SYongqiang Sun bool dcn21_set_backlight_level(struct pipe_ctx *pipe_ctx,
239474ac4a8SYongqiang Sun 		uint32_t backlight_pwm_u16_16,
240474ac4a8SYongqiang Sun 		uint32_t frame_ramp)
241474ac4a8SYongqiang Sun {
242474ac4a8SYongqiang Sun 	struct dc_context *dc = pipe_ctx->stream->ctx;
243474ac4a8SYongqiang Sun 	struct abm *abm = pipe_ctx->stream_res.abm;
2442e150cceSSrinivasan Shanmugam 	struct timing_generator *tg = pipe_ctx->stream_res.tg;
245474ac4a8SYongqiang Sun 	struct panel_cntl *panel_cntl = pipe_ctx->stream->link->panel_cntl;
2462e150cceSSrinivasan Shanmugam 	uint32_t otg_inst;
2472e150cceSSrinivasan Shanmugam 
2482e150cceSSrinivasan Shanmugam 	if (!abm && !tg && !panel_cntl)
2492e150cceSSrinivasan Shanmugam 		return false;
2502e150cceSSrinivasan Shanmugam 
2512e150cceSSrinivasan Shanmugam 	otg_inst = tg->inst;
252474ac4a8SYongqiang Sun 
253474ac4a8SYongqiang Sun 	if (dc->dc->res_pool->dmcu) {
254474ac4a8SYongqiang Sun 		dce110_set_backlight_level(pipe_ctx, backlight_pwm_u16_16, frame_ramp);
255474ac4a8SYongqiang Sun 		return true;
256474ac4a8SYongqiang Sun 	}
257474ac4a8SYongqiang Sun 
2586f0ef80aSLeon Huang 	if (abm->funcs && abm->funcs->set_pipe_ex) {
25971be0f67SLewis Huang 		abm->funcs->set_pipe_ex(abm,
26071be0f67SLewis Huang 					otg_inst,
26171be0f67SLewis Huang 					SET_ABM_PIPE_NORMAL,
26271be0f67SLewis Huang 					panel_cntl->inst,
26371be0f67SLewis Huang 					panel_cntl->pwrseq_inst);
2646f0ef80aSLeon Huang 	} else {
26571be0f67SLewis Huang 		dmub_abm_set_pipe(abm,
26671be0f67SLewis Huang 				  otg_inst,
26771be0f67SLewis Huang 				  SET_ABM_PIPE_NORMAL,
26871be0f67SLewis Huang 				  panel_cntl->inst,
26971be0f67SLewis Huang 				  panel_cntl->pwrseq_inst);
2706f0ef80aSLeon Huang 	}
271474ac4a8SYongqiang Sun 
2722e150cceSSrinivasan Shanmugam 	if (abm->funcs && abm->funcs->set_backlight_level_pwm)
2736f0ef80aSLeon Huang 		abm->funcs->set_backlight_level_pwm(abm, backlight_pwm_u16_16,
2746f0ef80aSLeon Huang 			frame_ramp, 0, panel_cntl->inst);
2756f0ef80aSLeon Huang 	else
2766f0ef80aSLeon Huang 		dmub_abm_set_backlight(dc, backlight_pwm_u16_16, frame_ramp, panel_cntl->inst);
277474ac4a8SYongqiang Sun 
278474ac4a8SYongqiang Sun 	return true;
279474ac4a8SYongqiang Sun }
280474ac4a8SYongqiang Sun 
dcn21_is_abm_supported(struct dc * dc,struct dc_state * context,struct dc_stream_state * stream)28154e8094aSYongqiang Sun bool dcn21_is_abm_supported(struct dc *dc,
28254e8094aSYongqiang Sun 		struct dc_state *context, struct dc_stream_state *stream)
28354e8094aSYongqiang Sun {
28454e8094aSYongqiang Sun 	int i;
28554e8094aSYongqiang Sun 
28654e8094aSYongqiang Sun 	for (i = 0; i < dc->res_pool->pipe_count; i++) {
28754e8094aSYongqiang Sun 		struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i];
28854e8094aSYongqiang Sun 
28954e8094aSYongqiang Sun 		if (pipe_ctx->stream == stream &&
29054e8094aSYongqiang Sun 				(pipe_ctx->prev_odm_pipe == NULL && pipe_ctx->next_odm_pipe == NULL))
29154e8094aSYongqiang Sun 			return true;
29254e8094aSYongqiang Sun 	}
29354e8094aSYongqiang Sun 	return false;
29454e8094aSYongqiang Sun }
29554e8094aSYongqiang Sun 
296