1 /* 2 * Copyright 2016 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 #include <linux/delay.h> 26 27 #include "dm_services.h" 28 #include "basics/dc_common.h" 29 #include "dm_helpers.h" 30 #include "core_types.h" 31 #include "resource.h" 32 #include "dcn20_resource.h" 33 #include "dcn20_hwseq.h" 34 #include "dce/dce_hwseq.h" 35 #include "dcn20_dsc.h" 36 #include "dcn20_optc.h" 37 #include "abm.h" 38 #include "clk_mgr.h" 39 #include "dmcu.h" 40 #include "hubp.h" 41 #include "timing_generator.h" 42 #include "opp.h" 43 #include "ipp.h" 44 #include "mpc.h" 45 #include "mcif_wb.h" 46 #include "dchubbub.h" 47 #include "reg_helper.h" 48 #include "dcn10/dcn10_cm_common.h" 49 #include "vm_helper.h" 50 #include "dccg.h" 51 #include "dc_dmub_srv.h" 52 #include "dce/dmub_hw_lock_mgr.h" 53 #include "hw_sequencer.h" 54 #include "dpcd_defs.h" 55 #include "inc/link_enc_cfg.h" 56 #include "link_hwss.h" 57 #include "link.h" 58 59 #define DC_LOGGER_INIT(logger) 60 61 #define CTX \ 62 hws->ctx 63 #define REG(reg)\ 64 hws->regs->reg 65 66 #undef FN 67 #define FN(reg_name, field_name) \ 68 hws->shifts->field_name, hws->masks->field_name 69 70 static int find_free_gsl_group(const struct dc *dc) 71 { 72 if (dc->res_pool->gsl_groups.gsl_0 == 0) 73 return 1; 74 if (dc->res_pool->gsl_groups.gsl_1 == 0) 75 return 2; 76 if (dc->res_pool->gsl_groups.gsl_2 == 0) 77 return 3; 78 79 return 0; 80 } 81 82 /* NOTE: This is not a generic setup_gsl function (hence the suffix as_lock) 83 * This is only used to lock pipes in pipe splitting case with immediate flip 84 * Ordinary MPC/OTG locks suppress VUPDATE which doesn't help with immediate, 85 * so we get tearing with freesync since we cannot flip multiple pipes 86 * atomically. 87 * We use GSL for this: 88 * - immediate flip: find first available GSL group if not already assigned 89 * program gsl with that group, set current OTG as master 90 * and always us 0x4 = AND of flip_ready from all pipes 91 * - vsync flip: disable GSL if used 92 * 93 * Groups in stream_res are stored as +1 from HW registers, i.e. 94 * gsl_0 <=> pipe_ctx->stream_res.gsl_group == 1 95 * Using a magic value like -1 would require tracking all inits/resets 96 */ 97 static void dcn20_setup_gsl_group_as_lock( 98 const struct dc *dc, 99 struct pipe_ctx *pipe_ctx, 100 bool enable) 101 { 102 struct gsl_params gsl; 103 int group_idx; 104 105 memset(&gsl, 0, sizeof(struct gsl_params)); 106 107 if (enable) { 108 /* return if group already assigned since GSL was set up 109 * for vsync flip, we would unassign so it can't be "left over" 110 */ 111 if (pipe_ctx->stream_res.gsl_group > 0) 112 return; 113 114 group_idx = find_free_gsl_group(dc); 115 ASSERT(group_idx != 0); 116 pipe_ctx->stream_res.gsl_group = group_idx; 117 118 /* set gsl group reg field and mark resource used */ 119 switch (group_idx) { 120 case 1: 121 gsl.gsl0_en = 1; 122 dc->res_pool->gsl_groups.gsl_0 = 1; 123 break; 124 case 2: 125 gsl.gsl1_en = 1; 126 dc->res_pool->gsl_groups.gsl_1 = 1; 127 break; 128 case 3: 129 gsl.gsl2_en = 1; 130 dc->res_pool->gsl_groups.gsl_2 = 1; 131 break; 132 default: 133 BREAK_TO_DEBUGGER(); 134 return; // invalid case 135 } 136 gsl.gsl_master_en = 1; 137 } else { 138 group_idx = pipe_ctx->stream_res.gsl_group; 139 if (group_idx == 0) 140 return; // if not in use, just return 141 142 pipe_ctx->stream_res.gsl_group = 0; 143 144 /* unset gsl group reg field and mark resource free */ 145 switch (group_idx) { 146 case 1: 147 gsl.gsl0_en = 0; 148 dc->res_pool->gsl_groups.gsl_0 = 0; 149 break; 150 case 2: 151 gsl.gsl1_en = 0; 152 dc->res_pool->gsl_groups.gsl_1 = 0; 153 break; 154 case 3: 155 gsl.gsl2_en = 0; 156 dc->res_pool->gsl_groups.gsl_2 = 0; 157 break; 158 default: 159 BREAK_TO_DEBUGGER(); 160 return; 161 } 162 gsl.gsl_master_en = 0; 163 } 164 165 /* at this point we want to program whether it's to enable or disable */ 166 if (pipe_ctx->stream_res.tg->funcs->set_gsl != NULL && 167 pipe_ctx->stream_res.tg->funcs->set_gsl_source_select != NULL) { 168 pipe_ctx->stream_res.tg->funcs->set_gsl( 169 pipe_ctx->stream_res.tg, 170 &gsl); 171 172 pipe_ctx->stream_res.tg->funcs->set_gsl_source_select( 173 pipe_ctx->stream_res.tg, group_idx, enable ? 4 : 0); 174 } else 175 BREAK_TO_DEBUGGER(); 176 } 177 178 void dcn20_set_flip_control_gsl( 179 struct pipe_ctx *pipe_ctx, 180 bool flip_immediate) 181 { 182 if (pipe_ctx && pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_control_surface_gsl) 183 pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_control_surface_gsl( 184 pipe_ctx->plane_res.hubp, flip_immediate); 185 186 } 187 188 void dcn20_enable_power_gating_plane( 189 struct dce_hwseq *hws, 190 bool enable) 191 { 192 bool force_on = true; /* disable power gating */ 193 uint32_t org_ip_request_cntl = 0; 194 195 if (enable) 196 force_on = false; 197 198 REG_GET(DC_IP_REQUEST_CNTL, IP_REQUEST_EN, &org_ip_request_cntl); 199 if (org_ip_request_cntl == 0) 200 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 1); 201 202 /* DCHUBP0/1/2/3/4/5 */ 203 REG_UPDATE(DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, force_on); 204 REG_UPDATE(DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, force_on); 205 REG_UPDATE(DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, force_on); 206 REG_UPDATE(DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, force_on); 207 if (REG(DOMAIN8_PG_CONFIG)) 208 REG_UPDATE(DOMAIN8_PG_CONFIG, DOMAIN8_POWER_FORCEON, force_on); 209 if (REG(DOMAIN10_PG_CONFIG)) 210 REG_UPDATE(DOMAIN10_PG_CONFIG, DOMAIN8_POWER_FORCEON, force_on); 211 212 /* DPP0/1/2/3/4/5 */ 213 REG_UPDATE(DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, force_on); 214 REG_UPDATE(DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, force_on); 215 REG_UPDATE(DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, force_on); 216 REG_UPDATE(DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, force_on); 217 if (REG(DOMAIN9_PG_CONFIG)) 218 REG_UPDATE(DOMAIN9_PG_CONFIG, DOMAIN9_POWER_FORCEON, force_on); 219 if (REG(DOMAIN11_PG_CONFIG)) 220 REG_UPDATE(DOMAIN11_PG_CONFIG, DOMAIN9_POWER_FORCEON, force_on); 221 222 /* DCS0/1/2/3/4/5 */ 223 REG_UPDATE(DOMAIN16_PG_CONFIG, DOMAIN16_POWER_FORCEON, force_on); 224 REG_UPDATE(DOMAIN17_PG_CONFIG, DOMAIN17_POWER_FORCEON, force_on); 225 REG_UPDATE(DOMAIN18_PG_CONFIG, DOMAIN18_POWER_FORCEON, force_on); 226 if (REG(DOMAIN19_PG_CONFIG)) 227 REG_UPDATE(DOMAIN19_PG_CONFIG, DOMAIN19_POWER_FORCEON, force_on); 228 if (REG(DOMAIN20_PG_CONFIG)) 229 REG_UPDATE(DOMAIN20_PG_CONFIG, DOMAIN20_POWER_FORCEON, force_on); 230 if (REG(DOMAIN21_PG_CONFIG)) 231 REG_UPDATE(DOMAIN21_PG_CONFIG, DOMAIN21_POWER_FORCEON, force_on); 232 233 if (org_ip_request_cntl == 0) 234 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 0); 235 236 } 237 238 void dcn20_dccg_init(struct dce_hwseq *hws) 239 { 240 /* 241 * set MICROSECOND_TIME_BASE_DIV 242 * 100Mhz refclk -> 0x120264 243 * 27Mhz refclk -> 0x12021b 244 * 48Mhz refclk -> 0x120230 245 * 246 */ 247 REG_WRITE(MICROSECOND_TIME_BASE_DIV, 0x120264); 248 249 /* 250 * set MILLISECOND_TIME_BASE_DIV 251 * 100Mhz refclk -> 0x1186a0 252 * 27Mhz refclk -> 0x106978 253 * 48Mhz refclk -> 0x10bb80 254 * 255 */ 256 REG_WRITE(MILLISECOND_TIME_BASE_DIV, 0x1186a0); 257 258 /* This value is dependent on the hardware pipeline delay so set once per SOC */ 259 REG_WRITE(DISPCLK_FREQ_CHANGE_CNTL, 0xe01003c); 260 } 261 262 void dcn20_disable_vga( 263 struct dce_hwseq *hws) 264 { 265 REG_WRITE(D1VGA_CONTROL, 0); 266 REG_WRITE(D2VGA_CONTROL, 0); 267 REG_WRITE(D3VGA_CONTROL, 0); 268 REG_WRITE(D4VGA_CONTROL, 0); 269 REG_WRITE(D5VGA_CONTROL, 0); 270 REG_WRITE(D6VGA_CONTROL, 0); 271 } 272 273 void dcn20_program_triple_buffer( 274 const struct dc *dc, 275 struct pipe_ctx *pipe_ctx, 276 bool enable_triple_buffer) 277 { 278 if (pipe_ctx->plane_res.hubp && pipe_ctx->plane_res.hubp->funcs) { 279 pipe_ctx->plane_res.hubp->funcs->hubp_enable_tripleBuffer( 280 pipe_ctx->plane_res.hubp, 281 enable_triple_buffer); 282 } 283 } 284 285 /* Blank pixel data during initialization */ 286 void dcn20_init_blank( 287 struct dc *dc, 288 struct timing_generator *tg) 289 { 290 struct dce_hwseq *hws = dc->hwseq; 291 enum dc_color_space color_space; 292 struct tg_color black_color = {0}; 293 struct output_pixel_processor *opp = NULL; 294 struct output_pixel_processor *bottom_opp = NULL; 295 uint32_t num_opps, opp_id_src0, opp_id_src1; 296 uint32_t otg_active_width, otg_active_height; 297 298 /* program opp dpg blank color */ 299 color_space = COLOR_SPACE_SRGB; 300 color_space_to_black_color(dc, color_space, &black_color); 301 302 /* get the OTG active size */ 303 tg->funcs->get_otg_active_size(tg, 304 &otg_active_width, 305 &otg_active_height); 306 307 /* get the OPTC source */ 308 tg->funcs->get_optc_source(tg, &num_opps, &opp_id_src0, &opp_id_src1); 309 310 if (opp_id_src0 >= dc->res_pool->res_cap->num_opp) { 311 ASSERT(false); 312 return; 313 } 314 opp = dc->res_pool->opps[opp_id_src0]; 315 316 /* don't override the blank pattern if already enabled with the correct one. */ 317 if (opp->funcs->dpg_is_blanked && opp->funcs->dpg_is_blanked(opp)) 318 return; 319 320 if (num_opps == 2) { 321 otg_active_width = otg_active_width / 2; 322 323 if (opp_id_src1 >= dc->res_pool->res_cap->num_opp) { 324 ASSERT(false); 325 return; 326 } 327 bottom_opp = dc->res_pool->opps[opp_id_src1]; 328 } 329 330 opp->funcs->opp_set_disp_pattern_generator( 331 opp, 332 CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR, 333 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 334 COLOR_DEPTH_UNDEFINED, 335 &black_color, 336 otg_active_width, 337 otg_active_height, 338 0); 339 340 if (num_opps == 2) { 341 bottom_opp->funcs->opp_set_disp_pattern_generator( 342 bottom_opp, 343 CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR, 344 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 345 COLOR_DEPTH_UNDEFINED, 346 &black_color, 347 otg_active_width, 348 otg_active_height, 349 0); 350 } 351 352 hws->funcs.wait_for_blank_complete(opp); 353 } 354 355 void dcn20_dsc_pg_control( 356 struct dce_hwseq *hws, 357 unsigned int dsc_inst, 358 bool power_on) 359 { 360 uint32_t power_gate = power_on ? 0 : 1; 361 uint32_t pwr_status = power_on ? 0 : 2; 362 uint32_t org_ip_request_cntl = 0; 363 364 if (hws->ctx->dc->debug.disable_dsc_power_gate) 365 return; 366 367 if (REG(DOMAIN16_PG_CONFIG) == 0) 368 return; 369 370 REG_GET(DC_IP_REQUEST_CNTL, IP_REQUEST_EN, &org_ip_request_cntl); 371 if (org_ip_request_cntl == 0) 372 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 1); 373 374 switch (dsc_inst) { 375 case 0: /* DSC0 */ 376 REG_UPDATE(DOMAIN16_PG_CONFIG, 377 DOMAIN16_POWER_GATE, power_gate); 378 379 REG_WAIT(DOMAIN16_PG_STATUS, 380 DOMAIN16_PGFSM_PWR_STATUS, pwr_status, 381 1, 1000); 382 break; 383 case 1: /* DSC1 */ 384 REG_UPDATE(DOMAIN17_PG_CONFIG, 385 DOMAIN17_POWER_GATE, power_gate); 386 387 REG_WAIT(DOMAIN17_PG_STATUS, 388 DOMAIN17_PGFSM_PWR_STATUS, pwr_status, 389 1, 1000); 390 break; 391 case 2: /* DSC2 */ 392 REG_UPDATE(DOMAIN18_PG_CONFIG, 393 DOMAIN18_POWER_GATE, power_gate); 394 395 REG_WAIT(DOMAIN18_PG_STATUS, 396 DOMAIN18_PGFSM_PWR_STATUS, pwr_status, 397 1, 1000); 398 break; 399 case 3: /* DSC3 */ 400 REG_UPDATE(DOMAIN19_PG_CONFIG, 401 DOMAIN19_POWER_GATE, power_gate); 402 403 REG_WAIT(DOMAIN19_PG_STATUS, 404 DOMAIN19_PGFSM_PWR_STATUS, pwr_status, 405 1, 1000); 406 break; 407 case 4: /* DSC4 */ 408 REG_UPDATE(DOMAIN20_PG_CONFIG, 409 DOMAIN20_POWER_GATE, power_gate); 410 411 REG_WAIT(DOMAIN20_PG_STATUS, 412 DOMAIN20_PGFSM_PWR_STATUS, pwr_status, 413 1, 1000); 414 break; 415 case 5: /* DSC5 */ 416 REG_UPDATE(DOMAIN21_PG_CONFIG, 417 DOMAIN21_POWER_GATE, power_gate); 418 419 REG_WAIT(DOMAIN21_PG_STATUS, 420 DOMAIN21_PGFSM_PWR_STATUS, pwr_status, 421 1, 1000); 422 break; 423 default: 424 BREAK_TO_DEBUGGER(); 425 break; 426 } 427 428 if (org_ip_request_cntl == 0) 429 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 0); 430 } 431 432 void dcn20_dpp_pg_control( 433 struct dce_hwseq *hws, 434 unsigned int dpp_inst, 435 bool power_on) 436 { 437 uint32_t power_gate = power_on ? 0 : 1; 438 uint32_t pwr_status = power_on ? 0 : 2; 439 440 if (hws->ctx->dc->debug.disable_dpp_power_gate) 441 return; 442 if (REG(DOMAIN1_PG_CONFIG) == 0) 443 return; 444 445 switch (dpp_inst) { 446 case 0: /* DPP0 */ 447 REG_UPDATE(DOMAIN1_PG_CONFIG, 448 DOMAIN1_POWER_GATE, power_gate); 449 450 REG_WAIT(DOMAIN1_PG_STATUS, 451 DOMAIN1_PGFSM_PWR_STATUS, pwr_status, 452 1, 1000); 453 break; 454 case 1: /* DPP1 */ 455 REG_UPDATE(DOMAIN3_PG_CONFIG, 456 DOMAIN3_POWER_GATE, power_gate); 457 458 REG_WAIT(DOMAIN3_PG_STATUS, 459 DOMAIN3_PGFSM_PWR_STATUS, pwr_status, 460 1, 1000); 461 break; 462 case 2: /* DPP2 */ 463 REG_UPDATE(DOMAIN5_PG_CONFIG, 464 DOMAIN5_POWER_GATE, power_gate); 465 466 REG_WAIT(DOMAIN5_PG_STATUS, 467 DOMAIN5_PGFSM_PWR_STATUS, pwr_status, 468 1, 1000); 469 break; 470 case 3: /* DPP3 */ 471 REG_UPDATE(DOMAIN7_PG_CONFIG, 472 DOMAIN7_POWER_GATE, power_gate); 473 474 REG_WAIT(DOMAIN7_PG_STATUS, 475 DOMAIN7_PGFSM_PWR_STATUS, pwr_status, 476 1, 1000); 477 break; 478 case 4: /* DPP4 */ 479 REG_UPDATE(DOMAIN9_PG_CONFIG, 480 DOMAIN9_POWER_GATE, power_gate); 481 482 REG_WAIT(DOMAIN9_PG_STATUS, 483 DOMAIN9_PGFSM_PWR_STATUS, pwr_status, 484 1, 1000); 485 break; 486 case 5: /* DPP5 */ 487 /* 488 * Do not power gate DPP5, should be left at HW default, power on permanently. 489 * PG on Pipe5 is De-featured, attempting to put it to PG state may result in hard 490 * reset. 491 * REG_UPDATE(DOMAIN11_PG_CONFIG, 492 * DOMAIN11_POWER_GATE, power_gate); 493 * 494 * REG_WAIT(DOMAIN11_PG_STATUS, 495 * DOMAIN11_PGFSM_PWR_STATUS, pwr_status, 496 * 1, 1000); 497 */ 498 break; 499 default: 500 BREAK_TO_DEBUGGER(); 501 break; 502 } 503 } 504 505 506 void dcn20_hubp_pg_control( 507 struct dce_hwseq *hws, 508 unsigned int hubp_inst, 509 bool power_on) 510 { 511 uint32_t power_gate = power_on ? 0 : 1; 512 uint32_t pwr_status = power_on ? 0 : 2; 513 514 if (hws->ctx->dc->debug.disable_hubp_power_gate) 515 return; 516 if (REG(DOMAIN0_PG_CONFIG) == 0) 517 return; 518 519 switch (hubp_inst) { 520 case 0: /* DCHUBP0 */ 521 REG_UPDATE(DOMAIN0_PG_CONFIG, 522 DOMAIN0_POWER_GATE, power_gate); 523 524 REG_WAIT(DOMAIN0_PG_STATUS, 525 DOMAIN0_PGFSM_PWR_STATUS, pwr_status, 526 1, 1000); 527 break; 528 case 1: /* DCHUBP1 */ 529 REG_UPDATE(DOMAIN2_PG_CONFIG, 530 DOMAIN2_POWER_GATE, power_gate); 531 532 REG_WAIT(DOMAIN2_PG_STATUS, 533 DOMAIN2_PGFSM_PWR_STATUS, pwr_status, 534 1, 1000); 535 break; 536 case 2: /* DCHUBP2 */ 537 REG_UPDATE(DOMAIN4_PG_CONFIG, 538 DOMAIN4_POWER_GATE, power_gate); 539 540 REG_WAIT(DOMAIN4_PG_STATUS, 541 DOMAIN4_PGFSM_PWR_STATUS, pwr_status, 542 1, 1000); 543 break; 544 case 3: /* DCHUBP3 */ 545 REG_UPDATE(DOMAIN6_PG_CONFIG, 546 DOMAIN6_POWER_GATE, power_gate); 547 548 REG_WAIT(DOMAIN6_PG_STATUS, 549 DOMAIN6_PGFSM_PWR_STATUS, pwr_status, 550 1, 1000); 551 break; 552 case 4: /* DCHUBP4 */ 553 REG_UPDATE(DOMAIN8_PG_CONFIG, 554 DOMAIN8_POWER_GATE, power_gate); 555 556 REG_WAIT(DOMAIN8_PG_STATUS, 557 DOMAIN8_PGFSM_PWR_STATUS, pwr_status, 558 1, 1000); 559 break; 560 case 5: /* DCHUBP5 */ 561 /* 562 * Do not power gate DCHUB5, should be left at HW default, power on permanently. 563 * PG on Pipe5 is De-featured, attempting to put it to PG state may result in hard 564 * reset. 565 * REG_UPDATE(DOMAIN10_PG_CONFIG, 566 * DOMAIN10_POWER_GATE, power_gate); 567 * 568 * REG_WAIT(DOMAIN10_PG_STATUS, 569 * DOMAIN10_PGFSM_PWR_STATUS, pwr_status, 570 * 1, 1000); 571 */ 572 break; 573 default: 574 BREAK_TO_DEBUGGER(); 575 break; 576 } 577 } 578 579 580 /* disable HW used by plane. 581 * note: cannot disable until disconnect is complete 582 */ 583 void dcn20_plane_atomic_disable(struct dc *dc, struct pipe_ctx *pipe_ctx) 584 { 585 struct dce_hwseq *hws = dc->hwseq; 586 struct hubp *hubp = pipe_ctx->plane_res.hubp; 587 struct dpp *dpp = pipe_ctx->plane_res.dpp; 588 589 dc->hwss.wait_for_mpcc_disconnect(dc, dc->res_pool, pipe_ctx); 590 591 /* In flip immediate with pipe splitting case GSL is used for 592 * synchronization so we must disable it when the plane is disabled. 593 */ 594 if (pipe_ctx->stream_res.gsl_group != 0) 595 dcn20_setup_gsl_group_as_lock(dc, pipe_ctx, false); 596 597 if (hubp->funcs->hubp_update_mall_sel) 598 hubp->funcs->hubp_update_mall_sel(hubp, 0, false); 599 600 dc->hwss.set_flip_control_gsl(pipe_ctx, false); 601 602 hubp->funcs->hubp_clk_cntl(hubp, false); 603 604 dpp->funcs->dpp_dppclk_control(dpp, false, false); 605 606 hubp->power_gated = true; 607 608 hws->funcs.plane_atomic_power_down(dc, 609 pipe_ctx->plane_res.dpp, 610 pipe_ctx->plane_res.hubp); 611 612 pipe_ctx->stream = NULL; 613 memset(&pipe_ctx->stream_res, 0, sizeof(pipe_ctx->stream_res)); 614 memset(&pipe_ctx->plane_res, 0, sizeof(pipe_ctx->plane_res)); 615 pipe_ctx->top_pipe = NULL; 616 pipe_ctx->bottom_pipe = NULL; 617 pipe_ctx->plane_state = NULL; 618 } 619 620 621 void dcn20_disable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx) 622 { 623 bool is_phantom = pipe_ctx->plane_state && pipe_ctx->plane_state->is_phantom; 624 struct timing_generator *tg = is_phantom ? pipe_ctx->stream_res.tg : NULL; 625 626 DC_LOGGER_INIT(dc->ctx->logger); 627 628 if (!pipe_ctx->plane_res.hubp || pipe_ctx->plane_res.hubp->power_gated) 629 return; 630 631 dcn20_plane_atomic_disable(dc, pipe_ctx); 632 633 /* Turn back off the phantom OTG after the phantom plane is fully disabled 634 */ 635 if (is_phantom) 636 if (tg && tg->funcs->disable_phantom_crtc) 637 tg->funcs->disable_phantom_crtc(tg); 638 639 DC_LOG_DC("Power down front end %d\n", 640 pipe_ctx->pipe_idx); 641 } 642 643 void dcn20_disable_pixel_data(struct dc *dc, struct pipe_ctx *pipe_ctx, bool blank) 644 { 645 dcn20_blank_pixel_data(dc, pipe_ctx, blank); 646 } 647 648 static int calc_mpc_flow_ctrl_cnt(const struct dc_stream_state *stream, 649 int opp_cnt) 650 { 651 bool hblank_halved = optc2_is_two_pixels_per_containter(&stream->timing); 652 int flow_ctrl_cnt; 653 654 if (opp_cnt >= 2) 655 hblank_halved = true; 656 657 flow_ctrl_cnt = stream->timing.h_total - stream->timing.h_addressable - 658 stream->timing.h_border_left - 659 stream->timing.h_border_right; 660 661 if (hblank_halved) 662 flow_ctrl_cnt /= 2; 663 664 /* ODM combine 4:1 case */ 665 if (opp_cnt == 4) 666 flow_ctrl_cnt /= 2; 667 668 return flow_ctrl_cnt; 669 } 670 671 enum dc_status dcn20_enable_stream_timing( 672 struct pipe_ctx *pipe_ctx, 673 struct dc_state *context, 674 struct dc *dc) 675 { 676 struct dce_hwseq *hws = dc->hwseq; 677 struct dc_stream_state *stream = pipe_ctx->stream; 678 struct drr_params params = {0}; 679 unsigned int event_triggers = 0; 680 struct pipe_ctx *odm_pipe; 681 int opp_cnt = 1; 682 int opp_inst[MAX_PIPES] = { pipe_ctx->stream_res.opp->inst }; 683 bool interlace = stream->timing.flags.INTERLACE; 684 int i; 685 struct mpc_dwb_flow_control flow_control; 686 struct mpc *mpc = dc->res_pool->mpc; 687 bool rate_control_2x_pclk = (interlace || optc2_is_two_pixels_per_containter(&stream->timing)); 688 unsigned int k1_div = PIXEL_RATE_DIV_NA; 689 unsigned int k2_div = PIXEL_RATE_DIV_NA; 690 691 if (hws->funcs.calculate_dccg_k1_k2_values && dc->res_pool->dccg->funcs->set_pixel_rate_div) { 692 hws->funcs.calculate_dccg_k1_k2_values(pipe_ctx, &k1_div, &k2_div); 693 694 dc->res_pool->dccg->funcs->set_pixel_rate_div( 695 dc->res_pool->dccg, 696 pipe_ctx->stream_res.tg->inst, 697 k1_div, k2_div); 698 } 699 /* by upper caller loop, pipe0 is parent pipe and be called first. 700 * back end is set up by for pipe0. Other children pipe share back end 701 * with pipe 0. No program is needed. 702 */ 703 if (pipe_ctx->top_pipe != NULL) 704 return DC_OK; 705 706 /* TODO check if timing_changed, disable stream if timing changed */ 707 708 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 709 opp_inst[opp_cnt] = odm_pipe->stream_res.opp->inst; 710 opp_cnt++; 711 } 712 713 if (opp_cnt > 1) 714 pipe_ctx->stream_res.tg->funcs->set_odm_combine( 715 pipe_ctx->stream_res.tg, 716 opp_inst, opp_cnt, 717 &pipe_ctx->stream->timing); 718 719 /* HW program guide assume display already disable 720 * by unplug sequence. OTG assume stop. 721 */ 722 pipe_ctx->stream_res.tg->funcs->enable_optc_clock(pipe_ctx->stream_res.tg, true); 723 724 if (false == pipe_ctx->clock_source->funcs->program_pix_clk( 725 pipe_ctx->clock_source, 726 &pipe_ctx->stream_res.pix_clk_params, 727 dc->link_srv->dp_get_encoding_format(&pipe_ctx->link_config.dp_link_settings), 728 &pipe_ctx->pll_settings)) { 729 BREAK_TO_DEBUGGER(); 730 return DC_ERROR_UNEXPECTED; 731 } 732 733 if (dc_is_hdmi_tmds_signal(stream->signal)) { 734 stream->link->phy_state.symclk_ref_cnts.otg = 1; 735 if (stream->link->phy_state.symclk_state == SYMCLK_OFF_TX_OFF) 736 stream->link->phy_state.symclk_state = SYMCLK_ON_TX_OFF; 737 else 738 stream->link->phy_state.symclk_state = SYMCLK_ON_TX_ON; 739 } 740 741 if (dc->hwseq->funcs.PLAT_58856_wa && (!dc_is_dp_signal(stream->signal))) 742 dc->hwseq->funcs.PLAT_58856_wa(context, pipe_ctx); 743 744 pipe_ctx->stream_res.tg->funcs->program_timing( 745 pipe_ctx->stream_res.tg, 746 &stream->timing, 747 pipe_ctx->pipe_dlg_param.vready_offset, 748 pipe_ctx->pipe_dlg_param.vstartup_start, 749 pipe_ctx->pipe_dlg_param.vupdate_offset, 750 pipe_ctx->pipe_dlg_param.vupdate_width, 751 pipe_ctx->stream->signal, 752 true); 753 754 rate_control_2x_pclk = rate_control_2x_pclk || opp_cnt > 1; 755 flow_control.flow_ctrl_mode = 0; 756 flow_control.flow_ctrl_cnt0 = 0x80; 757 flow_control.flow_ctrl_cnt1 = calc_mpc_flow_ctrl_cnt(stream, opp_cnt); 758 if (mpc->funcs->set_out_rate_control) { 759 for (i = 0; i < opp_cnt; ++i) { 760 mpc->funcs->set_out_rate_control( 761 mpc, opp_inst[i], 762 true, 763 rate_control_2x_pclk, 764 &flow_control); 765 } 766 } 767 768 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) 769 odm_pipe->stream_res.opp->funcs->opp_pipe_clock_control( 770 odm_pipe->stream_res.opp, 771 true); 772 773 pipe_ctx->stream_res.opp->funcs->opp_pipe_clock_control( 774 pipe_ctx->stream_res.opp, 775 true); 776 777 hws->funcs.blank_pixel_data(dc, pipe_ctx, true); 778 779 /* VTG is within DCHUB command block. DCFCLK is always on */ 780 if (false == pipe_ctx->stream_res.tg->funcs->enable_crtc(pipe_ctx->stream_res.tg)) { 781 BREAK_TO_DEBUGGER(); 782 return DC_ERROR_UNEXPECTED; 783 } 784 785 hws->funcs.wait_for_blank_complete(pipe_ctx->stream_res.opp); 786 787 params.vertical_total_min = stream->adjust.v_total_min; 788 params.vertical_total_max = stream->adjust.v_total_max; 789 params.vertical_total_mid = stream->adjust.v_total_mid; 790 params.vertical_total_mid_frame_num = stream->adjust.v_total_mid_frame_num; 791 if (pipe_ctx->stream_res.tg->funcs->set_drr) 792 pipe_ctx->stream_res.tg->funcs->set_drr( 793 pipe_ctx->stream_res.tg, ¶ms); 794 795 // DRR should set trigger event to monitor surface update event 796 if (stream->adjust.v_total_min != 0 && stream->adjust.v_total_max != 0) 797 event_triggers = 0x80; 798 /* Event triggers and num frames initialized for DRR, but can be 799 * later updated for PSR use. Note DRR trigger events are generated 800 * regardless of whether num frames met. 801 */ 802 if (pipe_ctx->stream_res.tg->funcs->set_static_screen_control) 803 pipe_ctx->stream_res.tg->funcs->set_static_screen_control( 804 pipe_ctx->stream_res.tg, event_triggers, 2); 805 806 /* TODO program crtc source select for non-virtual signal*/ 807 /* TODO program FMT */ 808 /* TODO setup link_enc */ 809 /* TODO set stream attributes */ 810 /* TODO program audio */ 811 /* TODO enable stream if timing changed */ 812 /* TODO unblank stream if DP */ 813 814 if (pipe_ctx->stream && pipe_ctx->stream->mall_stream_config.type == SUBVP_PHANTOM) { 815 if (pipe_ctx->stream_res.tg && pipe_ctx->stream_res.tg->funcs->phantom_crtc_post_enable) 816 pipe_ctx->stream_res.tg->funcs->phantom_crtc_post_enable(pipe_ctx->stream_res.tg); 817 } 818 return DC_OK; 819 } 820 821 void dcn20_program_output_csc(struct dc *dc, 822 struct pipe_ctx *pipe_ctx, 823 enum dc_color_space colorspace, 824 uint16_t *matrix, 825 int opp_id) 826 { 827 struct mpc *mpc = dc->res_pool->mpc; 828 enum mpc_output_csc_mode ocsc_mode = MPC_OUTPUT_CSC_COEF_A; 829 int mpcc_id = pipe_ctx->plane_res.hubp->inst; 830 831 if (mpc->funcs->power_on_mpc_mem_pwr) 832 mpc->funcs->power_on_mpc_mem_pwr(mpc, mpcc_id, true); 833 834 if (pipe_ctx->stream->csc_color_matrix.enable_adjustment == true) { 835 if (mpc->funcs->set_output_csc != NULL) 836 mpc->funcs->set_output_csc(mpc, 837 opp_id, 838 matrix, 839 ocsc_mode); 840 } else { 841 if (mpc->funcs->set_ocsc_default != NULL) 842 mpc->funcs->set_ocsc_default(mpc, 843 opp_id, 844 colorspace, 845 ocsc_mode); 846 } 847 } 848 849 bool dcn20_set_output_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx, 850 const struct dc_stream_state *stream) 851 { 852 int mpcc_id = pipe_ctx->plane_res.hubp->inst; 853 struct mpc *mpc = pipe_ctx->stream_res.opp->ctx->dc->res_pool->mpc; 854 struct pwl_params *params = NULL; 855 /* 856 * program OGAM only for the top pipe 857 * if there is a pipe split then fix diagnostic is required: 858 * how to pass OGAM parameter for stream. 859 * if programming for all pipes is required then remove condition 860 * pipe_ctx->top_pipe == NULL ,but then fix the diagnostic. 861 */ 862 if (mpc->funcs->power_on_mpc_mem_pwr) 863 mpc->funcs->power_on_mpc_mem_pwr(mpc, mpcc_id, true); 864 if (pipe_ctx->top_pipe == NULL 865 && mpc->funcs->set_output_gamma && stream->out_transfer_func) { 866 if (stream->out_transfer_func->type == TF_TYPE_HWPWL) 867 params = &stream->out_transfer_func->pwl; 868 else if (pipe_ctx->stream->out_transfer_func->type == 869 TF_TYPE_DISTRIBUTED_POINTS && 870 cm_helper_translate_curve_to_hw_format(dc->ctx, 871 stream->out_transfer_func, 872 &mpc->blender_params, false)) 873 params = &mpc->blender_params; 874 /* 875 * there is no ROM 876 */ 877 if (stream->out_transfer_func->type == TF_TYPE_PREDEFINED) 878 BREAK_TO_DEBUGGER(); 879 } 880 /* 881 * if above if is not executed then 'params' equal to 0 and set in bypass 882 */ 883 mpc->funcs->set_output_gamma(mpc, mpcc_id, params); 884 885 return true; 886 } 887 888 bool dcn20_set_blend_lut( 889 struct pipe_ctx *pipe_ctx, const struct dc_plane_state *plane_state) 890 { 891 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 892 bool result = true; 893 struct pwl_params *blend_lut = NULL; 894 895 if (plane_state->blend_tf) { 896 if (plane_state->blend_tf->type == TF_TYPE_HWPWL) 897 blend_lut = &plane_state->blend_tf->pwl; 898 else if (plane_state->blend_tf->type == TF_TYPE_DISTRIBUTED_POINTS) { 899 cm_helper_translate_curve_to_hw_format(plane_state->ctx, 900 plane_state->blend_tf, 901 &dpp_base->regamma_params, false); 902 blend_lut = &dpp_base->regamma_params; 903 } 904 } 905 result = dpp_base->funcs->dpp_program_blnd_lut(dpp_base, blend_lut); 906 907 return result; 908 } 909 910 bool dcn20_set_shaper_3dlut( 911 struct pipe_ctx *pipe_ctx, const struct dc_plane_state *plane_state) 912 { 913 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 914 bool result = true; 915 struct pwl_params *shaper_lut = NULL; 916 917 if (plane_state->in_shaper_func) { 918 if (plane_state->in_shaper_func->type == TF_TYPE_HWPWL) 919 shaper_lut = &plane_state->in_shaper_func->pwl; 920 else if (plane_state->in_shaper_func->type == TF_TYPE_DISTRIBUTED_POINTS) { 921 cm_helper_translate_curve_to_hw_format(plane_state->ctx, 922 plane_state->in_shaper_func, 923 &dpp_base->shaper_params, true); 924 shaper_lut = &dpp_base->shaper_params; 925 } 926 } 927 928 result = dpp_base->funcs->dpp_program_shaper_lut(dpp_base, shaper_lut); 929 if (plane_state->lut3d_func && 930 plane_state->lut3d_func->state.bits.initialized == 1) 931 result = dpp_base->funcs->dpp_program_3dlut(dpp_base, 932 &plane_state->lut3d_func->lut_3d); 933 else 934 result = dpp_base->funcs->dpp_program_3dlut(dpp_base, NULL); 935 936 return result; 937 } 938 939 bool dcn20_set_input_transfer_func(struct dc *dc, 940 struct pipe_ctx *pipe_ctx, 941 const struct dc_plane_state *plane_state) 942 { 943 struct dce_hwseq *hws = dc->hwseq; 944 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 945 const struct dc_transfer_func *tf = NULL; 946 bool result = true; 947 bool use_degamma_ram = false; 948 949 if (dpp_base == NULL || plane_state == NULL) 950 return false; 951 952 hws->funcs.set_shaper_3dlut(pipe_ctx, plane_state); 953 hws->funcs.set_blend_lut(pipe_ctx, plane_state); 954 955 if (plane_state->in_transfer_func) 956 tf = plane_state->in_transfer_func; 957 958 959 if (tf == NULL) { 960 dpp_base->funcs->dpp_set_degamma(dpp_base, 961 IPP_DEGAMMA_MODE_BYPASS); 962 return true; 963 } 964 965 if (tf->type == TF_TYPE_HWPWL || tf->type == TF_TYPE_DISTRIBUTED_POINTS) 966 use_degamma_ram = true; 967 968 if (use_degamma_ram == true) { 969 if (tf->type == TF_TYPE_HWPWL) 970 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, 971 &tf->pwl); 972 else if (tf->type == TF_TYPE_DISTRIBUTED_POINTS) { 973 cm_helper_translate_curve_to_degamma_hw_format(tf, 974 &dpp_base->degamma_params); 975 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, 976 &dpp_base->degamma_params); 977 } 978 return true; 979 } 980 /* handle here the optimized cases when de-gamma ROM could be used. 981 * 982 */ 983 if (tf->type == TF_TYPE_PREDEFINED) { 984 switch (tf->tf) { 985 case TRANSFER_FUNCTION_SRGB: 986 dpp_base->funcs->dpp_set_degamma(dpp_base, 987 IPP_DEGAMMA_MODE_HW_sRGB); 988 break; 989 case TRANSFER_FUNCTION_BT709: 990 dpp_base->funcs->dpp_set_degamma(dpp_base, 991 IPP_DEGAMMA_MODE_HW_xvYCC); 992 break; 993 case TRANSFER_FUNCTION_LINEAR: 994 dpp_base->funcs->dpp_set_degamma(dpp_base, 995 IPP_DEGAMMA_MODE_BYPASS); 996 break; 997 case TRANSFER_FUNCTION_PQ: 998 dpp_base->funcs->dpp_set_degamma(dpp_base, IPP_DEGAMMA_MODE_USER_PWL); 999 cm_helper_translate_curve_to_degamma_hw_format(tf, &dpp_base->degamma_params); 1000 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, &dpp_base->degamma_params); 1001 result = true; 1002 break; 1003 default: 1004 result = false; 1005 break; 1006 } 1007 } else if (tf->type == TF_TYPE_BYPASS) 1008 dpp_base->funcs->dpp_set_degamma(dpp_base, 1009 IPP_DEGAMMA_MODE_BYPASS); 1010 else { 1011 /* 1012 * if we are here, we did not handle correctly. 1013 * fix is required for this use case 1014 */ 1015 BREAK_TO_DEBUGGER(); 1016 dpp_base->funcs->dpp_set_degamma(dpp_base, 1017 IPP_DEGAMMA_MODE_BYPASS); 1018 } 1019 1020 return result; 1021 } 1022 1023 void dcn20_update_odm(struct dc *dc, struct dc_state *context, struct pipe_ctx *pipe_ctx) 1024 { 1025 struct pipe_ctx *odm_pipe; 1026 int opp_cnt = 1; 1027 int opp_inst[MAX_PIPES] = { pipe_ctx->stream_res.opp->inst }; 1028 1029 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 1030 opp_inst[opp_cnt] = odm_pipe->stream_res.opp->inst; 1031 opp_cnt++; 1032 } 1033 1034 if (opp_cnt > 1) 1035 pipe_ctx->stream_res.tg->funcs->set_odm_combine( 1036 pipe_ctx->stream_res.tg, 1037 opp_inst, opp_cnt, 1038 &pipe_ctx->stream->timing); 1039 else 1040 pipe_ctx->stream_res.tg->funcs->set_odm_bypass( 1041 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing); 1042 } 1043 1044 void dcn20_blank_pixel_data( 1045 struct dc *dc, 1046 struct pipe_ctx *pipe_ctx, 1047 bool blank) 1048 { 1049 struct tg_color black_color = {0}; 1050 struct stream_resource *stream_res = &pipe_ctx->stream_res; 1051 struct dc_stream_state *stream = pipe_ctx->stream; 1052 enum dc_color_space color_space = stream->output_color_space; 1053 enum controller_dp_test_pattern test_pattern = CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR; 1054 enum controller_dp_color_space test_pattern_color_space = CONTROLLER_DP_COLOR_SPACE_UDEFINED; 1055 struct pipe_ctx *odm_pipe; 1056 int odm_cnt = 1; 1057 int h_active = stream->timing.h_addressable + stream->timing.h_border_left + stream->timing.h_border_right; 1058 int v_active = stream->timing.v_addressable + stream->timing.v_border_bottom + stream->timing.v_border_top; 1059 int odm_slice_width, last_odm_slice_width, offset = 0; 1060 1061 if (stream->link->test_pattern_enabled) 1062 return; 1063 1064 /* get opp dpg blank color */ 1065 color_space_to_black_color(dc, color_space, &black_color); 1066 1067 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) 1068 odm_cnt++; 1069 odm_slice_width = h_active / odm_cnt; 1070 last_odm_slice_width = h_active - odm_slice_width * (odm_cnt - 1); 1071 1072 if (blank) { 1073 dc->hwss.set_abm_immediate_disable(pipe_ctx); 1074 1075 if (dc->debug.visual_confirm != VISUAL_CONFIRM_DISABLE) { 1076 test_pattern = CONTROLLER_DP_TEST_PATTERN_COLORSQUARES; 1077 test_pattern_color_space = CONTROLLER_DP_COLOR_SPACE_RGB; 1078 } 1079 } else { 1080 test_pattern = CONTROLLER_DP_TEST_PATTERN_VIDEOMODE; 1081 } 1082 1083 odm_pipe = pipe_ctx; 1084 1085 while (odm_pipe->next_odm_pipe) { 1086 dc->hwss.set_disp_pattern_generator(dc, 1087 pipe_ctx, 1088 test_pattern, 1089 test_pattern_color_space, 1090 stream->timing.display_color_depth, 1091 &black_color, 1092 odm_slice_width, 1093 v_active, 1094 offset); 1095 offset += odm_slice_width; 1096 odm_pipe = odm_pipe->next_odm_pipe; 1097 } 1098 1099 dc->hwss.set_disp_pattern_generator(dc, 1100 odm_pipe, 1101 test_pattern, 1102 test_pattern_color_space, 1103 stream->timing.display_color_depth, 1104 &black_color, 1105 last_odm_slice_width, 1106 v_active, 1107 offset); 1108 1109 if (!blank && dc->debug.enable_single_display_2to1_odm_policy) { 1110 /* when exiting dynamic ODM need to reinit DPG state for unused pipes */ 1111 struct pipe_ctx *old_odm_pipe = dc->current_state->res_ctx.pipe_ctx[pipe_ctx->pipe_idx].next_odm_pipe; 1112 1113 odm_pipe = pipe_ctx->next_odm_pipe; 1114 1115 while (old_odm_pipe) { 1116 if (!odm_pipe || old_odm_pipe->pipe_idx != odm_pipe->pipe_idx) 1117 dc->hwss.set_disp_pattern_generator(dc, 1118 old_odm_pipe, 1119 CONTROLLER_DP_TEST_PATTERN_VIDEOMODE, 1120 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 1121 COLOR_DEPTH_888, 1122 NULL, 1123 0, 1124 0, 1125 0); 1126 old_odm_pipe = old_odm_pipe->next_odm_pipe; 1127 if (odm_pipe) 1128 odm_pipe = odm_pipe->next_odm_pipe; 1129 } 1130 } 1131 1132 if (!blank) 1133 if (stream_res->abm) { 1134 dc->hwss.set_pipe(pipe_ctx); 1135 stream_res->abm->funcs->set_abm_level(stream_res->abm, stream->abm_level); 1136 } 1137 } 1138 1139 1140 static void dcn20_power_on_plane_resources( 1141 struct dce_hwseq *hws, 1142 struct pipe_ctx *pipe_ctx) 1143 { 1144 DC_LOGGER_INIT(hws->ctx->logger); 1145 1146 if (hws->funcs.dpp_root_clock_control) 1147 hws->funcs.dpp_root_clock_control(hws, pipe_ctx->plane_res.dpp->inst, true); 1148 1149 if (REG(DC_IP_REQUEST_CNTL)) { 1150 REG_SET(DC_IP_REQUEST_CNTL, 0, 1151 IP_REQUEST_EN, 1); 1152 1153 if (hws->funcs.dpp_pg_control) 1154 hws->funcs.dpp_pg_control(hws, pipe_ctx->plane_res.dpp->inst, true); 1155 1156 if (hws->funcs.hubp_pg_control) 1157 hws->funcs.hubp_pg_control(hws, pipe_ctx->plane_res.hubp->inst, true); 1158 1159 REG_SET(DC_IP_REQUEST_CNTL, 0, 1160 IP_REQUEST_EN, 0); 1161 DC_LOG_DEBUG( 1162 "Un-gated front end for pipe %d\n", pipe_ctx->plane_res.hubp->inst); 1163 } 1164 } 1165 1166 static void dcn20_enable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx, 1167 struct dc_state *context) 1168 { 1169 //if (dc->debug.sanity_checks) { 1170 // dcn10_verify_allow_pstate_change_high(dc); 1171 //} 1172 dcn20_power_on_plane_resources(dc->hwseq, pipe_ctx); 1173 1174 /* enable DCFCLK current DCHUB */ 1175 pipe_ctx->plane_res.hubp->funcs->hubp_clk_cntl(pipe_ctx->plane_res.hubp, true); 1176 1177 /* initialize HUBP on power up */ 1178 pipe_ctx->plane_res.hubp->funcs->hubp_init(pipe_ctx->plane_res.hubp); 1179 1180 /* make sure OPP_PIPE_CLOCK_EN = 1 */ 1181 pipe_ctx->stream_res.opp->funcs->opp_pipe_clock_control( 1182 pipe_ctx->stream_res.opp, 1183 true); 1184 1185 /* TODO: enable/disable in dm as per update type. 1186 if (plane_state) { 1187 DC_LOG_DC(dc->ctx->logger, 1188 "Pipe:%d 0x%x: addr hi:0x%x, " 1189 "addr low:0x%x, " 1190 "src: %d, %d, %d," 1191 " %d; dst: %d, %d, %d, %d;\n", 1192 pipe_ctx->pipe_idx, 1193 plane_state, 1194 plane_state->address.grph.addr.high_part, 1195 plane_state->address.grph.addr.low_part, 1196 plane_state->src_rect.x, 1197 plane_state->src_rect.y, 1198 plane_state->src_rect.width, 1199 plane_state->src_rect.height, 1200 plane_state->dst_rect.x, 1201 plane_state->dst_rect.y, 1202 plane_state->dst_rect.width, 1203 plane_state->dst_rect.height); 1204 1205 DC_LOG_DC(dc->ctx->logger, 1206 "Pipe %d: width, height, x, y format:%d\n" 1207 "viewport:%d, %d, %d, %d\n" 1208 "recout: %d, %d, %d, %d\n", 1209 pipe_ctx->pipe_idx, 1210 plane_state->format, 1211 pipe_ctx->plane_res.scl_data.viewport.width, 1212 pipe_ctx->plane_res.scl_data.viewport.height, 1213 pipe_ctx->plane_res.scl_data.viewport.x, 1214 pipe_ctx->plane_res.scl_data.viewport.y, 1215 pipe_ctx->plane_res.scl_data.recout.width, 1216 pipe_ctx->plane_res.scl_data.recout.height, 1217 pipe_ctx->plane_res.scl_data.recout.x, 1218 pipe_ctx->plane_res.scl_data.recout.y); 1219 print_rq_dlg_ttu(dc, pipe_ctx); 1220 } 1221 */ 1222 if (dc->vm_pa_config.valid) { 1223 struct vm_system_aperture_param apt; 1224 1225 apt.sys_default.quad_part = 0; 1226 1227 apt.sys_low.quad_part = dc->vm_pa_config.system_aperture.start_addr; 1228 apt.sys_high.quad_part = dc->vm_pa_config.system_aperture.end_addr; 1229 1230 // Program system aperture settings 1231 pipe_ctx->plane_res.hubp->funcs->hubp_set_vm_system_aperture_settings(pipe_ctx->plane_res.hubp, &apt); 1232 } 1233 1234 if (!pipe_ctx->top_pipe 1235 && pipe_ctx->plane_state 1236 && pipe_ctx->plane_state->flip_int_enabled 1237 && pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_int) 1238 pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_int(pipe_ctx->plane_res.hubp); 1239 1240 // if (dc->debug.sanity_checks) { 1241 // dcn10_verify_allow_pstate_change_high(dc); 1242 // } 1243 } 1244 1245 void dcn20_pipe_control_lock( 1246 struct dc *dc, 1247 struct pipe_ctx *pipe, 1248 bool lock) 1249 { 1250 struct pipe_ctx *temp_pipe; 1251 bool flip_immediate = false; 1252 1253 /* use TG master update lock to lock everything on the TG 1254 * therefore only top pipe need to lock 1255 */ 1256 if (!pipe || pipe->top_pipe) 1257 return; 1258 1259 if (pipe->plane_state != NULL) 1260 flip_immediate = pipe->plane_state->flip_immediate; 1261 1262 if (pipe->stream_res.gsl_group > 0) { 1263 temp_pipe = pipe->bottom_pipe; 1264 while (!flip_immediate && temp_pipe) { 1265 if (temp_pipe->plane_state != NULL) 1266 flip_immediate = temp_pipe->plane_state->flip_immediate; 1267 temp_pipe = temp_pipe->bottom_pipe; 1268 } 1269 } 1270 1271 if (flip_immediate && lock) { 1272 const int TIMEOUT_FOR_FLIP_PENDING = 100000; 1273 int i; 1274 1275 temp_pipe = pipe; 1276 while (temp_pipe) { 1277 if (temp_pipe->plane_state && temp_pipe->plane_state->flip_immediate) { 1278 for (i = 0; i < TIMEOUT_FOR_FLIP_PENDING; ++i) { 1279 if (!temp_pipe->plane_res.hubp->funcs->hubp_is_flip_pending(temp_pipe->plane_res.hubp)) 1280 break; 1281 udelay(1); 1282 } 1283 1284 /* no reason it should take this long for immediate flips */ 1285 ASSERT(i != TIMEOUT_FOR_FLIP_PENDING); 1286 } 1287 temp_pipe = temp_pipe->bottom_pipe; 1288 } 1289 } 1290 1291 /* In flip immediate and pipe splitting case, we need to use GSL 1292 * for synchronization. Only do setup on locking and on flip type change. 1293 */ 1294 if (lock && (pipe->bottom_pipe != NULL || !flip_immediate)) 1295 if ((flip_immediate && pipe->stream_res.gsl_group == 0) || 1296 (!flip_immediate && pipe->stream_res.gsl_group > 0)) 1297 dcn20_setup_gsl_group_as_lock(dc, pipe, flip_immediate); 1298 1299 if (pipe->plane_state != NULL) 1300 flip_immediate = pipe->plane_state->flip_immediate; 1301 1302 temp_pipe = pipe->bottom_pipe; 1303 while (flip_immediate && temp_pipe) { 1304 if (temp_pipe->plane_state != NULL) 1305 flip_immediate = temp_pipe->plane_state->flip_immediate; 1306 temp_pipe = temp_pipe->bottom_pipe; 1307 } 1308 1309 if (!lock && pipe->stream_res.gsl_group > 0 && pipe->plane_state && 1310 !flip_immediate) 1311 dcn20_setup_gsl_group_as_lock(dc, pipe, false); 1312 1313 if (pipe->stream && should_use_dmub_lock(pipe->stream->link)) { 1314 union dmub_hw_lock_flags hw_locks = { 0 }; 1315 struct dmub_hw_lock_inst_flags inst_flags = { 0 }; 1316 1317 hw_locks.bits.lock_pipe = 1; 1318 inst_flags.otg_inst = pipe->stream_res.tg->inst; 1319 1320 if (pipe->plane_state != NULL) 1321 hw_locks.bits.triple_buffer_lock = pipe->plane_state->triplebuffer_flips; 1322 1323 dmub_hw_lock_mgr_cmd(dc->ctx->dmub_srv, 1324 lock, 1325 &hw_locks, 1326 &inst_flags); 1327 } else if (pipe->plane_state != NULL && pipe->plane_state->triplebuffer_flips) { 1328 if (lock) 1329 pipe->stream_res.tg->funcs->triplebuffer_lock(pipe->stream_res.tg); 1330 else 1331 pipe->stream_res.tg->funcs->triplebuffer_unlock(pipe->stream_res.tg); 1332 } else { 1333 if (lock) 1334 pipe->stream_res.tg->funcs->lock(pipe->stream_res.tg); 1335 else 1336 pipe->stream_res.tg->funcs->unlock(pipe->stream_res.tg); 1337 } 1338 } 1339 1340 static void dcn20_detect_pipe_changes(struct pipe_ctx *old_pipe, struct pipe_ctx *new_pipe) 1341 { 1342 new_pipe->update_flags.raw = 0; 1343 1344 /* If non-phantom pipe is being transitioned to a phantom pipe, 1345 * set disable and return immediately. This is because the pipe 1346 * that was previously in use must be fully disabled before we 1347 * can "enable" it as a phantom pipe (since the OTG will certainly 1348 * be different). The post_unlock sequence will set the correct 1349 * update flags to enable the phantom pipe. 1350 */ 1351 if (old_pipe->plane_state && !old_pipe->plane_state->is_phantom && 1352 new_pipe->plane_state && new_pipe->plane_state->is_phantom) { 1353 new_pipe->update_flags.bits.disable = 1; 1354 return; 1355 } 1356 1357 /* Exit on unchanged, unused pipe */ 1358 if (!old_pipe->plane_state && !new_pipe->plane_state) 1359 return; 1360 /* Detect pipe enable/disable */ 1361 if (!old_pipe->plane_state && new_pipe->plane_state) { 1362 new_pipe->update_flags.bits.enable = 1; 1363 new_pipe->update_flags.bits.mpcc = 1; 1364 new_pipe->update_flags.bits.dppclk = 1; 1365 new_pipe->update_flags.bits.hubp_interdependent = 1; 1366 new_pipe->update_flags.bits.hubp_rq_dlg_ttu = 1; 1367 new_pipe->update_flags.bits.unbounded_req = 1; 1368 new_pipe->update_flags.bits.gamut_remap = 1; 1369 new_pipe->update_flags.bits.scaler = 1; 1370 new_pipe->update_flags.bits.viewport = 1; 1371 new_pipe->update_flags.bits.det_size = 1; 1372 if (!new_pipe->top_pipe && !new_pipe->prev_odm_pipe) { 1373 new_pipe->update_flags.bits.odm = 1; 1374 new_pipe->update_flags.bits.global_sync = 1; 1375 } 1376 return; 1377 } 1378 1379 /* For SubVP we need to unconditionally enable because any phantom pipes are 1380 * always removed then newly added for every full updates whenever SubVP is in use. 1381 * The remove-add sequence of the phantom pipe always results in the pipe 1382 * being blanked in enable_stream_timing (DPG). 1383 */ 1384 if (new_pipe->stream && new_pipe->stream->mall_stream_config.type == SUBVP_PHANTOM) 1385 new_pipe->update_flags.bits.enable = 1; 1386 1387 /* Phantom pipes are effectively disabled, if the pipe was previously phantom 1388 * we have to enable 1389 */ 1390 if (old_pipe->plane_state && old_pipe->plane_state->is_phantom && 1391 new_pipe->plane_state && !new_pipe->plane_state->is_phantom) 1392 new_pipe->update_flags.bits.enable = 1; 1393 1394 if (old_pipe->plane_state && !new_pipe->plane_state) { 1395 new_pipe->update_flags.bits.disable = 1; 1396 return; 1397 } 1398 1399 /* Detect plane change */ 1400 if (old_pipe->plane_state != new_pipe->plane_state) { 1401 new_pipe->update_flags.bits.plane_changed = true; 1402 } 1403 1404 /* Detect top pipe only changes */ 1405 if (!new_pipe->top_pipe && !new_pipe->prev_odm_pipe) { 1406 /* Detect odm changes */ 1407 if ((old_pipe->next_odm_pipe && new_pipe->next_odm_pipe 1408 && old_pipe->next_odm_pipe->pipe_idx != new_pipe->next_odm_pipe->pipe_idx) 1409 || (!old_pipe->next_odm_pipe && new_pipe->next_odm_pipe) 1410 || (old_pipe->next_odm_pipe && !new_pipe->next_odm_pipe) 1411 || old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1412 new_pipe->update_flags.bits.odm = 1; 1413 1414 /* Detect global sync changes */ 1415 if (old_pipe->pipe_dlg_param.vready_offset != new_pipe->pipe_dlg_param.vready_offset 1416 || old_pipe->pipe_dlg_param.vstartup_start != new_pipe->pipe_dlg_param.vstartup_start 1417 || old_pipe->pipe_dlg_param.vupdate_offset != new_pipe->pipe_dlg_param.vupdate_offset 1418 || old_pipe->pipe_dlg_param.vupdate_width != new_pipe->pipe_dlg_param.vupdate_width) 1419 new_pipe->update_flags.bits.global_sync = 1; 1420 } 1421 1422 if (old_pipe->det_buffer_size_kb != new_pipe->det_buffer_size_kb) 1423 new_pipe->update_flags.bits.det_size = 1; 1424 1425 /* 1426 * Detect opp / tg change, only set on change, not on enable 1427 * Assume mpcc inst = pipe index, if not this code needs to be updated 1428 * since mpcc is what is affected by these. In fact all of our sequence 1429 * makes this assumption at the moment with how hubp reset is matched to 1430 * same index mpcc reset. 1431 */ 1432 if (old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1433 new_pipe->update_flags.bits.opp_changed = 1; 1434 if (old_pipe->stream_res.tg != new_pipe->stream_res.tg) 1435 new_pipe->update_flags.bits.tg_changed = 1; 1436 1437 /* 1438 * Detect mpcc blending changes, only dpp inst and opp matter here, 1439 * mpccs getting removed/inserted update connected ones during their own 1440 * programming 1441 */ 1442 if (old_pipe->plane_res.dpp != new_pipe->plane_res.dpp 1443 || old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1444 new_pipe->update_flags.bits.mpcc = 1; 1445 1446 /* Detect dppclk change */ 1447 if (old_pipe->plane_res.bw.dppclk_khz != new_pipe->plane_res.bw.dppclk_khz) 1448 new_pipe->update_flags.bits.dppclk = 1; 1449 1450 /* Check for scl update */ 1451 if (memcmp(&old_pipe->plane_res.scl_data, &new_pipe->plane_res.scl_data, sizeof(struct scaler_data))) 1452 new_pipe->update_flags.bits.scaler = 1; 1453 /* Check for vp update */ 1454 if (memcmp(&old_pipe->plane_res.scl_data.viewport, &new_pipe->plane_res.scl_data.viewport, sizeof(struct rect)) 1455 || memcmp(&old_pipe->plane_res.scl_data.viewport_c, 1456 &new_pipe->plane_res.scl_data.viewport_c, sizeof(struct rect))) 1457 new_pipe->update_flags.bits.viewport = 1; 1458 1459 /* Detect dlg/ttu/rq updates */ 1460 { 1461 struct _vcs_dpi_display_dlg_regs_st old_dlg_attr = old_pipe->dlg_regs; 1462 struct _vcs_dpi_display_ttu_regs_st old_ttu_attr = old_pipe->ttu_regs; 1463 struct _vcs_dpi_display_dlg_regs_st *new_dlg_attr = &new_pipe->dlg_regs; 1464 struct _vcs_dpi_display_ttu_regs_st *new_ttu_attr = &new_pipe->ttu_regs; 1465 1466 /* Detect pipe interdependent updates */ 1467 if (old_dlg_attr.dst_y_prefetch != new_dlg_attr->dst_y_prefetch || 1468 old_dlg_attr.vratio_prefetch != new_dlg_attr->vratio_prefetch || 1469 old_dlg_attr.vratio_prefetch_c != new_dlg_attr->vratio_prefetch_c || 1470 old_dlg_attr.dst_y_per_vm_vblank != new_dlg_attr->dst_y_per_vm_vblank || 1471 old_dlg_attr.dst_y_per_row_vblank != new_dlg_attr->dst_y_per_row_vblank || 1472 old_dlg_attr.dst_y_per_vm_flip != new_dlg_attr->dst_y_per_vm_flip || 1473 old_dlg_attr.dst_y_per_row_flip != new_dlg_attr->dst_y_per_row_flip || 1474 old_dlg_attr.refcyc_per_meta_chunk_vblank_l != new_dlg_attr->refcyc_per_meta_chunk_vblank_l || 1475 old_dlg_attr.refcyc_per_meta_chunk_vblank_c != new_dlg_attr->refcyc_per_meta_chunk_vblank_c || 1476 old_dlg_attr.refcyc_per_meta_chunk_flip_l != new_dlg_attr->refcyc_per_meta_chunk_flip_l || 1477 old_dlg_attr.refcyc_per_line_delivery_pre_l != new_dlg_attr->refcyc_per_line_delivery_pre_l || 1478 old_dlg_attr.refcyc_per_line_delivery_pre_c != new_dlg_attr->refcyc_per_line_delivery_pre_c || 1479 old_ttu_attr.refcyc_per_req_delivery_pre_l != new_ttu_attr->refcyc_per_req_delivery_pre_l || 1480 old_ttu_attr.refcyc_per_req_delivery_pre_c != new_ttu_attr->refcyc_per_req_delivery_pre_c || 1481 old_ttu_attr.refcyc_per_req_delivery_pre_cur0 != new_ttu_attr->refcyc_per_req_delivery_pre_cur0 || 1482 old_ttu_attr.refcyc_per_req_delivery_pre_cur1 != new_ttu_attr->refcyc_per_req_delivery_pre_cur1 || 1483 old_ttu_attr.min_ttu_vblank != new_ttu_attr->min_ttu_vblank || 1484 old_ttu_attr.qos_level_flip != new_ttu_attr->qos_level_flip) { 1485 old_dlg_attr.dst_y_prefetch = new_dlg_attr->dst_y_prefetch; 1486 old_dlg_attr.vratio_prefetch = new_dlg_attr->vratio_prefetch; 1487 old_dlg_attr.vratio_prefetch_c = new_dlg_attr->vratio_prefetch_c; 1488 old_dlg_attr.dst_y_per_vm_vblank = new_dlg_attr->dst_y_per_vm_vblank; 1489 old_dlg_attr.dst_y_per_row_vblank = new_dlg_attr->dst_y_per_row_vblank; 1490 old_dlg_attr.dst_y_per_vm_flip = new_dlg_attr->dst_y_per_vm_flip; 1491 old_dlg_attr.dst_y_per_row_flip = new_dlg_attr->dst_y_per_row_flip; 1492 old_dlg_attr.refcyc_per_meta_chunk_vblank_l = new_dlg_attr->refcyc_per_meta_chunk_vblank_l; 1493 old_dlg_attr.refcyc_per_meta_chunk_vblank_c = new_dlg_attr->refcyc_per_meta_chunk_vblank_c; 1494 old_dlg_attr.refcyc_per_meta_chunk_flip_l = new_dlg_attr->refcyc_per_meta_chunk_flip_l; 1495 old_dlg_attr.refcyc_per_line_delivery_pre_l = new_dlg_attr->refcyc_per_line_delivery_pre_l; 1496 old_dlg_attr.refcyc_per_line_delivery_pre_c = new_dlg_attr->refcyc_per_line_delivery_pre_c; 1497 old_ttu_attr.refcyc_per_req_delivery_pre_l = new_ttu_attr->refcyc_per_req_delivery_pre_l; 1498 old_ttu_attr.refcyc_per_req_delivery_pre_c = new_ttu_attr->refcyc_per_req_delivery_pre_c; 1499 old_ttu_attr.refcyc_per_req_delivery_pre_cur0 = new_ttu_attr->refcyc_per_req_delivery_pre_cur0; 1500 old_ttu_attr.refcyc_per_req_delivery_pre_cur1 = new_ttu_attr->refcyc_per_req_delivery_pre_cur1; 1501 old_ttu_attr.min_ttu_vblank = new_ttu_attr->min_ttu_vblank; 1502 old_ttu_attr.qos_level_flip = new_ttu_attr->qos_level_flip; 1503 new_pipe->update_flags.bits.hubp_interdependent = 1; 1504 } 1505 /* Detect any other updates to ttu/rq/dlg */ 1506 if (memcmp(&old_dlg_attr, &new_pipe->dlg_regs, sizeof(old_dlg_attr)) || 1507 memcmp(&old_ttu_attr, &new_pipe->ttu_regs, sizeof(old_ttu_attr)) || 1508 memcmp(&old_pipe->rq_regs, &new_pipe->rq_regs, sizeof(old_pipe->rq_regs))) 1509 new_pipe->update_flags.bits.hubp_rq_dlg_ttu = 1; 1510 } 1511 1512 if (old_pipe->unbounded_req != new_pipe->unbounded_req) 1513 new_pipe->update_flags.bits.unbounded_req = 1; 1514 } 1515 1516 static void dcn20_update_dchubp_dpp( 1517 struct dc *dc, 1518 struct pipe_ctx *pipe_ctx, 1519 struct dc_state *context) 1520 { 1521 struct dce_hwseq *hws = dc->hwseq; 1522 struct hubp *hubp = pipe_ctx->plane_res.hubp; 1523 struct dpp *dpp = pipe_ctx->plane_res.dpp; 1524 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 1525 struct dccg *dccg = dc->res_pool->dccg; 1526 bool viewport_changed = false; 1527 1528 if (pipe_ctx->update_flags.bits.dppclk) 1529 dpp->funcs->dpp_dppclk_control(dpp, false, true); 1530 1531 if (pipe_ctx->update_flags.bits.enable) 1532 dccg->funcs->update_dpp_dto(dccg, dpp->inst, pipe_ctx->plane_res.bw.dppclk_khz); 1533 1534 /* TODO: Need input parameter to tell current DCHUB pipe tie to which OTG 1535 * VTG is within DCHUBBUB which is commond block share by each pipe HUBP. 1536 * VTG is 1:1 mapping with OTG. Each pipe HUBP will select which VTG 1537 */ 1538 if (pipe_ctx->update_flags.bits.hubp_rq_dlg_ttu) { 1539 hubp->funcs->hubp_vtg_sel(hubp, pipe_ctx->stream_res.tg->inst); 1540 1541 hubp->funcs->hubp_setup( 1542 hubp, 1543 &pipe_ctx->dlg_regs, 1544 &pipe_ctx->ttu_regs, 1545 &pipe_ctx->rq_regs, 1546 &pipe_ctx->pipe_dlg_param); 1547 } 1548 1549 if (pipe_ctx->update_flags.bits.unbounded_req && hubp->funcs->set_unbounded_requesting) 1550 hubp->funcs->set_unbounded_requesting(hubp, pipe_ctx->unbounded_req); 1551 1552 if (pipe_ctx->update_flags.bits.hubp_interdependent) 1553 hubp->funcs->hubp_setup_interdependent( 1554 hubp, 1555 &pipe_ctx->dlg_regs, 1556 &pipe_ctx->ttu_regs); 1557 1558 if (pipe_ctx->update_flags.bits.enable || 1559 pipe_ctx->update_flags.bits.plane_changed || 1560 plane_state->update_flags.bits.bpp_change || 1561 plane_state->update_flags.bits.input_csc_change || 1562 plane_state->update_flags.bits.color_space_change || 1563 plane_state->update_flags.bits.coeff_reduction_change) { 1564 struct dc_bias_and_scale bns_params = {0}; 1565 1566 // program the input csc 1567 dpp->funcs->dpp_setup(dpp, 1568 plane_state->format, 1569 EXPANSION_MODE_ZERO, 1570 plane_state->input_csc_color_matrix, 1571 plane_state->color_space, 1572 NULL); 1573 1574 if (dpp->funcs->dpp_program_bias_and_scale) { 1575 //TODO :for CNVC set scale and bias registers if necessary 1576 build_prescale_params(&bns_params, plane_state); 1577 dpp->funcs->dpp_program_bias_and_scale(dpp, &bns_params); 1578 } 1579 } 1580 1581 if (pipe_ctx->update_flags.bits.mpcc 1582 || pipe_ctx->update_flags.bits.plane_changed 1583 || plane_state->update_flags.bits.global_alpha_change 1584 || plane_state->update_flags.bits.per_pixel_alpha_change) { 1585 // MPCC inst is equal to pipe index in practice 1586 int mpcc_inst = hubp->inst; 1587 int opp_inst; 1588 int opp_count = dc->res_pool->pipe_count; 1589 1590 for (opp_inst = 0; opp_inst < opp_count; opp_inst++) { 1591 if (dc->res_pool->opps[opp_inst]->mpcc_disconnect_pending[mpcc_inst]) { 1592 dc->res_pool->mpc->funcs->wait_for_idle(dc->res_pool->mpc, mpcc_inst); 1593 dc->res_pool->opps[opp_inst]->mpcc_disconnect_pending[mpcc_inst] = false; 1594 break; 1595 } 1596 } 1597 hws->funcs.update_mpcc(dc, pipe_ctx); 1598 } 1599 1600 if (pipe_ctx->update_flags.bits.scaler || 1601 plane_state->update_flags.bits.scaling_change || 1602 plane_state->update_flags.bits.position_change || 1603 plane_state->update_flags.bits.per_pixel_alpha_change || 1604 pipe_ctx->stream->update_flags.bits.scaling) { 1605 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->plane_state->per_pixel_alpha; 1606 ASSERT(pipe_ctx->plane_res.scl_data.lb_params.depth == LB_PIXEL_DEPTH_36BPP); 1607 /* scaler configuration */ 1608 pipe_ctx->plane_res.dpp->funcs->dpp_set_scaler( 1609 pipe_ctx->plane_res.dpp, &pipe_ctx->plane_res.scl_data); 1610 } 1611 1612 if (pipe_ctx->update_flags.bits.viewport || 1613 (context == dc->current_state && plane_state->update_flags.bits.position_change) || 1614 (context == dc->current_state && plane_state->update_flags.bits.scaling_change) || 1615 (context == dc->current_state && pipe_ctx->stream->update_flags.bits.scaling)) { 1616 1617 hubp->funcs->mem_program_viewport( 1618 hubp, 1619 &pipe_ctx->plane_res.scl_data.viewport, 1620 &pipe_ctx->plane_res.scl_data.viewport_c); 1621 viewport_changed = true; 1622 } 1623 1624 /* Any updates are handled in dc interface, just need to apply existing for plane enable */ 1625 if ((pipe_ctx->update_flags.bits.enable || pipe_ctx->update_flags.bits.opp_changed || 1626 pipe_ctx->update_flags.bits.scaler || viewport_changed == true) && 1627 pipe_ctx->stream->cursor_attributes.address.quad_part != 0) { 1628 dc->hwss.set_cursor_position(pipe_ctx); 1629 dc->hwss.set_cursor_attribute(pipe_ctx); 1630 1631 if (dc->hwss.set_cursor_sdr_white_level) 1632 dc->hwss.set_cursor_sdr_white_level(pipe_ctx); 1633 } 1634 1635 /* Any updates are handled in dc interface, just need 1636 * to apply existing for plane enable / opp change */ 1637 if (pipe_ctx->update_flags.bits.enable || pipe_ctx->update_flags.bits.opp_changed 1638 || pipe_ctx->update_flags.bits.plane_changed 1639 || pipe_ctx->stream->update_flags.bits.gamut_remap 1640 || pipe_ctx->stream->update_flags.bits.out_csc) { 1641 /* dpp/cm gamut remap*/ 1642 dc->hwss.program_gamut_remap(pipe_ctx); 1643 1644 /*call the dcn2 method which uses mpc csc*/ 1645 dc->hwss.program_output_csc(dc, 1646 pipe_ctx, 1647 pipe_ctx->stream->output_color_space, 1648 pipe_ctx->stream->csc_color_matrix.matrix, 1649 hubp->opp_id); 1650 } 1651 1652 if (pipe_ctx->update_flags.bits.enable || 1653 pipe_ctx->update_flags.bits.plane_changed || 1654 pipe_ctx->update_flags.bits.opp_changed || 1655 plane_state->update_flags.bits.pixel_format_change || 1656 plane_state->update_flags.bits.horizontal_mirror_change || 1657 plane_state->update_flags.bits.rotation_change || 1658 plane_state->update_flags.bits.swizzle_change || 1659 plane_state->update_flags.bits.dcc_change || 1660 plane_state->update_flags.bits.bpp_change || 1661 plane_state->update_flags.bits.scaling_change || 1662 plane_state->update_flags.bits.plane_size_change) { 1663 struct plane_size size = plane_state->plane_size; 1664 1665 size.surface_size = pipe_ctx->plane_res.scl_data.viewport; 1666 hubp->funcs->hubp_program_surface_config( 1667 hubp, 1668 plane_state->format, 1669 &plane_state->tiling_info, 1670 &size, 1671 plane_state->rotation, 1672 &plane_state->dcc, 1673 plane_state->horizontal_mirror, 1674 0); 1675 hubp->power_gated = false; 1676 } 1677 1678 if (pipe_ctx->update_flags.bits.enable || 1679 pipe_ctx->update_flags.bits.plane_changed || 1680 plane_state->update_flags.bits.addr_update) 1681 hws->funcs.update_plane_addr(dc, pipe_ctx); 1682 1683 if (pipe_ctx->update_flags.bits.enable) 1684 hubp->funcs->set_blank(hubp, false); 1685 /* If the stream paired with this plane is phantom, the plane is also phantom */ 1686 if (pipe_ctx->stream && pipe_ctx->stream->mall_stream_config.type == SUBVP_PHANTOM 1687 && hubp->funcs->phantom_hubp_post_enable) 1688 hubp->funcs->phantom_hubp_post_enable(hubp); 1689 } 1690 1691 static int calculate_vready_offset_for_group(struct pipe_ctx *pipe) 1692 { 1693 struct pipe_ctx *other_pipe; 1694 int vready_offset = pipe->pipe_dlg_param.vready_offset; 1695 1696 /* Always use the largest vready_offset of all connected pipes */ 1697 for (other_pipe = pipe->bottom_pipe; other_pipe != NULL; other_pipe = other_pipe->bottom_pipe) { 1698 if (other_pipe->pipe_dlg_param.vready_offset > vready_offset) 1699 vready_offset = other_pipe->pipe_dlg_param.vready_offset; 1700 } 1701 for (other_pipe = pipe->top_pipe; other_pipe != NULL; other_pipe = other_pipe->top_pipe) { 1702 if (other_pipe->pipe_dlg_param.vready_offset > vready_offset) 1703 vready_offset = other_pipe->pipe_dlg_param.vready_offset; 1704 } 1705 for (other_pipe = pipe->next_odm_pipe; other_pipe != NULL; other_pipe = other_pipe->next_odm_pipe) { 1706 if (other_pipe->pipe_dlg_param.vready_offset > vready_offset) 1707 vready_offset = other_pipe->pipe_dlg_param.vready_offset; 1708 } 1709 for (other_pipe = pipe->prev_odm_pipe; other_pipe != NULL; other_pipe = other_pipe->prev_odm_pipe) { 1710 if (other_pipe->pipe_dlg_param.vready_offset > vready_offset) 1711 vready_offset = other_pipe->pipe_dlg_param.vready_offset; 1712 } 1713 1714 return vready_offset; 1715 } 1716 1717 static void dcn20_program_pipe( 1718 struct dc *dc, 1719 struct pipe_ctx *pipe_ctx, 1720 struct dc_state *context) 1721 { 1722 struct dce_hwseq *hws = dc->hwseq; 1723 /* Only need to unblank on top pipe */ 1724 1725 if ((pipe_ctx->update_flags.bits.enable || pipe_ctx->stream->update_flags.bits.abm_level) 1726 && !pipe_ctx->top_pipe && !pipe_ctx->prev_odm_pipe) 1727 hws->funcs.blank_pixel_data(dc, pipe_ctx, !pipe_ctx->plane_state->visible); 1728 1729 /* Only update TG on top pipe */ 1730 if (pipe_ctx->update_flags.bits.global_sync && !pipe_ctx->top_pipe 1731 && !pipe_ctx->prev_odm_pipe) { 1732 pipe_ctx->stream_res.tg->funcs->program_global_sync( 1733 pipe_ctx->stream_res.tg, 1734 calculate_vready_offset_for_group(pipe_ctx), 1735 pipe_ctx->pipe_dlg_param.vstartup_start, 1736 pipe_ctx->pipe_dlg_param.vupdate_offset, 1737 pipe_ctx->pipe_dlg_param.vupdate_width); 1738 1739 if (pipe_ctx->stream->mall_stream_config.type != SUBVP_PHANTOM) 1740 pipe_ctx->stream_res.tg->funcs->wait_for_state(pipe_ctx->stream_res.tg, CRTC_STATE_VACTIVE); 1741 1742 pipe_ctx->stream_res.tg->funcs->set_vtg_params( 1743 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing, true); 1744 1745 if (hws->funcs.setup_vupdate_interrupt) 1746 hws->funcs.setup_vupdate_interrupt(dc, pipe_ctx); 1747 } 1748 1749 if (pipe_ctx->update_flags.bits.odm) 1750 hws->funcs.update_odm(dc, context, pipe_ctx); 1751 1752 if (pipe_ctx->update_flags.bits.enable) { 1753 dcn20_enable_plane(dc, pipe_ctx, context); 1754 if (dc->res_pool->hubbub->funcs->force_wm_propagate_to_pipes) 1755 dc->res_pool->hubbub->funcs->force_wm_propagate_to_pipes(dc->res_pool->hubbub); 1756 } 1757 1758 if (dc->res_pool->hubbub->funcs->program_det_size && pipe_ctx->update_flags.bits.det_size) 1759 dc->res_pool->hubbub->funcs->program_det_size( 1760 dc->res_pool->hubbub, pipe_ctx->plane_res.hubp->inst, pipe_ctx->det_buffer_size_kb); 1761 1762 if (pipe_ctx->update_flags.raw || pipe_ctx->plane_state->update_flags.raw || pipe_ctx->stream->update_flags.raw) 1763 dcn20_update_dchubp_dpp(dc, pipe_ctx, context); 1764 1765 if (pipe_ctx->update_flags.bits.enable 1766 || pipe_ctx->plane_state->update_flags.bits.hdr_mult) 1767 hws->funcs.set_hdr_multiplier(pipe_ctx); 1768 1769 if (pipe_ctx->update_flags.bits.enable || 1770 pipe_ctx->plane_state->update_flags.bits.in_transfer_func_change || 1771 pipe_ctx->plane_state->update_flags.bits.gamma_change || 1772 pipe_ctx->plane_state->update_flags.bits.lut_3d) 1773 hws->funcs.set_input_transfer_func(dc, pipe_ctx, pipe_ctx->plane_state); 1774 1775 /* dcn10_translate_regamma_to_hw_format takes 750us to finish 1776 * only do gamma programming for powering on, internal memcmp to avoid 1777 * updating on slave planes 1778 */ 1779 if (pipe_ctx->update_flags.bits.enable || 1780 pipe_ctx->update_flags.bits.plane_changed || 1781 pipe_ctx->stream->update_flags.bits.out_tf || 1782 pipe_ctx->plane_state->update_flags.bits.output_tf_change) 1783 hws->funcs.set_output_transfer_func(dc, pipe_ctx, pipe_ctx->stream); 1784 1785 /* If the pipe has been enabled or has a different opp, we 1786 * should reprogram the fmt. This deals with cases where 1787 * interation between mpc and odm combine on different streams 1788 * causes a different pipe to be chosen to odm combine with. 1789 */ 1790 if (pipe_ctx->update_flags.bits.enable 1791 || pipe_ctx->update_flags.bits.opp_changed) { 1792 1793 pipe_ctx->stream_res.opp->funcs->opp_set_dyn_expansion( 1794 pipe_ctx->stream_res.opp, 1795 COLOR_SPACE_YCBCR601, 1796 pipe_ctx->stream->timing.display_color_depth, 1797 pipe_ctx->stream->signal); 1798 1799 pipe_ctx->stream_res.opp->funcs->opp_program_fmt( 1800 pipe_ctx->stream_res.opp, 1801 &pipe_ctx->stream->bit_depth_params, 1802 &pipe_ctx->stream->clamping); 1803 } 1804 1805 /* Set ABM pipe after other pipe configurations done */ 1806 if (pipe_ctx->plane_state->visible) { 1807 if (pipe_ctx->stream_res.abm) { 1808 dc->hwss.set_pipe(pipe_ctx); 1809 pipe_ctx->stream_res.abm->funcs->set_abm_level(pipe_ctx->stream_res.abm, 1810 pipe_ctx->stream->abm_level); 1811 } 1812 } 1813 } 1814 1815 void dcn20_program_front_end_for_ctx( 1816 struct dc *dc, 1817 struct dc_state *context) 1818 { 1819 int i; 1820 struct dce_hwseq *hws = dc->hwseq; 1821 DC_LOGGER_INIT(dc->ctx->logger); 1822 1823 /* Carry over GSL groups in case the context is changing. */ 1824 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1825 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 1826 struct pipe_ctx *old_pipe_ctx = &dc->current_state->res_ctx.pipe_ctx[i]; 1827 1828 if (pipe_ctx->stream == old_pipe_ctx->stream) 1829 pipe_ctx->stream_res.gsl_group = old_pipe_ctx->stream_res.gsl_group; 1830 } 1831 1832 if (dc->hwss.program_triplebuffer != NULL && dc->debug.enable_tri_buf) { 1833 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1834 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 1835 1836 if (!pipe_ctx->top_pipe && !pipe_ctx->prev_odm_pipe && pipe_ctx->plane_state) { 1837 ASSERT(!pipe_ctx->plane_state->triplebuffer_flips); 1838 /*turn off triple buffer for full update*/ 1839 dc->hwss.program_triplebuffer( 1840 dc, pipe_ctx, pipe_ctx->plane_state->triplebuffer_flips); 1841 } 1842 } 1843 } 1844 1845 /* Set pipe update flags and lock pipes */ 1846 for (i = 0; i < dc->res_pool->pipe_count; i++) 1847 dcn20_detect_pipe_changes(&dc->current_state->res_ctx.pipe_ctx[i], 1848 &context->res_ctx.pipe_ctx[i]); 1849 1850 /* When disabling phantom pipes, turn on phantom OTG first (so we can get double 1851 * buffer updates properly) 1852 */ 1853 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1854 struct dc_stream_state *stream = dc->current_state->res_ctx.pipe_ctx[i].stream; 1855 1856 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable && stream && 1857 dc->current_state->res_ctx.pipe_ctx[i].stream->mall_stream_config.type == SUBVP_PHANTOM) { 1858 struct timing_generator *tg = dc->current_state->res_ctx.pipe_ctx[i].stream_res.tg; 1859 1860 if (tg->funcs->enable_crtc) 1861 tg->funcs->enable_crtc(tg); 1862 } 1863 } 1864 /* OTG blank before disabling all front ends */ 1865 for (i = 0; i < dc->res_pool->pipe_count; i++) 1866 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable 1867 && !context->res_ctx.pipe_ctx[i].top_pipe 1868 && !context->res_ctx.pipe_ctx[i].prev_odm_pipe 1869 && context->res_ctx.pipe_ctx[i].stream) 1870 hws->funcs.blank_pixel_data(dc, &context->res_ctx.pipe_ctx[i], true); 1871 1872 1873 /* Disconnect mpcc */ 1874 for (i = 0; i < dc->res_pool->pipe_count; i++) 1875 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable 1876 || context->res_ctx.pipe_ctx[i].update_flags.bits.opp_changed) { 1877 struct hubbub *hubbub = dc->res_pool->hubbub; 1878 1879 /* Phantom pipe DET should be 0, but if a pipe in use is being transitioned to phantom 1880 * then we want to do the programming here (effectively it's being disabled). If we do 1881 * the programming later the DET won't be updated until the OTG for the phantom pipe is 1882 * turned on (i.e. in an MCLK switch) which can come in too late and cause issues with 1883 * DET allocation. 1884 */ 1885 if (hubbub->funcs->program_det_size && (context->res_ctx.pipe_ctx[i].update_flags.bits.disable || 1886 (context->res_ctx.pipe_ctx[i].plane_state && context->res_ctx.pipe_ctx[i].plane_state->is_phantom))) 1887 hubbub->funcs->program_det_size(hubbub, dc->current_state->res_ctx.pipe_ctx[i].plane_res.hubp->inst, 0); 1888 hws->funcs.plane_atomic_disconnect(dc, &dc->current_state->res_ctx.pipe_ctx[i]); 1889 DC_LOG_DC("Reset mpcc for pipe %d\n", dc->current_state->res_ctx.pipe_ctx[i].pipe_idx); 1890 } 1891 1892 /* 1893 * Program all updated pipes, order matters for mpcc setup. Start with 1894 * top pipe and program all pipes that follow in order 1895 */ 1896 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1897 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1898 1899 if (pipe->plane_state && !pipe->top_pipe) { 1900 while (pipe) { 1901 if (hws->funcs.program_pipe) 1902 hws->funcs.program_pipe(dc, pipe, context); 1903 else { 1904 /* Don't program phantom pipes in the regular front end programming sequence. 1905 * There is an MPO transition case where a pipe being used by a video plane is 1906 * transitioned directly to be a phantom pipe when closing the MPO video. However 1907 * the phantom pipe will program a new HUBP_VTG_SEL (update takes place right away), 1908 * but the MPO still exists until the double buffered update of the main pipe so we 1909 * will get a frame of underflow if the phantom pipe is programmed here. 1910 */ 1911 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_PHANTOM) 1912 dcn20_program_pipe(dc, pipe, context); 1913 } 1914 1915 pipe = pipe->bottom_pipe; 1916 } 1917 } 1918 /* Program secondary blending tree and writeback pipes */ 1919 pipe = &context->res_ctx.pipe_ctx[i]; 1920 if (!pipe->top_pipe && !pipe->prev_odm_pipe 1921 && pipe->stream && pipe->stream->num_wb_info > 0 1922 && (pipe->update_flags.raw || (pipe->plane_state && pipe->plane_state->update_flags.raw) 1923 || pipe->stream->update_flags.raw) 1924 && hws->funcs.program_all_writeback_pipes_in_tree) 1925 hws->funcs.program_all_writeback_pipes_in_tree(dc, pipe->stream, context); 1926 1927 /* Avoid underflow by check of pipe line read when adding 2nd plane. */ 1928 if (hws->wa.wait_hubpret_read_start_during_mpo_transition && 1929 !pipe->top_pipe && 1930 pipe->stream && 1931 pipe->plane_res.hubp->funcs->hubp_wait_pipe_read_start && 1932 dc->current_state->stream_status[0].plane_count == 1 && 1933 context->stream_status[0].plane_count > 1) { 1934 pipe->plane_res.hubp->funcs->hubp_wait_pipe_read_start(pipe->plane_res.hubp); 1935 } 1936 1937 /* when dynamic ODM is active, pipes must be reconfigured when all planes are 1938 * disabled, as some transitions will leave software and hardware state 1939 * mismatched. 1940 */ 1941 if (dc->debug.enable_single_display_2to1_odm_policy && 1942 pipe->stream && 1943 pipe->update_flags.bits.disable && 1944 !pipe->prev_odm_pipe && 1945 hws->funcs.update_odm) 1946 hws->funcs.update_odm(dc, context, pipe); 1947 } 1948 } 1949 1950 void dcn20_post_unlock_program_front_end( 1951 struct dc *dc, 1952 struct dc_state *context) 1953 { 1954 int i; 1955 const unsigned int TIMEOUT_FOR_PIPE_ENABLE_MS = 100; 1956 struct dce_hwseq *hwseq = dc->hwseq; 1957 1958 DC_LOGGER_INIT(dc->ctx->logger); 1959 1960 for (i = 0; i < dc->res_pool->pipe_count; i++) 1961 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable) 1962 dc->hwss.disable_plane(dc, &dc->current_state->res_ctx.pipe_ctx[i]); 1963 1964 /* 1965 * If we are enabling a pipe, we need to wait for pending clear as this is a critical 1966 * part of the enable operation otherwise, DM may request an immediate flip which 1967 * will cause HW to perform an "immediate enable" (as opposed to "vsync enable") which 1968 * is unsupported on DCN. 1969 */ 1970 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1971 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1972 // Don't check flip pending on phantom pipes 1973 if (pipe->plane_state && !pipe->top_pipe && pipe->update_flags.bits.enable && 1974 pipe->stream->mall_stream_config.type != SUBVP_PHANTOM) { 1975 struct hubp *hubp = pipe->plane_res.hubp; 1976 int j = 0; 1977 1978 for (j = 0; j < TIMEOUT_FOR_PIPE_ENABLE_MS*1000 1979 && hubp->funcs->hubp_is_flip_pending(hubp); j++) 1980 udelay(1); 1981 } 1982 } 1983 1984 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1985 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1986 1987 if (pipe->plane_state && !pipe->top_pipe) { 1988 /* Program phantom pipe here to prevent a frame of underflow in the MPO transition 1989 * case (if a pipe being used for a video plane transitions to a phantom pipe, it 1990 * can underflow due to HUBP_VTG_SEL programming if done in the regular front end 1991 * programming sequence). 1992 */ 1993 while (pipe) { 1994 if (pipe->stream && pipe->stream->mall_stream_config.type == SUBVP_PHANTOM) { 1995 /* When turning on the phantom pipe we want to run through the 1996 * entire enable sequence, so apply all the "enable" flags. 1997 */ 1998 if (dc->hwss.apply_update_flags_for_phantom) 1999 dc->hwss.apply_update_flags_for_phantom(pipe); 2000 if (dc->hwss.update_phantom_vp_position) 2001 dc->hwss.update_phantom_vp_position(dc, context, pipe); 2002 dcn20_program_pipe(dc, pipe, context); 2003 } 2004 pipe = pipe->bottom_pipe; 2005 } 2006 } 2007 } 2008 2009 /* P-State support transitions: 2010 * Natural -> FPO: P-State disabled in prepare, force disallow anytime is safe 2011 * FPO -> Natural: Unforce anytime after FW disable is safe (P-State will assert naturally) 2012 * Unsupported -> FPO: P-State enabled in optimize, force disallow anytime is safe 2013 * FPO -> Unsupported: P-State disabled in prepare, unforce disallow anytime is safe 2014 * FPO <-> SubVP: Force disallow is maintained on the FPO / SubVP pipes 2015 */ 2016 if (hwseq && hwseq->funcs.update_force_pstate) 2017 dc->hwseq->funcs.update_force_pstate(dc, context); 2018 2019 /* Only program the MALL registers after all the main and phantom pipes 2020 * are done programming. 2021 */ 2022 if (hwseq->funcs.program_mall_pipe_config) 2023 hwseq->funcs.program_mall_pipe_config(dc, context); 2024 2025 /* WA to apply WM setting*/ 2026 if (hwseq->wa.DEGVIDCN21) 2027 dc->res_pool->hubbub->funcs->apply_DEDCN21_147_wa(dc->res_pool->hubbub); 2028 2029 2030 /* WA for stutter underflow during MPO transitions when adding 2nd plane */ 2031 if (hwseq->wa.disallow_self_refresh_during_multi_plane_transition) { 2032 2033 if (dc->current_state->stream_status[0].plane_count == 1 && 2034 context->stream_status[0].plane_count > 1) { 2035 2036 struct timing_generator *tg = dc->res_pool->timing_generators[0]; 2037 2038 dc->res_pool->hubbub->funcs->allow_self_refresh_control(dc->res_pool->hubbub, false); 2039 2040 hwseq->wa_state.disallow_self_refresh_during_multi_plane_transition_applied = true; 2041 hwseq->wa_state.disallow_self_refresh_during_multi_plane_transition_applied_on_frame = tg->funcs->get_frame_count(tg); 2042 } 2043 } 2044 } 2045 2046 void dcn20_prepare_bandwidth( 2047 struct dc *dc, 2048 struct dc_state *context) 2049 { 2050 struct hubbub *hubbub = dc->res_pool->hubbub; 2051 unsigned int compbuf_size_kb = 0; 2052 unsigned int cache_wm_a = context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns; 2053 unsigned int i; 2054 2055 dc->clk_mgr->funcs->update_clocks( 2056 dc->clk_mgr, 2057 context, 2058 false); 2059 2060 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2061 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 2062 2063 // At optimize don't restore the original watermark value 2064 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_NONE) { 2065 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = 4U * 1000U * 1000U * 1000U; 2066 break; 2067 } 2068 } 2069 2070 /* program dchubbub watermarks: 2071 * For assigning wm_optimized_required, use |= operator since we don't want 2072 * to clear the value if the optimize has not happened yet 2073 */ 2074 dc->wm_optimized_required |= hubbub->funcs->program_watermarks(hubbub, 2075 &context->bw_ctx.bw.dcn.watermarks, 2076 dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000, 2077 false); 2078 2079 // Restore the real watermark so we can commit the value to DMCUB 2080 // DMCUB uses the "original" watermark value in SubVP MCLK switch 2081 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = cache_wm_a; 2082 2083 /* decrease compbuf size */ 2084 if (hubbub->funcs->program_compbuf_size) { 2085 if (context->bw_ctx.dml.ip.min_comp_buffer_size_kbytes) { 2086 compbuf_size_kb = context->bw_ctx.dml.ip.min_comp_buffer_size_kbytes; 2087 dc->wm_optimized_required |= (compbuf_size_kb != dc->current_state->bw_ctx.dml.ip.min_comp_buffer_size_kbytes); 2088 } else { 2089 compbuf_size_kb = context->bw_ctx.bw.dcn.compbuf_size_kb; 2090 dc->wm_optimized_required |= (compbuf_size_kb != dc->current_state->bw_ctx.bw.dcn.compbuf_size_kb); 2091 } 2092 2093 hubbub->funcs->program_compbuf_size(hubbub, compbuf_size_kb, false); 2094 } 2095 } 2096 2097 void dcn20_optimize_bandwidth( 2098 struct dc *dc, 2099 struct dc_state *context) 2100 { 2101 struct hubbub *hubbub = dc->res_pool->hubbub; 2102 int i; 2103 2104 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2105 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 2106 2107 // At optimize don't need to restore the original watermark value 2108 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_NONE) { 2109 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = 4U * 1000U * 1000U * 1000U; 2110 break; 2111 } 2112 } 2113 2114 /* program dchubbub watermarks */ 2115 hubbub->funcs->program_watermarks(hubbub, 2116 &context->bw_ctx.bw.dcn.watermarks, 2117 dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000, 2118 true); 2119 2120 if (dc->clk_mgr->dc_mode_softmax_enabled) 2121 if (dc->clk_mgr->clks.dramclk_khz > dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000 && 2122 context->bw_ctx.bw.dcn.clk.dramclk_khz <= dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000) 2123 dc->clk_mgr->funcs->set_max_memclk(dc->clk_mgr, dc->clk_mgr->bw_params->dc_mode_softmax_memclk); 2124 2125 /* increase compbuf size */ 2126 if (hubbub->funcs->program_compbuf_size) 2127 hubbub->funcs->program_compbuf_size(hubbub, context->bw_ctx.bw.dcn.compbuf_size_kb, true); 2128 2129 if (context->bw_ctx.bw.dcn.clk.fw_based_mclk_switching) { 2130 dc_dmub_srv_p_state_delegate(dc, 2131 true, context); 2132 context->bw_ctx.bw.dcn.clk.p_state_change_support = true; 2133 dc->clk_mgr->clks.fw_based_mclk_switching = true; 2134 } else { 2135 dc->clk_mgr->clks.fw_based_mclk_switching = false; 2136 } 2137 2138 dc->clk_mgr->funcs->update_clocks( 2139 dc->clk_mgr, 2140 context, 2141 true); 2142 if (context->bw_ctx.bw.dcn.clk.zstate_support == DCN_ZSTATE_SUPPORT_ALLOW) { 2143 for (i = 0; i < dc->res_pool->pipe_count; ++i) { 2144 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2145 2146 if (pipe_ctx->stream && pipe_ctx->plane_res.hubp->funcs->program_extended_blank 2147 && pipe_ctx->stream->adjust.v_total_min == pipe_ctx->stream->adjust.v_total_max 2148 && pipe_ctx->stream->adjust.v_total_max > pipe_ctx->stream->timing.v_total) 2149 pipe_ctx->plane_res.hubp->funcs->program_extended_blank(pipe_ctx->plane_res.hubp, 2150 pipe_ctx->dlg_regs.min_dst_y_next_start); 2151 } 2152 } 2153 } 2154 2155 bool dcn20_update_bandwidth( 2156 struct dc *dc, 2157 struct dc_state *context) 2158 { 2159 int i; 2160 struct dce_hwseq *hws = dc->hwseq; 2161 2162 /* recalculate DML parameters */ 2163 if (!dc->res_pool->funcs->validate_bandwidth(dc, context, false)) 2164 return false; 2165 2166 /* apply updated bandwidth parameters */ 2167 dc->hwss.prepare_bandwidth(dc, context); 2168 2169 /* update hubp configs for all pipes */ 2170 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2171 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2172 2173 if (pipe_ctx->plane_state == NULL) 2174 continue; 2175 2176 if (pipe_ctx->top_pipe == NULL) { 2177 bool blank = !is_pipe_tree_visible(pipe_ctx); 2178 2179 pipe_ctx->stream_res.tg->funcs->program_global_sync( 2180 pipe_ctx->stream_res.tg, 2181 calculate_vready_offset_for_group(pipe_ctx), 2182 pipe_ctx->pipe_dlg_param.vstartup_start, 2183 pipe_ctx->pipe_dlg_param.vupdate_offset, 2184 pipe_ctx->pipe_dlg_param.vupdate_width); 2185 2186 pipe_ctx->stream_res.tg->funcs->set_vtg_params( 2187 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing, false); 2188 2189 if (pipe_ctx->prev_odm_pipe == NULL) 2190 hws->funcs.blank_pixel_data(dc, pipe_ctx, blank); 2191 2192 if (hws->funcs.setup_vupdate_interrupt) 2193 hws->funcs.setup_vupdate_interrupt(dc, pipe_ctx); 2194 } 2195 2196 pipe_ctx->plane_res.hubp->funcs->hubp_setup( 2197 pipe_ctx->plane_res.hubp, 2198 &pipe_ctx->dlg_regs, 2199 &pipe_ctx->ttu_regs, 2200 &pipe_ctx->rq_regs, 2201 &pipe_ctx->pipe_dlg_param); 2202 } 2203 2204 return true; 2205 } 2206 2207 void dcn20_enable_writeback( 2208 struct dc *dc, 2209 struct dc_writeback_info *wb_info, 2210 struct dc_state *context) 2211 { 2212 struct dwbc *dwb; 2213 struct mcif_wb *mcif_wb; 2214 struct timing_generator *optc; 2215 2216 ASSERT(wb_info->dwb_pipe_inst < MAX_DWB_PIPES); 2217 ASSERT(wb_info->wb_enabled); 2218 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; 2219 mcif_wb = dc->res_pool->mcif_wb[wb_info->dwb_pipe_inst]; 2220 2221 /* set the OPTC source mux */ 2222 optc = dc->res_pool->timing_generators[dwb->otg_inst]; 2223 optc->funcs->set_dwb_source(optc, wb_info->dwb_pipe_inst); 2224 /* set MCIF_WB buffer and arbitration configuration */ 2225 mcif_wb->funcs->config_mcif_buf(mcif_wb, &wb_info->mcif_buf_params, wb_info->dwb_params.dest_height); 2226 mcif_wb->funcs->config_mcif_arb(mcif_wb, &context->bw_ctx.bw.dcn.bw_writeback.mcif_wb_arb[wb_info->dwb_pipe_inst]); 2227 /* Enable MCIF_WB */ 2228 mcif_wb->funcs->enable_mcif(mcif_wb); 2229 /* Enable DWB */ 2230 dwb->funcs->enable(dwb, &wb_info->dwb_params); 2231 /* TODO: add sequence to enable/disable warmup */ 2232 } 2233 2234 void dcn20_disable_writeback( 2235 struct dc *dc, 2236 unsigned int dwb_pipe_inst) 2237 { 2238 struct dwbc *dwb; 2239 struct mcif_wb *mcif_wb; 2240 2241 ASSERT(dwb_pipe_inst < MAX_DWB_PIPES); 2242 dwb = dc->res_pool->dwbc[dwb_pipe_inst]; 2243 mcif_wb = dc->res_pool->mcif_wb[dwb_pipe_inst]; 2244 2245 dwb->funcs->disable(dwb); 2246 mcif_wb->funcs->disable_mcif(mcif_wb); 2247 } 2248 2249 bool dcn20_wait_for_blank_complete( 2250 struct output_pixel_processor *opp) 2251 { 2252 int counter; 2253 2254 for (counter = 0; counter < 1000; counter++) { 2255 if (opp->funcs->dpg_is_blanked(opp)) 2256 break; 2257 2258 udelay(100); 2259 } 2260 2261 if (counter == 1000) { 2262 dm_error("DC: failed to blank crtc!\n"); 2263 return false; 2264 } 2265 2266 return true; 2267 } 2268 2269 bool dcn20_dmdata_status_done(struct pipe_ctx *pipe_ctx) 2270 { 2271 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2272 2273 if (!hubp) 2274 return false; 2275 return hubp->funcs->dmdata_status_done(hubp); 2276 } 2277 2278 void dcn20_disable_stream_gating(struct dc *dc, struct pipe_ctx *pipe_ctx) 2279 { 2280 struct dce_hwseq *hws = dc->hwseq; 2281 2282 if (pipe_ctx->stream_res.dsc) { 2283 struct pipe_ctx *odm_pipe = pipe_ctx->next_odm_pipe; 2284 2285 hws->funcs.dsc_pg_control(hws, pipe_ctx->stream_res.dsc->inst, true); 2286 while (odm_pipe) { 2287 hws->funcs.dsc_pg_control(hws, odm_pipe->stream_res.dsc->inst, true); 2288 odm_pipe = odm_pipe->next_odm_pipe; 2289 } 2290 } 2291 } 2292 2293 void dcn20_enable_stream_gating(struct dc *dc, struct pipe_ctx *pipe_ctx) 2294 { 2295 struct dce_hwseq *hws = dc->hwseq; 2296 2297 if (pipe_ctx->stream_res.dsc) { 2298 struct pipe_ctx *odm_pipe = pipe_ctx->next_odm_pipe; 2299 2300 hws->funcs.dsc_pg_control(hws, pipe_ctx->stream_res.dsc->inst, false); 2301 while (odm_pipe) { 2302 hws->funcs.dsc_pg_control(hws, odm_pipe->stream_res.dsc->inst, false); 2303 odm_pipe = odm_pipe->next_odm_pipe; 2304 } 2305 } 2306 } 2307 2308 void dcn20_set_dmdata_attributes(struct pipe_ctx *pipe_ctx) 2309 { 2310 struct dc_dmdata_attributes attr = { 0 }; 2311 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2312 2313 attr.dmdata_mode = DMDATA_HW_MODE; 2314 attr.dmdata_size = 2315 dc_is_hdmi_signal(pipe_ctx->stream->signal) ? 32 : 36; 2316 attr.address.quad_part = 2317 pipe_ctx->stream->dmdata_address.quad_part; 2318 attr.dmdata_dl_delta = 0; 2319 attr.dmdata_qos_mode = 0; 2320 attr.dmdata_qos_level = 0; 2321 attr.dmdata_repeat = 1; /* always repeat */ 2322 attr.dmdata_updated = 1; 2323 attr.dmdata_sw_data = NULL; 2324 2325 hubp->funcs->dmdata_set_attributes(hubp, &attr); 2326 } 2327 2328 void dcn20_init_vm_ctx( 2329 struct dce_hwseq *hws, 2330 struct dc *dc, 2331 struct dc_virtual_addr_space_config *va_config, 2332 int vmid) 2333 { 2334 struct dcn_hubbub_virt_addr_config config; 2335 2336 if (vmid == 0) { 2337 ASSERT(0); /* VMID cannot be 0 for vm context */ 2338 return; 2339 } 2340 2341 config.page_table_start_addr = va_config->page_table_start_addr; 2342 config.page_table_end_addr = va_config->page_table_end_addr; 2343 config.page_table_block_size = va_config->page_table_block_size_in_bytes; 2344 config.page_table_depth = va_config->page_table_depth; 2345 config.page_table_base_addr = va_config->page_table_base_addr; 2346 2347 dc->res_pool->hubbub->funcs->init_vm_ctx(dc->res_pool->hubbub, &config, vmid); 2348 } 2349 2350 int dcn20_init_sys_ctx(struct dce_hwseq *hws, struct dc *dc, struct dc_phy_addr_space_config *pa_config) 2351 { 2352 struct dcn_hubbub_phys_addr_config config; 2353 2354 config.system_aperture.fb_top = pa_config->system_aperture.fb_top; 2355 config.system_aperture.fb_offset = pa_config->system_aperture.fb_offset; 2356 config.system_aperture.fb_base = pa_config->system_aperture.fb_base; 2357 config.system_aperture.agp_top = pa_config->system_aperture.agp_top; 2358 config.system_aperture.agp_bot = pa_config->system_aperture.agp_bot; 2359 config.system_aperture.agp_base = pa_config->system_aperture.agp_base; 2360 config.gart_config.page_table_start_addr = pa_config->gart_config.page_table_start_addr; 2361 config.gart_config.page_table_end_addr = pa_config->gart_config.page_table_end_addr; 2362 config.gart_config.page_table_base_addr = pa_config->gart_config.page_table_base_addr; 2363 config.page_table_default_page_addr = pa_config->page_table_default_page_addr; 2364 2365 return dc->res_pool->hubbub->funcs->init_dchub_sys_ctx(dc->res_pool->hubbub, &config); 2366 } 2367 2368 static bool patch_address_for_sbs_tb_stereo( 2369 struct pipe_ctx *pipe_ctx, PHYSICAL_ADDRESS_LOC *addr) 2370 { 2371 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 2372 bool sec_split = pipe_ctx->top_pipe && 2373 pipe_ctx->top_pipe->plane_state == pipe_ctx->plane_state; 2374 if (sec_split && plane_state->address.type == PLN_ADDR_TYPE_GRPH_STEREO && 2375 (pipe_ctx->stream->timing.timing_3d_format == 2376 TIMING_3D_FORMAT_SIDE_BY_SIDE || 2377 pipe_ctx->stream->timing.timing_3d_format == 2378 TIMING_3D_FORMAT_TOP_AND_BOTTOM)) { 2379 *addr = plane_state->address.grph_stereo.left_addr; 2380 plane_state->address.grph_stereo.left_addr = 2381 plane_state->address.grph_stereo.right_addr; 2382 return true; 2383 } 2384 2385 if (pipe_ctx->stream->view_format != VIEW_3D_FORMAT_NONE && 2386 plane_state->address.type != PLN_ADDR_TYPE_GRPH_STEREO) { 2387 plane_state->address.type = PLN_ADDR_TYPE_GRPH_STEREO; 2388 plane_state->address.grph_stereo.right_addr = 2389 plane_state->address.grph_stereo.left_addr; 2390 plane_state->address.grph_stereo.right_meta_addr = 2391 plane_state->address.grph_stereo.left_meta_addr; 2392 } 2393 return false; 2394 } 2395 2396 void dcn20_update_plane_addr(const struct dc *dc, struct pipe_ctx *pipe_ctx) 2397 { 2398 bool addr_patched = false; 2399 PHYSICAL_ADDRESS_LOC addr; 2400 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 2401 2402 if (plane_state == NULL) 2403 return; 2404 2405 addr_patched = patch_address_for_sbs_tb_stereo(pipe_ctx, &addr); 2406 2407 // Call Helper to track VMID use 2408 vm_helper_mark_vmid_used(dc->vm_helper, plane_state->address.vmid, pipe_ctx->plane_res.hubp->inst); 2409 2410 pipe_ctx->plane_res.hubp->funcs->hubp_program_surface_flip_and_addr( 2411 pipe_ctx->plane_res.hubp, 2412 &plane_state->address, 2413 plane_state->flip_immediate); 2414 2415 plane_state->status.requested_address = plane_state->address; 2416 2417 if (plane_state->flip_immediate) 2418 plane_state->status.current_address = plane_state->address; 2419 2420 if (addr_patched) 2421 pipe_ctx->plane_state->address.grph_stereo.left_addr = addr; 2422 } 2423 2424 void dcn20_unblank_stream(struct pipe_ctx *pipe_ctx, 2425 struct dc_link_settings *link_settings) 2426 { 2427 struct encoder_unblank_param params = {0}; 2428 struct dc_stream_state *stream = pipe_ctx->stream; 2429 struct dc_link *link = stream->link; 2430 struct dce_hwseq *hws = link->dc->hwseq; 2431 struct pipe_ctx *odm_pipe; 2432 2433 params.opp_cnt = 1; 2434 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 2435 params.opp_cnt++; 2436 } 2437 /* only 3 items below are used by unblank */ 2438 params.timing = pipe_ctx->stream->timing; 2439 2440 params.link_settings.link_rate = link_settings->link_rate; 2441 2442 if (link->dc->link_srv->dp_is_128b_132b_signal(pipe_ctx)) { 2443 /* TODO - DP2.0 HW: Set ODM mode in dp hpo encoder here */ 2444 pipe_ctx->stream_res.hpo_dp_stream_enc->funcs->dp_unblank( 2445 pipe_ctx->stream_res.hpo_dp_stream_enc, 2446 pipe_ctx->stream_res.tg->inst); 2447 } else if (dc_is_dp_signal(pipe_ctx->stream->signal)) { 2448 if (optc2_is_two_pixels_per_containter(&stream->timing) || params.opp_cnt > 1) 2449 params.timing.pix_clk_100hz /= 2; 2450 pipe_ctx->stream_res.stream_enc->funcs->dp_set_odm_combine( 2451 pipe_ctx->stream_res.stream_enc, params.opp_cnt > 1); 2452 pipe_ctx->stream_res.stream_enc->funcs->dp_unblank(link, pipe_ctx->stream_res.stream_enc, ¶ms); 2453 } 2454 2455 if (link->local_sink && link->local_sink->sink_signal == SIGNAL_TYPE_EDP) { 2456 hws->funcs.edp_backlight_control(link, true); 2457 } 2458 } 2459 2460 void dcn20_setup_vupdate_interrupt(struct dc *dc, struct pipe_ctx *pipe_ctx) 2461 { 2462 struct timing_generator *tg = pipe_ctx->stream_res.tg; 2463 int start_line = dc->hwss.get_vupdate_offset_from_vsync(pipe_ctx); 2464 2465 if (start_line < 0) 2466 start_line = 0; 2467 2468 if (tg->funcs->setup_vertical_interrupt2) 2469 tg->funcs->setup_vertical_interrupt2(tg, start_line); 2470 } 2471 2472 static void dcn20_reset_back_end_for_pipe( 2473 struct dc *dc, 2474 struct pipe_ctx *pipe_ctx, 2475 struct dc_state *context) 2476 { 2477 int i; 2478 struct dc_link *link = pipe_ctx->stream->link; 2479 const struct link_hwss *link_hwss = get_link_hwss(link, &pipe_ctx->link_res); 2480 2481 DC_LOGGER_INIT(dc->ctx->logger); 2482 if (pipe_ctx->stream_res.stream_enc == NULL) { 2483 pipe_ctx->stream = NULL; 2484 return; 2485 } 2486 2487 /* DPMS may already disable or */ 2488 /* dpms_off status is incorrect due to fastboot 2489 * feature. When system resume from S4 with second 2490 * screen only, the dpms_off would be true but 2491 * VBIOS lit up eDP, so check link status too. 2492 */ 2493 if (!pipe_ctx->stream->dpms_off || link->link_status.link_active) 2494 dc->link_srv->set_dpms_off(pipe_ctx); 2495 else if (pipe_ctx->stream_res.audio) 2496 dc->hwss.disable_audio_stream(pipe_ctx); 2497 2498 /* free acquired resources */ 2499 if (pipe_ctx->stream_res.audio) { 2500 /*disable az_endpoint*/ 2501 pipe_ctx->stream_res.audio->funcs->az_disable(pipe_ctx->stream_res.audio); 2502 2503 /*free audio*/ 2504 if (dc->caps.dynamic_audio == true) { 2505 /*we have to dynamic arbitrate the audio endpoints*/ 2506 /*we free the resource, need reset is_audio_acquired*/ 2507 update_audio_usage(&dc->current_state->res_ctx, dc->res_pool, 2508 pipe_ctx->stream_res.audio, false); 2509 pipe_ctx->stream_res.audio = NULL; 2510 } 2511 } 2512 2513 /* by upper caller loop, parent pipe: pipe0, will be reset last. 2514 * back end share by all pipes and will be disable only when disable 2515 * parent pipe. 2516 */ 2517 if (pipe_ctx->top_pipe == NULL) { 2518 2519 dc->hwss.set_abm_immediate_disable(pipe_ctx); 2520 2521 pipe_ctx->stream_res.tg->funcs->disable_crtc(pipe_ctx->stream_res.tg); 2522 2523 pipe_ctx->stream_res.tg->funcs->enable_optc_clock(pipe_ctx->stream_res.tg, false); 2524 if (pipe_ctx->stream_res.tg->funcs->set_odm_bypass) 2525 pipe_ctx->stream_res.tg->funcs->set_odm_bypass( 2526 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing); 2527 2528 if (pipe_ctx->stream_res.tg->funcs->set_drr) 2529 pipe_ctx->stream_res.tg->funcs->set_drr( 2530 pipe_ctx->stream_res.tg, NULL); 2531 /* TODO - convert symclk_ref_cnts for otg to a bit map to solve 2532 * the case where the same symclk is shared across multiple otg 2533 * instances 2534 */ 2535 link->phy_state.symclk_ref_cnts.otg = 0; 2536 if (link->phy_state.symclk_state == SYMCLK_ON_TX_OFF) { 2537 link_hwss->disable_link_output(link, 2538 &pipe_ctx->link_res, pipe_ctx->stream->signal); 2539 link->phy_state.symclk_state = SYMCLK_OFF_TX_OFF; 2540 } 2541 } 2542 2543 for (i = 0; i < dc->res_pool->pipe_count; i++) 2544 if (&dc->current_state->res_ctx.pipe_ctx[i] == pipe_ctx) 2545 break; 2546 2547 if (i == dc->res_pool->pipe_count) 2548 return; 2549 2550 pipe_ctx->stream = NULL; 2551 DC_LOG_DEBUG("Reset back end for pipe %d, tg:%d\n", 2552 pipe_ctx->pipe_idx, pipe_ctx->stream_res.tg->inst); 2553 } 2554 2555 void dcn20_reset_hw_ctx_wrap( 2556 struct dc *dc, 2557 struct dc_state *context) 2558 { 2559 int i; 2560 struct dce_hwseq *hws = dc->hwseq; 2561 2562 /* Reset Back End*/ 2563 for (i = dc->res_pool->pipe_count - 1; i >= 0 ; i--) { 2564 struct pipe_ctx *pipe_ctx_old = 2565 &dc->current_state->res_ctx.pipe_ctx[i]; 2566 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2567 2568 if (!pipe_ctx_old->stream) 2569 continue; 2570 2571 if (pipe_ctx_old->top_pipe || pipe_ctx_old->prev_odm_pipe) 2572 continue; 2573 2574 if (!pipe_ctx->stream || 2575 pipe_need_reprogram(pipe_ctx_old, pipe_ctx)) { 2576 struct clock_source *old_clk = pipe_ctx_old->clock_source; 2577 2578 dcn20_reset_back_end_for_pipe(dc, pipe_ctx_old, dc->current_state); 2579 if (hws->funcs.enable_stream_gating) 2580 hws->funcs.enable_stream_gating(dc, pipe_ctx_old); 2581 if (old_clk) 2582 old_clk->funcs->cs_power_down(old_clk); 2583 } 2584 } 2585 } 2586 2587 void dcn20_update_mpcc(struct dc *dc, struct pipe_ctx *pipe_ctx) 2588 { 2589 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2590 struct mpcc_blnd_cfg blnd_cfg = {0}; 2591 bool per_pixel_alpha = pipe_ctx->plane_state->per_pixel_alpha; 2592 int mpcc_id; 2593 struct mpcc *new_mpcc; 2594 struct mpc *mpc = dc->res_pool->mpc; 2595 struct mpc_tree *mpc_tree_params = &(pipe_ctx->stream_res.opp->mpc_tree_params); 2596 2597 blnd_cfg.overlap_only = false; 2598 blnd_cfg.global_gain = 0xff; 2599 2600 if (per_pixel_alpha) { 2601 blnd_cfg.pre_multiplied_alpha = pipe_ctx->plane_state->pre_multiplied_alpha; 2602 if (pipe_ctx->plane_state->global_alpha) { 2603 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_PER_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN; 2604 blnd_cfg.global_gain = pipe_ctx->plane_state->global_alpha_value; 2605 } else { 2606 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_PER_PIXEL_ALPHA; 2607 } 2608 } else { 2609 blnd_cfg.pre_multiplied_alpha = false; 2610 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_GLOBAL_ALPHA; 2611 } 2612 2613 if (pipe_ctx->plane_state->global_alpha) 2614 blnd_cfg.global_alpha = pipe_ctx->plane_state->global_alpha_value; 2615 else 2616 blnd_cfg.global_alpha = 0xff; 2617 2618 blnd_cfg.background_color_bpc = 4; 2619 blnd_cfg.bottom_gain_mode = 0; 2620 blnd_cfg.top_gain = 0x1f000; 2621 blnd_cfg.bottom_inside_gain = 0x1f000; 2622 blnd_cfg.bottom_outside_gain = 0x1f000; 2623 2624 if (pipe_ctx->plane_state->format 2625 == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA) 2626 blnd_cfg.pre_multiplied_alpha = false; 2627 2628 /* 2629 * TODO: remove hack 2630 * Note: currently there is a bug in init_hw such that 2631 * on resume from hibernate, BIOS sets up MPCC0, and 2632 * we do mpcc_remove but the mpcc cannot go to idle 2633 * after remove. This cause us to pick mpcc1 here, 2634 * which causes a pstate hang for yet unknown reason. 2635 */ 2636 mpcc_id = hubp->inst; 2637 2638 /* If there is no full update, don't need to touch MPC tree*/ 2639 if (!pipe_ctx->plane_state->update_flags.bits.full_update && 2640 !pipe_ctx->update_flags.bits.mpcc) { 2641 mpc->funcs->update_blending(mpc, &blnd_cfg, mpcc_id); 2642 dc->hwss.update_visual_confirm_color(dc, pipe_ctx, mpcc_id); 2643 return; 2644 } 2645 2646 /* check if this MPCC is already being used */ 2647 new_mpcc = mpc->funcs->get_mpcc_for_dpp(mpc_tree_params, mpcc_id); 2648 /* remove MPCC if being used */ 2649 if (new_mpcc != NULL) 2650 mpc->funcs->remove_mpcc(mpc, mpc_tree_params, new_mpcc); 2651 else 2652 if (dc->debug.sanity_checks) 2653 mpc->funcs->assert_mpcc_idle_before_connect( 2654 dc->res_pool->mpc, mpcc_id); 2655 2656 /* Call MPC to insert new plane */ 2657 new_mpcc = mpc->funcs->insert_plane(dc->res_pool->mpc, 2658 mpc_tree_params, 2659 &blnd_cfg, 2660 NULL, 2661 NULL, 2662 hubp->inst, 2663 mpcc_id); 2664 dc->hwss.update_visual_confirm_color(dc, pipe_ctx, mpcc_id); 2665 2666 ASSERT(new_mpcc != NULL); 2667 hubp->opp_id = pipe_ctx->stream_res.opp->inst; 2668 hubp->mpcc_id = mpcc_id; 2669 } 2670 2671 static enum phyd32clk_clock_source get_phyd32clk_src(struct dc_link *link) 2672 { 2673 switch (link->link_enc->transmitter) { 2674 case TRANSMITTER_UNIPHY_A: 2675 return PHYD32CLKA; 2676 case TRANSMITTER_UNIPHY_B: 2677 return PHYD32CLKB; 2678 case TRANSMITTER_UNIPHY_C: 2679 return PHYD32CLKC; 2680 case TRANSMITTER_UNIPHY_D: 2681 return PHYD32CLKD; 2682 case TRANSMITTER_UNIPHY_E: 2683 return PHYD32CLKE; 2684 default: 2685 return PHYD32CLKA; 2686 } 2687 } 2688 2689 static int get_odm_segment_count(struct pipe_ctx *pipe_ctx) 2690 { 2691 struct pipe_ctx *odm_pipe = pipe_ctx->next_odm_pipe; 2692 int count = 1; 2693 2694 while (odm_pipe != NULL) { 2695 count++; 2696 odm_pipe = odm_pipe->next_odm_pipe; 2697 } 2698 2699 return count; 2700 } 2701 2702 void dcn20_enable_stream(struct pipe_ctx *pipe_ctx) 2703 { 2704 enum dc_lane_count lane_count = 2705 pipe_ctx->stream->link->cur_link_settings.lane_count; 2706 2707 struct dc_crtc_timing *timing = &pipe_ctx->stream->timing; 2708 struct dc_link *link = pipe_ctx->stream->link; 2709 2710 uint32_t active_total_with_borders; 2711 uint32_t early_control = 0; 2712 struct timing_generator *tg = pipe_ctx->stream_res.tg; 2713 const struct link_hwss *link_hwss = get_link_hwss(link, &pipe_ctx->link_res); 2714 struct dc *dc = pipe_ctx->stream->ctx->dc; 2715 struct dtbclk_dto_params dto_params = {0}; 2716 struct dccg *dccg = dc->res_pool->dccg; 2717 enum phyd32clk_clock_source phyd32clk; 2718 int dp_hpo_inst; 2719 struct dce_hwseq *hws = dc->hwseq; 2720 unsigned int k1_div = PIXEL_RATE_DIV_NA; 2721 unsigned int k2_div = PIXEL_RATE_DIV_NA; 2722 2723 if (dc->link_srv->dp_is_128b_132b_signal(pipe_ctx)) { 2724 if (dc->hwseq->funcs.setup_hpo_hw_control) 2725 dc->hwseq->funcs.setup_hpo_hw_control(dc->hwseq, true); 2726 } 2727 2728 if (dc->link_srv->dp_is_128b_132b_signal(pipe_ctx)) { 2729 dp_hpo_inst = pipe_ctx->stream_res.hpo_dp_stream_enc->inst; 2730 dccg->funcs->set_dpstreamclk(dccg, DTBCLK0, tg->inst, dp_hpo_inst); 2731 2732 phyd32clk = get_phyd32clk_src(link); 2733 dccg->funcs->enable_symclk32_se(dccg, dp_hpo_inst, phyd32clk); 2734 2735 dto_params.otg_inst = tg->inst; 2736 dto_params.pixclk_khz = pipe_ctx->stream->timing.pix_clk_100hz / 10; 2737 dto_params.num_odm_segments = get_odm_segment_count(pipe_ctx); 2738 dto_params.timing = &pipe_ctx->stream->timing; 2739 dto_params.ref_dtbclk_khz = dc->clk_mgr->funcs->get_dtb_ref_clk_frequency(dc->clk_mgr); 2740 dccg->funcs->set_dtbclk_dto(dccg, &dto_params); 2741 } 2742 2743 if (hws->funcs.calculate_dccg_k1_k2_values && dc->res_pool->dccg->funcs->set_pixel_rate_div) { 2744 hws->funcs.calculate_dccg_k1_k2_values(pipe_ctx, &k1_div, &k2_div); 2745 2746 dc->res_pool->dccg->funcs->set_pixel_rate_div( 2747 dc->res_pool->dccg, 2748 pipe_ctx->stream_res.tg->inst, 2749 k1_div, k2_div); 2750 } 2751 2752 link_hwss->setup_stream_encoder(pipe_ctx); 2753 2754 if (pipe_ctx->plane_state && pipe_ctx->plane_state->flip_immediate != 1) { 2755 if (dc->hwss.program_dmdata_engine) 2756 dc->hwss.program_dmdata_engine(pipe_ctx); 2757 } 2758 2759 dc->hwss.update_info_frame(pipe_ctx); 2760 2761 if (dc_is_dp_signal(pipe_ctx->stream->signal)) 2762 dc->link_srv->dp_trace_source_sequence(link, DPCD_SOURCE_SEQ_AFTER_UPDATE_INFO_FRAME); 2763 2764 /* enable early control to avoid corruption on DP monitor*/ 2765 active_total_with_borders = 2766 timing->h_addressable 2767 + timing->h_border_left 2768 + timing->h_border_right; 2769 2770 if (lane_count != 0) 2771 early_control = active_total_with_borders % lane_count; 2772 2773 if (early_control == 0) 2774 early_control = lane_count; 2775 2776 tg->funcs->set_early_control(tg, early_control); 2777 2778 if (dc->hwseq->funcs.set_pixels_per_cycle) 2779 dc->hwseq->funcs.set_pixels_per_cycle(pipe_ctx); 2780 } 2781 2782 void dcn20_program_dmdata_engine(struct pipe_ctx *pipe_ctx) 2783 { 2784 struct dc_stream_state *stream = pipe_ctx->stream; 2785 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2786 bool enable = false; 2787 struct stream_encoder *stream_enc = pipe_ctx->stream_res.stream_enc; 2788 enum dynamic_metadata_mode mode = dc_is_dp_signal(stream->signal) 2789 ? dmdata_dp 2790 : dmdata_hdmi; 2791 2792 /* if using dynamic meta, don't set up generic infopackets */ 2793 if (pipe_ctx->stream->dmdata_address.quad_part != 0) { 2794 pipe_ctx->stream_res.encoder_info_frame.hdrsmd.valid = false; 2795 enable = true; 2796 } 2797 2798 if (!hubp) 2799 return; 2800 2801 if (!stream_enc || !stream_enc->funcs->set_dynamic_metadata) 2802 return; 2803 2804 stream_enc->funcs->set_dynamic_metadata(stream_enc, enable, 2805 hubp->inst, mode); 2806 } 2807 2808 void dcn20_fpga_init_hw(struct dc *dc) 2809 { 2810 int i, j; 2811 struct dce_hwseq *hws = dc->hwseq; 2812 struct resource_pool *res_pool = dc->res_pool; 2813 struct dc_state *context = dc->current_state; 2814 2815 if (dc->clk_mgr && dc->clk_mgr->funcs->init_clocks) 2816 dc->clk_mgr->funcs->init_clocks(dc->clk_mgr); 2817 2818 // Initialize the dccg 2819 if (res_pool->dccg->funcs->dccg_init) 2820 res_pool->dccg->funcs->dccg_init(res_pool->dccg); 2821 2822 //Enable ability to power gate / don't force power on permanently 2823 hws->funcs.enable_power_gating_plane(hws, true); 2824 2825 // Specific to FPGA dccg and registers 2826 REG_WRITE(RBBMIF_TIMEOUT_DIS, 0xFFFFFFFF); 2827 REG_WRITE(RBBMIF_TIMEOUT_DIS_2, 0xFFFFFFFF); 2828 2829 hws->funcs.dccg_init(hws); 2830 2831 REG_UPDATE(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, 2); 2832 REG_UPDATE(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, 1); 2833 if (REG(REFCLK_CNTL)) 2834 REG_WRITE(REFCLK_CNTL, 0); 2835 // 2836 2837 2838 /* Blank pixel data with OPP DPG */ 2839 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2840 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2841 2842 if (tg->funcs->is_tg_enabled(tg)) 2843 dcn20_init_blank(dc, tg); 2844 } 2845 2846 for (i = 0; i < res_pool->timing_generator_count; i++) { 2847 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2848 2849 if (tg->funcs->is_tg_enabled(tg)) 2850 tg->funcs->lock(tg); 2851 } 2852 2853 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2854 struct dpp *dpp = res_pool->dpps[i]; 2855 2856 dpp->funcs->dpp_reset(dpp); 2857 } 2858 2859 /* Reset all MPCC muxes */ 2860 res_pool->mpc->funcs->mpc_init(res_pool->mpc); 2861 2862 /* initialize OPP mpc_tree parameter */ 2863 for (i = 0; i < dc->res_pool->res_cap->num_opp; i++) { 2864 res_pool->opps[i]->mpc_tree_params.opp_id = res_pool->opps[i]->inst; 2865 res_pool->opps[i]->mpc_tree_params.opp_list = NULL; 2866 for (j = 0; j < MAX_PIPES; j++) 2867 res_pool->opps[i]->mpcc_disconnect_pending[j] = false; 2868 } 2869 2870 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2871 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2872 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2873 struct hubp *hubp = dc->res_pool->hubps[i]; 2874 struct dpp *dpp = dc->res_pool->dpps[i]; 2875 2876 pipe_ctx->stream_res.tg = tg; 2877 pipe_ctx->pipe_idx = i; 2878 2879 pipe_ctx->plane_res.hubp = hubp; 2880 pipe_ctx->plane_res.dpp = dpp; 2881 pipe_ctx->plane_res.mpcc_inst = dpp->inst; 2882 hubp->mpcc_id = dpp->inst; 2883 hubp->opp_id = OPP_ID_INVALID; 2884 hubp->power_gated = false; 2885 pipe_ctx->stream_res.opp = NULL; 2886 2887 hubp->funcs->hubp_init(hubp); 2888 2889 //dc->res_pool->opps[i]->mpc_tree_params.opp_id = dc->res_pool->opps[i]->inst; 2890 //dc->res_pool->opps[i]->mpc_tree_params.opp_list = NULL; 2891 dc->res_pool->opps[i]->mpcc_disconnect_pending[pipe_ctx->plane_res.mpcc_inst] = true; 2892 pipe_ctx->stream_res.opp = dc->res_pool->opps[i]; 2893 /*to do*/ 2894 hws->funcs.plane_atomic_disconnect(dc, pipe_ctx); 2895 } 2896 2897 /* initialize DWB pointer to MCIF_WB */ 2898 for (i = 0; i < res_pool->res_cap->num_dwb; i++) 2899 res_pool->dwbc[i]->mcif = res_pool->mcif_wb[i]; 2900 2901 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2902 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2903 2904 if (tg->funcs->is_tg_enabled(tg)) 2905 tg->funcs->unlock(tg); 2906 } 2907 2908 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2909 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2910 2911 dc->hwss.disable_plane(dc, pipe_ctx); 2912 2913 pipe_ctx->stream_res.tg = NULL; 2914 pipe_ctx->plane_res.hubp = NULL; 2915 } 2916 2917 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2918 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2919 2920 tg->funcs->tg_init(tg); 2921 } 2922 2923 if (dc->res_pool->hubbub->funcs->init_crb) 2924 dc->res_pool->hubbub->funcs->init_crb(dc->res_pool->hubbub); 2925 } 2926 #ifndef TRIM_FSFT 2927 bool dcn20_optimize_timing_for_fsft(struct dc *dc, 2928 struct dc_crtc_timing *timing, 2929 unsigned int max_input_rate_in_khz) 2930 { 2931 unsigned int old_v_front_porch; 2932 unsigned int old_v_total; 2933 unsigned int max_input_rate_in_100hz; 2934 unsigned long long new_v_total; 2935 2936 max_input_rate_in_100hz = max_input_rate_in_khz * 10; 2937 if (max_input_rate_in_100hz < timing->pix_clk_100hz) 2938 return false; 2939 2940 old_v_total = timing->v_total; 2941 old_v_front_porch = timing->v_front_porch; 2942 2943 timing->fast_transport_output_rate_100hz = timing->pix_clk_100hz; 2944 timing->pix_clk_100hz = max_input_rate_in_100hz; 2945 2946 new_v_total = div_u64((unsigned long long)old_v_total * max_input_rate_in_100hz, timing->pix_clk_100hz); 2947 2948 timing->v_total = new_v_total; 2949 timing->v_front_porch = old_v_front_porch + (timing->v_total - old_v_total); 2950 return true; 2951 } 2952 #endif 2953 2954 void dcn20_set_disp_pattern_generator(const struct dc *dc, 2955 struct pipe_ctx *pipe_ctx, 2956 enum controller_dp_test_pattern test_pattern, 2957 enum controller_dp_color_space color_space, 2958 enum dc_color_depth color_depth, 2959 const struct tg_color *solid_color, 2960 int width, int height, int offset) 2961 { 2962 pipe_ctx->stream_res.opp->funcs->opp_set_disp_pattern_generator(pipe_ctx->stream_res.opp, test_pattern, 2963 color_space, color_depth, solid_color, width, height, offset); 2964 } 2965