1 /* 2 * Copyright 2016 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 #include <linux/delay.h> 26 27 #include "dm_services.h" 28 #include "basics/dc_common.h" 29 #include "dm_helpers.h" 30 #include "core_types.h" 31 #include "resource.h" 32 #include "dcn20_resource.h" 33 #include "dcn20_hwseq.h" 34 #include "dce/dce_hwseq.h" 35 #include "dcn20_dsc.h" 36 #include "dcn20_optc.h" 37 #include "abm.h" 38 #include "clk_mgr.h" 39 #include "dmcu.h" 40 #include "hubp.h" 41 #include "timing_generator.h" 42 #include "opp.h" 43 #include "ipp.h" 44 #include "mpc.h" 45 #include "mcif_wb.h" 46 #include "dchubbub.h" 47 #include "reg_helper.h" 48 #include "dcn10/dcn10_cm_common.h" 49 #include "dc_link_dp.h" 50 #include "vm_helper.h" 51 #include "dccg.h" 52 #include "dc_dmub_srv.h" 53 #include "dce/dmub_hw_lock_mgr.h" 54 #include "hw_sequencer.h" 55 #include "inc/link_dpcd.h" 56 #include "dpcd_defs.h" 57 #include "inc/link_enc_cfg.h" 58 #include "link_hwss.h" 59 60 #define DC_LOGGER_INIT(logger) 61 62 #define CTX \ 63 hws->ctx 64 #define REG(reg)\ 65 hws->regs->reg 66 67 #undef FN 68 #define FN(reg_name, field_name) \ 69 hws->shifts->field_name, hws->masks->field_name 70 71 static int find_free_gsl_group(const struct dc *dc) 72 { 73 if (dc->res_pool->gsl_groups.gsl_0 == 0) 74 return 1; 75 if (dc->res_pool->gsl_groups.gsl_1 == 0) 76 return 2; 77 if (dc->res_pool->gsl_groups.gsl_2 == 0) 78 return 3; 79 80 return 0; 81 } 82 83 /* NOTE: This is not a generic setup_gsl function (hence the suffix as_lock) 84 * This is only used to lock pipes in pipe splitting case with immediate flip 85 * Ordinary MPC/OTG locks suppress VUPDATE which doesn't help with immediate, 86 * so we get tearing with freesync since we cannot flip multiple pipes 87 * atomically. 88 * We use GSL for this: 89 * - immediate flip: find first available GSL group if not already assigned 90 * program gsl with that group, set current OTG as master 91 * and always us 0x4 = AND of flip_ready from all pipes 92 * - vsync flip: disable GSL if used 93 * 94 * Groups in stream_res are stored as +1 from HW registers, i.e. 95 * gsl_0 <=> pipe_ctx->stream_res.gsl_group == 1 96 * Using a magic value like -1 would require tracking all inits/resets 97 */ 98 static void dcn20_setup_gsl_group_as_lock( 99 const struct dc *dc, 100 struct pipe_ctx *pipe_ctx, 101 bool enable) 102 { 103 struct gsl_params gsl; 104 int group_idx; 105 106 memset(&gsl, 0, sizeof(struct gsl_params)); 107 108 if (enable) { 109 /* return if group already assigned since GSL was set up 110 * for vsync flip, we would unassign so it can't be "left over" 111 */ 112 if (pipe_ctx->stream_res.gsl_group > 0) 113 return; 114 115 group_idx = find_free_gsl_group(dc); 116 ASSERT(group_idx != 0); 117 pipe_ctx->stream_res.gsl_group = group_idx; 118 119 /* set gsl group reg field and mark resource used */ 120 switch (group_idx) { 121 case 1: 122 gsl.gsl0_en = 1; 123 dc->res_pool->gsl_groups.gsl_0 = 1; 124 break; 125 case 2: 126 gsl.gsl1_en = 1; 127 dc->res_pool->gsl_groups.gsl_1 = 1; 128 break; 129 case 3: 130 gsl.gsl2_en = 1; 131 dc->res_pool->gsl_groups.gsl_2 = 1; 132 break; 133 default: 134 BREAK_TO_DEBUGGER(); 135 return; // invalid case 136 } 137 gsl.gsl_master_en = 1; 138 } else { 139 group_idx = pipe_ctx->stream_res.gsl_group; 140 if (group_idx == 0) 141 return; // if not in use, just return 142 143 pipe_ctx->stream_res.gsl_group = 0; 144 145 /* unset gsl group reg field and mark resource free */ 146 switch (group_idx) { 147 case 1: 148 gsl.gsl0_en = 0; 149 dc->res_pool->gsl_groups.gsl_0 = 0; 150 break; 151 case 2: 152 gsl.gsl1_en = 0; 153 dc->res_pool->gsl_groups.gsl_1 = 0; 154 break; 155 case 3: 156 gsl.gsl2_en = 0; 157 dc->res_pool->gsl_groups.gsl_2 = 0; 158 break; 159 default: 160 BREAK_TO_DEBUGGER(); 161 return; 162 } 163 gsl.gsl_master_en = 0; 164 } 165 166 /* at this point we want to program whether it's to enable or disable */ 167 if (pipe_ctx->stream_res.tg->funcs->set_gsl != NULL && 168 pipe_ctx->stream_res.tg->funcs->set_gsl_source_select != NULL) { 169 pipe_ctx->stream_res.tg->funcs->set_gsl( 170 pipe_ctx->stream_res.tg, 171 &gsl); 172 173 pipe_ctx->stream_res.tg->funcs->set_gsl_source_select( 174 pipe_ctx->stream_res.tg, group_idx, enable ? 4 : 0); 175 } else 176 BREAK_TO_DEBUGGER(); 177 } 178 179 void dcn20_set_flip_control_gsl( 180 struct pipe_ctx *pipe_ctx, 181 bool flip_immediate) 182 { 183 if (pipe_ctx && pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_control_surface_gsl) 184 pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_control_surface_gsl( 185 pipe_ctx->plane_res.hubp, flip_immediate); 186 187 } 188 189 void dcn20_enable_power_gating_plane( 190 struct dce_hwseq *hws, 191 bool enable) 192 { 193 bool force_on = true; /* disable power gating */ 194 195 if (enable) 196 force_on = false; 197 198 /* DCHUBP0/1/2/3/4/5 */ 199 REG_UPDATE(DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, force_on); 200 REG_UPDATE(DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, force_on); 201 REG_UPDATE(DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, force_on); 202 REG_UPDATE(DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, force_on); 203 if (REG(DOMAIN8_PG_CONFIG)) 204 REG_UPDATE(DOMAIN8_PG_CONFIG, DOMAIN8_POWER_FORCEON, force_on); 205 if (REG(DOMAIN10_PG_CONFIG)) 206 REG_UPDATE(DOMAIN10_PG_CONFIG, DOMAIN8_POWER_FORCEON, force_on); 207 208 /* DPP0/1/2/3/4/5 */ 209 REG_UPDATE(DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, force_on); 210 REG_UPDATE(DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, force_on); 211 REG_UPDATE(DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, force_on); 212 REG_UPDATE(DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, force_on); 213 if (REG(DOMAIN9_PG_CONFIG)) 214 REG_UPDATE(DOMAIN9_PG_CONFIG, DOMAIN9_POWER_FORCEON, force_on); 215 if (REG(DOMAIN11_PG_CONFIG)) 216 REG_UPDATE(DOMAIN11_PG_CONFIG, DOMAIN9_POWER_FORCEON, force_on); 217 218 /* DCS0/1/2/3/4/5 */ 219 REG_UPDATE(DOMAIN16_PG_CONFIG, DOMAIN16_POWER_FORCEON, force_on); 220 REG_UPDATE(DOMAIN17_PG_CONFIG, DOMAIN17_POWER_FORCEON, force_on); 221 REG_UPDATE(DOMAIN18_PG_CONFIG, DOMAIN18_POWER_FORCEON, force_on); 222 if (REG(DOMAIN19_PG_CONFIG)) 223 REG_UPDATE(DOMAIN19_PG_CONFIG, DOMAIN19_POWER_FORCEON, force_on); 224 if (REG(DOMAIN20_PG_CONFIG)) 225 REG_UPDATE(DOMAIN20_PG_CONFIG, DOMAIN20_POWER_FORCEON, force_on); 226 if (REG(DOMAIN21_PG_CONFIG)) 227 REG_UPDATE(DOMAIN21_PG_CONFIG, DOMAIN21_POWER_FORCEON, force_on); 228 } 229 230 void dcn20_dccg_init(struct dce_hwseq *hws) 231 { 232 /* 233 * set MICROSECOND_TIME_BASE_DIV 234 * 100Mhz refclk -> 0x120264 235 * 27Mhz refclk -> 0x12021b 236 * 48Mhz refclk -> 0x120230 237 * 238 */ 239 REG_WRITE(MICROSECOND_TIME_BASE_DIV, 0x120264); 240 241 /* 242 * set MILLISECOND_TIME_BASE_DIV 243 * 100Mhz refclk -> 0x1186a0 244 * 27Mhz refclk -> 0x106978 245 * 48Mhz refclk -> 0x10bb80 246 * 247 */ 248 REG_WRITE(MILLISECOND_TIME_BASE_DIV, 0x1186a0); 249 250 /* This value is dependent on the hardware pipeline delay so set once per SOC */ 251 REG_WRITE(DISPCLK_FREQ_CHANGE_CNTL, 0xe01003c); 252 } 253 254 void dcn20_disable_vga( 255 struct dce_hwseq *hws) 256 { 257 REG_WRITE(D1VGA_CONTROL, 0); 258 REG_WRITE(D2VGA_CONTROL, 0); 259 REG_WRITE(D3VGA_CONTROL, 0); 260 REG_WRITE(D4VGA_CONTROL, 0); 261 REG_WRITE(D5VGA_CONTROL, 0); 262 REG_WRITE(D6VGA_CONTROL, 0); 263 } 264 265 void dcn20_program_triple_buffer( 266 const struct dc *dc, 267 struct pipe_ctx *pipe_ctx, 268 bool enable_triple_buffer) 269 { 270 if (pipe_ctx->plane_res.hubp && pipe_ctx->plane_res.hubp->funcs) { 271 pipe_ctx->plane_res.hubp->funcs->hubp_enable_tripleBuffer( 272 pipe_ctx->plane_res.hubp, 273 enable_triple_buffer); 274 } 275 } 276 277 /* Blank pixel data during initialization */ 278 void dcn20_init_blank( 279 struct dc *dc, 280 struct timing_generator *tg) 281 { 282 struct dce_hwseq *hws = dc->hwseq; 283 enum dc_color_space color_space; 284 struct tg_color black_color = {0}; 285 struct output_pixel_processor *opp = NULL; 286 struct output_pixel_processor *bottom_opp = NULL; 287 uint32_t num_opps, opp_id_src0, opp_id_src1; 288 uint32_t otg_active_width, otg_active_height; 289 290 /* program opp dpg blank color */ 291 color_space = COLOR_SPACE_SRGB; 292 color_space_to_black_color(dc, color_space, &black_color); 293 294 /* get the OTG active size */ 295 tg->funcs->get_otg_active_size(tg, 296 &otg_active_width, 297 &otg_active_height); 298 299 /* get the OPTC source */ 300 tg->funcs->get_optc_source(tg, &num_opps, &opp_id_src0, &opp_id_src1); 301 302 if (opp_id_src0 >= dc->res_pool->res_cap->num_opp) { 303 ASSERT(false); 304 return; 305 } 306 opp = dc->res_pool->opps[opp_id_src0]; 307 308 if (num_opps == 2) { 309 otg_active_width = otg_active_width / 2; 310 311 if (opp_id_src1 >= dc->res_pool->res_cap->num_opp) { 312 ASSERT(false); 313 return; 314 } 315 bottom_opp = dc->res_pool->opps[opp_id_src1]; 316 } 317 318 opp->funcs->opp_set_disp_pattern_generator( 319 opp, 320 CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR, 321 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 322 COLOR_DEPTH_UNDEFINED, 323 &black_color, 324 otg_active_width, 325 otg_active_height, 326 0); 327 328 if (num_opps == 2) { 329 bottom_opp->funcs->opp_set_disp_pattern_generator( 330 bottom_opp, 331 CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR, 332 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 333 COLOR_DEPTH_UNDEFINED, 334 &black_color, 335 otg_active_width, 336 otg_active_height, 337 0); 338 } 339 340 hws->funcs.wait_for_blank_complete(opp); 341 } 342 343 void dcn20_dsc_pg_control( 344 struct dce_hwseq *hws, 345 unsigned int dsc_inst, 346 bool power_on) 347 { 348 uint32_t power_gate = power_on ? 0 : 1; 349 uint32_t pwr_status = power_on ? 0 : 2; 350 uint32_t org_ip_request_cntl = 0; 351 352 if (hws->ctx->dc->debug.disable_dsc_power_gate) 353 return; 354 355 if (REG(DOMAIN16_PG_CONFIG) == 0) 356 return; 357 358 REG_GET(DC_IP_REQUEST_CNTL, IP_REQUEST_EN, &org_ip_request_cntl); 359 if (org_ip_request_cntl == 0) 360 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 1); 361 362 switch (dsc_inst) { 363 case 0: /* DSC0 */ 364 REG_UPDATE(DOMAIN16_PG_CONFIG, 365 DOMAIN16_POWER_GATE, power_gate); 366 367 REG_WAIT(DOMAIN16_PG_STATUS, 368 DOMAIN16_PGFSM_PWR_STATUS, pwr_status, 369 1, 1000); 370 break; 371 case 1: /* DSC1 */ 372 REG_UPDATE(DOMAIN17_PG_CONFIG, 373 DOMAIN17_POWER_GATE, power_gate); 374 375 REG_WAIT(DOMAIN17_PG_STATUS, 376 DOMAIN17_PGFSM_PWR_STATUS, pwr_status, 377 1, 1000); 378 break; 379 case 2: /* DSC2 */ 380 REG_UPDATE(DOMAIN18_PG_CONFIG, 381 DOMAIN18_POWER_GATE, power_gate); 382 383 REG_WAIT(DOMAIN18_PG_STATUS, 384 DOMAIN18_PGFSM_PWR_STATUS, pwr_status, 385 1, 1000); 386 break; 387 case 3: /* DSC3 */ 388 REG_UPDATE(DOMAIN19_PG_CONFIG, 389 DOMAIN19_POWER_GATE, power_gate); 390 391 REG_WAIT(DOMAIN19_PG_STATUS, 392 DOMAIN19_PGFSM_PWR_STATUS, pwr_status, 393 1, 1000); 394 break; 395 case 4: /* DSC4 */ 396 REG_UPDATE(DOMAIN20_PG_CONFIG, 397 DOMAIN20_POWER_GATE, power_gate); 398 399 REG_WAIT(DOMAIN20_PG_STATUS, 400 DOMAIN20_PGFSM_PWR_STATUS, pwr_status, 401 1, 1000); 402 break; 403 case 5: /* DSC5 */ 404 REG_UPDATE(DOMAIN21_PG_CONFIG, 405 DOMAIN21_POWER_GATE, power_gate); 406 407 REG_WAIT(DOMAIN21_PG_STATUS, 408 DOMAIN21_PGFSM_PWR_STATUS, pwr_status, 409 1, 1000); 410 break; 411 default: 412 BREAK_TO_DEBUGGER(); 413 break; 414 } 415 416 if (org_ip_request_cntl == 0) 417 REG_SET(DC_IP_REQUEST_CNTL, 0, IP_REQUEST_EN, 0); 418 } 419 420 void dcn20_dpp_pg_control( 421 struct dce_hwseq *hws, 422 unsigned int dpp_inst, 423 bool power_on) 424 { 425 uint32_t power_gate = power_on ? 0 : 1; 426 uint32_t pwr_status = power_on ? 0 : 2; 427 428 if (hws->ctx->dc->debug.disable_dpp_power_gate) 429 return; 430 if (REG(DOMAIN1_PG_CONFIG) == 0) 431 return; 432 433 switch (dpp_inst) { 434 case 0: /* DPP0 */ 435 REG_UPDATE(DOMAIN1_PG_CONFIG, 436 DOMAIN1_POWER_GATE, power_gate); 437 438 REG_WAIT(DOMAIN1_PG_STATUS, 439 DOMAIN1_PGFSM_PWR_STATUS, pwr_status, 440 1, 1000); 441 break; 442 case 1: /* DPP1 */ 443 REG_UPDATE(DOMAIN3_PG_CONFIG, 444 DOMAIN3_POWER_GATE, power_gate); 445 446 REG_WAIT(DOMAIN3_PG_STATUS, 447 DOMAIN3_PGFSM_PWR_STATUS, pwr_status, 448 1, 1000); 449 break; 450 case 2: /* DPP2 */ 451 REG_UPDATE(DOMAIN5_PG_CONFIG, 452 DOMAIN5_POWER_GATE, power_gate); 453 454 REG_WAIT(DOMAIN5_PG_STATUS, 455 DOMAIN5_PGFSM_PWR_STATUS, pwr_status, 456 1, 1000); 457 break; 458 case 3: /* DPP3 */ 459 REG_UPDATE(DOMAIN7_PG_CONFIG, 460 DOMAIN7_POWER_GATE, power_gate); 461 462 REG_WAIT(DOMAIN7_PG_STATUS, 463 DOMAIN7_PGFSM_PWR_STATUS, pwr_status, 464 1, 1000); 465 break; 466 case 4: /* DPP4 */ 467 REG_UPDATE(DOMAIN9_PG_CONFIG, 468 DOMAIN9_POWER_GATE, power_gate); 469 470 REG_WAIT(DOMAIN9_PG_STATUS, 471 DOMAIN9_PGFSM_PWR_STATUS, pwr_status, 472 1, 1000); 473 break; 474 case 5: /* DPP5 */ 475 /* 476 * Do not power gate DPP5, should be left at HW default, power on permanently. 477 * PG on Pipe5 is De-featured, attempting to put it to PG state may result in hard 478 * reset. 479 * REG_UPDATE(DOMAIN11_PG_CONFIG, 480 * DOMAIN11_POWER_GATE, power_gate); 481 * 482 * REG_WAIT(DOMAIN11_PG_STATUS, 483 * DOMAIN11_PGFSM_PWR_STATUS, pwr_status, 484 * 1, 1000); 485 */ 486 break; 487 default: 488 BREAK_TO_DEBUGGER(); 489 break; 490 } 491 } 492 493 494 void dcn20_hubp_pg_control( 495 struct dce_hwseq *hws, 496 unsigned int hubp_inst, 497 bool power_on) 498 { 499 uint32_t power_gate = power_on ? 0 : 1; 500 uint32_t pwr_status = power_on ? 0 : 2; 501 502 if (hws->ctx->dc->debug.disable_hubp_power_gate) 503 return; 504 if (REG(DOMAIN0_PG_CONFIG) == 0) 505 return; 506 507 switch (hubp_inst) { 508 case 0: /* DCHUBP0 */ 509 REG_UPDATE(DOMAIN0_PG_CONFIG, 510 DOMAIN0_POWER_GATE, power_gate); 511 512 REG_WAIT(DOMAIN0_PG_STATUS, 513 DOMAIN0_PGFSM_PWR_STATUS, pwr_status, 514 1, 1000); 515 break; 516 case 1: /* DCHUBP1 */ 517 REG_UPDATE(DOMAIN2_PG_CONFIG, 518 DOMAIN2_POWER_GATE, power_gate); 519 520 REG_WAIT(DOMAIN2_PG_STATUS, 521 DOMAIN2_PGFSM_PWR_STATUS, pwr_status, 522 1, 1000); 523 break; 524 case 2: /* DCHUBP2 */ 525 REG_UPDATE(DOMAIN4_PG_CONFIG, 526 DOMAIN4_POWER_GATE, power_gate); 527 528 REG_WAIT(DOMAIN4_PG_STATUS, 529 DOMAIN4_PGFSM_PWR_STATUS, pwr_status, 530 1, 1000); 531 break; 532 case 3: /* DCHUBP3 */ 533 REG_UPDATE(DOMAIN6_PG_CONFIG, 534 DOMAIN6_POWER_GATE, power_gate); 535 536 REG_WAIT(DOMAIN6_PG_STATUS, 537 DOMAIN6_PGFSM_PWR_STATUS, pwr_status, 538 1, 1000); 539 break; 540 case 4: /* DCHUBP4 */ 541 REG_UPDATE(DOMAIN8_PG_CONFIG, 542 DOMAIN8_POWER_GATE, power_gate); 543 544 REG_WAIT(DOMAIN8_PG_STATUS, 545 DOMAIN8_PGFSM_PWR_STATUS, pwr_status, 546 1, 1000); 547 break; 548 case 5: /* DCHUBP5 */ 549 /* 550 * Do not power gate DCHUB5, should be left at HW default, power on permanently. 551 * PG on Pipe5 is De-featured, attempting to put it to PG state may result in hard 552 * reset. 553 * REG_UPDATE(DOMAIN10_PG_CONFIG, 554 * DOMAIN10_POWER_GATE, power_gate); 555 * 556 * REG_WAIT(DOMAIN10_PG_STATUS, 557 * DOMAIN10_PGFSM_PWR_STATUS, pwr_status, 558 * 1, 1000); 559 */ 560 break; 561 default: 562 BREAK_TO_DEBUGGER(); 563 break; 564 } 565 } 566 567 568 /* disable HW used by plane. 569 * note: cannot disable until disconnect is complete 570 */ 571 void dcn20_plane_atomic_disable(struct dc *dc, struct pipe_ctx *pipe_ctx) 572 { 573 struct dce_hwseq *hws = dc->hwseq; 574 struct hubp *hubp = pipe_ctx->plane_res.hubp; 575 struct dpp *dpp = pipe_ctx->plane_res.dpp; 576 577 dc->hwss.wait_for_mpcc_disconnect(dc, dc->res_pool, pipe_ctx); 578 579 /* In flip immediate with pipe splitting case GSL is used for 580 * synchronization so we must disable it when the plane is disabled. 581 */ 582 if (pipe_ctx->stream_res.gsl_group != 0) 583 dcn20_setup_gsl_group_as_lock(dc, pipe_ctx, false); 584 585 dc->hwss.set_flip_control_gsl(pipe_ctx, false); 586 587 hubp->funcs->hubp_clk_cntl(hubp, false); 588 589 dpp->funcs->dpp_dppclk_control(dpp, false, false); 590 591 hubp->power_gated = true; 592 593 hws->funcs.plane_atomic_power_down(dc, 594 pipe_ctx->plane_res.dpp, 595 pipe_ctx->plane_res.hubp); 596 597 pipe_ctx->stream = NULL; 598 memset(&pipe_ctx->stream_res, 0, sizeof(pipe_ctx->stream_res)); 599 memset(&pipe_ctx->plane_res, 0, sizeof(pipe_ctx->plane_res)); 600 pipe_ctx->top_pipe = NULL; 601 pipe_ctx->bottom_pipe = NULL; 602 pipe_ctx->plane_state = NULL; 603 } 604 605 606 void dcn20_disable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx) 607 { 608 DC_LOGGER_INIT(dc->ctx->logger); 609 610 if (!pipe_ctx->plane_res.hubp || pipe_ctx->plane_res.hubp->power_gated) 611 return; 612 613 dcn20_plane_atomic_disable(dc, pipe_ctx); 614 615 DC_LOG_DC("Power down front end %d\n", 616 pipe_ctx->pipe_idx); 617 } 618 619 void dcn20_disable_pixel_data(struct dc *dc, struct pipe_ctx *pipe_ctx, bool blank) 620 { 621 dcn20_blank_pixel_data(dc, pipe_ctx, blank); 622 } 623 624 static int calc_mpc_flow_ctrl_cnt(const struct dc_stream_state *stream, 625 int opp_cnt) 626 { 627 bool hblank_halved = optc2_is_two_pixels_per_containter(&stream->timing); 628 int flow_ctrl_cnt; 629 630 if (opp_cnt >= 2) 631 hblank_halved = true; 632 633 flow_ctrl_cnt = stream->timing.h_total - stream->timing.h_addressable - 634 stream->timing.h_border_left - 635 stream->timing.h_border_right; 636 637 if (hblank_halved) 638 flow_ctrl_cnt /= 2; 639 640 /* ODM combine 4:1 case */ 641 if (opp_cnt == 4) 642 flow_ctrl_cnt /= 2; 643 644 return flow_ctrl_cnt; 645 } 646 647 enum dc_status dcn20_enable_stream_timing( 648 struct pipe_ctx *pipe_ctx, 649 struct dc_state *context, 650 struct dc *dc) 651 { 652 struct dce_hwseq *hws = dc->hwseq; 653 struct dc_stream_state *stream = pipe_ctx->stream; 654 struct drr_params params = {0}; 655 unsigned int event_triggers = 0; 656 struct pipe_ctx *odm_pipe; 657 int opp_cnt = 1; 658 int opp_inst[MAX_PIPES] = { pipe_ctx->stream_res.opp->inst }; 659 bool interlace = stream->timing.flags.INTERLACE; 660 int i; 661 struct mpc_dwb_flow_control flow_control; 662 struct mpc *mpc = dc->res_pool->mpc; 663 bool rate_control_2x_pclk = (interlace || optc2_is_two_pixels_per_containter(&stream->timing)); 664 unsigned int k1_div = PIXEL_RATE_DIV_NA; 665 unsigned int k2_div = PIXEL_RATE_DIV_NA; 666 667 if (hws->funcs.calculate_dccg_k1_k2_values && dc->res_pool->dccg->funcs->set_pixel_rate_div) { 668 hws->funcs.calculate_dccg_k1_k2_values(pipe_ctx, &k1_div, &k2_div); 669 670 dc->res_pool->dccg->funcs->set_pixel_rate_div( 671 dc->res_pool->dccg, 672 pipe_ctx->stream_res.tg->inst, 673 k1_div, k2_div); 674 } 675 /* by upper caller loop, pipe0 is parent pipe and be called first. 676 * back end is set up by for pipe0. Other children pipe share back end 677 * with pipe 0. No program is needed. 678 */ 679 if (pipe_ctx->top_pipe != NULL) 680 return DC_OK; 681 682 /* TODO check if timing_changed, disable stream if timing changed */ 683 684 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 685 opp_inst[opp_cnt] = odm_pipe->stream_res.opp->inst; 686 opp_cnt++; 687 } 688 689 if (opp_cnt > 1) 690 pipe_ctx->stream_res.tg->funcs->set_odm_combine( 691 pipe_ctx->stream_res.tg, 692 opp_inst, opp_cnt, 693 &pipe_ctx->stream->timing); 694 695 /* HW program guide assume display already disable 696 * by unplug sequence. OTG assume stop. 697 */ 698 pipe_ctx->stream_res.tg->funcs->enable_optc_clock(pipe_ctx->stream_res.tg, true); 699 700 if (false == pipe_ctx->clock_source->funcs->program_pix_clk( 701 pipe_ctx->clock_source, 702 &pipe_ctx->stream_res.pix_clk_params, 703 dp_get_link_encoding_format(&pipe_ctx->link_config.dp_link_settings), 704 &pipe_ctx->pll_settings)) { 705 BREAK_TO_DEBUGGER(); 706 return DC_ERROR_UNEXPECTED; 707 } 708 709 if (dc_is_hdmi_tmds_signal(stream->signal)) { 710 stream->link->phy_state.symclk_ref_cnts.otg = 1; 711 if (stream->link->phy_state.symclk_state == SYMCLK_OFF_TX_OFF) 712 stream->link->phy_state.symclk_state = SYMCLK_ON_TX_OFF; 713 else 714 stream->link->phy_state.symclk_state = SYMCLK_ON_TX_ON; 715 } 716 717 if (dc->hwseq->funcs.PLAT_58856_wa && (!dc_is_dp_signal(stream->signal))) 718 dc->hwseq->funcs.PLAT_58856_wa(context, pipe_ctx); 719 720 pipe_ctx->stream_res.tg->funcs->program_timing( 721 pipe_ctx->stream_res.tg, 722 &stream->timing, 723 pipe_ctx->pipe_dlg_param.vready_offset, 724 pipe_ctx->pipe_dlg_param.vstartup_start, 725 pipe_ctx->pipe_dlg_param.vupdate_offset, 726 pipe_ctx->pipe_dlg_param.vupdate_width, 727 pipe_ctx->stream->signal, 728 true); 729 730 rate_control_2x_pclk = rate_control_2x_pclk || opp_cnt > 1; 731 flow_control.flow_ctrl_mode = 0; 732 flow_control.flow_ctrl_cnt0 = 0x80; 733 flow_control.flow_ctrl_cnt1 = calc_mpc_flow_ctrl_cnt(stream, opp_cnt); 734 if (mpc->funcs->set_out_rate_control) { 735 for (i = 0; i < opp_cnt; ++i) { 736 mpc->funcs->set_out_rate_control( 737 mpc, opp_inst[i], 738 true, 739 rate_control_2x_pclk, 740 &flow_control); 741 } 742 } 743 744 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) 745 odm_pipe->stream_res.opp->funcs->opp_pipe_clock_control( 746 odm_pipe->stream_res.opp, 747 true); 748 749 pipe_ctx->stream_res.opp->funcs->opp_pipe_clock_control( 750 pipe_ctx->stream_res.opp, 751 true); 752 753 hws->funcs.blank_pixel_data(dc, pipe_ctx, true); 754 755 /* VTG is within DCHUB command block. DCFCLK is always on */ 756 if (false == pipe_ctx->stream_res.tg->funcs->enable_crtc(pipe_ctx->stream_res.tg)) { 757 BREAK_TO_DEBUGGER(); 758 return DC_ERROR_UNEXPECTED; 759 } 760 761 hws->funcs.wait_for_blank_complete(pipe_ctx->stream_res.opp); 762 763 params.vertical_total_min = stream->adjust.v_total_min; 764 params.vertical_total_max = stream->adjust.v_total_max; 765 params.vertical_total_mid = stream->adjust.v_total_mid; 766 params.vertical_total_mid_frame_num = stream->adjust.v_total_mid_frame_num; 767 if (pipe_ctx->stream_res.tg->funcs->set_drr) 768 pipe_ctx->stream_res.tg->funcs->set_drr( 769 pipe_ctx->stream_res.tg, ¶ms); 770 771 // DRR should set trigger event to monitor surface update event 772 if (stream->adjust.v_total_min != 0 && stream->adjust.v_total_max != 0) 773 event_triggers = 0x80; 774 /* Event triggers and num frames initialized for DRR, but can be 775 * later updated for PSR use. Note DRR trigger events are generated 776 * regardless of whether num frames met. 777 */ 778 if (pipe_ctx->stream_res.tg->funcs->set_static_screen_control) 779 pipe_ctx->stream_res.tg->funcs->set_static_screen_control( 780 pipe_ctx->stream_res.tg, event_triggers, 2); 781 782 /* TODO program crtc source select for non-virtual signal*/ 783 /* TODO program FMT */ 784 /* TODO setup link_enc */ 785 /* TODO set stream attributes */ 786 /* TODO program audio */ 787 /* TODO enable stream if timing changed */ 788 /* TODO unblank stream if DP */ 789 790 if (pipe_ctx->stream && pipe_ctx->stream->mall_stream_config.type == SUBVP_PHANTOM) { 791 if (pipe_ctx->stream_res.tg && pipe_ctx->stream_res.tg->funcs->phantom_crtc_post_enable) 792 pipe_ctx->stream_res.tg->funcs->phantom_crtc_post_enable(pipe_ctx->stream_res.tg); 793 } 794 return DC_OK; 795 } 796 797 void dcn20_program_output_csc(struct dc *dc, 798 struct pipe_ctx *pipe_ctx, 799 enum dc_color_space colorspace, 800 uint16_t *matrix, 801 int opp_id) 802 { 803 struct mpc *mpc = dc->res_pool->mpc; 804 enum mpc_output_csc_mode ocsc_mode = MPC_OUTPUT_CSC_COEF_A; 805 int mpcc_id = pipe_ctx->plane_res.hubp->inst; 806 807 if (mpc->funcs->power_on_mpc_mem_pwr) 808 mpc->funcs->power_on_mpc_mem_pwr(mpc, mpcc_id, true); 809 810 if (pipe_ctx->stream->csc_color_matrix.enable_adjustment == true) { 811 if (mpc->funcs->set_output_csc != NULL) 812 mpc->funcs->set_output_csc(mpc, 813 opp_id, 814 matrix, 815 ocsc_mode); 816 } else { 817 if (mpc->funcs->set_ocsc_default != NULL) 818 mpc->funcs->set_ocsc_default(mpc, 819 opp_id, 820 colorspace, 821 ocsc_mode); 822 } 823 } 824 825 bool dcn20_set_output_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx, 826 const struct dc_stream_state *stream) 827 { 828 int mpcc_id = pipe_ctx->plane_res.hubp->inst; 829 struct mpc *mpc = pipe_ctx->stream_res.opp->ctx->dc->res_pool->mpc; 830 struct pwl_params *params = NULL; 831 /* 832 * program OGAM only for the top pipe 833 * if there is a pipe split then fix diagnostic is required: 834 * how to pass OGAM parameter for stream. 835 * if programming for all pipes is required then remove condition 836 * pipe_ctx->top_pipe == NULL ,but then fix the diagnostic. 837 */ 838 if (mpc->funcs->power_on_mpc_mem_pwr) 839 mpc->funcs->power_on_mpc_mem_pwr(mpc, mpcc_id, true); 840 if (pipe_ctx->top_pipe == NULL 841 && mpc->funcs->set_output_gamma && stream->out_transfer_func) { 842 if (stream->out_transfer_func->type == TF_TYPE_HWPWL) 843 params = &stream->out_transfer_func->pwl; 844 else if (pipe_ctx->stream->out_transfer_func->type == 845 TF_TYPE_DISTRIBUTED_POINTS && 846 cm_helper_translate_curve_to_hw_format( 847 stream->out_transfer_func, 848 &mpc->blender_params, false)) 849 params = &mpc->blender_params; 850 /* 851 * there is no ROM 852 */ 853 if (stream->out_transfer_func->type == TF_TYPE_PREDEFINED) 854 BREAK_TO_DEBUGGER(); 855 } 856 /* 857 * if above if is not executed then 'params' equal to 0 and set in bypass 858 */ 859 mpc->funcs->set_output_gamma(mpc, mpcc_id, params); 860 861 return true; 862 } 863 864 bool dcn20_set_blend_lut( 865 struct pipe_ctx *pipe_ctx, const struct dc_plane_state *plane_state) 866 { 867 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 868 bool result = true; 869 struct pwl_params *blend_lut = NULL; 870 871 if (plane_state->blend_tf) { 872 if (plane_state->blend_tf->type == TF_TYPE_HWPWL) 873 blend_lut = &plane_state->blend_tf->pwl; 874 else if (plane_state->blend_tf->type == TF_TYPE_DISTRIBUTED_POINTS) { 875 cm_helper_translate_curve_to_hw_format( 876 plane_state->blend_tf, 877 &dpp_base->regamma_params, false); 878 blend_lut = &dpp_base->regamma_params; 879 } 880 } 881 result = dpp_base->funcs->dpp_program_blnd_lut(dpp_base, blend_lut); 882 883 return result; 884 } 885 886 bool dcn20_set_shaper_3dlut( 887 struct pipe_ctx *pipe_ctx, const struct dc_plane_state *plane_state) 888 { 889 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 890 bool result = true; 891 struct pwl_params *shaper_lut = NULL; 892 893 if (plane_state->in_shaper_func) { 894 if (plane_state->in_shaper_func->type == TF_TYPE_HWPWL) 895 shaper_lut = &plane_state->in_shaper_func->pwl; 896 else if (plane_state->in_shaper_func->type == TF_TYPE_DISTRIBUTED_POINTS) { 897 cm_helper_translate_curve_to_hw_format( 898 plane_state->in_shaper_func, 899 &dpp_base->shaper_params, true); 900 shaper_lut = &dpp_base->shaper_params; 901 } 902 } 903 904 result = dpp_base->funcs->dpp_program_shaper_lut(dpp_base, shaper_lut); 905 if (plane_state->lut3d_func && 906 plane_state->lut3d_func->state.bits.initialized == 1) 907 result = dpp_base->funcs->dpp_program_3dlut(dpp_base, 908 &plane_state->lut3d_func->lut_3d); 909 else 910 result = dpp_base->funcs->dpp_program_3dlut(dpp_base, NULL); 911 912 return result; 913 } 914 915 bool dcn20_set_input_transfer_func(struct dc *dc, 916 struct pipe_ctx *pipe_ctx, 917 const struct dc_plane_state *plane_state) 918 { 919 struct dce_hwseq *hws = dc->hwseq; 920 struct dpp *dpp_base = pipe_ctx->plane_res.dpp; 921 const struct dc_transfer_func *tf = NULL; 922 bool result = true; 923 bool use_degamma_ram = false; 924 925 if (dpp_base == NULL || plane_state == NULL) 926 return false; 927 928 hws->funcs.set_shaper_3dlut(pipe_ctx, plane_state); 929 hws->funcs.set_blend_lut(pipe_ctx, plane_state); 930 931 if (plane_state->in_transfer_func) 932 tf = plane_state->in_transfer_func; 933 934 935 if (tf == NULL) { 936 dpp_base->funcs->dpp_set_degamma(dpp_base, 937 IPP_DEGAMMA_MODE_BYPASS); 938 return true; 939 } 940 941 if (tf->type == TF_TYPE_HWPWL || tf->type == TF_TYPE_DISTRIBUTED_POINTS) 942 use_degamma_ram = true; 943 944 if (use_degamma_ram == true) { 945 if (tf->type == TF_TYPE_HWPWL) 946 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, 947 &tf->pwl); 948 else if (tf->type == TF_TYPE_DISTRIBUTED_POINTS) { 949 cm_helper_translate_curve_to_degamma_hw_format(tf, 950 &dpp_base->degamma_params); 951 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, 952 &dpp_base->degamma_params); 953 } 954 return true; 955 } 956 /* handle here the optimized cases when de-gamma ROM could be used. 957 * 958 */ 959 if (tf->type == TF_TYPE_PREDEFINED) { 960 switch (tf->tf) { 961 case TRANSFER_FUNCTION_SRGB: 962 dpp_base->funcs->dpp_set_degamma(dpp_base, 963 IPP_DEGAMMA_MODE_HW_sRGB); 964 break; 965 case TRANSFER_FUNCTION_BT709: 966 dpp_base->funcs->dpp_set_degamma(dpp_base, 967 IPP_DEGAMMA_MODE_HW_xvYCC); 968 break; 969 case TRANSFER_FUNCTION_LINEAR: 970 dpp_base->funcs->dpp_set_degamma(dpp_base, 971 IPP_DEGAMMA_MODE_BYPASS); 972 break; 973 case TRANSFER_FUNCTION_PQ: 974 dpp_base->funcs->dpp_set_degamma(dpp_base, IPP_DEGAMMA_MODE_USER_PWL); 975 cm_helper_translate_curve_to_degamma_hw_format(tf, &dpp_base->degamma_params); 976 dpp_base->funcs->dpp_program_degamma_pwl(dpp_base, &dpp_base->degamma_params); 977 result = true; 978 break; 979 default: 980 result = false; 981 break; 982 } 983 } else if (tf->type == TF_TYPE_BYPASS) 984 dpp_base->funcs->dpp_set_degamma(dpp_base, 985 IPP_DEGAMMA_MODE_BYPASS); 986 else { 987 /* 988 * if we are here, we did not handle correctly. 989 * fix is required for this use case 990 */ 991 BREAK_TO_DEBUGGER(); 992 dpp_base->funcs->dpp_set_degamma(dpp_base, 993 IPP_DEGAMMA_MODE_BYPASS); 994 } 995 996 return result; 997 } 998 999 void dcn20_update_odm(struct dc *dc, struct dc_state *context, struct pipe_ctx *pipe_ctx) 1000 { 1001 struct pipe_ctx *odm_pipe; 1002 int opp_cnt = 1; 1003 int opp_inst[MAX_PIPES] = { pipe_ctx->stream_res.opp->inst }; 1004 1005 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 1006 opp_inst[opp_cnt] = odm_pipe->stream_res.opp->inst; 1007 opp_cnt++; 1008 } 1009 1010 if (opp_cnt > 1) 1011 pipe_ctx->stream_res.tg->funcs->set_odm_combine( 1012 pipe_ctx->stream_res.tg, 1013 opp_inst, opp_cnt, 1014 &pipe_ctx->stream->timing); 1015 else 1016 pipe_ctx->stream_res.tg->funcs->set_odm_bypass( 1017 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing); 1018 } 1019 1020 void dcn20_blank_pixel_data( 1021 struct dc *dc, 1022 struct pipe_ctx *pipe_ctx, 1023 bool blank) 1024 { 1025 struct tg_color black_color = {0}; 1026 struct stream_resource *stream_res = &pipe_ctx->stream_res; 1027 struct dc_stream_state *stream = pipe_ctx->stream; 1028 enum dc_color_space color_space = stream->output_color_space; 1029 enum controller_dp_test_pattern test_pattern = CONTROLLER_DP_TEST_PATTERN_SOLID_COLOR; 1030 enum controller_dp_color_space test_pattern_color_space = CONTROLLER_DP_COLOR_SPACE_UDEFINED; 1031 struct pipe_ctx *odm_pipe; 1032 int odm_cnt = 1; 1033 1034 int width = stream->timing.h_addressable + stream->timing.h_border_left + stream->timing.h_border_right; 1035 int height = stream->timing.v_addressable + stream->timing.v_border_bottom + stream->timing.v_border_top; 1036 1037 if (stream->link->test_pattern_enabled) 1038 return; 1039 1040 /* get opp dpg blank color */ 1041 color_space_to_black_color(dc, color_space, &black_color); 1042 1043 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) 1044 odm_cnt++; 1045 1046 width = width / odm_cnt; 1047 1048 if (blank) { 1049 dc->hwss.set_abm_immediate_disable(pipe_ctx); 1050 1051 if (dc->debug.visual_confirm != VISUAL_CONFIRM_DISABLE) { 1052 test_pattern = CONTROLLER_DP_TEST_PATTERN_COLORSQUARES; 1053 test_pattern_color_space = CONTROLLER_DP_COLOR_SPACE_RGB; 1054 } 1055 } else { 1056 test_pattern = CONTROLLER_DP_TEST_PATTERN_VIDEOMODE; 1057 } 1058 1059 dc->hwss.set_disp_pattern_generator(dc, 1060 pipe_ctx, 1061 test_pattern, 1062 test_pattern_color_space, 1063 stream->timing.display_color_depth, 1064 &black_color, 1065 width, 1066 height, 1067 0); 1068 1069 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 1070 dc->hwss.set_disp_pattern_generator(dc, 1071 odm_pipe, 1072 dc->debug.visual_confirm != VISUAL_CONFIRM_DISABLE && blank ? 1073 CONTROLLER_DP_TEST_PATTERN_COLORRAMP : test_pattern, 1074 test_pattern_color_space, 1075 stream->timing.display_color_depth, 1076 &black_color, 1077 width, 1078 height, 1079 0); 1080 } 1081 1082 if (!blank && dc->debug.enable_single_display_2to1_odm_policy) { 1083 /* when exiting dynamic ODM need to reinit DPG state for unused pipes */ 1084 struct pipe_ctx *old_odm_pipe = dc->current_state->res_ctx.pipe_ctx[pipe_ctx->pipe_idx].next_odm_pipe; 1085 1086 odm_pipe = pipe_ctx->next_odm_pipe; 1087 1088 while (old_odm_pipe) { 1089 if (!odm_pipe || old_odm_pipe->pipe_idx != odm_pipe->pipe_idx) 1090 dc->hwss.set_disp_pattern_generator(dc, 1091 old_odm_pipe, 1092 CONTROLLER_DP_TEST_PATTERN_VIDEOMODE, 1093 CONTROLLER_DP_COLOR_SPACE_UDEFINED, 1094 COLOR_DEPTH_888, 1095 NULL, 1096 0, 1097 0, 1098 0); 1099 old_odm_pipe = old_odm_pipe->next_odm_pipe; 1100 if (odm_pipe) 1101 odm_pipe = odm_pipe->next_odm_pipe; 1102 } 1103 } 1104 1105 if (!blank) 1106 if (stream_res->abm) { 1107 dc->hwss.set_pipe(pipe_ctx); 1108 stream_res->abm->funcs->set_abm_level(stream_res->abm, stream->abm_level); 1109 } 1110 } 1111 1112 1113 static void dcn20_power_on_plane( 1114 struct dce_hwseq *hws, 1115 struct pipe_ctx *pipe_ctx) 1116 { 1117 DC_LOGGER_INIT(hws->ctx->logger); 1118 if (REG(DC_IP_REQUEST_CNTL)) { 1119 REG_SET(DC_IP_REQUEST_CNTL, 0, 1120 IP_REQUEST_EN, 1); 1121 1122 if (hws->funcs.dpp_pg_control) 1123 hws->funcs.dpp_pg_control(hws, pipe_ctx->plane_res.dpp->inst, true); 1124 1125 if (hws->funcs.hubp_pg_control) 1126 hws->funcs.hubp_pg_control(hws, pipe_ctx->plane_res.hubp->inst, true); 1127 1128 REG_SET(DC_IP_REQUEST_CNTL, 0, 1129 IP_REQUEST_EN, 0); 1130 DC_LOG_DEBUG( 1131 "Un-gated front end for pipe %d\n", pipe_ctx->plane_res.hubp->inst); 1132 } 1133 } 1134 1135 static void dcn20_enable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx, 1136 struct dc_state *context) 1137 { 1138 //if (dc->debug.sanity_checks) { 1139 // dcn10_verify_allow_pstate_change_high(dc); 1140 //} 1141 dcn20_power_on_plane(dc->hwseq, pipe_ctx); 1142 1143 /* enable DCFCLK current DCHUB */ 1144 pipe_ctx->plane_res.hubp->funcs->hubp_clk_cntl(pipe_ctx->plane_res.hubp, true); 1145 1146 /* initialize HUBP on power up */ 1147 pipe_ctx->plane_res.hubp->funcs->hubp_init(pipe_ctx->plane_res.hubp); 1148 1149 /* make sure OPP_PIPE_CLOCK_EN = 1 */ 1150 pipe_ctx->stream_res.opp->funcs->opp_pipe_clock_control( 1151 pipe_ctx->stream_res.opp, 1152 true); 1153 1154 /* TODO: enable/disable in dm as per update type. 1155 if (plane_state) { 1156 DC_LOG_DC(dc->ctx->logger, 1157 "Pipe:%d 0x%x: addr hi:0x%x, " 1158 "addr low:0x%x, " 1159 "src: %d, %d, %d," 1160 " %d; dst: %d, %d, %d, %d;\n", 1161 pipe_ctx->pipe_idx, 1162 plane_state, 1163 plane_state->address.grph.addr.high_part, 1164 plane_state->address.grph.addr.low_part, 1165 plane_state->src_rect.x, 1166 plane_state->src_rect.y, 1167 plane_state->src_rect.width, 1168 plane_state->src_rect.height, 1169 plane_state->dst_rect.x, 1170 plane_state->dst_rect.y, 1171 plane_state->dst_rect.width, 1172 plane_state->dst_rect.height); 1173 1174 DC_LOG_DC(dc->ctx->logger, 1175 "Pipe %d: width, height, x, y format:%d\n" 1176 "viewport:%d, %d, %d, %d\n" 1177 "recout: %d, %d, %d, %d\n", 1178 pipe_ctx->pipe_idx, 1179 plane_state->format, 1180 pipe_ctx->plane_res.scl_data.viewport.width, 1181 pipe_ctx->plane_res.scl_data.viewport.height, 1182 pipe_ctx->plane_res.scl_data.viewport.x, 1183 pipe_ctx->plane_res.scl_data.viewport.y, 1184 pipe_ctx->plane_res.scl_data.recout.width, 1185 pipe_ctx->plane_res.scl_data.recout.height, 1186 pipe_ctx->plane_res.scl_data.recout.x, 1187 pipe_ctx->plane_res.scl_data.recout.y); 1188 print_rq_dlg_ttu(dc, pipe_ctx); 1189 } 1190 */ 1191 if (dc->vm_pa_config.valid) { 1192 struct vm_system_aperture_param apt; 1193 1194 apt.sys_default.quad_part = 0; 1195 1196 apt.sys_low.quad_part = dc->vm_pa_config.system_aperture.start_addr; 1197 apt.sys_high.quad_part = dc->vm_pa_config.system_aperture.end_addr; 1198 1199 // Program system aperture settings 1200 pipe_ctx->plane_res.hubp->funcs->hubp_set_vm_system_aperture_settings(pipe_ctx->plane_res.hubp, &apt); 1201 } 1202 1203 if (!pipe_ctx->top_pipe 1204 && pipe_ctx->plane_state 1205 && pipe_ctx->plane_state->flip_int_enabled 1206 && pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_int) 1207 pipe_ctx->plane_res.hubp->funcs->hubp_set_flip_int(pipe_ctx->plane_res.hubp); 1208 1209 // if (dc->debug.sanity_checks) { 1210 // dcn10_verify_allow_pstate_change_high(dc); 1211 // } 1212 } 1213 1214 void dcn20_pipe_control_lock( 1215 struct dc *dc, 1216 struct pipe_ctx *pipe, 1217 bool lock) 1218 { 1219 struct pipe_ctx *temp_pipe; 1220 bool flip_immediate = false; 1221 1222 /* use TG master update lock to lock everything on the TG 1223 * therefore only top pipe need to lock 1224 */ 1225 if (!pipe || pipe->top_pipe) 1226 return; 1227 1228 if (pipe->plane_state != NULL) 1229 flip_immediate = pipe->plane_state->flip_immediate; 1230 1231 if (pipe->stream_res.gsl_group > 0) { 1232 temp_pipe = pipe->bottom_pipe; 1233 while (!flip_immediate && temp_pipe) { 1234 if (temp_pipe->plane_state != NULL) 1235 flip_immediate = temp_pipe->plane_state->flip_immediate; 1236 temp_pipe = temp_pipe->bottom_pipe; 1237 } 1238 } 1239 1240 if (flip_immediate && lock) { 1241 const int TIMEOUT_FOR_FLIP_PENDING = 100000; 1242 int i; 1243 1244 temp_pipe = pipe; 1245 while (temp_pipe) { 1246 if (temp_pipe->plane_state && temp_pipe->plane_state->flip_immediate) { 1247 for (i = 0; i < TIMEOUT_FOR_FLIP_PENDING; ++i) { 1248 if (!temp_pipe->plane_res.hubp->funcs->hubp_is_flip_pending(temp_pipe->plane_res.hubp)) 1249 break; 1250 udelay(1); 1251 } 1252 1253 /* no reason it should take this long for immediate flips */ 1254 ASSERT(i != TIMEOUT_FOR_FLIP_PENDING); 1255 } 1256 temp_pipe = temp_pipe->bottom_pipe; 1257 } 1258 } 1259 1260 /* In flip immediate and pipe splitting case, we need to use GSL 1261 * for synchronization. Only do setup on locking and on flip type change. 1262 */ 1263 if (lock && (pipe->bottom_pipe != NULL || !flip_immediate)) 1264 if ((flip_immediate && pipe->stream_res.gsl_group == 0) || 1265 (!flip_immediate && pipe->stream_res.gsl_group > 0)) 1266 dcn20_setup_gsl_group_as_lock(dc, pipe, flip_immediate); 1267 1268 if (pipe->plane_state != NULL) 1269 flip_immediate = pipe->plane_state->flip_immediate; 1270 1271 temp_pipe = pipe->bottom_pipe; 1272 while (flip_immediate && temp_pipe) { 1273 if (temp_pipe->plane_state != NULL) 1274 flip_immediate = temp_pipe->plane_state->flip_immediate; 1275 temp_pipe = temp_pipe->bottom_pipe; 1276 } 1277 1278 if (!lock && pipe->stream_res.gsl_group > 0 && pipe->plane_state && 1279 !flip_immediate) 1280 dcn20_setup_gsl_group_as_lock(dc, pipe, false); 1281 1282 if (pipe->stream && should_use_dmub_lock(pipe->stream->link)) { 1283 union dmub_hw_lock_flags hw_locks = { 0 }; 1284 struct dmub_hw_lock_inst_flags inst_flags = { 0 }; 1285 1286 hw_locks.bits.lock_pipe = 1; 1287 inst_flags.otg_inst = pipe->stream_res.tg->inst; 1288 1289 if (pipe->plane_state != NULL) 1290 hw_locks.bits.triple_buffer_lock = pipe->plane_state->triplebuffer_flips; 1291 1292 dmub_hw_lock_mgr_cmd(dc->ctx->dmub_srv, 1293 lock, 1294 &hw_locks, 1295 &inst_flags); 1296 } else if (pipe->plane_state != NULL && pipe->plane_state->triplebuffer_flips) { 1297 if (lock) 1298 pipe->stream_res.tg->funcs->triplebuffer_lock(pipe->stream_res.tg); 1299 else 1300 pipe->stream_res.tg->funcs->triplebuffer_unlock(pipe->stream_res.tg); 1301 } else { 1302 if (lock) 1303 pipe->stream_res.tg->funcs->lock(pipe->stream_res.tg); 1304 else 1305 pipe->stream_res.tg->funcs->unlock(pipe->stream_res.tg); 1306 } 1307 } 1308 1309 static void dcn20_detect_pipe_changes(struct pipe_ctx *old_pipe, struct pipe_ctx *new_pipe) 1310 { 1311 new_pipe->update_flags.raw = 0; 1312 1313 /* Exit on unchanged, unused pipe */ 1314 if (!old_pipe->plane_state && !new_pipe->plane_state) 1315 return; 1316 /* Detect pipe enable/disable */ 1317 if (!old_pipe->plane_state && new_pipe->plane_state) { 1318 new_pipe->update_flags.bits.enable = 1; 1319 new_pipe->update_flags.bits.mpcc = 1; 1320 new_pipe->update_flags.bits.dppclk = 1; 1321 new_pipe->update_flags.bits.hubp_interdependent = 1; 1322 new_pipe->update_flags.bits.hubp_rq_dlg_ttu = 1; 1323 new_pipe->update_flags.bits.gamut_remap = 1; 1324 new_pipe->update_flags.bits.scaler = 1; 1325 new_pipe->update_flags.bits.viewport = 1; 1326 new_pipe->update_flags.bits.det_size = 1; 1327 if (!new_pipe->top_pipe && !new_pipe->prev_odm_pipe) { 1328 new_pipe->update_flags.bits.odm = 1; 1329 new_pipe->update_flags.bits.global_sync = 1; 1330 } 1331 return; 1332 } 1333 1334 /* For SubVP we need to unconditionally enable because any phantom pipes are 1335 * always removed then newly added for every full updates whenever SubVP is in use. 1336 * The remove-add sequence of the phantom pipe always results in the pipe 1337 * being blanked in enable_stream_timing (DPG). 1338 */ 1339 if (new_pipe->stream && new_pipe->stream->mall_stream_config.type == SUBVP_PHANTOM) 1340 new_pipe->update_flags.bits.enable = 1; 1341 1342 /* Phantom pipes are effectively disabled, if the pipe was previously phantom 1343 * we have to enable 1344 */ 1345 if (old_pipe->plane_state && old_pipe->plane_state->is_phantom && 1346 new_pipe->plane_state && !new_pipe->plane_state->is_phantom) 1347 new_pipe->update_flags.bits.enable = 1; 1348 1349 if (old_pipe->plane_state && !new_pipe->plane_state) { 1350 new_pipe->update_flags.bits.disable = 1; 1351 return; 1352 } 1353 1354 /* Detect plane change */ 1355 if (old_pipe->plane_state != new_pipe->plane_state) { 1356 new_pipe->update_flags.bits.plane_changed = true; 1357 } 1358 1359 /* Detect top pipe only changes */ 1360 if (!new_pipe->top_pipe && !new_pipe->prev_odm_pipe) { 1361 /* Detect odm changes */ 1362 if ((old_pipe->next_odm_pipe && new_pipe->next_odm_pipe 1363 && old_pipe->next_odm_pipe->pipe_idx != new_pipe->next_odm_pipe->pipe_idx) 1364 || (!old_pipe->next_odm_pipe && new_pipe->next_odm_pipe) 1365 || (old_pipe->next_odm_pipe && !new_pipe->next_odm_pipe) 1366 || old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1367 new_pipe->update_flags.bits.odm = 1; 1368 1369 /* Detect global sync changes */ 1370 if (old_pipe->pipe_dlg_param.vready_offset != new_pipe->pipe_dlg_param.vready_offset 1371 || old_pipe->pipe_dlg_param.vstartup_start != new_pipe->pipe_dlg_param.vstartup_start 1372 || old_pipe->pipe_dlg_param.vupdate_offset != new_pipe->pipe_dlg_param.vupdate_offset 1373 || old_pipe->pipe_dlg_param.vupdate_width != new_pipe->pipe_dlg_param.vupdate_width) 1374 new_pipe->update_flags.bits.global_sync = 1; 1375 } 1376 1377 if (old_pipe->det_buffer_size_kb != new_pipe->det_buffer_size_kb) 1378 new_pipe->update_flags.bits.det_size = 1; 1379 1380 /* 1381 * Detect opp / tg change, only set on change, not on enable 1382 * Assume mpcc inst = pipe index, if not this code needs to be updated 1383 * since mpcc is what is affected by these. In fact all of our sequence 1384 * makes this assumption at the moment with how hubp reset is matched to 1385 * same index mpcc reset. 1386 */ 1387 if (old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1388 new_pipe->update_flags.bits.opp_changed = 1; 1389 if (old_pipe->stream_res.tg != new_pipe->stream_res.tg) 1390 new_pipe->update_flags.bits.tg_changed = 1; 1391 1392 /* 1393 * Detect mpcc blending changes, only dpp inst and opp matter here, 1394 * mpccs getting removed/inserted update connected ones during their own 1395 * programming 1396 */ 1397 if (old_pipe->plane_res.dpp != new_pipe->plane_res.dpp 1398 || old_pipe->stream_res.opp != new_pipe->stream_res.opp) 1399 new_pipe->update_flags.bits.mpcc = 1; 1400 1401 /* Detect dppclk change */ 1402 if (old_pipe->plane_res.bw.dppclk_khz != new_pipe->plane_res.bw.dppclk_khz) 1403 new_pipe->update_flags.bits.dppclk = 1; 1404 1405 /* Check for scl update */ 1406 if (memcmp(&old_pipe->plane_res.scl_data, &new_pipe->plane_res.scl_data, sizeof(struct scaler_data))) 1407 new_pipe->update_flags.bits.scaler = 1; 1408 /* Check for vp update */ 1409 if (memcmp(&old_pipe->plane_res.scl_data.viewport, &new_pipe->plane_res.scl_data.viewport, sizeof(struct rect)) 1410 || memcmp(&old_pipe->plane_res.scl_data.viewport_c, 1411 &new_pipe->plane_res.scl_data.viewport_c, sizeof(struct rect))) 1412 new_pipe->update_flags.bits.viewport = 1; 1413 1414 /* Detect dlg/ttu/rq updates */ 1415 { 1416 struct _vcs_dpi_display_dlg_regs_st old_dlg_attr = old_pipe->dlg_regs; 1417 struct _vcs_dpi_display_ttu_regs_st old_ttu_attr = old_pipe->ttu_regs; 1418 struct _vcs_dpi_display_dlg_regs_st *new_dlg_attr = &new_pipe->dlg_regs; 1419 struct _vcs_dpi_display_ttu_regs_st *new_ttu_attr = &new_pipe->ttu_regs; 1420 1421 /* Detect pipe interdependent updates */ 1422 if (old_dlg_attr.dst_y_prefetch != new_dlg_attr->dst_y_prefetch || 1423 old_dlg_attr.vratio_prefetch != new_dlg_attr->vratio_prefetch || 1424 old_dlg_attr.vratio_prefetch_c != new_dlg_attr->vratio_prefetch_c || 1425 old_dlg_attr.dst_y_per_vm_vblank != new_dlg_attr->dst_y_per_vm_vblank || 1426 old_dlg_attr.dst_y_per_row_vblank != new_dlg_attr->dst_y_per_row_vblank || 1427 old_dlg_attr.dst_y_per_vm_flip != new_dlg_attr->dst_y_per_vm_flip || 1428 old_dlg_attr.dst_y_per_row_flip != new_dlg_attr->dst_y_per_row_flip || 1429 old_dlg_attr.refcyc_per_meta_chunk_vblank_l != new_dlg_attr->refcyc_per_meta_chunk_vblank_l || 1430 old_dlg_attr.refcyc_per_meta_chunk_vblank_c != new_dlg_attr->refcyc_per_meta_chunk_vblank_c || 1431 old_dlg_attr.refcyc_per_meta_chunk_flip_l != new_dlg_attr->refcyc_per_meta_chunk_flip_l || 1432 old_dlg_attr.refcyc_per_line_delivery_pre_l != new_dlg_attr->refcyc_per_line_delivery_pre_l || 1433 old_dlg_attr.refcyc_per_line_delivery_pre_c != new_dlg_attr->refcyc_per_line_delivery_pre_c || 1434 old_ttu_attr.refcyc_per_req_delivery_pre_l != new_ttu_attr->refcyc_per_req_delivery_pre_l || 1435 old_ttu_attr.refcyc_per_req_delivery_pre_c != new_ttu_attr->refcyc_per_req_delivery_pre_c || 1436 old_ttu_attr.refcyc_per_req_delivery_pre_cur0 != new_ttu_attr->refcyc_per_req_delivery_pre_cur0 || 1437 old_ttu_attr.refcyc_per_req_delivery_pre_cur1 != new_ttu_attr->refcyc_per_req_delivery_pre_cur1 || 1438 old_ttu_attr.min_ttu_vblank != new_ttu_attr->min_ttu_vblank || 1439 old_ttu_attr.qos_level_flip != new_ttu_attr->qos_level_flip) { 1440 old_dlg_attr.dst_y_prefetch = new_dlg_attr->dst_y_prefetch; 1441 old_dlg_attr.vratio_prefetch = new_dlg_attr->vratio_prefetch; 1442 old_dlg_attr.vratio_prefetch_c = new_dlg_attr->vratio_prefetch_c; 1443 old_dlg_attr.dst_y_per_vm_vblank = new_dlg_attr->dst_y_per_vm_vblank; 1444 old_dlg_attr.dst_y_per_row_vblank = new_dlg_attr->dst_y_per_row_vblank; 1445 old_dlg_attr.dst_y_per_vm_flip = new_dlg_attr->dst_y_per_vm_flip; 1446 old_dlg_attr.dst_y_per_row_flip = new_dlg_attr->dst_y_per_row_flip; 1447 old_dlg_attr.refcyc_per_meta_chunk_vblank_l = new_dlg_attr->refcyc_per_meta_chunk_vblank_l; 1448 old_dlg_attr.refcyc_per_meta_chunk_vblank_c = new_dlg_attr->refcyc_per_meta_chunk_vblank_c; 1449 old_dlg_attr.refcyc_per_meta_chunk_flip_l = new_dlg_attr->refcyc_per_meta_chunk_flip_l; 1450 old_dlg_attr.refcyc_per_line_delivery_pre_l = new_dlg_attr->refcyc_per_line_delivery_pre_l; 1451 old_dlg_attr.refcyc_per_line_delivery_pre_c = new_dlg_attr->refcyc_per_line_delivery_pre_c; 1452 old_ttu_attr.refcyc_per_req_delivery_pre_l = new_ttu_attr->refcyc_per_req_delivery_pre_l; 1453 old_ttu_attr.refcyc_per_req_delivery_pre_c = new_ttu_attr->refcyc_per_req_delivery_pre_c; 1454 old_ttu_attr.refcyc_per_req_delivery_pre_cur0 = new_ttu_attr->refcyc_per_req_delivery_pre_cur0; 1455 old_ttu_attr.refcyc_per_req_delivery_pre_cur1 = new_ttu_attr->refcyc_per_req_delivery_pre_cur1; 1456 old_ttu_attr.min_ttu_vblank = new_ttu_attr->min_ttu_vblank; 1457 old_ttu_attr.qos_level_flip = new_ttu_attr->qos_level_flip; 1458 new_pipe->update_flags.bits.hubp_interdependent = 1; 1459 } 1460 /* Detect any other updates to ttu/rq/dlg */ 1461 if (memcmp(&old_dlg_attr, &new_pipe->dlg_regs, sizeof(old_dlg_attr)) || 1462 memcmp(&old_ttu_attr, &new_pipe->ttu_regs, sizeof(old_ttu_attr)) || 1463 memcmp(&old_pipe->rq_regs, &new_pipe->rq_regs, sizeof(old_pipe->rq_regs))) 1464 new_pipe->update_flags.bits.hubp_rq_dlg_ttu = 1; 1465 } 1466 } 1467 1468 static void dcn20_update_dchubp_dpp( 1469 struct dc *dc, 1470 struct pipe_ctx *pipe_ctx, 1471 struct dc_state *context) 1472 { 1473 struct dce_hwseq *hws = dc->hwseq; 1474 struct hubp *hubp = pipe_ctx->plane_res.hubp; 1475 struct dpp *dpp = pipe_ctx->plane_res.dpp; 1476 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 1477 struct dccg *dccg = dc->res_pool->dccg; 1478 bool viewport_changed = false; 1479 1480 if (pipe_ctx->update_flags.bits.dppclk) 1481 dpp->funcs->dpp_dppclk_control(dpp, false, true); 1482 1483 if (pipe_ctx->update_flags.bits.enable) 1484 dccg->funcs->update_dpp_dto(dccg, dpp->inst, pipe_ctx->plane_res.bw.dppclk_khz); 1485 1486 /* TODO: Need input parameter to tell current DCHUB pipe tie to which OTG 1487 * VTG is within DCHUBBUB which is commond block share by each pipe HUBP. 1488 * VTG is 1:1 mapping with OTG. Each pipe HUBP will select which VTG 1489 */ 1490 if (pipe_ctx->update_flags.bits.hubp_rq_dlg_ttu) { 1491 hubp->funcs->hubp_vtg_sel(hubp, pipe_ctx->stream_res.tg->inst); 1492 1493 hubp->funcs->hubp_setup( 1494 hubp, 1495 &pipe_ctx->dlg_regs, 1496 &pipe_ctx->ttu_regs, 1497 &pipe_ctx->rq_regs, 1498 &pipe_ctx->pipe_dlg_param); 1499 1500 if (hubp->funcs->set_unbounded_requesting) 1501 hubp->funcs->set_unbounded_requesting(hubp, pipe_ctx->unbounded_req); 1502 } 1503 if (pipe_ctx->update_flags.bits.hubp_interdependent) 1504 hubp->funcs->hubp_setup_interdependent( 1505 hubp, 1506 &pipe_ctx->dlg_regs, 1507 &pipe_ctx->ttu_regs); 1508 1509 if (pipe_ctx->update_flags.bits.enable || 1510 pipe_ctx->update_flags.bits.plane_changed || 1511 plane_state->update_flags.bits.bpp_change || 1512 plane_state->update_flags.bits.input_csc_change || 1513 plane_state->update_flags.bits.color_space_change || 1514 plane_state->update_flags.bits.coeff_reduction_change) { 1515 struct dc_bias_and_scale bns_params = {0}; 1516 1517 // program the input csc 1518 dpp->funcs->dpp_setup(dpp, 1519 plane_state->format, 1520 EXPANSION_MODE_ZERO, 1521 plane_state->input_csc_color_matrix, 1522 plane_state->color_space, 1523 NULL); 1524 1525 if (dpp->funcs->dpp_program_bias_and_scale) { 1526 //TODO :for CNVC set scale and bias registers if necessary 1527 build_prescale_params(&bns_params, plane_state); 1528 dpp->funcs->dpp_program_bias_and_scale(dpp, &bns_params); 1529 } 1530 } 1531 1532 if (pipe_ctx->update_flags.bits.mpcc 1533 || pipe_ctx->update_flags.bits.plane_changed 1534 || plane_state->update_flags.bits.global_alpha_change 1535 || plane_state->update_flags.bits.per_pixel_alpha_change) { 1536 // MPCC inst is equal to pipe index in practice 1537 int mpcc_inst = hubp->inst; 1538 int opp_inst; 1539 int opp_count = dc->res_pool->pipe_count; 1540 1541 for (opp_inst = 0; opp_inst < opp_count; opp_inst++) { 1542 if (dc->res_pool->opps[opp_inst]->mpcc_disconnect_pending[mpcc_inst]) { 1543 dc->res_pool->mpc->funcs->wait_for_idle(dc->res_pool->mpc, mpcc_inst); 1544 dc->res_pool->opps[opp_inst]->mpcc_disconnect_pending[mpcc_inst] = false; 1545 break; 1546 } 1547 } 1548 hws->funcs.update_mpcc(dc, pipe_ctx); 1549 } 1550 1551 if (pipe_ctx->update_flags.bits.scaler || 1552 plane_state->update_flags.bits.scaling_change || 1553 plane_state->update_flags.bits.position_change || 1554 plane_state->update_flags.bits.per_pixel_alpha_change || 1555 pipe_ctx->stream->update_flags.bits.scaling) { 1556 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->plane_state->per_pixel_alpha; 1557 ASSERT(pipe_ctx->plane_res.scl_data.lb_params.depth == LB_PIXEL_DEPTH_36BPP); 1558 /* scaler configuration */ 1559 pipe_ctx->plane_res.dpp->funcs->dpp_set_scaler( 1560 pipe_ctx->plane_res.dpp, &pipe_ctx->plane_res.scl_data); 1561 } 1562 1563 if (pipe_ctx->update_flags.bits.viewport || 1564 (context == dc->current_state && plane_state->update_flags.bits.position_change) || 1565 (context == dc->current_state && plane_state->update_flags.bits.scaling_change) || 1566 (context == dc->current_state && pipe_ctx->stream->update_flags.bits.scaling)) { 1567 1568 hubp->funcs->mem_program_viewport( 1569 hubp, 1570 &pipe_ctx->plane_res.scl_data.viewport, 1571 &pipe_ctx->plane_res.scl_data.viewport_c); 1572 viewport_changed = true; 1573 } 1574 1575 /* Any updates are handled in dc interface, just need to apply existing for plane enable */ 1576 if ((pipe_ctx->update_flags.bits.enable || pipe_ctx->update_flags.bits.opp_changed || 1577 pipe_ctx->update_flags.bits.scaler || viewport_changed == true) && 1578 pipe_ctx->stream->cursor_attributes.address.quad_part != 0) { 1579 dc->hwss.set_cursor_position(pipe_ctx); 1580 dc->hwss.set_cursor_attribute(pipe_ctx); 1581 1582 if (dc->hwss.set_cursor_sdr_white_level) 1583 dc->hwss.set_cursor_sdr_white_level(pipe_ctx); 1584 } 1585 1586 /* Any updates are handled in dc interface, just need 1587 * to apply existing for plane enable / opp change */ 1588 if (pipe_ctx->update_flags.bits.enable || pipe_ctx->update_flags.bits.opp_changed 1589 || pipe_ctx->update_flags.bits.plane_changed 1590 || pipe_ctx->stream->update_flags.bits.gamut_remap 1591 || pipe_ctx->stream->update_flags.bits.out_csc) { 1592 /* dpp/cm gamut remap*/ 1593 dc->hwss.program_gamut_remap(pipe_ctx); 1594 1595 /*call the dcn2 method which uses mpc csc*/ 1596 dc->hwss.program_output_csc(dc, 1597 pipe_ctx, 1598 pipe_ctx->stream->output_color_space, 1599 pipe_ctx->stream->csc_color_matrix.matrix, 1600 hubp->opp_id); 1601 } 1602 1603 if (pipe_ctx->update_flags.bits.enable || 1604 pipe_ctx->update_flags.bits.plane_changed || 1605 pipe_ctx->update_flags.bits.opp_changed || 1606 plane_state->update_flags.bits.pixel_format_change || 1607 plane_state->update_flags.bits.horizontal_mirror_change || 1608 plane_state->update_flags.bits.rotation_change || 1609 plane_state->update_flags.bits.swizzle_change || 1610 plane_state->update_flags.bits.dcc_change || 1611 plane_state->update_flags.bits.bpp_change || 1612 plane_state->update_flags.bits.scaling_change || 1613 plane_state->update_flags.bits.plane_size_change) { 1614 struct plane_size size = plane_state->plane_size; 1615 1616 size.surface_size = pipe_ctx->plane_res.scl_data.viewport; 1617 hubp->funcs->hubp_program_surface_config( 1618 hubp, 1619 plane_state->format, 1620 &plane_state->tiling_info, 1621 &size, 1622 plane_state->rotation, 1623 &plane_state->dcc, 1624 plane_state->horizontal_mirror, 1625 0); 1626 hubp->power_gated = false; 1627 } 1628 1629 if (pipe_ctx->update_flags.bits.enable || 1630 pipe_ctx->update_flags.bits.plane_changed || 1631 plane_state->update_flags.bits.addr_update) 1632 hws->funcs.update_plane_addr(dc, pipe_ctx); 1633 1634 if (pipe_ctx->update_flags.bits.enable) 1635 hubp->funcs->set_blank(hubp, false); 1636 /* If the stream paired with this plane is phantom, the plane is also phantom */ 1637 if (pipe_ctx->stream && pipe_ctx->stream->mall_stream_config.type == SUBVP_PHANTOM 1638 && hubp->funcs->phantom_hubp_post_enable) 1639 hubp->funcs->phantom_hubp_post_enable(hubp); 1640 } 1641 1642 1643 static void dcn20_program_pipe( 1644 struct dc *dc, 1645 struct pipe_ctx *pipe_ctx, 1646 struct dc_state *context) 1647 { 1648 struct dce_hwseq *hws = dc->hwseq; 1649 /* Only need to unblank on top pipe */ 1650 1651 if ((pipe_ctx->update_flags.bits.enable || pipe_ctx->stream->update_flags.bits.abm_level) 1652 && !pipe_ctx->top_pipe && !pipe_ctx->prev_odm_pipe) 1653 hws->funcs.blank_pixel_data(dc, pipe_ctx, !pipe_ctx->plane_state->visible); 1654 1655 /* Only update TG on top pipe */ 1656 if (pipe_ctx->update_flags.bits.global_sync && !pipe_ctx->top_pipe 1657 && !pipe_ctx->prev_odm_pipe) { 1658 pipe_ctx->stream_res.tg->funcs->program_global_sync( 1659 pipe_ctx->stream_res.tg, 1660 pipe_ctx->pipe_dlg_param.vready_offset, 1661 pipe_ctx->pipe_dlg_param.vstartup_start, 1662 pipe_ctx->pipe_dlg_param.vupdate_offset, 1663 pipe_ctx->pipe_dlg_param.vupdate_width); 1664 1665 if (pipe_ctx->stream->mall_stream_config.type != SUBVP_PHANTOM) { 1666 pipe_ctx->stream_res.tg->funcs->wait_for_state(pipe_ctx->stream_res.tg, CRTC_STATE_VACTIVE); 1667 } 1668 1669 pipe_ctx->stream_res.tg->funcs->set_vtg_params( 1670 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing, true); 1671 1672 if (hws->funcs.setup_vupdate_interrupt) 1673 hws->funcs.setup_vupdate_interrupt(dc, pipe_ctx); 1674 } 1675 1676 if (pipe_ctx->update_flags.bits.odm) 1677 hws->funcs.update_odm(dc, context, pipe_ctx); 1678 1679 if (pipe_ctx->update_flags.bits.enable) { 1680 dcn20_enable_plane(dc, pipe_ctx, context); 1681 if (dc->res_pool->hubbub->funcs->force_wm_propagate_to_pipes) 1682 dc->res_pool->hubbub->funcs->force_wm_propagate_to_pipes(dc->res_pool->hubbub); 1683 } 1684 1685 if (dc->res_pool->hubbub->funcs->program_det_size && pipe_ctx->update_flags.bits.det_size) 1686 dc->res_pool->hubbub->funcs->program_det_size( 1687 dc->res_pool->hubbub, pipe_ctx->plane_res.hubp->inst, pipe_ctx->det_buffer_size_kb); 1688 1689 if (pipe_ctx->update_flags.raw || pipe_ctx->plane_state->update_flags.raw || pipe_ctx->stream->update_flags.raw) 1690 dcn20_update_dchubp_dpp(dc, pipe_ctx, context); 1691 1692 if (pipe_ctx->update_flags.bits.enable 1693 || pipe_ctx->plane_state->update_flags.bits.hdr_mult) 1694 hws->funcs.set_hdr_multiplier(pipe_ctx); 1695 1696 if (pipe_ctx->update_flags.bits.enable || 1697 pipe_ctx->plane_state->update_flags.bits.in_transfer_func_change || 1698 pipe_ctx->plane_state->update_flags.bits.gamma_change) 1699 hws->funcs.set_input_transfer_func(dc, pipe_ctx, pipe_ctx->plane_state); 1700 1701 /* dcn10_translate_regamma_to_hw_format takes 750us to finish 1702 * only do gamma programming for powering on, internal memcmp to avoid 1703 * updating on slave planes 1704 */ 1705 if (pipe_ctx->update_flags.bits.enable || pipe_ctx->stream->update_flags.bits.out_tf) 1706 hws->funcs.set_output_transfer_func(dc, pipe_ctx, pipe_ctx->stream); 1707 1708 /* If the pipe has been enabled or has a different opp, we 1709 * should reprogram the fmt. This deals with cases where 1710 * interation between mpc and odm combine on different streams 1711 * causes a different pipe to be chosen to odm combine with. 1712 */ 1713 if (pipe_ctx->update_flags.bits.enable 1714 || pipe_ctx->update_flags.bits.opp_changed) { 1715 1716 pipe_ctx->stream_res.opp->funcs->opp_set_dyn_expansion( 1717 pipe_ctx->stream_res.opp, 1718 COLOR_SPACE_YCBCR601, 1719 pipe_ctx->stream->timing.display_color_depth, 1720 pipe_ctx->stream->signal); 1721 1722 pipe_ctx->stream_res.opp->funcs->opp_program_fmt( 1723 pipe_ctx->stream_res.opp, 1724 &pipe_ctx->stream->bit_depth_params, 1725 &pipe_ctx->stream->clamping); 1726 } 1727 } 1728 1729 void dcn20_program_front_end_for_ctx( 1730 struct dc *dc, 1731 struct dc_state *context) 1732 { 1733 int i; 1734 struct dce_hwseq *hws = dc->hwseq; 1735 DC_LOGGER_INIT(dc->ctx->logger); 1736 1737 /* Carry over GSL groups in case the context is changing. */ 1738 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1739 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 1740 struct pipe_ctx *old_pipe_ctx = &dc->current_state->res_ctx.pipe_ctx[i]; 1741 1742 if (pipe_ctx->stream == old_pipe_ctx->stream) 1743 pipe_ctx->stream_res.gsl_group = old_pipe_ctx->stream_res.gsl_group; 1744 } 1745 1746 if (dc->hwss.program_triplebuffer != NULL && dc->debug.enable_tri_buf) { 1747 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1748 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 1749 1750 if (!pipe_ctx->top_pipe && !pipe_ctx->prev_odm_pipe && pipe_ctx->plane_state) { 1751 ASSERT(!pipe_ctx->plane_state->triplebuffer_flips); 1752 /*turn off triple buffer for full update*/ 1753 dc->hwss.program_triplebuffer( 1754 dc, pipe_ctx, pipe_ctx->plane_state->triplebuffer_flips); 1755 } 1756 } 1757 } 1758 1759 /* Set pipe update flags and lock pipes */ 1760 for (i = 0; i < dc->res_pool->pipe_count; i++) 1761 dcn20_detect_pipe_changes(&dc->current_state->res_ctx.pipe_ctx[i], 1762 &context->res_ctx.pipe_ctx[i]); 1763 1764 /* OTG blank before disabling all front ends */ 1765 for (i = 0; i < dc->res_pool->pipe_count; i++) 1766 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable 1767 && !context->res_ctx.pipe_ctx[i].top_pipe 1768 && !context->res_ctx.pipe_ctx[i].prev_odm_pipe 1769 && context->res_ctx.pipe_ctx[i].stream) 1770 hws->funcs.blank_pixel_data(dc, &context->res_ctx.pipe_ctx[i], true); 1771 1772 1773 /* Disconnect mpcc */ 1774 for (i = 0; i < dc->res_pool->pipe_count; i++) 1775 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable 1776 || context->res_ctx.pipe_ctx[i].update_flags.bits.opp_changed) { 1777 struct hubbub *hubbub = dc->res_pool->hubbub; 1778 1779 /* Phantom pipe DET should be 0, but if a pipe in use is being transitioned to phantom 1780 * then we want to do the programming here (effectively it's being disabled). If we do 1781 * the programming later the DET won't be updated until the OTG for the phantom pipe is 1782 * turned on (i.e. in an MCLK switch) which can come in too late and cause issues with 1783 * DET allocation. 1784 */ 1785 if (hubbub->funcs->program_det_size && (context->res_ctx.pipe_ctx[i].update_flags.bits.disable || 1786 (context->res_ctx.pipe_ctx[i].plane_state && context->res_ctx.pipe_ctx[i].plane_state->is_phantom))) 1787 hubbub->funcs->program_det_size(hubbub, dc->current_state->res_ctx.pipe_ctx[i].plane_res.hubp->inst, 0); 1788 hws->funcs.plane_atomic_disconnect(dc, &dc->current_state->res_ctx.pipe_ctx[i]); 1789 DC_LOG_DC("Reset mpcc for pipe %d\n", dc->current_state->res_ctx.pipe_ctx[i].pipe_idx); 1790 } 1791 1792 /* 1793 * Program all updated pipes, order matters for mpcc setup. Start with 1794 * top pipe and program all pipes that follow in order 1795 */ 1796 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1797 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1798 1799 if (pipe->plane_state && !pipe->top_pipe) { 1800 while (pipe) { 1801 if (hws->funcs.program_pipe) 1802 hws->funcs.program_pipe(dc, pipe, context); 1803 else { 1804 /* Don't program phantom pipes in the regular front end programming sequence. 1805 * There is an MPO transition case where a pipe being used by a video plane is 1806 * transitioned directly to be a phantom pipe when closing the MPO video. However 1807 * the phantom pipe will program a new HUBP_VTG_SEL (update takes place right away), 1808 * but the MPO still exists until the double buffered update of the main pipe so we 1809 * will get a frame of underflow if the phantom pipe is programmed here. 1810 */ 1811 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_PHANTOM) 1812 dcn20_program_pipe(dc, pipe, context); 1813 } 1814 1815 pipe = pipe->bottom_pipe; 1816 } 1817 } 1818 /* Program secondary blending tree and writeback pipes */ 1819 pipe = &context->res_ctx.pipe_ctx[i]; 1820 if (!pipe->top_pipe && !pipe->prev_odm_pipe 1821 && pipe->stream && pipe->stream->num_wb_info > 0 1822 && (pipe->update_flags.raw || (pipe->plane_state && pipe->plane_state->update_flags.raw) 1823 || pipe->stream->update_flags.raw) 1824 && hws->funcs.program_all_writeback_pipes_in_tree) 1825 hws->funcs.program_all_writeback_pipes_in_tree(dc, pipe->stream, context); 1826 1827 /* Avoid underflow by check of pipe line read when adding 2nd plane. */ 1828 if (hws->wa.wait_hubpret_read_start_during_mpo_transition && 1829 !pipe->top_pipe && 1830 pipe->stream && 1831 pipe->plane_res.hubp->funcs->hubp_wait_pipe_read_start && 1832 dc->current_state->stream_status[0].plane_count == 1 && 1833 context->stream_status[0].plane_count > 1) { 1834 pipe->plane_res.hubp->funcs->hubp_wait_pipe_read_start(pipe->plane_res.hubp); 1835 } 1836 } 1837 } 1838 1839 void dcn20_post_unlock_program_front_end( 1840 struct dc *dc, 1841 struct dc_state *context) 1842 { 1843 int i; 1844 const unsigned int TIMEOUT_FOR_PIPE_ENABLE_MS = 100; 1845 struct dce_hwseq *hwseq = dc->hwseq; 1846 1847 DC_LOGGER_INIT(dc->ctx->logger); 1848 1849 for (i = 0; i < dc->res_pool->pipe_count; i++) 1850 if (context->res_ctx.pipe_ctx[i].update_flags.bits.disable) 1851 dc->hwss.disable_plane(dc, &dc->current_state->res_ctx.pipe_ctx[i]); 1852 1853 /* 1854 * If we are enabling a pipe, we need to wait for pending clear as this is a critical 1855 * part of the enable operation otherwise, DM may request an immediate flip which 1856 * will cause HW to perform an "immediate enable" (as opposed to "vsync enable") which 1857 * is unsupported on DCN. 1858 */ 1859 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1860 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1861 // Don't check flip pending on phantom pipes 1862 if (pipe->plane_state && !pipe->top_pipe && pipe->update_flags.bits.enable && 1863 pipe->stream->mall_stream_config.type != SUBVP_PHANTOM) { 1864 struct hubp *hubp = pipe->plane_res.hubp; 1865 int j = 0; 1866 1867 for (j = 0; j < TIMEOUT_FOR_PIPE_ENABLE_MS*1000 1868 && hubp->funcs->hubp_is_flip_pending(hubp); j++) 1869 udelay(1); 1870 } 1871 } 1872 1873 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1874 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1875 struct pipe_ctx *old_pipe = &dc->current_state->res_ctx.pipe_ctx[i]; 1876 1877 /* If an active, non-phantom pipe is being transitioned into a phantom 1878 * pipe, wait for the double buffer update to complete first before we do 1879 * phantom pipe programming (HUBP_VTG_SEL updates right away so that can 1880 * cause issues). 1881 */ 1882 if (pipe->stream && pipe->stream->mall_stream_config.type == SUBVP_PHANTOM && 1883 old_pipe->stream && old_pipe->stream->mall_stream_config.type != SUBVP_PHANTOM) { 1884 old_pipe->stream_res.tg->funcs->wait_for_state( 1885 old_pipe->stream_res.tg, 1886 CRTC_STATE_VBLANK); 1887 old_pipe->stream_res.tg->funcs->wait_for_state( 1888 old_pipe->stream_res.tg, 1889 CRTC_STATE_VACTIVE); 1890 } 1891 } 1892 1893 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1894 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1895 1896 if (pipe->plane_state && !pipe->top_pipe) { 1897 /* Program phantom pipe here to prevent a frame of underflow in the MPO transition 1898 * case (if a pipe being used for a video plane transitions to a phantom pipe, it 1899 * can underflow due to HUBP_VTG_SEL programming if done in the regular front end 1900 * programming sequence). 1901 */ 1902 while (pipe) { 1903 if (pipe->stream && pipe->stream->mall_stream_config.type == SUBVP_PHANTOM) { 1904 if (dc->hwss.update_phantom_vp_position) 1905 dc->hwss.update_phantom_vp_position(dc, context, pipe); 1906 dcn20_program_pipe(dc, pipe, context); 1907 } 1908 pipe = pipe->bottom_pipe; 1909 } 1910 } 1911 } 1912 1913 /* Only program the MALL registers after all the main and phantom pipes 1914 * are done programming. 1915 */ 1916 if (hwseq->funcs.program_mall_pipe_config) 1917 hwseq->funcs.program_mall_pipe_config(dc, context); 1918 1919 /* WA to apply WM setting*/ 1920 if (hwseq->wa.DEGVIDCN21) 1921 dc->res_pool->hubbub->funcs->apply_DEDCN21_147_wa(dc->res_pool->hubbub); 1922 1923 1924 /* WA for stutter underflow during MPO transitions when adding 2nd plane */ 1925 if (hwseq->wa.disallow_self_refresh_during_multi_plane_transition) { 1926 1927 if (dc->current_state->stream_status[0].plane_count == 1 && 1928 context->stream_status[0].plane_count > 1) { 1929 1930 struct timing_generator *tg = dc->res_pool->timing_generators[0]; 1931 1932 dc->res_pool->hubbub->funcs->allow_self_refresh_control(dc->res_pool->hubbub, false); 1933 1934 hwseq->wa_state.disallow_self_refresh_during_multi_plane_transition_applied = true; 1935 hwseq->wa_state.disallow_self_refresh_during_multi_plane_transition_applied_on_frame = tg->funcs->get_frame_count(tg); 1936 } 1937 } 1938 } 1939 1940 void dcn20_prepare_bandwidth( 1941 struct dc *dc, 1942 struct dc_state *context) 1943 { 1944 struct hubbub *hubbub = dc->res_pool->hubbub; 1945 unsigned int compbuf_size_kb = 0; 1946 unsigned int cache_wm_a = context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns; 1947 unsigned int i; 1948 1949 dc->clk_mgr->funcs->update_clocks( 1950 dc->clk_mgr, 1951 context, 1952 false); 1953 1954 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1955 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1956 1957 // At optimize don't restore the original watermark value 1958 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_NONE) { 1959 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = 4U * 1000U * 1000U * 1000U; 1960 break; 1961 } 1962 } 1963 1964 /* program dchubbub watermarks */ 1965 dc->wm_optimized_required = hubbub->funcs->program_watermarks(hubbub, 1966 &context->bw_ctx.bw.dcn.watermarks, 1967 dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000, 1968 false); 1969 1970 // Restore the real watermark so we can commit the value to DMCUB 1971 // DMCUB uses the "original" watermark value in SubVP MCLK switch 1972 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = cache_wm_a; 1973 1974 /* decrease compbuf size */ 1975 if (hubbub->funcs->program_compbuf_size) { 1976 if (context->bw_ctx.dml.ip.min_comp_buffer_size_kbytes) 1977 compbuf_size_kb = context->bw_ctx.dml.ip.min_comp_buffer_size_kbytes; 1978 else 1979 compbuf_size_kb = context->bw_ctx.bw.dcn.compbuf_size_kb; 1980 1981 hubbub->funcs->program_compbuf_size(hubbub, compbuf_size_kb, false); 1982 } 1983 } 1984 1985 void dcn20_optimize_bandwidth( 1986 struct dc *dc, 1987 struct dc_state *context) 1988 { 1989 struct hubbub *hubbub = dc->res_pool->hubbub; 1990 int i; 1991 1992 for (i = 0; i < dc->res_pool->pipe_count; i++) { 1993 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 1994 1995 // At optimize don't need to restore the original watermark value 1996 if (pipe->stream && pipe->stream->mall_stream_config.type != SUBVP_NONE) { 1997 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns = 4U * 1000U * 1000U * 1000U; 1998 break; 1999 } 2000 } 2001 2002 /* program dchubbub watermarks */ 2003 hubbub->funcs->program_watermarks(hubbub, 2004 &context->bw_ctx.bw.dcn.watermarks, 2005 dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000, 2006 true); 2007 2008 if (dc->clk_mgr->dc_mode_softmax_enabled) 2009 if (dc->clk_mgr->clks.dramclk_khz > dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000 && 2010 context->bw_ctx.bw.dcn.clk.dramclk_khz <= dc->clk_mgr->bw_params->dc_mode_softmax_memclk * 1000) 2011 dc->clk_mgr->funcs->set_max_memclk(dc->clk_mgr, dc->clk_mgr->bw_params->dc_mode_softmax_memclk); 2012 2013 /* increase compbuf size */ 2014 if (hubbub->funcs->program_compbuf_size) 2015 hubbub->funcs->program_compbuf_size(hubbub, context->bw_ctx.bw.dcn.compbuf_size_kb, true); 2016 2017 dc->clk_mgr->funcs->update_clocks( 2018 dc->clk_mgr, 2019 context, 2020 true); 2021 if (dc_extended_blank_supported(dc) && context->bw_ctx.bw.dcn.clk.zstate_support == DCN_ZSTATE_SUPPORT_ALLOW) { 2022 for (i = 0; i < dc->res_pool->pipe_count; ++i) { 2023 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2024 2025 if (pipe_ctx->stream && pipe_ctx->plane_res.hubp->funcs->program_extended_blank 2026 && pipe_ctx->stream->adjust.v_total_min == pipe_ctx->stream->adjust.v_total_max 2027 && pipe_ctx->stream->adjust.v_total_max > pipe_ctx->stream->timing.v_total) 2028 pipe_ctx->plane_res.hubp->funcs->program_extended_blank(pipe_ctx->plane_res.hubp, 2029 pipe_ctx->dlg_regs.optimized_min_dst_y_next_start); 2030 } 2031 } 2032 } 2033 2034 bool dcn20_update_bandwidth( 2035 struct dc *dc, 2036 struct dc_state *context) 2037 { 2038 int i; 2039 struct dce_hwseq *hws = dc->hwseq; 2040 2041 /* recalculate DML parameters */ 2042 if (!dc->res_pool->funcs->validate_bandwidth(dc, context, false)) 2043 return false; 2044 2045 /* apply updated bandwidth parameters */ 2046 dc->hwss.prepare_bandwidth(dc, context); 2047 2048 /* update hubp configs for all pipes */ 2049 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2050 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2051 2052 if (pipe_ctx->plane_state == NULL) 2053 continue; 2054 2055 if (pipe_ctx->top_pipe == NULL) { 2056 bool blank = !is_pipe_tree_visible(pipe_ctx); 2057 2058 pipe_ctx->stream_res.tg->funcs->program_global_sync( 2059 pipe_ctx->stream_res.tg, 2060 pipe_ctx->pipe_dlg_param.vready_offset, 2061 pipe_ctx->pipe_dlg_param.vstartup_start, 2062 pipe_ctx->pipe_dlg_param.vupdate_offset, 2063 pipe_ctx->pipe_dlg_param.vupdate_width); 2064 2065 pipe_ctx->stream_res.tg->funcs->set_vtg_params( 2066 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing, false); 2067 2068 if (pipe_ctx->prev_odm_pipe == NULL) 2069 hws->funcs.blank_pixel_data(dc, pipe_ctx, blank); 2070 2071 if (hws->funcs.setup_vupdate_interrupt) 2072 hws->funcs.setup_vupdate_interrupt(dc, pipe_ctx); 2073 } 2074 2075 pipe_ctx->plane_res.hubp->funcs->hubp_setup( 2076 pipe_ctx->plane_res.hubp, 2077 &pipe_ctx->dlg_regs, 2078 &pipe_ctx->ttu_regs, 2079 &pipe_ctx->rq_regs, 2080 &pipe_ctx->pipe_dlg_param); 2081 } 2082 2083 return true; 2084 } 2085 2086 void dcn20_enable_writeback( 2087 struct dc *dc, 2088 struct dc_writeback_info *wb_info, 2089 struct dc_state *context) 2090 { 2091 struct dwbc *dwb; 2092 struct mcif_wb *mcif_wb; 2093 struct timing_generator *optc; 2094 2095 ASSERT(wb_info->dwb_pipe_inst < MAX_DWB_PIPES); 2096 ASSERT(wb_info->wb_enabled); 2097 dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst]; 2098 mcif_wb = dc->res_pool->mcif_wb[wb_info->dwb_pipe_inst]; 2099 2100 /* set the OPTC source mux */ 2101 optc = dc->res_pool->timing_generators[dwb->otg_inst]; 2102 optc->funcs->set_dwb_source(optc, wb_info->dwb_pipe_inst); 2103 /* set MCIF_WB buffer and arbitration configuration */ 2104 mcif_wb->funcs->config_mcif_buf(mcif_wb, &wb_info->mcif_buf_params, wb_info->dwb_params.dest_height); 2105 mcif_wb->funcs->config_mcif_arb(mcif_wb, &context->bw_ctx.bw.dcn.bw_writeback.mcif_wb_arb[wb_info->dwb_pipe_inst]); 2106 /* Enable MCIF_WB */ 2107 mcif_wb->funcs->enable_mcif(mcif_wb); 2108 /* Enable DWB */ 2109 dwb->funcs->enable(dwb, &wb_info->dwb_params); 2110 /* TODO: add sequence to enable/disable warmup */ 2111 } 2112 2113 void dcn20_disable_writeback( 2114 struct dc *dc, 2115 unsigned int dwb_pipe_inst) 2116 { 2117 struct dwbc *dwb; 2118 struct mcif_wb *mcif_wb; 2119 2120 ASSERT(dwb_pipe_inst < MAX_DWB_PIPES); 2121 dwb = dc->res_pool->dwbc[dwb_pipe_inst]; 2122 mcif_wb = dc->res_pool->mcif_wb[dwb_pipe_inst]; 2123 2124 dwb->funcs->disable(dwb); 2125 mcif_wb->funcs->disable_mcif(mcif_wb); 2126 } 2127 2128 bool dcn20_wait_for_blank_complete( 2129 struct output_pixel_processor *opp) 2130 { 2131 int counter; 2132 2133 for (counter = 0; counter < 1000; counter++) { 2134 if (opp->funcs->dpg_is_blanked(opp)) 2135 break; 2136 2137 udelay(100); 2138 } 2139 2140 if (counter == 1000) { 2141 dm_error("DC: failed to blank crtc!\n"); 2142 return false; 2143 } 2144 2145 return true; 2146 } 2147 2148 bool dcn20_dmdata_status_done(struct pipe_ctx *pipe_ctx) 2149 { 2150 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2151 2152 if (!hubp) 2153 return false; 2154 return hubp->funcs->dmdata_status_done(hubp); 2155 } 2156 2157 void dcn20_disable_stream_gating(struct dc *dc, struct pipe_ctx *pipe_ctx) 2158 { 2159 struct dce_hwseq *hws = dc->hwseq; 2160 2161 if (pipe_ctx->stream_res.dsc) { 2162 struct pipe_ctx *odm_pipe = pipe_ctx->next_odm_pipe; 2163 2164 hws->funcs.dsc_pg_control(hws, pipe_ctx->stream_res.dsc->inst, true); 2165 while (odm_pipe) { 2166 hws->funcs.dsc_pg_control(hws, odm_pipe->stream_res.dsc->inst, true); 2167 odm_pipe = odm_pipe->next_odm_pipe; 2168 } 2169 } 2170 } 2171 2172 void dcn20_enable_stream_gating(struct dc *dc, struct pipe_ctx *pipe_ctx) 2173 { 2174 struct dce_hwseq *hws = dc->hwseq; 2175 2176 if (pipe_ctx->stream_res.dsc) { 2177 struct pipe_ctx *odm_pipe = pipe_ctx->next_odm_pipe; 2178 2179 hws->funcs.dsc_pg_control(hws, pipe_ctx->stream_res.dsc->inst, false); 2180 while (odm_pipe) { 2181 hws->funcs.dsc_pg_control(hws, odm_pipe->stream_res.dsc->inst, false); 2182 odm_pipe = odm_pipe->next_odm_pipe; 2183 } 2184 } 2185 } 2186 2187 void dcn20_set_dmdata_attributes(struct pipe_ctx *pipe_ctx) 2188 { 2189 struct dc_dmdata_attributes attr = { 0 }; 2190 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2191 2192 attr.dmdata_mode = DMDATA_HW_MODE; 2193 attr.dmdata_size = 2194 dc_is_hdmi_signal(pipe_ctx->stream->signal) ? 32 : 36; 2195 attr.address.quad_part = 2196 pipe_ctx->stream->dmdata_address.quad_part; 2197 attr.dmdata_dl_delta = 0; 2198 attr.dmdata_qos_mode = 0; 2199 attr.dmdata_qos_level = 0; 2200 attr.dmdata_repeat = 1; /* always repeat */ 2201 attr.dmdata_updated = 1; 2202 attr.dmdata_sw_data = NULL; 2203 2204 hubp->funcs->dmdata_set_attributes(hubp, &attr); 2205 } 2206 2207 void dcn20_init_vm_ctx( 2208 struct dce_hwseq *hws, 2209 struct dc *dc, 2210 struct dc_virtual_addr_space_config *va_config, 2211 int vmid) 2212 { 2213 struct dcn_hubbub_virt_addr_config config; 2214 2215 if (vmid == 0) { 2216 ASSERT(0); /* VMID cannot be 0 for vm context */ 2217 return; 2218 } 2219 2220 config.page_table_start_addr = va_config->page_table_start_addr; 2221 config.page_table_end_addr = va_config->page_table_end_addr; 2222 config.page_table_block_size = va_config->page_table_block_size_in_bytes; 2223 config.page_table_depth = va_config->page_table_depth; 2224 config.page_table_base_addr = va_config->page_table_base_addr; 2225 2226 dc->res_pool->hubbub->funcs->init_vm_ctx(dc->res_pool->hubbub, &config, vmid); 2227 } 2228 2229 int dcn20_init_sys_ctx(struct dce_hwseq *hws, struct dc *dc, struct dc_phy_addr_space_config *pa_config) 2230 { 2231 struct dcn_hubbub_phys_addr_config config; 2232 2233 config.system_aperture.fb_top = pa_config->system_aperture.fb_top; 2234 config.system_aperture.fb_offset = pa_config->system_aperture.fb_offset; 2235 config.system_aperture.fb_base = pa_config->system_aperture.fb_base; 2236 config.system_aperture.agp_top = pa_config->system_aperture.agp_top; 2237 config.system_aperture.agp_bot = pa_config->system_aperture.agp_bot; 2238 config.system_aperture.agp_base = pa_config->system_aperture.agp_base; 2239 config.gart_config.page_table_start_addr = pa_config->gart_config.page_table_start_addr; 2240 config.gart_config.page_table_end_addr = pa_config->gart_config.page_table_end_addr; 2241 config.gart_config.page_table_base_addr = pa_config->gart_config.page_table_base_addr; 2242 config.page_table_default_page_addr = pa_config->page_table_default_page_addr; 2243 2244 return dc->res_pool->hubbub->funcs->init_dchub_sys_ctx(dc->res_pool->hubbub, &config); 2245 } 2246 2247 static bool patch_address_for_sbs_tb_stereo( 2248 struct pipe_ctx *pipe_ctx, PHYSICAL_ADDRESS_LOC *addr) 2249 { 2250 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 2251 bool sec_split = pipe_ctx->top_pipe && 2252 pipe_ctx->top_pipe->plane_state == pipe_ctx->plane_state; 2253 if (sec_split && plane_state->address.type == PLN_ADDR_TYPE_GRPH_STEREO && 2254 (pipe_ctx->stream->timing.timing_3d_format == 2255 TIMING_3D_FORMAT_SIDE_BY_SIDE || 2256 pipe_ctx->stream->timing.timing_3d_format == 2257 TIMING_3D_FORMAT_TOP_AND_BOTTOM)) { 2258 *addr = plane_state->address.grph_stereo.left_addr; 2259 plane_state->address.grph_stereo.left_addr = 2260 plane_state->address.grph_stereo.right_addr; 2261 return true; 2262 } 2263 2264 if (pipe_ctx->stream->view_format != VIEW_3D_FORMAT_NONE && 2265 plane_state->address.type != PLN_ADDR_TYPE_GRPH_STEREO) { 2266 plane_state->address.type = PLN_ADDR_TYPE_GRPH_STEREO; 2267 plane_state->address.grph_stereo.right_addr = 2268 plane_state->address.grph_stereo.left_addr; 2269 plane_state->address.grph_stereo.right_meta_addr = 2270 plane_state->address.grph_stereo.left_meta_addr; 2271 } 2272 return false; 2273 } 2274 2275 void dcn20_update_plane_addr(const struct dc *dc, struct pipe_ctx *pipe_ctx) 2276 { 2277 bool addr_patched = false; 2278 PHYSICAL_ADDRESS_LOC addr; 2279 struct dc_plane_state *plane_state = pipe_ctx->plane_state; 2280 2281 if (plane_state == NULL) 2282 return; 2283 2284 addr_patched = patch_address_for_sbs_tb_stereo(pipe_ctx, &addr); 2285 2286 // Call Helper to track VMID use 2287 vm_helper_mark_vmid_used(dc->vm_helper, plane_state->address.vmid, pipe_ctx->plane_res.hubp->inst); 2288 2289 pipe_ctx->plane_res.hubp->funcs->hubp_program_surface_flip_and_addr( 2290 pipe_ctx->plane_res.hubp, 2291 &plane_state->address, 2292 plane_state->flip_immediate); 2293 2294 plane_state->status.requested_address = plane_state->address; 2295 2296 if (plane_state->flip_immediate) 2297 plane_state->status.current_address = plane_state->address; 2298 2299 if (addr_patched) 2300 pipe_ctx->plane_state->address.grph_stereo.left_addr = addr; 2301 } 2302 2303 void dcn20_unblank_stream(struct pipe_ctx *pipe_ctx, 2304 struct dc_link_settings *link_settings) 2305 { 2306 struct encoder_unblank_param params = {0}; 2307 struct dc_stream_state *stream = pipe_ctx->stream; 2308 struct dc_link *link = stream->link; 2309 struct dce_hwseq *hws = link->dc->hwseq; 2310 struct pipe_ctx *odm_pipe; 2311 2312 params.opp_cnt = 1; 2313 for (odm_pipe = pipe_ctx->next_odm_pipe; odm_pipe; odm_pipe = odm_pipe->next_odm_pipe) { 2314 params.opp_cnt++; 2315 } 2316 /* only 3 items below are used by unblank */ 2317 params.timing = pipe_ctx->stream->timing; 2318 2319 params.link_settings.link_rate = link_settings->link_rate; 2320 2321 if (is_dp_128b_132b_signal(pipe_ctx)) { 2322 /* TODO - DP2.0 HW: Set ODM mode in dp hpo encoder here */ 2323 pipe_ctx->stream_res.hpo_dp_stream_enc->funcs->dp_unblank( 2324 pipe_ctx->stream_res.hpo_dp_stream_enc, 2325 pipe_ctx->stream_res.tg->inst); 2326 } else if (dc_is_dp_signal(pipe_ctx->stream->signal)) { 2327 if (optc2_is_two_pixels_per_containter(&stream->timing) || params.opp_cnt > 1) 2328 params.timing.pix_clk_100hz /= 2; 2329 pipe_ctx->stream_res.stream_enc->funcs->dp_set_odm_combine( 2330 pipe_ctx->stream_res.stream_enc, params.opp_cnt > 1); 2331 pipe_ctx->stream_res.stream_enc->funcs->dp_unblank(link, pipe_ctx->stream_res.stream_enc, ¶ms); 2332 } 2333 2334 if (link->local_sink && link->local_sink->sink_signal == SIGNAL_TYPE_EDP) { 2335 hws->funcs.edp_backlight_control(link, true); 2336 } 2337 } 2338 2339 void dcn20_setup_vupdate_interrupt(struct dc *dc, struct pipe_ctx *pipe_ctx) 2340 { 2341 struct timing_generator *tg = pipe_ctx->stream_res.tg; 2342 int start_line = dc->hwss.get_vupdate_offset_from_vsync(pipe_ctx); 2343 2344 if (start_line < 0) 2345 start_line = 0; 2346 2347 if (tg->funcs->setup_vertical_interrupt2) 2348 tg->funcs->setup_vertical_interrupt2(tg, start_line); 2349 } 2350 2351 static void dcn20_reset_back_end_for_pipe( 2352 struct dc *dc, 2353 struct pipe_ctx *pipe_ctx, 2354 struct dc_state *context) 2355 { 2356 int i; 2357 struct dc_link *link = pipe_ctx->stream->link; 2358 const struct link_hwss *link_hwss = get_link_hwss(link, &pipe_ctx->link_res); 2359 2360 DC_LOGGER_INIT(dc->ctx->logger); 2361 if (pipe_ctx->stream_res.stream_enc == NULL) { 2362 pipe_ctx->stream = NULL; 2363 return; 2364 } 2365 2366 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { 2367 /* DPMS may already disable or */ 2368 /* dpms_off status is incorrect due to fastboot 2369 * feature. When system resume from S4 with second 2370 * screen only, the dpms_off would be true but 2371 * VBIOS lit up eDP, so check link status too. 2372 */ 2373 if (!pipe_ctx->stream->dpms_off || link->link_status.link_active) 2374 core_link_disable_stream(pipe_ctx); 2375 else if (pipe_ctx->stream_res.audio) 2376 dc->hwss.disable_audio_stream(pipe_ctx); 2377 2378 /* free acquired resources */ 2379 if (pipe_ctx->stream_res.audio) { 2380 /*disable az_endpoint*/ 2381 pipe_ctx->stream_res.audio->funcs->az_disable(pipe_ctx->stream_res.audio); 2382 2383 /*free audio*/ 2384 if (dc->caps.dynamic_audio == true) { 2385 /*we have to dynamic arbitrate the audio endpoints*/ 2386 /*we free the resource, need reset is_audio_acquired*/ 2387 update_audio_usage(&dc->current_state->res_ctx, dc->res_pool, 2388 pipe_ctx->stream_res.audio, false); 2389 pipe_ctx->stream_res.audio = NULL; 2390 } 2391 } 2392 } 2393 else if (pipe_ctx->stream_res.dsc) { 2394 dp_set_dsc_enable(pipe_ctx, false); 2395 } 2396 2397 /* by upper caller loop, parent pipe: pipe0, will be reset last. 2398 * back end share by all pipes and will be disable only when disable 2399 * parent pipe. 2400 */ 2401 if (pipe_ctx->top_pipe == NULL) { 2402 2403 dc->hwss.set_abm_immediate_disable(pipe_ctx); 2404 2405 pipe_ctx->stream_res.tg->funcs->disable_crtc(pipe_ctx->stream_res.tg); 2406 2407 pipe_ctx->stream_res.tg->funcs->enable_optc_clock(pipe_ctx->stream_res.tg, false); 2408 if (pipe_ctx->stream_res.tg->funcs->set_odm_bypass) 2409 pipe_ctx->stream_res.tg->funcs->set_odm_bypass( 2410 pipe_ctx->stream_res.tg, &pipe_ctx->stream->timing); 2411 2412 if (pipe_ctx->stream_res.tg->funcs->set_drr) 2413 pipe_ctx->stream_res.tg->funcs->set_drr( 2414 pipe_ctx->stream_res.tg, NULL); 2415 /* TODO - convert symclk_ref_cnts for otg to a bit map to solve 2416 * the case where the same symclk is shared across multiple otg 2417 * instances 2418 */ 2419 link->phy_state.symclk_ref_cnts.otg = 0; 2420 if (link->phy_state.symclk_state == SYMCLK_ON_TX_OFF) { 2421 link_hwss->disable_link_output(link, 2422 &pipe_ctx->link_res, pipe_ctx->stream->signal); 2423 link->phy_state.symclk_state = SYMCLK_OFF_TX_OFF; 2424 } 2425 } 2426 2427 for (i = 0; i < dc->res_pool->pipe_count; i++) 2428 if (&dc->current_state->res_ctx.pipe_ctx[i] == pipe_ctx) 2429 break; 2430 2431 if (i == dc->res_pool->pipe_count) 2432 return; 2433 2434 pipe_ctx->stream = NULL; 2435 DC_LOG_DEBUG("Reset back end for pipe %d, tg:%d\n", 2436 pipe_ctx->pipe_idx, pipe_ctx->stream_res.tg->inst); 2437 } 2438 2439 void dcn20_reset_hw_ctx_wrap( 2440 struct dc *dc, 2441 struct dc_state *context) 2442 { 2443 int i; 2444 struct dce_hwseq *hws = dc->hwseq; 2445 2446 /* Reset Back End*/ 2447 for (i = dc->res_pool->pipe_count - 1; i >= 0 ; i--) { 2448 struct pipe_ctx *pipe_ctx_old = 2449 &dc->current_state->res_ctx.pipe_ctx[i]; 2450 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2451 2452 if (!pipe_ctx_old->stream) 2453 continue; 2454 2455 if (pipe_ctx_old->top_pipe || pipe_ctx_old->prev_odm_pipe) 2456 continue; 2457 2458 if (!pipe_ctx->stream || 2459 pipe_need_reprogram(pipe_ctx_old, pipe_ctx)) { 2460 struct clock_source *old_clk = pipe_ctx_old->clock_source; 2461 2462 dcn20_reset_back_end_for_pipe(dc, pipe_ctx_old, dc->current_state); 2463 if (hws->funcs.enable_stream_gating) 2464 hws->funcs.enable_stream_gating(dc, pipe_ctx_old); 2465 if (old_clk) 2466 old_clk->funcs->cs_power_down(old_clk); 2467 } 2468 } 2469 } 2470 2471 void dcn20_update_visual_confirm_color(struct dc *dc, struct pipe_ctx *pipe_ctx, struct tg_color *color, int mpcc_id) 2472 { 2473 struct mpc *mpc = dc->res_pool->mpc; 2474 2475 // input to MPCC is always RGB, by default leave black_color at 0 2476 if (dc->debug.visual_confirm == VISUAL_CONFIRM_HDR) 2477 get_hdr_visual_confirm_color(pipe_ctx, color); 2478 else if (dc->debug.visual_confirm == VISUAL_CONFIRM_SURFACE) 2479 get_surface_visual_confirm_color(pipe_ctx, color); 2480 else if (dc->debug.visual_confirm == VISUAL_CONFIRM_MPCTREE) 2481 get_mpctree_visual_confirm_color(pipe_ctx, color); 2482 else if (dc->debug.visual_confirm == VISUAL_CONFIRM_SWIZZLE) 2483 get_surface_tile_visual_confirm_color(pipe_ctx, color); 2484 else if (dc->debug.visual_confirm == VISUAL_CONFIRM_SUBVP) 2485 get_subvp_visual_confirm_color(dc, pipe_ctx, color); 2486 2487 if (mpc->funcs->set_bg_color) { 2488 memcpy(&pipe_ctx->plane_state->visual_confirm_color, color, sizeof(struct tg_color)); 2489 mpc->funcs->set_bg_color(mpc, color, mpcc_id); 2490 } 2491 } 2492 2493 void dcn20_update_mpcc(struct dc *dc, struct pipe_ctx *pipe_ctx) 2494 { 2495 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2496 struct mpcc_blnd_cfg blnd_cfg = {0}; 2497 bool per_pixel_alpha = pipe_ctx->plane_state->per_pixel_alpha; 2498 int mpcc_id; 2499 struct mpcc *new_mpcc; 2500 struct mpc *mpc = dc->res_pool->mpc; 2501 struct mpc_tree *mpc_tree_params = &(pipe_ctx->stream_res.opp->mpc_tree_params); 2502 2503 blnd_cfg.overlap_only = false; 2504 blnd_cfg.global_gain = 0xff; 2505 2506 if (per_pixel_alpha) { 2507 blnd_cfg.pre_multiplied_alpha = pipe_ctx->plane_state->pre_multiplied_alpha; 2508 if (pipe_ctx->plane_state->global_alpha) { 2509 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_PER_PIXEL_ALPHA_COMBINED_GLOBAL_GAIN; 2510 blnd_cfg.global_gain = pipe_ctx->plane_state->global_alpha_value; 2511 } else { 2512 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_PER_PIXEL_ALPHA; 2513 } 2514 } else { 2515 blnd_cfg.pre_multiplied_alpha = false; 2516 blnd_cfg.alpha_mode = MPCC_ALPHA_BLEND_MODE_GLOBAL_ALPHA; 2517 } 2518 2519 if (pipe_ctx->plane_state->global_alpha) 2520 blnd_cfg.global_alpha = pipe_ctx->plane_state->global_alpha_value; 2521 else 2522 blnd_cfg.global_alpha = 0xff; 2523 2524 blnd_cfg.background_color_bpc = 4; 2525 blnd_cfg.bottom_gain_mode = 0; 2526 blnd_cfg.top_gain = 0x1f000; 2527 blnd_cfg.bottom_inside_gain = 0x1f000; 2528 blnd_cfg.bottom_outside_gain = 0x1f000; 2529 2530 if (pipe_ctx->plane_state->format 2531 == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA) 2532 blnd_cfg.pre_multiplied_alpha = false; 2533 2534 /* 2535 * TODO: remove hack 2536 * Note: currently there is a bug in init_hw such that 2537 * on resume from hibernate, BIOS sets up MPCC0, and 2538 * we do mpcc_remove but the mpcc cannot go to idle 2539 * after remove. This cause us to pick mpcc1 here, 2540 * which causes a pstate hang for yet unknown reason. 2541 */ 2542 mpcc_id = hubp->inst; 2543 2544 /* If there is no full update, don't need to touch MPC tree*/ 2545 if (!pipe_ctx->plane_state->update_flags.bits.full_update && 2546 !pipe_ctx->update_flags.bits.mpcc) { 2547 mpc->funcs->update_blending(mpc, &blnd_cfg, mpcc_id); 2548 dc->hwss.update_visual_confirm_color(dc, pipe_ctx, &blnd_cfg.black_color, mpcc_id); 2549 return; 2550 } 2551 2552 /* check if this MPCC is already being used */ 2553 new_mpcc = mpc->funcs->get_mpcc_for_dpp(mpc_tree_params, mpcc_id); 2554 /* remove MPCC if being used */ 2555 if (new_mpcc != NULL) 2556 mpc->funcs->remove_mpcc(mpc, mpc_tree_params, new_mpcc); 2557 else 2558 if (dc->debug.sanity_checks) 2559 mpc->funcs->assert_mpcc_idle_before_connect( 2560 dc->res_pool->mpc, mpcc_id); 2561 2562 /* Call MPC to insert new plane */ 2563 new_mpcc = mpc->funcs->insert_plane(dc->res_pool->mpc, 2564 mpc_tree_params, 2565 &blnd_cfg, 2566 NULL, 2567 NULL, 2568 hubp->inst, 2569 mpcc_id); 2570 dc->hwss.update_visual_confirm_color(dc, pipe_ctx, &blnd_cfg.black_color, mpcc_id); 2571 2572 ASSERT(new_mpcc != NULL); 2573 hubp->opp_id = pipe_ctx->stream_res.opp->inst; 2574 hubp->mpcc_id = mpcc_id; 2575 } 2576 2577 void dcn20_enable_stream(struct pipe_ctx *pipe_ctx) 2578 { 2579 enum dc_lane_count lane_count = 2580 pipe_ctx->stream->link->cur_link_settings.lane_count; 2581 2582 struct dc_crtc_timing *timing = &pipe_ctx->stream->timing; 2583 struct dc_link *link = pipe_ctx->stream->link; 2584 2585 uint32_t active_total_with_borders; 2586 uint32_t early_control = 0; 2587 struct timing_generator *tg = pipe_ctx->stream_res.tg; 2588 const struct link_hwss *link_hwss = get_link_hwss(link, &pipe_ctx->link_res); 2589 struct dc *dc = pipe_ctx->stream->ctx->dc; 2590 2591 if (is_dp_128b_132b_signal(pipe_ctx)) { 2592 if (dc->hwseq->funcs.setup_hpo_hw_control) 2593 dc->hwseq->funcs.setup_hpo_hw_control(dc->hwseq, true); 2594 } 2595 2596 link_hwss->setup_stream_encoder(pipe_ctx); 2597 2598 if (pipe_ctx->plane_state && pipe_ctx->plane_state->flip_immediate != 1) { 2599 if (dc->hwss.program_dmdata_engine) 2600 dc->hwss.program_dmdata_engine(pipe_ctx); 2601 } 2602 2603 dc->hwss.update_info_frame(pipe_ctx); 2604 2605 if (dc_is_dp_signal(pipe_ctx->stream->signal)) 2606 dp_source_sequence_trace(link, DPCD_SOURCE_SEQ_AFTER_UPDATE_INFO_FRAME); 2607 2608 /* enable early control to avoid corruption on DP monitor*/ 2609 active_total_with_borders = 2610 timing->h_addressable 2611 + timing->h_border_left 2612 + timing->h_border_right; 2613 2614 if (lane_count != 0) 2615 early_control = active_total_with_borders % lane_count; 2616 2617 if (early_control == 0) 2618 early_control = lane_count; 2619 2620 tg->funcs->set_early_control(tg, early_control); 2621 2622 if (dc->hwseq->funcs.set_pixels_per_cycle) 2623 dc->hwseq->funcs.set_pixels_per_cycle(pipe_ctx); 2624 } 2625 2626 void dcn20_program_dmdata_engine(struct pipe_ctx *pipe_ctx) 2627 { 2628 struct dc_stream_state *stream = pipe_ctx->stream; 2629 struct hubp *hubp = pipe_ctx->plane_res.hubp; 2630 bool enable = false; 2631 struct stream_encoder *stream_enc = pipe_ctx->stream_res.stream_enc; 2632 enum dynamic_metadata_mode mode = dc_is_dp_signal(stream->signal) 2633 ? dmdata_dp 2634 : dmdata_hdmi; 2635 2636 /* if using dynamic meta, don't set up generic infopackets */ 2637 if (pipe_ctx->stream->dmdata_address.quad_part != 0) { 2638 pipe_ctx->stream_res.encoder_info_frame.hdrsmd.valid = false; 2639 enable = true; 2640 } 2641 2642 if (!hubp) 2643 return; 2644 2645 if (!stream_enc || !stream_enc->funcs->set_dynamic_metadata) 2646 return; 2647 2648 stream_enc->funcs->set_dynamic_metadata(stream_enc, enable, 2649 hubp->inst, mode); 2650 } 2651 2652 void dcn20_fpga_init_hw(struct dc *dc) 2653 { 2654 int i, j; 2655 struct dce_hwseq *hws = dc->hwseq; 2656 struct resource_pool *res_pool = dc->res_pool; 2657 struct dc_state *context = dc->current_state; 2658 2659 if (dc->clk_mgr && dc->clk_mgr->funcs->init_clocks) 2660 dc->clk_mgr->funcs->init_clocks(dc->clk_mgr); 2661 2662 // Initialize the dccg 2663 if (res_pool->dccg->funcs->dccg_init) 2664 res_pool->dccg->funcs->dccg_init(res_pool->dccg); 2665 2666 //Enable ability to power gate / don't force power on permanently 2667 hws->funcs.enable_power_gating_plane(hws, true); 2668 2669 // Specific to FPGA dccg and registers 2670 REG_WRITE(RBBMIF_TIMEOUT_DIS, 0xFFFFFFFF); 2671 REG_WRITE(RBBMIF_TIMEOUT_DIS_2, 0xFFFFFFFF); 2672 2673 hws->funcs.dccg_init(hws); 2674 2675 REG_UPDATE(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, 2); 2676 REG_UPDATE(DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, 1); 2677 if (REG(REFCLK_CNTL)) 2678 REG_WRITE(REFCLK_CNTL, 0); 2679 // 2680 2681 2682 /* Blank pixel data with OPP DPG */ 2683 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2684 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2685 2686 if (tg->funcs->is_tg_enabled(tg)) 2687 dcn20_init_blank(dc, tg); 2688 } 2689 2690 for (i = 0; i < res_pool->timing_generator_count; i++) { 2691 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2692 2693 if (tg->funcs->is_tg_enabled(tg)) 2694 tg->funcs->lock(tg); 2695 } 2696 2697 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2698 struct dpp *dpp = res_pool->dpps[i]; 2699 2700 dpp->funcs->dpp_reset(dpp); 2701 } 2702 2703 /* Reset all MPCC muxes */ 2704 res_pool->mpc->funcs->mpc_init(res_pool->mpc); 2705 2706 /* initialize OPP mpc_tree parameter */ 2707 for (i = 0; i < dc->res_pool->res_cap->num_opp; i++) { 2708 res_pool->opps[i]->mpc_tree_params.opp_id = res_pool->opps[i]->inst; 2709 res_pool->opps[i]->mpc_tree_params.opp_list = NULL; 2710 for (j = 0; j < MAX_PIPES; j++) 2711 res_pool->opps[i]->mpcc_disconnect_pending[j] = false; 2712 } 2713 2714 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2715 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2716 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2717 struct hubp *hubp = dc->res_pool->hubps[i]; 2718 struct dpp *dpp = dc->res_pool->dpps[i]; 2719 2720 pipe_ctx->stream_res.tg = tg; 2721 pipe_ctx->pipe_idx = i; 2722 2723 pipe_ctx->plane_res.hubp = hubp; 2724 pipe_ctx->plane_res.dpp = dpp; 2725 pipe_ctx->plane_res.mpcc_inst = dpp->inst; 2726 hubp->mpcc_id = dpp->inst; 2727 hubp->opp_id = OPP_ID_INVALID; 2728 hubp->power_gated = false; 2729 pipe_ctx->stream_res.opp = NULL; 2730 2731 hubp->funcs->hubp_init(hubp); 2732 2733 //dc->res_pool->opps[i]->mpc_tree_params.opp_id = dc->res_pool->opps[i]->inst; 2734 //dc->res_pool->opps[i]->mpc_tree_params.opp_list = NULL; 2735 dc->res_pool->opps[i]->mpcc_disconnect_pending[pipe_ctx->plane_res.mpcc_inst] = true; 2736 pipe_ctx->stream_res.opp = dc->res_pool->opps[i]; 2737 /*to do*/ 2738 hws->funcs.plane_atomic_disconnect(dc, pipe_ctx); 2739 } 2740 2741 /* initialize DWB pointer to MCIF_WB */ 2742 for (i = 0; i < res_pool->res_cap->num_dwb; i++) 2743 res_pool->dwbc[i]->mcif = res_pool->mcif_wb[i]; 2744 2745 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2746 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2747 2748 if (tg->funcs->is_tg_enabled(tg)) 2749 tg->funcs->unlock(tg); 2750 } 2751 2752 for (i = 0; i < dc->res_pool->pipe_count; i++) { 2753 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[i]; 2754 2755 dc->hwss.disable_plane(dc, pipe_ctx); 2756 2757 pipe_ctx->stream_res.tg = NULL; 2758 pipe_ctx->plane_res.hubp = NULL; 2759 } 2760 2761 for (i = 0; i < dc->res_pool->timing_generator_count; i++) { 2762 struct timing_generator *tg = dc->res_pool->timing_generators[i]; 2763 2764 tg->funcs->tg_init(tg); 2765 } 2766 2767 if (dc->res_pool->hubbub->funcs->init_crb) 2768 dc->res_pool->hubbub->funcs->init_crb(dc->res_pool->hubbub); 2769 } 2770 #ifndef TRIM_FSFT 2771 bool dcn20_optimize_timing_for_fsft(struct dc *dc, 2772 struct dc_crtc_timing *timing, 2773 unsigned int max_input_rate_in_khz) 2774 { 2775 unsigned int old_v_front_porch; 2776 unsigned int old_v_total; 2777 unsigned int max_input_rate_in_100hz; 2778 unsigned long long new_v_total; 2779 2780 max_input_rate_in_100hz = max_input_rate_in_khz * 10; 2781 if (max_input_rate_in_100hz < timing->pix_clk_100hz) 2782 return false; 2783 2784 old_v_total = timing->v_total; 2785 old_v_front_porch = timing->v_front_porch; 2786 2787 timing->fast_transport_output_rate_100hz = timing->pix_clk_100hz; 2788 timing->pix_clk_100hz = max_input_rate_in_100hz; 2789 2790 new_v_total = div_u64((unsigned long long)old_v_total * max_input_rate_in_100hz, timing->pix_clk_100hz); 2791 2792 timing->v_total = new_v_total; 2793 timing->v_front_porch = old_v_front_porch + (timing->v_total - old_v_total); 2794 return true; 2795 } 2796 #endif 2797 2798 void dcn20_set_disp_pattern_generator(const struct dc *dc, 2799 struct pipe_ctx *pipe_ctx, 2800 enum controller_dp_test_pattern test_pattern, 2801 enum controller_dp_color_space color_space, 2802 enum dc_color_depth color_depth, 2803 const struct tg_color *solid_color, 2804 int width, int height, int offset) 2805 { 2806 pipe_ctx->stream_res.opp->funcs->opp_set_disp_pattern_generator(pipe_ctx->stream_res.opp, test_pattern, 2807 color_space, color_depth, solid_color, width, height, offset); 2808 } 2809