1 /*
2  * Copyright 2012-2021 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #include "dcn20_hubp.h"
27 
28 #include "dm_services.h"
29 #include "dce_calcs.h"
30 #include "reg_helper.h"
31 #include "basics/conversion.h"
32 
33 #define DC_LOGGER_INIT(logger)
34 
35 #define REG(reg)\
36 	hubp2->hubp_regs->reg
37 
38 #define CTX \
39 	hubp2->base.ctx
40 
41 #undef FN
42 #define FN(reg_name, field_name) \
43 	hubp2->hubp_shift->field_name, hubp2->hubp_mask->field_name
44 
45 void hubp2_set_vm_system_aperture_settings(struct hubp *hubp,
46 		struct vm_system_aperture_param *apt)
47 {
48 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
49 
50 	PHYSICAL_ADDRESS_LOC mc_vm_apt_default;
51 	PHYSICAL_ADDRESS_LOC mc_vm_apt_low;
52 	PHYSICAL_ADDRESS_LOC mc_vm_apt_high;
53 
54 	// The format of default addr is 48:12 of the 48 bit addr
55 	mc_vm_apt_default.quad_part = apt->sys_default.quad_part >> 12;
56 
57 	// The format of high/low are 48:18 of the 48 bit addr
58 	mc_vm_apt_low.quad_part = apt->sys_low.quad_part >> 18;
59 	mc_vm_apt_high.quad_part = apt->sys_high.quad_part >> 18;
60 
61 	REG_UPDATE_2(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
62 		DCN_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM, 1, /* 1 = system physical memory */
63 		DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, mc_vm_apt_default.high_part);
64 
65 	REG_SET(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0,
66 			DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, mc_vm_apt_default.low_part);
67 
68 	REG_SET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR, 0,
69 			MC_VM_SYSTEM_APERTURE_LOW_ADDR, mc_vm_apt_low.quad_part);
70 
71 	REG_SET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, 0,
72 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR, mc_vm_apt_high.quad_part);
73 
74 	REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
75 			ENABLE_L1_TLB, 1,
76 			SYSTEM_ACCESS_MODE, 0x3);
77 }
78 
79 void hubp2_program_deadline(
80 		struct hubp *hubp,
81 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
82 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr)
83 {
84 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
85 
86 	/* DLG - Per hubp */
87 	REG_SET_2(BLANK_OFFSET_0, 0,
88 		REFCYC_H_BLANK_END, dlg_attr->refcyc_h_blank_end,
89 		DLG_V_BLANK_END, dlg_attr->dlg_vblank_end);
90 
91 	REG_SET(BLANK_OFFSET_1, 0,
92 		MIN_DST_Y_NEXT_START, dlg_attr->min_dst_y_next_start);
93 
94 	REG_SET(DST_DIMENSIONS, 0,
95 		REFCYC_PER_HTOTAL, dlg_attr->refcyc_per_htotal);
96 
97 	REG_SET_2(DST_AFTER_SCALER, 0,
98 		REFCYC_X_AFTER_SCALER, dlg_attr->refcyc_x_after_scaler,
99 		DST_Y_AFTER_SCALER, dlg_attr->dst_y_after_scaler);
100 
101 	REG_SET(REF_FREQ_TO_PIX_FREQ, 0,
102 		REF_FREQ_TO_PIX_FREQ, dlg_attr->ref_freq_to_pix_freq);
103 
104 	/* DLG - Per luma/chroma */
105 	REG_SET(VBLANK_PARAMETERS_1, 0,
106 		REFCYC_PER_PTE_GROUP_VBLANK_L, dlg_attr->refcyc_per_pte_group_vblank_l);
107 
108 	if (REG(NOM_PARAMETERS_0))
109 		REG_SET(NOM_PARAMETERS_0, 0,
110 			DST_Y_PER_PTE_ROW_NOM_L, dlg_attr->dst_y_per_pte_row_nom_l);
111 
112 	if (REG(NOM_PARAMETERS_1))
113 		REG_SET(NOM_PARAMETERS_1, 0,
114 			REFCYC_PER_PTE_GROUP_NOM_L, dlg_attr->refcyc_per_pte_group_nom_l);
115 
116 	REG_SET(NOM_PARAMETERS_4, 0,
117 		DST_Y_PER_META_ROW_NOM_L, dlg_attr->dst_y_per_meta_row_nom_l);
118 
119 	REG_SET(NOM_PARAMETERS_5, 0,
120 		REFCYC_PER_META_CHUNK_NOM_L, dlg_attr->refcyc_per_meta_chunk_nom_l);
121 
122 	REG_SET_2(PER_LINE_DELIVERY, 0,
123 		REFCYC_PER_LINE_DELIVERY_L, dlg_attr->refcyc_per_line_delivery_l,
124 		REFCYC_PER_LINE_DELIVERY_C, dlg_attr->refcyc_per_line_delivery_c);
125 
126 	REG_SET(VBLANK_PARAMETERS_2, 0,
127 		REFCYC_PER_PTE_GROUP_VBLANK_C, dlg_attr->refcyc_per_pte_group_vblank_c);
128 
129 	if (REG(NOM_PARAMETERS_2))
130 		REG_SET(NOM_PARAMETERS_2, 0,
131 			DST_Y_PER_PTE_ROW_NOM_C, dlg_attr->dst_y_per_pte_row_nom_c);
132 
133 	if (REG(NOM_PARAMETERS_3))
134 		REG_SET(NOM_PARAMETERS_3, 0,
135 			REFCYC_PER_PTE_GROUP_NOM_C, dlg_attr->refcyc_per_pte_group_nom_c);
136 
137 	REG_SET(NOM_PARAMETERS_6, 0,
138 		DST_Y_PER_META_ROW_NOM_C, dlg_attr->dst_y_per_meta_row_nom_c);
139 
140 	REG_SET(NOM_PARAMETERS_7, 0,
141 		REFCYC_PER_META_CHUNK_NOM_C, dlg_attr->refcyc_per_meta_chunk_nom_c);
142 
143 	/* TTU - per hubp */
144 	REG_SET_2(DCN_TTU_QOS_WM, 0,
145 		QoS_LEVEL_LOW_WM, ttu_attr->qos_level_low_wm,
146 		QoS_LEVEL_HIGH_WM, ttu_attr->qos_level_high_wm);
147 
148 	/* TTU - per luma/chroma */
149 	/* Assumed surf0 is luma and 1 is chroma */
150 
151 	REG_SET_3(DCN_SURF0_TTU_CNTL0, 0,
152 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_l,
153 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_l,
154 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_l);
155 
156 	REG_SET_3(DCN_SURF1_TTU_CNTL0, 0,
157 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_c,
158 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_c,
159 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_c);
160 
161 	REG_SET_3(DCN_CUR0_TTU_CNTL0, 0,
162 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_cur0,
163 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_cur0,
164 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_cur0);
165 
166 	REG_SET(FLIP_PARAMETERS_1, 0,
167 		REFCYC_PER_PTE_GROUP_FLIP_L, dlg_attr->refcyc_per_pte_group_flip_l);
168 }
169 
170 void hubp2_vready_at_or_After_vsync(struct hubp *hubp,
171 		struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest)
172 {
173 	uint32_t value = 0;
174 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
175 	/* disable_dlg_test_mode Set 9th bit to 1 to disable "dv" mode */
176 	REG_WRITE(HUBPREQ_DEBUG_DB, 1 << 8);
177 	/*
178 	if (VSTARTUP_START - (VREADY_OFFSET+VUPDATE_WIDTH+VUPDATE_OFFSET)/htotal)
179 	<= OTG_V_BLANK_END
180 		Set HUBP_VREADY_AT_OR_AFTER_VSYNC = 1
181 	else
182 		Set HUBP_VREADY_AT_OR_AFTER_VSYNC = 0
183 	*/
184 	if (pipe_dest->htotal != 0) {
185 		if ((pipe_dest->vstartup_start - (pipe_dest->vready_offset+pipe_dest->vupdate_width
186 			+ pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) {
187 			value = 1;
188 		} else
189 			value = 0;
190 	}
191 
192 	REG_UPDATE(DCHUBP_CNTL, HUBP_VREADY_AT_OR_AFTER_VSYNC, value);
193 }
194 
195 static void hubp2_program_requestor(struct hubp *hubp,
196 				    struct _vcs_dpi_display_rq_regs_st *rq_regs)
197 {
198 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
199 
200 	REG_UPDATE(HUBPRET_CONTROL,
201 			DET_BUF_PLANE1_BASE_ADDRESS, rq_regs->plane1_base_address);
202 	REG_SET_4(DCN_EXPANSION_MODE, 0,
203 			DRQ_EXPANSION_MODE, rq_regs->drq_expansion_mode,
204 			PRQ_EXPANSION_MODE, rq_regs->prq_expansion_mode,
205 			MRQ_EXPANSION_MODE, rq_regs->mrq_expansion_mode,
206 			CRQ_EXPANSION_MODE, rq_regs->crq_expansion_mode);
207 	REG_SET_8(DCHUBP_REQ_SIZE_CONFIG, 0,
208 		CHUNK_SIZE, rq_regs->rq_regs_l.chunk_size,
209 		MIN_CHUNK_SIZE, rq_regs->rq_regs_l.min_chunk_size,
210 		META_CHUNK_SIZE, rq_regs->rq_regs_l.meta_chunk_size,
211 		MIN_META_CHUNK_SIZE, rq_regs->rq_regs_l.min_meta_chunk_size,
212 		DPTE_GROUP_SIZE, rq_regs->rq_regs_l.dpte_group_size,
213 		MPTE_GROUP_SIZE, rq_regs->rq_regs_l.mpte_group_size,
214 		SWATH_HEIGHT, rq_regs->rq_regs_l.swath_height,
215 		PTE_ROW_HEIGHT_LINEAR, rq_regs->rq_regs_l.pte_row_height_linear);
216 	REG_SET_8(DCHUBP_REQ_SIZE_CONFIG_C, 0,
217 		CHUNK_SIZE_C, rq_regs->rq_regs_c.chunk_size,
218 		MIN_CHUNK_SIZE_C, rq_regs->rq_regs_c.min_chunk_size,
219 		META_CHUNK_SIZE_C, rq_regs->rq_regs_c.meta_chunk_size,
220 		MIN_META_CHUNK_SIZE_C, rq_regs->rq_regs_c.min_meta_chunk_size,
221 		DPTE_GROUP_SIZE_C, rq_regs->rq_regs_c.dpte_group_size,
222 		MPTE_GROUP_SIZE_C, rq_regs->rq_regs_c.mpte_group_size,
223 		SWATH_HEIGHT_C, rq_regs->rq_regs_c.swath_height,
224 		PTE_ROW_HEIGHT_LINEAR_C, rq_regs->rq_regs_c.pte_row_height_linear);
225 }
226 
227 static void hubp2_setup(
228 		struct hubp *hubp,
229 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
230 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr,
231 		struct _vcs_dpi_display_rq_regs_st *rq_regs,
232 		struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest)
233 {
234 	/* otg is locked when this func is called. Register are double buffered.
235 	 * disable the requestors is not needed
236 	 */
237 
238 	hubp2_vready_at_or_After_vsync(hubp, pipe_dest);
239 	hubp2_program_requestor(hubp, rq_regs);
240 	hubp2_program_deadline(hubp, dlg_attr, ttu_attr);
241 
242 }
243 
244 void hubp2_setup_interdependent(
245 		struct hubp *hubp,
246 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
247 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr)
248 {
249 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
250 
251 	REG_SET_2(PREFETCH_SETTINGS, 0,
252 			DST_Y_PREFETCH, dlg_attr->dst_y_prefetch,
253 			VRATIO_PREFETCH, dlg_attr->vratio_prefetch);
254 
255 	REG_SET(PREFETCH_SETTINGS_C, 0,
256 			VRATIO_PREFETCH_C, dlg_attr->vratio_prefetch_c);
257 
258 	REG_SET_2(VBLANK_PARAMETERS_0, 0,
259 		DST_Y_PER_VM_VBLANK, dlg_attr->dst_y_per_vm_vblank,
260 		DST_Y_PER_ROW_VBLANK, dlg_attr->dst_y_per_row_vblank);
261 
262 	REG_SET_2(FLIP_PARAMETERS_0, 0,
263 		DST_Y_PER_VM_FLIP, dlg_attr->dst_y_per_vm_flip,
264 		DST_Y_PER_ROW_FLIP, dlg_attr->dst_y_per_row_flip);
265 
266 	REG_SET(VBLANK_PARAMETERS_3, 0,
267 		REFCYC_PER_META_CHUNK_VBLANK_L, dlg_attr->refcyc_per_meta_chunk_vblank_l);
268 
269 	REG_SET(VBLANK_PARAMETERS_4, 0,
270 		REFCYC_PER_META_CHUNK_VBLANK_C, dlg_attr->refcyc_per_meta_chunk_vblank_c);
271 
272 	REG_SET(FLIP_PARAMETERS_2, 0,
273 		REFCYC_PER_META_CHUNK_FLIP_L, dlg_attr->refcyc_per_meta_chunk_flip_l);
274 
275 	REG_SET_2(PER_LINE_DELIVERY_PRE, 0,
276 		REFCYC_PER_LINE_DELIVERY_PRE_L, dlg_attr->refcyc_per_line_delivery_pre_l,
277 		REFCYC_PER_LINE_DELIVERY_PRE_C, dlg_attr->refcyc_per_line_delivery_pre_c);
278 
279 	REG_SET(DCN_SURF0_TTU_CNTL1, 0,
280 		REFCYC_PER_REQ_DELIVERY_PRE,
281 		ttu_attr->refcyc_per_req_delivery_pre_l);
282 	REG_SET(DCN_SURF1_TTU_CNTL1, 0,
283 		REFCYC_PER_REQ_DELIVERY_PRE,
284 		ttu_attr->refcyc_per_req_delivery_pre_c);
285 	REG_SET(DCN_CUR0_TTU_CNTL1, 0,
286 		REFCYC_PER_REQ_DELIVERY_PRE, ttu_attr->refcyc_per_req_delivery_pre_cur0);
287 	REG_SET(DCN_CUR1_TTU_CNTL1, 0,
288 		REFCYC_PER_REQ_DELIVERY_PRE, ttu_attr->refcyc_per_req_delivery_pre_cur1);
289 
290 	REG_SET_2(DCN_GLOBAL_TTU_CNTL, 0,
291 		MIN_TTU_VBLANK, ttu_attr->min_ttu_vblank,
292 		QoS_LEVEL_FLIP, ttu_attr->qos_level_flip);
293 }
294 
295 /* DCN2 (GFX10), the following GFX fields are deprecated. They can be set but they will not be used:
296  *	NUM_BANKS
297  *	NUM_SE
298  *	NUM_RB_PER_SE
299  *	RB_ALIGNED
300  * Other things can be defaulted, since they never change:
301  *	PIPE_ALIGNED = 0
302  *	META_LINEAR = 0
303  * In GFX10, only these apply:
304  *	PIPE_INTERLEAVE
305  *	NUM_PIPES
306  *	MAX_COMPRESSED_FRAGS
307  *	SW_MODE
308  */
309 static void hubp2_program_tiling(
310 	struct dcn20_hubp *hubp2,
311 	const union dc_tiling_info *info,
312 	const enum surface_pixel_format pixel_format)
313 {
314 	REG_UPDATE_3(DCSURF_ADDR_CONFIG,
315 			NUM_PIPES, log_2(info->gfx9.num_pipes),
316 			PIPE_INTERLEAVE, info->gfx9.pipe_interleave,
317 			MAX_COMPRESSED_FRAGS, log_2(info->gfx9.max_compressed_frags));
318 
319 	REG_UPDATE_4(DCSURF_TILING_CONFIG,
320 			SW_MODE, info->gfx9.swizzle,
321 			META_LINEAR, 0,
322 			RB_ALIGNED, 0,
323 			PIPE_ALIGNED, 0);
324 }
325 
326 void hubp2_program_size(
327 	struct hubp *hubp,
328 	enum surface_pixel_format format,
329 	const struct plane_size *plane_size,
330 	struct dc_plane_dcc_param *dcc)
331 {
332 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
333 	uint32_t pitch, meta_pitch, pitch_c, meta_pitch_c;
334 	bool use_pitch_c = false;
335 
336 	/* Program data and meta surface pitch (calculation from addrlib)
337 	 * 444 or 420 luma
338 	 */
339 	use_pitch_c = format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN
340 		&& format < SURFACE_PIXEL_FORMAT_SUBSAMPLE_END;
341 	use_pitch_c = use_pitch_c
342 		|| (format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA);
343 	if (use_pitch_c) {
344 		ASSERT(plane_size->chroma_pitch != 0);
345 		/* Chroma pitch zero can cause system hang! */
346 
347 		pitch = plane_size->surface_pitch - 1;
348 		meta_pitch = dcc->meta_pitch - 1;
349 		pitch_c = plane_size->chroma_pitch - 1;
350 		meta_pitch_c = dcc->meta_pitch_c - 1;
351 	} else {
352 		pitch = plane_size->surface_pitch - 1;
353 		meta_pitch = dcc->meta_pitch - 1;
354 		pitch_c = 0;
355 		meta_pitch_c = 0;
356 	}
357 
358 	if (!dcc->enable) {
359 		meta_pitch = 0;
360 		meta_pitch_c = 0;
361 	}
362 
363 	REG_UPDATE_2(DCSURF_SURFACE_PITCH,
364 			PITCH, pitch, META_PITCH, meta_pitch);
365 
366 	use_pitch_c = format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN;
367 	use_pitch_c = use_pitch_c
368 		|| (format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA);
369 	if (use_pitch_c)
370 		REG_UPDATE_2(DCSURF_SURFACE_PITCH_C,
371 			PITCH_C, pitch_c, META_PITCH_C, meta_pitch_c);
372 }
373 
374 void hubp2_program_rotation(
375 	struct hubp *hubp,
376 	enum dc_rotation_angle rotation,
377 	bool horizontal_mirror)
378 {
379 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
380 	uint32_t mirror;
381 
382 
383 	if (horizontal_mirror)
384 		mirror = 1;
385 	else
386 		mirror = 0;
387 
388 	/* Program rotation angle and horz mirror - no mirror */
389 	if (rotation == ROTATION_ANGLE_0)
390 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
391 				ROTATION_ANGLE, 0,
392 				H_MIRROR_EN, mirror);
393 	else if (rotation == ROTATION_ANGLE_90)
394 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
395 				ROTATION_ANGLE, 1,
396 				H_MIRROR_EN, mirror);
397 	else if (rotation == ROTATION_ANGLE_180)
398 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
399 				ROTATION_ANGLE, 2,
400 				H_MIRROR_EN, mirror);
401 	else if (rotation == ROTATION_ANGLE_270)
402 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
403 				ROTATION_ANGLE, 3,
404 				H_MIRROR_EN, mirror);
405 }
406 
407 void hubp2_dcc_control(struct hubp *hubp, bool enable,
408 		enum hubp_ind_block_size independent_64b_blks)
409 {
410 	uint32_t dcc_en = enable ? 1 : 0;
411 	uint32_t dcc_ind_64b_blk = independent_64b_blks ? 1 : 0;
412 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
413 
414 	REG_UPDATE_4(DCSURF_SURFACE_CONTROL,
415 			PRIMARY_SURFACE_DCC_EN, dcc_en,
416 			PRIMARY_SURFACE_DCC_IND_64B_BLK, dcc_ind_64b_blk,
417 			SECONDARY_SURFACE_DCC_EN, dcc_en,
418 			SECONDARY_SURFACE_DCC_IND_64B_BLK, dcc_ind_64b_blk);
419 }
420 
421 void hubp2_program_pixel_format(
422 	struct hubp *hubp,
423 	enum surface_pixel_format format)
424 {
425 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
426 	uint32_t red_bar = 3;
427 	uint32_t blue_bar = 2;
428 
429 	/* swap for ABGR format */
430 	if (format == SURFACE_PIXEL_FORMAT_GRPH_ABGR8888
431 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010
432 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS
433 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616
434 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F) {
435 		red_bar = 2;
436 		blue_bar = 3;
437 	}
438 
439 	REG_UPDATE_2(HUBPRET_CONTROL,
440 			CROSSBAR_SRC_CB_B, blue_bar,
441 			CROSSBAR_SRC_CR_R, red_bar);
442 
443 	/* Mapping is same as ipp programming (cnvc) */
444 
445 	switch (format)	{
446 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
447 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
448 				SURFACE_PIXEL_FORMAT, 1);
449 		break;
450 	case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
451 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
452 				SURFACE_PIXEL_FORMAT, 3);
453 		break;
454 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
455 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
456 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
457 				SURFACE_PIXEL_FORMAT, 8);
458 		break;
459 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
460 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
461 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS:
462 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
463 				SURFACE_PIXEL_FORMAT, 10);
464 		break;
465 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
466 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616: /*we use crossbar already*/
467 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
468 				SURFACE_PIXEL_FORMAT, 26); /* ARGB16161616_UNORM */
469 		break;
470 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
471 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:/*we use crossbar already*/
472 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
473 				SURFACE_PIXEL_FORMAT, 24);
474 		break;
475 
476 	case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
477 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
478 				SURFACE_PIXEL_FORMAT, 65);
479 		break;
480 	case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
481 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
482 				SURFACE_PIXEL_FORMAT, 64);
483 		break;
484 	case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
485 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
486 				SURFACE_PIXEL_FORMAT, 67);
487 		break;
488 	case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
489 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
490 				SURFACE_PIXEL_FORMAT, 66);
491 		break;
492 	case SURFACE_PIXEL_FORMAT_VIDEO_AYCrCb8888:
493 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
494 				SURFACE_PIXEL_FORMAT, 12);
495 		break;
496 	case SURFACE_PIXEL_FORMAT_GRPH_RGB111110_FIX:
497 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
498 				SURFACE_PIXEL_FORMAT, 112);
499 		break;
500 	case SURFACE_PIXEL_FORMAT_GRPH_BGR101111_FIX:
501 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
502 				SURFACE_PIXEL_FORMAT, 113);
503 		break;
504 	case SURFACE_PIXEL_FORMAT_VIDEO_ACrYCb2101010:
505 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
506 				SURFACE_PIXEL_FORMAT, 114);
507 		break;
508 	case SURFACE_PIXEL_FORMAT_GRPH_RGB111110_FLOAT:
509 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
510 				SURFACE_PIXEL_FORMAT, 118);
511 		break;
512 	case SURFACE_PIXEL_FORMAT_GRPH_BGR101111_FLOAT:
513 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
514 				SURFACE_PIXEL_FORMAT, 119);
515 		break;
516 	case SURFACE_PIXEL_FORMAT_GRPH_RGBE:
517 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
518 				SURFACE_PIXEL_FORMAT, 116,
519 				ALPHA_PLANE_EN, 0);
520 		break;
521 	case SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA:
522 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
523 				SURFACE_PIXEL_FORMAT, 116,
524 				ALPHA_PLANE_EN, 1);
525 		break;
526 	default:
527 		BREAK_TO_DEBUGGER();
528 		break;
529 	}
530 
531 	/* don't see the need of program the xbar in DCN 1.0 */
532 }
533 
534 void hubp2_program_surface_config(
535 	struct hubp *hubp,
536 	enum surface_pixel_format format,
537 	union dc_tiling_info *tiling_info,
538 	struct plane_size *plane_size,
539 	enum dc_rotation_angle rotation,
540 	struct dc_plane_dcc_param *dcc,
541 	bool horizontal_mirror,
542 	unsigned int compat_level)
543 {
544 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
545 
546 	hubp2_dcc_control(hubp, dcc->enable, dcc->independent_64b_blks);
547 	hubp2_program_tiling(hubp2, tiling_info, format);
548 	hubp2_program_size(hubp, format, plane_size, dcc);
549 	hubp2_program_rotation(hubp, rotation, horizontal_mirror);
550 	hubp2_program_pixel_format(hubp, format);
551 }
552 
553 enum cursor_lines_per_chunk hubp2_get_lines_per_chunk(
554 	unsigned int cursor_width,
555 	enum dc_cursor_color_format cursor_mode)
556 {
557 	enum cursor_lines_per_chunk line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
558 
559 	if (cursor_mode == CURSOR_MODE_MONO)
560 		line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
561 	else if (cursor_mode == CURSOR_MODE_COLOR_1BIT_AND ||
562 		 cursor_mode == CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA ||
563 		 cursor_mode == CURSOR_MODE_COLOR_UN_PRE_MULTIPLIED_ALPHA) {
564 		if (cursor_width >= 1   && cursor_width <= 32)
565 			line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
566 		else if (cursor_width >= 33  && cursor_width <= 64)
567 			line_per_chunk = CURSOR_LINE_PER_CHUNK_8;
568 		else if (cursor_width >= 65  && cursor_width <= 128)
569 			line_per_chunk = CURSOR_LINE_PER_CHUNK_4;
570 		else if (cursor_width >= 129 && cursor_width <= 256)
571 			line_per_chunk = CURSOR_LINE_PER_CHUNK_2;
572 	} else if (cursor_mode == CURSOR_MODE_COLOR_64BIT_FP_PRE_MULTIPLIED ||
573 		   cursor_mode == CURSOR_MODE_COLOR_64BIT_FP_UN_PRE_MULTIPLIED) {
574 		if (cursor_width >= 1   && cursor_width <= 16)
575 			line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
576 		else if (cursor_width >= 17  && cursor_width <= 32)
577 			line_per_chunk = CURSOR_LINE_PER_CHUNK_8;
578 		else if (cursor_width >= 33  && cursor_width <= 64)
579 			line_per_chunk = CURSOR_LINE_PER_CHUNK_4;
580 		else if (cursor_width >= 65 && cursor_width <= 128)
581 			line_per_chunk = CURSOR_LINE_PER_CHUNK_2;
582 		else if (cursor_width >= 129 && cursor_width <= 256)
583 			line_per_chunk = CURSOR_LINE_PER_CHUNK_1;
584 	}
585 
586 	return line_per_chunk;
587 }
588 
589 void hubp2_cursor_set_attributes(
590 		struct hubp *hubp,
591 		const struct dc_cursor_attributes *attr)
592 {
593 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
594 	enum cursor_pitch hw_pitch = hubp1_get_cursor_pitch(attr->pitch);
595 	enum cursor_lines_per_chunk lpc = hubp2_get_lines_per_chunk(
596 			attr->width, attr->color_format);
597 
598 	hubp->curs_attr = *attr;
599 
600 	REG_UPDATE(CURSOR_SURFACE_ADDRESS_HIGH,
601 			CURSOR_SURFACE_ADDRESS_HIGH, attr->address.high_part);
602 	REG_UPDATE(CURSOR_SURFACE_ADDRESS,
603 			CURSOR_SURFACE_ADDRESS, attr->address.low_part);
604 
605 	REG_UPDATE_2(CURSOR_SIZE,
606 			CURSOR_WIDTH, attr->width,
607 			CURSOR_HEIGHT, attr->height);
608 
609 	REG_UPDATE_4(CURSOR_CONTROL,
610 			CURSOR_MODE, attr->color_format,
611 			CURSOR_2X_MAGNIFY, attr->attribute_flags.bits.ENABLE_MAGNIFICATION,
612 			CURSOR_PITCH, hw_pitch,
613 			CURSOR_LINES_PER_CHUNK, lpc);
614 
615 	REG_SET_2(CURSOR_SETTINGS, 0,
616 			/* no shift of the cursor HDL schedule */
617 			CURSOR0_DST_Y_OFFSET, 0,
618 			 /* used to shift the cursor chunk request deadline */
619 			CURSOR0_CHUNK_HDL_ADJUST, 3);
620 }
621 
622 void hubp2_dmdata_set_attributes(
623 		struct hubp *hubp,
624 		const struct dc_dmdata_attributes *attr)
625 {
626 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
627 
628 	if (attr->dmdata_mode == DMDATA_HW_MODE) {
629 		/* set to HW mode */
630 		REG_UPDATE(DMDATA_CNTL,
631 				DMDATA_MODE, 1);
632 
633 		/* for DMDATA flip, need to use SURFACE_UPDATE_LOCK */
634 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_UPDATE_LOCK, 1);
635 
636 		/* toggle DMDATA_UPDATED and set repeat and size */
637 		REG_UPDATE(DMDATA_CNTL,
638 				DMDATA_UPDATED, 0);
639 		REG_UPDATE_3(DMDATA_CNTL,
640 				DMDATA_UPDATED, 1,
641 				DMDATA_REPEAT, attr->dmdata_repeat,
642 				DMDATA_SIZE, attr->dmdata_size);
643 
644 		/* set DMDATA address */
645 		REG_WRITE(DMDATA_ADDRESS_LOW, attr->address.low_part);
646 		REG_UPDATE(DMDATA_ADDRESS_HIGH,
647 				DMDATA_ADDRESS_HIGH, attr->address.high_part);
648 
649 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_UPDATE_LOCK, 0);
650 
651 	} else {
652 		/* set to SW mode before loading data */
653 		REG_SET(DMDATA_CNTL, 0,
654 				DMDATA_MODE, 0);
655 		/* toggle DMDATA_SW_UPDATED to start loading sequence */
656 		REG_UPDATE(DMDATA_SW_CNTL,
657 				DMDATA_SW_UPDATED, 0);
658 		REG_UPDATE_3(DMDATA_SW_CNTL,
659 				DMDATA_SW_UPDATED, 1,
660 				DMDATA_SW_REPEAT, attr->dmdata_repeat,
661 				DMDATA_SW_SIZE, attr->dmdata_size);
662 		/* load data into hubp dmdata buffer */
663 		hubp2_dmdata_load(hubp, attr->dmdata_size, attr->dmdata_sw_data);
664 	}
665 
666 	/* Note that DL_DELTA must be programmed if we want to use TTU mode */
667 	REG_SET_3(DMDATA_QOS_CNTL, 0,
668 			DMDATA_QOS_MODE, attr->dmdata_qos_mode,
669 			DMDATA_QOS_LEVEL, attr->dmdata_qos_level,
670 			DMDATA_DL_DELTA, attr->dmdata_dl_delta);
671 }
672 
673 void hubp2_dmdata_load(
674 		struct hubp *hubp,
675 		uint32_t dmdata_sw_size,
676 		const uint32_t *dmdata_sw_data)
677 {
678 	int i;
679 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
680 
681 	/* load dmdata into HUBP buffer in SW mode */
682 	for (i = 0; i < dmdata_sw_size / 4; i++)
683 		REG_WRITE(DMDATA_SW_DATA, dmdata_sw_data[i]);
684 }
685 
686 bool hubp2_dmdata_status_done(struct hubp *hubp)
687 {
688 	uint32_t status;
689 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
690 
691 	REG_GET(DMDATA_STATUS, DMDATA_DONE, &status);
692 	return (status == 1);
693 }
694 
695 bool hubp2_program_surface_flip_and_addr(
696 	struct hubp *hubp,
697 	const struct dc_plane_address *address,
698 	bool flip_immediate)
699 {
700 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
701 
702 	//program flip type
703 	REG_UPDATE(DCSURF_FLIP_CONTROL,
704 			SURFACE_FLIP_TYPE, flip_immediate);
705 
706 	// Program VMID reg
707 	REG_UPDATE(VMID_SETTINGS_0,
708 			VMID, address->vmid);
709 
710 	if (address->type == PLN_ADDR_TYPE_GRPH_STEREO) {
711 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_MODE_FOR_STEREOSYNC, 0x1);
712 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_IN_STEREOSYNC, 0x1);
713 
714 	} else {
715 		// turn off stereo if not in stereo
716 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_MODE_FOR_STEREOSYNC, 0x0);
717 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_IN_STEREOSYNC, 0x0);
718 	}
719 
720 
721 
722 	/* HW automatically latch rest of address register on write to
723 	 * DCSURF_PRIMARY_SURFACE_ADDRESS if SURFACE_UPDATE_LOCK is not used
724 	 *
725 	 * program high first and then the low addr, order matters!
726 	 */
727 	switch (address->type) {
728 	case PLN_ADDR_TYPE_GRAPHICS:
729 		/* DCN1.0 does not support const color
730 		 * TODO: program DCHUBBUB_RET_PATH_DCC_CFGx_0/1
731 		 * base on address->grph.dcc_const_color
732 		 * x = 0, 2, 4, 6 for pipe 0, 1, 2, 3 for rgb and luma
733 		 * x = 1, 3, 5, 7 for pipe 0, 1, 2, 3 for chroma
734 		 */
735 
736 		if (address->grph.addr.quad_part == 0)
737 			break;
738 
739 		REG_UPDATE_2(DCSURF_SURFACE_CONTROL,
740 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
741 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface);
742 
743 		if (address->grph.meta_addr.quad_part != 0) {
744 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
745 					PRIMARY_META_SURFACE_ADDRESS_HIGH,
746 					address->grph.meta_addr.high_part);
747 
748 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
749 					PRIMARY_META_SURFACE_ADDRESS,
750 					address->grph.meta_addr.low_part);
751 		}
752 
753 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
754 				PRIMARY_SURFACE_ADDRESS_HIGH,
755 				address->grph.addr.high_part);
756 
757 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
758 				PRIMARY_SURFACE_ADDRESS,
759 				address->grph.addr.low_part);
760 		break;
761 	case PLN_ADDR_TYPE_VIDEO_PROGRESSIVE:
762 		if (address->video_progressive.luma_addr.quad_part == 0
763 				|| address->video_progressive.chroma_addr.quad_part == 0)
764 			break;
765 
766 		REG_UPDATE_4(DCSURF_SURFACE_CONTROL,
767 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
768 				PRIMARY_SURFACE_TMZ_C, address->tmz_surface,
769 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface,
770 				PRIMARY_META_SURFACE_TMZ_C, address->tmz_surface);
771 
772 		if (address->video_progressive.luma_meta_addr.quad_part != 0) {
773 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C, 0,
774 					PRIMARY_META_SURFACE_ADDRESS_HIGH_C,
775 					address->video_progressive.chroma_meta_addr.high_part);
776 
777 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_C, 0,
778 					PRIMARY_META_SURFACE_ADDRESS_C,
779 					address->video_progressive.chroma_meta_addr.low_part);
780 
781 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
782 					PRIMARY_META_SURFACE_ADDRESS_HIGH,
783 					address->video_progressive.luma_meta_addr.high_part);
784 
785 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
786 					PRIMARY_META_SURFACE_ADDRESS,
787 					address->video_progressive.luma_meta_addr.low_part);
788 		}
789 
790 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C, 0,
791 				PRIMARY_SURFACE_ADDRESS_HIGH_C,
792 				address->video_progressive.chroma_addr.high_part);
793 
794 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_C, 0,
795 				PRIMARY_SURFACE_ADDRESS_C,
796 				address->video_progressive.chroma_addr.low_part);
797 
798 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
799 				PRIMARY_SURFACE_ADDRESS_HIGH,
800 				address->video_progressive.luma_addr.high_part);
801 
802 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
803 				PRIMARY_SURFACE_ADDRESS,
804 				address->video_progressive.luma_addr.low_part);
805 		break;
806 	case PLN_ADDR_TYPE_GRPH_STEREO:
807 		if (address->grph_stereo.left_addr.quad_part == 0)
808 			break;
809 		if (address->grph_stereo.right_addr.quad_part == 0)
810 			break;
811 
812 		REG_UPDATE_8(DCSURF_SURFACE_CONTROL,
813 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
814 				PRIMARY_SURFACE_TMZ_C, address->tmz_surface,
815 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface,
816 				PRIMARY_META_SURFACE_TMZ_C, address->tmz_surface,
817 				SECONDARY_SURFACE_TMZ, address->tmz_surface,
818 				SECONDARY_SURFACE_TMZ_C, address->tmz_surface,
819 				SECONDARY_META_SURFACE_TMZ, address->tmz_surface,
820 				SECONDARY_META_SURFACE_TMZ_C, address->tmz_surface);
821 
822 		if (address->grph_stereo.right_meta_addr.quad_part != 0) {
823 
824 			REG_SET(DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH, 0,
825 					SECONDARY_META_SURFACE_ADDRESS_HIGH,
826 					address->grph_stereo.right_meta_addr.high_part);
827 
828 			REG_SET(DCSURF_SECONDARY_META_SURFACE_ADDRESS, 0,
829 					SECONDARY_META_SURFACE_ADDRESS,
830 					address->grph_stereo.right_meta_addr.low_part);
831 		}
832 		if (address->grph_stereo.left_meta_addr.quad_part != 0) {
833 
834 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
835 					PRIMARY_META_SURFACE_ADDRESS_HIGH,
836 					address->grph_stereo.left_meta_addr.high_part);
837 
838 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
839 					PRIMARY_META_SURFACE_ADDRESS,
840 					address->grph_stereo.left_meta_addr.low_part);
841 		}
842 
843 		REG_SET(DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH, 0,
844 				SECONDARY_SURFACE_ADDRESS_HIGH,
845 				address->grph_stereo.right_addr.high_part);
846 
847 		REG_SET(DCSURF_SECONDARY_SURFACE_ADDRESS, 0,
848 				SECONDARY_SURFACE_ADDRESS,
849 				address->grph_stereo.right_addr.low_part);
850 
851 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
852 				PRIMARY_SURFACE_ADDRESS_HIGH,
853 				address->grph_stereo.left_addr.high_part);
854 
855 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
856 				PRIMARY_SURFACE_ADDRESS,
857 				address->grph_stereo.left_addr.low_part);
858 		break;
859 	default:
860 		BREAK_TO_DEBUGGER();
861 		break;
862 	}
863 
864 	hubp->request_address = *address;
865 
866 	return true;
867 }
868 
869 void hubp2_enable_triplebuffer(
870 	struct hubp *hubp,
871 	bool enable)
872 {
873 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
874 	uint32_t triple_buffer_en = 0;
875 	bool tri_buffer_en;
876 
877 	REG_GET(DCSURF_FLIP_CONTROL2, SURFACE_TRIPLE_BUFFER_ENABLE, &triple_buffer_en);
878 	tri_buffer_en = (triple_buffer_en == 1);
879 	if (tri_buffer_en != enable) {
880 		REG_UPDATE(DCSURF_FLIP_CONTROL2,
881 			SURFACE_TRIPLE_BUFFER_ENABLE, enable ? DC_TRIPLEBUFFER_ENABLE : DC_TRIPLEBUFFER_DISABLE);
882 	}
883 }
884 
885 bool hubp2_is_triplebuffer_enabled(
886 	struct hubp *hubp)
887 {
888 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
889 	uint32_t triple_buffer_en = 0;
890 
891 	REG_GET(DCSURF_FLIP_CONTROL2, SURFACE_TRIPLE_BUFFER_ENABLE, &triple_buffer_en);
892 
893 	return (bool)triple_buffer_en;
894 }
895 
896 void hubp2_set_flip_control_surface_gsl(struct hubp *hubp, bool enable)
897 {
898 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
899 
900 	REG_UPDATE(DCSURF_FLIP_CONTROL2, SURFACE_GSL_ENABLE, enable ? 1 : 0);
901 }
902 
903 bool hubp2_is_flip_pending(struct hubp *hubp)
904 {
905 	uint32_t flip_pending = 0;
906 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
907 	struct dc_plane_address earliest_inuse_address;
908 
909 	if (hubp && hubp->power_gated)
910 		return false;
911 
912 	REG_GET(DCSURF_FLIP_CONTROL,
913 			SURFACE_FLIP_PENDING, &flip_pending);
914 
915 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE,
916 			SURFACE_EARLIEST_INUSE_ADDRESS, &earliest_inuse_address.grph.addr.low_part);
917 
918 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE_HIGH,
919 			SURFACE_EARLIEST_INUSE_ADDRESS_HIGH, &earliest_inuse_address.grph.addr.high_part);
920 
921 	if (flip_pending)
922 		return true;
923 
924 	if (earliest_inuse_address.grph.addr.quad_part != hubp->request_address.grph.addr.quad_part)
925 		return true;
926 
927 	return false;
928 }
929 
930 void hubp2_set_blank(struct hubp *hubp, bool blank)
931 {
932 	hubp2_set_blank_regs(hubp, blank);
933 
934 	if (blank) {
935 		hubp->mpcc_id = 0xf;
936 		hubp->opp_id = OPP_ID_INVALID;
937 	}
938 }
939 
940 void hubp2_set_blank_regs(struct hubp *hubp, bool blank)
941 {
942 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
943 	uint32_t blank_en = blank ? 1 : 0;
944 
945 	REG_UPDATE_2(DCHUBP_CNTL,
946 			HUBP_BLANK_EN, blank_en,
947 			HUBP_TTU_DISABLE, blank_en);
948 
949 	if (blank) {
950 		uint32_t reg_val = REG_READ(DCHUBP_CNTL);
951 
952 		if (reg_val) {
953 			/* init sequence workaround: in case HUBP is
954 			 * power gated, this wait would timeout.
955 			 *
956 			 * we just wrote reg_val to non-0, if it stay 0
957 			 * it means HUBP is gated
958 			 */
959 			REG_WAIT(DCHUBP_CNTL,
960 					HUBP_NO_OUTSTANDING_REQ, 1,
961 					1, 200);
962 		}
963 	}
964 }
965 
966 void hubp2_cursor_set_position(
967 		struct hubp *hubp,
968 		const struct dc_cursor_position *pos,
969 		const struct dc_cursor_mi_param *param)
970 {
971 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
972 	int src_x_offset = pos->x - pos->x_hotspot - param->viewport.x;
973 	int src_y_offset = pos->y - pos->y_hotspot - param->viewport.y;
974 	int x_hotspot = pos->x_hotspot;
975 	int y_hotspot = pos->y_hotspot;
976 	int cursor_height = (int)hubp->curs_attr.height;
977 	int cursor_width = (int)hubp->curs_attr.width;
978 	uint32_t dst_x_offset;
979 	uint32_t cur_en = pos->enable ? 1 : 0;
980 
981 	/*
982 	 * Guard aganst cursor_set_position() from being called with invalid
983 	 * attributes
984 	 *
985 	 * TODO: Look at combining cursor_set_position() and
986 	 * cursor_set_attributes() into cursor_update()
987 	 */
988 	if (hubp->curs_attr.address.quad_part == 0)
989 		return;
990 
991 	// Rotated cursor width/height and hotspots tweaks for offset calculation
992 	if (param->rotation == ROTATION_ANGLE_90 || param->rotation == ROTATION_ANGLE_270) {
993 		swap(cursor_height, cursor_width);
994 		if (param->rotation == ROTATION_ANGLE_90) {
995 			src_x_offset = pos->x - pos->y_hotspot - param->viewport.x;
996 			src_y_offset = pos->y - pos->x_hotspot - param->viewport.y;
997 		}
998 	} else if (param->rotation == ROTATION_ANGLE_180) {
999 		src_x_offset = pos->x - param->viewport.x;
1000 		src_y_offset = pos->y - param->viewport.y;
1001 	}
1002 
1003 	if (param->mirror) {
1004 		x_hotspot = param->viewport.width - x_hotspot;
1005 		src_x_offset = param->viewport.x + param->viewport.width - src_x_offset;
1006 	}
1007 
1008 	dst_x_offset = (src_x_offset >= 0) ? src_x_offset : 0;
1009 	dst_x_offset *= param->ref_clk_khz;
1010 	dst_x_offset /= param->pixel_clk_khz;
1011 
1012 	ASSERT(param->h_scale_ratio.value);
1013 
1014 	if (param->h_scale_ratio.value)
1015 		dst_x_offset = dc_fixpt_floor(dc_fixpt_div(
1016 				dc_fixpt_from_int(dst_x_offset),
1017 				param->h_scale_ratio));
1018 
1019 	if (src_x_offset >= (int)param->viewport.width)
1020 		cur_en = 0;  /* not visible beyond right edge*/
1021 
1022 	if (src_x_offset + cursor_width <= 0)
1023 		cur_en = 0;  /* not visible beyond left edge*/
1024 
1025 	if (src_y_offset >= (int)param->viewport.height)
1026 		cur_en = 0;  /* not visible beyond bottom edge*/
1027 
1028 	if (src_y_offset + cursor_height <= 0)
1029 		cur_en = 0;  /* not visible beyond top edge*/
1030 
1031 	if (cur_en && REG_READ(CURSOR_SURFACE_ADDRESS) == 0)
1032 		hubp->funcs->set_cursor_attributes(hubp, &hubp->curs_attr);
1033 
1034 	REG_UPDATE(CURSOR_CONTROL,
1035 			CURSOR_ENABLE, cur_en);
1036 
1037 	REG_SET_2(CURSOR_POSITION, 0,
1038 			CURSOR_X_POSITION, pos->x,
1039 			CURSOR_Y_POSITION, pos->y);
1040 
1041 	REG_SET_2(CURSOR_HOT_SPOT, 0,
1042 			CURSOR_HOT_SPOT_X, x_hotspot,
1043 			CURSOR_HOT_SPOT_Y, y_hotspot);
1044 
1045 	REG_SET(CURSOR_DST_OFFSET, 0,
1046 			CURSOR_DST_X_OFFSET, dst_x_offset);
1047 	/* TODO Handle surface pixel formats other than 4:4:4 */
1048 }
1049 
1050 void hubp2_clk_cntl(struct hubp *hubp, bool enable)
1051 {
1052 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1053 	uint32_t clk_enable = enable ? 1 : 0;
1054 
1055 	REG_UPDATE(HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, clk_enable);
1056 }
1057 
1058 void hubp2_vtg_sel(struct hubp *hubp, uint32_t otg_inst)
1059 {
1060 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1061 
1062 	REG_UPDATE(DCHUBP_CNTL, HUBP_VTG_SEL, otg_inst);
1063 }
1064 
1065 void hubp2_clear_underflow(struct hubp *hubp)
1066 {
1067 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1068 
1069 	REG_UPDATE(DCHUBP_CNTL, HUBP_UNDERFLOW_CLEAR, 1);
1070 }
1071 
1072 void hubp2_read_state_common(struct hubp *hubp)
1073 {
1074 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1075 	struct dcn_hubp_state *s = &hubp2->state;
1076 	struct _vcs_dpi_display_dlg_regs_st *dlg_attr = &s->dlg_attr;
1077 	struct _vcs_dpi_display_ttu_regs_st *ttu_attr = &s->ttu_attr;
1078 	struct _vcs_dpi_display_rq_regs_st *rq_regs = &s->rq_regs;
1079 
1080 	/* Requester */
1081 	REG_GET(HUBPRET_CONTROL,
1082 			DET_BUF_PLANE1_BASE_ADDRESS, &rq_regs->plane1_base_address);
1083 	REG_GET_4(DCN_EXPANSION_MODE,
1084 			DRQ_EXPANSION_MODE, &rq_regs->drq_expansion_mode,
1085 			PRQ_EXPANSION_MODE, &rq_regs->prq_expansion_mode,
1086 			MRQ_EXPANSION_MODE, &rq_regs->mrq_expansion_mode,
1087 			CRQ_EXPANSION_MODE, &rq_regs->crq_expansion_mode);
1088 
1089 	REG_GET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR,
1090 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR, &rq_regs->aperture_high_addr);
1091 
1092 	REG_GET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR,
1093 			MC_VM_SYSTEM_APERTURE_LOW_ADDR, &rq_regs->aperture_low_addr);
1094 
1095 	/* DLG - Per hubp */
1096 	REG_GET_2(BLANK_OFFSET_0,
1097 		REFCYC_H_BLANK_END, &dlg_attr->refcyc_h_blank_end,
1098 		DLG_V_BLANK_END, &dlg_attr->dlg_vblank_end);
1099 
1100 	REG_GET(BLANK_OFFSET_1,
1101 		MIN_DST_Y_NEXT_START, &dlg_attr->min_dst_y_next_start);
1102 
1103 	REG_GET(DST_DIMENSIONS,
1104 		REFCYC_PER_HTOTAL, &dlg_attr->refcyc_per_htotal);
1105 
1106 	REG_GET_2(DST_AFTER_SCALER,
1107 		REFCYC_X_AFTER_SCALER, &dlg_attr->refcyc_x_after_scaler,
1108 		DST_Y_AFTER_SCALER, &dlg_attr->dst_y_after_scaler);
1109 
1110 	if (REG(PREFETCH_SETTINS))
1111 		REG_GET_2(PREFETCH_SETTINS,
1112 			DST_Y_PREFETCH, &dlg_attr->dst_y_prefetch,
1113 			VRATIO_PREFETCH, &dlg_attr->vratio_prefetch);
1114 	else
1115 		REG_GET_2(PREFETCH_SETTINGS,
1116 			DST_Y_PREFETCH, &dlg_attr->dst_y_prefetch,
1117 			VRATIO_PREFETCH, &dlg_attr->vratio_prefetch);
1118 
1119 	REG_GET_2(VBLANK_PARAMETERS_0,
1120 		DST_Y_PER_VM_VBLANK, &dlg_attr->dst_y_per_vm_vblank,
1121 		DST_Y_PER_ROW_VBLANK, &dlg_attr->dst_y_per_row_vblank);
1122 
1123 	REG_GET(REF_FREQ_TO_PIX_FREQ,
1124 		REF_FREQ_TO_PIX_FREQ, &dlg_attr->ref_freq_to_pix_freq);
1125 
1126 	/* DLG - Per luma/chroma */
1127 	REG_GET(VBLANK_PARAMETERS_1,
1128 		REFCYC_PER_PTE_GROUP_VBLANK_L, &dlg_attr->refcyc_per_pte_group_vblank_l);
1129 
1130 	REG_GET(VBLANK_PARAMETERS_3,
1131 		REFCYC_PER_META_CHUNK_VBLANK_L, &dlg_attr->refcyc_per_meta_chunk_vblank_l);
1132 
1133 	if (REG(NOM_PARAMETERS_0))
1134 		REG_GET(NOM_PARAMETERS_0,
1135 			DST_Y_PER_PTE_ROW_NOM_L, &dlg_attr->dst_y_per_pte_row_nom_l);
1136 
1137 	if (REG(NOM_PARAMETERS_1))
1138 		REG_GET(NOM_PARAMETERS_1,
1139 			REFCYC_PER_PTE_GROUP_NOM_L, &dlg_attr->refcyc_per_pte_group_nom_l);
1140 
1141 	REG_GET(NOM_PARAMETERS_4,
1142 		DST_Y_PER_META_ROW_NOM_L, &dlg_attr->dst_y_per_meta_row_nom_l);
1143 
1144 	REG_GET(NOM_PARAMETERS_5,
1145 		REFCYC_PER_META_CHUNK_NOM_L, &dlg_attr->refcyc_per_meta_chunk_nom_l);
1146 
1147 	REG_GET_2(PER_LINE_DELIVERY_PRE,
1148 		REFCYC_PER_LINE_DELIVERY_PRE_L, &dlg_attr->refcyc_per_line_delivery_pre_l,
1149 		REFCYC_PER_LINE_DELIVERY_PRE_C, &dlg_attr->refcyc_per_line_delivery_pre_c);
1150 
1151 	REG_GET_2(PER_LINE_DELIVERY,
1152 		REFCYC_PER_LINE_DELIVERY_L, &dlg_attr->refcyc_per_line_delivery_l,
1153 		REFCYC_PER_LINE_DELIVERY_C, &dlg_attr->refcyc_per_line_delivery_c);
1154 
1155 	if (REG(PREFETCH_SETTINS_C))
1156 		REG_GET(PREFETCH_SETTINS_C,
1157 			VRATIO_PREFETCH_C, &dlg_attr->vratio_prefetch_c);
1158 	else
1159 		REG_GET(PREFETCH_SETTINGS_C,
1160 			VRATIO_PREFETCH_C, &dlg_attr->vratio_prefetch_c);
1161 
1162 	REG_GET(VBLANK_PARAMETERS_2,
1163 		REFCYC_PER_PTE_GROUP_VBLANK_C, &dlg_attr->refcyc_per_pte_group_vblank_c);
1164 
1165 	REG_GET(VBLANK_PARAMETERS_4,
1166 		REFCYC_PER_META_CHUNK_VBLANK_C, &dlg_attr->refcyc_per_meta_chunk_vblank_c);
1167 
1168 	if (REG(NOM_PARAMETERS_2))
1169 		REG_GET(NOM_PARAMETERS_2,
1170 			DST_Y_PER_PTE_ROW_NOM_C, &dlg_attr->dst_y_per_pte_row_nom_c);
1171 
1172 	if (REG(NOM_PARAMETERS_3))
1173 		REG_GET(NOM_PARAMETERS_3,
1174 			REFCYC_PER_PTE_GROUP_NOM_C, &dlg_attr->refcyc_per_pte_group_nom_c);
1175 
1176 	REG_GET(NOM_PARAMETERS_6,
1177 		DST_Y_PER_META_ROW_NOM_C, &dlg_attr->dst_y_per_meta_row_nom_c);
1178 
1179 	REG_GET(NOM_PARAMETERS_7,
1180 		REFCYC_PER_META_CHUNK_NOM_C, &dlg_attr->refcyc_per_meta_chunk_nom_c);
1181 
1182 	/* TTU - per hubp */
1183 	REG_GET_2(DCN_TTU_QOS_WM,
1184 		QoS_LEVEL_LOW_WM, &ttu_attr->qos_level_low_wm,
1185 		QoS_LEVEL_HIGH_WM, &ttu_attr->qos_level_high_wm);
1186 
1187 	REG_GET_2(DCN_GLOBAL_TTU_CNTL,
1188 		MIN_TTU_VBLANK, &ttu_attr->min_ttu_vblank,
1189 		QoS_LEVEL_FLIP, &ttu_attr->qos_level_flip);
1190 
1191 	/* TTU - per luma/chroma */
1192 	/* Assumed surf0 is luma and 1 is chroma */
1193 
1194 	REG_GET_3(DCN_SURF0_TTU_CNTL0,
1195 		REFCYC_PER_REQ_DELIVERY, &ttu_attr->refcyc_per_req_delivery_l,
1196 		QoS_LEVEL_FIXED, &ttu_attr->qos_level_fixed_l,
1197 		QoS_RAMP_DISABLE, &ttu_attr->qos_ramp_disable_l);
1198 
1199 	REG_GET(DCN_SURF0_TTU_CNTL1,
1200 		REFCYC_PER_REQ_DELIVERY_PRE,
1201 		&ttu_attr->refcyc_per_req_delivery_pre_l);
1202 
1203 	REG_GET_3(DCN_SURF1_TTU_CNTL0,
1204 		REFCYC_PER_REQ_DELIVERY, &ttu_attr->refcyc_per_req_delivery_c,
1205 		QoS_LEVEL_FIXED, &ttu_attr->qos_level_fixed_c,
1206 		QoS_RAMP_DISABLE, &ttu_attr->qos_ramp_disable_c);
1207 
1208 	REG_GET(DCN_SURF1_TTU_CNTL1,
1209 		REFCYC_PER_REQ_DELIVERY_PRE,
1210 		&ttu_attr->refcyc_per_req_delivery_pre_c);
1211 
1212 	/* Rest of hubp */
1213 	REG_GET(DCSURF_SURFACE_CONFIG,
1214 			SURFACE_PIXEL_FORMAT, &s->pixel_format);
1215 
1216 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE_HIGH,
1217 			SURFACE_EARLIEST_INUSE_ADDRESS_HIGH, &s->inuse_addr_hi);
1218 
1219 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE,
1220 			SURFACE_EARLIEST_INUSE_ADDRESS, &s->inuse_addr_lo);
1221 
1222 	REG_GET_2(DCSURF_PRI_VIEWPORT_DIMENSION,
1223 			PRI_VIEWPORT_WIDTH, &s->viewport_width,
1224 			PRI_VIEWPORT_HEIGHT, &s->viewport_height);
1225 
1226 	REG_GET_2(DCSURF_SURFACE_CONFIG,
1227 			ROTATION_ANGLE, &s->rotation_angle,
1228 			H_MIRROR_EN, &s->h_mirror_en);
1229 
1230 	REG_GET(DCSURF_TILING_CONFIG,
1231 			SW_MODE, &s->sw_mode);
1232 
1233 	REG_GET(DCSURF_SURFACE_CONTROL,
1234 			PRIMARY_SURFACE_DCC_EN, &s->dcc_en);
1235 
1236 	REG_GET_3(DCHUBP_CNTL,
1237 			HUBP_BLANK_EN, &s->blank_en,
1238 			HUBP_TTU_DISABLE, &s->ttu_disable,
1239 			HUBP_UNDERFLOW_STATUS, &s->underflow_status);
1240 
1241 	REG_GET(HUBP_CLK_CNTL,
1242 			HUBP_CLOCK_ENABLE, &s->clock_en);
1243 
1244 	REG_GET(DCN_GLOBAL_TTU_CNTL,
1245 			MIN_TTU_VBLANK, &s->min_ttu_vblank);
1246 
1247 	REG_GET_2(DCN_TTU_QOS_WM,
1248 			QoS_LEVEL_LOW_WM, &s->qos_level_low_wm,
1249 			QoS_LEVEL_HIGH_WM, &s->qos_level_high_wm);
1250 
1251 	REG_GET(DCSURF_PRIMARY_SURFACE_ADDRESS,
1252 			PRIMARY_SURFACE_ADDRESS, &s->primary_surface_addr_lo);
1253 
1254 	REG_GET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH,
1255 			PRIMARY_SURFACE_ADDRESS, &s->primary_surface_addr_hi);
1256 
1257 	REG_GET(DCSURF_PRIMARY_META_SURFACE_ADDRESS,
1258 			PRIMARY_META_SURFACE_ADDRESS, &s->primary_meta_addr_lo);
1259 
1260 	REG_GET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH,
1261 			PRIMARY_META_SURFACE_ADDRESS, &s->primary_meta_addr_hi);
1262 }
1263 
1264 void hubp2_read_state(struct hubp *hubp)
1265 {
1266 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1267 	struct dcn_hubp_state *s = &hubp2->state;
1268 	struct _vcs_dpi_display_rq_regs_st *rq_regs = &s->rq_regs;
1269 
1270 	hubp2_read_state_common(hubp);
1271 
1272 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG,
1273 		CHUNK_SIZE, &rq_regs->rq_regs_l.chunk_size,
1274 		MIN_CHUNK_SIZE, &rq_regs->rq_regs_l.min_chunk_size,
1275 		META_CHUNK_SIZE, &rq_regs->rq_regs_l.meta_chunk_size,
1276 		MIN_META_CHUNK_SIZE, &rq_regs->rq_regs_l.min_meta_chunk_size,
1277 		DPTE_GROUP_SIZE, &rq_regs->rq_regs_l.dpte_group_size,
1278 		MPTE_GROUP_SIZE, &rq_regs->rq_regs_l.mpte_group_size,
1279 		SWATH_HEIGHT, &rq_regs->rq_regs_l.swath_height,
1280 		PTE_ROW_HEIGHT_LINEAR, &rq_regs->rq_regs_l.pte_row_height_linear);
1281 
1282 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG_C,
1283 		CHUNK_SIZE_C, &rq_regs->rq_regs_c.chunk_size,
1284 		MIN_CHUNK_SIZE_C, &rq_regs->rq_regs_c.min_chunk_size,
1285 		META_CHUNK_SIZE_C, &rq_regs->rq_regs_c.meta_chunk_size,
1286 		MIN_META_CHUNK_SIZE_C, &rq_regs->rq_regs_c.min_meta_chunk_size,
1287 		DPTE_GROUP_SIZE_C, &rq_regs->rq_regs_c.dpte_group_size,
1288 		MPTE_GROUP_SIZE_C, &rq_regs->rq_regs_c.mpte_group_size,
1289 		SWATH_HEIGHT_C, &rq_regs->rq_regs_c.swath_height,
1290 		PTE_ROW_HEIGHT_LINEAR_C, &rq_regs->rq_regs_c.pte_row_height_linear);
1291 
1292 }
1293 
1294 static void hubp2_validate_dml_output(struct hubp *hubp,
1295 		struct dc_context *ctx,
1296 		struct _vcs_dpi_display_rq_regs_st *dml_rq_regs,
1297 		struct _vcs_dpi_display_dlg_regs_st *dml_dlg_attr,
1298 		struct _vcs_dpi_display_ttu_regs_st *dml_ttu_attr)
1299 {
1300 	struct dcn20_hubp *hubp2 = TO_DCN20_HUBP(hubp);
1301 	struct _vcs_dpi_display_rq_regs_st rq_regs = {0};
1302 	struct _vcs_dpi_display_dlg_regs_st dlg_attr = {0};
1303 	struct _vcs_dpi_display_ttu_regs_st ttu_attr = {0};
1304 	DC_LOGGER_INIT(ctx->logger);
1305 	DC_LOG_DEBUG("DML Validation | Running Validation");
1306 
1307 	/* Requestor Regs */
1308 	REG_GET(HUBPRET_CONTROL,
1309 		DET_BUF_PLANE1_BASE_ADDRESS, &rq_regs.plane1_base_address);
1310 	REG_GET_4(DCN_EXPANSION_MODE,
1311 		DRQ_EXPANSION_MODE, &rq_regs.drq_expansion_mode,
1312 		PRQ_EXPANSION_MODE, &rq_regs.prq_expansion_mode,
1313 		MRQ_EXPANSION_MODE, &rq_regs.mrq_expansion_mode,
1314 		CRQ_EXPANSION_MODE, &rq_regs.crq_expansion_mode);
1315 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG,
1316 		CHUNK_SIZE, &rq_regs.rq_regs_l.chunk_size,
1317 		MIN_CHUNK_SIZE, &rq_regs.rq_regs_l.min_chunk_size,
1318 		META_CHUNK_SIZE, &rq_regs.rq_regs_l.meta_chunk_size,
1319 		MIN_META_CHUNK_SIZE, &rq_regs.rq_regs_l.min_meta_chunk_size,
1320 		DPTE_GROUP_SIZE, &rq_regs.rq_regs_l.dpte_group_size,
1321 		MPTE_GROUP_SIZE, &rq_regs.rq_regs_l.mpte_group_size,
1322 		SWATH_HEIGHT, &rq_regs.rq_regs_l.swath_height,
1323 		PTE_ROW_HEIGHT_LINEAR, &rq_regs.rq_regs_l.pte_row_height_linear);
1324 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG_C,
1325 		CHUNK_SIZE_C, &rq_regs.rq_regs_c.chunk_size,
1326 		MIN_CHUNK_SIZE_C, &rq_regs.rq_regs_c.min_chunk_size,
1327 		META_CHUNK_SIZE_C, &rq_regs.rq_regs_c.meta_chunk_size,
1328 		MIN_META_CHUNK_SIZE_C, &rq_regs.rq_regs_c.min_meta_chunk_size,
1329 		DPTE_GROUP_SIZE_C, &rq_regs.rq_regs_c.dpte_group_size,
1330 		MPTE_GROUP_SIZE_C, &rq_regs.rq_regs_c.mpte_group_size,
1331 		SWATH_HEIGHT_C, &rq_regs.rq_regs_c.swath_height,
1332 		PTE_ROW_HEIGHT_LINEAR_C, &rq_regs.rq_regs_c.pte_row_height_linear);
1333 
1334 	if (rq_regs.plane1_base_address != dml_rq_regs->plane1_base_address)
1335 		DC_LOG_DEBUG("DML Validation | HUBPRET_CONTROL:DET_BUF_PLANE1_BASE_ADDRESS - Expected: %u  Actual: %u\n",
1336 				dml_rq_regs->plane1_base_address, rq_regs.plane1_base_address);
1337 	if (rq_regs.drq_expansion_mode != dml_rq_regs->drq_expansion_mode)
1338 		DC_LOG_DEBUG("DML Validation | DCN_EXPANSION_MODE:DRQ_EXPANSION_MODE - Expected: %u  Actual: %u\n",
1339 				dml_rq_regs->drq_expansion_mode, rq_regs.drq_expansion_mode);
1340 	if (rq_regs.prq_expansion_mode != dml_rq_regs->prq_expansion_mode)
1341 		DC_LOG_DEBUG("DML Validation | DCN_EXPANSION_MODE:MRQ_EXPANSION_MODE - Expected: %u  Actual: %u\n",
1342 				dml_rq_regs->prq_expansion_mode, rq_regs.prq_expansion_mode);
1343 	if (rq_regs.mrq_expansion_mode != dml_rq_regs->mrq_expansion_mode)
1344 		DC_LOG_DEBUG("DML Validation | DCN_EXPANSION_MODE:DET_BUF_PLANE1_BASE_ADDRESS - Expected: %u  Actual: %u\n",
1345 				dml_rq_regs->mrq_expansion_mode, rq_regs.mrq_expansion_mode);
1346 	if (rq_regs.crq_expansion_mode != dml_rq_regs->crq_expansion_mode)
1347 		DC_LOG_DEBUG("DML Validation | DCN_EXPANSION_MODE:CRQ_EXPANSION_MODE - Expected: %u  Actual: %u\n",
1348 				dml_rq_regs->crq_expansion_mode, rq_regs.crq_expansion_mode);
1349 
1350 	if (rq_regs.rq_regs_l.chunk_size != dml_rq_regs->rq_regs_l.chunk_size)
1351 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:CHUNK_SIZE - Expected: %u  Actual: %u\n",
1352 				dml_rq_regs->rq_regs_l.chunk_size, rq_regs.rq_regs_l.chunk_size);
1353 	if (rq_regs.rq_regs_l.min_chunk_size != dml_rq_regs->rq_regs_l.min_chunk_size)
1354 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:MIN_CHUNK_SIZE - Expected: %u  Actual: %u\n",
1355 				dml_rq_regs->rq_regs_l.min_chunk_size, rq_regs.rq_regs_l.min_chunk_size);
1356 	if (rq_regs.rq_regs_l.meta_chunk_size != dml_rq_regs->rq_regs_l.meta_chunk_size)
1357 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:META_CHUNK_SIZE - Expected: %u  Actual: %u\n",
1358 				dml_rq_regs->rq_regs_l.meta_chunk_size, rq_regs.rq_regs_l.meta_chunk_size);
1359 	if (rq_regs.rq_regs_l.min_meta_chunk_size != dml_rq_regs->rq_regs_l.min_meta_chunk_size)
1360 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:MIN_META_CHUNK_SIZE - Expected: %u  Actual: %u\n",
1361 				dml_rq_regs->rq_regs_l.min_meta_chunk_size, rq_regs.rq_regs_l.min_meta_chunk_size);
1362 	if (rq_regs.rq_regs_l.dpte_group_size != dml_rq_regs->rq_regs_l.dpte_group_size)
1363 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:DPTE_GROUP_SIZE - Expected: %u  Actual: %u\n",
1364 				dml_rq_regs->rq_regs_l.dpte_group_size, rq_regs.rq_regs_l.dpte_group_size);
1365 	if (rq_regs.rq_regs_l.mpte_group_size != dml_rq_regs->rq_regs_l.mpte_group_size)
1366 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:MPTE_GROUP_SIZE - Expected: %u  Actual: %u\n",
1367 				dml_rq_regs->rq_regs_l.mpte_group_size, rq_regs.rq_regs_l.mpte_group_size);
1368 	if (rq_regs.rq_regs_l.swath_height != dml_rq_regs->rq_regs_l.swath_height)
1369 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:SWATH_HEIGHT - Expected: %u  Actual: %u\n",
1370 				dml_rq_regs->rq_regs_l.swath_height, rq_regs.rq_regs_l.swath_height);
1371 	if (rq_regs.rq_regs_l.pte_row_height_linear != dml_rq_regs->rq_regs_l.pte_row_height_linear)
1372 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG_C:PTE_ROW_HEIGHT_LINEAR - Expected: %u  Actual: %u\n",
1373 				dml_rq_regs->rq_regs_l.pte_row_height_linear, rq_regs.rq_regs_l.pte_row_height_linear);
1374 
1375 	if (rq_regs.rq_regs_c.chunk_size != dml_rq_regs->rq_regs_c.chunk_size)
1376 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:CHUNK_SIZE_C - Expected: %u  Actual: %u\n",
1377 				dml_rq_regs->rq_regs_c.chunk_size, rq_regs.rq_regs_c.chunk_size);
1378 	if (rq_regs.rq_regs_c.min_chunk_size != dml_rq_regs->rq_regs_c.min_chunk_size)
1379 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:MIN_CHUNK_SIZE_C - Expected: %u  Actual: %u\n",
1380 				dml_rq_regs->rq_regs_c.min_chunk_size, rq_regs.rq_regs_c.min_chunk_size);
1381 	if (rq_regs.rq_regs_c.meta_chunk_size != dml_rq_regs->rq_regs_c.meta_chunk_size)
1382 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:META_CHUNK_SIZE_C - Expected: %u  Actual: %u\n",
1383 				dml_rq_regs->rq_regs_c.meta_chunk_size, rq_regs.rq_regs_c.meta_chunk_size);
1384 	if (rq_regs.rq_regs_c.min_meta_chunk_size != dml_rq_regs->rq_regs_c.min_meta_chunk_size)
1385 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:MIN_META_CHUNK_SIZE_C - Expected: %u  Actual: %u\n",
1386 				dml_rq_regs->rq_regs_c.min_meta_chunk_size, rq_regs.rq_regs_c.min_meta_chunk_size);
1387 	if (rq_regs.rq_regs_c.dpte_group_size != dml_rq_regs->rq_regs_c.dpte_group_size)
1388 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:DPTE_GROUP_SIZE_C - Expected: %u  Actual: %u\n",
1389 				dml_rq_regs->rq_regs_c.dpte_group_size, rq_regs.rq_regs_c.dpte_group_size);
1390 	if (rq_regs.rq_regs_c.mpte_group_size != dml_rq_regs->rq_regs_c.mpte_group_size)
1391 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:MPTE_GROUP_SIZE_C - Expected: %u  Actual: %u\n",
1392 				dml_rq_regs->rq_regs_c.mpte_group_size, rq_regs.rq_regs_c.mpte_group_size);
1393 	if (rq_regs.rq_regs_c.swath_height != dml_rq_regs->rq_regs_c.swath_height)
1394 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:SWATH_HEIGHT_C - Expected: %u  Actual: %u\n",
1395 				dml_rq_regs->rq_regs_c.swath_height, rq_regs.rq_regs_c.swath_height);
1396 	if (rq_regs.rq_regs_c.pte_row_height_linear != dml_rq_regs->rq_regs_c.pte_row_height_linear)
1397 		DC_LOG_DEBUG("DML Validation | DCHUBP_REQ_SIZE_CONFIG:PTE_ROW_HEIGHT_LINEAR_C - Expected: %u  Actual: %u\n",
1398 				dml_rq_regs->rq_regs_c.pte_row_height_linear, rq_regs.rq_regs_c.pte_row_height_linear);
1399 
1400 	/* DLG - Per hubp */
1401 	REG_GET_2(BLANK_OFFSET_0,
1402 		REFCYC_H_BLANK_END, &dlg_attr.refcyc_h_blank_end,
1403 		DLG_V_BLANK_END, &dlg_attr.dlg_vblank_end);
1404 	REG_GET(BLANK_OFFSET_1,
1405 		MIN_DST_Y_NEXT_START, &dlg_attr.min_dst_y_next_start);
1406 	REG_GET(DST_DIMENSIONS,
1407 		REFCYC_PER_HTOTAL, &dlg_attr.refcyc_per_htotal);
1408 	REG_GET_2(DST_AFTER_SCALER,
1409 		REFCYC_X_AFTER_SCALER, &dlg_attr.refcyc_x_after_scaler,
1410 		DST_Y_AFTER_SCALER, &dlg_attr.dst_y_after_scaler);
1411 	REG_GET(REF_FREQ_TO_PIX_FREQ,
1412 		REF_FREQ_TO_PIX_FREQ, &dlg_attr.ref_freq_to_pix_freq);
1413 
1414 	if (dlg_attr.refcyc_h_blank_end != dml_dlg_attr->refcyc_h_blank_end)
1415 		DC_LOG_DEBUG("DML Validation | BLANK_OFFSET_0:REFCYC_H_BLANK_END - Expected: %u  Actual: %u\n",
1416 				dml_dlg_attr->refcyc_h_blank_end, dlg_attr.refcyc_h_blank_end);
1417 	if (dlg_attr.dlg_vblank_end != dml_dlg_attr->dlg_vblank_end)
1418 		DC_LOG_DEBUG("DML Validation | BLANK_OFFSET_0:DLG_V_BLANK_END - Expected: %u  Actual: %u\n",
1419 				dml_dlg_attr->dlg_vblank_end, dlg_attr.dlg_vblank_end);
1420 	if (dlg_attr.min_dst_y_next_start != dml_dlg_attr->min_dst_y_next_start)
1421 		DC_LOG_DEBUG("DML Validation | BLANK_OFFSET_1:MIN_DST_Y_NEXT_START - Expected: %u  Actual: %u\n",
1422 				dml_dlg_attr->min_dst_y_next_start, dlg_attr.min_dst_y_next_start);
1423 	if (dlg_attr.refcyc_per_htotal != dml_dlg_attr->refcyc_per_htotal)
1424 		DC_LOG_DEBUG("DML Validation | DST_DIMENSIONS:REFCYC_PER_HTOTAL - Expected: %u  Actual: %u\n",
1425 				dml_dlg_attr->refcyc_per_htotal, dlg_attr.refcyc_per_htotal);
1426 	if (dlg_attr.refcyc_x_after_scaler != dml_dlg_attr->refcyc_x_after_scaler)
1427 		DC_LOG_DEBUG("DML Validation | DST_AFTER_SCALER:REFCYC_X_AFTER_SCALER - Expected: %u  Actual: %u\n",
1428 				dml_dlg_attr->refcyc_x_after_scaler, dlg_attr.refcyc_x_after_scaler);
1429 	if (dlg_attr.dst_y_after_scaler != dml_dlg_attr->dst_y_after_scaler)
1430 		DC_LOG_DEBUG("DML Validation | DST_AFTER_SCALER:DST_Y_AFTER_SCALER - Expected: %u  Actual: %u\n",
1431 				dml_dlg_attr->dst_y_after_scaler, dlg_attr.dst_y_after_scaler);
1432 	if (dlg_attr.ref_freq_to_pix_freq != dml_dlg_attr->ref_freq_to_pix_freq)
1433 		DC_LOG_DEBUG("DML Validation | REF_FREQ_TO_PIX_FREQ:REF_FREQ_TO_PIX_FREQ - Expected: %u  Actual: %u\n",
1434 				dml_dlg_attr->ref_freq_to_pix_freq, dlg_attr.ref_freq_to_pix_freq);
1435 
1436 	/* DLG - Per luma/chroma */
1437 	REG_GET(VBLANK_PARAMETERS_1,
1438 		REFCYC_PER_PTE_GROUP_VBLANK_L, &dlg_attr.refcyc_per_pte_group_vblank_l);
1439 	if (REG(NOM_PARAMETERS_0))
1440 		REG_GET(NOM_PARAMETERS_0,
1441 			DST_Y_PER_PTE_ROW_NOM_L, &dlg_attr.dst_y_per_pte_row_nom_l);
1442 	if (REG(NOM_PARAMETERS_1))
1443 		REG_GET(NOM_PARAMETERS_1,
1444 			REFCYC_PER_PTE_GROUP_NOM_L, &dlg_attr.refcyc_per_pte_group_nom_l);
1445 	REG_GET(NOM_PARAMETERS_4,
1446 		DST_Y_PER_META_ROW_NOM_L, &dlg_attr.dst_y_per_meta_row_nom_l);
1447 	REG_GET(NOM_PARAMETERS_5,
1448 		REFCYC_PER_META_CHUNK_NOM_L, &dlg_attr.refcyc_per_meta_chunk_nom_l);
1449 	REG_GET_2(PER_LINE_DELIVERY,
1450 		REFCYC_PER_LINE_DELIVERY_L, &dlg_attr.refcyc_per_line_delivery_l,
1451 		REFCYC_PER_LINE_DELIVERY_C, &dlg_attr.refcyc_per_line_delivery_c);
1452 	REG_GET_2(PER_LINE_DELIVERY_PRE,
1453 		REFCYC_PER_LINE_DELIVERY_PRE_L, &dlg_attr.refcyc_per_line_delivery_pre_l,
1454 		REFCYC_PER_LINE_DELIVERY_PRE_C, &dlg_attr.refcyc_per_line_delivery_pre_c);
1455 	REG_GET(VBLANK_PARAMETERS_2,
1456 		REFCYC_PER_PTE_GROUP_VBLANK_C, &dlg_attr.refcyc_per_pte_group_vblank_c);
1457 	if (REG(NOM_PARAMETERS_2))
1458 		REG_GET(NOM_PARAMETERS_2,
1459 			DST_Y_PER_PTE_ROW_NOM_C, &dlg_attr.dst_y_per_pte_row_nom_c);
1460 	if (REG(NOM_PARAMETERS_3))
1461 		REG_GET(NOM_PARAMETERS_3,
1462 			REFCYC_PER_PTE_GROUP_NOM_C, &dlg_attr.refcyc_per_pte_group_nom_c);
1463 	REG_GET(NOM_PARAMETERS_6,
1464 		DST_Y_PER_META_ROW_NOM_C, &dlg_attr.dst_y_per_meta_row_nom_c);
1465 	REG_GET(NOM_PARAMETERS_7,
1466 		REFCYC_PER_META_CHUNK_NOM_C, &dlg_attr.refcyc_per_meta_chunk_nom_c);
1467 	REG_GET(VBLANK_PARAMETERS_3,
1468 			REFCYC_PER_META_CHUNK_VBLANK_L, &dlg_attr.refcyc_per_meta_chunk_vblank_l);
1469 	REG_GET(VBLANK_PARAMETERS_4,
1470 			REFCYC_PER_META_CHUNK_VBLANK_C, &dlg_attr.refcyc_per_meta_chunk_vblank_c);
1471 
1472 	if (dlg_attr.refcyc_per_pte_group_vblank_l != dml_dlg_attr->refcyc_per_pte_group_vblank_l)
1473 		DC_LOG_DEBUG("DML Validation | VBLANK_PARAMETERS_1:REFCYC_PER_PTE_GROUP_VBLANK_L - Expected: %u  Actual: %u\n",
1474 				dml_dlg_attr->refcyc_per_pte_group_vblank_l, dlg_attr.refcyc_per_pte_group_vblank_l);
1475 	if (dlg_attr.dst_y_per_pte_row_nom_l != dml_dlg_attr->dst_y_per_pte_row_nom_l)
1476 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_0:DST_Y_PER_PTE_ROW_NOM_L - Expected: %u  Actual: %u\n",
1477 				dml_dlg_attr->dst_y_per_pte_row_nom_l, dlg_attr.dst_y_per_pte_row_nom_l);
1478 	if (dlg_attr.refcyc_per_pte_group_nom_l != dml_dlg_attr->refcyc_per_pte_group_nom_l)
1479 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_1:REFCYC_PER_PTE_GROUP_NOM_L - Expected: %u  Actual: %u\n",
1480 				dml_dlg_attr->refcyc_per_pte_group_nom_l, dlg_attr.refcyc_per_pte_group_nom_l);
1481 	if (dlg_attr.dst_y_per_meta_row_nom_l != dml_dlg_attr->dst_y_per_meta_row_nom_l)
1482 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_4:DST_Y_PER_META_ROW_NOM_L - Expected: %u  Actual: %u\n",
1483 				dml_dlg_attr->dst_y_per_meta_row_nom_l, dlg_attr.dst_y_per_meta_row_nom_l);
1484 	if (dlg_attr.refcyc_per_meta_chunk_nom_l != dml_dlg_attr->refcyc_per_meta_chunk_nom_l)
1485 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_5:REFCYC_PER_META_CHUNK_NOM_L - Expected: %u  Actual: %u\n",
1486 				dml_dlg_attr->refcyc_per_meta_chunk_nom_l, dlg_attr.refcyc_per_meta_chunk_nom_l);
1487 	if (dlg_attr.refcyc_per_line_delivery_l != dml_dlg_attr->refcyc_per_line_delivery_l)
1488 		DC_LOG_DEBUG("DML Validation | PER_LINE_DELIVERY:REFCYC_PER_LINE_DELIVERY_L - Expected: %u  Actual: %u\n",
1489 				dml_dlg_attr->refcyc_per_line_delivery_l, dlg_attr.refcyc_per_line_delivery_l);
1490 	if (dlg_attr.refcyc_per_line_delivery_c != dml_dlg_attr->refcyc_per_line_delivery_c)
1491 		DC_LOG_DEBUG("DML Validation | PER_LINE_DELIVERY:REFCYC_PER_LINE_DELIVERY_C - Expected: %u  Actual: %u\n",
1492 				dml_dlg_attr->refcyc_per_line_delivery_c, dlg_attr.refcyc_per_line_delivery_c);
1493 	if (dlg_attr.refcyc_per_pte_group_vblank_c != dml_dlg_attr->refcyc_per_pte_group_vblank_c)
1494 		DC_LOG_DEBUG("DML Validation | VBLANK_PARAMETERS_2:REFCYC_PER_PTE_GROUP_VBLANK_C - Expected: %u  Actual: %u\n",
1495 				dml_dlg_attr->refcyc_per_pte_group_vblank_c, dlg_attr.refcyc_per_pte_group_vblank_c);
1496 	if (dlg_attr.dst_y_per_pte_row_nom_c != dml_dlg_attr->dst_y_per_pte_row_nom_c)
1497 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_2:DST_Y_PER_PTE_ROW_NOM_C - Expected: %u  Actual: %u\n",
1498 				dml_dlg_attr->dst_y_per_pte_row_nom_c, dlg_attr.dst_y_per_pte_row_nom_c);
1499 	if (dlg_attr.refcyc_per_pte_group_nom_c != dml_dlg_attr->refcyc_per_pte_group_nom_c)
1500 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_3:REFCYC_PER_PTE_GROUP_NOM_C - Expected: %u  Actual: %u\n",
1501 				dml_dlg_attr->refcyc_per_pte_group_nom_c, dlg_attr.refcyc_per_pte_group_nom_c);
1502 	if (dlg_attr.dst_y_per_meta_row_nom_c != dml_dlg_attr->dst_y_per_meta_row_nom_c)
1503 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_6:DST_Y_PER_META_ROW_NOM_C - Expected: %u  Actual: %u\n",
1504 				dml_dlg_attr->dst_y_per_meta_row_nom_c, dlg_attr.dst_y_per_meta_row_nom_c);
1505 	if (dlg_attr.refcyc_per_meta_chunk_nom_c != dml_dlg_attr->refcyc_per_meta_chunk_nom_c)
1506 		DC_LOG_DEBUG("DML Validation | NOM_PARAMETERS_7:REFCYC_PER_META_CHUNK_NOM_C - Expected: %u  Actual: %u\n",
1507 				dml_dlg_attr->refcyc_per_meta_chunk_nom_c, dlg_attr.refcyc_per_meta_chunk_nom_c);
1508 	if (dlg_attr.refcyc_per_line_delivery_pre_l != dml_dlg_attr->refcyc_per_line_delivery_pre_l)
1509 		DC_LOG_DEBUG("DML Validation | PER_LINE_DELIVERY_PRE:REFCYC_PER_LINE_DELIVERY_PRE_L - Expected: %u  Actual: %u\n",
1510 				dml_dlg_attr->refcyc_per_line_delivery_pre_l, dlg_attr.refcyc_per_line_delivery_pre_l);
1511 	if (dlg_attr.refcyc_per_line_delivery_pre_c != dml_dlg_attr->refcyc_per_line_delivery_pre_c)
1512 		DC_LOG_DEBUG("DML Validation | PER_LINE_DELIVERY_PRE:REFCYC_PER_LINE_DELIVERY_PRE_C - Expected: %u  Actual: %u\n",
1513 				dml_dlg_attr->refcyc_per_line_delivery_pre_c, dlg_attr.refcyc_per_line_delivery_pre_c);
1514 	if (dlg_attr.refcyc_per_meta_chunk_vblank_l != dml_dlg_attr->refcyc_per_meta_chunk_vblank_l)
1515 		DC_LOG_DEBUG("DML Validation | VBLANK_PARAMETERS_3:REFCYC_PER_META_CHUNK_VBLANK_L - Expected: %u  Actual: %u\n",
1516 				dml_dlg_attr->refcyc_per_meta_chunk_vblank_l, dlg_attr.refcyc_per_meta_chunk_vblank_l);
1517 	if (dlg_attr.refcyc_per_meta_chunk_vblank_c != dml_dlg_attr->refcyc_per_meta_chunk_vblank_c)
1518 		DC_LOG_DEBUG("DML Validation | VBLANK_PARAMETERS_4:REFCYC_PER_META_CHUNK_VBLANK_C - Expected: %u  Actual: %u\n",
1519 				dml_dlg_attr->refcyc_per_meta_chunk_vblank_c, dlg_attr.refcyc_per_meta_chunk_vblank_c);
1520 
1521 	/* TTU - per hubp */
1522 	REG_GET_2(DCN_TTU_QOS_WM,
1523 		QoS_LEVEL_LOW_WM, &ttu_attr.qos_level_low_wm,
1524 		QoS_LEVEL_HIGH_WM, &ttu_attr.qos_level_high_wm);
1525 
1526 	if (ttu_attr.qos_level_low_wm != dml_ttu_attr->qos_level_low_wm)
1527 		DC_LOG_DEBUG("DML Validation | DCN_TTU_QOS_WM:QoS_LEVEL_LOW_WM - Expected: %u  Actual: %u\n",
1528 				dml_ttu_attr->qos_level_low_wm, ttu_attr.qos_level_low_wm);
1529 	if (ttu_attr.qos_level_high_wm != dml_ttu_attr->qos_level_high_wm)
1530 		DC_LOG_DEBUG("DML Validation | DCN_TTU_QOS_WM:QoS_LEVEL_HIGH_WM - Expected: %u  Actual: %u\n",
1531 				dml_ttu_attr->qos_level_high_wm, ttu_attr.qos_level_high_wm);
1532 
1533 	/* TTU - per luma/chroma */
1534 	/* Assumed surf0 is luma and 1 is chroma */
1535 	REG_GET_3(DCN_SURF0_TTU_CNTL0,
1536 		REFCYC_PER_REQ_DELIVERY, &ttu_attr.refcyc_per_req_delivery_l,
1537 		QoS_LEVEL_FIXED, &ttu_attr.qos_level_fixed_l,
1538 		QoS_RAMP_DISABLE, &ttu_attr.qos_ramp_disable_l);
1539 	REG_GET_3(DCN_SURF1_TTU_CNTL0,
1540 		REFCYC_PER_REQ_DELIVERY, &ttu_attr.refcyc_per_req_delivery_c,
1541 		QoS_LEVEL_FIXED, &ttu_attr.qos_level_fixed_c,
1542 		QoS_RAMP_DISABLE, &ttu_attr.qos_ramp_disable_c);
1543 	REG_GET_3(DCN_CUR0_TTU_CNTL0,
1544 		REFCYC_PER_REQ_DELIVERY, &ttu_attr.refcyc_per_req_delivery_cur0,
1545 		QoS_LEVEL_FIXED, &ttu_attr.qos_level_fixed_cur0,
1546 		QoS_RAMP_DISABLE, &ttu_attr.qos_ramp_disable_cur0);
1547 	REG_GET(FLIP_PARAMETERS_1,
1548 		REFCYC_PER_PTE_GROUP_FLIP_L, &dlg_attr.refcyc_per_pte_group_flip_l);
1549 	REG_GET(DCN_CUR0_TTU_CNTL1,
1550 			REFCYC_PER_REQ_DELIVERY_PRE, &ttu_attr.refcyc_per_req_delivery_pre_cur0);
1551 	REG_GET(DCN_CUR1_TTU_CNTL1,
1552 			REFCYC_PER_REQ_DELIVERY_PRE, &ttu_attr.refcyc_per_req_delivery_pre_cur1);
1553 	REG_GET(DCN_SURF0_TTU_CNTL1,
1554 			REFCYC_PER_REQ_DELIVERY_PRE, &ttu_attr.refcyc_per_req_delivery_pre_l);
1555 	REG_GET(DCN_SURF1_TTU_CNTL1,
1556 			REFCYC_PER_REQ_DELIVERY_PRE, &ttu_attr.refcyc_per_req_delivery_pre_c);
1557 
1558 	if (ttu_attr.refcyc_per_req_delivery_l != dml_ttu_attr->refcyc_per_req_delivery_l)
1559 		DC_LOG_DEBUG("DML Validation | DCN_SURF0_TTU_CNTL0:REFCYC_PER_REQ_DELIVERY - Expected: %u  Actual: %u\n",
1560 				dml_ttu_attr->refcyc_per_req_delivery_l, ttu_attr.refcyc_per_req_delivery_l);
1561 	if (ttu_attr.qos_level_fixed_l != dml_ttu_attr->qos_level_fixed_l)
1562 		DC_LOG_DEBUG("DML Validation | DCN_SURF0_TTU_CNTL0:QoS_LEVEL_FIXED - Expected: %u  Actual: %u\n",
1563 				dml_ttu_attr->qos_level_fixed_l, ttu_attr.qos_level_fixed_l);
1564 	if (ttu_attr.qos_ramp_disable_l != dml_ttu_attr->qos_ramp_disable_l)
1565 		DC_LOG_DEBUG("DML Validation | DCN_SURF0_TTU_CNTL0:QoS_RAMP_DISABLE - Expected: %u  Actual: %u\n",
1566 				dml_ttu_attr->qos_ramp_disable_l, ttu_attr.qos_ramp_disable_l);
1567 	if (ttu_attr.refcyc_per_req_delivery_c != dml_ttu_attr->refcyc_per_req_delivery_c)
1568 		DC_LOG_DEBUG("DML Validation | DCN_SURF1_TTU_CNTL0:REFCYC_PER_REQ_DELIVERY - Expected: %u  Actual: %u\n",
1569 				dml_ttu_attr->refcyc_per_req_delivery_c, ttu_attr.refcyc_per_req_delivery_c);
1570 	if (ttu_attr.qos_level_fixed_c != dml_ttu_attr->qos_level_fixed_c)
1571 		DC_LOG_DEBUG("DML Validation | DCN_SURF1_TTU_CNTL0:QoS_LEVEL_FIXED - Expected: %u  Actual: %u\n",
1572 				dml_ttu_attr->qos_level_fixed_c, ttu_attr.qos_level_fixed_c);
1573 	if (ttu_attr.qos_ramp_disable_c != dml_ttu_attr->qos_ramp_disable_c)
1574 		DC_LOG_DEBUG("DML Validation | DCN_SURF1_TTU_CNTL0:QoS_RAMP_DISABLE - Expected: %u  Actual: %u\n",
1575 				dml_ttu_attr->qos_ramp_disable_c, ttu_attr.qos_ramp_disable_c);
1576 	if (ttu_attr.refcyc_per_req_delivery_cur0 != dml_ttu_attr->refcyc_per_req_delivery_cur0)
1577 		DC_LOG_DEBUG("DML Validation | DCN_CUR0_TTU_CNTL0:REFCYC_PER_REQ_DELIVERY - Expected: %u  Actual: %u\n",
1578 				dml_ttu_attr->refcyc_per_req_delivery_cur0, ttu_attr.refcyc_per_req_delivery_cur0);
1579 	if (ttu_attr.qos_level_fixed_cur0 != dml_ttu_attr->qos_level_fixed_cur0)
1580 		DC_LOG_DEBUG("DML Validation | DCN_CUR0_TTU_CNTL0:QoS_LEVEL_FIXED - Expected: %u  Actual: %u\n",
1581 				dml_ttu_attr->qos_level_fixed_cur0, ttu_attr.qos_level_fixed_cur0);
1582 	if (ttu_attr.qos_ramp_disable_cur0 != dml_ttu_attr->qos_ramp_disable_cur0)
1583 		DC_LOG_DEBUG("DML Validation | DCN_CUR0_TTU_CNTL0:QoS_RAMP_DISABLE - Expected: %u  Actual: %u\n",
1584 				dml_ttu_attr->qos_ramp_disable_cur0, ttu_attr.qos_ramp_disable_cur0);
1585 	if (dlg_attr.refcyc_per_pte_group_flip_l != dml_dlg_attr->refcyc_per_pte_group_flip_l)
1586 		DC_LOG_DEBUG("DML Validation | FLIP_PARAMETERS_1:REFCYC_PER_PTE_GROUP_FLIP_L - Expected: %u  Actual: %u\n",
1587 				dml_dlg_attr->refcyc_per_pte_group_flip_l, dlg_attr.refcyc_per_pte_group_flip_l);
1588 	if (ttu_attr.refcyc_per_req_delivery_pre_cur0 != dml_ttu_attr->refcyc_per_req_delivery_pre_cur0)
1589 		DC_LOG_DEBUG("DML Validation | DCN_CUR0_TTU_CNTL1:REFCYC_PER_REQ_DELIVERY_PRE - Expected: %u  Actual: %u\n",
1590 				dml_ttu_attr->refcyc_per_req_delivery_pre_cur0, ttu_attr.refcyc_per_req_delivery_pre_cur0);
1591 	if (ttu_attr.refcyc_per_req_delivery_pre_cur1 != dml_ttu_attr->refcyc_per_req_delivery_pre_cur1)
1592 		DC_LOG_DEBUG("DML Validation | DCN_CUR1_TTU_CNTL1:REFCYC_PER_REQ_DELIVERY_PRE - Expected: %u  Actual: %u\n",
1593 				dml_ttu_attr->refcyc_per_req_delivery_pre_cur1, ttu_attr.refcyc_per_req_delivery_pre_cur1);
1594 	if (ttu_attr.refcyc_per_req_delivery_pre_l != dml_ttu_attr->refcyc_per_req_delivery_pre_l)
1595 		DC_LOG_DEBUG("DML Validation | DCN_SURF0_TTU_CNTL1:REFCYC_PER_REQ_DELIVERY_PRE - Expected: %u  Actual: %u\n",
1596 				dml_ttu_attr->refcyc_per_req_delivery_pre_l, ttu_attr.refcyc_per_req_delivery_pre_l);
1597 	if (ttu_attr.refcyc_per_req_delivery_pre_c != dml_ttu_attr->refcyc_per_req_delivery_pre_c)
1598 		DC_LOG_DEBUG("DML Validation | DCN_SURF1_TTU_CNTL1:REFCYC_PER_REQ_DELIVERY_PRE - Expected: %u  Actual: %u\n",
1599 				dml_ttu_attr->refcyc_per_req_delivery_pre_c, ttu_attr.refcyc_per_req_delivery_pre_c);
1600 }
1601 
1602 static struct hubp_funcs dcn20_hubp_funcs = {
1603 	.hubp_enable_tripleBuffer = hubp2_enable_triplebuffer,
1604 	.hubp_is_triplebuffer_enabled = hubp2_is_triplebuffer_enabled,
1605 	.hubp_program_surface_flip_and_addr = hubp2_program_surface_flip_and_addr,
1606 	.hubp_program_surface_config = hubp2_program_surface_config,
1607 	.hubp_is_flip_pending = hubp2_is_flip_pending,
1608 	.hubp_setup = hubp2_setup,
1609 	.hubp_setup_interdependent = hubp2_setup_interdependent,
1610 	.hubp_set_vm_system_aperture_settings = hubp2_set_vm_system_aperture_settings,
1611 	.set_blank = hubp2_set_blank,
1612 	.set_blank_regs = hubp2_set_blank_regs,
1613 	.dcc_control = hubp2_dcc_control,
1614 	.mem_program_viewport = min_set_viewport,
1615 	.set_cursor_attributes	= hubp2_cursor_set_attributes,
1616 	.set_cursor_position	= hubp2_cursor_set_position,
1617 	.hubp_clk_cntl = hubp2_clk_cntl,
1618 	.hubp_vtg_sel = hubp2_vtg_sel,
1619 	.dmdata_set_attributes = hubp2_dmdata_set_attributes,
1620 	.dmdata_load = hubp2_dmdata_load,
1621 	.dmdata_status_done = hubp2_dmdata_status_done,
1622 	.hubp_read_state = hubp2_read_state,
1623 	.hubp_clear_underflow = hubp2_clear_underflow,
1624 	.hubp_set_flip_control_surface_gsl = hubp2_set_flip_control_surface_gsl,
1625 	.hubp_init = hubp1_init,
1626 	.validate_dml_output = hubp2_validate_dml_output,
1627 	.hubp_in_blank = hubp1_in_blank,
1628 	.hubp_soft_reset = hubp1_soft_reset,
1629 	.hubp_set_flip_int = hubp1_set_flip_int,
1630 };
1631 
1632 
1633 bool hubp2_construct(
1634 	struct dcn20_hubp *hubp2,
1635 	struct dc_context *ctx,
1636 	uint32_t inst,
1637 	const struct dcn_hubp2_registers *hubp_regs,
1638 	const struct dcn_hubp2_shift *hubp_shift,
1639 	const struct dcn_hubp2_mask *hubp_mask)
1640 {
1641 	hubp2->base.funcs = &dcn20_hubp_funcs;
1642 	hubp2->base.ctx = ctx;
1643 	hubp2->hubp_regs = hubp_regs;
1644 	hubp2->hubp_shift = hubp_shift;
1645 	hubp2->hubp_mask = hubp_mask;
1646 	hubp2->base.inst = inst;
1647 	hubp2->base.opp_id = OPP_ID_INVALID;
1648 	hubp2->base.mpcc_id = 0xf;
1649 
1650 	return true;
1651 }
1652