10c41891cSEric Bernstein /*
20c41891cSEric Bernstein  * Copyright 2012-15 Advanced Micro Devices, Inc.
30c41891cSEric Bernstein  *
40c41891cSEric Bernstein  * Permission is hereby granted, free of charge, to any person obtaining a
50c41891cSEric Bernstein  * copy of this software and associated documentation files (the "Software"),
60c41891cSEric Bernstein  * to deal in the Software without restriction, including without limitation
70c41891cSEric Bernstein  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
80c41891cSEric Bernstein  *  and/or sell copies of the Software, and to permit persons to whom the
90c41891cSEric Bernstein  * Software is furnished to do so, subject to the following conditions:
100c41891cSEric Bernstein  *
110c41891cSEric Bernstein  * The above copyright notice and this permission notice shall be included in
120c41891cSEric Bernstein  * all copies or substantial portions of the Software.
130c41891cSEric Bernstein  *
140c41891cSEric Bernstein  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
150c41891cSEric Bernstein  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
160c41891cSEric Bernstein  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
170c41891cSEric Bernstein  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
180c41891cSEric Bernstein  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
190c41891cSEric Bernstein  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
200c41891cSEric Bernstein  * OTHER DEALINGS IN THE SOFTWARE.
210c41891cSEric Bernstein  *
220c41891cSEric Bernstein  * Authors: AMD
230c41891cSEric Bernstein  *
240c41891cSEric Bernstein  */
250c41891cSEric Bernstein 
26e955b547SIlya Bakoulin #include "dm_services.h"
270c41891cSEric Bernstein #include "dc_bios_types.h"
280c41891cSEric Bernstein #include "dcn10_stream_encoder.h"
290c41891cSEric Bernstein #include "reg_helper.h"
30c5011872SEric Bernstein #include "hw_shared.h"
316ca7415fSWenjing Liu #include "link.h"
323550d622SLeo (Hanghong) Ma #include "dpcd_defs.h"
3318b4f1a0SMichael Strauss #include "dcn30/dcn30_afmt.h"
34c5011872SEric Bernstein 
350c41891cSEric Bernstein #define DC_LOGGER \
360c41891cSEric Bernstein 		enc1->base.ctx->logger
370c41891cSEric Bernstein 
380c41891cSEric Bernstein #define REG(reg)\
390c41891cSEric Bernstein 	(enc1->regs->reg)
400c41891cSEric Bernstein 
410c41891cSEric Bernstein #undef FN
420c41891cSEric Bernstein #define FN(reg_name, field_name) \
430c41891cSEric Bernstein 	enc1->se_shift->field_name, enc1->se_mask->field_name
440c41891cSEric Bernstein 
450c41891cSEric Bernstein #define VBI_LINE_0 0
460c41891cSEric Bernstein #define DP_BLANK_MAX_RETRY 20
470c41891cSEric Bernstein #define HDMI_CLOCK_CHANNEL_RATE_MORE_340M 340000
480c41891cSEric Bernstein 
490c41891cSEric Bernstein 
500c41891cSEric Bernstein enum {
510c41891cSEric Bernstein 	DP_MST_UPDATE_MAX_RETRY = 50
520c41891cSEric Bernstein };
530c41891cSEric Bernstein 
540c41891cSEric Bernstein #define CTX \
550c41891cSEric Bernstein 	enc1->base.ctx
560c41891cSEric Bernstein 
enc1_update_generic_info_packet(struct dcn10_stream_encoder * enc1,uint32_t packet_index,const struct dc_info_packet * info_packet)57c5011872SEric Bernstein void enc1_update_generic_info_packet(
580c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1,
590c41891cSEric Bernstein 	uint32_t packet_index,
600c41891cSEric Bernstein 	const struct dc_info_packet *info_packet)
610c41891cSEric Bernstein {
620c41891cSEric Bernstein 	/* TODOFPGA Figure out a proper number for max_retries polling for lock
630c41891cSEric Bernstein 	 * use 50 for now.
640c41891cSEric Bernstein 	 */
650c41891cSEric Bernstein 	uint32_t max_retries = 50;
660c41891cSEric Bernstein 
670c41891cSEric Bernstein 	/*we need turn on clock before programming AFMT block*/
680c41891cSEric Bernstein 	REG_UPDATE(AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, 1);
690c41891cSEric Bernstein 
700c41891cSEric Bernstein 	if (packet_index >= 8)
710c41891cSEric Bernstein 		ASSERT(0);
720c41891cSEric Bernstein 
730c41891cSEric Bernstein 	/* poll dig_update_lock is not locked -> asic internal signal
740c41891cSEric Bernstein 	 * assume otg master lock will unlock it
750c41891cSEric Bernstein 	 */
760c41891cSEric Bernstein /*		REG_WAIT(AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_LOCK_STATUS,
770c41891cSEric Bernstein 			0, 10, max_retries);*/
780c41891cSEric Bernstein 
790c41891cSEric Bernstein 	/* check if HW reading GSP memory */
800c41891cSEric Bernstein 	REG_WAIT(AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT,
810c41891cSEric Bernstein 			0, 10, max_retries);
820c41891cSEric Bernstein 
830c41891cSEric Bernstein 	/* HW does is not reading GSP memory not reading too long ->
840c41891cSEric Bernstein 	 * something wrong. clear GPS memory access and notify?
850c41891cSEric Bernstein 	 * hw SW is writing to GSP memory
860c41891cSEric Bernstein 	 */
870c41891cSEric Bernstein 	REG_UPDATE(AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT_CLR, 1);
880c41891cSEric Bernstein 
890c41891cSEric Bernstein 	/* choose which generic packet to use */
900c41891cSEric Bernstein 	REG_UPDATE(AFMT_VBI_PACKET_CONTROL,
910c41891cSEric Bernstein 			AFMT_GENERIC_INDEX, packet_index);
920c41891cSEric Bernstein 
930c41891cSEric Bernstein 	/* write generic packet header
940c41891cSEric Bernstein 	 * (4th byte is for GENERIC0 only)
950c41891cSEric Bernstein 	 */
960c41891cSEric Bernstein 	REG_SET_4(AFMT_GENERIC_HDR, 0,
970c41891cSEric Bernstein 			AFMT_GENERIC_HB0, info_packet->hb0,
980c41891cSEric Bernstein 			AFMT_GENERIC_HB1, info_packet->hb1,
990c41891cSEric Bernstein 			AFMT_GENERIC_HB2, info_packet->hb2,
1000c41891cSEric Bernstein 			AFMT_GENERIC_HB3, info_packet->hb3);
1010c41891cSEric Bernstein 
1020c41891cSEric Bernstein 	/* write generic packet contents
1030c41891cSEric Bernstein 	 * (we never use last 4 bytes)
1040c41891cSEric Bernstein 	 * there are 8 (0-7) mmDIG0_AFMT_GENERIC0_x registers
1050c41891cSEric Bernstein 	 */
1060c41891cSEric Bernstein 	{
1070c41891cSEric Bernstein 		const uint32_t *content =
1080c41891cSEric Bernstein 			(const uint32_t *) &info_packet->sb[0];
1090c41891cSEric Bernstein 
1100c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_0, *content++);
1110c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_1, *content++);
1120c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_2, *content++);
1130c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_3, *content++);
1140c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_4, *content++);
1150c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_5, *content++);
1160c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_6, *content++);
1170c41891cSEric Bernstein 		REG_WRITE(AFMT_GENERIC_7, *content);
1180c41891cSEric Bernstein 	}
1190c41891cSEric Bernstein 
1200c41891cSEric Bernstein 	switch (packet_index) {
1210c41891cSEric Bernstein 	case 0:
1220c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
123abba907cSAnthony Koo 				AFMT_GENERIC0_IMMEDIATE_UPDATE, 1);
1240c41891cSEric Bernstein 		break;
1250c41891cSEric Bernstein 	case 1:
1260c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
127abba907cSAnthony Koo 				AFMT_GENERIC1_IMMEDIATE_UPDATE, 1);
1280c41891cSEric Bernstein 		break;
1290c41891cSEric Bernstein 	case 2:
1300c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
131abba907cSAnthony Koo 				AFMT_GENERIC2_IMMEDIATE_UPDATE, 1);
1320c41891cSEric Bernstein 		break;
1330c41891cSEric Bernstein 	case 3:
1340c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
135abba907cSAnthony Koo 				AFMT_GENERIC3_IMMEDIATE_UPDATE, 1);
1360c41891cSEric Bernstein 		break;
1370c41891cSEric Bernstein 	case 4:
1380c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
139abba907cSAnthony Koo 				AFMT_GENERIC4_IMMEDIATE_UPDATE, 1);
1400c41891cSEric Bernstein 		break;
1410c41891cSEric Bernstein 	case 5:
1420c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
143abba907cSAnthony Koo 				AFMT_GENERIC5_IMMEDIATE_UPDATE, 1);
1440c41891cSEric Bernstein 		break;
1450c41891cSEric Bernstein 	case 6:
1460c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
147abba907cSAnthony Koo 				AFMT_GENERIC6_IMMEDIATE_UPDATE, 1);
1480c41891cSEric Bernstein 		break;
1490c41891cSEric Bernstein 	case 7:
1500c41891cSEric Bernstein 		REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
151abba907cSAnthony Koo 				AFMT_GENERIC7_IMMEDIATE_UPDATE, 1);
1520c41891cSEric Bernstein 		break;
1530c41891cSEric Bernstein 	default:
1540c41891cSEric Bernstein 		break;
1550c41891cSEric Bernstein 	}
1560c41891cSEric Bernstein }
1570c41891cSEric Bernstein 
enc1_update_hdmi_info_packet(struct dcn10_stream_encoder * enc1,uint32_t packet_index,const struct dc_info_packet * info_packet)1580c41891cSEric Bernstein static void enc1_update_hdmi_info_packet(
1590c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1,
1600c41891cSEric Bernstein 	uint32_t packet_index,
1610c41891cSEric Bernstein 	const struct dc_info_packet *info_packet)
1620c41891cSEric Bernstein {
1630c41891cSEric Bernstein 	uint32_t cont, send, line;
1640c41891cSEric Bernstein 
1650c41891cSEric Bernstein 	if (info_packet->valid) {
1660c41891cSEric Bernstein 		enc1_update_generic_info_packet(
1670c41891cSEric Bernstein 			enc1,
1680c41891cSEric Bernstein 			packet_index,
1690c41891cSEric Bernstein 			info_packet);
1700c41891cSEric Bernstein 
1710c41891cSEric Bernstein 		/* enable transmission of packet(s) -
1720c41891cSEric Bernstein 		 * packet transmission begins on the next frame
1730c41891cSEric Bernstein 		 */
1740c41891cSEric Bernstein 		cont = 1;
1750c41891cSEric Bernstein 		/* send packet(s) every frame */
1760c41891cSEric Bernstein 		send = 1;
1770c41891cSEric Bernstein 		/* select line number to send packets on */
1780c41891cSEric Bernstein 		line = 2;
1790c41891cSEric Bernstein 	} else {
1800c41891cSEric Bernstein 		cont = 0;
1810c41891cSEric Bernstein 		send = 0;
1820c41891cSEric Bernstein 		line = 0;
1830c41891cSEric Bernstein 	}
1840c41891cSEric Bernstein 
1850c41891cSEric Bernstein 	/* choose which generic packet control to use */
1860c41891cSEric Bernstein 	switch (packet_index) {
1870c41891cSEric Bernstein 	case 0:
1880c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL0,
1890c41891cSEric Bernstein 				HDMI_GENERIC0_CONT, cont,
1900c41891cSEric Bernstein 				HDMI_GENERIC0_SEND, send,
1910c41891cSEric Bernstein 				HDMI_GENERIC0_LINE, line);
1920c41891cSEric Bernstein 		break;
1930c41891cSEric Bernstein 	case 1:
1940c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL0,
1950c41891cSEric Bernstein 				HDMI_GENERIC1_CONT, cont,
1960c41891cSEric Bernstein 				HDMI_GENERIC1_SEND, send,
1970c41891cSEric Bernstein 				HDMI_GENERIC1_LINE, line);
1980c41891cSEric Bernstein 		break;
1990c41891cSEric Bernstein 	case 2:
2000c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL1,
2010c41891cSEric Bernstein 				HDMI_GENERIC0_CONT, cont,
2020c41891cSEric Bernstein 				HDMI_GENERIC0_SEND, send,
2030c41891cSEric Bernstein 				HDMI_GENERIC0_LINE, line);
2040c41891cSEric Bernstein 		break;
2050c41891cSEric Bernstein 	case 3:
2060c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL1,
2070c41891cSEric Bernstein 				HDMI_GENERIC1_CONT, cont,
2080c41891cSEric Bernstein 				HDMI_GENERIC1_SEND, send,
2090c41891cSEric Bernstein 				HDMI_GENERIC1_LINE, line);
2100c41891cSEric Bernstein 		break;
2110c41891cSEric Bernstein 	case 4:
2120c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL2,
2130c41891cSEric Bernstein 				HDMI_GENERIC0_CONT, cont,
2140c41891cSEric Bernstein 				HDMI_GENERIC0_SEND, send,
2150c41891cSEric Bernstein 				HDMI_GENERIC0_LINE, line);
2160c41891cSEric Bernstein 		break;
2170c41891cSEric Bernstein 	case 5:
2180c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL2,
2190c41891cSEric Bernstein 				HDMI_GENERIC1_CONT, cont,
2200c41891cSEric Bernstein 				HDMI_GENERIC1_SEND, send,
2210c41891cSEric Bernstein 				HDMI_GENERIC1_LINE, line);
2220c41891cSEric Bernstein 		break;
2230c41891cSEric Bernstein 	case 6:
2240c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL3,
2250c41891cSEric Bernstein 				HDMI_GENERIC0_CONT, cont,
2260c41891cSEric Bernstein 				HDMI_GENERIC0_SEND, send,
2270c41891cSEric Bernstein 				HDMI_GENERIC0_LINE, line);
2280c41891cSEric Bernstein 		break;
2290c41891cSEric Bernstein 	case 7:
2300c41891cSEric Bernstein 		REG_UPDATE_3(HDMI_GENERIC_PACKET_CONTROL3,
2310c41891cSEric Bernstein 				HDMI_GENERIC1_CONT, cont,
2320c41891cSEric Bernstein 				HDMI_GENERIC1_SEND, send,
2330c41891cSEric Bernstein 				HDMI_GENERIC1_LINE, line);
2340c41891cSEric Bernstein 		break;
2350c41891cSEric Bernstein 	default:
2360c41891cSEric Bernstein 		/* invalid HW packet index */
2370c41891cSEric Bernstein 		DC_LOG_WARNING(
2380c41891cSEric Bernstein 			"Invalid HW packet index: %s()\n",
2390c41891cSEric Bernstein 			__func__);
2400c41891cSEric Bernstein 		return;
2410c41891cSEric Bernstein 	}
2420c41891cSEric Bernstein }
2430c41891cSEric Bernstein 
2440c41891cSEric Bernstein /* setup stream encoder in dp mode */
enc1_stream_encoder_dp_set_stream_attribute(struct stream_encoder * enc,struct dc_crtc_timing * crtc_timing,enum dc_color_space output_color_space,bool use_vsc_sdp_for_colorimetry,uint32_t enable_sdp_splitting)245c5011872SEric Bernstein void enc1_stream_encoder_dp_set_stream_attribute(
2460c41891cSEric Bernstein 	struct stream_encoder *enc,
2470c41891cSEric Bernstein 	struct dc_crtc_timing *crtc_timing,
248bb1cb98eSNikola Cornij 	enum dc_color_space output_color_space,
2495ed78cd6SAnthony Koo 	bool use_vsc_sdp_for_colorimetry,
250bb1cb98eSNikola Cornij 	uint32_t enable_sdp_splitting)
2510c41891cSEric Bernstein {
2520c41891cSEric Bernstein 	uint32_t h_active_start;
2530c41891cSEric Bernstein 	uint32_t v_active_start;
2540c41891cSEric Bernstein 	uint32_t misc0 = 0;
2550c41891cSEric Bernstein 	uint32_t misc1 = 0;
2560c41891cSEric Bernstein 	uint32_t h_blank;
2570c41891cSEric Bernstein 	uint32_t h_back_porch;
2580c41891cSEric Bernstein 	uint8_t synchronous_clock = 0; /* asynchronous mode */
2590c41891cSEric Bernstein 	uint8_t colorimetry_bpc;
26012036586SEric Bernstein 	uint8_t dp_pixel_encoding = 0;
26112036586SEric Bernstein 	uint8_t dp_component_depth = 0;
2620c41891cSEric Bernstein 
2630c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
2649983b800SCharlene Liu 	struct dc_crtc_timing hw_crtc_timing = *crtc_timing;
2659983b800SCharlene Liu 
2669983b800SCharlene Liu 	if (hw_crtc_timing.flags.INTERLACE) {
2679983b800SCharlene Liu 		/*the input timing is in VESA spec format with Interlace flag =1*/
2689983b800SCharlene Liu 		hw_crtc_timing.v_total /= 2;
2699983b800SCharlene Liu 		hw_crtc_timing.v_border_top /= 2;
2709983b800SCharlene Liu 		hw_crtc_timing.v_addressable /= 2;
2719983b800SCharlene Liu 		hw_crtc_timing.v_border_bottom /= 2;
2729983b800SCharlene Liu 		hw_crtc_timing.v_front_porch /= 2;
2739983b800SCharlene Liu 		hw_crtc_timing.v_sync_width /= 2;
2749983b800SCharlene Liu 	}
2759983b800SCharlene Liu 
2760c41891cSEric Bernstein 
2770c41891cSEric Bernstein 	/* set pixel encoding */
2789983b800SCharlene Liu 	switch (hw_crtc_timing.pixel_encoding) {
2790c41891cSEric Bernstein 	case PIXEL_ENCODING_YCBCR422:
28012036586SEric Bernstein 		dp_pixel_encoding = DP_PIXEL_ENCODING_TYPE_YCBCR422;
2810c41891cSEric Bernstein 		break;
2820c41891cSEric Bernstein 	case PIXEL_ENCODING_YCBCR444:
28312036586SEric Bernstein 		dp_pixel_encoding = DP_PIXEL_ENCODING_TYPE_YCBCR444;
2840c41891cSEric Bernstein 
2859983b800SCharlene Liu 		if (hw_crtc_timing.flags.Y_ONLY)
2869983b800SCharlene Liu 			if (hw_crtc_timing.display_color_depth != COLOR_DEPTH_666)
2870c41891cSEric Bernstein 				/* HW testing only, no use case yet.
2880c41891cSEric Bernstein 				 * Color depth of Y-only could be
2890c41891cSEric Bernstein 				 * 8, 10, 12, 16 bits
2900c41891cSEric Bernstein 				 */
29112036586SEric Bernstein 				dp_pixel_encoding = DP_PIXEL_ENCODING_TYPE_Y_ONLY;
29212036586SEric Bernstein 
2930c41891cSEric Bernstein 		/* Note: DP_MSA_MISC1 bit 7 is the indicator
2940c41891cSEric Bernstein 		 * of Y-only mode.
2950c41891cSEric Bernstein 		 * This bit is set in HW if register
2960c41891cSEric Bernstein 		 * DP_PIXEL_ENCODING is programmed to 0x4
2970c41891cSEric Bernstein 		 */
2980c41891cSEric Bernstein 		break;
2990c41891cSEric Bernstein 	case PIXEL_ENCODING_YCBCR420:
30012036586SEric Bernstein 		dp_pixel_encoding = DP_PIXEL_ENCODING_TYPE_YCBCR420;
3010c41891cSEric Bernstein 		break;
3020c41891cSEric Bernstein 	default:
30312036586SEric Bernstein 		dp_pixel_encoding = DP_PIXEL_ENCODING_TYPE_RGB444;
3040c41891cSEric Bernstein 		break;
3050c41891cSEric Bernstein 	}
3060c41891cSEric Bernstein 
3070c41891cSEric Bernstein 	misc1 = REG_READ(DP_MSA_MISC);
3080b126112SEric Bernstein 	/* For YCbCr420 and BT2020 Colorimetry Formats, VSC SDP shall be used.
3090b126112SEric Bernstein 	 * When MISC1, bit 6, is Set to 1, a Source device uses a VSC SDP to indicate the
3100b126112SEric Bernstein 	 * Pixel Encoding/Colorimetry Format and that a Sink device shall ignore MISC1, bit 7,
311b7355232SKrunoslav Kovac 	 * and MISC0, bits 7:1 (MISC1, bit 7, and MISC0, bits 7:1, become "don't care").
3120b126112SEric Bernstein 	 */
3135ed78cd6SAnthony Koo 	if (use_vsc_sdp_for_colorimetry)
3140b126112SEric Bernstein 		misc1 = misc1 | 0x40;
3150b126112SEric Bernstein 	else
3160b126112SEric Bernstein 		misc1 = misc1 & ~0x40;
3170c41891cSEric Bernstein 
3180c41891cSEric Bernstein 	/* set color depth */
3199983b800SCharlene Liu 	switch (hw_crtc_timing.display_color_depth) {
3200c41891cSEric Bernstein 	case COLOR_DEPTH_666:
32112036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_6BPC;
3220c41891cSEric Bernstein 		break;
3230c41891cSEric Bernstein 	case COLOR_DEPTH_888:
32412036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_8BPC;
3250c41891cSEric Bernstein 		break;
3260c41891cSEric Bernstein 	case COLOR_DEPTH_101010:
32712036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_10BPC;
3280c41891cSEric Bernstein 		break;
3290c41891cSEric Bernstein 	case COLOR_DEPTH_121212:
33012036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_12BPC;
3310c41891cSEric Bernstein 		break;
33201884c02SEric Bernstein 	case COLOR_DEPTH_161616:
33312036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_16BPC;
33401884c02SEric Bernstein 		break;
3350c41891cSEric Bernstein 	default:
33612036586SEric Bernstein 		dp_component_depth = DP_COMPONENT_PIXEL_DEPTH_6BPC;
3370c41891cSEric Bernstein 		break;
3380c41891cSEric Bernstein 	}
3390c41891cSEric Bernstein 
34012036586SEric Bernstein 	/* Set DP pixel encoding and component depth */
34112036586SEric Bernstein 	REG_UPDATE_2(DP_PIXEL_FORMAT,
34212036586SEric Bernstein 			DP_PIXEL_ENCODING, dp_pixel_encoding,
34312036586SEric Bernstein 			DP_COMPONENT_DEPTH, dp_component_depth);
34412036586SEric Bernstein 
3450c41891cSEric Bernstein 	/* set dynamic range and YCbCr range */
3460c41891cSEric Bernstein 
3479983b800SCharlene Liu 	switch (hw_crtc_timing.display_color_depth) {
3480c41891cSEric Bernstein 	case COLOR_DEPTH_666:
3490c41891cSEric Bernstein 		colorimetry_bpc = 0;
3500c41891cSEric Bernstein 		break;
3510c41891cSEric Bernstein 	case COLOR_DEPTH_888:
3520c41891cSEric Bernstein 		colorimetry_bpc = 1;
3530c41891cSEric Bernstein 		break;
3540c41891cSEric Bernstein 	case COLOR_DEPTH_101010:
3550c41891cSEric Bernstein 		colorimetry_bpc = 2;
3560c41891cSEric Bernstein 		break;
3570c41891cSEric Bernstein 	case COLOR_DEPTH_121212:
3580c41891cSEric Bernstein 		colorimetry_bpc = 3;
3590c41891cSEric Bernstein 		break;
3600c41891cSEric Bernstein 	default:
3610c41891cSEric Bernstein 		colorimetry_bpc = 0;
3620c41891cSEric Bernstein 		break;
3630c41891cSEric Bernstein 	}
3640c41891cSEric Bernstein 
3650c41891cSEric Bernstein 	misc0 = misc0 | synchronous_clock;
3660c41891cSEric Bernstein 	misc0 = colorimetry_bpc << 5;
3670c41891cSEric Bernstein 
3680c41891cSEric Bernstein 	switch (output_color_space) {
3690c41891cSEric Bernstein 	case COLOR_SPACE_SRGB:
3700c41891cSEric Bernstein 		misc1 = misc1 & ~0x80; /* bit7 = 0*/
3710c41891cSEric Bernstein 		break;
3720c41891cSEric Bernstein 	case COLOR_SPACE_SRGB_LIMITED:
3730c41891cSEric Bernstein 		misc0 = misc0 | 0x8; /* bit3=1 */
3740c41891cSEric Bernstein 		misc1 = misc1 & ~0x80; /* bit7 = 0*/
3750c41891cSEric Bernstein 		break;
3760c41891cSEric Bernstein 	case COLOR_SPACE_YCBCR601:
3770c41891cSEric Bernstein 	case COLOR_SPACE_YCBCR601_LIMITED:
3780c41891cSEric Bernstein 		misc0 = misc0 | 0x8; /* bit3=1, bit4=0 */
3790c41891cSEric Bernstein 		misc1 = misc1 & ~0x80; /* bit7 = 0*/
3809983b800SCharlene Liu 		if (hw_crtc_timing.pixel_encoding == PIXEL_ENCODING_YCBCR422)
3810c41891cSEric Bernstein 			misc0 = misc0 | 0x2; /* bit2=0, bit1=1 */
3829983b800SCharlene Liu 		else if (hw_crtc_timing.pixel_encoding == PIXEL_ENCODING_YCBCR444)
3830c41891cSEric Bernstein 			misc0 = misc0 | 0x4; /* bit2=1, bit1=0 */
3840c41891cSEric Bernstein 		break;
3850c41891cSEric Bernstein 	case COLOR_SPACE_YCBCR709:
3860c41891cSEric Bernstein 	case COLOR_SPACE_YCBCR709_LIMITED:
3870c41891cSEric Bernstein 		misc0 = misc0 | 0x18; /* bit3=1, bit4=1 */
3880c41891cSEric Bernstein 		misc1 = misc1 & ~0x80; /* bit7 = 0*/
3899983b800SCharlene Liu 		if (hw_crtc_timing.pixel_encoding == PIXEL_ENCODING_YCBCR422)
3900c41891cSEric Bernstein 			misc0 = misc0 | 0x2; /* bit2=0, bit1=1 */
3919983b800SCharlene Liu 		else if (hw_crtc_timing.pixel_encoding == PIXEL_ENCODING_YCBCR444)
3920c41891cSEric Bernstein 			misc0 = misc0 | 0x4; /* bit2=1, bit1=0 */
3930c41891cSEric Bernstein 		break;
3940c41891cSEric Bernstein 	case COLOR_SPACE_2020_RGB_LIMITEDRANGE:
3950c41891cSEric Bernstein 	case COLOR_SPACE_2020_RGB_FULLRANGE:
3960c41891cSEric Bernstein 	case COLOR_SPACE_2020_YCBCR:
3970c41891cSEric Bernstein 	case COLOR_SPACE_XR_RGB:
3980c41891cSEric Bernstein 	case COLOR_SPACE_MSREF_SCRGB:
3990c41891cSEric Bernstein 	case COLOR_SPACE_ADOBERGB:
4000c41891cSEric Bernstein 	case COLOR_SPACE_DCIP3:
4010c41891cSEric Bernstein 	case COLOR_SPACE_XV_YCC_709:
4020c41891cSEric Bernstein 	case COLOR_SPACE_XV_YCC_601:
4030c41891cSEric Bernstein 	case COLOR_SPACE_DISPLAYNATIVE:
4040c41891cSEric Bernstein 	case COLOR_SPACE_DOLBYVISION:
4050c41891cSEric Bernstein 	case COLOR_SPACE_APPCTRL:
4060c41891cSEric Bernstein 	case COLOR_SPACE_CUSTOMPOINTS:
4070c41891cSEric Bernstein 	case COLOR_SPACE_UNKNOWN:
40840df2f80SCharlene Liu 	case COLOR_SPACE_YCBCR709_BLACK:
4090c41891cSEric Bernstein 		/* do nothing */
4100c41891cSEric Bernstein 		break;
4110c41891cSEric Bernstein 	}
4120c41891cSEric Bernstein 
4130c41891cSEric Bernstein 	REG_SET(DP_MSA_COLORIMETRY, 0, DP_MSA_MISC0, misc0);
4140c41891cSEric Bernstein 	REG_WRITE(DP_MSA_MISC, misc1);   /* MSA_MISC1 */
4150c41891cSEric Bernstein 
4160c41891cSEric Bernstein 	/* dcn new register
4170c41891cSEric Bernstein 	 * dc_crtc_timing is vesa dmt struct. data from edid
4180c41891cSEric Bernstein 	 */
4190c41891cSEric Bernstein 	REG_SET_2(DP_MSA_TIMING_PARAM1, 0,
4209983b800SCharlene Liu 			DP_MSA_HTOTAL, hw_crtc_timing.h_total,
4219983b800SCharlene Liu 			DP_MSA_VTOTAL, hw_crtc_timing.v_total);
4220c41891cSEric Bernstein 
4230c41891cSEric Bernstein 	/* calculate from vesa timing parameters
4240c41891cSEric Bernstein 	 * h_active_start related to leading edge of sync
4250c41891cSEric Bernstein 	 */
4260c41891cSEric Bernstein 
4279983b800SCharlene Liu 	h_blank = hw_crtc_timing.h_total - hw_crtc_timing.h_border_left -
4289983b800SCharlene Liu 			hw_crtc_timing.h_addressable - hw_crtc_timing.h_border_right;
4290c41891cSEric Bernstein 
4309983b800SCharlene Liu 	h_back_porch = h_blank - hw_crtc_timing.h_front_porch -
4319983b800SCharlene Liu 			hw_crtc_timing.h_sync_width;
4320c41891cSEric Bernstein 
4330c41891cSEric Bernstein 	/* start at beginning of left border */
4349983b800SCharlene Liu 	h_active_start = hw_crtc_timing.h_sync_width + h_back_porch;
4350c41891cSEric Bernstein 
4360c41891cSEric Bernstein 
4379983b800SCharlene Liu 	v_active_start = hw_crtc_timing.v_total - hw_crtc_timing.v_border_top -
4389983b800SCharlene Liu 			hw_crtc_timing.v_addressable - hw_crtc_timing.v_border_bottom -
4399983b800SCharlene Liu 			hw_crtc_timing.v_front_porch;
4400c41891cSEric Bernstein 
4410c41891cSEric Bernstein 
4420c41891cSEric Bernstein 	/* start at beginning of left border */
4430c41891cSEric Bernstein 	REG_SET_2(DP_MSA_TIMING_PARAM2, 0,
4440c41891cSEric Bernstein 		DP_MSA_HSTART, h_active_start,
4450c41891cSEric Bernstein 		DP_MSA_VSTART, v_active_start);
4460c41891cSEric Bernstein 
4470c41891cSEric Bernstein 	REG_SET_4(DP_MSA_TIMING_PARAM3, 0,
4480c41891cSEric Bernstein 			DP_MSA_HSYNCWIDTH,
4499983b800SCharlene Liu 			hw_crtc_timing.h_sync_width,
4500c41891cSEric Bernstein 			DP_MSA_HSYNCPOLARITY,
4519983b800SCharlene Liu 			!hw_crtc_timing.flags.HSYNC_POSITIVE_POLARITY,
4520c41891cSEric Bernstein 			DP_MSA_VSYNCWIDTH,
4539983b800SCharlene Liu 			hw_crtc_timing.v_sync_width,
4540c41891cSEric Bernstein 			DP_MSA_VSYNCPOLARITY,
4559983b800SCharlene Liu 			!hw_crtc_timing.flags.VSYNC_POSITIVE_POLARITY);
4560c41891cSEric Bernstein 
4570c41891cSEric Bernstein 	/* HWDITH include border or overscan */
4580c41891cSEric Bernstein 	REG_SET_2(DP_MSA_TIMING_PARAM4, 0,
4599983b800SCharlene Liu 		DP_MSA_HWIDTH, hw_crtc_timing.h_border_left +
4609983b800SCharlene Liu 		hw_crtc_timing.h_addressable + hw_crtc_timing.h_border_right,
4619983b800SCharlene Liu 		DP_MSA_VHEIGHT, hw_crtc_timing.v_border_top +
4629983b800SCharlene Liu 		hw_crtc_timing.v_addressable + hw_crtc_timing.v_border_bottom);
4630c41891cSEric Bernstein }
4640c41891cSEric Bernstein 
enc1_stream_encoder_set_stream_attribute_helper(struct dcn10_stream_encoder * enc1,struct dc_crtc_timing * crtc_timing)465c5c07cb5SEric Bernstein void enc1_stream_encoder_set_stream_attribute_helper(
4660c41891cSEric Bernstein 		struct dcn10_stream_encoder *enc1,
4670c41891cSEric Bernstein 		struct dc_crtc_timing *crtc_timing)
4680c41891cSEric Bernstein {
4690c41891cSEric Bernstein 	switch (crtc_timing->pixel_encoding) {
4700c41891cSEric Bernstein 	case PIXEL_ENCODING_YCBCR422:
4710c41891cSEric Bernstein 		REG_UPDATE(DIG_FE_CNTL, TMDS_PIXEL_ENCODING, 1);
4720c41891cSEric Bernstein 		break;
4730c41891cSEric Bernstein 	default:
4740c41891cSEric Bernstein 		REG_UPDATE(DIG_FE_CNTL, TMDS_PIXEL_ENCODING, 0);
4750c41891cSEric Bernstein 		break;
4760c41891cSEric Bernstein 	}
4770c41891cSEric Bernstein 	REG_UPDATE(DIG_FE_CNTL, TMDS_COLOR_FORMAT, 0);
4780c41891cSEric Bernstein }
4790c41891cSEric Bernstein 
4800c41891cSEric Bernstein /* setup stream encoder in hdmi mode */
enc1_stream_encoder_hdmi_set_stream_attribute(struct stream_encoder * enc,struct dc_crtc_timing * crtc_timing,int actual_pix_clk_khz,bool enable_audio)481c5011872SEric Bernstein void enc1_stream_encoder_hdmi_set_stream_attribute(
4820c41891cSEric Bernstein 	struct stream_encoder *enc,
4830c41891cSEric Bernstein 	struct dc_crtc_timing *crtc_timing,
4840c41891cSEric Bernstein 	int actual_pix_clk_khz,
4850c41891cSEric Bernstein 	bool enable_audio)
4860c41891cSEric Bernstein {
4870c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
4880c41891cSEric Bernstein 	struct bp_encoder_control cntl = {0};
4890c41891cSEric Bernstein 
4900c41891cSEric Bernstein 	cntl.action = ENCODER_CONTROL_SETUP;
4910c41891cSEric Bernstein 	cntl.engine_id = enc1->base.id;
4920c41891cSEric Bernstein 	cntl.signal = SIGNAL_TYPE_HDMI_TYPE_A;
4930c41891cSEric Bernstein 	cntl.enable_dp_audio = enable_audio;
4940c41891cSEric Bernstein 	cntl.pixel_clock = actual_pix_clk_khz;
4950c41891cSEric Bernstein 	cntl.lanes_number = LANE_COUNT_FOUR;
4960c41891cSEric Bernstein 
4970c41891cSEric Bernstein 	if (enc1->base.bp->funcs->encoder_control(
4980c41891cSEric Bernstein 			enc1->base.bp, &cntl) != BP_RESULT_OK)
4990c41891cSEric Bernstein 		return;
5000c41891cSEric Bernstein 
5010c41891cSEric Bernstein 	enc1_stream_encoder_set_stream_attribute_helper(enc1, crtc_timing);
5020c41891cSEric Bernstein 
5030c41891cSEric Bernstein 	/* setup HDMI engine */
50403f3e40cSCharlene Liu 	REG_UPDATE_6(HDMI_CONTROL,
5050c41891cSEric Bernstein 		HDMI_PACKET_GEN_VERSION, 1,
5060c41891cSEric Bernstein 		HDMI_KEEPOUT_MODE, 1,
5070c41891cSEric Bernstein 		HDMI_DEEP_COLOR_ENABLE, 0,
5080c41891cSEric Bernstein 		HDMI_DATA_SCRAMBLE_EN, 0,
50903f3e40cSCharlene Liu 		HDMI_NO_EXTRA_NULL_PACKET_FILLED, 1,
5100c41891cSEric Bernstein 		HDMI_CLOCK_CHANNEL_RATE, 0);
5110c41891cSEric Bernstein 
5120c41891cSEric Bernstein 
5130c41891cSEric Bernstein 	switch (crtc_timing->display_color_depth) {
5140c41891cSEric Bernstein 	case COLOR_DEPTH_888:
5150c41891cSEric Bernstein 		REG_UPDATE(HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
5163341d30dSPraful Swarnakar 		DC_LOG_DEBUG("HDMI source set to 24BPP deep color depth\n");
5170c41891cSEric Bernstein 		break;
5180c41891cSEric Bernstein 	case COLOR_DEPTH_101010:
5190c41891cSEric Bernstein 		if (crtc_timing->pixel_encoding == PIXEL_ENCODING_YCBCR422) {
5200c41891cSEric Bernstein 			REG_UPDATE_2(HDMI_CONTROL,
5210c41891cSEric Bernstein 					HDMI_DEEP_COLOR_DEPTH, 1,
5220c41891cSEric Bernstein 					HDMI_DEEP_COLOR_ENABLE, 0);
5233341d30dSPraful Swarnakar 			DC_LOG_DEBUG("HDMI source 30BPP deep color depth"  \
5243341d30dSPraful Swarnakar 				"disabled for YCBCR422 pixel encoding\n");
5250c41891cSEric Bernstein 		} else {
5260c41891cSEric Bernstein 			REG_UPDATE_2(HDMI_CONTROL,
5270c41891cSEric Bernstein 					HDMI_DEEP_COLOR_DEPTH, 1,
5280c41891cSEric Bernstein 					HDMI_DEEP_COLOR_ENABLE, 1);
5293341d30dSPraful Swarnakar 			DC_LOG_DEBUG("HDMI source 30BPP deep color depth"  \
5303341d30dSPraful Swarnakar 				"enabled for YCBCR422 non-pixel encoding\n");
5310c41891cSEric Bernstein 			}
5320c41891cSEric Bernstein 		break;
5330c41891cSEric Bernstein 	case COLOR_DEPTH_121212:
5340c41891cSEric Bernstein 		if (crtc_timing->pixel_encoding == PIXEL_ENCODING_YCBCR422) {
5350c41891cSEric Bernstein 			REG_UPDATE_2(HDMI_CONTROL,
5360c41891cSEric Bernstein 					HDMI_DEEP_COLOR_DEPTH, 2,
5370c41891cSEric Bernstein 					HDMI_DEEP_COLOR_ENABLE, 0);
5383341d30dSPraful Swarnakar 			DC_LOG_DEBUG("HDMI source 36BPP deep color depth"  \
5393341d30dSPraful Swarnakar 				"disabled for YCBCR422 pixel encoding\n");
5400c41891cSEric Bernstein 		} else {
5410c41891cSEric Bernstein 			REG_UPDATE_2(HDMI_CONTROL,
5420c41891cSEric Bernstein 					HDMI_DEEP_COLOR_DEPTH, 2,
5430c41891cSEric Bernstein 					HDMI_DEEP_COLOR_ENABLE, 1);
5443341d30dSPraful Swarnakar 			DC_LOG_DEBUG("HDMI source 36BPP deep color depth"  \
5453341d30dSPraful Swarnakar 				"enabled for non-pixel YCBCR422 encoding\n");
5460c41891cSEric Bernstein 			}
5470c41891cSEric Bernstein 		break;
5480c41891cSEric Bernstein 	case COLOR_DEPTH_161616:
5490c41891cSEric Bernstein 		REG_UPDATE_2(HDMI_CONTROL,
5500c41891cSEric Bernstein 				HDMI_DEEP_COLOR_DEPTH, 3,
5510c41891cSEric Bernstein 				HDMI_DEEP_COLOR_ENABLE, 1);
5523341d30dSPraful Swarnakar 		DC_LOG_DEBUG("HDMI source deep color depth enabled in"  \
5533341d30dSPraful Swarnakar 				"reserved mode\n");
5540c41891cSEric Bernstein 		break;
5550c41891cSEric Bernstein 	default:
5560c41891cSEric Bernstein 		break;
5570c41891cSEric Bernstein 	}
5580c41891cSEric Bernstein 
5590c41891cSEric Bernstein 	if (actual_pix_clk_khz >= HDMI_CLOCK_CHANNEL_RATE_MORE_340M) {
5600c41891cSEric Bernstein 		/* enable HDMI data scrambler
5610c41891cSEric Bernstein 		 * HDMI_CLOCK_CHANNEL_RATE_MORE_340M
5620c41891cSEric Bernstein 		 * Clock channel frequency is 1/4 of character rate.
5630c41891cSEric Bernstein 		 */
5640c41891cSEric Bernstein 		REG_UPDATE_2(HDMI_CONTROL,
5650c41891cSEric Bernstein 			HDMI_DATA_SCRAMBLE_EN, 1,
5660c41891cSEric Bernstein 			HDMI_CLOCK_CHANNEL_RATE, 1);
5670c41891cSEric Bernstein 	} else if (crtc_timing->flags.LTE_340MCSC_SCRAMBLE) {
5680c41891cSEric Bernstein 
5690c41891cSEric Bernstein 		/* TODO: New feature for DCE11, still need to implement */
5700c41891cSEric Bernstein 
5710c41891cSEric Bernstein 		/* enable HDMI data scrambler
5720c41891cSEric Bernstein 		 * HDMI_CLOCK_CHANNEL_FREQ_EQUAL_TO_CHAR_RATE
5730c41891cSEric Bernstein 		 * Clock channel frequency is the same
5740c41891cSEric Bernstein 		 * as character rate
5750c41891cSEric Bernstein 		 */
5760c41891cSEric Bernstein 		REG_UPDATE_2(HDMI_CONTROL,
5770c41891cSEric Bernstein 			HDMI_DATA_SCRAMBLE_EN, 1,
5780c41891cSEric Bernstein 			HDMI_CLOCK_CHANNEL_RATE, 0);
5790c41891cSEric Bernstein 	}
5800c41891cSEric Bernstein 
5810c41891cSEric Bernstein 
5820c41891cSEric Bernstein 	REG_UPDATE_3(HDMI_VBI_PACKET_CONTROL,
5830c41891cSEric Bernstein 		HDMI_GC_CONT, 1,
5840c41891cSEric Bernstein 		HDMI_GC_SEND, 1,
5850c41891cSEric Bernstein 		HDMI_NULL_SEND, 1);
5860c41891cSEric Bernstein 
5877c50a3e9SAlan Liu 	REG_UPDATE(HDMI_VBI_PACKET_CONTROL, HDMI_ACP_SEND, 0);
5887c50a3e9SAlan Liu 
5890c41891cSEric Bernstein 	/* following belongs to audio */
5900c41891cSEric Bernstein 	REG_UPDATE(HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
5910c41891cSEric Bernstein 
5920c41891cSEric Bernstein 	REG_UPDATE(AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
5930c41891cSEric Bernstein 
5940c41891cSEric Bernstein 	REG_UPDATE(HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE,
5950c41891cSEric Bernstein 				VBI_LINE_0 + 2);
5960c41891cSEric Bernstein 
5970c41891cSEric Bernstein 	REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
5980c41891cSEric Bernstein }
5990c41891cSEric Bernstein 
6000c41891cSEric Bernstein /* setup stream encoder in dvi mode */
enc1_stream_encoder_dvi_set_stream_attribute(struct stream_encoder * enc,struct dc_crtc_timing * crtc_timing,bool is_dual_link)601c5011872SEric Bernstein void enc1_stream_encoder_dvi_set_stream_attribute(
6020c41891cSEric Bernstein 	struct stream_encoder *enc,
6030c41891cSEric Bernstein 	struct dc_crtc_timing *crtc_timing,
6040c41891cSEric Bernstein 	bool is_dual_link)
6050c41891cSEric Bernstein {
6060c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
6070c41891cSEric Bernstein 	struct bp_encoder_control cntl = {0};
6080c41891cSEric Bernstein 
6090c41891cSEric Bernstein 	cntl.action = ENCODER_CONTROL_SETUP;
6100c41891cSEric Bernstein 	cntl.engine_id = enc1->base.id;
6110c41891cSEric Bernstein 	cntl.signal = is_dual_link ?
6120c41891cSEric Bernstein 			SIGNAL_TYPE_DVI_DUAL_LINK : SIGNAL_TYPE_DVI_SINGLE_LINK;
6130c41891cSEric Bernstein 	cntl.enable_dp_audio = false;
614380604e2SKen Chalmers 	cntl.pixel_clock = crtc_timing->pix_clk_100hz / 10;
6150c41891cSEric Bernstein 	cntl.lanes_number = (is_dual_link) ? LANE_COUNT_EIGHT : LANE_COUNT_FOUR;
6160c41891cSEric Bernstein 
6170c41891cSEric Bernstein 	if (enc1->base.bp->funcs->encoder_control(
6180c41891cSEric Bernstein 			enc1->base.bp, &cntl) != BP_RESULT_OK)
6190c41891cSEric Bernstein 		return;
6200c41891cSEric Bernstein 
6210c41891cSEric Bernstein 	ASSERT(crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB);
6220c41891cSEric Bernstein 	ASSERT(crtc_timing->display_color_depth == COLOR_DEPTH_888);
6230c41891cSEric Bernstein 	enc1_stream_encoder_set_stream_attribute_helper(enc1, crtc_timing);
6240c41891cSEric Bernstein }
6250c41891cSEric Bernstein 
enc1_stream_encoder_set_throttled_vcp_size(struct stream_encoder * enc,struct fixed31_32 avg_time_slots_per_mtp)6266c95320dSGeorge Shen void enc1_stream_encoder_set_throttled_vcp_size(
6270c41891cSEric Bernstein 	struct stream_encoder *enc,
6280c41891cSEric Bernstein 	struct fixed31_32 avg_time_slots_per_mtp)
6290c41891cSEric Bernstein {
6300c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
631eb0e5154SDmytro Laktyushkin 	uint32_t x = dc_fixpt_floor(
6320c41891cSEric Bernstein 		avg_time_slots_per_mtp);
633eb0e5154SDmytro Laktyushkin 	uint32_t y = dc_fixpt_ceil(
634eb0e5154SDmytro Laktyushkin 		dc_fixpt_shl(
635eb0e5154SDmytro Laktyushkin 			dc_fixpt_sub_int(
6360c41891cSEric Bernstein 				avg_time_slots_per_mtp,
6370c41891cSEric Bernstein 				x),
6380c41891cSEric Bernstein 			26));
6390c41891cSEric Bernstein 
6403626a6aeSGeorge Shen 	// If y rounds up to integer, carry it over to x.
6413626a6aeSGeorge Shen 	if (y >> 26) {
6423626a6aeSGeorge Shen 		x += 1;
6433626a6aeSGeorge Shen 		y = 0;
6443626a6aeSGeorge Shen 	}
6453626a6aeSGeorge Shen 
6460c41891cSEric Bernstein 	REG_SET_2(DP_MSE_RATE_CNTL, 0,
6470c41891cSEric Bernstein 		DP_MSE_RATE_X, x,
6480c41891cSEric Bernstein 		DP_MSE_RATE_Y, y);
6490c41891cSEric Bernstein 
6500c41891cSEric Bernstein 	/* wait for update to be completed on the link */
6510c41891cSEric Bernstein 	/* i.e. DP_MSE_RATE_UPDATE_PENDING field (read only) */
6520c41891cSEric Bernstein 	/* is reset to 0 (not pending) */
6530c41891cSEric Bernstein 	REG_WAIT(DP_MSE_RATE_UPDATE, DP_MSE_RATE_UPDATE_PENDING,
6540c41891cSEric Bernstein 			0,
6550c41891cSEric Bernstein 			10, DP_MST_UPDATE_MAX_RETRY);
6560c41891cSEric Bernstein }
6570c41891cSEric Bernstein 
enc1_stream_encoder_update_hdmi_info_packets(struct stream_encoder * enc,const struct encoder_info_frame * info_frame)6580c41891cSEric Bernstein static void enc1_stream_encoder_update_hdmi_info_packets(
6590c41891cSEric Bernstein 	struct stream_encoder *enc,
6600c41891cSEric Bernstein 	const struct encoder_info_frame *info_frame)
6610c41891cSEric Bernstein {
6620c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
6630c41891cSEric Bernstein 
6640c41891cSEric Bernstein 	/* for bring up, disable dp double  TODO */
6650c41891cSEric Bernstein 	REG_UPDATE(HDMI_DB_CONTROL, HDMI_DB_DISABLE, 1);
6660c41891cSEric Bernstein 
6672bbb54bbSAhmad Othman 	/*Always add mandatory packets first followed by optional ones*/
6680c41891cSEric Bernstein 	enc1_update_hdmi_info_packet(enc1, 0, &info_frame->avi);
6692bbb54bbSAhmad Othman 	enc1_update_hdmi_info_packet(enc1, 1, &info_frame->hfvsif);
6700c41891cSEric Bernstein 	enc1_update_hdmi_info_packet(enc1, 2, &info_frame->gamut);
6712bbb54bbSAhmad Othman 	enc1_update_hdmi_info_packet(enc1, 3, &info_frame->vendor);
6722bbb54bbSAhmad Othman 	enc1_update_hdmi_info_packet(enc1, 4, &info_frame->spd);
6732bbb54bbSAhmad Othman 	enc1_update_hdmi_info_packet(enc1, 5, &info_frame->hdrsmd);
6740c41891cSEric Bernstein }
6750c41891cSEric Bernstein 
enc1_stream_encoder_stop_hdmi_info_packets(struct stream_encoder * enc)6760c41891cSEric Bernstein static void enc1_stream_encoder_stop_hdmi_info_packets(
6770c41891cSEric Bernstein 	struct stream_encoder *enc)
6780c41891cSEric Bernstein {
6790c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
6800c41891cSEric Bernstein 
6810c41891cSEric Bernstein 	/* stop generic packets 0 & 1 on HDMI */
6820c41891cSEric Bernstein 	REG_SET_6(HDMI_GENERIC_PACKET_CONTROL0, 0,
6830c41891cSEric Bernstein 		HDMI_GENERIC1_CONT, 0,
6840c41891cSEric Bernstein 		HDMI_GENERIC1_LINE, 0,
6850c41891cSEric Bernstein 		HDMI_GENERIC1_SEND, 0,
6860c41891cSEric Bernstein 		HDMI_GENERIC0_CONT, 0,
6870c41891cSEric Bernstein 		HDMI_GENERIC0_LINE, 0,
6880c41891cSEric Bernstein 		HDMI_GENERIC0_SEND, 0);
6890c41891cSEric Bernstein 
6900c41891cSEric Bernstein 	/* stop generic packets 2 & 3 on HDMI */
6910c41891cSEric Bernstein 	REG_SET_6(HDMI_GENERIC_PACKET_CONTROL1, 0,
6920c41891cSEric Bernstein 		HDMI_GENERIC0_CONT, 0,
6930c41891cSEric Bernstein 		HDMI_GENERIC0_LINE, 0,
6940c41891cSEric Bernstein 		HDMI_GENERIC0_SEND, 0,
6950c41891cSEric Bernstein 		HDMI_GENERIC1_CONT, 0,
6960c41891cSEric Bernstein 		HDMI_GENERIC1_LINE, 0,
6970c41891cSEric Bernstein 		HDMI_GENERIC1_SEND, 0);
6980c41891cSEric Bernstein 
6990c41891cSEric Bernstein 	/* stop generic packets 2 & 3 on HDMI */
7000c41891cSEric Bernstein 	REG_SET_6(HDMI_GENERIC_PACKET_CONTROL2, 0,
7010c41891cSEric Bernstein 		HDMI_GENERIC0_CONT, 0,
7020c41891cSEric Bernstein 		HDMI_GENERIC0_LINE, 0,
7030c41891cSEric Bernstein 		HDMI_GENERIC0_SEND, 0,
7040c41891cSEric Bernstein 		HDMI_GENERIC1_CONT, 0,
7050c41891cSEric Bernstein 		HDMI_GENERIC1_LINE, 0,
7060c41891cSEric Bernstein 		HDMI_GENERIC1_SEND, 0);
7070c41891cSEric Bernstein 
7080c41891cSEric Bernstein 	REG_SET_6(HDMI_GENERIC_PACKET_CONTROL3, 0,
7090c41891cSEric Bernstein 		HDMI_GENERIC0_CONT, 0,
7100c41891cSEric Bernstein 		HDMI_GENERIC0_LINE, 0,
7110c41891cSEric Bernstein 		HDMI_GENERIC0_SEND, 0,
7120c41891cSEric Bernstein 		HDMI_GENERIC1_CONT, 0,
7130c41891cSEric Bernstein 		HDMI_GENERIC1_LINE, 0,
7140c41891cSEric Bernstein 		HDMI_GENERIC1_SEND, 0);
7150c41891cSEric Bernstein }
7160c41891cSEric Bernstein 
enc1_stream_encoder_update_dp_info_packets(struct stream_encoder * enc,const struct encoder_info_frame * info_frame)717c5011872SEric Bernstein void enc1_stream_encoder_update_dp_info_packets(
7180c41891cSEric Bernstein 	struct stream_encoder *enc,
7190c41891cSEric Bernstein 	const struct encoder_info_frame *info_frame)
7200c41891cSEric Bernstein {
7210c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
722388277b1SAnthony Koo 	uint32_t value = 0;
7230c41891cSEric Bernstein 
7240c41891cSEric Bernstein 	if (info_frame->vsc.valid)
7250c41891cSEric Bernstein 		enc1_update_generic_info_packet(
7260c41891cSEric Bernstein 					enc1,
7270c41891cSEric Bernstein 					0,  /* packetIndex */
7280c41891cSEric Bernstein 					&info_frame->vsc);
7290c41891cSEric Bernstein 
73094b1c9c7SWyatt Wood 	/* VSC SDP at packetIndex 1 is used by PSR in DMCUB FW.
73194b1c9c7SWyatt Wood 	 * Note that the enablement of GSP1 is not done below,
73294b1c9c7SWyatt Wood 	 * it's done in FW.
73394b1c9c7SWyatt Wood 	 */
73494b1c9c7SWyatt Wood 	if (info_frame->vsc.valid)
73594b1c9c7SWyatt Wood 		enc1_update_generic_info_packet(
73694b1c9c7SWyatt Wood 					enc1,
73794b1c9c7SWyatt Wood 					1,  /* packetIndex */
73894b1c9c7SWyatt Wood 					&info_frame->vsc);
73994b1c9c7SWyatt Wood 
7400c41891cSEric Bernstein 	if (info_frame->spd.valid)
7410c41891cSEric Bernstein 		enc1_update_generic_info_packet(
7420c41891cSEric Bernstein 				enc1,
7430c41891cSEric Bernstein 				2,  /* packetIndex */
7440c41891cSEric Bernstein 				&info_frame->spd);
7450c41891cSEric Bernstein 
7460c41891cSEric Bernstein 	if (info_frame->hdrsmd.valid)
7470c41891cSEric Bernstein 		enc1_update_generic_info_packet(
7480c41891cSEric Bernstein 				enc1,
7490c41891cSEric Bernstein 				3,  /* packetIndex */
7500c41891cSEric Bernstein 				&info_frame->hdrsmd);
7510c41891cSEric Bernstein 
75288ccdf1dSLeo (Hanghong) Ma 	/* packetIndex 4 is used for send immediate sdp message, and please
75388ccdf1dSLeo (Hanghong) Ma 	 * use other packetIndex (such as 5,6) for other info packet
75488ccdf1dSLeo (Hanghong) Ma 	 */
755d5f90f3aSLeo (Hanghong) Ma 
756e95afc1cSSung Joon Kim 	if (info_frame->adaptive_sync.valid)
757e95afc1cSSung Joon Kim 		enc1_update_generic_info_packet(
758e95afc1cSSung Joon Kim 				enc1,
759e95afc1cSSung Joon Kim 				5,  /* packetIndex */
760e95afc1cSSung Joon Kim 				&info_frame->adaptive_sync);
761e95afc1cSSung Joon Kim 
7620c41891cSEric Bernstein 	/* enable/disable transmission of packet(s).
7630c41891cSEric Bernstein 	 * If enabled, packet transmission begins on the next frame
7640c41891cSEric Bernstein 	 */
7650c41891cSEric Bernstein 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_GSP0_ENABLE, info_frame->vsc.valid);
7660c41891cSEric Bernstein 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_GSP2_ENABLE, info_frame->spd.valid);
7670c41891cSEric Bernstein 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_GSP3_ENABLE, info_frame->hdrsmd.valid);
768e95afc1cSSung Joon Kim 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_GSP5_ENABLE, info_frame->adaptive_sync.valid);
76988ccdf1dSLeo (Hanghong) Ma 
77088ccdf1dSLeo (Hanghong) Ma 	/* This bit is the master enable bit.
77188ccdf1dSLeo (Hanghong) Ma 	 * When enabling secondary stream engine,
77288ccdf1dSLeo (Hanghong) Ma 	 * this master bit must also be set.
77388ccdf1dSLeo (Hanghong) Ma 	 * This register shared with audio info frame.
77488ccdf1dSLeo (Hanghong) Ma 	 * Therefore we need to enable master bit
77588ccdf1dSLeo (Hanghong) Ma 	 * if at least on of the fields is not 0
77688ccdf1dSLeo (Hanghong) Ma 	 */
77788ccdf1dSLeo (Hanghong) Ma 	value = REG_READ(DP_SEC_CNTL);
77888ccdf1dSLeo (Hanghong) Ma 	if (value)
77988ccdf1dSLeo (Hanghong) Ma 		REG_UPDATE(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
78088ccdf1dSLeo (Hanghong) Ma }
78188ccdf1dSLeo (Hanghong) Ma 
enc1_stream_encoder_send_immediate_sdp_message(struct stream_encoder * enc,const uint8_t * custom_sdp_message,unsigned int sdp_message_size)78288ccdf1dSLeo (Hanghong) Ma void enc1_stream_encoder_send_immediate_sdp_message(
78388ccdf1dSLeo (Hanghong) Ma 	struct stream_encoder *enc,
78488ccdf1dSLeo (Hanghong) Ma 	const uint8_t *custom_sdp_message,
78588ccdf1dSLeo (Hanghong) Ma 	unsigned int sdp_message_size)
78688ccdf1dSLeo (Hanghong) Ma {
78788ccdf1dSLeo (Hanghong) Ma 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
78888ccdf1dSLeo (Hanghong) Ma 	uint32_t value = 0;
78988ccdf1dSLeo (Hanghong) Ma 
79088ccdf1dSLeo (Hanghong) Ma 	/* TODOFPGA Figure out a proper number for max_retries polling for lock
79188ccdf1dSLeo (Hanghong) Ma 	 * use 50 for now.
79288ccdf1dSLeo (Hanghong) Ma 	 */
79388ccdf1dSLeo (Hanghong) Ma 	uint32_t max_retries = 50;
79488ccdf1dSLeo (Hanghong) Ma 
79588ccdf1dSLeo (Hanghong) Ma 	/* check if GSP4 is transmitted */
79688ccdf1dSLeo (Hanghong) Ma 	REG_WAIT(DP_SEC_CNTL2, DP_SEC_GSP4_SEND_PENDING,
79788ccdf1dSLeo (Hanghong) Ma 		0, 10, max_retries);
79888ccdf1dSLeo (Hanghong) Ma 
79988ccdf1dSLeo (Hanghong) Ma 	/* disable GSP4 transmitting */
80088ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(DP_SEC_CNTL2, DP_SEC_GSP4_SEND, 0);
80188ccdf1dSLeo (Hanghong) Ma 
80288ccdf1dSLeo (Hanghong) Ma 	/* transmit GSP4 at the earliest time in a frame */
80388ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(DP_SEC_CNTL2, DP_SEC_GSP4_SEND_ANY_LINE, 1);
80488ccdf1dSLeo (Hanghong) Ma 
80588ccdf1dSLeo (Hanghong) Ma 	/*we need turn on clock before programming AFMT block*/
80688ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, 1);
80788ccdf1dSLeo (Hanghong) Ma 
80888ccdf1dSLeo (Hanghong) Ma 	/* check if HW reading GSP memory */
80988ccdf1dSLeo (Hanghong) Ma 	REG_WAIT(AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT,
81088ccdf1dSLeo (Hanghong) Ma 			0, 10, max_retries);
81188ccdf1dSLeo (Hanghong) Ma 
81288ccdf1dSLeo (Hanghong) Ma 	/* HW does is not reading GSP memory not reading too long ->
81388ccdf1dSLeo (Hanghong) Ma 	 * something wrong. clear GPS memory access and notify?
81488ccdf1dSLeo (Hanghong) Ma 	 * hw SW is writing to GSP memory
81588ccdf1dSLeo (Hanghong) Ma 	 */
81688ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT_CLR, 1);
81788ccdf1dSLeo (Hanghong) Ma 
81888ccdf1dSLeo (Hanghong) Ma 	/* use generic packet 4 for immediate sdp message */
81988ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(AFMT_VBI_PACKET_CONTROL,
82088ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC_INDEX, 4);
82188ccdf1dSLeo (Hanghong) Ma 
82288ccdf1dSLeo (Hanghong) Ma 	/* write generic packet header
82388ccdf1dSLeo (Hanghong) Ma 	 * (4th byte is for GENERIC0 only)
82488ccdf1dSLeo (Hanghong) Ma 	 */
82588ccdf1dSLeo (Hanghong) Ma 	REG_SET_4(AFMT_GENERIC_HDR, 0,
82688ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC_HB0, custom_sdp_message[0],
82788ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC_HB1, custom_sdp_message[1],
82888ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC_HB2, custom_sdp_message[2],
82988ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC_HB3, custom_sdp_message[3]);
83088ccdf1dSLeo (Hanghong) Ma 
83188ccdf1dSLeo (Hanghong) Ma 	/* write generic packet contents
83288ccdf1dSLeo (Hanghong) Ma 	 * (we never use last 4 bytes)
83388ccdf1dSLeo (Hanghong) Ma 	 * there are 8 (0-7) mmDIG0_AFMT_GENERIC0_x registers
83488ccdf1dSLeo (Hanghong) Ma 	 */
83588ccdf1dSLeo (Hanghong) Ma 	{
83688ccdf1dSLeo (Hanghong) Ma 		const uint32_t *content =
83788ccdf1dSLeo (Hanghong) Ma 			(const uint32_t *) &custom_sdp_message[4];
83888ccdf1dSLeo (Hanghong) Ma 
83988ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_0, *content++);
84088ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_1, *content++);
84188ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_2, *content++);
84288ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_3, *content++);
84388ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_4, *content++);
84488ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_5, *content++);
84588ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_6, *content++);
84688ccdf1dSLeo (Hanghong) Ma 		REG_WRITE(AFMT_GENERIC_7, *content);
84788ccdf1dSLeo (Hanghong) Ma 	}
84888ccdf1dSLeo (Hanghong) Ma 
84988ccdf1dSLeo (Hanghong) Ma 	/* check whether GENERIC4 registers double buffer update in immediate mode
85088ccdf1dSLeo (Hanghong) Ma 	 * is pending
85188ccdf1dSLeo (Hanghong) Ma 	 */
85288ccdf1dSLeo (Hanghong) Ma 	REG_WAIT(AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_IMMEDIATE_UPDATE_PENDING,
85388ccdf1dSLeo (Hanghong) Ma 			0, 10, max_retries);
85488ccdf1dSLeo (Hanghong) Ma 
85588ccdf1dSLeo (Hanghong) Ma 	/* atomically update double-buffered GENERIC4 registers in immediate mode
85688ccdf1dSLeo (Hanghong) Ma 	 * (update immediately)
85788ccdf1dSLeo (Hanghong) Ma 	 */
85888ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(AFMT_VBI_PACKET_CONTROL1,
85988ccdf1dSLeo (Hanghong) Ma 			AFMT_GENERIC4_IMMEDIATE_UPDATE, 1);
86088ccdf1dSLeo (Hanghong) Ma 
86188ccdf1dSLeo (Hanghong) Ma 	/* enable GSP4 transmitting */
86288ccdf1dSLeo (Hanghong) Ma 	REG_UPDATE(DP_SEC_CNTL2, DP_SEC_GSP4_SEND, 1);
863388277b1SAnthony Koo 
8640c41891cSEric Bernstein 	/* This bit is the master enable bit.
8650c41891cSEric Bernstein 	 * When enabling secondary stream engine,
8660c41891cSEric Bernstein 	 * this master bit must also be set.
8670c41891cSEric Bernstein 	 * This register shared with audio info frame.
8680c41891cSEric Bernstein 	 * Therefore we need to enable master bit
8690c41891cSEric Bernstein 	 * if at least on of the fields is not 0
8700c41891cSEric Bernstein 	 */
871388277b1SAnthony Koo 	value = REG_READ(DP_SEC_CNTL);
8720c41891cSEric Bernstein 	if (value)
8730c41891cSEric Bernstein 		REG_UPDATE(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
8740c41891cSEric Bernstein }
8750c41891cSEric Bernstein 
enc1_stream_encoder_stop_dp_info_packets(struct stream_encoder * enc)876c5011872SEric Bernstein void enc1_stream_encoder_stop_dp_info_packets(
8770c41891cSEric Bernstein 	struct stream_encoder *enc)
8780c41891cSEric Bernstein {
8790c41891cSEric Bernstein 	/* stop generic packets on DP */
8800c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
881388277b1SAnthony Koo 	uint32_t value = 0;
8820c41891cSEric Bernstein 
8830c41891cSEric Bernstein 	REG_SET_10(DP_SEC_CNTL, 0,
8840c41891cSEric Bernstein 		DP_SEC_GSP0_ENABLE, 0,
8850c41891cSEric Bernstein 		DP_SEC_GSP1_ENABLE, 0,
8860c41891cSEric Bernstein 		DP_SEC_GSP2_ENABLE, 0,
8870c41891cSEric Bernstein 		DP_SEC_GSP3_ENABLE, 0,
8880c41891cSEric Bernstein 		DP_SEC_GSP4_ENABLE, 0,
8890c41891cSEric Bernstein 		DP_SEC_GSP5_ENABLE, 0,
8900c41891cSEric Bernstein 		DP_SEC_GSP6_ENABLE, 0,
8910c41891cSEric Bernstein 		DP_SEC_GSP7_ENABLE, 0,
8920c41891cSEric Bernstein 		DP_SEC_MPG_ENABLE, 0,
8930c41891cSEric Bernstein 		DP_SEC_STREAM_ENABLE, 0);
8940c41891cSEric Bernstein 
8950c41891cSEric Bernstein 	/* this register shared with audio info frame.
8960c41891cSEric Bernstein 	 * therefore we need to keep master enabled
8970c41891cSEric Bernstein 	 * if at least one of the fields is not 0 */
898388277b1SAnthony Koo 	value = REG_READ(DP_SEC_CNTL);
8990c41891cSEric Bernstein 	if (value)
9000c41891cSEric Bernstein 		REG_UPDATE(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
9010c41891cSEric Bernstein 
9020c41891cSEric Bernstein }
9030c41891cSEric Bernstein 
enc1_stream_encoder_dp_blank(struct dc_link * link,struct stream_encoder * enc)904c5011872SEric Bernstein void enc1_stream_encoder_dp_blank(
9053550d622SLeo (Hanghong) Ma 	struct dc_link *link,
9060c41891cSEric Bernstein 	struct stream_encoder *enc)
9070c41891cSEric Bernstein {
9080c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
9090c41891cSEric Bernstein 	uint32_t  reg1 = 0;
9100c41891cSEric Bernstein 	uint32_t max_retries = DP_BLANK_MAX_RETRY * 10;
9110c41891cSEric Bernstein 
9120c41891cSEric Bernstein 	/* Note: For CZ, we are changing driver default to disable
9130c41891cSEric Bernstein 	 * stream deferred to next VBLANK. If results are positive, we
9140c41891cSEric Bernstein 	 * will make the same change to all DCE versions. There are a
9150c41891cSEric Bernstein 	 * handful of panels that cannot handle disable stream at
9160c41891cSEric Bernstein 	 * HBLANK and will result in a white line flash across the
9170c41891cSEric Bernstein 	 * screen on stream disable.
9180c41891cSEric Bernstein 	 */
9190c41891cSEric Bernstein 	REG_GET(DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, &reg1);
9200c41891cSEric Bernstein 	if ((reg1 & 0x1) == 0)
9210c41891cSEric Bernstein 		/*stream not enabled*/
9220c41891cSEric Bernstein 		return;
9230c41891cSEric Bernstein 	/* Specify the video stream disable point
9240c41891cSEric Bernstein 	 * (2 = start of the next vertical blank)
9250c41891cSEric Bernstein 	 */
9260c41891cSEric Bernstein 	REG_UPDATE(DP_VID_STREAM_CNTL, DP_VID_STREAM_DIS_DEFER, 2);
9270c41891cSEric Bernstein 	/* Larger delay to wait until VBLANK - use max retry of
92837b7cb10SWesley Chalmers 	 * 10us*10200=102ms. This covers 100.0ms of minimum 10 Hz mode +
9290c41891cSEric Bernstein 	 * a little more because we may not trust delay accuracy.
9300c41891cSEric Bernstein 	 */
93137b7cb10SWesley Chalmers 	max_retries = DP_BLANK_MAX_RETRY * 501;
9320c41891cSEric Bernstein 
9330c41891cSEric Bernstein 	/* disable DP stream */
9340c41891cSEric Bernstein 	REG_UPDATE(DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, 0);
9350c41891cSEric Bernstein 
936*98ce7d32SWenjing Liu 	link->dc->link_srv->dp_trace_source_sequence(link, DPCD_SOURCE_SEQ_AFTER_DISABLE_DP_VID_STREAM);
9373550d622SLeo (Hanghong) Ma 
9380c41891cSEric Bernstein 	/* the encoder stops sending the video stream
9390c41891cSEric Bernstein 	 * at the start of the vertical blanking.
9400c41891cSEric Bernstein 	 * Poll for DP_VID_STREAM_STATUS == 0
9410c41891cSEric Bernstein 	 */
9420c41891cSEric Bernstein 
9430c41891cSEric Bernstein 	REG_WAIT(DP_VID_STREAM_CNTL, DP_VID_STREAM_STATUS,
9440c41891cSEric Bernstein 			0,
9450c41891cSEric Bernstein 			10, max_retries);
9460c41891cSEric Bernstein 
9470c41891cSEric Bernstein 	/* Tell the DP encoder to ignore timing from CRTC, must be done after
9480c41891cSEric Bernstein 	 * the polling. If we set DP_STEER_FIFO_RESET before DP stream blank is
9490c41891cSEric Bernstein 	 * complete, stream status will be stuck in video stream enabled state,
9500c41891cSEric Bernstein 	 * i.e. DP_VID_STREAM_STATUS stuck at 1.
9510c41891cSEric Bernstein 	 */
9520c41891cSEric Bernstein 
9530c41891cSEric Bernstein 	REG_UPDATE(DP_STEER_FIFO, DP_STEER_FIFO_RESET, true);
9543550d622SLeo (Hanghong) Ma 
955*98ce7d32SWenjing Liu 	link->dc->link_srv->dp_trace_source_sequence(link, DPCD_SOURCE_SEQ_AFTER_FIFO_STEER_RESET);
9560c41891cSEric Bernstein }
9570c41891cSEric Bernstein 
9580c41891cSEric Bernstein /* output video stream to link encoder */
enc1_stream_encoder_dp_unblank(struct dc_link * link,struct stream_encoder * enc,const struct encoder_unblank_param * param)959c5011872SEric Bernstein void enc1_stream_encoder_dp_unblank(
9603550d622SLeo (Hanghong) Ma 	struct dc_link *link,
9610c41891cSEric Bernstein 	struct stream_encoder *enc,
9620c41891cSEric Bernstein 	const struct encoder_unblank_param *param)
9630c41891cSEric Bernstein {
9640c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
9650c41891cSEric Bernstein 
9660c41891cSEric Bernstein 	if (param->link_settings.link_rate != LINK_RATE_UNKNOWN) {
9670c41891cSEric Bernstein 		uint32_t n_vid = 0x8000;
9680c41891cSEric Bernstein 		uint32_t m_vid;
969ae5041f3SEric Bernstein 		uint32_t n_multiply = 0;
970ae5041f3SEric Bernstein 		uint64_t m_vid_l = n_vid;
971ae5041f3SEric Bernstein 
972ae5041f3SEric Bernstein 		/* YCbCr 4:2:0 : Computed VID_M will be 2X the input rate */
9737fe538a4SCharlene Liu 		if (param->timing.pixel_encoding == PIXEL_ENCODING_YCBCR420) {
9747fe538a4SCharlene Liu 			/*this param->pixel_clk_khz is half of 444 rate for 420 already*/
975ae5041f3SEric Bernstein 			n_multiply = 1;
9767fe538a4SCharlene Liu 		}
9770c41891cSEric Bernstein 		/* M / N = Fstream / Flink
9780c41891cSEric Bernstein 		 * m_vid / n_vid = pixel rate / link rate
9790c41891cSEric Bernstein 		 */
9800c41891cSEric Bernstein 
9817fe538a4SCharlene Liu 		m_vid_l *= param->timing.pix_clk_100hz / 10;
9820c41891cSEric Bernstein 		m_vid_l = div_u64(m_vid_l,
9830c41891cSEric Bernstein 			param->link_settings.link_rate
9840c41891cSEric Bernstein 				* LINK_RATE_REF_FREQ_IN_KHZ);
9850c41891cSEric Bernstein 
9860c41891cSEric Bernstein 		m_vid = (uint32_t) m_vid_l;
9870c41891cSEric Bernstein 
9880c41891cSEric Bernstein 		/* enable auto measurement */
9890c41891cSEric Bernstein 
9900c41891cSEric Bernstein 		REG_UPDATE(DP_VID_TIMING, DP_VID_M_N_GEN_EN, 0);
9910c41891cSEric Bernstein 
9920c41891cSEric Bernstein 		/* auto measurement need 1 full 0x8000 symbol cycle to kick in,
9930c41891cSEric Bernstein 		 * therefore program initial value for Mvid and Nvid
9940c41891cSEric Bernstein 		 */
9950c41891cSEric Bernstein 
9960c41891cSEric Bernstein 		REG_UPDATE(DP_VID_N, DP_VID_N, n_vid);
9970c41891cSEric Bernstein 
9980c41891cSEric Bernstein 		REG_UPDATE(DP_VID_M, DP_VID_M, m_vid);
9990c41891cSEric Bernstein 
1000ae5041f3SEric Bernstein 		REG_UPDATE_2(DP_VID_TIMING,
1001ae5041f3SEric Bernstein 				DP_VID_M_N_GEN_EN, 1,
1002ae5041f3SEric Bernstein 				DP_VID_N_MUL, n_multiply);
10030c41891cSEric Bernstein 	}
10040c41891cSEric Bernstein 
10050c41891cSEric Bernstein 	/* set DIG_START to 0x1 to resync FIFO */
10060c41891cSEric Bernstein 
10070c41891cSEric Bernstein 	REG_UPDATE(DIG_FE_CNTL, DIG_START, 1);
10080c41891cSEric Bernstein 
10090c41891cSEric Bernstein 	/* switch DP encoder to CRTC data */
10100c41891cSEric Bernstein 
10110c41891cSEric Bernstein 	REG_UPDATE(DP_STEER_FIFO, DP_STEER_FIFO_RESET, 0);
10120c41891cSEric Bernstein 
10130c41891cSEric Bernstein 	/* wait 100us for DIG/DP logic to prime
10140c41891cSEric Bernstein 	 * (i.e. a few video lines)
10150c41891cSEric Bernstein 	 */
10160c41891cSEric Bernstein 	udelay(100);
10170c41891cSEric Bernstein 
10180c41891cSEric Bernstein 	/* the hardware would start sending video at the start of the next DP
10190c41891cSEric Bernstein 	 * frame (i.e. rising edge of the vblank).
10200c41891cSEric Bernstein 	 * NOTE: We used to program DP_VID_STREAM_DIS_DEFER = 2 here, but this
10210c41891cSEric Bernstein 	 * register has no effect on enable transition! HW always guarantees
10220c41891cSEric Bernstein 	 * VID_STREAM enable at start of next frame, and this is not
10230c41891cSEric Bernstein 	 * programmable
10240c41891cSEric Bernstein 	 */
10250c41891cSEric Bernstein 
10260c41891cSEric Bernstein 	REG_UPDATE(DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, true);
10273550d622SLeo (Hanghong) Ma 
1028*98ce7d32SWenjing Liu 	link->dc->link_srv->dp_trace_source_sequence(link,
1029*98ce7d32SWenjing Liu 			DPCD_SOURCE_SEQ_AFTER_ENABLE_DP_VID_STREAM);
10300c41891cSEric Bernstein }
10310c41891cSEric Bernstein 
enc1_stream_encoder_set_avmute(struct stream_encoder * enc,bool enable)1032c5011872SEric Bernstein void enc1_stream_encoder_set_avmute(
10330c41891cSEric Bernstein 	struct stream_encoder *enc,
10340c41891cSEric Bernstein 	bool enable)
10350c41891cSEric Bernstein {
10360c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
10370c41891cSEric Bernstein 	unsigned int value = enable ? 1 : 0;
10380c41891cSEric Bernstein 
10390c41891cSEric Bernstein 	REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, value);
10400c41891cSEric Bernstein }
10410c41891cSEric Bernstein 
enc1_reset_hdmi_stream_attribute(struct stream_encoder * enc)1042ac42fd63SWenjing Liu void enc1_reset_hdmi_stream_attribute(
1043ac42fd63SWenjing Liu 	struct stream_encoder *enc)
1044ac42fd63SWenjing Liu {
1045ac42fd63SWenjing Liu 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
1046ac42fd63SWenjing Liu 
1047ac42fd63SWenjing Liu 	REG_UPDATE_5(HDMI_CONTROL,
1048ac42fd63SWenjing Liu 		HDMI_PACKET_GEN_VERSION, 1,
1049ac42fd63SWenjing Liu 		HDMI_KEEPOUT_MODE, 1,
1050ac42fd63SWenjing Liu 		HDMI_DEEP_COLOR_ENABLE, 0,
1051ac42fd63SWenjing Liu 		HDMI_DATA_SCRAMBLE_EN, 0,
1052ac42fd63SWenjing Liu 		HDMI_CLOCK_CHANNEL_RATE, 0);
1053ac42fd63SWenjing Liu }
1054ac42fd63SWenjing Liu 
10550c41891cSEric Bernstein 
10560c41891cSEric Bernstein #define DP_SEC_AUD_N__DP_SEC_AUD_N__DEFAULT 0x8000
10570c41891cSEric Bernstein #define DP_SEC_TIMESTAMP__DP_SEC_TIMESTAMP_MODE__AUTO_CALC 1
10580c41891cSEric Bernstein 
10590c41891cSEric Bernstein #include "include/audio_types.h"
10600c41891cSEric Bernstein 
10610c41891cSEric Bernstein 
10620c41891cSEric Bernstein /* 25.2MHz/1.001*/
10630c41891cSEric Bernstein /* 25.2MHz/1.001*/
10640c41891cSEric Bernstein /* 25.2MHz*/
10650c41891cSEric Bernstein /* 27MHz */
10660c41891cSEric Bernstein /* 27MHz*1.001*/
10670c41891cSEric Bernstein /* 27MHz*1.001*/
10680c41891cSEric Bernstein /* 54MHz*/
10690c41891cSEric Bernstein /* 54MHz*1.001*/
10700c41891cSEric Bernstein /* 74.25MHz/1.001*/
10710c41891cSEric Bernstein /* 74.25MHz*/
10720c41891cSEric Bernstein /* 148.5MHz/1.001*/
10730c41891cSEric Bernstein /* 148.5MHz*/
10740c41891cSEric Bernstein 
10750c41891cSEric Bernstein static const struct audio_clock_info audio_clock_info_table[16] = {
10760c41891cSEric Bernstein 	{2517, 4576, 28125, 7007, 31250, 6864, 28125},
10770c41891cSEric Bernstein 	{2518, 4576, 28125, 7007, 31250, 6864, 28125},
10780c41891cSEric Bernstein 	{2520, 4096, 25200, 6272, 28000, 6144, 25200},
10790c41891cSEric Bernstein 	{2700, 4096, 27000, 6272, 30000, 6144, 27000},
10800c41891cSEric Bernstein 	{2702, 4096, 27027, 6272, 30030, 6144, 27027},
10810c41891cSEric Bernstein 	{2703, 4096, 27027, 6272, 30030, 6144, 27027},
10820c41891cSEric Bernstein 	{5400, 4096, 54000, 6272, 60000, 6144, 54000},
10830c41891cSEric Bernstein 	{5405, 4096, 54054, 6272, 60060, 6144, 54054},
10840c41891cSEric Bernstein 	{7417, 11648, 210937, 17836, 234375, 11648, 140625},
10850c41891cSEric Bernstein 	{7425, 4096, 74250, 6272, 82500, 6144, 74250},
10860c41891cSEric Bernstein 	{14835, 11648, 421875, 8918, 234375, 5824, 140625},
10870c41891cSEric Bernstein 	{14850, 4096, 148500, 6272, 165000, 6144, 148500},
10880c41891cSEric Bernstein 	{29670, 5824, 421875, 4459, 234375, 5824, 281250},
10890c41891cSEric Bernstein 	{29700, 3072, 222750, 4704, 247500, 5120, 247500},
10900c41891cSEric Bernstein 	{59340, 5824, 843750, 8918, 937500, 5824, 562500},
10910c41891cSEric Bernstein 	{59400, 3072, 445500, 9408, 990000, 6144, 594000}
10920c41891cSEric Bernstein };
10930c41891cSEric Bernstein 
10940c41891cSEric Bernstein static const struct audio_clock_info audio_clock_info_table_36bpc[14] = {
10950c41891cSEric Bernstein 	{2517,  9152,  84375,  7007,  48875,  9152,  56250},
10960c41891cSEric Bernstein 	{2518,  9152,  84375,  7007,  48875,  9152,  56250},
10970c41891cSEric Bernstein 	{2520,  4096,  37800,  6272,  42000,  6144,  37800},
10980c41891cSEric Bernstein 	{2700,  4096,  40500,  6272,  45000,  6144,  40500},
10990c41891cSEric Bernstein 	{2702,  8192,  81081,  6272,  45045,  8192,  54054},
11000c41891cSEric Bernstein 	{2703,  8192,  81081,  6272,  45045,  8192,  54054},
11010c41891cSEric Bernstein 	{5400,  4096,  81000,  6272,  90000,  6144,  81000},
11020c41891cSEric Bernstein 	{5405,  4096,  81081,  6272,  90090,  6144,  81081},
11030c41891cSEric Bernstein 	{7417, 11648, 316406, 17836, 351562, 11648, 210937},
11040c41891cSEric Bernstein 	{7425, 4096, 111375,  6272, 123750,  6144, 111375},
11050c41891cSEric Bernstein 	{14835, 11648, 632812, 17836, 703125, 11648, 421875},
11060c41891cSEric Bernstein 	{14850, 4096, 222750,  6272, 247500,  6144, 222750},
11070c41891cSEric Bernstein 	{29670, 5824, 632812,  8918, 703125,  5824, 421875},
11080c41891cSEric Bernstein 	{29700, 4096, 445500,  4704, 371250,  5120, 371250}
11090c41891cSEric Bernstein };
11100c41891cSEric Bernstein 
11110c41891cSEric Bernstein static const struct audio_clock_info audio_clock_info_table_48bpc[14] = {
11120c41891cSEric Bernstein 	{2517,  4576,  56250,  7007,  62500,  6864,  56250},
11130c41891cSEric Bernstein 	{2518,  4576,  56250,  7007,  62500,  6864,  56250},
11140c41891cSEric Bernstein 	{2520,  4096,  50400,  6272,  56000,  6144,  50400},
11150c41891cSEric Bernstein 	{2700,  4096,  54000,  6272,  60000,  6144,  54000},
11160c41891cSEric Bernstein 	{2702,  4096,  54054,  6267,  60060,  8192,  54054},
11170c41891cSEric Bernstein 	{2703,  4096,  54054,  6272,  60060,  8192,  54054},
11180c41891cSEric Bernstein 	{5400,  4096, 108000,  6272, 120000,  6144, 108000},
11190c41891cSEric Bernstein 	{5405,  4096, 108108,  6272, 120120,  6144, 108108},
11200c41891cSEric Bernstein 	{7417, 11648, 421875, 17836, 468750, 11648, 281250},
11210c41891cSEric Bernstein 	{7425,  4096, 148500,  6272, 165000,  6144, 148500},
11220c41891cSEric Bernstein 	{14835, 11648, 843750,  8918, 468750, 11648, 281250},
11230c41891cSEric Bernstein 	{14850, 4096, 297000,  6272, 330000,  6144, 297000},
11240c41891cSEric Bernstein 	{29670, 5824, 843750,  4459, 468750,  5824, 562500},
11250c41891cSEric Bernstein 	{29700, 3072, 445500,  4704, 495000,  5120, 495000}
11260c41891cSEric Bernstein 
11270c41891cSEric Bernstein 
11280c41891cSEric Bernstein };
11290c41891cSEric Bernstein 
speakers_to_channels(struct audio_speaker_flags speaker_flags)11300c41891cSEric Bernstein static union audio_cea_channels speakers_to_channels(
11310c41891cSEric Bernstein 	struct audio_speaker_flags speaker_flags)
11320c41891cSEric Bernstein {
11330c41891cSEric Bernstein 	union audio_cea_channels cea_channels = {0};
11340c41891cSEric Bernstein 
11350c41891cSEric Bernstein 	/* these are one to one */
11360c41891cSEric Bernstein 	cea_channels.channels.FL = speaker_flags.FL_FR;
11370c41891cSEric Bernstein 	cea_channels.channels.FR = speaker_flags.FL_FR;
11380c41891cSEric Bernstein 	cea_channels.channels.LFE = speaker_flags.LFE;
11390c41891cSEric Bernstein 	cea_channels.channels.FC = speaker_flags.FC;
11400c41891cSEric Bernstein 
11410c41891cSEric Bernstein 	/* if Rear Left and Right exist move RC speaker to channel 7
11420c41891cSEric Bernstein 	 * otherwise to channel 5
11430c41891cSEric Bernstein 	 */
11440c41891cSEric Bernstein 	if (speaker_flags.RL_RR) {
11450c41891cSEric Bernstein 		cea_channels.channels.RL_RC = speaker_flags.RL_RR;
11460c41891cSEric Bernstein 		cea_channels.channels.RR = speaker_flags.RL_RR;
11470c41891cSEric Bernstein 		cea_channels.channels.RC_RLC_FLC = speaker_flags.RC;
11480c41891cSEric Bernstein 	} else {
11490c41891cSEric Bernstein 		cea_channels.channels.RL_RC = speaker_flags.RC;
11500c41891cSEric Bernstein 	}
11510c41891cSEric Bernstein 
11520c41891cSEric Bernstein 	/* FRONT Left Right Center and REAR Left Right Center are exclusive */
11530c41891cSEric Bernstein 	if (speaker_flags.FLC_FRC) {
11540c41891cSEric Bernstein 		cea_channels.channels.RC_RLC_FLC = speaker_flags.FLC_FRC;
11550c41891cSEric Bernstein 		cea_channels.channels.RRC_FRC = speaker_flags.FLC_FRC;
11560c41891cSEric Bernstein 	} else {
11570c41891cSEric Bernstein 		cea_channels.channels.RC_RLC_FLC = speaker_flags.RLC_RRC;
11580c41891cSEric Bernstein 		cea_channels.channels.RRC_FRC = speaker_flags.RLC_RRC;
11590c41891cSEric Bernstein 	}
11600c41891cSEric Bernstein 
11610c41891cSEric Bernstein 	return cea_channels;
11620c41891cSEric Bernstein }
11630c41891cSEric Bernstein 
get_audio_clock_info(enum dc_color_depth color_depth,uint32_t crtc_pixel_clock_100Hz,uint32_t actual_pixel_clock_100Hz,struct audio_clock_info * audio_clock_info)1164c5c07cb5SEric Bernstein void get_audio_clock_info(
11650c41891cSEric Bernstein 	enum dc_color_depth color_depth,
116640fd9090SNevenko Stupar 	uint32_t crtc_pixel_clock_100Hz,
116740fd9090SNevenko Stupar 	uint32_t actual_pixel_clock_100Hz,
11680c41891cSEric Bernstein 	struct audio_clock_info *audio_clock_info)
11690c41891cSEric Bernstein {
11700c41891cSEric Bernstein 	const struct audio_clock_info *clock_info;
11710c41891cSEric Bernstein 	uint32_t index;
117240fd9090SNevenko Stupar 	uint32_t crtc_pixel_clock_in_10khz = crtc_pixel_clock_100Hz / 100;
11730c41891cSEric Bernstein 	uint32_t audio_array_size;
11740c41891cSEric Bernstein 
11750c41891cSEric Bernstein 	switch (color_depth) {
11760c41891cSEric Bernstein 	case COLOR_DEPTH_161616:
11770c41891cSEric Bernstein 		clock_info = audio_clock_info_table_48bpc;
11780c41891cSEric Bernstein 		audio_array_size = ARRAY_SIZE(
11790c41891cSEric Bernstein 				audio_clock_info_table_48bpc);
11800c41891cSEric Bernstein 		break;
11810c41891cSEric Bernstein 	case COLOR_DEPTH_121212:
11820c41891cSEric Bernstein 		clock_info = audio_clock_info_table_36bpc;
11830c41891cSEric Bernstein 		audio_array_size = ARRAY_SIZE(
11840c41891cSEric Bernstein 				audio_clock_info_table_36bpc);
11850c41891cSEric Bernstein 		break;
11860c41891cSEric Bernstein 	default:
11870c41891cSEric Bernstein 		clock_info = audio_clock_info_table;
11880c41891cSEric Bernstein 		audio_array_size = ARRAY_SIZE(
11890c41891cSEric Bernstein 				audio_clock_info_table);
11900c41891cSEric Bernstein 		break;
11910c41891cSEric Bernstein 	}
11920c41891cSEric Bernstein 
11930c41891cSEric Bernstein 	if (clock_info != NULL) {
11940c41891cSEric Bernstein 		/* search for exact pixel clock in table */
11950c41891cSEric Bernstein 		for (index = 0; index < audio_array_size; index++) {
11960c41891cSEric Bernstein 			if (clock_info[index].pixel_clock_in_10khz >
11970c41891cSEric Bernstein 				crtc_pixel_clock_in_10khz)
11980c41891cSEric Bernstein 				break;  /* not match */
11990c41891cSEric Bernstein 			else if (clock_info[index].pixel_clock_in_10khz ==
12000c41891cSEric Bernstein 					crtc_pixel_clock_in_10khz) {
12010c41891cSEric Bernstein 				/* match found */
12020c41891cSEric Bernstein 				*audio_clock_info = clock_info[index];
12030c41891cSEric Bernstein 				return;
12040c41891cSEric Bernstein 			}
12050c41891cSEric Bernstein 		}
12060c41891cSEric Bernstein 	}
12070c41891cSEric Bernstein 
12080c41891cSEric Bernstein 	/* not found */
120940fd9090SNevenko Stupar 	if (actual_pixel_clock_100Hz == 0)
121040fd9090SNevenko Stupar 		actual_pixel_clock_100Hz = crtc_pixel_clock_100Hz;
12110c41891cSEric Bernstein 
12120c41891cSEric Bernstein 	/* See HDMI spec  the table entry under
12130c41891cSEric Bernstein 	 *  pixel clock of "Other". */
12140c41891cSEric Bernstein 	audio_clock_info->pixel_clock_in_10khz =
121540fd9090SNevenko Stupar 			actual_pixel_clock_100Hz / 100;
121640fd9090SNevenko Stupar 	audio_clock_info->cts_32khz = actual_pixel_clock_100Hz / 10;
121740fd9090SNevenko Stupar 	audio_clock_info->cts_44khz = actual_pixel_clock_100Hz / 10;
121840fd9090SNevenko Stupar 	audio_clock_info->cts_48khz = actual_pixel_clock_100Hz / 10;
12190c41891cSEric Bernstein 
12200c41891cSEric Bernstein 	audio_clock_info->n_32khz = 4096;
12210c41891cSEric Bernstein 	audio_clock_info->n_44khz = 6272;
12220c41891cSEric Bernstein 	audio_clock_info->n_48khz = 6144;
12230c41891cSEric Bernstein }
12240c41891cSEric Bernstein 
enc1_se_audio_setup(struct stream_encoder * enc,unsigned int az_inst,struct audio_info * audio_info)12250c41891cSEric Bernstein static void enc1_se_audio_setup(
12260c41891cSEric Bernstein 	struct stream_encoder *enc,
12270c41891cSEric Bernstein 	unsigned int az_inst,
12280c41891cSEric Bernstein 	struct audio_info *audio_info)
12290c41891cSEric Bernstein {
12300c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
12310c41891cSEric Bernstein 
12320c41891cSEric Bernstein 	uint32_t channels = 0;
12330c41891cSEric Bernstein 
12340c41891cSEric Bernstein 	ASSERT(audio_info);
12350c41891cSEric Bernstein 	if (audio_info == NULL)
12360c41891cSEric Bernstein 		/* This should not happen.it does so we don't get BSOD*/
12370c41891cSEric Bernstein 		return;
12380c41891cSEric Bernstein 
12390c41891cSEric Bernstein 	channels = speakers_to_channels(audio_info->flags.speaker_flags).all;
12400c41891cSEric Bernstein 
12410c41891cSEric Bernstein 	/* setup the audio stream source select (audio -> dig mapping) */
12420c41891cSEric Bernstein 	REG_SET(AFMT_AUDIO_SRC_CONTROL, 0, AFMT_AUDIO_SRC_SELECT, az_inst);
12430c41891cSEric Bernstein 
12440c41891cSEric Bernstein 	/* Channel allocation */
12450c41891cSEric Bernstein 	REG_UPDATE(AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, channels);
12460c41891cSEric Bernstein }
12470c41891cSEric Bernstein 
enc1_se_setup_hdmi_audio(struct stream_encoder * enc,const struct audio_crtc_info * crtc_info)12480c41891cSEric Bernstein static void enc1_se_setup_hdmi_audio(
12490c41891cSEric Bernstein 	struct stream_encoder *enc,
12500c41891cSEric Bernstein 	const struct audio_crtc_info *crtc_info)
12510c41891cSEric Bernstein {
12520c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
12530c41891cSEric Bernstein 
12540c41891cSEric Bernstein 	struct audio_clock_info audio_clock_info = {0};
12550c41891cSEric Bernstein 
12560c41891cSEric Bernstein 	/* HDMI_AUDIO_PACKET_CONTROL */
1257b4f84bdfSEric Bernstein 	REG_UPDATE(HDMI_AUDIO_PACKET_CONTROL,
12580c41891cSEric Bernstein 			HDMI_AUDIO_DELAY_EN, 1);
12590c41891cSEric Bernstein 
12600c41891cSEric Bernstein 	/* AFMT_AUDIO_PACKET_CONTROL */
12610c41891cSEric Bernstein 	REG_UPDATE(AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
12620c41891cSEric Bernstein 
12630c41891cSEric Bernstein 	/* AFMT_AUDIO_PACKET_CONTROL2 */
12640c41891cSEric Bernstein 	REG_UPDATE_2(AFMT_AUDIO_PACKET_CONTROL2,
12650c41891cSEric Bernstein 			AFMT_AUDIO_LAYOUT_OVRD, 0,
12660c41891cSEric Bernstein 			AFMT_60958_OSF_OVRD, 0);
12670c41891cSEric Bernstein 
12680c41891cSEric Bernstein 	/* HDMI_ACR_PACKET_CONTROL */
12690c41891cSEric Bernstein 	REG_UPDATE_3(HDMI_ACR_PACKET_CONTROL,
12700c41891cSEric Bernstein 			HDMI_ACR_AUTO_SEND, 1,
12710c41891cSEric Bernstein 			HDMI_ACR_SOURCE, 0,
12720c41891cSEric Bernstein 			HDMI_ACR_AUDIO_PRIORITY, 0);
12730c41891cSEric Bernstein 
12740c41891cSEric Bernstein 	/* Program audio clock sample/regeneration parameters */
12750c41891cSEric Bernstein 	get_audio_clock_info(crtc_info->color_depth,
127640fd9090SNevenko Stupar 			     crtc_info->requested_pixel_clock_100Hz,
127740fd9090SNevenko Stupar 			     crtc_info->calculated_pixel_clock_100Hz,
12780c41891cSEric Bernstein 			     &audio_clock_info);
12790c41891cSEric Bernstein 	DC_LOG_HW_AUDIO(
128040fd9090SNevenko Stupar 			"\n%s:Input::requested_pixel_clock_100Hz = %d"	\
128140fd9090SNevenko Stupar 			"calculated_pixel_clock_100Hz = %d \n", __func__,	\
128240fd9090SNevenko Stupar 			crtc_info->requested_pixel_clock_100Hz,		\
128340fd9090SNevenko Stupar 			crtc_info->calculated_pixel_clock_100Hz);
12840c41891cSEric Bernstein 
12850c41891cSEric Bernstein 	/* HDMI_ACR_32_0__HDMI_ACR_CTS_32_MASK */
12860c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_32_0, HDMI_ACR_CTS_32, audio_clock_info.cts_32khz);
12870c41891cSEric Bernstein 
12880c41891cSEric Bernstein 	/* HDMI_ACR_32_1__HDMI_ACR_N_32_MASK */
12890c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_32_1, HDMI_ACR_N_32, audio_clock_info.n_32khz);
12900c41891cSEric Bernstein 
12910c41891cSEric Bernstein 	/* HDMI_ACR_44_0__HDMI_ACR_CTS_44_MASK */
12920c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_44_0, HDMI_ACR_CTS_44, audio_clock_info.cts_44khz);
12930c41891cSEric Bernstein 
12940c41891cSEric Bernstein 	/* HDMI_ACR_44_1__HDMI_ACR_N_44_MASK */
12950c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_44_1, HDMI_ACR_N_44, audio_clock_info.n_44khz);
12960c41891cSEric Bernstein 
12970c41891cSEric Bernstein 	/* HDMI_ACR_48_0__HDMI_ACR_CTS_48_MASK */
12980c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_48_0, HDMI_ACR_CTS_48, audio_clock_info.cts_48khz);
12990c41891cSEric Bernstein 
13000c41891cSEric Bernstein 	/* HDMI_ACR_48_1__HDMI_ACR_N_48_MASK */
13010c41891cSEric Bernstein 	REG_UPDATE(HDMI_ACR_48_1, HDMI_ACR_N_48, audio_clock_info.n_48khz);
13020c41891cSEric Bernstein 
13030c41891cSEric Bernstein 	/* Video driver cannot know in advance which sample rate will
13040c41891cSEric Bernstein 	 * be used by HD Audio driver
13050c41891cSEric Bernstein 	 * HDMI_ACR_PACKET_CONTROL__HDMI_ACR_N_MULTIPLE field is
13060c41891cSEric Bernstein 	 * programmed below in interruppt callback
13070c41891cSEric Bernstein 	 */
13080c41891cSEric Bernstein 
13090c41891cSEric Bernstein 	/* AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L_MASK &
13100c41891cSEric Bernstein 	 * AFMT_60958_0__AFMT_60958_CS_CLOCK_ACCURACY_MASK
13110c41891cSEric Bernstein 	 */
13120c41891cSEric Bernstein 	REG_UPDATE_2(AFMT_60958_0,
13130c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_L, 1,
13140c41891cSEric Bernstein 			AFMT_60958_CS_CLOCK_ACCURACY, 0);
13150c41891cSEric Bernstein 
13160c41891cSEric Bernstein 	/* AFMT_60958_1 AFMT_60958_CS_CHALNNEL_NUMBER_R */
13170c41891cSEric Bernstein 	REG_UPDATE(AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
13180c41891cSEric Bernstein 
13190c41891cSEric Bernstein 	/* AFMT_60958_2 now keep this settings until
13200c41891cSEric Bernstein 	 * Programming guide comes out
13210c41891cSEric Bernstein 	 */
13220c41891cSEric Bernstein 	REG_UPDATE_6(AFMT_60958_2,
13230c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_2, 3,
13240c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_3, 4,
13250c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_4, 5,
13260c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_5, 6,
13270c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_6, 7,
13280c41891cSEric Bernstein 			AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
13290c41891cSEric Bernstein }
13300c41891cSEric Bernstein 
enc1_se_setup_dp_audio(struct stream_encoder * enc)13310c41891cSEric Bernstein static void enc1_se_setup_dp_audio(
13320c41891cSEric Bernstein 	struct stream_encoder *enc)
13330c41891cSEric Bernstein {
13340c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
13350c41891cSEric Bernstein 
13360c41891cSEric Bernstein 	/* --- DP Audio packet configurations --- */
13370c41891cSEric Bernstein 
13380c41891cSEric Bernstein 	/* ATP Configuration */
13390c41891cSEric Bernstein 	REG_SET(DP_SEC_AUD_N, 0,
13400c41891cSEric Bernstein 			DP_SEC_AUD_N, DP_SEC_AUD_N__DP_SEC_AUD_N__DEFAULT);
13410c41891cSEric Bernstein 
13420c41891cSEric Bernstein 	/* Async/auto-calc timestamp mode */
13430c41891cSEric Bernstein 	REG_SET(DP_SEC_TIMESTAMP, 0, DP_SEC_TIMESTAMP_MODE,
13440c41891cSEric Bernstein 			DP_SEC_TIMESTAMP__DP_SEC_TIMESTAMP_MODE__AUTO_CALC);
13450c41891cSEric Bernstein 
13460c41891cSEric Bernstein 	/* --- The following are the registers
13470c41891cSEric Bernstein 	 *  copied from the SetupHDMI ---
13480c41891cSEric Bernstein 	 */
13490c41891cSEric Bernstein 
13500c41891cSEric Bernstein 	/* AFMT_AUDIO_PACKET_CONTROL */
13510c41891cSEric Bernstein 	REG_UPDATE(AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
13520c41891cSEric Bernstein 
13530c41891cSEric Bernstein 	/* AFMT_AUDIO_PACKET_CONTROL2 */
13540c41891cSEric Bernstein 	/* Program the ATP and AIP next */
13550c41891cSEric Bernstein 	REG_UPDATE_2(AFMT_AUDIO_PACKET_CONTROL2,
13560c41891cSEric Bernstein 			AFMT_AUDIO_LAYOUT_OVRD, 0,
13570c41891cSEric Bernstein 			AFMT_60958_OSF_OVRD, 0);
13580c41891cSEric Bernstein 
13590c41891cSEric Bernstein 	/* AFMT_INFOFRAME_CONTROL0 */
13600c41891cSEric Bernstein 	REG_UPDATE(AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
13610c41891cSEric Bernstein 
13620c41891cSEric Bernstein 	/* AFMT_60958_0__AFMT_60958_CS_CLOCK_ACCURACY_MASK */
13630c41891cSEric Bernstein 	REG_UPDATE(AFMT_60958_0, AFMT_60958_CS_CLOCK_ACCURACY, 0);
13640c41891cSEric Bernstein }
13650c41891cSEric Bernstein 
enc1_se_enable_audio_clock(struct stream_encoder * enc,bool enable)1366c5c07cb5SEric Bernstein void enc1_se_enable_audio_clock(
13670c41891cSEric Bernstein 	struct stream_encoder *enc,
13680c41891cSEric Bernstein 	bool enable)
13690c41891cSEric Bernstein {
13700c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
13710c41891cSEric Bernstein 
13720c41891cSEric Bernstein 	if (REG(AFMT_CNTL) == 0)
13730c41891cSEric Bernstein 		return;   /* DCE8/10 does not have this register */
13740c41891cSEric Bernstein 
13750c41891cSEric Bernstein 	REG_UPDATE(AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, !!enable);
13760c41891cSEric Bernstein 
13770c41891cSEric Bernstein 	/* wait for AFMT clock to turn on,
13780c41891cSEric Bernstein 	 * expectation: this should complete in 1-2 reads
13790c41891cSEric Bernstein 	 *
13800c41891cSEric Bernstein 	 * REG_WAIT(AFMT_CNTL, AFMT_AUDIO_CLOCK_ON, !!enable, 1, 10);
13810c41891cSEric Bernstein 	 *
13820c41891cSEric Bernstein 	 * TODO: wait for clock_on does not work well. May need HW
13830c41891cSEric Bernstein 	 * program sequence. But audio seems work normally even without wait
13840c41891cSEric Bernstein 	 * for clock_on status change
13850c41891cSEric Bernstein 	 */
13860c41891cSEric Bernstein }
13870c41891cSEric Bernstein 
enc1_se_enable_dp_audio(struct stream_encoder * enc)1388c5c07cb5SEric Bernstein void enc1_se_enable_dp_audio(
13890c41891cSEric Bernstein 	struct stream_encoder *enc)
13900c41891cSEric Bernstein {
13910c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
13920c41891cSEric Bernstein 
13930c41891cSEric Bernstein 	/* Enable Audio packets */
13940c41891cSEric Bernstein 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_ASP_ENABLE, 1);
13950c41891cSEric Bernstein 
13960c41891cSEric Bernstein 	/* Program the ATP and AIP next */
13970c41891cSEric Bernstein 	REG_UPDATE_2(DP_SEC_CNTL,
13980c41891cSEric Bernstein 			DP_SEC_ATP_ENABLE, 1,
13990c41891cSEric Bernstein 			DP_SEC_AIP_ENABLE, 1);
14000c41891cSEric Bernstein 
14010c41891cSEric Bernstein 	/* Program STREAM_ENABLE after all the other enables. */
14020c41891cSEric Bernstein 	REG_UPDATE(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
14030c41891cSEric Bernstein }
14040c41891cSEric Bernstein 
enc1_se_disable_dp_audio(struct stream_encoder * enc)14050c41891cSEric Bernstein static void enc1_se_disable_dp_audio(
14060c41891cSEric Bernstein 	struct stream_encoder *enc)
14070c41891cSEric Bernstein {
14080c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
1409388277b1SAnthony Koo 	uint32_t value = 0;
14100c41891cSEric Bernstein 
14110c41891cSEric Bernstein 	/* Disable Audio packets */
14120c41891cSEric Bernstein 	REG_UPDATE_5(DP_SEC_CNTL,
14130c41891cSEric Bernstein 			DP_SEC_ASP_ENABLE, 0,
14140c41891cSEric Bernstein 			DP_SEC_ATP_ENABLE, 0,
14150c41891cSEric Bernstein 			DP_SEC_AIP_ENABLE, 0,
14160c41891cSEric Bernstein 			DP_SEC_ACM_ENABLE, 0,
14170c41891cSEric Bernstein 			DP_SEC_STREAM_ENABLE, 0);
14180c41891cSEric Bernstein 
14190c41891cSEric Bernstein 	/* This register shared with encoder info frame. Therefore we need to
14200c41891cSEric Bernstein 	 * keep master enabled if at least on of the fields is not 0
14210c41891cSEric Bernstein 	 */
1422388277b1SAnthony Koo 	value = REG_READ(DP_SEC_CNTL);
14230c41891cSEric Bernstein 	if (value != 0)
14240c41891cSEric Bernstein 		REG_UPDATE(DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
14250c41891cSEric Bernstein 
14260c41891cSEric Bernstein }
14270c41891cSEric Bernstein 
enc1_se_audio_mute_control(struct stream_encoder * enc,bool mute)14280c41891cSEric Bernstein void enc1_se_audio_mute_control(
14290c41891cSEric Bernstein 	struct stream_encoder *enc,
14300c41891cSEric Bernstein 	bool mute)
14310c41891cSEric Bernstein {
14320c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
14330c41891cSEric Bernstein 
14340c41891cSEric Bernstein 	REG_UPDATE(AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, !mute);
14350c41891cSEric Bernstein }
14360c41891cSEric Bernstein 
enc1_se_dp_audio_setup(struct stream_encoder * enc,unsigned int az_inst,struct audio_info * info)14370c41891cSEric Bernstein void enc1_se_dp_audio_setup(
14380c41891cSEric Bernstein 	struct stream_encoder *enc,
14390c41891cSEric Bernstein 	unsigned int az_inst,
14400c41891cSEric Bernstein 	struct audio_info *info)
14410c41891cSEric Bernstein {
14420c41891cSEric Bernstein 	enc1_se_audio_setup(enc, az_inst, info);
14430c41891cSEric Bernstein }
14440c41891cSEric Bernstein 
enc1_se_dp_audio_enable(struct stream_encoder * enc)14450c41891cSEric Bernstein void enc1_se_dp_audio_enable(
14460c41891cSEric Bernstein 	struct stream_encoder *enc)
14470c41891cSEric Bernstein {
14480c41891cSEric Bernstein 	enc1_se_enable_audio_clock(enc, true);
14490c41891cSEric Bernstein 	enc1_se_setup_dp_audio(enc);
14500c41891cSEric Bernstein 	enc1_se_enable_dp_audio(enc);
14510c41891cSEric Bernstein }
14520c41891cSEric Bernstein 
enc1_se_dp_audio_disable(struct stream_encoder * enc)14530c41891cSEric Bernstein void enc1_se_dp_audio_disable(
14540c41891cSEric Bernstein 	struct stream_encoder *enc)
14550c41891cSEric Bernstein {
14560c41891cSEric Bernstein 	enc1_se_disable_dp_audio(enc);
14570c41891cSEric Bernstein 	enc1_se_enable_audio_clock(enc, false);
14580c41891cSEric Bernstein }
14590c41891cSEric Bernstein 
enc1_se_hdmi_audio_setup(struct stream_encoder * enc,unsigned int az_inst,struct audio_info * info,struct audio_crtc_info * audio_crtc_info)14600c41891cSEric Bernstein void enc1_se_hdmi_audio_setup(
14610c41891cSEric Bernstein 	struct stream_encoder *enc,
14620c41891cSEric Bernstein 	unsigned int az_inst,
14630c41891cSEric Bernstein 	struct audio_info *info,
14640c41891cSEric Bernstein 	struct audio_crtc_info *audio_crtc_info)
14650c41891cSEric Bernstein {
14660c41891cSEric Bernstein 	enc1_se_enable_audio_clock(enc, true);
14670c41891cSEric Bernstein 	enc1_se_setup_hdmi_audio(enc, audio_crtc_info);
14680c41891cSEric Bernstein 	enc1_se_audio_setup(enc, az_inst, info);
14690c41891cSEric Bernstein }
14700c41891cSEric Bernstein 
enc1_se_hdmi_audio_disable(struct stream_encoder * enc)14710c41891cSEric Bernstein void enc1_se_hdmi_audio_disable(
14720c41891cSEric Bernstein 	struct stream_encoder *enc)
14730c41891cSEric Bernstein {
147418b4f1a0SMichael Strauss 	if (enc->afmt && enc->afmt->funcs->afmt_powerdown)
147518b4f1a0SMichael Strauss 		enc->afmt->funcs->afmt_powerdown(enc->afmt);
1476c186c13eSHarry Wentland 
14770c41891cSEric Bernstein 	enc1_se_enable_audio_clock(enc, false);
14780c41891cSEric Bernstein }
14790c41891cSEric Bernstein 
14800c41891cSEric Bernstein 
enc1_setup_stereo_sync(struct stream_encoder * enc,int tg_inst,bool enable)1481c5011872SEric Bernstein void enc1_setup_stereo_sync(
14820c41891cSEric Bernstein 	struct stream_encoder *enc,
14830c41891cSEric Bernstein 	int tg_inst, bool enable)
14840c41891cSEric Bernstein {
14850c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
14860c41891cSEric Bernstein 	REG_UPDATE(DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, tg_inst);
14870c41891cSEric Bernstein 	REG_UPDATE(DIG_FE_CNTL, DIG_STEREOSYNC_GATE_EN, !enable);
14880c41891cSEric Bernstein }
14890c41891cSEric Bernstein 
enc1_dig_connect_to_otg(struct stream_encoder * enc,int tg_inst)1490d2c460e7Shersen wu void enc1_dig_connect_to_otg(
1491d2c460e7Shersen wu 	struct stream_encoder *enc,
1492d2c460e7Shersen wu 	int tg_inst)
1493d2c460e7Shersen wu {
1494d2c460e7Shersen wu 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
1495d2c460e7Shersen wu 
1496d2c460e7Shersen wu 	REG_UPDATE(DIG_FE_CNTL, DIG_SOURCE_SELECT, tg_inst);
1497d2c460e7Shersen wu }
14980c41891cSEric Bernstein 
enc1_dig_source_otg(struct stream_encoder * enc)14995ec43edaSMartin Leung unsigned int enc1_dig_source_otg(
15005ec43edaSMartin Leung 	struct stream_encoder *enc)
15015ec43edaSMartin Leung {
15025ec43edaSMartin Leung 	uint32_t tg_inst = 0;
15035ec43edaSMartin Leung 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
15045ec43edaSMartin Leung 
15055ec43edaSMartin Leung 	REG_GET(DIG_FE_CNTL, DIG_SOURCE_SELECT, &tg_inst);
15065ec43edaSMartin Leung 
15075ec43edaSMartin Leung 	return tg_inst;
15085ec43edaSMartin Leung }
15095ec43edaSMartin Leung 
enc1_stream_encoder_dp_get_pixel_format(struct stream_encoder * enc,enum dc_pixel_encoding * encoding,enum dc_color_depth * depth)151093c2340bSMartin Leung bool enc1_stream_encoder_dp_get_pixel_format(
151193c2340bSMartin Leung 	struct stream_encoder *enc,
151293c2340bSMartin Leung 	enum dc_pixel_encoding *encoding,
151393c2340bSMartin Leung 	enum dc_color_depth *depth)
151493c2340bSMartin Leung {
151593c2340bSMartin Leung 	uint32_t hw_encoding = 0;
151693c2340bSMartin Leung 	uint32_t hw_depth = 0;
151793c2340bSMartin Leung 	struct dcn10_stream_encoder *enc1 = DCN10STRENC_FROM_STRENC(enc);
151893c2340bSMartin Leung 
151993c2340bSMartin Leung 	if (enc == NULL ||
152093c2340bSMartin Leung 		encoding == NULL ||
152193c2340bSMartin Leung 		depth == NULL)
152293c2340bSMartin Leung 		return false;
152393c2340bSMartin Leung 
152493c2340bSMartin Leung 	REG_GET_2(DP_PIXEL_FORMAT,
152593c2340bSMartin Leung 		DP_PIXEL_ENCODING, &hw_encoding,
152693c2340bSMartin Leung 		DP_COMPONENT_DEPTH, &hw_depth);
152793c2340bSMartin Leung 
152893c2340bSMartin Leung 	switch (hw_depth) {
152993c2340bSMartin Leung 	case DP_COMPONENT_PIXEL_DEPTH_6BPC:
153093c2340bSMartin Leung 		*depth = COLOR_DEPTH_666;
153193c2340bSMartin Leung 		break;
153293c2340bSMartin Leung 	case DP_COMPONENT_PIXEL_DEPTH_8BPC:
153393c2340bSMartin Leung 		*depth = COLOR_DEPTH_888;
153493c2340bSMartin Leung 		break;
153593c2340bSMartin Leung 	case DP_COMPONENT_PIXEL_DEPTH_10BPC:
153693c2340bSMartin Leung 		*depth = COLOR_DEPTH_101010;
153793c2340bSMartin Leung 		break;
153893c2340bSMartin Leung 	case DP_COMPONENT_PIXEL_DEPTH_12BPC:
153993c2340bSMartin Leung 		*depth = COLOR_DEPTH_121212;
154093c2340bSMartin Leung 		break;
154193c2340bSMartin Leung 	case DP_COMPONENT_PIXEL_DEPTH_16BPC:
154293c2340bSMartin Leung 		*depth = COLOR_DEPTH_161616;
154393c2340bSMartin Leung 		break;
154493c2340bSMartin Leung 	default:
154593c2340bSMartin Leung 		*depth = COLOR_DEPTH_UNDEFINED;
154693c2340bSMartin Leung 		break;
154793c2340bSMartin Leung 	}
154893c2340bSMartin Leung 
154993c2340bSMartin Leung 	switch (hw_encoding) {
155093c2340bSMartin Leung 	case DP_PIXEL_ENCODING_TYPE_RGB444:
155193c2340bSMartin Leung 		*encoding = PIXEL_ENCODING_RGB;
155293c2340bSMartin Leung 		break;
155393c2340bSMartin Leung 	case DP_PIXEL_ENCODING_TYPE_YCBCR422:
155493c2340bSMartin Leung 		*encoding = PIXEL_ENCODING_YCBCR422;
155593c2340bSMartin Leung 		break;
155693c2340bSMartin Leung 	case DP_PIXEL_ENCODING_TYPE_YCBCR444:
155793c2340bSMartin Leung 	case DP_PIXEL_ENCODING_TYPE_Y_ONLY:
155893c2340bSMartin Leung 		*encoding = PIXEL_ENCODING_YCBCR444;
155993c2340bSMartin Leung 		break;
156093c2340bSMartin Leung 	case DP_PIXEL_ENCODING_TYPE_YCBCR420:
156193c2340bSMartin Leung 		*encoding = PIXEL_ENCODING_YCBCR420;
156293c2340bSMartin Leung 		break;
156393c2340bSMartin Leung 	default:
156493c2340bSMartin Leung 		*encoding = PIXEL_ENCODING_UNDEFINED;
156593c2340bSMartin Leung 		break;
156693c2340bSMartin Leung 	}
156793c2340bSMartin Leung 	return true;
156893c2340bSMartin Leung }
156993c2340bSMartin Leung 
15700c41891cSEric Bernstein static const struct stream_encoder_funcs dcn10_str_enc_funcs = {
15710c41891cSEric Bernstein 	.dp_set_stream_attribute =
15720c41891cSEric Bernstein 		enc1_stream_encoder_dp_set_stream_attribute,
15730c41891cSEric Bernstein 	.hdmi_set_stream_attribute =
15740c41891cSEric Bernstein 		enc1_stream_encoder_hdmi_set_stream_attribute,
15750c41891cSEric Bernstein 	.dvi_set_stream_attribute =
15760c41891cSEric Bernstein 		enc1_stream_encoder_dvi_set_stream_attribute,
15776c95320dSGeorge Shen 	.set_throttled_vcp_size =
15786c95320dSGeorge Shen 		enc1_stream_encoder_set_throttled_vcp_size,
15790c41891cSEric Bernstein 	.update_hdmi_info_packets =
15800c41891cSEric Bernstein 		enc1_stream_encoder_update_hdmi_info_packets,
15810c41891cSEric Bernstein 	.stop_hdmi_info_packets =
15820c41891cSEric Bernstein 		enc1_stream_encoder_stop_hdmi_info_packets,
15830c41891cSEric Bernstein 	.update_dp_info_packets =
15840c41891cSEric Bernstein 		enc1_stream_encoder_update_dp_info_packets,
158588ccdf1dSLeo (Hanghong) Ma 	.send_immediate_sdp_message =
158688ccdf1dSLeo (Hanghong) Ma 		enc1_stream_encoder_send_immediate_sdp_message,
15870c41891cSEric Bernstein 	.stop_dp_info_packets =
15880c41891cSEric Bernstein 		enc1_stream_encoder_stop_dp_info_packets,
15890c41891cSEric Bernstein 	.dp_blank =
15900c41891cSEric Bernstein 		enc1_stream_encoder_dp_blank,
15910c41891cSEric Bernstein 	.dp_unblank =
15920c41891cSEric Bernstein 		enc1_stream_encoder_dp_unblank,
15930c41891cSEric Bernstein 	.audio_mute_control = enc1_se_audio_mute_control,
15940c41891cSEric Bernstein 
15950c41891cSEric Bernstein 	.dp_audio_setup = enc1_se_dp_audio_setup,
15960c41891cSEric Bernstein 	.dp_audio_enable = enc1_se_dp_audio_enable,
15970c41891cSEric Bernstein 	.dp_audio_disable = enc1_se_dp_audio_disable,
15980c41891cSEric Bernstein 
15990c41891cSEric Bernstein 	.hdmi_audio_setup = enc1_se_hdmi_audio_setup,
16000c41891cSEric Bernstein 	.hdmi_audio_disable = enc1_se_hdmi_audio_disable,
16010c41891cSEric Bernstein 	.setup_stereo_sync  = enc1_setup_stereo_sync,
16020c41891cSEric Bernstein 	.set_avmute = enc1_stream_encoder_set_avmute,
1603d2c460e7Shersen wu 	.dig_connect_to_otg  = enc1_dig_connect_to_otg,
1604ac42fd63SWenjing Liu 	.hdmi_reset_stream_attribute = enc1_reset_hdmi_stream_attribute,
16055ec43edaSMartin Leung 	.dig_source_otg = enc1_dig_source_otg,
160693c2340bSMartin Leung 
160793c2340bSMartin Leung 	.dp_get_pixel_format  = enc1_stream_encoder_dp_get_pixel_format,
16080c41891cSEric Bernstein };
16090c41891cSEric Bernstein 
dcn10_stream_encoder_construct(struct dcn10_stream_encoder * enc1,struct dc_context * ctx,struct dc_bios * bp,enum engine_id eng_id,const struct dcn10_stream_enc_registers * regs,const struct dcn10_stream_encoder_shift * se_shift,const struct dcn10_stream_encoder_mask * se_mask)16100c41891cSEric Bernstein void dcn10_stream_encoder_construct(
16110c41891cSEric Bernstein 	struct dcn10_stream_encoder *enc1,
16120c41891cSEric Bernstein 	struct dc_context *ctx,
16130c41891cSEric Bernstein 	struct dc_bios *bp,
16140c41891cSEric Bernstein 	enum engine_id eng_id,
16150c41891cSEric Bernstein 	const struct dcn10_stream_enc_registers *regs,
16160c41891cSEric Bernstein 	const struct dcn10_stream_encoder_shift *se_shift,
16170c41891cSEric Bernstein 	const struct dcn10_stream_encoder_mask *se_mask)
16180c41891cSEric Bernstein {
16190c41891cSEric Bernstein 	enc1->base.funcs = &dcn10_str_enc_funcs;
16200c41891cSEric Bernstein 	enc1->base.ctx = ctx;
16210c41891cSEric Bernstein 	enc1->base.id = eng_id;
16220c41891cSEric Bernstein 	enc1->base.bp = bp;
16230c41891cSEric Bernstein 	enc1->regs = regs;
16240c41891cSEric Bernstein 	enc1->se_shift = se_shift;
16250c41891cSEric Bernstein 	enc1->se_mask = se_mask;
16263f0940f8SCharlene Liu 	enc1->base.stream_enc_inst = eng_id - ENGINE_ID_DIGA;
16270c41891cSEric Bernstein }
16280c41891cSEric Bernstein 
1629