1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  *  and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef __DC_TIMING_GENERATOR_DCN10_H__
27 #define __DC_TIMING_GENERATOR_DCN10_H__
28 
29 #include "timing_generator.h"
30 
31 #define DCN10TG_FROM_TG(tg)\
32 	container_of(tg, struct optc, base)
33 
34 #define TG_COMMON_REG_LIST_DCN(inst) \
35 	SRI(OTG_VSTARTUP_PARAM, OTG, inst),\
36 	SRI(OTG_VUPDATE_PARAM, OTG, inst),\
37 	SRI(OTG_VREADY_PARAM, OTG, inst),\
38 	SRI(OTG_BLANK_CONTROL, OTG, inst),\
39 	SRI(OTG_MASTER_UPDATE_LOCK, OTG, inst),\
40 	SRI(OTG_GLOBAL_CONTROL0, OTG, inst),\
41 	SRI(OTG_DOUBLE_BUFFER_CONTROL, OTG, inst),\
42 	SRI(OTG_H_TOTAL, OTG, inst),\
43 	SRI(OTG_H_BLANK_START_END, OTG, inst),\
44 	SRI(OTG_H_SYNC_A, OTG, inst),\
45 	SRI(OTG_H_SYNC_A_CNTL, OTG, inst),\
46 	SRI(OTG_H_TIMING_CNTL, OTG, inst),\
47 	SRI(OTG_V_TOTAL, OTG, inst),\
48 	SRI(OTG_V_BLANK_START_END, OTG, inst),\
49 	SRI(OTG_V_SYNC_A, OTG, inst),\
50 	SRI(OTG_V_SYNC_A_CNTL, OTG, inst),\
51 	SRI(OTG_INTERLACE_CONTROL, OTG, inst),\
52 	SRI(OTG_CONTROL, OTG, inst),\
53 	SRI(OTG_STEREO_CONTROL, OTG, inst),\
54 	SRI(OTG_3D_STRUCTURE_CONTROL, OTG, inst),\
55 	SRI(OTG_STEREO_STATUS, OTG, inst),\
56 	SRI(OTG_V_TOTAL_MAX, OTG, inst),\
57 	SRI(OTG_V_TOTAL_MIN, OTG, inst),\
58 	SRI(OTG_V_TOTAL_CONTROL, OTG, inst),\
59 	SRI(OTG_TRIGA_CNTL, OTG, inst),\
60 	SRI(OTG_FORCE_COUNT_NOW_CNTL, OTG, inst),\
61 	SRI(OTG_STATIC_SCREEN_CONTROL, OTG, inst),\
62 	SRI(OTG_STATUS_FRAME_COUNT, OTG, inst),\
63 	SRI(OTG_STATUS, OTG, inst),\
64 	SRI(OTG_STATUS_POSITION, OTG, inst),\
65 	SRI(OTG_NOM_VERT_POSITION, OTG, inst),\
66 	SRI(OTG_BLACK_COLOR, OTG, inst),\
67 	SRI(OTG_CLOCK_CONTROL, OTG, inst),\
68 	SRI(OTG_VERTICAL_INTERRUPT0_CONTROL, OTG, inst),\
69 	SRI(OTG_VERTICAL_INTERRUPT0_POSITION, OTG, inst),\
70 	SRI(OTG_VERTICAL_INTERRUPT1_CONTROL, OTG, inst),\
71 	SRI(OTG_VERTICAL_INTERRUPT1_POSITION, OTG, inst),\
72 	SRI(OTG_VERTICAL_INTERRUPT2_CONTROL, OTG, inst),\
73 	SRI(OTG_VERTICAL_INTERRUPT2_POSITION, OTG, inst),\
74 	SRI(OPTC_INPUT_CLOCK_CONTROL, ODM, inst),\
75 	SRI(OPTC_DATA_SOURCE_SELECT, ODM, inst),\
76 	SRI(OPTC_INPUT_GLOBAL_CONTROL, ODM, inst),\
77 	SRI(CONTROL, VTG, inst),\
78 	SRI(OTG_VERT_SYNC_CONTROL, OTG, inst),\
79 	SRI(OTG_MASTER_UPDATE_MODE, OTG, inst),\
80 	SRI(OTG_GSL_CONTROL, OTG, inst),\
81 	SRI(OTG_CRC_CNTL, OTG, inst),\
82 	SRI(OTG_CRC0_DATA_RG, OTG, inst),\
83 	SRI(OTG_CRC0_DATA_B, OTG, inst),\
84 	SRI(OTG_CRC0_WINDOWA_X_CONTROL, OTG, inst),\
85 	SRI(OTG_CRC0_WINDOWA_Y_CONTROL, OTG, inst),\
86 	SRI(OTG_CRC0_WINDOWB_X_CONTROL, OTG, inst),\
87 	SRI(OTG_CRC0_WINDOWB_Y_CONTROL, OTG, inst),\
88 	SR(GSL_SOURCE_SELECT),\
89 	SRI(OTG_GLOBAL_CONTROL2, OTG, inst),\
90 	SRI(OTG_TRIGA_MANUAL_TRIG, OTG, inst)
91 
92 #define TG_COMMON_REG_LIST_DCN1_0(inst) \
93 	TG_COMMON_REG_LIST_DCN(inst),\
94 	SRI(OTG_TEST_PATTERN_PARAMETERS, OTG, inst),\
95 	SRI(OTG_TEST_PATTERN_CONTROL, OTG, inst),\
96 	SRI(OTG_TEST_PATTERN_COLOR, OTG, inst),\
97 	SRI(OTG_MANUAL_FLOW_CONTROL, OTG, inst)
98 
99 
100 struct dcn_optc_registers {
101 	uint32_t OTG_GLOBAL_CONTROL1;
102 	uint32_t OTG_GLOBAL_CONTROL2;
103 	uint32_t OTG_VERT_SYNC_CONTROL;
104 	uint32_t OTG_MASTER_UPDATE_MODE;
105 	uint32_t OTG_GSL_CONTROL;
106 	uint32_t OTG_VSTARTUP_PARAM;
107 	uint32_t OTG_VUPDATE_PARAM;
108 	uint32_t OTG_VREADY_PARAM;
109 	uint32_t OTG_BLANK_CONTROL;
110 	uint32_t OTG_MASTER_UPDATE_LOCK;
111 	uint32_t OTG_GLOBAL_CONTROL0;
112 	uint32_t OTG_DOUBLE_BUFFER_CONTROL;
113 	uint32_t OTG_H_TOTAL;
114 	uint32_t OTG_H_BLANK_START_END;
115 	uint32_t OTG_H_SYNC_A;
116 	uint32_t OTG_H_SYNC_A_CNTL;
117 	uint32_t OTG_H_TIMING_CNTL;
118 	uint32_t OTG_V_TOTAL;
119 	uint32_t OTG_V_BLANK_START_END;
120 	uint32_t OTG_V_SYNC_A;
121 	uint32_t OTG_V_SYNC_A_CNTL;
122 	uint32_t OTG_INTERLACE_CONTROL;
123 	uint32_t OTG_CONTROL;
124 	uint32_t OTG_STEREO_CONTROL;
125 	uint32_t OTG_3D_STRUCTURE_CONTROL;
126 	uint32_t OTG_STEREO_STATUS;
127 	uint32_t OTG_V_TOTAL_MAX;
128 	uint32_t OTG_V_TOTAL_MIN;
129 	uint32_t OTG_V_TOTAL_CONTROL;
130 	uint32_t OTG_TRIGA_CNTL;
131 	uint32_t OTG_TRIGA_MANUAL_TRIG;
132 	uint32_t OTG_MANUAL_FLOW_CONTROL;
133 	uint32_t OTG_FORCE_COUNT_NOW_CNTL;
134 	uint32_t OTG_STATIC_SCREEN_CONTROL;
135 	uint32_t OTG_STATUS_FRAME_COUNT;
136 	uint32_t OTG_STATUS;
137 	uint32_t OTG_STATUS_POSITION;
138 	uint32_t OTG_NOM_VERT_POSITION;
139 	uint32_t OTG_BLACK_COLOR;
140 	uint32_t OTG_TEST_PATTERN_PARAMETERS;
141 	uint32_t OTG_TEST_PATTERN_CONTROL;
142 	uint32_t OTG_TEST_PATTERN_COLOR;
143 	uint32_t OTG_CLOCK_CONTROL;
144 	uint32_t OTG_VERTICAL_INTERRUPT0_CONTROL;
145 	uint32_t OTG_VERTICAL_INTERRUPT0_POSITION;
146 	uint32_t OTG_VERTICAL_INTERRUPT1_CONTROL;
147 	uint32_t OTG_VERTICAL_INTERRUPT1_POSITION;
148 	uint32_t OTG_VERTICAL_INTERRUPT2_CONTROL;
149 	uint32_t OTG_VERTICAL_INTERRUPT2_POSITION;
150 	uint32_t OPTC_INPUT_CLOCK_CONTROL;
151 	uint32_t OPTC_DATA_SOURCE_SELECT;
152 	uint32_t OPTC_MEMORY_CONFIG;
153 	uint32_t OPTC_INPUT_GLOBAL_CONTROL;
154 	uint32_t CONTROL;
155 	uint32_t OTG_GSL_WINDOW_X;
156 	uint32_t OTG_GSL_WINDOW_Y;
157 	uint32_t OTG_VUPDATE_KEEPOUT;
158 	uint32_t OTG_CRC_CNTL;
159 	uint32_t OTG_CRC0_DATA_RG;
160 	uint32_t OTG_CRC0_DATA_B;
161 	uint32_t OTG_CRC0_WINDOWA_X_CONTROL;
162 	uint32_t OTG_CRC0_WINDOWA_Y_CONTROL;
163 	uint32_t OTG_CRC0_WINDOWB_X_CONTROL;
164 	uint32_t OTG_CRC0_WINDOWB_Y_CONTROL;
165 	uint32_t GSL_SOURCE_SELECT;
166 #ifdef CONFIG_DRM_AMD_DC_DCN2_0
167 	uint32_t DWB_SOURCE_SELECT;
168 	uint32_t OTG_DSC_START_POSITION;
169 	uint32_t OPTC_DATA_FORMAT_CONTROL;
170 	uint32_t OPTC_BYTES_PER_PIXEL;
171 	uint32_t OPTC_WIDTH_CONTROL;
172 #endif
173 };
174 
175 #define TG_COMMON_MASK_SH_LIST_DCN(mask_sh)\
176 	SF(OTG0_OTG_VSTARTUP_PARAM, VSTARTUP_START, mask_sh),\
177 	SF(OTG0_OTG_VUPDATE_PARAM, VUPDATE_OFFSET, mask_sh),\
178 	SF(OTG0_OTG_VUPDATE_PARAM, VUPDATE_WIDTH, mask_sh),\
179 	SF(OTG0_OTG_VREADY_PARAM, VREADY_OFFSET, mask_sh),\
180 	SF(OTG0_OTG_BLANK_CONTROL, OTG_BLANK_DATA_EN, mask_sh),\
181 	SF(OTG0_OTG_BLANK_CONTROL, OTG_BLANK_DE_MODE, mask_sh),\
182 	SF(OTG0_OTG_BLANK_CONTROL, OTG_CURRENT_BLANK_STATE, mask_sh),\
183 	SF(OTG0_OTG_MASTER_UPDATE_LOCK, OTG_MASTER_UPDATE_LOCK, mask_sh),\
184 	SF(OTG0_OTG_MASTER_UPDATE_LOCK, UPDATE_LOCK_STATUS, mask_sh),\
185 	SF(OTG0_OTG_GLOBAL_CONTROL0, OTG_MASTER_UPDATE_LOCK_SEL, mask_sh),\
186 	SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_UPDATE_PENDING, mask_sh),\
187 	SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_BLANK_DATA_DOUBLE_BUFFER_EN, mask_sh),\
188 	SF(OTG0_OTG_H_TOTAL, OTG_H_TOTAL, mask_sh),\
189 	SF(OTG0_OTG_H_BLANK_START_END, OTG_H_BLANK_START, mask_sh),\
190 	SF(OTG0_OTG_H_BLANK_START_END, OTG_H_BLANK_END, mask_sh),\
191 	SF(OTG0_OTG_H_SYNC_A, OTG_H_SYNC_A_START, mask_sh),\
192 	SF(OTG0_OTG_H_SYNC_A, OTG_H_SYNC_A_END, mask_sh),\
193 	SF(OTG0_OTG_H_SYNC_A_CNTL, OTG_H_SYNC_A_POL, mask_sh),\
194 	SF(OTG0_OTG_H_TIMING_CNTL, OTG_H_TIMING_DIV_BY2, mask_sh),\
195 	SF(OTG0_OTG_V_TOTAL, OTG_V_TOTAL, mask_sh),\
196 	SF(OTG0_OTG_V_BLANK_START_END, OTG_V_BLANK_START, mask_sh),\
197 	SF(OTG0_OTG_V_BLANK_START_END, OTG_V_BLANK_END, mask_sh),\
198 	SF(OTG0_OTG_V_SYNC_A, OTG_V_SYNC_A_START, mask_sh),\
199 	SF(OTG0_OTG_V_SYNC_A, OTG_V_SYNC_A_END, mask_sh),\
200 	SF(OTG0_OTG_V_SYNC_A_CNTL, OTG_V_SYNC_A_POL, mask_sh),\
201 	SF(OTG0_OTG_INTERLACE_CONTROL, OTG_INTERLACE_ENABLE, mask_sh),\
202 	SF(OTG0_OTG_CONTROL, OTG_MASTER_EN, mask_sh),\
203 	SF(OTG0_OTG_CONTROL, OTG_START_POINT_CNTL, mask_sh),\
204 	SF(OTG0_OTG_CONTROL, OTG_DISABLE_POINT_CNTL, mask_sh),\
205 	SF(OTG0_OTG_CONTROL, OTG_FIELD_NUMBER_CNTL, mask_sh),\
206 	SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_EN, mask_sh),\
207 	SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_SYNC_OUTPUT_LINE_NUM, mask_sh),\
208 	SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_SYNC_OUTPUT_POLARITY, mask_sh),\
209 	SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_EYE_FLAG_POLARITY, mask_sh),\
210 	SF(OTG0_OTG_STEREO_CONTROL, OTG_DISABLE_STEREOSYNC_OUTPUT_FOR_DP, mask_sh),\
211 	SF(OTG0_OTG_STEREO_CONTROL, OTG_DISABLE_STEREOSYNC_OUTPUT_FOR_DP, mask_sh),\
212 	SF(OTG0_OTG_STEREO_STATUS, OTG_STEREO_CURRENT_EYE, mask_sh),\
213 	SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_EN, mask_sh),\
214 	SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_V_UPDATE_MODE, mask_sh),\
215 	SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_STEREO_SEL_OVR, mask_sh),\
216 	SF(OTG0_OTG_V_TOTAL_MAX, OTG_V_TOTAL_MAX, mask_sh),\
217 	SF(OTG0_OTG_V_TOTAL_MIN, OTG_V_TOTAL_MIN, mask_sh),\
218 	SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_V_TOTAL_MIN_SEL, mask_sh),\
219 	SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_V_TOTAL_MAX_SEL, mask_sh),\
220 	SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_FORCE_LOCK_ON_EVENT, mask_sh),\
221 	SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_SET_V_TOTAL_MIN_MASK_EN, mask_sh),\
222 	SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_SET_V_TOTAL_MIN_MASK, mask_sh),\
223 	SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_CLEAR, mask_sh),\
224 	SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_MODE, mask_sh),\
225 	SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_OCCURRED, mask_sh),\
226 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_SOURCE_SELECT, mask_sh),\
227 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_SOURCE_PIPE_SELECT, mask_sh),\
228 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_RISING_EDGE_DETECT_CNTL, mask_sh),\
229 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_FALLING_EDGE_DETECT_CNTL, mask_sh),\
230 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_POLARITY_SELECT, mask_sh),\
231 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_FREQUENCY_SELECT, mask_sh),\
232 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_DELAY, mask_sh),\
233 	SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_CLEAR, mask_sh),\
234 	SF(OTG0_OTG_TRIGA_MANUAL_TRIG, OTG_TRIGA_MANUAL_TRIG, mask_sh),\
235 	SF(OTG0_OTG_STATIC_SCREEN_CONTROL, OTG_STATIC_SCREEN_EVENT_MASK, mask_sh),\
236 	SF(OTG0_OTG_STATIC_SCREEN_CONTROL, OTG_STATIC_SCREEN_FRAME_COUNT, mask_sh),\
237 	SF(OTG0_OTG_STATUS_FRAME_COUNT, OTG_FRAME_COUNT, mask_sh),\
238 	SF(OTG0_OTG_STATUS, OTG_V_BLANK, mask_sh),\
239 	SF(OTG0_OTG_STATUS, OTG_V_ACTIVE_DISP, mask_sh),\
240 	SF(OTG0_OTG_STATUS_POSITION, OTG_HORZ_COUNT, mask_sh),\
241 	SF(OTG0_OTG_STATUS_POSITION, OTG_VERT_COUNT, mask_sh),\
242 	SF(OTG0_OTG_NOM_VERT_POSITION, OTG_VERT_COUNT_NOM, mask_sh),\
243 	SF(OTG0_OTG_BLACK_COLOR, OTG_BLACK_COLOR_B_CB, mask_sh),\
244 	SF(OTG0_OTG_BLACK_COLOR, OTG_BLACK_COLOR_G_Y, mask_sh),\
245 	SF(OTG0_OTG_BLACK_COLOR, OTG_BLACK_COLOR_R_CR, mask_sh),\
246 	SF(OTG0_OTG_CLOCK_CONTROL, OTG_BUSY, mask_sh),\
247 	SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_EN, mask_sh),\
248 	SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_ON, mask_sh),\
249 	SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_GATE_DIS, mask_sh),\
250 	SF(OTG0_OTG_VERTICAL_INTERRUPT0_CONTROL, OTG_VERTICAL_INTERRUPT0_INT_ENABLE, mask_sh),\
251 	SF(OTG0_OTG_VERTICAL_INTERRUPT0_POSITION, OTG_VERTICAL_INTERRUPT0_LINE_START, mask_sh),\
252 	SF(OTG0_OTG_VERTICAL_INTERRUPT0_POSITION, OTG_VERTICAL_INTERRUPT0_LINE_END, mask_sh),\
253 	SF(OTG0_OTG_VERTICAL_INTERRUPT1_CONTROL, OTG_VERTICAL_INTERRUPT1_INT_ENABLE, mask_sh),\
254 	SF(OTG0_OTG_VERTICAL_INTERRUPT1_POSITION, OTG_VERTICAL_INTERRUPT1_LINE_START, mask_sh),\
255 	SF(OTG0_OTG_VERTICAL_INTERRUPT2_CONTROL, OTG_VERTICAL_INTERRUPT2_INT_ENABLE, mask_sh),\
256 	SF(OTG0_OTG_VERTICAL_INTERRUPT2_POSITION, OTG_VERTICAL_INTERRUPT2_LINE_START, mask_sh),\
257 	SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_EN, mask_sh),\
258 	SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_ON, mask_sh),\
259 	SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_GATE_DIS, mask_sh),\
260 	SF(ODM0_OPTC_INPUT_GLOBAL_CONTROL, OPTC_UNDERFLOW_OCCURRED_STATUS, mask_sh),\
261 	SF(ODM0_OPTC_INPUT_GLOBAL_CONTROL, OPTC_UNDERFLOW_CLEAR, mask_sh),\
262 	SF(VTG0_CONTROL, VTG0_ENABLE, mask_sh),\
263 	SF(VTG0_CONTROL, VTG0_FP2, mask_sh),\
264 	SF(VTG0_CONTROL, VTG0_VCOUNT_INIT, mask_sh),\
265 	SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_FORCE_VSYNC_NEXT_LINE_OCCURRED, mask_sh),\
266 	SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_FORCE_VSYNC_NEXT_LINE_CLEAR, mask_sh),\
267 	SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_AUTO_FORCE_VSYNC_MODE, mask_sh),\
268 	SF(OTG0_OTG_MASTER_UPDATE_MODE, MASTER_UPDATE_INTERLACED_MODE, mask_sh),\
269 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL0_EN, mask_sh),\
270 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL1_EN, mask_sh),\
271 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL2_EN, mask_sh),\
272 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_MASTER_EN, mask_sh),\
273 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_FORCE_DELAY, mask_sh),\
274 	SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_CHECK_ALL_FIELDS, mask_sh),\
275 	SF(OTG0_OTG_CRC_CNTL, OTG_CRC_CONT_EN, mask_sh),\
276 	SF(OTG0_OTG_CRC_CNTL, OTG_CRC0_SELECT, mask_sh),\
277 	SF(OTG0_OTG_CRC_CNTL, OTG_CRC_EN, mask_sh),\
278 	SF(OTG0_OTG_CRC0_DATA_RG, CRC0_R_CR, mask_sh),\
279 	SF(OTG0_OTG_CRC0_DATA_RG, CRC0_G_Y, mask_sh),\
280 	SF(OTG0_OTG_CRC0_DATA_B, CRC0_B_CB, mask_sh),\
281 	SF(OTG0_OTG_CRC0_WINDOWA_X_CONTROL, OTG_CRC0_WINDOWA_X_START, mask_sh),\
282 	SF(OTG0_OTG_CRC0_WINDOWA_X_CONTROL, OTG_CRC0_WINDOWA_X_END, mask_sh),\
283 	SF(OTG0_OTG_CRC0_WINDOWA_Y_CONTROL, OTG_CRC0_WINDOWA_Y_START, mask_sh),\
284 	SF(OTG0_OTG_CRC0_WINDOWA_Y_CONTROL, OTG_CRC0_WINDOWA_Y_END, mask_sh),\
285 	SF(OTG0_OTG_CRC0_WINDOWB_X_CONTROL, OTG_CRC0_WINDOWB_X_START, mask_sh),\
286 	SF(OTG0_OTG_CRC0_WINDOWB_X_CONTROL, OTG_CRC0_WINDOWB_X_END, mask_sh),\
287 	SF(OTG0_OTG_CRC0_WINDOWB_Y_CONTROL, OTG_CRC0_WINDOWB_Y_START, mask_sh),\
288 	SF(OTG0_OTG_CRC0_WINDOWB_Y_CONTROL, OTG_CRC0_WINDOWB_Y_END, mask_sh),\
289 	SF(GSL_SOURCE_SELECT, GSL0_READY_SOURCE_SEL, mask_sh),\
290 	SF(GSL_SOURCE_SELECT, GSL1_READY_SOURCE_SEL, mask_sh),\
291 	SF(GSL_SOURCE_SELECT, GSL2_READY_SOURCE_SEL, mask_sh),\
292 	SF(OTG0_OTG_GLOBAL_CONTROL2, MANUAL_FLOW_CONTROL_SEL, mask_sh)
293 
294 #define TG_COMMON_MASK_SH_LIST_DCN1_0(mask_sh)\
295 	TG_COMMON_MASK_SH_LIST_DCN(mask_sh),\
296 	SF(OTG0_OTG_TEST_PATTERN_PARAMETERS, OTG_TEST_PATTERN_INC0, mask_sh),\
297 	SF(OTG0_OTG_TEST_PATTERN_PARAMETERS, OTG_TEST_PATTERN_INC1, mask_sh),\
298 	SF(OTG0_OTG_TEST_PATTERN_PARAMETERS, OTG_TEST_PATTERN_VRES, mask_sh),\
299 	SF(OTG0_OTG_TEST_PATTERN_PARAMETERS, OTG_TEST_PATTERN_HRES, mask_sh),\
300 	SF(OTG0_OTG_TEST_PATTERN_PARAMETERS, OTG_TEST_PATTERN_RAMP0_OFFSET, mask_sh),\
301 	SF(OTG0_OTG_TEST_PATTERN_CONTROL, OTG_TEST_PATTERN_EN, mask_sh),\
302 	SF(OTG0_OTG_TEST_PATTERN_CONTROL, OTG_TEST_PATTERN_MODE, mask_sh),\
303 	SF(OTG0_OTG_TEST_PATTERN_CONTROL, OTG_TEST_PATTERN_DYNAMIC_RANGE, mask_sh),\
304 	SF(OTG0_OTG_TEST_PATTERN_CONTROL, OTG_TEST_PATTERN_COLOR_FORMAT, mask_sh),\
305 	SF(OTG0_OTG_TEST_PATTERN_COLOR, OTG_TEST_PATTERN_MASK, mask_sh),\
306 	SF(OTG0_OTG_TEST_PATTERN_COLOR, OTG_TEST_PATTERN_DATA, mask_sh),\
307 	SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SRC_SEL, mask_sh),\
308 	SF(OTG0_OTG_MANUAL_FLOW_CONTROL, MANUAL_FLOW_CONTROL, mask_sh),\
309 
310 #define TG_REG_FIELD_LIST_DCN1_0(type) \
311 	type VSTARTUP_START;\
312 	type VUPDATE_OFFSET;\
313 	type VUPDATE_WIDTH;\
314 	type VREADY_OFFSET;\
315 	type OTG_BLANK_DATA_EN;\
316 	type OTG_BLANK_DE_MODE;\
317 	type OTG_CURRENT_BLANK_STATE;\
318 	type OTG_MASTER_UPDATE_LOCK;\
319 	type UPDATE_LOCK_STATUS;\
320 	type OTG_UPDATE_PENDING;\
321 	type OTG_MASTER_UPDATE_LOCK_SEL;\
322 	type OTG_BLANK_DATA_DOUBLE_BUFFER_EN;\
323 	type OTG_H_TOTAL;\
324 	type OTG_H_BLANK_START;\
325 	type OTG_H_BLANK_END;\
326 	type OTG_H_SYNC_A_START;\
327 	type OTG_H_SYNC_A_END;\
328 	type OTG_H_SYNC_A_POL;\
329 	type OTG_H_TIMING_DIV_BY2;\
330 	type OTG_V_TOTAL;\
331 	type OTG_V_BLANK_START;\
332 	type OTG_V_BLANK_END;\
333 	type OTG_V_SYNC_A_START;\
334 	type OTG_V_SYNC_A_END;\
335 	type OTG_V_SYNC_A_POL;\
336 	type OTG_INTERLACE_ENABLE;\
337 	type OTG_MASTER_EN;\
338 	type OTG_START_POINT_CNTL;\
339 	type OTG_DISABLE_POINT_CNTL;\
340 	type OTG_FIELD_NUMBER_CNTL;\
341 	type OTG_STEREO_EN;\
342 	type OTG_STEREO_SYNC_OUTPUT_LINE_NUM;\
343 	type OTG_STEREO_SYNC_OUTPUT_POLARITY;\
344 	type OTG_STEREO_EYE_FLAG_POLARITY;\
345 	type OTG_STEREO_CURRENT_EYE;\
346 	type OTG_DISABLE_STEREOSYNC_OUTPUT_FOR_DP;\
347 	type OTG_3D_STRUCTURE_EN;\
348 	type OTG_3D_STRUCTURE_V_UPDATE_MODE;\
349 	type OTG_3D_STRUCTURE_STEREO_SEL_OVR;\
350 	type OTG_V_TOTAL_MAX;\
351 	type OTG_V_TOTAL_MIN;\
352 	type OTG_V_TOTAL_MIN_SEL;\
353 	type OTG_V_TOTAL_MAX_SEL;\
354 	type OTG_FORCE_LOCK_ON_EVENT;\
355 	type OTG_SET_V_TOTAL_MIN_MASK_EN;\
356 	type OTG_SET_V_TOTAL_MIN_MASK;\
357 	type OTG_FORCE_COUNT_NOW_CLEAR;\
358 	type OTG_FORCE_COUNT_NOW_MODE;\
359 	type OTG_FORCE_COUNT_NOW_OCCURRED;\
360 	type OTG_TRIGA_SOURCE_SELECT;\
361 	type OTG_TRIGA_SOURCE_PIPE_SELECT;\
362 	type OTG_TRIGA_RISING_EDGE_DETECT_CNTL;\
363 	type OTG_TRIGA_FALLING_EDGE_DETECT_CNTL;\
364 	type OTG_TRIGA_POLARITY_SELECT;\
365 	type OTG_TRIGA_FREQUENCY_SELECT;\
366 	type OTG_TRIGA_DELAY;\
367 	type OTG_TRIGA_CLEAR;\
368 	type OTG_TRIGA_MANUAL_TRIG;\
369 	type OTG_STATIC_SCREEN_EVENT_MASK;\
370 	type OTG_STATIC_SCREEN_FRAME_COUNT;\
371 	type OTG_FRAME_COUNT;\
372 	type OTG_V_BLANK;\
373 	type OTG_V_ACTIVE_DISP;\
374 	type OTG_HORZ_COUNT;\
375 	type OTG_VERT_COUNT;\
376 	type OTG_VERT_COUNT_NOM;\
377 	type OTG_BLACK_COLOR_B_CB;\
378 	type OTG_BLACK_COLOR_G_Y;\
379 	type OTG_BLACK_COLOR_R_CR;\
380 	type OTG_TEST_PATTERN_INC0;\
381 	type OTG_TEST_PATTERN_INC1;\
382 	type OTG_TEST_PATTERN_VRES;\
383 	type OTG_TEST_PATTERN_HRES;\
384 	type OTG_TEST_PATTERN_RAMP0_OFFSET;\
385 	type OTG_TEST_PATTERN_EN;\
386 	type OTG_TEST_PATTERN_MODE;\
387 	type OTG_TEST_PATTERN_DYNAMIC_RANGE;\
388 	type OTG_TEST_PATTERN_COLOR_FORMAT;\
389 	type OTG_TEST_PATTERN_MASK;\
390 	type OTG_TEST_PATTERN_DATA;\
391 	type OTG_BUSY;\
392 	type OTG_CLOCK_EN;\
393 	type OTG_CLOCK_ON;\
394 	type OTG_CLOCK_GATE_DIS;\
395 	type OTG_VERTICAL_INTERRUPT0_INT_ENABLE;\
396 	type OTG_VERTICAL_INTERRUPT0_LINE_START;\
397 	type OTG_VERTICAL_INTERRUPT0_LINE_END;\
398 	type OTG_VERTICAL_INTERRUPT1_INT_ENABLE;\
399 	type OTG_VERTICAL_INTERRUPT1_LINE_START;\
400 	type OTG_VERTICAL_INTERRUPT2_INT_ENABLE;\
401 	type OTG_VERTICAL_INTERRUPT2_LINE_START;\
402 	type OPTC_INPUT_CLK_EN;\
403 	type OPTC_INPUT_CLK_ON;\
404 	type OPTC_INPUT_CLK_GATE_DIS;\
405 	type OPTC_UNDERFLOW_OCCURRED_STATUS;\
406 	type OPTC_UNDERFLOW_CLEAR;\
407 	type OPTC_SRC_SEL;\
408 	type VTG0_ENABLE;\
409 	type VTG0_FP2;\
410 	type VTG0_VCOUNT_INIT;\
411 	type OTG_FORCE_VSYNC_NEXT_LINE_OCCURRED;\
412 	type OTG_FORCE_VSYNC_NEXT_LINE_CLEAR;\
413 	type OTG_AUTO_FORCE_VSYNC_MODE;\
414 	type MASTER_UPDATE_INTERLACED_MODE;\
415 	type OTG_GSL0_EN;\
416 	type OTG_GSL1_EN;\
417 	type OTG_GSL2_EN;\
418 	type OTG_GSL_MASTER_EN;\
419 	type OTG_GSL_FORCE_DELAY;\
420 	type OTG_GSL_CHECK_ALL_FIELDS;\
421 	type OTG_GSL_WINDOW_START_X;\
422 	type OTG_GSL_WINDOW_END_X;\
423 	type OTG_GSL_WINDOW_START_Y;\
424 	type OTG_GSL_WINDOW_END_Y;\
425 	type OTG_RANGE_TIMING_DBUF_UPDATE_MODE;\
426 	type OTG_GSL_MASTER_MODE;\
427 	type OTG_MASTER_UPDATE_LOCK_GSL_EN;\
428 	type MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET;\
429 	type MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET;\
430 	type OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN;\
431 	type OTG_CRC_CONT_EN;\
432 	type OTG_CRC0_SELECT;\
433 	type OTG_CRC_EN;\
434 	type CRC0_R_CR;\
435 	type CRC0_G_Y;\
436 	type CRC0_B_CB;\
437 	type OTG_CRC0_WINDOWA_X_START;\
438 	type OTG_CRC0_WINDOWA_X_END;\
439 	type OTG_CRC0_WINDOWA_Y_START;\
440 	type OTG_CRC0_WINDOWA_Y_END;\
441 	type OTG_CRC0_WINDOWB_X_START;\
442 	type OTG_CRC0_WINDOWB_X_END;\
443 	type OTG_CRC0_WINDOWB_Y_START;\
444 	type OTG_CRC0_WINDOWB_Y_END;\
445 	type GSL0_READY_SOURCE_SEL;\
446 	type GSL1_READY_SOURCE_SEL;\
447 	type GSL2_READY_SOURCE_SEL;\
448 	type MANUAL_FLOW_CONTROL;\
449 	type MANUAL_FLOW_CONTROL_SEL;
450 
451 #ifdef CONFIG_DRM_AMD_DC_DCN2_0
452 
453 #define TG_REG_FIELD_LIST(type) \
454 	TG_REG_FIELD_LIST_DCN1_0(type)\
455 	type MASTER_UPDATE_LOCK_DB_X;\
456 	type MASTER_UPDATE_LOCK_DB_Y;\
457 	type MASTER_UPDATE_LOCK_DB_EN;\
458 	type GLOBAL_UPDATE_LOCK_EN;\
459 	type DIG_UPDATE_LOCATION;\
460 	type OTG_DSC_START_POSITION_X;\
461 	type OTG_DSC_START_POSITION_LINE_NUM;\
462 	type OPTC_NUM_OF_INPUT_SEGMENT;\
463 	type OPTC_SEG0_SRC_SEL;\
464 	type OPTC_SEG1_SRC_SEL;\
465 	type OPTC_MEM_SEL;\
466 	type OPTC_DATA_FORMAT;\
467 	type OPTC_DSC_MODE;\
468 	type OPTC_DSC_BYTES_PER_PIXEL;\
469 	type OPTC_DSC_SLICE_WIDTH;\
470 	type OPTC_SEGMENT_WIDTH;\
471 	type OPTC_DWB0_SOURCE_SELECT;\
472 	type OPTC_DWB1_SOURCE_SELECT;
473 
474 #else
475 
476 #define TG_REG_FIELD_LIST(type) \
477 	TG_REG_FIELD_LIST_DCN1_0(type)
478 
479 #endif
480 
481 
482 struct dcn_optc_shift {
483 	TG_REG_FIELD_LIST(uint8_t)
484 };
485 
486 struct dcn_optc_mask {
487 	TG_REG_FIELD_LIST(uint32_t)
488 };
489 
490 struct optc {
491 	struct timing_generator base;
492 
493 	const struct dcn_optc_registers *tg_regs;
494 	const struct dcn_optc_shift *tg_shift;
495 	const struct dcn_optc_mask *tg_mask;
496 
497 	int comb_opp_id;
498 
499 	uint32_t max_h_total;
500 	uint32_t max_v_total;
501 
502 	uint32_t min_h_blank;
503 
504 	uint32_t min_h_sync_width;
505 	uint32_t min_v_sync_width;
506 	uint32_t min_v_blank;
507 	uint32_t min_v_blank_interlace;
508 
509 	int vstartup_start;
510 	int vupdate_offset;
511 	int vupdate_width;
512 	int vready_offset;
513 	enum signal_type signal;
514 };
515 
516 void dcn10_timing_generator_init(struct optc *optc);
517 
518 struct dcn_otg_state {
519 	uint32_t v_blank_start;
520 	uint32_t v_blank_end;
521 	uint32_t v_sync_a_pol;
522 	uint32_t v_total;
523 	uint32_t v_total_max;
524 	uint32_t v_total_min;
525 	uint32_t v_total_min_sel;
526 	uint32_t v_total_max_sel;
527 	uint32_t v_sync_a_start;
528 	uint32_t v_sync_a_end;
529 	uint32_t h_blank_start;
530 	uint32_t h_blank_end;
531 	uint32_t h_sync_a_start;
532 	uint32_t h_sync_a_end;
533 	uint32_t h_sync_a_pol;
534 	uint32_t h_total;
535 	uint32_t underflow_occurred_status;
536 	uint32_t otg_enabled;
537 };
538 
539 void optc1_read_otg_state(struct optc *optc1,
540 		struct dcn_otg_state *s);
541 
542 bool optc1_validate_timing(
543 	struct timing_generator *optc,
544 	const struct dc_crtc_timing *timing);
545 
546 void optc1_program_timing(
547 	struct timing_generator *optc,
548 	const struct dc_crtc_timing *dc_crtc_timing,
549 	int vready_offset,
550 	int vstartup_start,
551 	int vupdate_offset,
552 	int vupdate_width,
553 	const enum signal_type signal,
554 	bool use_vbios);
555 
556 void optc1_setup_vertical_interrupt0(
557 		struct timing_generator *optc,
558 		uint32_t start_line,
559 		uint32_t end_line);
560 void optc1_setup_vertical_interrupt1(
561 		struct timing_generator *optc,
562 		uint32_t start_line);
563 void optc1_setup_vertical_interrupt2(
564 		struct timing_generator *optc,
565 		uint32_t start_line);
566 
567 void optc1_program_global_sync(
568 		struct timing_generator *optc,
569 		int vready_offset,
570 		int vstartup_start,
571 		int vupdate_offset,
572 		int vupdate_width);
573 
574 bool optc1_disable_crtc(struct timing_generator *optc);
575 
576 bool optc1_is_counter_moving(struct timing_generator *optc);
577 
578 void optc1_get_position(struct timing_generator *optc,
579 		struct crtc_position *position);
580 
581 uint32_t optc1_get_vblank_counter(struct timing_generator *optc);
582 
583 void optc1_get_crtc_scanoutpos(
584 	struct timing_generator *optc,
585 	uint32_t *v_blank_start,
586 	uint32_t *v_blank_end,
587 	uint32_t *h_position,
588 	uint32_t *v_position);
589 
590 void optc1_set_early_control(
591 	struct timing_generator *optc,
592 	uint32_t early_cntl);
593 
594 void optc1_wait_for_state(struct timing_generator *optc,
595 		enum crtc_state state);
596 
597 void optc1_set_blank(struct timing_generator *optc,
598 		bool enable_blanking);
599 
600 bool optc1_is_blanked(struct timing_generator *optc);
601 
602 void optc1_program_blank_color(
603 		struct timing_generator *optc,
604 		const struct tg_color *black_color);
605 
606 bool optc1_did_triggered_reset_occur(
607 	struct timing_generator *optc);
608 
609 void optc1_enable_reset_trigger(struct timing_generator *optc, int source_tg_inst);
610 
611 void optc1_disable_reset_trigger(struct timing_generator *optc);
612 
613 void optc1_lock(struct timing_generator *optc);
614 
615 void optc1_unlock(struct timing_generator *optc);
616 
617 void optc1_enable_optc_clock(struct timing_generator *optc, bool enable);
618 
619 void optc1_set_drr(
620 	struct timing_generator *optc,
621 	const struct drr_params *params);
622 
623 void optc1_set_static_screen_control(
624 	struct timing_generator *optc,
625 	uint32_t value);
626 
627 void optc1_program_stereo(struct timing_generator *optc,
628 	const struct dc_crtc_timing *timing, struct crtc_stereo_flags *flags);
629 
630 bool optc1_is_stereo_left_eye(struct timing_generator *optc);
631 
632 void optc1_clear_optc_underflow(struct timing_generator *optc);
633 
634 void optc1_tg_init(struct timing_generator *optc);
635 
636 bool optc1_is_tg_enabled(struct timing_generator *optc);
637 
638 bool optc1_is_optc_underflow_occurred(struct timing_generator *optc);
639 
640 void optc1_set_blank_data_double_buffer(struct timing_generator *optc, bool enable);
641 
642 bool optc1_get_otg_active_size(struct timing_generator *optc,
643 		uint32_t *otg_active_width,
644 		uint32_t *otg_active_height);
645 
646 void optc1_enable_crtc_reset(
647 		struct timing_generator *optc,
648 		int source_tg_inst,
649 		struct crtc_trigger_info *crtc_tp);
650 
651 bool optc1_configure_crc(struct timing_generator *optc,
652 			  const struct crc_params *params);
653 
654 bool optc1_get_crc(struct timing_generator *optc,
655 		    uint32_t *r_cr, uint32_t *g_y, uint32_t *b_cb);
656 
657 bool optc1_is_two_pixels_per_containter(const struct dc_crtc_timing *timing);
658 
659 void optc1_set_vtg_params(struct timing_generator *optc,
660 		const struct dc_crtc_timing *dc_crtc_timing);
661 
662 #endif /* __DC_TIMING_GENERATOR_DCN10_H__ */
663