1 /* 2 * Copyright 2017 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef _DCN10_IPP_H_ 27 #define _DCN10_IPP_H_ 28 29 #include "ipp.h" 30 31 #define TO_DCN10_IPP(ipp)\ 32 container_of(ipp, struct dcn10_ipp, base) 33 34 #define IPP_DCN10_REG_LIST(id) \ 35 SRI(CM_ICSC_CONTROL, CM, id), \ 36 SRI(CM_ICSC_C11_C12, CM, id), \ 37 SRI(CM_ICSC_C13_C14, CM, id), \ 38 SRI(CM_ICSC_C21_C22, CM, id), \ 39 SRI(CM_ICSC_C23_C24, CM, id), \ 40 SRI(CM_ICSC_C31_C32, CM, id), \ 41 SRI(CM_ICSC_C33_C34, CM, id), \ 42 SRI(CM_COMA_C11_C12, CM, id), \ 43 SRI(CM_COMA_C13_C14, CM, id), \ 44 SRI(CM_COMA_C21_C22, CM, id), \ 45 SRI(CM_COMA_C23_C24, CM, id), \ 46 SRI(CM_COMA_C31_C32, CM, id), \ 47 SRI(CM_COMA_C33_C34, CM, id), \ 48 SRI(CM_DGAM_RAMB_START_CNTL_B, CM, id), \ 49 SRI(CM_DGAM_RAMB_START_CNTL_G, CM, id), \ 50 SRI(CM_DGAM_RAMB_START_CNTL_R, CM, id), \ 51 SRI(CM_DGAM_RAMB_SLOPE_CNTL_B, CM, id), \ 52 SRI(CM_DGAM_RAMB_SLOPE_CNTL_G, CM, id), \ 53 SRI(CM_DGAM_RAMB_SLOPE_CNTL_R, CM, id), \ 54 SRI(CM_DGAM_RAMB_END_CNTL1_B, CM, id), \ 55 SRI(CM_DGAM_RAMB_END_CNTL2_B, CM, id), \ 56 SRI(CM_DGAM_RAMB_END_CNTL1_G, CM, id), \ 57 SRI(CM_DGAM_RAMB_END_CNTL2_G, CM, id), \ 58 SRI(CM_DGAM_RAMB_END_CNTL1_R, CM, id), \ 59 SRI(CM_DGAM_RAMB_END_CNTL2_R, CM, id), \ 60 SRI(CM_DGAM_RAMB_REGION_0_1, CM, id), \ 61 SRI(CM_DGAM_RAMB_REGION_2_3, CM, id), \ 62 SRI(CM_DGAM_RAMB_REGION_4_5, CM, id), \ 63 SRI(CM_DGAM_RAMB_REGION_6_7, CM, id), \ 64 SRI(CM_DGAM_RAMB_REGION_8_9, CM, id), \ 65 SRI(CM_DGAM_RAMB_REGION_10_11, CM, id), \ 66 SRI(CM_DGAM_RAMB_REGION_12_13, CM, id), \ 67 SRI(CM_DGAM_RAMB_REGION_14_15, CM, id), \ 68 SRI(CM_DGAM_RAMA_START_CNTL_B, CM, id), \ 69 SRI(CM_DGAM_RAMA_START_CNTL_G, CM, id), \ 70 SRI(CM_DGAM_RAMA_START_CNTL_R, CM, id), \ 71 SRI(CM_DGAM_RAMA_SLOPE_CNTL_B, CM, id), \ 72 SRI(CM_DGAM_RAMA_SLOPE_CNTL_G, CM, id), \ 73 SRI(CM_DGAM_RAMA_SLOPE_CNTL_R, CM, id), \ 74 SRI(CM_DGAM_RAMA_END_CNTL1_B, CM, id), \ 75 SRI(CM_DGAM_RAMA_END_CNTL2_B, CM, id), \ 76 SRI(CM_DGAM_RAMA_END_CNTL1_G, CM, id), \ 77 SRI(CM_DGAM_RAMA_END_CNTL2_G, CM, id), \ 78 SRI(CM_DGAM_RAMA_END_CNTL1_R, CM, id), \ 79 SRI(CM_DGAM_RAMA_END_CNTL2_R, CM, id), \ 80 SRI(CM_DGAM_RAMA_REGION_0_1, CM, id), \ 81 SRI(CM_DGAM_RAMA_REGION_2_3, CM, id), \ 82 SRI(CM_DGAM_RAMA_REGION_4_5, CM, id), \ 83 SRI(CM_DGAM_RAMA_REGION_6_7, CM, id), \ 84 SRI(CM_DGAM_RAMA_REGION_8_9, CM, id), \ 85 SRI(CM_DGAM_RAMA_REGION_10_11, CM, id), \ 86 SRI(CM_DGAM_RAMA_REGION_12_13, CM, id), \ 87 SRI(CM_DGAM_RAMA_REGION_14_15, CM, id), \ 88 SRI(CM_MEM_PWR_CTRL, CM, id), \ 89 SRI(CM_IGAM_LUT_RW_CONTROL, CM, id), \ 90 SRI(CM_DGAM_LUT_WRITE_EN_MASK, CM, id), \ 91 SRI(CM_DGAM_LUT_INDEX, CM, id), \ 92 SRI(CM_DGAM_LUT_DATA, CM, id), \ 93 SRI(CM_CONTROL, CM, id), \ 94 SRI(CM_DGAM_CONTROL, CM, id), \ 95 SRI(CM_IGAM_CONTROL, CM, id), \ 96 SRI(DPP_CONTROL, DPP_TOP, id), \ 97 SRI(CURSOR_SETTINS, HUBPREQ, id), \ 98 SRI(CNVC_SURFACE_PIXEL_FORMAT, CNVC_CFG, id), \ 99 SRI(CURSOR0_CONTROL, CNVC_CUR, id), \ 100 SRI(CURSOR0_COLOR0, CNVC_CUR, id), \ 101 SRI(CURSOR0_COLOR1, CNVC_CUR, id), \ 102 SRI(FORMAT_CONTROL, CNVC_CFG, id), \ 103 SRI(CURSOR_SURFACE_ADDRESS_HIGH, CURSOR, id), \ 104 SRI(CURSOR_SURFACE_ADDRESS, CURSOR, id), \ 105 SRI(CURSOR_SIZE, CURSOR, id), \ 106 SRI(CURSOR_CONTROL, CURSOR, id), \ 107 SRI(CURSOR_POSITION, CURSOR, id), \ 108 SRI(CURSOR_HOT_SPOT, CURSOR, id), \ 109 SRI(CURSOR_DST_OFFSET, CURSOR, id) 110 111 #define IPP_SF(reg_name, field_name, post_fix)\ 112 .field_name = reg_name ## __ ## field_name ## post_fix 113 114 #define IPP_DCN10_MASK_SH_LIST(mask_sh) \ 115 IPP_SF(CM0_CM_ICSC_CONTROL, CM_ICSC_MODE, mask_sh), \ 116 IPP_SF(CM0_CM_ICSC_C11_C12, CM_ICSC_C11, mask_sh), \ 117 IPP_SF(CM0_CM_ICSC_C11_C12, CM_ICSC_C12, mask_sh), \ 118 IPP_SF(CM0_CM_ICSC_C13_C14, CM_ICSC_C13, mask_sh), \ 119 IPP_SF(CM0_CM_ICSC_C13_C14, CM_ICSC_C14, mask_sh), \ 120 IPP_SF(CM0_CM_ICSC_C21_C22, CM_ICSC_C21, mask_sh), \ 121 IPP_SF(CM0_CM_ICSC_C21_C22, CM_ICSC_C22, mask_sh), \ 122 IPP_SF(CM0_CM_ICSC_C23_C24, CM_ICSC_C23, mask_sh), \ 123 IPP_SF(CM0_CM_ICSC_C23_C24, CM_ICSC_C24, mask_sh), \ 124 IPP_SF(CM0_CM_ICSC_C31_C32, CM_ICSC_C31, mask_sh), \ 125 IPP_SF(CM0_CM_ICSC_C31_C32, CM_ICSC_C32, mask_sh), \ 126 IPP_SF(CM0_CM_ICSC_C33_C34, CM_ICSC_C33, mask_sh), \ 127 IPP_SF(CM0_CM_ICSC_C33_C34, CM_ICSC_C34, mask_sh), \ 128 IPP_SF(CM0_CM_COMA_C11_C12, CM_COMA_C11, mask_sh), \ 129 IPP_SF(CM0_CM_COMA_C11_C12, CM_COMA_C12, mask_sh), \ 130 IPP_SF(CM0_CM_COMA_C13_C14, CM_COMA_C13, mask_sh), \ 131 IPP_SF(CM0_CM_COMA_C13_C14, CM_COMA_C14, mask_sh), \ 132 IPP_SF(CM0_CM_COMA_C21_C22, CM_COMA_C21, mask_sh), \ 133 IPP_SF(CM0_CM_COMA_C21_C22, CM_COMA_C22, mask_sh), \ 134 IPP_SF(CM0_CM_COMA_C23_C24, CM_COMA_C23, mask_sh), \ 135 IPP_SF(CM0_CM_COMA_C23_C24, CM_COMA_C24, mask_sh), \ 136 IPP_SF(CM0_CM_COMA_C31_C32, CM_COMA_C31, mask_sh), \ 137 IPP_SF(CM0_CM_COMA_C31_C32, CM_COMA_C32, mask_sh), \ 138 IPP_SF(CM0_CM_COMA_C33_C34, CM_COMA_C33, mask_sh), \ 139 IPP_SF(CM0_CM_COMA_C33_C34, CM_COMA_C34, mask_sh), \ 140 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_B, CM_DGAM_RAMB_EXP_REGION_START_B, mask_sh), \ 141 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_B, CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_B, mask_sh), \ 142 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_G, CM_DGAM_RAMB_EXP_REGION_START_G, mask_sh), \ 143 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_G, CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_G, mask_sh), \ 144 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_R, CM_DGAM_RAMB_EXP_REGION_START_R, mask_sh), \ 145 IPP_SF(CM0_CM_DGAM_RAMB_START_CNTL_R, CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_R, mask_sh), \ 146 IPP_SF(CM0_CM_DGAM_RAMB_SLOPE_CNTL_B, CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_B, mask_sh), \ 147 IPP_SF(CM0_CM_DGAM_RAMB_SLOPE_CNTL_G, CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_G, mask_sh), \ 148 IPP_SF(CM0_CM_DGAM_RAMB_SLOPE_CNTL_R, CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_R, mask_sh), \ 149 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL1_B, CM_DGAM_RAMB_EXP_REGION_END_B, mask_sh), \ 150 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_B, CM_DGAM_RAMB_EXP_REGION_END_SLOPE_B, mask_sh), \ 151 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_B, CM_DGAM_RAMB_EXP_REGION_END_BASE_B, mask_sh), \ 152 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL1_G, CM_DGAM_RAMB_EXP_REGION_END_G, mask_sh), \ 153 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_G, CM_DGAM_RAMB_EXP_REGION_END_SLOPE_G, mask_sh), \ 154 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_G, CM_DGAM_RAMB_EXP_REGION_END_BASE_G, mask_sh), \ 155 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL1_R, CM_DGAM_RAMB_EXP_REGION_END_R, mask_sh), \ 156 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_R, CM_DGAM_RAMB_EXP_REGION_END_SLOPE_R, mask_sh), \ 157 IPP_SF(CM0_CM_DGAM_RAMB_END_CNTL2_R, CM_DGAM_RAMB_EXP_REGION_END_BASE_R, mask_sh), \ 158 IPP_SF(CM0_CM_DGAM_RAMB_REGION_0_1, CM_DGAM_RAMB_EXP_REGION0_LUT_OFFSET, mask_sh), \ 159 IPP_SF(CM0_CM_DGAM_RAMB_REGION_0_1, CM_DGAM_RAMB_EXP_REGION0_NUM_SEGMENTS, mask_sh), \ 160 IPP_SF(CM0_CM_DGAM_RAMB_REGION_0_1, CM_DGAM_RAMB_EXP_REGION1_LUT_OFFSET, mask_sh), \ 161 IPP_SF(CM0_CM_DGAM_RAMB_REGION_0_1, CM_DGAM_RAMB_EXP_REGION1_NUM_SEGMENTS, mask_sh), \ 162 IPP_SF(CM0_CM_DGAM_RAMB_REGION_2_3, CM_DGAM_RAMB_EXP_REGION2_LUT_OFFSET, mask_sh), \ 163 IPP_SF(CM0_CM_DGAM_RAMB_REGION_2_3, CM_DGAM_RAMB_EXP_REGION2_NUM_SEGMENTS, mask_sh), \ 164 IPP_SF(CM0_CM_DGAM_RAMB_REGION_2_3, CM_DGAM_RAMB_EXP_REGION3_LUT_OFFSET, mask_sh), \ 165 IPP_SF(CM0_CM_DGAM_RAMB_REGION_2_3, CM_DGAM_RAMB_EXP_REGION3_NUM_SEGMENTS, mask_sh), \ 166 IPP_SF(CM0_CM_DGAM_RAMB_REGION_4_5, CM_DGAM_RAMB_EXP_REGION4_LUT_OFFSET, mask_sh), \ 167 IPP_SF(CM0_CM_DGAM_RAMB_REGION_4_5, CM_DGAM_RAMB_EXP_REGION4_NUM_SEGMENTS, mask_sh), \ 168 IPP_SF(CM0_CM_DGAM_RAMB_REGION_4_5, CM_DGAM_RAMB_EXP_REGION5_LUT_OFFSET, mask_sh), \ 169 IPP_SF(CM0_CM_DGAM_RAMB_REGION_4_5, CM_DGAM_RAMB_EXP_REGION5_NUM_SEGMENTS, mask_sh), \ 170 IPP_SF(CM0_CM_DGAM_RAMB_REGION_6_7, CM_DGAM_RAMB_EXP_REGION6_LUT_OFFSET, mask_sh), \ 171 IPP_SF(CM0_CM_DGAM_RAMB_REGION_6_7, CM_DGAM_RAMB_EXP_REGION6_NUM_SEGMENTS, mask_sh), \ 172 IPP_SF(CM0_CM_DGAM_RAMB_REGION_6_7, CM_DGAM_RAMB_EXP_REGION7_LUT_OFFSET, mask_sh), \ 173 IPP_SF(CM0_CM_DGAM_RAMB_REGION_6_7, CM_DGAM_RAMB_EXP_REGION7_NUM_SEGMENTS, mask_sh), \ 174 IPP_SF(CM0_CM_DGAM_RAMB_REGION_8_9, CM_DGAM_RAMB_EXP_REGION8_LUT_OFFSET, mask_sh), \ 175 IPP_SF(CM0_CM_DGAM_RAMB_REGION_8_9, CM_DGAM_RAMB_EXP_REGION8_NUM_SEGMENTS, mask_sh), \ 176 IPP_SF(CM0_CM_DGAM_RAMB_REGION_8_9, CM_DGAM_RAMB_EXP_REGION9_LUT_OFFSET, mask_sh), \ 177 IPP_SF(CM0_CM_DGAM_RAMB_REGION_8_9, CM_DGAM_RAMB_EXP_REGION9_NUM_SEGMENTS, mask_sh), \ 178 IPP_SF(CM0_CM_DGAM_RAMB_REGION_10_11, CM_DGAM_RAMB_EXP_REGION10_LUT_OFFSET, mask_sh), \ 179 IPP_SF(CM0_CM_DGAM_RAMB_REGION_10_11, CM_DGAM_RAMB_EXP_REGION10_NUM_SEGMENTS, mask_sh), \ 180 IPP_SF(CM0_CM_DGAM_RAMB_REGION_10_11, CM_DGAM_RAMB_EXP_REGION11_LUT_OFFSET, mask_sh), \ 181 IPP_SF(CM0_CM_DGAM_RAMB_REGION_10_11, CM_DGAM_RAMB_EXP_REGION11_NUM_SEGMENTS, mask_sh), \ 182 IPP_SF(CM0_CM_DGAM_RAMB_REGION_12_13, CM_DGAM_RAMB_EXP_REGION12_LUT_OFFSET, mask_sh), \ 183 IPP_SF(CM0_CM_DGAM_RAMB_REGION_12_13, CM_DGAM_RAMB_EXP_REGION12_NUM_SEGMENTS, mask_sh), \ 184 IPP_SF(CM0_CM_DGAM_RAMB_REGION_12_13, CM_DGAM_RAMB_EXP_REGION13_LUT_OFFSET, mask_sh), \ 185 IPP_SF(CM0_CM_DGAM_RAMB_REGION_12_13, CM_DGAM_RAMB_EXP_REGION13_NUM_SEGMENTS, mask_sh), \ 186 IPP_SF(CM0_CM_DGAM_RAMB_REGION_14_15, CM_DGAM_RAMB_EXP_REGION14_LUT_OFFSET, mask_sh), \ 187 IPP_SF(CM0_CM_DGAM_RAMB_REGION_14_15, CM_DGAM_RAMB_EXP_REGION14_NUM_SEGMENTS, mask_sh), \ 188 IPP_SF(CM0_CM_DGAM_RAMB_REGION_14_15, CM_DGAM_RAMB_EXP_REGION15_LUT_OFFSET, mask_sh), \ 189 IPP_SF(CM0_CM_DGAM_RAMB_REGION_14_15, CM_DGAM_RAMB_EXP_REGION15_NUM_SEGMENTS, mask_sh), \ 190 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_B, CM_DGAM_RAMA_EXP_REGION_START_B, mask_sh), \ 191 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_B, CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_B, mask_sh), \ 192 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_G, CM_DGAM_RAMA_EXP_REGION_START_G, mask_sh), \ 193 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_G, CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_G, mask_sh), \ 194 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_R, CM_DGAM_RAMA_EXP_REGION_START_R, mask_sh), \ 195 IPP_SF(CM0_CM_DGAM_RAMA_START_CNTL_R, CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_R, mask_sh), \ 196 IPP_SF(CM0_CM_DGAM_RAMA_SLOPE_CNTL_B, CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_B, mask_sh), \ 197 IPP_SF(CM0_CM_DGAM_RAMA_SLOPE_CNTL_G, CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_G, mask_sh), \ 198 IPP_SF(CM0_CM_DGAM_RAMA_SLOPE_CNTL_R, CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_R, mask_sh), \ 199 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL1_B, CM_DGAM_RAMA_EXP_REGION_END_B, mask_sh), \ 200 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_B, CM_DGAM_RAMA_EXP_REGION_END_SLOPE_B, mask_sh), \ 201 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_B, CM_DGAM_RAMA_EXP_REGION_END_BASE_B, mask_sh), \ 202 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL1_G, CM_DGAM_RAMA_EXP_REGION_END_G, mask_sh), \ 203 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_G, CM_DGAM_RAMA_EXP_REGION_END_SLOPE_G, mask_sh), \ 204 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_G, CM_DGAM_RAMA_EXP_REGION_END_BASE_G, mask_sh), \ 205 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL1_R, CM_DGAM_RAMA_EXP_REGION_END_R, mask_sh), \ 206 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_R, CM_DGAM_RAMA_EXP_REGION_END_SLOPE_R, mask_sh), \ 207 IPP_SF(CM0_CM_DGAM_RAMA_END_CNTL2_R, CM_DGAM_RAMA_EXP_REGION_END_BASE_R, mask_sh), \ 208 IPP_SF(CM0_CM_DGAM_RAMA_REGION_0_1, CM_DGAM_RAMA_EXP_REGION0_LUT_OFFSET, mask_sh), \ 209 IPP_SF(CM0_CM_DGAM_RAMA_REGION_0_1, CM_DGAM_RAMA_EXP_REGION0_NUM_SEGMENTS, mask_sh), \ 210 IPP_SF(CM0_CM_DGAM_RAMA_REGION_0_1, CM_DGAM_RAMA_EXP_REGION1_LUT_OFFSET, mask_sh), \ 211 IPP_SF(CM0_CM_DGAM_RAMA_REGION_0_1, CM_DGAM_RAMA_EXP_REGION1_NUM_SEGMENTS, mask_sh), \ 212 IPP_SF(CM0_CM_DGAM_RAMA_REGION_2_3, CM_DGAM_RAMA_EXP_REGION2_LUT_OFFSET, mask_sh), \ 213 IPP_SF(CM0_CM_DGAM_RAMA_REGION_2_3, CM_DGAM_RAMA_EXP_REGION2_NUM_SEGMENTS, mask_sh), \ 214 IPP_SF(CM0_CM_DGAM_RAMA_REGION_2_3, CM_DGAM_RAMA_EXP_REGION3_LUT_OFFSET, mask_sh), \ 215 IPP_SF(CM0_CM_DGAM_RAMA_REGION_2_3, CM_DGAM_RAMA_EXP_REGION3_NUM_SEGMENTS, mask_sh), \ 216 IPP_SF(CM0_CM_DGAM_RAMA_REGION_4_5, CM_DGAM_RAMA_EXP_REGION4_LUT_OFFSET, mask_sh), \ 217 IPP_SF(CM0_CM_DGAM_RAMA_REGION_4_5, CM_DGAM_RAMA_EXP_REGION4_NUM_SEGMENTS, mask_sh), \ 218 IPP_SF(CM0_CM_DGAM_RAMA_REGION_4_5, CM_DGAM_RAMA_EXP_REGION5_LUT_OFFSET, mask_sh), \ 219 IPP_SF(CM0_CM_DGAM_RAMA_REGION_4_5, CM_DGAM_RAMA_EXP_REGION5_NUM_SEGMENTS, mask_sh), \ 220 IPP_SF(CM0_CM_DGAM_RAMA_REGION_6_7, CM_DGAM_RAMA_EXP_REGION6_LUT_OFFSET, mask_sh), \ 221 IPP_SF(CM0_CM_DGAM_RAMA_REGION_6_7, CM_DGAM_RAMA_EXP_REGION6_NUM_SEGMENTS, mask_sh), \ 222 IPP_SF(CM0_CM_DGAM_RAMA_REGION_6_7, CM_DGAM_RAMA_EXP_REGION7_LUT_OFFSET, mask_sh), \ 223 IPP_SF(CM0_CM_DGAM_RAMA_REGION_6_7, CM_DGAM_RAMA_EXP_REGION7_NUM_SEGMENTS, mask_sh), \ 224 IPP_SF(CM0_CM_DGAM_RAMA_REGION_8_9, CM_DGAM_RAMA_EXP_REGION8_LUT_OFFSET, mask_sh), \ 225 IPP_SF(CM0_CM_DGAM_RAMA_REGION_8_9, CM_DGAM_RAMA_EXP_REGION8_NUM_SEGMENTS, mask_sh), \ 226 IPP_SF(CM0_CM_DGAM_RAMA_REGION_8_9, CM_DGAM_RAMA_EXP_REGION9_LUT_OFFSET, mask_sh), \ 227 IPP_SF(CM0_CM_DGAM_RAMA_REGION_8_9, CM_DGAM_RAMA_EXP_REGION9_NUM_SEGMENTS, mask_sh), \ 228 IPP_SF(CM0_CM_DGAM_RAMA_REGION_10_11, CM_DGAM_RAMA_EXP_REGION10_LUT_OFFSET, mask_sh), \ 229 IPP_SF(CM0_CM_DGAM_RAMA_REGION_10_11, CM_DGAM_RAMA_EXP_REGION10_NUM_SEGMENTS, mask_sh), \ 230 IPP_SF(CM0_CM_DGAM_RAMA_REGION_10_11, CM_DGAM_RAMA_EXP_REGION11_LUT_OFFSET, mask_sh), \ 231 IPP_SF(CM0_CM_DGAM_RAMA_REGION_10_11, CM_DGAM_RAMA_EXP_REGION11_NUM_SEGMENTS, mask_sh), \ 232 IPP_SF(CM0_CM_DGAM_RAMA_REGION_12_13, CM_DGAM_RAMA_EXP_REGION12_LUT_OFFSET, mask_sh), \ 233 IPP_SF(CM0_CM_DGAM_RAMA_REGION_12_13, CM_DGAM_RAMA_EXP_REGION12_NUM_SEGMENTS, mask_sh), \ 234 IPP_SF(CM0_CM_DGAM_RAMA_REGION_12_13, CM_DGAM_RAMA_EXP_REGION13_LUT_OFFSET, mask_sh), \ 235 IPP_SF(CM0_CM_DGAM_RAMA_REGION_12_13, CM_DGAM_RAMA_EXP_REGION13_NUM_SEGMENTS, mask_sh), \ 236 IPP_SF(CM0_CM_DGAM_RAMA_REGION_14_15, CM_DGAM_RAMA_EXP_REGION14_LUT_OFFSET, mask_sh), \ 237 IPP_SF(CM0_CM_DGAM_RAMA_REGION_14_15, CM_DGAM_RAMA_EXP_REGION14_NUM_SEGMENTS, mask_sh), \ 238 IPP_SF(CM0_CM_DGAM_RAMA_REGION_14_15, CM_DGAM_RAMA_EXP_REGION15_LUT_OFFSET, mask_sh), \ 239 IPP_SF(CM0_CM_DGAM_RAMA_REGION_14_15, CM_DGAM_RAMA_EXP_REGION15_NUM_SEGMENTS, mask_sh), \ 240 IPP_SF(CM0_CM_MEM_PWR_CTRL, SHARED_MEM_PWR_DIS, mask_sh), \ 241 IPP_SF(CM0_CM_IGAM_LUT_RW_CONTROL, CM_IGAM_LUT_HOST_EN, mask_sh), \ 242 IPP_SF(CM0_CM_DGAM_LUT_WRITE_EN_MASK, CM_DGAM_LUT_WRITE_EN_MASK, mask_sh), \ 243 IPP_SF(CM0_CM_DGAM_LUT_WRITE_EN_MASK, CM_DGAM_LUT_WRITE_SEL, mask_sh), \ 244 IPP_SF(CM0_CM_DGAM_LUT_INDEX, CM_DGAM_LUT_INDEX, mask_sh), \ 245 IPP_SF(CM0_CM_DGAM_LUT_DATA, CM_DGAM_LUT_DATA, mask_sh), \ 246 IPP_SF(DPP_TOP0_DPP_CONTROL, DPP_CLOCK_ENABLE, mask_sh), \ 247 IPP_SF(CM0_CM_CONTROL, CM_BYPASS_EN, mask_sh), \ 248 IPP_SF(CNVC_CFG0_CNVC_SURFACE_PIXEL_FORMAT, CNVC_SURFACE_PIXEL_FORMAT, mask_sh), \ 249 IPP_SF(CNVC_CFG0_FORMAT_CONTROL, CNVC_BYPASS, mask_sh), \ 250 IPP_SF(CNVC_CFG0_FORMAT_CONTROL, ALPHA_EN, mask_sh), \ 251 IPP_SF(CNVC_CFG0_FORMAT_CONTROL, FORMAT_EXPANSION_MODE, mask_sh), \ 252 IPP_SF(CM0_CM_DGAM_CONTROL, CM_DGAM_LUT_MODE, mask_sh), \ 253 IPP_SF(CM0_CM_IGAM_CONTROL, CM_IGAM_LUT_MODE, mask_sh), \ 254 IPP_SF(HUBPREQ0_CURSOR_SETTINS, CURSOR0_DST_Y_OFFSET, mask_sh), \ 255 IPP_SF(HUBPREQ0_CURSOR_SETTINS, CURSOR0_CHUNK_HDL_ADJUST, mask_sh), \ 256 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_MODE, mask_sh), \ 257 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_INVERT_MODE, mask_sh), \ 258 IPP_SF(CNVC_CUR0_CURSOR0_COLOR0, CUR0_COLOR0, mask_sh), \ 259 IPP_SF(CNVC_CUR0_CURSOR0_COLOR1, CUR0_COLOR1, mask_sh), \ 260 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_EXPANSION_MODE, mask_sh), \ 261 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_MAX, mask_sh), \ 262 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_MIN, mask_sh), \ 263 IPP_SF(CURSOR0_CURSOR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \ 264 IPP_SF(CURSOR0_CURSOR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \ 265 IPP_SF(CURSOR0_CURSOR_SIZE, CURSOR_WIDTH, mask_sh), \ 266 IPP_SF(CURSOR0_CURSOR_SIZE, CURSOR_HEIGHT, mask_sh), \ 267 IPP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_MODE, mask_sh), \ 268 IPP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_PITCH, mask_sh), \ 269 IPP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_LINES_PER_CHUNK, mask_sh), \ 270 IPP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_ENABLE, mask_sh), \ 271 IPP_SF(CNVC_CUR0_CURSOR0_CONTROL, CUR0_ENABLE, mask_sh), \ 272 IPP_SF(CURSOR0_CURSOR_POSITION, CURSOR_X_POSITION, mask_sh), \ 273 IPP_SF(CURSOR0_CURSOR_POSITION, CURSOR_Y_POSITION, mask_sh), \ 274 IPP_SF(CURSOR0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \ 275 IPP_SF(CURSOR0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \ 276 IPP_SF(CURSOR0_CURSOR_DST_OFFSET, CURSOR_DST_X_OFFSET, mask_sh), \ 277 IPP_SF(CM0_CM_IGAM_CONTROL, CM_IGAM_INPUT_FORMAT, mask_sh), \ 278 IPP_SF(CNVC_CFG0_FORMAT_CONTROL, OUTPUT_FP, mask_sh) 279 280 #define IPP_DCN10_REG_FIELD_LIST(type) \ 281 type CM_ICSC_MODE; \ 282 type CM_ICSC_C11; \ 283 type CM_ICSC_C12; \ 284 type CM_ICSC_C13; \ 285 type CM_ICSC_C14; \ 286 type CM_ICSC_C21; \ 287 type CM_ICSC_C22; \ 288 type CM_ICSC_C23; \ 289 type CM_ICSC_C24; \ 290 type CM_ICSC_C31; \ 291 type CM_ICSC_C32; \ 292 type CM_ICSC_C33; \ 293 type CM_ICSC_C34; \ 294 type CM_COMA_C11; \ 295 type CM_COMA_C12; \ 296 type CM_COMA_C13; \ 297 type CM_COMA_C14; \ 298 type CM_COMA_C21; \ 299 type CM_COMA_C22; \ 300 type CM_COMA_C23; \ 301 type CM_COMA_C24; \ 302 type CM_COMA_C31; \ 303 type CM_COMA_C32; \ 304 type CM_COMA_C33; \ 305 type CM_COMA_C34; \ 306 type CM_DGAM_RAMB_EXP_REGION_START_B; \ 307 type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_B; \ 308 type CM_DGAM_RAMB_EXP_REGION_START_G; \ 309 type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_G; \ 310 type CM_DGAM_RAMB_EXP_REGION_START_R; \ 311 type CM_DGAM_RAMB_EXP_REGION_START_SEGMENT_R; \ 312 type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_B; \ 313 type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_G; \ 314 type CM_DGAM_RAMB_EXP_REGION_LINEAR_SLOPE_R; \ 315 type CM_DGAM_RAMB_EXP_REGION_END_B; \ 316 type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_B; \ 317 type CM_DGAM_RAMB_EXP_REGION_END_BASE_B; \ 318 type CM_DGAM_RAMB_EXP_REGION_END_G; \ 319 type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_G; \ 320 type CM_DGAM_RAMB_EXP_REGION_END_BASE_G; \ 321 type CM_DGAM_RAMB_EXP_REGION_END_R; \ 322 type CM_DGAM_RAMB_EXP_REGION_END_SLOPE_R; \ 323 type CM_DGAM_RAMB_EXP_REGION_END_BASE_R; \ 324 type CM_DGAM_RAMB_EXP_REGION0_LUT_OFFSET; \ 325 type CM_DGAM_RAMB_EXP_REGION0_NUM_SEGMENTS; \ 326 type CM_DGAM_RAMB_EXP_REGION1_LUT_OFFSET; \ 327 type CM_DGAM_RAMB_EXP_REGION1_NUM_SEGMENTS; \ 328 type CM_DGAM_RAMB_EXP_REGION2_LUT_OFFSET; \ 329 type CM_DGAM_RAMB_EXP_REGION2_NUM_SEGMENTS; \ 330 type CM_DGAM_RAMB_EXP_REGION3_LUT_OFFSET; \ 331 type CM_DGAM_RAMB_EXP_REGION3_NUM_SEGMENTS; \ 332 type CM_DGAM_RAMB_EXP_REGION4_LUT_OFFSET; \ 333 type CM_DGAM_RAMB_EXP_REGION4_NUM_SEGMENTS; \ 334 type CM_DGAM_RAMB_EXP_REGION5_LUT_OFFSET; \ 335 type CM_DGAM_RAMB_EXP_REGION5_NUM_SEGMENTS; \ 336 type CM_DGAM_RAMB_EXP_REGION6_LUT_OFFSET; \ 337 type CM_DGAM_RAMB_EXP_REGION6_NUM_SEGMENTS; \ 338 type CM_DGAM_RAMB_EXP_REGION7_LUT_OFFSET; \ 339 type CM_DGAM_RAMB_EXP_REGION7_NUM_SEGMENTS; \ 340 type CM_DGAM_RAMB_EXP_REGION8_LUT_OFFSET; \ 341 type CM_DGAM_RAMB_EXP_REGION8_NUM_SEGMENTS; \ 342 type CM_DGAM_RAMB_EXP_REGION9_LUT_OFFSET; \ 343 type CM_DGAM_RAMB_EXP_REGION9_NUM_SEGMENTS; \ 344 type CM_DGAM_RAMB_EXP_REGION10_LUT_OFFSET; \ 345 type CM_DGAM_RAMB_EXP_REGION10_NUM_SEGMENTS; \ 346 type CM_DGAM_RAMB_EXP_REGION11_LUT_OFFSET; \ 347 type CM_DGAM_RAMB_EXP_REGION11_NUM_SEGMENTS; \ 348 type CM_DGAM_RAMB_EXP_REGION12_LUT_OFFSET; \ 349 type CM_DGAM_RAMB_EXP_REGION12_NUM_SEGMENTS; \ 350 type CM_DGAM_RAMB_EXP_REGION13_LUT_OFFSET; \ 351 type CM_DGAM_RAMB_EXP_REGION13_NUM_SEGMENTS; \ 352 type CM_DGAM_RAMB_EXP_REGION14_LUT_OFFSET; \ 353 type CM_DGAM_RAMB_EXP_REGION14_NUM_SEGMENTS; \ 354 type CM_DGAM_RAMB_EXP_REGION15_LUT_OFFSET; \ 355 type CM_DGAM_RAMB_EXP_REGION15_NUM_SEGMENTS; \ 356 type CM_DGAM_RAMA_EXP_REGION_START_B; \ 357 type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_B; \ 358 type CM_DGAM_RAMA_EXP_REGION_START_G; \ 359 type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_G; \ 360 type CM_DGAM_RAMA_EXP_REGION_START_R; \ 361 type CM_DGAM_RAMA_EXP_REGION_START_SEGMENT_R; \ 362 type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_B; \ 363 type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_G; \ 364 type CM_DGAM_RAMA_EXP_REGION_LINEAR_SLOPE_R; \ 365 type CM_DGAM_RAMA_EXP_REGION_END_B; \ 366 type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_B; \ 367 type CM_DGAM_RAMA_EXP_REGION_END_BASE_B; \ 368 type CM_DGAM_RAMA_EXP_REGION_END_G; \ 369 type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_G; \ 370 type CM_DGAM_RAMA_EXP_REGION_END_BASE_G; \ 371 type CM_DGAM_RAMA_EXP_REGION_END_R; \ 372 type CM_DGAM_RAMA_EXP_REGION_END_SLOPE_R; \ 373 type CM_DGAM_RAMA_EXP_REGION_END_BASE_R; \ 374 type CM_DGAM_RAMA_EXP_REGION0_LUT_OFFSET; \ 375 type CM_DGAM_RAMA_EXP_REGION0_NUM_SEGMENTS; \ 376 type CM_DGAM_RAMA_EXP_REGION1_LUT_OFFSET; \ 377 type CM_DGAM_RAMA_EXP_REGION1_NUM_SEGMENTS; \ 378 type CM_DGAM_RAMA_EXP_REGION2_LUT_OFFSET; \ 379 type CM_DGAM_RAMA_EXP_REGION2_NUM_SEGMENTS; \ 380 type CM_DGAM_RAMA_EXP_REGION3_LUT_OFFSET; \ 381 type CM_DGAM_RAMA_EXP_REGION3_NUM_SEGMENTS; \ 382 type CM_DGAM_RAMA_EXP_REGION4_LUT_OFFSET; \ 383 type CM_DGAM_RAMA_EXP_REGION4_NUM_SEGMENTS; \ 384 type CM_DGAM_RAMA_EXP_REGION5_LUT_OFFSET; \ 385 type CM_DGAM_RAMA_EXP_REGION5_NUM_SEGMENTS; \ 386 type CM_DGAM_RAMA_EXP_REGION6_LUT_OFFSET; \ 387 type CM_DGAM_RAMA_EXP_REGION6_NUM_SEGMENTS; \ 388 type CM_DGAM_RAMA_EXP_REGION7_LUT_OFFSET; \ 389 type CM_DGAM_RAMA_EXP_REGION7_NUM_SEGMENTS; \ 390 type CM_DGAM_RAMA_EXP_REGION8_LUT_OFFSET; \ 391 type CM_DGAM_RAMA_EXP_REGION8_NUM_SEGMENTS; \ 392 type CM_DGAM_RAMA_EXP_REGION9_LUT_OFFSET; \ 393 type CM_DGAM_RAMA_EXP_REGION9_NUM_SEGMENTS; \ 394 type CM_DGAM_RAMA_EXP_REGION10_LUT_OFFSET; \ 395 type CM_DGAM_RAMA_EXP_REGION10_NUM_SEGMENTS; \ 396 type CM_DGAM_RAMA_EXP_REGION11_LUT_OFFSET; \ 397 type CM_DGAM_RAMA_EXP_REGION11_NUM_SEGMENTS; \ 398 type CM_DGAM_RAMA_EXP_REGION12_LUT_OFFSET; \ 399 type CM_DGAM_RAMA_EXP_REGION12_NUM_SEGMENTS; \ 400 type CM_DGAM_RAMA_EXP_REGION13_LUT_OFFSET; \ 401 type CM_DGAM_RAMA_EXP_REGION13_NUM_SEGMENTS; \ 402 type CM_DGAM_RAMA_EXP_REGION14_LUT_OFFSET; \ 403 type CM_DGAM_RAMA_EXP_REGION14_NUM_SEGMENTS; \ 404 type CM_DGAM_RAMA_EXP_REGION15_LUT_OFFSET; \ 405 type CM_DGAM_RAMA_EXP_REGION15_NUM_SEGMENTS; \ 406 type SHARED_MEM_PWR_DIS; \ 407 type CM_IGAM_LUT_HOST_EN; \ 408 type CM_DGAM_LUT_WRITE_EN_MASK; \ 409 type CM_DGAM_LUT_WRITE_SEL; \ 410 type CM_DGAM_LUT_INDEX; \ 411 type CM_DGAM_LUT_DATA; \ 412 type DPP_CLOCK_ENABLE; \ 413 type CM_BYPASS_EN; \ 414 type CNVC_SURFACE_PIXEL_FORMAT; \ 415 type CNVC_BYPASS; \ 416 type ALPHA_EN; \ 417 type FORMAT_EXPANSION_MODE; \ 418 type CM_DGAM_LUT_MODE; \ 419 type CM_IGAM_LUT_MODE; \ 420 type CURSOR0_DST_Y_OFFSET; \ 421 type CURSOR0_CHUNK_HDL_ADJUST; \ 422 type CUR0_MODE; \ 423 type CUR0_INVERT_MODE; \ 424 type CUR0_COLOR0; \ 425 type CUR0_COLOR1; \ 426 type CUR0_EXPANSION_MODE; \ 427 type CUR0_MAX; \ 428 type CUR0_MIN; \ 429 type CURSOR_SURFACE_ADDRESS_HIGH; \ 430 type CURSOR_SURFACE_ADDRESS; \ 431 type CURSOR_WIDTH; \ 432 type CURSOR_HEIGHT; \ 433 type CURSOR_MODE; \ 434 type CURSOR_PITCH; \ 435 type CURSOR_LINES_PER_CHUNK; \ 436 type CURSOR_ENABLE; \ 437 type CUR0_ENABLE; \ 438 type CURSOR_X_POSITION; \ 439 type CURSOR_Y_POSITION; \ 440 type CURSOR_HOT_SPOT_X; \ 441 type CURSOR_HOT_SPOT_Y; \ 442 type CURSOR_DST_X_OFFSET; \ 443 type CM_IGAM_INPUT_FORMAT; \ 444 type OUTPUT_FP 445 446 struct dcn10_ipp_shift { 447 IPP_DCN10_REG_FIELD_LIST(uint8_t); 448 }; 449 450 struct dcn10_ipp_mask { 451 IPP_DCN10_REG_FIELD_LIST(uint32_t); 452 }; 453 454 struct dcn10_ipp_registers { 455 uint32_t CM_ICSC_CONTROL; 456 uint32_t CM_ICSC_C11_C12; 457 uint32_t CM_ICSC_C13_C14; 458 uint32_t CM_ICSC_C21_C22; 459 uint32_t CM_ICSC_C23_C24; 460 uint32_t CM_ICSC_C31_C32; 461 uint32_t CM_ICSC_C33_C34; 462 uint32_t CM_COMA_C11_C12; 463 uint32_t CM_COMA_C13_C14; 464 uint32_t CM_COMA_C21_C22; 465 uint32_t CM_COMA_C23_C24; 466 uint32_t CM_COMA_C31_C32; 467 uint32_t CM_COMA_C33_C34; 468 uint32_t CM_DGAM_RAMB_START_CNTL_B; 469 uint32_t CM_DGAM_RAMB_START_CNTL_G; 470 uint32_t CM_DGAM_RAMB_START_CNTL_R; 471 uint32_t CM_DGAM_RAMB_SLOPE_CNTL_B; 472 uint32_t CM_DGAM_RAMB_SLOPE_CNTL_G; 473 uint32_t CM_DGAM_RAMB_SLOPE_CNTL_R; 474 uint32_t CM_DGAM_RAMB_END_CNTL1_B; 475 uint32_t CM_DGAM_RAMB_END_CNTL2_B; 476 uint32_t CM_DGAM_RAMB_END_CNTL1_G; 477 uint32_t CM_DGAM_RAMB_END_CNTL2_G; 478 uint32_t CM_DGAM_RAMB_END_CNTL1_R; 479 uint32_t CM_DGAM_RAMB_END_CNTL2_R; 480 uint32_t CM_DGAM_RAMB_REGION_0_1; 481 uint32_t CM_DGAM_RAMB_REGION_2_3; 482 uint32_t CM_DGAM_RAMB_REGION_4_5; 483 uint32_t CM_DGAM_RAMB_REGION_6_7; 484 uint32_t CM_DGAM_RAMB_REGION_8_9; 485 uint32_t CM_DGAM_RAMB_REGION_10_11; 486 uint32_t CM_DGAM_RAMB_REGION_12_13; 487 uint32_t CM_DGAM_RAMB_REGION_14_15; 488 uint32_t CM_DGAM_RAMA_START_CNTL_B; 489 uint32_t CM_DGAM_RAMA_START_CNTL_G; 490 uint32_t CM_DGAM_RAMA_START_CNTL_R; 491 uint32_t CM_DGAM_RAMA_SLOPE_CNTL_B; 492 uint32_t CM_DGAM_RAMA_SLOPE_CNTL_G; 493 uint32_t CM_DGAM_RAMA_SLOPE_CNTL_R; 494 uint32_t CM_DGAM_RAMA_END_CNTL1_B; 495 uint32_t CM_DGAM_RAMA_END_CNTL2_B; 496 uint32_t CM_DGAM_RAMA_END_CNTL1_G; 497 uint32_t CM_DGAM_RAMA_END_CNTL2_G; 498 uint32_t CM_DGAM_RAMA_END_CNTL1_R; 499 uint32_t CM_DGAM_RAMA_END_CNTL2_R; 500 uint32_t CM_DGAM_RAMA_REGION_0_1; 501 uint32_t CM_DGAM_RAMA_REGION_2_3; 502 uint32_t CM_DGAM_RAMA_REGION_4_5; 503 uint32_t CM_DGAM_RAMA_REGION_6_7; 504 uint32_t CM_DGAM_RAMA_REGION_8_9; 505 uint32_t CM_DGAM_RAMA_REGION_10_11; 506 uint32_t CM_DGAM_RAMA_REGION_12_13; 507 uint32_t CM_DGAM_RAMA_REGION_14_15; 508 uint32_t CM_MEM_PWR_CTRL; 509 uint32_t CM_IGAM_LUT_RW_CONTROL; 510 uint32_t CM_DGAM_LUT_WRITE_EN_MASK; 511 uint32_t CM_DGAM_LUT_INDEX; 512 uint32_t CM_DGAM_LUT_DATA; 513 uint32_t CM_CONTROL; 514 uint32_t CM_DGAM_CONTROL; 515 uint32_t CM_IGAM_CONTROL; 516 uint32_t DPP_CONTROL; 517 uint32_t CURSOR_SETTINS; 518 uint32_t CNVC_SURFACE_PIXEL_FORMAT; 519 uint32_t CURSOR0_CONTROL; 520 uint32_t CURSOR0_COLOR0; 521 uint32_t CURSOR0_COLOR1; 522 uint32_t FORMAT_CONTROL; 523 uint32_t CURSOR_SURFACE_ADDRESS_HIGH; 524 uint32_t CURSOR_SURFACE_ADDRESS; 525 uint32_t CURSOR_SIZE; 526 uint32_t CURSOR_CONTROL; 527 uint32_t CURSOR_POSITION; 528 uint32_t CURSOR_HOT_SPOT; 529 uint32_t CURSOR_DST_OFFSET; 530 }; 531 532 struct dcn10_ipp { 533 struct input_pixel_processor base; 534 535 const struct dcn10_ipp_registers *regs; 536 const struct dcn10_ipp_shift *ipp_shift; 537 const struct dcn10_ipp_mask *ipp_mask; 538 539 struct dc_cursor_attributes curs_attr; 540 }; 541 542 void dcn10_ipp_construct(struct dcn10_ipp *ippn10, 543 struct dc_context *ctx, 544 int inst, 545 const struct dcn10_ipp_registers *regs, 546 const struct dcn10_ipp_shift *ipp_shift, 547 const struct dcn10_ipp_mask *ipp_mask); 548 549 #endif /* _DCN10_IPP_H_ */ 550