186be9a04SYue Hin Lau /*
286be9a04SYue Hin Lau  * Copyright 2012-15 Advanced Micro Devices, Inc.
386be9a04SYue Hin Lau  *
486be9a04SYue Hin Lau  * Permission is hereby granted, free of charge, to any person obtaining a
586be9a04SYue Hin Lau  * copy of this software and associated documentation files (the "Software"),
686be9a04SYue Hin Lau  * to deal in the Software without restriction, including without limitation
786be9a04SYue Hin Lau  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
886be9a04SYue Hin Lau  * and/or sell copies of the Software, and to permit persons to whom the
986be9a04SYue Hin Lau  * Software is furnished to do so, subject to the following conditions:
1086be9a04SYue Hin Lau  *
1186be9a04SYue Hin Lau  * The above copyright notice and this permission notice shall be included in
1286be9a04SYue Hin Lau  * all copies or substantial portions of the Software.
1386be9a04SYue Hin Lau  *
1486be9a04SYue Hin Lau  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1586be9a04SYue Hin Lau  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1686be9a04SYue Hin Lau  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1786be9a04SYue Hin Lau  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1886be9a04SYue Hin Lau  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1986be9a04SYue Hin Lau  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2086be9a04SYue Hin Lau  * OTHER DEALINGS IN THE SOFTWARE.
2186be9a04SYue Hin Lau  *
2286be9a04SYue Hin Lau  * Authors: AMD
2386be9a04SYue Hin Lau  *
2486be9a04SYue Hin Lau  */
2586be9a04SYue Hin Lau #include "dm_services.h"
2686be9a04SYue Hin Lau #include "dce_calcs.h"
2786be9a04SYue Hin Lau #include "reg_helper.h"
2886be9a04SYue Hin Lau #include "basics/conversion.h"
2986be9a04SYue Hin Lau #include "dcn10_hubp.h"
3086be9a04SYue Hin Lau 
3186be9a04SYue Hin Lau #define REG(reg)\
32c42c275cSYue Hin Lau 	hubp1->hubp_regs->reg
3386be9a04SYue Hin Lau 
3486be9a04SYue Hin Lau #define CTX \
3586be9a04SYue Hin Lau 	hubp1->base.ctx
3686be9a04SYue Hin Lau 
3786be9a04SYue Hin Lau #undef FN
3886be9a04SYue Hin Lau #define FN(reg_name, field_name) \
39c42c275cSYue Hin Lau 	hubp1->hubp_shift->field_name, hubp1->hubp_mask->field_name
4086be9a04SYue Hin Lau 
hubp1_set_blank(struct hubp * hubp,bool blank)4186be9a04SYue Hin Lau void hubp1_set_blank(struct hubp *hubp, bool blank)
4286be9a04SYue Hin Lau {
4386be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
4486be9a04SYue Hin Lau 	uint32_t blank_en = blank ? 1 : 0;
4586be9a04SYue Hin Lau 
4675c2dec3STony Cheng 	REG_UPDATE_2(DCHUBP_CNTL,
4786be9a04SYue Hin Lau 			HUBP_BLANK_EN, blank_en,
4886be9a04SYue Hin Lau 			HUBP_TTU_DISABLE, blank_en);
4986be9a04SYue Hin Lau 
5086be9a04SYue Hin Lau 	if (blank) {
5175c2dec3STony Cheng 		uint32_t reg_val = REG_READ(DCHUBP_CNTL);
5275c2dec3STony Cheng 
53cc55b1f5STony Cheng 		if (reg_val) {
54cc55b1f5STony Cheng 			/* init sequence workaround: in case HUBP is
55cc55b1f5STony Cheng 			 * power gated, this wait would timeout.
56cc55b1f5STony Cheng 			 *
57cc55b1f5STony Cheng 			 * we just wrote reg_val to non-0, if it stay 0
58cc55b1f5STony Cheng 			 * it means HUBP is gated
59cc55b1f5STony Cheng 			 */
6086be9a04SYue Hin Lau 			REG_WAIT(DCHUBP_CNTL,
6186be9a04SYue Hin Lau 					HUBP_NO_OUTSTANDING_REQ, 1,
6286be9a04SYue Hin Lau 					1, 200);
63cc55b1f5STony Cheng 		}
64cc55b1f5STony Cheng 
6586be9a04SYue Hin Lau 		hubp->mpcc_id = 0xf;
66043f5bb6SWesley Chalmers 		hubp->opp_id = OPP_ID_INVALID;
6786be9a04SYue Hin Lau 	}
6886be9a04SYue Hin Lau }
6986be9a04SYue Hin Lau 
hubp1_disconnect(struct hubp * hubp)701dbac201SYongqiang Sun static void hubp1_disconnect(struct hubp *hubp)
711dbac201SYongqiang Sun {
721dbac201SYongqiang Sun 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
731dbac201SYongqiang Sun 
741dbac201SYongqiang Sun 	REG_UPDATE(DCHUBP_CNTL,
751dbac201SYongqiang Sun 			HUBP_TTU_DISABLE, 1);
765af9d013SEric Yang 
775af9d013SEric Yang 	REG_UPDATE(CURSOR_CONTROL,
785af9d013SEric Yang 			CURSOR_ENABLE, 0);
791dbac201SYongqiang Sun }
801dbac201SYongqiang Sun 
hubp1_disable_control(struct hubp * hubp,bool disable_hubp)813ba43a59SCharlene Liu static void hubp1_disable_control(struct hubp *hubp, bool disable_hubp)
823ba43a59SCharlene Liu {
833ba43a59SCharlene Liu 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
843ba43a59SCharlene Liu 	uint32_t disable = disable_hubp ? 1 : 0;
853ba43a59SCharlene Liu 
863ba43a59SCharlene Liu 	REG_UPDATE(DCHUBP_CNTL,
873ba43a59SCharlene Liu 			HUBP_DISABLE, disable);
883ba43a59SCharlene Liu }
893ba43a59SCharlene Liu 
hubp1_get_underflow_status(struct hubp * hubp)903ba43a59SCharlene Liu static unsigned int hubp1_get_underflow_status(struct hubp *hubp)
913ba43a59SCharlene Liu {
923ba43a59SCharlene Liu 	uint32_t hubp_underflow = 0;
933ba43a59SCharlene Liu 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
943ba43a59SCharlene Liu 
953ba43a59SCharlene Liu 	REG_GET(DCHUBP_CNTL,
963ba43a59SCharlene Liu 		HUBP_UNDERFLOW_STATUS,
973ba43a59SCharlene Liu 		&hubp_underflow);
983ba43a59SCharlene Liu 
993ba43a59SCharlene Liu 	return hubp_underflow;
1003ba43a59SCharlene Liu }
1013ba43a59SCharlene Liu 
102eb6b29d6SJun Lei 
hubp1_clear_underflow(struct hubp * hubp)103eb6b29d6SJun Lei void hubp1_clear_underflow(struct hubp *hubp)
104eb6b29d6SJun Lei {
105eb6b29d6SJun Lei 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
106eb6b29d6SJun Lei 
107eb6b29d6SJun Lei 	REG_UPDATE(DCHUBP_CNTL, HUBP_UNDERFLOW_CLEAR, 1);
108eb6b29d6SJun Lei }
109eb6b29d6SJun Lei 
hubp1_set_hubp_blank_en(struct hubp * hubp,bool blank)11086be9a04SYue Hin Lau static void hubp1_set_hubp_blank_en(struct hubp *hubp, bool blank)
11186be9a04SYue Hin Lau {
11286be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
11386be9a04SYue Hin Lau 	uint32_t blank_en = blank ? 1 : 0;
11486be9a04SYue Hin Lau 
11586be9a04SYue Hin Lau 	REG_UPDATE(DCHUBP_CNTL, HUBP_BLANK_EN, blank_en);
11686be9a04SYue Hin Lau }
11786be9a04SYue Hin Lau 
hubp1_vready_workaround(struct hubp * hubp,struct _vcs_dpi_display_pipe_dest_params_st * pipe_dest)11860a804c8SEric Bernstein void hubp1_vready_workaround(struct hubp *hubp,
11986be9a04SYue Hin Lau 		struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest)
12086be9a04SYue Hin Lau {
12186be9a04SYue Hin Lau 	uint32_t value = 0;
12286be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
12386be9a04SYue Hin Lau 
12486be9a04SYue Hin Lau 	/* set HBUBREQ_DEBUG_DB[12] = 1 */
12586be9a04SYue Hin Lau 	value = REG_READ(HUBPREQ_DEBUG_DB);
12686be9a04SYue Hin Lau 
12786be9a04SYue Hin Lau 	/* hack mode disable */
12886be9a04SYue Hin Lau 	value |= 0x100;
12986be9a04SYue Hin Lau 	value &= ~0x1000;
13086be9a04SYue Hin Lau 
13186be9a04SYue Hin Lau 	if ((pipe_dest->vstartup_start - 2*(pipe_dest->vready_offset+pipe_dest->vupdate_width
13286be9a04SYue Hin Lau 		+ pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) {
13386be9a04SYue Hin Lau 		/* if (eco_fix_needed(otg_global_sync_timing)
13486be9a04SYue Hin Lau 		 * set HBUBREQ_DEBUG_DB[12] = 1 */
13586be9a04SYue Hin Lau 		value |= 0x1000;
13686be9a04SYue Hin Lau 	}
13786be9a04SYue Hin Lau 
13886be9a04SYue Hin Lau 	REG_WRITE(HUBPREQ_DEBUG_DB, value);
13986be9a04SYue Hin Lau }
14086be9a04SYue Hin Lau 
hubp1_program_tiling(struct hubp * hubp,const union dc_tiling_info * info,const enum surface_pixel_format pixel_format)14186be9a04SYue Hin Lau void hubp1_program_tiling(
1424b8240bfSYue Hin Lau 	struct hubp *hubp,
14386be9a04SYue Hin Lau 	const union dc_tiling_info *info,
14486be9a04SYue Hin Lau 	const enum surface_pixel_format pixel_format)
14586be9a04SYue Hin Lau {
1464b8240bfSYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1474b8240bfSYue Hin Lau 
14886be9a04SYue Hin Lau 	REG_UPDATE_6(DCSURF_ADDR_CONFIG,
14986be9a04SYue Hin Lau 			NUM_PIPES, log_2(info->gfx9.num_pipes),
15086be9a04SYue Hin Lau 			NUM_BANKS, log_2(info->gfx9.num_banks),
15186be9a04SYue Hin Lau 			PIPE_INTERLEAVE, info->gfx9.pipe_interleave,
15286be9a04SYue Hin Lau 			NUM_SE, log_2(info->gfx9.num_shader_engines),
15386be9a04SYue Hin Lau 			NUM_RB_PER_SE, log_2(info->gfx9.num_rb_per_se),
15486be9a04SYue Hin Lau 			MAX_COMPRESSED_FRAGS, log_2(info->gfx9.max_compressed_frags));
15586be9a04SYue Hin Lau 
15686be9a04SYue Hin Lau 	REG_UPDATE_4(DCSURF_TILING_CONFIG,
15786be9a04SYue Hin Lau 			SW_MODE, info->gfx9.swizzle,
15886be9a04SYue Hin Lau 			META_LINEAR, info->gfx9.meta_linear,
15986be9a04SYue Hin Lau 			RB_ALIGNED, info->gfx9.rb_aligned,
16086be9a04SYue Hin Lau 			PIPE_ALIGNED, info->gfx9.pipe_aligned);
16186be9a04SYue Hin Lau }
16286be9a04SYue Hin Lau 
hubp1_program_size(struct hubp * hubp,enum surface_pixel_format format,const struct plane_size * plane_size,struct dc_plane_dcc_param * dcc)163a9962fb8SEric Bernstein void hubp1_program_size(
1644b8240bfSYue Hin Lau 	struct hubp *hubp,
16586be9a04SYue Hin Lau 	enum surface_pixel_format format,
16612e2b2d4SDmytro Laktyushkin 	const struct plane_size *plane_size,
167a9962fb8SEric Bernstein 	struct dc_plane_dcc_param *dcc)
16886be9a04SYue Hin Lau {
1694b8240bfSYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
170a9962fb8SEric Bernstein 	uint32_t pitch, meta_pitch, pitch_c, meta_pitch_c;
17186be9a04SYue Hin Lau 
17286be9a04SYue Hin Lau 	/* Program data and meta surface pitch (calculation from addrlib)
17386be9a04SYue Hin Lau 	 * 444 or 420 luma
17486be9a04SYue Hin Lau 	 */
175836758ffSZheng, XueLai(Eric) 	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN && format < SURFACE_PIXEL_FORMAT_SUBSAMPLE_END) {
17612e2b2d4SDmytro Laktyushkin 		ASSERT(plane_size->chroma_pitch != 0);
1778ec06a17SJulian Parkin 		/* Chroma pitch zero can cause system hang! */
1788ec06a17SJulian Parkin 
17912e2b2d4SDmytro Laktyushkin 		pitch = plane_size->surface_pitch - 1;
18012e2b2d4SDmytro Laktyushkin 		meta_pitch = dcc->meta_pitch - 1;
18112e2b2d4SDmytro Laktyushkin 		pitch_c = plane_size->chroma_pitch - 1;
18212e2b2d4SDmytro Laktyushkin 		meta_pitch_c = dcc->meta_pitch_c - 1;
18386be9a04SYue Hin Lau 	} else {
18412e2b2d4SDmytro Laktyushkin 		pitch = plane_size->surface_pitch - 1;
18512e2b2d4SDmytro Laktyushkin 		meta_pitch = dcc->meta_pitch - 1;
18686be9a04SYue Hin Lau 		pitch_c = 0;
18786be9a04SYue Hin Lau 		meta_pitch_c = 0;
18886be9a04SYue Hin Lau 	}
18986be9a04SYue Hin Lau 
19086be9a04SYue Hin Lau 	if (!dcc->enable) {
19186be9a04SYue Hin Lau 		meta_pitch = 0;
19286be9a04SYue Hin Lau 		meta_pitch_c = 0;
19386be9a04SYue Hin Lau 	}
19486be9a04SYue Hin Lau 
19586be9a04SYue Hin Lau 	REG_UPDATE_2(DCSURF_SURFACE_PITCH,
19686be9a04SYue Hin Lau 			PITCH, pitch, META_PITCH, meta_pitch);
19786be9a04SYue Hin Lau 
19886be9a04SYue Hin Lau 	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
19986be9a04SYue Hin Lau 		REG_UPDATE_2(DCSURF_SURFACE_PITCH_C,
20086be9a04SYue Hin Lau 			PITCH_C, pitch_c, META_PITCH_C, meta_pitch_c);
201a9962fb8SEric Bernstein }
202a9962fb8SEric Bernstein 
hubp1_program_rotation(struct hubp * hubp,enum dc_rotation_angle rotation,bool horizontal_mirror)203a9962fb8SEric Bernstein void hubp1_program_rotation(
204a9962fb8SEric Bernstein 	struct hubp *hubp,
205a9962fb8SEric Bernstein 	enum dc_rotation_angle rotation,
206a9962fb8SEric Bernstein 	bool horizontal_mirror)
207a9962fb8SEric Bernstein {
208a9962fb8SEric Bernstein 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
209a9962fb8SEric Bernstein 	uint32_t mirror;
210a9962fb8SEric Bernstein 
21186be9a04SYue Hin Lau 
21286be9a04SYue Hin Lau 	if (horizontal_mirror)
21386be9a04SYue Hin Lau 		mirror = 1;
21486be9a04SYue Hin Lau 	else
21586be9a04SYue Hin Lau 		mirror = 0;
21686be9a04SYue Hin Lau 
21786be9a04SYue Hin Lau 	/* Program rotation angle and horz mirror - no mirror */
21886be9a04SYue Hin Lau 	if (rotation == ROTATION_ANGLE_0)
21986be9a04SYue Hin Lau 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
22086be9a04SYue Hin Lau 				ROTATION_ANGLE, 0,
22186be9a04SYue Hin Lau 				H_MIRROR_EN, mirror);
22286be9a04SYue Hin Lau 	else if (rotation == ROTATION_ANGLE_90)
22386be9a04SYue Hin Lau 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
22486be9a04SYue Hin Lau 				ROTATION_ANGLE, 1,
22586be9a04SYue Hin Lau 				H_MIRROR_EN, mirror);
22686be9a04SYue Hin Lau 	else if (rotation == ROTATION_ANGLE_180)
22786be9a04SYue Hin Lau 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
22886be9a04SYue Hin Lau 				ROTATION_ANGLE, 2,
22986be9a04SYue Hin Lau 				H_MIRROR_EN, mirror);
23086be9a04SYue Hin Lau 	else if (rotation == ROTATION_ANGLE_270)
23186be9a04SYue Hin Lau 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
23286be9a04SYue Hin Lau 				ROTATION_ANGLE, 3,
23386be9a04SYue Hin Lau 				H_MIRROR_EN, mirror);
23486be9a04SYue Hin Lau }
23586be9a04SYue Hin Lau 
hubp1_program_pixel_format(struct hubp * hubp,enum surface_pixel_format format)23686be9a04SYue Hin Lau void hubp1_program_pixel_format(
2374b8240bfSYue Hin Lau 	struct hubp *hubp,
23886be9a04SYue Hin Lau 	enum surface_pixel_format format)
23986be9a04SYue Hin Lau {
2404b8240bfSYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
24186be9a04SYue Hin Lau 	uint32_t red_bar = 3;
24286be9a04SYue Hin Lau 	uint32_t blue_bar = 2;
24386be9a04SYue Hin Lau 
24486be9a04SYue Hin Lau 	/* swap for ABGR format */
24586be9a04SYue Hin Lau 	if (format == SURFACE_PIXEL_FORMAT_GRPH_ABGR8888
24686be9a04SYue Hin Lau 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010
24786be9a04SYue Hin Lau 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS
248050cd3d6SMario Kleiner 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616
24986be9a04SYue Hin Lau 			|| format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F) {
25086be9a04SYue Hin Lau 		red_bar = 2;
25186be9a04SYue Hin Lau 		blue_bar = 3;
25286be9a04SYue Hin Lau 	}
25386be9a04SYue Hin Lau 
25486be9a04SYue Hin Lau 	REG_UPDATE_2(HUBPRET_CONTROL,
25586be9a04SYue Hin Lau 			CROSSBAR_SRC_CB_B, blue_bar,
25686be9a04SYue Hin Lau 			CROSSBAR_SRC_CR_R, red_bar);
25786be9a04SYue Hin Lau 
25886be9a04SYue Hin Lau 	/* Mapping is same as ipp programming (cnvc) */
25986be9a04SYue Hin Lau 
26086be9a04SYue Hin Lau 	switch (format)	{
26186be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
26286be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
26386be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 1);
26486be9a04SYue Hin Lau 		break;
26586be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
26686be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
26786be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 3);
26886be9a04SYue Hin Lau 		break;
26986be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
27086be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
27186be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
27286be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 8);
27386be9a04SYue Hin Lau 		break;
27486be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
27586be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
27686be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS:
27786be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
27886be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 10);
27986be9a04SYue Hin Lau 		break;
28086be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
281050cd3d6SMario Kleiner 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616: /*we use crossbar already*/
28286be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
283050cd3d6SMario Kleiner 				SURFACE_PIXEL_FORMAT, 26); /* ARGB16161616_UNORM */
28486be9a04SYue Hin Lau 		break;
28586be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
28686be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:/*we use crossbar already*/
28786be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
28886be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 24);
28986be9a04SYue Hin Lau 		break;
29086be9a04SYue Hin Lau 
29186be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
29286be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
29386be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 65);
29486be9a04SYue Hin Lau 		break;
29586be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
29686be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
29786be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 64);
29886be9a04SYue Hin Lau 		break;
29986be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
30086be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
30186be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 67);
30286be9a04SYue Hin Lau 		break;
30386be9a04SYue Hin Lau 	case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
30486be9a04SYue Hin Lau 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
30586be9a04SYue Hin Lau 				SURFACE_PIXEL_FORMAT, 66);
30686be9a04SYue Hin Lau 		break;
3073fc9fc4cSvikrant mhaske 	case SURFACE_PIXEL_FORMAT_VIDEO_AYCrCb8888:
3083fc9fc4cSvikrant mhaske 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
3093fc9fc4cSvikrant mhaske 				SURFACE_PIXEL_FORMAT, 12);
3103fc9fc4cSvikrant mhaske 		break;
311bbeb64d0SHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_RGB111110_FIX:
312bbeb64d0SHarry Wentland 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
313bbeb64d0SHarry Wentland 				SURFACE_PIXEL_FORMAT, 112);
314bbeb64d0SHarry Wentland 		break;
315bbeb64d0SHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_BGR101111_FIX:
316bbeb64d0SHarry Wentland 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
317bbeb64d0SHarry Wentland 				SURFACE_PIXEL_FORMAT, 113);
318bbeb64d0SHarry Wentland 		break;
319bbeb64d0SHarry Wentland 	case SURFACE_PIXEL_FORMAT_VIDEO_ACrYCb2101010:
320bbeb64d0SHarry Wentland 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
321bbeb64d0SHarry Wentland 				SURFACE_PIXEL_FORMAT, 114);
322bbeb64d0SHarry Wentland 		break;
323bbeb64d0SHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_RGB111110_FLOAT:
324bbeb64d0SHarry Wentland 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
325bbeb64d0SHarry Wentland 				SURFACE_PIXEL_FORMAT, 118);
326bbeb64d0SHarry Wentland 		break;
327bbeb64d0SHarry Wentland 	case SURFACE_PIXEL_FORMAT_GRPH_BGR101111_FLOAT:
328bbeb64d0SHarry Wentland 		REG_UPDATE(DCSURF_SURFACE_CONFIG,
329bbeb64d0SHarry Wentland 				SURFACE_PIXEL_FORMAT, 119);
330bbeb64d0SHarry Wentland 		break;
331db7b0216SBhawanpreet Lakha 	case SURFACE_PIXEL_FORMAT_GRPH_RGBE:
332db7b0216SBhawanpreet Lakha 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
333db7b0216SBhawanpreet Lakha 				SURFACE_PIXEL_FORMAT, 116,
334db7b0216SBhawanpreet Lakha 				ALPHA_PLANE_EN, 0);
335db7b0216SBhawanpreet Lakha 		break;
336db7b0216SBhawanpreet Lakha 	case SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA:
337db7b0216SBhawanpreet Lakha 		REG_UPDATE_2(DCSURF_SURFACE_CONFIG,
338db7b0216SBhawanpreet Lakha 				SURFACE_PIXEL_FORMAT, 116,
339db7b0216SBhawanpreet Lakha 				ALPHA_PLANE_EN, 1);
340db7b0216SBhawanpreet Lakha 		break;
34186be9a04SYue Hin Lau 	default:
34286be9a04SYue Hin Lau 		BREAK_TO_DEBUGGER();
34386be9a04SYue Hin Lau 		break;
34486be9a04SYue Hin Lau 	}
34586be9a04SYue Hin Lau 
34686be9a04SYue Hin Lau 	/* don't see the need of program the xbar in DCN 1.0 */
34786be9a04SYue Hin Lau }
34886be9a04SYue Hin Lau 
hubp1_program_surface_flip_and_addr(struct hubp * hubp,const struct dc_plane_address * address,bool flip_immediate)34986be9a04SYue Hin Lau bool hubp1_program_surface_flip_and_addr(
35086be9a04SYue Hin Lau 	struct hubp *hubp,
35186be9a04SYue Hin Lau 	const struct dc_plane_address *address,
352bda9afdaSDmytro Laktyushkin 	bool flip_immediate)
35386be9a04SYue Hin Lau {
35486be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
35586be9a04SYue Hin Lau 
3561336926fSAlvin lee 
3571336926fSAlvin lee 	//program flip type
3581336926fSAlvin lee 	REG_UPDATE(DCSURF_FLIP_CONTROL,
35986be9a04SYue Hin Lau 			SURFACE_FLIP_TYPE, flip_immediate);
36086be9a04SYue Hin Lau 
3611336926fSAlvin lee 
3621336926fSAlvin lee 	if (address->type == PLN_ADDR_TYPE_GRPH_STEREO) {
3631336926fSAlvin lee 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_MODE_FOR_STEREOSYNC, 0x1);
3641336926fSAlvin lee 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_IN_STEREOSYNC, 0x1);
3651336926fSAlvin lee 
3661336926fSAlvin lee 	} else {
3671336926fSAlvin lee 		// turn off stereo if not in stereo
3681336926fSAlvin lee 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_MODE_FOR_STEREOSYNC, 0x0);
3691336926fSAlvin lee 		REG_UPDATE(DCSURF_FLIP_CONTROL, SURFACE_FLIP_IN_STEREOSYNC, 0x0);
3701336926fSAlvin lee 	}
3711336926fSAlvin lee 
3721336926fSAlvin lee 
3731336926fSAlvin lee 
37486be9a04SYue Hin Lau 	/* HW automatically latch rest of address register on write to
37586be9a04SYue Hin Lau 	 * DCSURF_PRIMARY_SURFACE_ADDRESS if SURFACE_UPDATE_LOCK is not used
37686be9a04SYue Hin Lau 	 *
37786be9a04SYue Hin Lau 	 * program high first and then the low addr, order matters!
37886be9a04SYue Hin Lau 	 */
37986be9a04SYue Hin Lau 	switch (address->type) {
38086be9a04SYue Hin Lau 	case PLN_ADDR_TYPE_GRAPHICS:
38186be9a04SYue Hin Lau 		/* DCN1.0 does not support const color
38286be9a04SYue Hin Lau 		 * TODO: program DCHUBBUB_RET_PATH_DCC_CFGx_0/1
38386be9a04SYue Hin Lau 		 * base on address->grph.dcc_const_color
38486be9a04SYue Hin Lau 		 * x = 0, 2, 4, 6 for pipe 0, 1, 2, 3 for rgb and luma
38586be9a04SYue Hin Lau 		 * x = 1, 3, 5, 7 for pipe 0, 1, 2, 3 for chroma
38686be9a04SYue Hin Lau 		 */
38786be9a04SYue Hin Lau 
38886be9a04SYue Hin Lau 		if (address->grph.addr.quad_part == 0)
38986be9a04SYue Hin Lau 			break;
39086be9a04SYue Hin Lau 
391cf8c19a3SYongqiang Sun 		REG_UPDATE_2(DCSURF_SURFACE_CONTROL,
392cf8c19a3SYongqiang Sun 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
393cf8c19a3SYongqiang Sun 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface);
39486be9a04SYue Hin Lau 
39586be9a04SYue Hin Lau 		if (address->grph.meta_addr.quad_part != 0) {
39686be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
39786be9a04SYue Hin Lau 					PRIMARY_META_SURFACE_ADDRESS_HIGH,
39886be9a04SYue Hin Lau 					address->grph.meta_addr.high_part);
39986be9a04SYue Hin Lau 
40086be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
40186be9a04SYue Hin Lau 					PRIMARY_META_SURFACE_ADDRESS,
40286be9a04SYue Hin Lau 					address->grph.meta_addr.low_part);
40386be9a04SYue Hin Lau 		}
40486be9a04SYue Hin Lau 
40586be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
40686be9a04SYue Hin Lau 				PRIMARY_SURFACE_ADDRESS_HIGH,
40786be9a04SYue Hin Lau 				address->grph.addr.high_part);
40886be9a04SYue Hin Lau 
40986be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
41086be9a04SYue Hin Lau 				PRIMARY_SURFACE_ADDRESS,
41186be9a04SYue Hin Lau 				address->grph.addr.low_part);
41286be9a04SYue Hin Lau 		break;
41386be9a04SYue Hin Lau 	case PLN_ADDR_TYPE_VIDEO_PROGRESSIVE:
41486be9a04SYue Hin Lau 		if (address->video_progressive.luma_addr.quad_part == 0
41586be9a04SYue Hin Lau 			|| address->video_progressive.chroma_addr.quad_part == 0)
41686be9a04SYue Hin Lau 			break;
41786be9a04SYue Hin Lau 
418cf8c19a3SYongqiang Sun 		REG_UPDATE_4(DCSURF_SURFACE_CONTROL,
419cf8c19a3SYongqiang Sun 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
420cf8c19a3SYongqiang Sun 				PRIMARY_SURFACE_TMZ_C, address->tmz_surface,
421cf8c19a3SYongqiang Sun 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface,
422cf8c19a3SYongqiang Sun 				PRIMARY_META_SURFACE_TMZ_C, address->tmz_surface);
42386be9a04SYue Hin Lau 
42486be9a04SYue Hin Lau 		if (address->video_progressive.luma_meta_addr.quad_part != 0) {
42586be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C, 0,
42686be9a04SYue Hin Lau 				PRIMARY_META_SURFACE_ADDRESS_HIGH_C,
42786be9a04SYue Hin Lau 				address->video_progressive.chroma_meta_addr.high_part);
42886be9a04SYue Hin Lau 
42986be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_C, 0,
43086be9a04SYue Hin Lau 				PRIMARY_META_SURFACE_ADDRESS_C,
43186be9a04SYue Hin Lau 				address->video_progressive.chroma_meta_addr.low_part);
43286be9a04SYue Hin Lau 
43386be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
43486be9a04SYue Hin Lau 				PRIMARY_META_SURFACE_ADDRESS_HIGH,
43586be9a04SYue Hin Lau 				address->video_progressive.luma_meta_addr.high_part);
43686be9a04SYue Hin Lau 
43786be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
43886be9a04SYue Hin Lau 				PRIMARY_META_SURFACE_ADDRESS,
43986be9a04SYue Hin Lau 				address->video_progressive.luma_meta_addr.low_part);
44086be9a04SYue Hin Lau 		}
44186be9a04SYue Hin Lau 
44286be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C, 0,
44386be9a04SYue Hin Lau 			PRIMARY_SURFACE_ADDRESS_HIGH_C,
44486be9a04SYue Hin Lau 			address->video_progressive.chroma_addr.high_part);
44586be9a04SYue Hin Lau 
44686be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_C, 0,
44786be9a04SYue Hin Lau 			PRIMARY_SURFACE_ADDRESS_C,
44886be9a04SYue Hin Lau 			address->video_progressive.chroma_addr.low_part);
44986be9a04SYue Hin Lau 
45086be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
45186be9a04SYue Hin Lau 			PRIMARY_SURFACE_ADDRESS_HIGH,
45286be9a04SYue Hin Lau 			address->video_progressive.luma_addr.high_part);
45386be9a04SYue Hin Lau 
45486be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
45586be9a04SYue Hin Lau 			PRIMARY_SURFACE_ADDRESS,
45686be9a04SYue Hin Lau 			address->video_progressive.luma_addr.low_part);
45786be9a04SYue Hin Lau 		break;
45886be9a04SYue Hin Lau 	case PLN_ADDR_TYPE_GRPH_STEREO:
45986be9a04SYue Hin Lau 		if (address->grph_stereo.left_addr.quad_part == 0)
46086be9a04SYue Hin Lau 			break;
46186be9a04SYue Hin Lau 		if (address->grph_stereo.right_addr.quad_part == 0)
46286be9a04SYue Hin Lau 			break;
46386be9a04SYue Hin Lau 
464aa6d4a59SEric Bernstein 		REG_UPDATE_8(DCSURF_SURFACE_CONTROL,
465cf8c19a3SYongqiang Sun 				PRIMARY_SURFACE_TMZ, address->tmz_surface,
466cf8c19a3SYongqiang Sun 				PRIMARY_SURFACE_TMZ_C, address->tmz_surface,
467cf8c19a3SYongqiang Sun 				PRIMARY_META_SURFACE_TMZ, address->tmz_surface,
468aa6d4a59SEric Bernstein 				PRIMARY_META_SURFACE_TMZ_C, address->tmz_surface,
469aa6d4a59SEric Bernstein 				SECONDARY_SURFACE_TMZ, address->tmz_surface,
470aa6d4a59SEric Bernstein 				SECONDARY_SURFACE_TMZ_C, address->tmz_surface,
471aa6d4a59SEric Bernstein 				SECONDARY_META_SURFACE_TMZ, address->tmz_surface,
472aa6d4a59SEric Bernstein 				SECONDARY_META_SURFACE_TMZ_C, address->tmz_surface);
47386be9a04SYue Hin Lau 
47486be9a04SYue Hin Lau 		if (address->grph_stereo.right_meta_addr.quad_part != 0) {
47586be9a04SYue Hin Lau 
47686be9a04SYue Hin Lau 			REG_SET(DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH, 0,
47786be9a04SYue Hin Lau 					SECONDARY_META_SURFACE_ADDRESS_HIGH,
47886be9a04SYue Hin Lau 					address->grph_stereo.right_meta_addr.high_part);
47986be9a04SYue Hin Lau 
48086be9a04SYue Hin Lau 			REG_SET(DCSURF_SECONDARY_META_SURFACE_ADDRESS, 0,
48186be9a04SYue Hin Lau 					SECONDARY_META_SURFACE_ADDRESS,
48286be9a04SYue Hin Lau 					address->grph_stereo.right_meta_addr.low_part);
48386be9a04SYue Hin Lau 		}
48486be9a04SYue Hin Lau 		if (address->grph_stereo.left_meta_addr.quad_part != 0) {
48586be9a04SYue Hin Lau 
48686be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, 0,
48786be9a04SYue Hin Lau 					PRIMARY_META_SURFACE_ADDRESS_HIGH,
48886be9a04SYue Hin Lau 					address->grph_stereo.left_meta_addr.high_part);
48986be9a04SYue Hin Lau 
49086be9a04SYue Hin Lau 			REG_SET(DCSURF_PRIMARY_META_SURFACE_ADDRESS, 0,
49186be9a04SYue Hin Lau 					PRIMARY_META_SURFACE_ADDRESS,
49286be9a04SYue Hin Lau 					address->grph_stereo.left_meta_addr.low_part);
49386be9a04SYue Hin Lau 		}
49486be9a04SYue Hin Lau 
49586be9a04SYue Hin Lau 		REG_SET(DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH, 0,
49686be9a04SYue Hin Lau 				SECONDARY_SURFACE_ADDRESS_HIGH,
49786be9a04SYue Hin Lau 				address->grph_stereo.right_addr.high_part);
49886be9a04SYue Hin Lau 
49986be9a04SYue Hin Lau 		REG_SET(DCSURF_SECONDARY_SURFACE_ADDRESS, 0,
50086be9a04SYue Hin Lau 				SECONDARY_SURFACE_ADDRESS,
50186be9a04SYue Hin Lau 				address->grph_stereo.right_addr.low_part);
50286be9a04SYue Hin Lau 
50386be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, 0,
50486be9a04SYue Hin Lau 				PRIMARY_SURFACE_ADDRESS_HIGH,
50586be9a04SYue Hin Lau 				address->grph_stereo.left_addr.high_part);
50686be9a04SYue Hin Lau 
50786be9a04SYue Hin Lau 		REG_SET(DCSURF_PRIMARY_SURFACE_ADDRESS, 0,
50886be9a04SYue Hin Lau 				PRIMARY_SURFACE_ADDRESS,
50986be9a04SYue Hin Lau 				address->grph_stereo.left_addr.low_part);
51086be9a04SYue Hin Lau 		break;
51186be9a04SYue Hin Lau 	default:
51286be9a04SYue Hin Lau 		BREAK_TO_DEBUGGER();
51386be9a04SYue Hin Lau 		break;
51486be9a04SYue Hin Lau 	}
51586be9a04SYue Hin Lau 
51686be9a04SYue Hin Lau 	hubp->request_address = *address;
51786be9a04SYue Hin Lau 
51886be9a04SYue Hin Lau 	return true;
51986be9a04SYue Hin Lau }
52086be9a04SYue Hin Lau 
hubp1_dcc_control(struct hubp * hubp,bool enable,enum hubp_ind_block_size independent_64b_blks)52186be9a04SYue Hin Lau void hubp1_dcc_control(struct hubp *hubp, bool enable,
5222c58cc6dSIlya Bakoulin 		enum hubp_ind_block_size independent_64b_blks)
52386be9a04SYue Hin Lau {
52486be9a04SYue Hin Lau 	uint32_t dcc_en = enable ? 1 : 0;
52586be9a04SYue Hin Lau 	uint32_t dcc_ind_64b_blk = independent_64b_blks ? 1 : 0;
52686be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
52786be9a04SYue Hin Lau 
528aa6d4a59SEric Bernstein 	REG_UPDATE_4(DCSURF_SURFACE_CONTROL,
52986be9a04SYue Hin Lau 			PRIMARY_SURFACE_DCC_EN, dcc_en,
530aa6d4a59SEric Bernstein 			PRIMARY_SURFACE_DCC_IND_64B_BLK, dcc_ind_64b_blk,
531aa6d4a59SEric Bernstein 			SECONDARY_SURFACE_DCC_EN, dcc_en,
532aa6d4a59SEric Bernstein 			SECONDARY_SURFACE_DCC_IND_64B_BLK, dcc_ind_64b_blk);
53386be9a04SYue Hin Lau }
53486be9a04SYue Hin Lau 
hubp1_program_surface_config(struct hubp * hubp,enum surface_pixel_format format,union dc_tiling_info * tiling_info,struct plane_size * plane_size,enum dc_rotation_angle rotation,struct dc_plane_dcc_param * dcc,bool horizontal_mirror,unsigned int compat_level)53586be9a04SYue Hin Lau void hubp1_program_surface_config(
53686be9a04SYue Hin Lau 	struct hubp *hubp,
53786be9a04SYue Hin Lau 	enum surface_pixel_format format,
53886be9a04SYue Hin Lau 	union dc_tiling_info *tiling_info,
53912e2b2d4SDmytro Laktyushkin 	struct plane_size *plane_size,
54086be9a04SYue Hin Lau 	enum dc_rotation_angle rotation,
54186be9a04SYue Hin Lau 	struct dc_plane_dcc_param *dcc,
542a465feaeSCharlene Liu 	bool horizontal_mirror,
543a465feaeSCharlene Liu 	unsigned int compat_level)
54486be9a04SYue Hin Lau {
54512e2b2d4SDmytro Laktyushkin 	hubp1_dcc_control(hubp, dcc->enable, dcc->independent_64b_blks);
5464b8240bfSYue Hin Lau 	hubp1_program_tiling(hubp, tiling_info, format);
547a9962fb8SEric Bernstein 	hubp1_program_size(hubp, format, plane_size, dcc);
548a9962fb8SEric Bernstein 	hubp1_program_rotation(hubp, rotation, horizontal_mirror);
5494b8240bfSYue Hin Lau 	hubp1_program_pixel_format(hubp, format);
55086be9a04SYue Hin Lau }
55186be9a04SYue Hin Lau 
hubp1_program_requestor(struct hubp * hubp,struct _vcs_dpi_display_rq_regs_st * rq_regs)55286be9a04SYue Hin Lau void hubp1_program_requestor(
55386be9a04SYue Hin Lau 		struct hubp *hubp,
55486be9a04SYue Hin Lau 		struct _vcs_dpi_display_rq_regs_st *rq_regs)
55586be9a04SYue Hin Lau {
55686be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
55786be9a04SYue Hin Lau 
55886be9a04SYue Hin Lau 	REG_UPDATE(HUBPRET_CONTROL,
55986be9a04SYue Hin Lau 			DET_BUF_PLANE1_BASE_ADDRESS, rq_regs->plane1_base_address);
56086be9a04SYue Hin Lau 	REG_SET_4(DCN_EXPANSION_MODE, 0,
56186be9a04SYue Hin Lau 			DRQ_EXPANSION_MODE, rq_regs->drq_expansion_mode,
56286be9a04SYue Hin Lau 			PRQ_EXPANSION_MODE, rq_regs->prq_expansion_mode,
56386be9a04SYue Hin Lau 			MRQ_EXPANSION_MODE, rq_regs->mrq_expansion_mode,
56486be9a04SYue Hin Lau 			CRQ_EXPANSION_MODE, rq_regs->crq_expansion_mode);
56586be9a04SYue Hin Lau 	REG_SET_8(DCHUBP_REQ_SIZE_CONFIG, 0,
56686be9a04SYue Hin Lau 		CHUNK_SIZE, rq_regs->rq_regs_l.chunk_size,
56786be9a04SYue Hin Lau 		MIN_CHUNK_SIZE, rq_regs->rq_regs_l.min_chunk_size,
56886be9a04SYue Hin Lau 		META_CHUNK_SIZE, rq_regs->rq_regs_l.meta_chunk_size,
56986be9a04SYue Hin Lau 		MIN_META_CHUNK_SIZE, rq_regs->rq_regs_l.min_meta_chunk_size,
57086be9a04SYue Hin Lau 		DPTE_GROUP_SIZE, rq_regs->rq_regs_l.dpte_group_size,
57186be9a04SYue Hin Lau 		MPTE_GROUP_SIZE, rq_regs->rq_regs_l.mpte_group_size,
57286be9a04SYue Hin Lau 		SWATH_HEIGHT, rq_regs->rq_regs_l.swath_height,
57386be9a04SYue Hin Lau 		PTE_ROW_HEIGHT_LINEAR, rq_regs->rq_regs_l.pte_row_height_linear);
57486be9a04SYue Hin Lau 	REG_SET_8(DCHUBP_REQ_SIZE_CONFIG_C, 0,
57586be9a04SYue Hin Lau 		CHUNK_SIZE_C, rq_regs->rq_regs_c.chunk_size,
57686be9a04SYue Hin Lau 		MIN_CHUNK_SIZE_C, rq_regs->rq_regs_c.min_chunk_size,
57786be9a04SYue Hin Lau 		META_CHUNK_SIZE_C, rq_regs->rq_regs_c.meta_chunk_size,
57886be9a04SYue Hin Lau 		MIN_META_CHUNK_SIZE_C, rq_regs->rq_regs_c.min_meta_chunk_size,
57986be9a04SYue Hin Lau 		DPTE_GROUP_SIZE_C, rq_regs->rq_regs_c.dpte_group_size,
58086be9a04SYue Hin Lau 		MPTE_GROUP_SIZE_C, rq_regs->rq_regs_c.mpte_group_size,
58186be9a04SYue Hin Lau 		SWATH_HEIGHT_C, rq_regs->rq_regs_c.swath_height,
58286be9a04SYue Hin Lau 		PTE_ROW_HEIGHT_LINEAR_C, rq_regs->rq_regs_c.pte_row_height_linear);
58386be9a04SYue Hin Lau }
58486be9a04SYue Hin Lau 
58586be9a04SYue Hin Lau 
hubp1_program_deadline(struct hubp * hubp,struct _vcs_dpi_display_dlg_regs_st * dlg_attr,struct _vcs_dpi_display_ttu_regs_st * ttu_attr)58686be9a04SYue Hin Lau void hubp1_program_deadline(
58786be9a04SYue Hin Lau 		struct hubp *hubp,
58886be9a04SYue Hin Lau 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
58986be9a04SYue Hin Lau 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr)
59086be9a04SYue Hin Lau {
59186be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
59286be9a04SYue Hin Lau 
59386be9a04SYue Hin Lau 	/* DLG - Per hubp */
59486be9a04SYue Hin Lau 	REG_SET_2(BLANK_OFFSET_0, 0,
59586be9a04SYue Hin Lau 		REFCYC_H_BLANK_END, dlg_attr->refcyc_h_blank_end,
59686be9a04SYue Hin Lau 		DLG_V_BLANK_END, dlg_attr->dlg_vblank_end);
59786be9a04SYue Hin Lau 
59886be9a04SYue Hin Lau 	REG_SET(BLANK_OFFSET_1, 0,
59986be9a04SYue Hin Lau 		MIN_DST_Y_NEXT_START, dlg_attr->min_dst_y_next_start);
60086be9a04SYue Hin Lau 
60186be9a04SYue Hin Lau 	REG_SET(DST_DIMENSIONS, 0,
60286be9a04SYue Hin Lau 		REFCYC_PER_HTOTAL, dlg_attr->refcyc_per_htotal);
60386be9a04SYue Hin Lau 
60486be9a04SYue Hin Lau 	REG_SET_2(DST_AFTER_SCALER, 0,
60586be9a04SYue Hin Lau 		REFCYC_X_AFTER_SCALER, dlg_attr->refcyc_x_after_scaler,
60686be9a04SYue Hin Lau 		DST_Y_AFTER_SCALER, dlg_attr->dst_y_after_scaler);
60786be9a04SYue Hin Lau 
60886be9a04SYue Hin Lau 	REG_SET(REF_FREQ_TO_PIX_FREQ, 0,
60986be9a04SYue Hin Lau 		REF_FREQ_TO_PIX_FREQ, dlg_attr->ref_freq_to_pix_freq);
61086be9a04SYue Hin Lau 
61186be9a04SYue Hin Lau 	/* DLG - Per luma/chroma */
61286be9a04SYue Hin Lau 	REG_SET(VBLANK_PARAMETERS_1, 0,
61386be9a04SYue Hin Lau 		REFCYC_PER_PTE_GROUP_VBLANK_L, dlg_attr->refcyc_per_pte_group_vblank_l);
61486be9a04SYue Hin Lau 
615b552204bSNikola Cornij 	if (REG(NOM_PARAMETERS_0))
61686be9a04SYue Hin Lau 		REG_SET(NOM_PARAMETERS_0, 0,
61786be9a04SYue Hin Lau 			DST_Y_PER_PTE_ROW_NOM_L, dlg_attr->dst_y_per_pte_row_nom_l);
61886be9a04SYue Hin Lau 
619b552204bSNikola Cornij 	if (REG(NOM_PARAMETERS_1))
62086be9a04SYue Hin Lau 		REG_SET(NOM_PARAMETERS_1, 0,
62186be9a04SYue Hin Lau 			REFCYC_PER_PTE_GROUP_NOM_L, dlg_attr->refcyc_per_pte_group_nom_l);
62286be9a04SYue Hin Lau 
62386be9a04SYue Hin Lau 	REG_SET(NOM_PARAMETERS_4, 0,
62486be9a04SYue Hin Lau 		DST_Y_PER_META_ROW_NOM_L, dlg_attr->dst_y_per_meta_row_nom_l);
62586be9a04SYue Hin Lau 
62686be9a04SYue Hin Lau 	REG_SET(NOM_PARAMETERS_5, 0,
62786be9a04SYue Hin Lau 		REFCYC_PER_META_CHUNK_NOM_L, dlg_attr->refcyc_per_meta_chunk_nom_l);
62886be9a04SYue Hin Lau 
62986be9a04SYue Hin Lau 	REG_SET_2(PER_LINE_DELIVERY, 0,
63086be9a04SYue Hin Lau 		REFCYC_PER_LINE_DELIVERY_L, dlg_attr->refcyc_per_line_delivery_l,
63186be9a04SYue Hin Lau 		REFCYC_PER_LINE_DELIVERY_C, dlg_attr->refcyc_per_line_delivery_c);
63286be9a04SYue Hin Lau 
63386be9a04SYue Hin Lau 	REG_SET(VBLANK_PARAMETERS_2, 0,
63486be9a04SYue Hin Lau 		REFCYC_PER_PTE_GROUP_VBLANK_C, dlg_attr->refcyc_per_pte_group_vblank_c);
63586be9a04SYue Hin Lau 
636b552204bSNikola Cornij 	if (REG(NOM_PARAMETERS_2))
63786be9a04SYue Hin Lau 		REG_SET(NOM_PARAMETERS_2, 0,
63886be9a04SYue Hin Lau 			DST_Y_PER_PTE_ROW_NOM_C, dlg_attr->dst_y_per_pte_row_nom_c);
63986be9a04SYue Hin Lau 
640b552204bSNikola Cornij 	if (REG(NOM_PARAMETERS_3))
64186be9a04SYue Hin Lau 		REG_SET(NOM_PARAMETERS_3, 0,
64286be9a04SYue Hin Lau 			REFCYC_PER_PTE_GROUP_NOM_C, dlg_attr->refcyc_per_pte_group_nom_c);
64386be9a04SYue Hin Lau 
64486be9a04SYue Hin Lau 	REG_SET(NOM_PARAMETERS_6, 0,
64586be9a04SYue Hin Lau 		DST_Y_PER_META_ROW_NOM_C, dlg_attr->dst_y_per_meta_row_nom_c);
64686be9a04SYue Hin Lau 
64786be9a04SYue Hin Lau 	REG_SET(NOM_PARAMETERS_7, 0,
64886be9a04SYue Hin Lau 		REFCYC_PER_META_CHUNK_NOM_C, dlg_attr->refcyc_per_meta_chunk_nom_c);
64986be9a04SYue Hin Lau 
65086be9a04SYue Hin Lau 	/* TTU - per hubp */
65186be9a04SYue Hin Lau 	REG_SET_2(DCN_TTU_QOS_WM, 0,
65286be9a04SYue Hin Lau 		QoS_LEVEL_LOW_WM, ttu_attr->qos_level_low_wm,
65386be9a04SYue Hin Lau 		QoS_LEVEL_HIGH_WM, ttu_attr->qos_level_high_wm);
65486be9a04SYue Hin Lau 
65586be9a04SYue Hin Lau 	/* TTU - per luma/chroma */
65686be9a04SYue Hin Lau 	/* Assumed surf0 is luma and 1 is chroma */
65786be9a04SYue Hin Lau 
65886be9a04SYue Hin Lau 	REG_SET_3(DCN_SURF0_TTU_CNTL0, 0,
65986be9a04SYue Hin Lau 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_l,
66086be9a04SYue Hin Lau 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_l,
66186be9a04SYue Hin Lau 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_l);
66286be9a04SYue Hin Lau 
66386be9a04SYue Hin Lau 	REG_SET_3(DCN_SURF1_TTU_CNTL0, 0,
66486be9a04SYue Hin Lau 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_c,
66586be9a04SYue Hin Lau 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_c,
66686be9a04SYue Hin Lau 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_c);
66786be9a04SYue Hin Lau 
668c0aceb7dSCharlene Liu 	REG_SET_3(DCN_CUR0_TTU_CNTL0, 0,
669c0aceb7dSCharlene Liu 		REFCYC_PER_REQ_DELIVERY, ttu_attr->refcyc_per_req_delivery_cur0,
670c0aceb7dSCharlene Liu 		QoS_LEVEL_FIXED, ttu_attr->qos_level_fixed_cur0,
671c0aceb7dSCharlene Liu 		QoS_RAMP_DISABLE, ttu_attr->qos_ramp_disable_cur0);
67286be9a04SYue Hin Lau }
67386be9a04SYue Hin Lau 
hubp1_setup(struct hubp * hubp,struct _vcs_dpi_display_dlg_regs_st * dlg_attr,struct _vcs_dpi_display_ttu_regs_st * ttu_attr,struct _vcs_dpi_display_rq_regs_st * rq_regs,struct _vcs_dpi_display_pipe_dest_params_st * pipe_dest)67486be9a04SYue Hin Lau static void hubp1_setup(
67586be9a04SYue Hin Lau 		struct hubp *hubp,
67686be9a04SYue Hin Lau 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
67786be9a04SYue Hin Lau 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr,
67886be9a04SYue Hin Lau 		struct _vcs_dpi_display_rq_regs_st *rq_regs,
67986be9a04SYue Hin Lau 		struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest)
68086be9a04SYue Hin Lau {
68186be9a04SYue Hin Lau 	/* otg is locked when this func is called. Register are double buffered.
68286be9a04SYue Hin Lau 	 * disable the requestors is not needed
68386be9a04SYue Hin Lau 	 */
68486be9a04SYue Hin Lau 	hubp1_program_requestor(hubp, rq_regs);
68586be9a04SYue Hin Lau 	hubp1_program_deadline(hubp, dlg_attr, ttu_attr);
68686be9a04SYue Hin Lau 	hubp1_vready_workaround(hubp, pipe_dest);
68786be9a04SYue Hin Lau }
68886be9a04SYue Hin Lau 
hubp1_setup_interdependent(struct hubp * hubp,struct _vcs_dpi_display_dlg_regs_st * dlg_attr,struct _vcs_dpi_display_ttu_regs_st * ttu_attr)6891a1adf17SDmytro Laktyushkin static void hubp1_setup_interdependent(
6901a1adf17SDmytro Laktyushkin 		struct hubp *hubp,
6911a1adf17SDmytro Laktyushkin 		struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
6921a1adf17SDmytro Laktyushkin 		struct _vcs_dpi_display_ttu_regs_st *ttu_attr)
6931a1adf17SDmytro Laktyushkin {
6941a1adf17SDmytro Laktyushkin 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
6951a1adf17SDmytro Laktyushkin 
6961a1adf17SDmytro Laktyushkin 	REG_SET_2(PREFETCH_SETTINS, 0,
6971a1adf17SDmytro Laktyushkin 		DST_Y_PREFETCH, dlg_attr->dst_y_prefetch,
6981a1adf17SDmytro Laktyushkin 		VRATIO_PREFETCH, dlg_attr->vratio_prefetch);
6991a1adf17SDmytro Laktyushkin 
7001a1adf17SDmytro Laktyushkin 	REG_SET(PREFETCH_SETTINS_C, 0,
7011a1adf17SDmytro Laktyushkin 		VRATIO_PREFETCH_C, dlg_attr->vratio_prefetch_c);
7021a1adf17SDmytro Laktyushkin 
7031a1adf17SDmytro Laktyushkin 	REG_SET_2(VBLANK_PARAMETERS_0, 0,
7041a1adf17SDmytro Laktyushkin 		DST_Y_PER_VM_VBLANK, dlg_attr->dst_y_per_vm_vblank,
7051a1adf17SDmytro Laktyushkin 		DST_Y_PER_ROW_VBLANK, dlg_attr->dst_y_per_row_vblank);
7061a1adf17SDmytro Laktyushkin 
7071a1adf17SDmytro Laktyushkin 	REG_SET(VBLANK_PARAMETERS_3, 0,
7081a1adf17SDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_VBLANK_L, dlg_attr->refcyc_per_meta_chunk_vblank_l);
7091a1adf17SDmytro Laktyushkin 
7101a1adf17SDmytro Laktyushkin 	REG_SET(VBLANK_PARAMETERS_4, 0,
7111a1adf17SDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_VBLANK_C, dlg_attr->refcyc_per_meta_chunk_vblank_c);
7121a1adf17SDmytro Laktyushkin 
7131a1adf17SDmytro Laktyushkin 	REG_SET_2(PER_LINE_DELIVERY_PRE, 0,
7141a1adf17SDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_PRE_L, dlg_attr->refcyc_per_line_delivery_pre_l,
7151a1adf17SDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_PRE_C, dlg_attr->refcyc_per_line_delivery_pre_c);
7161a1adf17SDmytro Laktyushkin 
7171a1adf17SDmytro Laktyushkin 	REG_SET(DCN_SURF0_TTU_CNTL1, 0,
7181a1adf17SDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY_PRE,
7191a1adf17SDmytro Laktyushkin 		ttu_attr->refcyc_per_req_delivery_pre_l);
7201a1adf17SDmytro Laktyushkin 	REG_SET(DCN_SURF1_TTU_CNTL1, 0,
7211a1adf17SDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY_PRE,
7221a1adf17SDmytro Laktyushkin 		ttu_attr->refcyc_per_req_delivery_pre_c);
7231a1adf17SDmytro Laktyushkin 	REG_SET(DCN_CUR0_TTU_CNTL1, 0,
7241a1adf17SDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY_PRE, ttu_attr->refcyc_per_req_delivery_pre_cur0);
7251a1adf17SDmytro Laktyushkin 
7261a1adf17SDmytro Laktyushkin 	REG_SET_2(DCN_GLOBAL_TTU_CNTL, 0,
7271a1adf17SDmytro Laktyushkin 		MIN_TTU_VBLANK, ttu_attr->min_ttu_vblank,
7281a1adf17SDmytro Laktyushkin 		QoS_LEVEL_FLIP, ttu_attr->qos_level_flip);
7291a1adf17SDmytro Laktyushkin }
7301a1adf17SDmytro Laktyushkin 
hubp1_is_flip_pending(struct hubp * hubp)73186be9a04SYue Hin Lau bool hubp1_is_flip_pending(struct hubp *hubp)
73286be9a04SYue Hin Lau {
73386be9a04SYue Hin Lau 	uint32_t flip_pending = 0;
73486be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
73586be9a04SYue Hin Lau 	struct dc_plane_address earliest_inuse_address;
73686be9a04SYue Hin Lau 
737e8cb7a4dSAric Cyr 	if (hubp && hubp->power_gated)
738e8cb7a4dSAric Cyr 		return false;
739e8cb7a4dSAric Cyr 
74086be9a04SYue Hin Lau 	REG_GET(DCSURF_FLIP_CONTROL,
74186be9a04SYue Hin Lau 			SURFACE_FLIP_PENDING, &flip_pending);
74286be9a04SYue Hin Lau 
74386be9a04SYue Hin Lau 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE,
74486be9a04SYue Hin Lau 			SURFACE_EARLIEST_INUSE_ADDRESS, &earliest_inuse_address.grph.addr.low_part);
74586be9a04SYue Hin Lau 
74686be9a04SYue Hin Lau 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE_HIGH,
74786be9a04SYue Hin Lau 			SURFACE_EARLIEST_INUSE_ADDRESS_HIGH, &earliest_inuse_address.grph.addr.high_part);
74886be9a04SYue Hin Lau 
74986be9a04SYue Hin Lau 	if (flip_pending)
75086be9a04SYue Hin Lau 		return true;
75186be9a04SYue Hin Lau 
75286be9a04SYue Hin Lau 	if (earliest_inuse_address.grph.addr.quad_part != hubp->request_address.grph.addr.quad_part)
75386be9a04SYue Hin Lau 		return true;
75486be9a04SYue Hin Lau 
75586be9a04SYue Hin Lau 	return false;
75686be9a04SYue Hin Lau }
75786be9a04SYue Hin Lau 
758*75bf1df7STom Rix static uint32_t aperture_default_system = 1;
759*75bf1df7STom Rix static uint32_t context0_default_system; /* = 0;*/
76086be9a04SYue Hin Lau 
hubp1_set_vm_system_aperture_settings(struct hubp * hubp,struct vm_system_aperture_param * apt)76186be9a04SYue Hin Lau static void hubp1_set_vm_system_aperture_settings(struct hubp *hubp,
76286be9a04SYue Hin Lau 		struct vm_system_aperture_param *apt)
76386be9a04SYue Hin Lau {
76486be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
76586be9a04SYue Hin Lau 	PHYSICAL_ADDRESS_LOC mc_vm_apt_default;
76686be9a04SYue Hin Lau 	PHYSICAL_ADDRESS_LOC mc_vm_apt_low;
76786be9a04SYue Hin Lau 	PHYSICAL_ADDRESS_LOC mc_vm_apt_high;
76886be9a04SYue Hin Lau 
76986be9a04SYue Hin Lau 	mc_vm_apt_default.quad_part = apt->sys_default.quad_part >> 12;
77086be9a04SYue Hin Lau 	mc_vm_apt_low.quad_part = apt->sys_low.quad_part >> 12;
77186be9a04SYue Hin Lau 	mc_vm_apt_high.quad_part = apt->sys_high.quad_part >> 12;
77286be9a04SYue Hin Lau 
77386be9a04SYue Hin Lau 	REG_SET_2(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0,
77486be9a04SYue Hin Lau 		MC_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM, aperture_default_system, /* 1 = system physical memory */
77586be9a04SYue Hin Lau 		MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, mc_vm_apt_default.high_part);
77686be9a04SYue Hin Lau 	REG_SET(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0,
77786be9a04SYue Hin Lau 		MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, mc_vm_apt_default.low_part);
77886be9a04SYue Hin Lau 
77986be9a04SYue Hin Lau 	REG_SET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, 0,
78086be9a04SYue Hin Lau 			MC_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, mc_vm_apt_low.high_part);
78186be9a04SYue Hin Lau 	REG_SET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, 0,
78286be9a04SYue Hin Lau 			MC_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, mc_vm_apt_low.low_part);
78386be9a04SYue Hin Lau 
78486be9a04SYue Hin Lau 	REG_SET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, 0,
78586be9a04SYue Hin Lau 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, mc_vm_apt_high.high_part);
78686be9a04SYue Hin Lau 	REG_SET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, 0,
78786be9a04SYue Hin Lau 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, mc_vm_apt_high.low_part);
78886be9a04SYue Hin Lau }
78986be9a04SYue Hin Lau 
hubp1_set_vm_context0_settings(struct hubp * hubp,const struct vm_context0_param * vm0)79086be9a04SYue Hin Lau static void hubp1_set_vm_context0_settings(struct hubp *hubp,
79186be9a04SYue Hin Lau 		const struct vm_context0_param *vm0)
79286be9a04SYue Hin Lau {
79386be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
79486be9a04SYue Hin Lau 	/* pte base */
79586be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB, 0,
79686be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB, vm0->pte_base.high_part);
79786be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB, 0,
79886be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB, vm0->pte_base.low_part);
79986be9a04SYue Hin Lau 
80086be9a04SYue Hin Lau 	/* pte start */
80186be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB, 0,
80286be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB, vm0->pte_start.high_part);
80386be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB, 0,
80486be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB, vm0->pte_start.low_part);
80586be9a04SYue Hin Lau 
80686be9a04SYue Hin Lau 	/* pte end */
80786be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB, 0,
80886be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB, vm0->pte_end.high_part);
80986be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB, 0,
81086be9a04SYue Hin Lau 			VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB, vm0->pte_end.low_part);
81186be9a04SYue Hin Lau 
81286be9a04SYue Hin Lau 	/* fault handling */
81386be9a04SYue Hin Lau 	REG_SET_2(DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, 0,
81486be9a04SYue Hin Lau 			VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, vm0->fault_default.high_part,
81586be9a04SYue Hin Lau 			VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_SYSTEM, context0_default_system);
81686be9a04SYue Hin Lau 	REG_SET(DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB, 0,
81786be9a04SYue Hin Lau 			VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB, vm0->fault_default.low_part);
81886be9a04SYue Hin Lau 
81986be9a04SYue Hin Lau 	/* control: enable VM PTE*/
82086be9a04SYue Hin Lau 	REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
82186be9a04SYue Hin Lau 			ENABLE_L1_TLB, 1,
82286be9a04SYue Hin Lau 			SYSTEM_ACCESS_MODE, 3);
82386be9a04SYue Hin Lau }
82486be9a04SYue Hin Lau 
min_set_viewport(struct hubp * hubp,const struct rect * viewport,const struct rect * viewport_c)82586be9a04SYue Hin Lau void min_set_viewport(
82686be9a04SYue Hin Lau 	struct hubp *hubp,
82786be9a04SYue Hin Lau 	const struct rect *viewport,
828cf27a6d1SEric Yang 	const struct rect *viewport_c)
82986be9a04SYue Hin Lau {
83086be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
83186be9a04SYue Hin Lau 
83286be9a04SYue Hin Lau 	REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION, 0,
83386be9a04SYue Hin Lau 		  PRI_VIEWPORT_WIDTH, viewport->width,
83486be9a04SYue Hin Lau 		  PRI_VIEWPORT_HEIGHT, viewport->height);
83586be9a04SYue Hin Lau 
83686be9a04SYue Hin Lau 	REG_SET_2(DCSURF_PRI_VIEWPORT_START, 0,
83786be9a04SYue Hin Lau 		  PRI_VIEWPORT_X_START, viewport->x,
83886be9a04SYue Hin Lau 		  PRI_VIEWPORT_Y_START, viewport->y);
83986be9a04SYue Hin Lau 
84086be9a04SYue Hin Lau 	/*for stereo*/
84186be9a04SYue Hin Lau 	REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION, 0,
84286be9a04SYue Hin Lau 		  SEC_VIEWPORT_WIDTH, viewport->width,
84386be9a04SYue Hin Lau 		  SEC_VIEWPORT_HEIGHT, viewport->height);
84486be9a04SYue Hin Lau 
84586be9a04SYue Hin Lau 	REG_SET_2(DCSURF_SEC_VIEWPORT_START, 0,
84686be9a04SYue Hin Lau 		  SEC_VIEWPORT_X_START, viewport->x,
84786be9a04SYue Hin Lau 		  SEC_VIEWPORT_Y_START, viewport->y);
84886be9a04SYue Hin Lau 
84986be9a04SYue Hin Lau 	/* DC supports NV12 only at the moment */
85086be9a04SYue Hin Lau 	REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION_C, 0,
85186be9a04SYue Hin Lau 		  PRI_VIEWPORT_WIDTH_C, viewport_c->width,
85286be9a04SYue Hin Lau 		  PRI_VIEWPORT_HEIGHT_C, viewport_c->height);
85386be9a04SYue Hin Lau 
85486be9a04SYue Hin Lau 	REG_SET_2(DCSURF_PRI_VIEWPORT_START_C, 0,
85586be9a04SYue Hin Lau 		  PRI_VIEWPORT_X_START_C, viewport_c->x,
85686be9a04SYue Hin Lau 		  PRI_VIEWPORT_Y_START_C, viewport_c->y);
857132dade1SIlya Bakoulin 
858132dade1SIlya Bakoulin 	REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION_C, 0,
859132dade1SIlya Bakoulin 		  SEC_VIEWPORT_WIDTH_C, viewport_c->width,
860132dade1SIlya Bakoulin 		  SEC_VIEWPORT_HEIGHT_C, viewport_c->height);
861132dade1SIlya Bakoulin 
862132dade1SIlya Bakoulin 	REG_SET_2(DCSURF_SEC_VIEWPORT_START_C, 0,
863132dade1SIlya Bakoulin 		  SEC_VIEWPORT_X_START_C, viewport_c->x,
864132dade1SIlya Bakoulin 		  SEC_VIEWPORT_Y_START_C, viewport_c->y);
86586be9a04SYue Hin Lau }
86686be9a04SYue Hin Lau 
hubp1_read_state_common(struct hubp * hubp)867c70b4016SCharlene Liu void hubp1_read_state_common(struct hubp *hubp)
86886be9a04SYue Hin Lau {
8690a93dc7fSDmytro Laktyushkin 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
87034cb6b38SDmytro Laktyushkin 	struct dcn_hubp_state *s = &hubp1->state;
8710a93dc7fSDmytro Laktyushkin 	struct _vcs_dpi_display_dlg_regs_st *dlg_attr = &s->dlg_attr;
8720a93dc7fSDmytro Laktyushkin 	struct _vcs_dpi_display_ttu_regs_st *ttu_attr = &s->ttu_attr;
8730a93dc7fSDmytro Laktyushkin 	struct _vcs_dpi_display_rq_regs_st *rq_regs = &s->rq_regs;
87498e95e4fSJosip Pavic 	uint32_t aperture_low_msb, aperture_low_lsb;
87598e95e4fSJosip Pavic 	uint32_t aperture_high_msb, aperture_high_lsb;
8760a93dc7fSDmytro Laktyushkin 
8770a93dc7fSDmytro Laktyushkin 	/* Requester */
8780a93dc7fSDmytro Laktyushkin 	REG_GET(HUBPRET_CONTROL,
8790a93dc7fSDmytro Laktyushkin 			DET_BUF_PLANE1_BASE_ADDRESS, &rq_regs->plane1_base_address);
8800a93dc7fSDmytro Laktyushkin 	REG_GET_4(DCN_EXPANSION_MODE,
8810a93dc7fSDmytro Laktyushkin 			DRQ_EXPANSION_MODE, &rq_regs->drq_expansion_mode,
8820a93dc7fSDmytro Laktyushkin 			PRQ_EXPANSION_MODE, &rq_regs->prq_expansion_mode,
8830a93dc7fSDmytro Laktyushkin 			MRQ_EXPANSION_MODE, &rq_regs->mrq_expansion_mode,
8840a93dc7fSDmytro Laktyushkin 			CRQ_EXPANSION_MODE, &rq_regs->crq_expansion_mode);
8850a93dc7fSDmytro Laktyushkin 
88698e95e4fSJosip Pavic 	REG_GET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB,
88798e95e4fSJosip Pavic 			MC_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, &aperture_low_msb);
88898e95e4fSJosip Pavic 
88998e95e4fSJosip Pavic 	REG_GET(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB,
89098e95e4fSJosip Pavic 			MC_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, &aperture_low_lsb);
89198e95e4fSJosip Pavic 
89298e95e4fSJosip Pavic 	REG_GET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB,
89398e95e4fSJosip Pavic 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, &aperture_high_msb);
89498e95e4fSJosip Pavic 
89598e95e4fSJosip Pavic 	REG_GET(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB,
89698e95e4fSJosip Pavic 			MC_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, &aperture_high_lsb);
89798e95e4fSJosip Pavic 
89898e95e4fSJosip Pavic 	// On DCN1, aperture is broken down into MSB and LSB; only keep bits [47:18] to match later DCN format
89998e95e4fSJosip Pavic 	rq_regs->aperture_low_addr = (aperture_low_msb << 26) | (aperture_low_lsb >> 6);
90098e95e4fSJosip Pavic 	rq_regs->aperture_high_addr = (aperture_high_msb << 26) | (aperture_high_lsb >> 6);
90198e95e4fSJosip Pavic 
9020a93dc7fSDmytro Laktyushkin 	/* DLG - Per hubp */
9030a93dc7fSDmytro Laktyushkin 	REG_GET_2(BLANK_OFFSET_0,
9040a93dc7fSDmytro Laktyushkin 		REFCYC_H_BLANK_END, &dlg_attr->refcyc_h_blank_end,
9050a93dc7fSDmytro Laktyushkin 		DLG_V_BLANK_END, &dlg_attr->dlg_vblank_end);
9060a93dc7fSDmytro Laktyushkin 
9070a93dc7fSDmytro Laktyushkin 	REG_GET(BLANK_OFFSET_1,
9080a93dc7fSDmytro Laktyushkin 		MIN_DST_Y_NEXT_START, &dlg_attr->min_dst_y_next_start);
9090a93dc7fSDmytro Laktyushkin 
9100a93dc7fSDmytro Laktyushkin 	REG_GET(DST_DIMENSIONS,
9110a93dc7fSDmytro Laktyushkin 		REFCYC_PER_HTOTAL, &dlg_attr->refcyc_per_htotal);
9120a93dc7fSDmytro Laktyushkin 
9130a93dc7fSDmytro Laktyushkin 	REG_GET_2(DST_AFTER_SCALER,
9140a93dc7fSDmytro Laktyushkin 		REFCYC_X_AFTER_SCALER, &dlg_attr->refcyc_x_after_scaler,
9150a93dc7fSDmytro Laktyushkin 		DST_Y_AFTER_SCALER, &dlg_attr->dst_y_after_scaler);
9160a93dc7fSDmytro Laktyushkin 
9170a93dc7fSDmytro Laktyushkin 	if (REG(PREFETCH_SETTINS))
9180a93dc7fSDmytro Laktyushkin 		REG_GET_2(PREFETCH_SETTINS,
9190a93dc7fSDmytro Laktyushkin 			DST_Y_PREFETCH, &dlg_attr->dst_y_prefetch,
9200a93dc7fSDmytro Laktyushkin 			VRATIO_PREFETCH, &dlg_attr->vratio_prefetch);
9210a93dc7fSDmytro Laktyushkin 	else
9220a93dc7fSDmytro Laktyushkin 		REG_GET_2(PREFETCH_SETTINGS,
9230a93dc7fSDmytro Laktyushkin 			DST_Y_PREFETCH, &dlg_attr->dst_y_prefetch,
9240a93dc7fSDmytro Laktyushkin 			VRATIO_PREFETCH, &dlg_attr->vratio_prefetch);
9250a93dc7fSDmytro Laktyushkin 
9260a93dc7fSDmytro Laktyushkin 	REG_GET_2(VBLANK_PARAMETERS_0,
9270a93dc7fSDmytro Laktyushkin 		DST_Y_PER_VM_VBLANK, &dlg_attr->dst_y_per_vm_vblank,
9280a93dc7fSDmytro Laktyushkin 		DST_Y_PER_ROW_VBLANK, &dlg_attr->dst_y_per_row_vblank);
9290a93dc7fSDmytro Laktyushkin 
9300a93dc7fSDmytro Laktyushkin 	REG_GET(REF_FREQ_TO_PIX_FREQ,
9310a93dc7fSDmytro Laktyushkin 		REF_FREQ_TO_PIX_FREQ, &dlg_attr->ref_freq_to_pix_freq);
9320a93dc7fSDmytro Laktyushkin 
9330a93dc7fSDmytro Laktyushkin 	/* DLG - Per luma/chroma */
9340a93dc7fSDmytro Laktyushkin 	REG_GET(VBLANK_PARAMETERS_1,
9350a93dc7fSDmytro Laktyushkin 		REFCYC_PER_PTE_GROUP_VBLANK_L, &dlg_attr->refcyc_per_pte_group_vblank_l);
9360a93dc7fSDmytro Laktyushkin 
9370a93dc7fSDmytro Laktyushkin 	REG_GET(VBLANK_PARAMETERS_3,
9380a93dc7fSDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_VBLANK_L, &dlg_attr->refcyc_per_meta_chunk_vblank_l);
9390a93dc7fSDmytro Laktyushkin 
9400a93dc7fSDmytro Laktyushkin 	if (REG(NOM_PARAMETERS_0))
9410a93dc7fSDmytro Laktyushkin 		REG_GET(NOM_PARAMETERS_0,
9420a93dc7fSDmytro Laktyushkin 			DST_Y_PER_PTE_ROW_NOM_L, &dlg_attr->dst_y_per_pte_row_nom_l);
9430a93dc7fSDmytro Laktyushkin 
9440a93dc7fSDmytro Laktyushkin 	if (REG(NOM_PARAMETERS_1))
9450a93dc7fSDmytro Laktyushkin 		REG_GET(NOM_PARAMETERS_1,
9460a93dc7fSDmytro Laktyushkin 			REFCYC_PER_PTE_GROUP_NOM_L, &dlg_attr->refcyc_per_pte_group_nom_l);
9470a93dc7fSDmytro Laktyushkin 
9480a93dc7fSDmytro Laktyushkin 	REG_GET(NOM_PARAMETERS_4,
9490a93dc7fSDmytro Laktyushkin 		DST_Y_PER_META_ROW_NOM_L, &dlg_attr->dst_y_per_meta_row_nom_l);
9500a93dc7fSDmytro Laktyushkin 
9510a93dc7fSDmytro Laktyushkin 	REG_GET(NOM_PARAMETERS_5,
9520a93dc7fSDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_NOM_L, &dlg_attr->refcyc_per_meta_chunk_nom_l);
9530a93dc7fSDmytro Laktyushkin 
9540a93dc7fSDmytro Laktyushkin 	REG_GET_2(PER_LINE_DELIVERY_PRE,
9550a93dc7fSDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_PRE_L, &dlg_attr->refcyc_per_line_delivery_pre_l,
9560a93dc7fSDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_PRE_C, &dlg_attr->refcyc_per_line_delivery_pre_c);
9570a93dc7fSDmytro Laktyushkin 
9580a93dc7fSDmytro Laktyushkin 	REG_GET_2(PER_LINE_DELIVERY,
9590a93dc7fSDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_L, &dlg_attr->refcyc_per_line_delivery_l,
9600a93dc7fSDmytro Laktyushkin 		REFCYC_PER_LINE_DELIVERY_C, &dlg_attr->refcyc_per_line_delivery_c);
9610a93dc7fSDmytro Laktyushkin 
9620a93dc7fSDmytro Laktyushkin 	if (REG(PREFETCH_SETTINS_C))
9630a93dc7fSDmytro Laktyushkin 		REG_GET(PREFETCH_SETTINS_C,
9640a93dc7fSDmytro Laktyushkin 			VRATIO_PREFETCH_C, &dlg_attr->vratio_prefetch_c);
9650a93dc7fSDmytro Laktyushkin 	else
9660a93dc7fSDmytro Laktyushkin 		REG_GET(PREFETCH_SETTINGS_C,
9670a93dc7fSDmytro Laktyushkin 			VRATIO_PREFETCH_C, &dlg_attr->vratio_prefetch_c);
9680a93dc7fSDmytro Laktyushkin 
9690a93dc7fSDmytro Laktyushkin 	REG_GET(VBLANK_PARAMETERS_2,
9700a93dc7fSDmytro Laktyushkin 		REFCYC_PER_PTE_GROUP_VBLANK_C, &dlg_attr->refcyc_per_pte_group_vblank_c);
9710a93dc7fSDmytro Laktyushkin 
9720a93dc7fSDmytro Laktyushkin 	REG_GET(VBLANK_PARAMETERS_4,
9730a93dc7fSDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_VBLANK_C, &dlg_attr->refcyc_per_meta_chunk_vblank_c);
9740a93dc7fSDmytro Laktyushkin 
9750a93dc7fSDmytro Laktyushkin 	if (REG(NOM_PARAMETERS_2))
9760a93dc7fSDmytro Laktyushkin 		REG_GET(NOM_PARAMETERS_2,
9770a93dc7fSDmytro Laktyushkin 			DST_Y_PER_PTE_ROW_NOM_C, &dlg_attr->dst_y_per_pte_row_nom_c);
9780a93dc7fSDmytro Laktyushkin 
9790a93dc7fSDmytro Laktyushkin 	if (REG(NOM_PARAMETERS_3))
9800a93dc7fSDmytro Laktyushkin 		REG_GET(NOM_PARAMETERS_3,
9810a93dc7fSDmytro Laktyushkin 			REFCYC_PER_PTE_GROUP_NOM_C, &dlg_attr->refcyc_per_pte_group_nom_c);
9820a93dc7fSDmytro Laktyushkin 
9830a93dc7fSDmytro Laktyushkin 	REG_GET(NOM_PARAMETERS_6,
9840a93dc7fSDmytro Laktyushkin 		DST_Y_PER_META_ROW_NOM_C, &dlg_attr->dst_y_per_meta_row_nom_c);
9850a93dc7fSDmytro Laktyushkin 
9860a93dc7fSDmytro Laktyushkin 	REG_GET(NOM_PARAMETERS_7,
9870a93dc7fSDmytro Laktyushkin 		REFCYC_PER_META_CHUNK_NOM_C, &dlg_attr->refcyc_per_meta_chunk_nom_c);
9880a93dc7fSDmytro Laktyushkin 
9890a93dc7fSDmytro Laktyushkin 	/* TTU - per hubp */
9900a93dc7fSDmytro Laktyushkin 	REG_GET_2(DCN_TTU_QOS_WM,
9910a93dc7fSDmytro Laktyushkin 		QoS_LEVEL_LOW_WM, &ttu_attr->qos_level_low_wm,
9920a93dc7fSDmytro Laktyushkin 		QoS_LEVEL_HIGH_WM, &ttu_attr->qos_level_high_wm);
9930a93dc7fSDmytro Laktyushkin 
9940a93dc7fSDmytro Laktyushkin 	REG_GET_2(DCN_GLOBAL_TTU_CNTL,
9950a93dc7fSDmytro Laktyushkin 		MIN_TTU_VBLANK, &ttu_attr->min_ttu_vblank,
9960a93dc7fSDmytro Laktyushkin 		QoS_LEVEL_FLIP, &ttu_attr->qos_level_flip);
9970a93dc7fSDmytro Laktyushkin 
9980a93dc7fSDmytro Laktyushkin 	/* TTU - per luma/chroma */
9990a93dc7fSDmytro Laktyushkin 	/* Assumed surf0 is luma and 1 is chroma */
10000a93dc7fSDmytro Laktyushkin 
10010a93dc7fSDmytro Laktyushkin 	REG_GET_3(DCN_SURF0_TTU_CNTL0,
10020a93dc7fSDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY, &ttu_attr->refcyc_per_req_delivery_l,
10030a93dc7fSDmytro Laktyushkin 		QoS_LEVEL_FIXED, &ttu_attr->qos_level_fixed_l,
10040a93dc7fSDmytro Laktyushkin 		QoS_RAMP_DISABLE, &ttu_attr->qos_ramp_disable_l);
10050a93dc7fSDmytro Laktyushkin 
10060a93dc7fSDmytro Laktyushkin 	REG_GET(DCN_SURF0_TTU_CNTL1,
10070a93dc7fSDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY_PRE,
10080a93dc7fSDmytro Laktyushkin 		&ttu_attr->refcyc_per_req_delivery_pre_l);
10090a93dc7fSDmytro Laktyushkin 
10100a93dc7fSDmytro Laktyushkin 	REG_GET_3(DCN_SURF1_TTU_CNTL0,
10110a93dc7fSDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY, &ttu_attr->refcyc_per_req_delivery_c,
10120a93dc7fSDmytro Laktyushkin 		QoS_LEVEL_FIXED, &ttu_attr->qos_level_fixed_c,
10130a93dc7fSDmytro Laktyushkin 		QoS_RAMP_DISABLE, &ttu_attr->qos_ramp_disable_c);
10140a93dc7fSDmytro Laktyushkin 
10150a93dc7fSDmytro Laktyushkin 	REG_GET(DCN_SURF1_TTU_CNTL1,
10160a93dc7fSDmytro Laktyushkin 		REFCYC_PER_REQ_DELIVERY_PRE,
10170a93dc7fSDmytro Laktyushkin 		&ttu_attr->refcyc_per_req_delivery_pre_c);
10180a93dc7fSDmytro Laktyushkin 
10190a93dc7fSDmytro Laktyushkin 	/* Rest of hubp */
102086be9a04SYue Hin Lau 	REG_GET(DCSURF_SURFACE_CONFIG,
102186be9a04SYue Hin Lau 			SURFACE_PIXEL_FORMAT, &s->pixel_format);
102286be9a04SYue Hin Lau 
102386be9a04SYue Hin Lau 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE_HIGH,
102486be9a04SYue Hin Lau 			SURFACE_EARLIEST_INUSE_ADDRESS_HIGH, &s->inuse_addr_hi);
102586be9a04SYue Hin Lau 
1026afd0384cSJun Lei 	REG_GET(DCSURF_SURFACE_EARLIEST_INUSE,
1027afd0384cSJun Lei 			SURFACE_EARLIEST_INUSE_ADDRESS, &s->inuse_addr_lo);
1028afd0384cSJun Lei 
102986be9a04SYue Hin Lau 	REG_GET_2(DCSURF_PRI_VIEWPORT_DIMENSION,
103086be9a04SYue Hin Lau 			PRI_VIEWPORT_WIDTH, &s->viewport_width,
103186be9a04SYue Hin Lau 			PRI_VIEWPORT_HEIGHT, &s->viewport_height);
103286be9a04SYue Hin Lau 
103386be9a04SYue Hin Lau 	REG_GET_2(DCSURF_SURFACE_CONFIG,
103486be9a04SYue Hin Lau 			ROTATION_ANGLE, &s->rotation_angle,
103586be9a04SYue Hin Lau 			H_MIRROR_EN, &s->h_mirror_en);
103686be9a04SYue Hin Lau 
103786be9a04SYue Hin Lau 	REG_GET(DCSURF_TILING_CONFIG,
103886be9a04SYue Hin Lau 			SW_MODE, &s->sw_mode);
103986be9a04SYue Hin Lau 
104086be9a04SYue Hin Lau 	REG_GET(DCSURF_SURFACE_CONTROL,
104186be9a04SYue Hin Lau 			PRIMARY_SURFACE_DCC_EN, &s->dcc_en);
104286be9a04SYue Hin Lau 
104386be9a04SYue Hin Lau 	REG_GET_3(DCHUBP_CNTL,
104486be9a04SYue Hin Lau 			HUBP_BLANK_EN, &s->blank_en,
104586be9a04SYue Hin Lau 			HUBP_TTU_DISABLE, &s->ttu_disable,
104686be9a04SYue Hin Lau 			HUBP_UNDERFLOW_STATUS, &s->underflow_status);
104786be9a04SYue Hin Lau 
1048ae8cf977SLeo (Hanghong) Ma 	REG_GET(HUBP_CLK_CNTL,
1049ae8cf977SLeo (Hanghong) Ma 			HUBP_CLOCK_ENABLE, &s->clock_en);
1050ae8cf977SLeo (Hanghong) Ma 
105186be9a04SYue Hin Lau 	REG_GET(DCN_GLOBAL_TTU_CNTL,
105286be9a04SYue Hin Lau 			MIN_TTU_VBLANK, &s->min_ttu_vblank);
105386be9a04SYue Hin Lau 
105486be9a04SYue Hin Lau 	REG_GET_2(DCN_TTU_QOS_WM,
105586be9a04SYue Hin Lau 			QoS_LEVEL_LOW_WM, &s->qos_level_low_wm,
105686be9a04SYue Hin Lau 			QoS_LEVEL_HIGH_WM, &s->qos_level_high_wm);
1057c70b4016SCharlene Liu 
105898e95e4fSJosip Pavic 	REG_GET(DCSURF_PRIMARY_SURFACE_ADDRESS,
105998e95e4fSJosip Pavic 			PRIMARY_SURFACE_ADDRESS, &s->primary_surface_addr_lo);
106098e95e4fSJosip Pavic 
106198e95e4fSJosip Pavic 	REG_GET(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH,
106298e95e4fSJosip Pavic 			PRIMARY_SURFACE_ADDRESS, &s->primary_surface_addr_hi);
106398e95e4fSJosip Pavic 
106498e95e4fSJosip Pavic 	REG_GET(DCSURF_PRIMARY_META_SURFACE_ADDRESS,
106598e95e4fSJosip Pavic 			PRIMARY_META_SURFACE_ADDRESS, &s->primary_meta_addr_lo);
106698e95e4fSJosip Pavic 
106798e95e4fSJosip Pavic 	REG_GET(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH,
106898e95e4fSJosip Pavic 			PRIMARY_META_SURFACE_ADDRESS, &s->primary_meta_addr_hi);
106986be9a04SYue Hin Lau }
107086be9a04SYue Hin Lau 
hubp1_read_state(struct hubp * hubp)1071c70b4016SCharlene Liu void hubp1_read_state(struct hubp *hubp)
1072c70b4016SCharlene Liu {
1073c70b4016SCharlene Liu 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1074c70b4016SCharlene Liu 	struct dcn_hubp_state *s = &hubp1->state;
1075c70b4016SCharlene Liu 	struct _vcs_dpi_display_rq_regs_st *rq_regs = &s->rq_regs;
1076c70b4016SCharlene Liu 
1077c70b4016SCharlene Liu 	hubp1_read_state_common(hubp);
1078c70b4016SCharlene Liu 
1079c70b4016SCharlene Liu 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG,
1080c70b4016SCharlene Liu 		CHUNK_SIZE, &rq_regs->rq_regs_l.chunk_size,
1081c70b4016SCharlene Liu 		MIN_CHUNK_SIZE, &rq_regs->rq_regs_l.min_chunk_size,
1082c70b4016SCharlene Liu 		META_CHUNK_SIZE, &rq_regs->rq_regs_l.meta_chunk_size,
1083c70b4016SCharlene Liu 		MIN_META_CHUNK_SIZE, &rq_regs->rq_regs_l.min_meta_chunk_size,
1084c70b4016SCharlene Liu 		DPTE_GROUP_SIZE, &rq_regs->rq_regs_l.dpte_group_size,
1085c70b4016SCharlene Liu 		MPTE_GROUP_SIZE, &rq_regs->rq_regs_l.mpte_group_size,
1086c70b4016SCharlene Liu 		SWATH_HEIGHT, &rq_regs->rq_regs_l.swath_height,
1087c70b4016SCharlene Liu 		PTE_ROW_HEIGHT_LINEAR, &rq_regs->rq_regs_l.pte_row_height_linear);
1088c70b4016SCharlene Liu 
1089c70b4016SCharlene Liu 	REG_GET_8(DCHUBP_REQ_SIZE_CONFIG_C,
1090c70b4016SCharlene Liu 		CHUNK_SIZE_C, &rq_regs->rq_regs_c.chunk_size,
1091c70b4016SCharlene Liu 		MIN_CHUNK_SIZE_C, &rq_regs->rq_regs_c.min_chunk_size,
1092c70b4016SCharlene Liu 		META_CHUNK_SIZE_C, &rq_regs->rq_regs_c.meta_chunk_size,
1093c70b4016SCharlene Liu 		MIN_META_CHUNK_SIZE_C, &rq_regs->rq_regs_c.min_meta_chunk_size,
1094c70b4016SCharlene Liu 		DPTE_GROUP_SIZE_C, &rq_regs->rq_regs_c.dpte_group_size,
1095c70b4016SCharlene Liu 		MPTE_GROUP_SIZE_C, &rq_regs->rq_regs_c.mpte_group_size,
1096c70b4016SCharlene Liu 		SWATH_HEIGHT_C, &rq_regs->rq_regs_c.swath_height,
1097c70b4016SCharlene Liu 		PTE_ROW_HEIGHT_LINEAR_C, &rq_regs->rq_regs_c.pte_row_height_linear);
1098c70b4016SCharlene Liu 
1099c70b4016SCharlene Liu }
hubp1_get_cursor_pitch(unsigned int pitch)110036192e7eSEric Bernstein enum cursor_pitch hubp1_get_cursor_pitch(unsigned int pitch)
110186be9a04SYue Hin Lau {
110286be9a04SYue Hin Lau 	enum cursor_pitch hw_pitch;
110386be9a04SYue Hin Lau 
110486be9a04SYue Hin Lau 	switch (pitch) {
110586be9a04SYue Hin Lau 	case 64:
110686be9a04SYue Hin Lau 		hw_pitch = CURSOR_PITCH_64_PIXELS;
110786be9a04SYue Hin Lau 		break;
110886be9a04SYue Hin Lau 	case 128:
110986be9a04SYue Hin Lau 		hw_pitch = CURSOR_PITCH_128_PIXELS;
111086be9a04SYue Hin Lau 		break;
111186be9a04SYue Hin Lau 	case 256:
111286be9a04SYue Hin Lau 		hw_pitch = CURSOR_PITCH_256_PIXELS;
111386be9a04SYue Hin Lau 		break;
111486be9a04SYue Hin Lau 	default:
111586be9a04SYue Hin Lau 		DC_ERR("Invalid cursor pitch of %d. "
111686be9a04SYue Hin Lau 				"Only 64/128/256 is supported on DCN.\n", pitch);
111786be9a04SYue Hin Lau 		hw_pitch = CURSOR_PITCH_64_PIXELS;
111886be9a04SYue Hin Lau 		break;
111986be9a04SYue Hin Lau 	}
112086be9a04SYue Hin Lau 	return hw_pitch;
112186be9a04SYue Hin Lau }
112286be9a04SYue Hin Lau 
hubp1_get_lines_per_chunk(unsigned int cur_width,enum dc_cursor_color_format format)112336192e7eSEric Bernstein static enum cursor_lines_per_chunk hubp1_get_lines_per_chunk(
112486be9a04SYue Hin Lau 		unsigned int cur_width,
112586be9a04SYue Hin Lau 		enum dc_cursor_color_format format)
112686be9a04SYue Hin Lau {
112786be9a04SYue Hin Lau 	enum cursor_lines_per_chunk line_per_chunk;
112886be9a04SYue Hin Lau 
112986be9a04SYue Hin Lau 	if (format == CURSOR_MODE_MONO)
113086be9a04SYue Hin Lau 		/* impl B. expansion in CUR Buffer reader */
113186be9a04SYue Hin Lau 		line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
113286be9a04SYue Hin Lau 	else if (cur_width <= 32)
113386be9a04SYue Hin Lau 		line_per_chunk = CURSOR_LINE_PER_CHUNK_16;
113486be9a04SYue Hin Lau 	else if (cur_width <= 64)
113586be9a04SYue Hin Lau 		line_per_chunk = CURSOR_LINE_PER_CHUNK_8;
113686be9a04SYue Hin Lau 	else if (cur_width <= 128)
113786be9a04SYue Hin Lau 		line_per_chunk = CURSOR_LINE_PER_CHUNK_4;
113886be9a04SYue Hin Lau 	else
113986be9a04SYue Hin Lau 		line_per_chunk = CURSOR_LINE_PER_CHUNK_2;
114086be9a04SYue Hin Lau 
114186be9a04SYue Hin Lau 	return line_per_chunk;
114286be9a04SYue Hin Lau }
114386be9a04SYue Hin Lau 
hubp1_cursor_set_attributes(struct hubp * hubp,const struct dc_cursor_attributes * attr)114486be9a04SYue Hin Lau void hubp1_cursor_set_attributes(
114586be9a04SYue Hin Lau 		struct hubp *hubp,
114686be9a04SYue Hin Lau 		const struct dc_cursor_attributes *attr)
114786be9a04SYue Hin Lau {
114886be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
114936192e7eSEric Bernstein 	enum cursor_pitch hw_pitch = hubp1_get_cursor_pitch(attr->pitch);
115036192e7eSEric Bernstein 	enum cursor_lines_per_chunk lpc = hubp1_get_lines_per_chunk(
115186be9a04SYue Hin Lau 			attr->width, attr->color_format);
115286be9a04SYue Hin Lau 
115386be9a04SYue Hin Lau 	hubp->curs_attr = *attr;
115486be9a04SYue Hin Lau 
115586be9a04SYue Hin Lau 	REG_UPDATE(CURSOR_SURFACE_ADDRESS_HIGH,
115686be9a04SYue Hin Lau 			CURSOR_SURFACE_ADDRESS_HIGH, attr->address.high_part);
115786be9a04SYue Hin Lau 	REG_UPDATE(CURSOR_SURFACE_ADDRESS,
115886be9a04SYue Hin Lau 			CURSOR_SURFACE_ADDRESS, attr->address.low_part);
115986be9a04SYue Hin Lau 
116086be9a04SYue Hin Lau 	REG_UPDATE_2(CURSOR_SIZE,
116186be9a04SYue Hin Lau 			CURSOR_WIDTH, attr->width,
116286be9a04SYue Hin Lau 			CURSOR_HEIGHT, attr->height);
116336192e7eSEric Bernstein 
116486be9a04SYue Hin Lau 	REG_UPDATE_3(CURSOR_CONTROL,
116586be9a04SYue Hin Lau 			CURSOR_MODE, attr->color_format,
116686be9a04SYue Hin Lau 			CURSOR_PITCH, hw_pitch,
116786be9a04SYue Hin Lau 			CURSOR_LINES_PER_CHUNK, lpc);
116836192e7eSEric Bernstein 
1169e9be38b4SEric Bernstein 	REG_SET_2(CURSOR_SETTINS, 0,
1170e9be38b4SEric Bernstein 			/* no shift of the cursor HDL schedule */
1171e9be38b4SEric Bernstein 			CURSOR0_DST_Y_OFFSET, 0,
1172e9be38b4SEric Bernstein 			 /* used to shift the cursor chunk request deadline */
1173e9be38b4SEric Bernstein 			CURSOR0_CHUNK_HDL_ADJUST, 3);
117486be9a04SYue Hin Lau }
117586be9a04SYue Hin Lau 
hubp1_cursor_set_position(struct hubp * hubp,const struct dc_cursor_position * pos,const struct dc_cursor_mi_param * param)117686be9a04SYue Hin Lau void hubp1_cursor_set_position(
117786be9a04SYue Hin Lau 		struct hubp *hubp,
117886be9a04SYue Hin Lau 		const struct dc_cursor_position *pos,
117986be9a04SYue Hin Lau 		const struct dc_cursor_mi_param *param)
118086be9a04SYue Hin Lau {
118186be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1182a26a54fbSDavid Galiffi 	int x_pos = pos->x - param->viewport.x;
1183a26a54fbSDavid Galiffi 	int y_pos = pos->y - param->viewport.y;
118408ed681cSDmytro Laktyushkin 	int x_hotspot = pos->x_hotspot;
118508ed681cSDmytro Laktyushkin 	int y_hotspot = pos->y_hotspot;
1186a26a54fbSDavid Galiffi 	int src_x_offset = x_pos - pos->x_hotspot;
1187a26a54fbSDavid Galiffi 	int src_y_offset = y_pos - pos->y_hotspot;
1188e9e7123aSJaehyun Chung 	int cursor_height = (int)hubp->curs_attr.height;
1189e9e7123aSJaehyun Chung 	int cursor_width = (int)hubp->curs_attr.width;
119008ed681cSDmytro Laktyushkin 	uint32_t dst_x_offset;
119186be9a04SYue Hin Lau 	uint32_t cur_en = pos->enable ? 1 : 0;
119286be9a04SYue Hin Lau 
11931b0da5a3SDavid Zhang 	hubp->curs_pos = *pos;
11941b0da5a3SDavid Zhang 
119586be9a04SYue Hin Lau 	/*
119686be9a04SYue Hin Lau 	 * Guard aganst cursor_set_position() from being called with invalid
119786be9a04SYue Hin Lau 	 * attributes
119886be9a04SYue Hin Lau 	 *
119986be9a04SYue Hin Lau 	 * TODO: Look at combining cursor_set_position() and
120086be9a04SYue Hin Lau 	 * cursor_set_attributes() into cursor_update()
120186be9a04SYue Hin Lau 	 */
120286be9a04SYue Hin Lau 	if (hubp->curs_attr.address.quad_part == 0)
120386be9a04SYue Hin Lau 		return;
120486be9a04SYue Hin Lau 
1205a26a54fbSDavid Galiffi 	// Transform cursor width / height and hotspots for offset calculations
120608ed681cSDmytro Laktyushkin 	if (param->rotation == ROTATION_ANGLE_90 || param->rotation == ROTATION_ANGLE_270) {
1207e9e7123aSJaehyun Chung 		swap(cursor_height, cursor_width);
1208a26a54fbSDavid Galiffi 		swap(x_hotspot, y_hotspot);
1209a26a54fbSDavid Galiffi 
1210e9e7123aSJaehyun Chung 		if (param->rotation == ROTATION_ANGLE_90) {
1211a26a54fbSDavid Galiffi 			// hotspot = (-y, x)
1212a26a54fbSDavid Galiffi 			src_x_offset = x_pos - (cursor_width - x_hotspot);
1213a26a54fbSDavid Galiffi 			src_y_offset = y_pos - y_hotspot;
1214a26a54fbSDavid Galiffi 		} else if (param->rotation == ROTATION_ANGLE_270) {
1215a26a54fbSDavid Galiffi 			// hotspot = (y, -x)
1216a26a54fbSDavid Galiffi 			src_x_offset = x_pos - x_hotspot;
1217a26a54fbSDavid Galiffi 			src_y_offset = y_pos - (cursor_height - y_hotspot);
1218e9e7123aSJaehyun Chung 		}
1219e9e7123aSJaehyun Chung 	} else if (param->rotation == ROTATION_ANGLE_180) {
1220a26a54fbSDavid Galiffi 		// hotspot = (-x, -y)
12219d84c7efSMartin Tsai 		if (!param->mirror)
1222a26a54fbSDavid Galiffi 			src_x_offset = x_pos - (cursor_width - x_hotspot);
122308ed681cSDmytro Laktyushkin 
1224a26a54fbSDavid Galiffi 		src_y_offset = y_pos - (cursor_height - y_hotspot);
122508ed681cSDmytro Laktyushkin 	}
122608ed681cSDmytro Laktyushkin 
122708ed681cSDmytro Laktyushkin 	dst_x_offset = (src_x_offset >= 0) ? src_x_offset : 0;
122886be9a04SYue Hin Lau 	dst_x_offset *= param->ref_clk_khz;
122986be9a04SYue Hin Lau 	dst_x_offset /= param->pixel_clk_khz;
123086be9a04SYue Hin Lau 
123186be9a04SYue Hin Lau 	ASSERT(param->h_scale_ratio.value);
123286be9a04SYue Hin Lau 
123386be9a04SYue Hin Lau 	if (param->h_scale_ratio.value)
1234eb0e5154SDmytro Laktyushkin 		dst_x_offset = dc_fixpt_floor(dc_fixpt_div(
1235eb0e5154SDmytro Laktyushkin 				dc_fixpt_from_int(dst_x_offset),
123686be9a04SYue Hin Lau 				param->h_scale_ratio));
123786be9a04SYue Hin Lau 
123839a9f4d8SDmytro Laktyushkin 	if (src_x_offset >= (int)param->viewport.width)
123986be9a04SYue Hin Lau 		cur_en = 0;  /* not visible beyond right edge*/
124086be9a04SYue Hin Lau 
1241e9e7123aSJaehyun Chung 	if (src_x_offset + cursor_width <= 0)
124286be9a04SYue Hin Lau 		cur_en = 0;  /* not visible beyond left edge*/
124386be9a04SYue Hin Lau 
124494a4ffd1SGloria Li 	if (src_y_offset >= (int)param->viewport.height)
124594a4ffd1SGloria Li 		cur_en = 0;  /* not visible beyond bottom edge*/
124694a4ffd1SGloria Li 
1247e9e7123aSJaehyun Chung 	if (src_y_offset + cursor_height <= 0)
124894a4ffd1SGloria Li 		cur_en = 0;  /* not visible beyond top edge*/
124994a4ffd1SGloria Li 
125086be9a04SYue Hin Lau 	if (cur_en && REG_READ(CURSOR_SURFACE_ADDRESS) == 0)
125136192e7eSEric Bernstein 		hubp->funcs->set_cursor_attributes(hubp, &hubp->curs_attr);
125236192e7eSEric Bernstein 
125386be9a04SYue Hin Lau 	REG_UPDATE(CURSOR_CONTROL,
125486be9a04SYue Hin Lau 			CURSOR_ENABLE, cur_en);
125586be9a04SYue Hin Lau 
125686be9a04SYue Hin Lau 	REG_SET_2(CURSOR_POSITION, 0,
125786be9a04SYue Hin Lau 			CURSOR_X_POSITION, pos->x,
125886be9a04SYue Hin Lau 			CURSOR_Y_POSITION, pos->y);
125986be9a04SYue Hin Lau 
126086be9a04SYue Hin Lau 	REG_SET_2(CURSOR_HOT_SPOT, 0,
1261a26a54fbSDavid Galiffi 			CURSOR_HOT_SPOT_X, pos->x_hotspot,
1262a26a54fbSDavid Galiffi 			CURSOR_HOT_SPOT_Y, pos->y_hotspot);
126386be9a04SYue Hin Lau 
126486be9a04SYue Hin Lau 	REG_SET(CURSOR_DST_OFFSET, 0,
126586be9a04SYue Hin Lau 			CURSOR_DST_X_OFFSET, dst_x_offset);
126686be9a04SYue Hin Lau 	/* TODO Handle surface pixel formats other than 4:4:4 */
126786be9a04SYue Hin Lau }
126886be9a04SYue Hin Lau 
1269568bb205SRodrigo Siqueira /**
1270568bb205SRodrigo Siqueira  * hubp1_clk_cntl - Disable or enable clocks for DCHUBP
1271568bb205SRodrigo Siqueira  *
1272568bb205SRodrigo Siqueira  * @hubp: hubp struct reference.
1273568bb205SRodrigo Siqueira  * @enable: Set true for enabling gate clock.
1274568bb205SRodrigo Siqueira  *
1275568bb205SRodrigo Siqueira  * When enabling/disabling DCHUBP clock, we affect dcfclk/dppclk.
1276568bb205SRodrigo Siqueira  */
hubp1_clk_cntl(struct hubp * hubp,bool enable)1277c8242b98SYongqiang Sun void hubp1_clk_cntl(struct hubp *hubp, bool enable)
1278c8242b98SYongqiang Sun {
1279c8242b98SYongqiang Sun 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1280c8242b98SYongqiang Sun 	uint32_t clk_enable = enable ? 1 : 0;
1281c8242b98SYongqiang Sun 
1282c8242b98SYongqiang Sun 	REG_UPDATE(HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, clk_enable);
1283c8242b98SYongqiang Sun }
1284c8242b98SYongqiang Sun 
hubp1_vtg_sel(struct hubp * hubp,uint32_t otg_inst)1285c8242b98SYongqiang Sun void hubp1_vtg_sel(struct hubp *hubp, uint32_t otg_inst)
1286c8242b98SYongqiang Sun {
1287c8242b98SYongqiang Sun 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1288c8242b98SYongqiang Sun 
1289c8242b98SYongqiang Sun 	REG_UPDATE(DCHUBP_CNTL, HUBP_VTG_SEL, otg_inst);
1290c8242b98SYongqiang Sun }
1291c8242b98SYongqiang Sun 
hubp1_in_blank(struct hubp * hubp)12922da94e28SWesley Chalmers bool hubp1_in_blank(struct hubp *hubp)
12932da94e28SWesley Chalmers {
12942da94e28SWesley Chalmers 	uint32_t in_blank;
12952da94e28SWesley Chalmers 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
12962da94e28SWesley Chalmers 
12972da94e28SWesley Chalmers 	REG_GET(DCHUBP_CNTL, HUBP_IN_BLANK, &in_blank);
12982da94e28SWesley Chalmers 	return in_blank ? true : false;
12992da94e28SWesley Chalmers }
13002da94e28SWesley Chalmers 
hubp1_soft_reset(struct hubp * hubp,bool reset)13012da94e28SWesley Chalmers void hubp1_soft_reset(struct hubp *hubp, bool reset)
13022da94e28SWesley Chalmers {
13032da94e28SWesley Chalmers 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
13042da94e28SWesley Chalmers 
13052da94e28SWesley Chalmers 	REG_UPDATE(DCHUBP_CNTL, HUBP_DISABLE, reset ? 1 : 0);
13062da94e28SWesley Chalmers }
13072da94e28SWesley Chalmers 
1308568bb205SRodrigo Siqueira /**
1309568bb205SRodrigo Siqueira  * hubp1_set_flip_int - Enable surface flip interrupt
1310568bb205SRodrigo Siqueira  *
1311568bb205SRodrigo Siqueira  * @hubp: hubp struct reference.
1312568bb205SRodrigo Siqueira  */
hubp1_set_flip_int(struct hubp * hubp)13137afa0033SQingqing Zhuo void hubp1_set_flip_int(struct hubp *hubp)
13147afa0033SQingqing Zhuo {
13157afa0033SQingqing Zhuo 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
13167afa0033SQingqing Zhuo 
13177afa0033SQingqing Zhuo 	REG_UPDATE(DCSURF_SURFACE_FLIP_INTERRUPT,
13187afa0033SQingqing Zhuo 		SURFACE_FLIP_INT_MASK, 1);
13197afa0033SQingqing Zhuo 
13207afa0033SQingqing Zhuo 	return;
13217afa0033SQingqing Zhuo }
13227afa0033SQingqing Zhuo 
1323dd15640bSBecle Lee /**
1324dd15640bSBecle Lee  * hubp1_wait_pipe_read_start - wait for hubp ret path starting read.
1325dd15640bSBecle Lee  *
1326dd15640bSBecle Lee  * @hubp: hubp struct reference.
1327dd15640bSBecle Lee  */
hubp1_wait_pipe_read_start(struct hubp * hubp)1328a26b9e0bSTales Lelo da Aparecida static void hubp1_wait_pipe_read_start(struct hubp *hubp)
1329dd15640bSBecle Lee {
1330dd15640bSBecle Lee 	struct dcn10_hubp *hubp1 = TO_DCN10_HUBP(hubp);
1331dd15640bSBecle Lee 
1332dd15640bSBecle Lee 	REG_WAIT(HUBPRET_READ_LINE_STATUS,
1333dd15640bSBecle Lee 		PIPE_READ_VBLANK, 0,
1334dd15640bSBecle Lee 		 1, 1000);
1335dd15640bSBecle Lee }
1336dd15640bSBecle Lee 
hubp1_init(struct hubp * hubp)1337cc8d8413SCharlene Liu void hubp1_init(struct hubp *hubp)
1338cc8d8413SCharlene Liu {
1339cc8d8413SCharlene Liu 	//do nothing
1340cc8d8413SCharlene Liu }
1341bd4e7250SHarry Wentland static const struct hubp_funcs dcn10_hubp_funcs = {
134286be9a04SYue Hin Lau 	.hubp_program_surface_flip_and_addr =
134386be9a04SYue Hin Lau 			hubp1_program_surface_flip_and_addr,
134486be9a04SYue Hin Lau 	.hubp_program_surface_config =
134586be9a04SYue Hin Lau 			hubp1_program_surface_config,
134686be9a04SYue Hin Lau 	.hubp_is_flip_pending = hubp1_is_flip_pending,
134786be9a04SYue Hin Lau 	.hubp_setup = hubp1_setup,
13481a1adf17SDmytro Laktyushkin 	.hubp_setup_interdependent = hubp1_setup_interdependent,
134986be9a04SYue Hin Lau 	.hubp_set_vm_system_aperture_settings = hubp1_set_vm_system_aperture_settings,
135086be9a04SYue Hin Lau 	.hubp_set_vm_context0_settings = hubp1_set_vm_context0_settings,
135186be9a04SYue Hin Lau 	.set_blank = hubp1_set_blank,
135286be9a04SYue Hin Lau 	.dcc_control = hubp1_dcc_control,
135386be9a04SYue Hin Lau 	.mem_program_viewport = min_set_viewport,
135486be9a04SYue Hin Lau 	.set_hubp_blank_en = hubp1_set_hubp_blank_en,
135586be9a04SYue Hin Lau 	.set_cursor_attributes	= hubp1_cursor_set_attributes,
135686be9a04SYue Hin Lau 	.set_cursor_position	= hubp1_cursor_set_position,
13571dbac201SYongqiang Sun 	.hubp_disconnect = hubp1_disconnect,
1358c8242b98SYongqiang Sun 	.hubp_clk_cntl = hubp1_clk_cntl,
1359c8242b98SYongqiang Sun 	.hubp_vtg_sel = hubp1_vtg_sel,
13600a93dc7fSDmytro Laktyushkin 	.hubp_read_state = hubp1_read_state,
1361eb6b29d6SJun Lei 	.hubp_clear_underflow = hubp1_clear_underflow,
13623ba43a59SCharlene Liu 	.hubp_disable_control =  hubp1_disable_control,
13633ba43a59SCharlene Liu 	.hubp_get_underflow_status = hubp1_get_underflow_status,
1364cc8d8413SCharlene Liu 	.hubp_init = hubp1_init,
1365bbeb64d0SHarry Wentland 
1366bbeb64d0SHarry Wentland 	.dmdata_set_attributes = NULL,
1367bbeb64d0SHarry Wentland 	.dmdata_load = NULL,
13682da94e28SWesley Chalmers 	.hubp_soft_reset = hubp1_soft_reset,
13692da94e28SWesley Chalmers 	.hubp_in_blank = hubp1_in_blank,
13707afa0033SQingqing Zhuo 	.hubp_set_flip_int = hubp1_set_flip_int,
1371dd15640bSBecle Lee 	.hubp_wait_pipe_read_start = hubp1_wait_pipe_read_start,
137286be9a04SYue Hin Lau };
137386be9a04SYue Hin Lau 
137486be9a04SYue Hin Lau /*****************************************/
137586be9a04SYue Hin Lau /* Constructor, Destructor               */
137686be9a04SYue Hin Lau /*****************************************/
137786be9a04SYue Hin Lau 
dcn10_hubp_construct(struct dcn10_hubp * hubp1,struct dc_context * ctx,uint32_t inst,const struct dcn_mi_registers * hubp_regs,const struct dcn_mi_shift * hubp_shift,const struct dcn_mi_mask * hubp_mask)137886be9a04SYue Hin Lau void dcn10_hubp_construct(
137986be9a04SYue Hin Lau 	struct dcn10_hubp *hubp1,
138086be9a04SYue Hin Lau 	struct dc_context *ctx,
138186be9a04SYue Hin Lau 	uint32_t inst,
1382c42c275cSYue Hin Lau 	const struct dcn_mi_registers *hubp_regs,
1383c42c275cSYue Hin Lau 	const struct dcn_mi_shift *hubp_shift,
1384c42c275cSYue Hin Lau 	const struct dcn_mi_mask *hubp_mask)
138586be9a04SYue Hin Lau {
138686be9a04SYue Hin Lau 	hubp1->base.funcs = &dcn10_hubp_funcs;
138786be9a04SYue Hin Lau 	hubp1->base.ctx = ctx;
1388c42c275cSYue Hin Lau 	hubp1->hubp_regs = hubp_regs;
1389c42c275cSYue Hin Lau 	hubp1->hubp_shift = hubp_shift;
1390c42c275cSYue Hin Lau 	hubp1->hubp_mask = hubp_mask;
139186be9a04SYue Hin Lau 	hubp1->base.inst = inst;
1392043f5bb6SWesley Chalmers 	hubp1->base.opp_id = OPP_ID_INVALID;
139386be9a04SYue Hin Lau 	hubp1->base.mpcc_id = 0xf;
139486be9a04SYue Hin Lau }
139586be9a04SYue Hin Lau 
139686be9a04SYue Hin Lau 
1397