1 /* 2 * Copyright 2016 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 #ifndef __DCE_HWSEQ_H__ 26 #define __DCE_HWSEQ_H__ 27 28 #include "hw_sequencer.h" 29 30 #define BL_REG_LIST()\ 31 SR(LVTMA_PWRSEQ_CNTL), \ 32 SR(LVTMA_PWRSEQ_STATE) 33 34 #define HWSEQ_DCEF_REG_LIST_DCE8() \ 35 .DCFE_CLOCK_CONTROL[0] = mmCRTC0_CRTC_DCFE_CLOCK_CONTROL, \ 36 .DCFE_CLOCK_CONTROL[1] = mmCRTC1_CRTC_DCFE_CLOCK_CONTROL, \ 37 .DCFE_CLOCK_CONTROL[2] = mmCRTC2_CRTC_DCFE_CLOCK_CONTROL, \ 38 .DCFE_CLOCK_CONTROL[3] = mmCRTC3_CRTC_DCFE_CLOCK_CONTROL, \ 39 .DCFE_CLOCK_CONTROL[4] = mmCRTC4_CRTC_DCFE_CLOCK_CONTROL, \ 40 .DCFE_CLOCK_CONTROL[5] = mmCRTC5_CRTC_DCFE_CLOCK_CONTROL 41 42 #define HWSEQ_DCEF_REG_LIST() \ 43 SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \ 44 SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \ 45 SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \ 46 SRII(DCFE_CLOCK_CONTROL, DCFE, 3), \ 47 SRII(DCFE_CLOCK_CONTROL, DCFE, 4), \ 48 SRII(DCFE_CLOCK_CONTROL, DCFE, 5), \ 49 SR(DC_MEM_GLOBAL_PWR_REQ_CNTL) 50 51 #define HWSEQ_BLND_REG_LIST() \ 52 SRII(BLND_V_UPDATE_LOCK, BLND, 0), \ 53 SRII(BLND_V_UPDATE_LOCK, BLND, 1), \ 54 SRII(BLND_V_UPDATE_LOCK, BLND, 2), \ 55 SRII(BLND_V_UPDATE_LOCK, BLND, 3), \ 56 SRII(BLND_V_UPDATE_LOCK, BLND, 4), \ 57 SRII(BLND_V_UPDATE_LOCK, BLND, 5), \ 58 SRII(BLND_CONTROL, BLND, 0), \ 59 SRII(BLND_CONTROL, BLND, 1), \ 60 SRII(BLND_CONTROL, BLND, 2), \ 61 SRII(BLND_CONTROL, BLND, 3), \ 62 SRII(BLND_CONTROL, BLND, 4), \ 63 SRII(BLND_CONTROL, BLND, 5) 64 65 #define HWSEQ_PIXEL_RATE_REG_LIST(blk) \ 66 SRII(PIXEL_RATE_CNTL, blk, 0), \ 67 SRII(PIXEL_RATE_CNTL, blk, 1), \ 68 SRII(PIXEL_RATE_CNTL, blk, 2), \ 69 SRII(PIXEL_RATE_CNTL, blk, 3), \ 70 SRII(PIXEL_RATE_CNTL, blk, 4), \ 71 SRII(PIXEL_RATE_CNTL, blk, 5) 72 73 #define HWSEQ_PHYPLL_REG_LIST(blk) \ 74 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 0), \ 75 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 1), \ 76 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 2), \ 77 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 3), \ 78 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 4), \ 79 SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 5) 80 81 #define HWSEQ_DCE11_REG_LIST_BASE() \ 82 SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \ 83 SR(DCFEV_CLOCK_CONTROL), \ 84 SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \ 85 SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \ 86 SRII(CRTC_H_BLANK_START_END, CRTC, 0),\ 87 SRII(CRTC_H_BLANK_START_END, CRTC, 1),\ 88 SRII(BLND_V_UPDATE_LOCK, BLND, 0),\ 89 SRII(BLND_V_UPDATE_LOCK, BLND, 1),\ 90 SRII(BLND_CONTROL, BLND, 0),\ 91 SRII(BLND_CONTROL, BLND, 1),\ 92 SR(BLNDV_CONTROL),\ 93 HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\ 94 BL_REG_LIST() 95 96 #define HWSEQ_DCE8_REG_LIST() \ 97 HWSEQ_DCEF_REG_LIST_DCE8(), \ 98 HWSEQ_BLND_REG_LIST(), \ 99 HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\ 100 BL_REG_LIST() 101 102 #define HWSEQ_DCE10_REG_LIST() \ 103 HWSEQ_DCEF_REG_LIST(), \ 104 HWSEQ_BLND_REG_LIST(), \ 105 HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \ 106 BL_REG_LIST() 107 108 #define HWSEQ_ST_REG_LIST() \ 109 HWSEQ_DCE11_REG_LIST_BASE(), \ 110 .DCFE_CLOCK_CONTROL[2] = mmDCFEV_CLOCK_CONTROL, \ 111 .CRTC_H_BLANK_START_END[2] = mmCRTCV_H_BLANK_START_END, \ 112 .BLND_V_UPDATE_LOCK[2] = mmBLNDV_V_UPDATE_LOCK, \ 113 .BLND_CONTROL[2] = mmBLNDV_CONTROL 114 115 #define HWSEQ_CZ_REG_LIST() \ 116 HWSEQ_DCE11_REG_LIST_BASE(), \ 117 SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \ 118 SRII(CRTC_H_BLANK_START_END, CRTC, 2), \ 119 SRII(BLND_V_UPDATE_LOCK, BLND, 2), \ 120 SRII(BLND_CONTROL, BLND, 2), \ 121 .DCFE_CLOCK_CONTROL[3] = mmDCFEV_CLOCK_CONTROL, \ 122 .CRTC_H_BLANK_START_END[3] = mmCRTCV_H_BLANK_START_END, \ 123 .BLND_V_UPDATE_LOCK[3] = mmBLNDV_V_UPDATE_LOCK, \ 124 .BLND_CONTROL[3] = mmBLNDV_CONTROL 125 126 #define HWSEQ_DCE120_REG_LIST() \ 127 HWSEQ_DCE10_REG_LIST(), \ 128 HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \ 129 HWSEQ_PHYPLL_REG_LIST(CRTC), \ 130 SR(DCHUB_FB_LOCATION),\ 131 SR(DCHUB_AGP_BASE),\ 132 SR(DCHUB_AGP_BOT),\ 133 SR(DCHUB_AGP_TOP), \ 134 BL_REG_LIST() 135 136 #define HWSEQ_DCE112_REG_LIST() \ 137 HWSEQ_DCE10_REG_LIST(), \ 138 HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \ 139 HWSEQ_PHYPLL_REG_LIST(CRTC), \ 140 BL_REG_LIST() 141 142 #define HWSEQ_DCN_REG_LIST()\ 143 SR(REFCLK_CNTL), \ 144 SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \ 145 SR(DIO_MEM_PWR_CTRL), \ 146 SR(DCCG_GATE_DISABLE_CNTL), \ 147 SR(DCCG_GATE_DISABLE_CNTL2), \ 148 SR(DCFCLK_CNTL),\ 149 SR(DCFCLK_CNTL), \ 150 SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \ 151 /* todo: get these from GVM instead of reading registers ourselves */\ 152 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),\ 153 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),\ 154 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),\ 155 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),\ 156 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),\ 157 MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),\ 158 MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),\ 159 MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),\ 160 MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),\ 161 MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),\ 162 MMHUB_SR(MC_VM_SYSTEM_APERTURE_LOW_ADDR),\ 163 MMHUB_SR(MC_VM_SYSTEM_APERTURE_HIGH_ADDR) 164 165 #define HWSEQ_DCN1_REG_LIST()\ 166 HWSEQ_DCN_REG_LIST(), \ 167 HWSEQ_PIXEL_RATE_REG_LIST(OTG), \ 168 HWSEQ_PHYPLL_REG_LIST(OTG), \ 169 SR(DCHUBBUB_SDPIF_FB_BASE),\ 170 SR(DCHUBBUB_SDPIF_FB_OFFSET),\ 171 SR(DCHUBBUB_SDPIF_AGP_BASE),\ 172 SR(DCHUBBUB_SDPIF_AGP_BOT),\ 173 SR(DCHUBBUB_SDPIF_AGP_TOP),\ 174 SR(DOMAIN0_PG_CONFIG), \ 175 SR(DOMAIN1_PG_CONFIG), \ 176 SR(DOMAIN2_PG_CONFIG), \ 177 SR(DOMAIN3_PG_CONFIG), \ 178 SR(DOMAIN4_PG_CONFIG), \ 179 SR(DOMAIN5_PG_CONFIG), \ 180 SR(DOMAIN6_PG_CONFIG), \ 181 SR(DOMAIN7_PG_CONFIG), \ 182 SR(DOMAIN0_PG_STATUS), \ 183 SR(DOMAIN1_PG_STATUS), \ 184 SR(DOMAIN2_PG_STATUS), \ 185 SR(DOMAIN3_PG_STATUS), \ 186 SR(DOMAIN4_PG_STATUS), \ 187 SR(DOMAIN5_PG_STATUS), \ 188 SR(DOMAIN6_PG_STATUS), \ 189 SR(DOMAIN7_PG_STATUS), \ 190 SR(D1VGA_CONTROL), \ 191 SR(D2VGA_CONTROL), \ 192 SR(D3VGA_CONTROL), \ 193 SR(D4VGA_CONTROL), \ 194 SR(VGA_TEST_CONTROL), \ 195 SR(DC_IP_REQUEST_CNTL), \ 196 BL_REG_LIST() 197 198 struct dce_hwseq_registers { 199 200 /* Backlight registers */ 201 uint32_t LVTMA_PWRSEQ_CNTL; 202 uint32_t LVTMA_PWRSEQ_STATE; 203 204 uint32_t DCFE_CLOCK_CONTROL[6]; 205 uint32_t DCFEV_CLOCK_CONTROL; 206 uint32_t DC_MEM_GLOBAL_PWR_REQ_CNTL; 207 uint32_t BLND_V_UPDATE_LOCK[6]; 208 uint32_t BLND_CONTROL[6]; 209 uint32_t BLNDV_CONTROL; 210 uint32_t CRTC_H_BLANK_START_END[6]; 211 uint32_t PIXEL_RATE_CNTL[6]; 212 uint32_t PHYPLL_PIXEL_RATE_CNTL[6]; 213 /*DCHUB*/ 214 uint32_t DCHUB_FB_LOCATION; 215 uint32_t DCHUB_AGP_BASE; 216 uint32_t DCHUB_AGP_BOT; 217 uint32_t DCHUB_AGP_TOP; 218 219 uint32_t REFCLK_CNTL; 220 221 uint32_t DCHUBBUB_GLOBAL_TIMER_CNTL; 222 uint32_t DCHUBBUB_SDPIF_FB_BASE; 223 uint32_t DCHUBBUB_SDPIF_FB_OFFSET; 224 uint32_t DCHUBBUB_SDPIF_AGP_BASE; 225 uint32_t DCHUBBUB_SDPIF_AGP_BOT; 226 uint32_t DCHUBBUB_SDPIF_AGP_TOP; 227 uint32_t DC_IP_REQUEST_CNTL; 228 uint32_t DOMAIN0_PG_CONFIG; 229 uint32_t DOMAIN1_PG_CONFIG; 230 uint32_t DOMAIN2_PG_CONFIG; 231 uint32_t DOMAIN3_PG_CONFIG; 232 uint32_t DOMAIN4_PG_CONFIG; 233 uint32_t DOMAIN5_PG_CONFIG; 234 uint32_t DOMAIN6_PG_CONFIG; 235 uint32_t DOMAIN7_PG_CONFIG; 236 uint32_t DOMAIN0_PG_STATUS; 237 uint32_t DOMAIN1_PG_STATUS; 238 uint32_t DOMAIN2_PG_STATUS; 239 uint32_t DOMAIN3_PG_STATUS; 240 uint32_t DOMAIN4_PG_STATUS; 241 uint32_t DOMAIN5_PG_STATUS; 242 uint32_t DOMAIN6_PG_STATUS; 243 uint32_t DOMAIN7_PG_STATUS; 244 uint32_t DIO_MEM_PWR_CTRL; 245 uint32_t DCCG_GATE_DISABLE_CNTL; 246 uint32_t DCCG_GATE_DISABLE_CNTL2; 247 uint32_t DCFCLK_CNTL; 248 uint32_t MICROSECOND_TIME_BASE_DIV; 249 uint32_t MILLISECOND_TIME_BASE_DIV; 250 uint32_t DISPCLK_FREQ_CHANGE_CNTL; 251 uint32_t RBBMIF_TIMEOUT_DIS; 252 uint32_t RBBMIF_TIMEOUT_DIS_2; 253 uint32_t DCHUBBUB_CRC_CTRL; 254 uint32_t DPP_TOP0_DPP_CRC_CTRL; 255 uint32_t DPP_TOP0_DPP_CRC_VAL_R_G; 256 uint32_t DPP_TOP0_DPP_CRC_VAL_B_A; 257 uint32_t MPC_CRC_CTRL; 258 uint32_t MPC_CRC_RESULT_GB; 259 uint32_t MPC_CRC_RESULT_C; 260 uint32_t MPC_CRC_RESULT_AR; 261 uint32_t D1VGA_CONTROL; 262 uint32_t D2VGA_CONTROL; 263 uint32_t D3VGA_CONTROL; 264 uint32_t D4VGA_CONTROL; 265 uint32_t VGA_TEST_CONTROL; 266 /* MMHUB registers. read only. temporary hack */ 267 uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32; 268 uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32; 269 uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32; 270 uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32; 271 uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32; 272 uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32; 273 uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32; 274 uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32; 275 uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB; 276 uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB; 277 uint32_t MC_VM_SYSTEM_APERTURE_LOW_ADDR; 278 uint32_t MC_VM_SYSTEM_APERTURE_HIGH_ADDR; 279 uint32_t AZALIA_AUDIO_DTO; 280 uint32_t AZALIA_CONTROLLER_CLOCK_GATING; 281 }; 282 /* set field name */ 283 #define HWS_SF(blk_name, reg_name, field_name, post_fix)\ 284 .field_name = blk_name ## reg_name ## __ ## field_name ## post_fix 285 286 #define HWS_SF1(blk_name, reg_name, field_name, post_fix)\ 287 .field_name = blk_name ## reg_name ## __ ## blk_name ## field_name ## post_fix 288 289 290 #define HWSEQ_DCEF_MASK_SH_LIST(mask_sh, blk)\ 291 HWS_SF(blk, CLOCK_CONTROL, DCFE_CLOCK_ENABLE, mask_sh),\ 292 SF(DC_MEM_GLOBAL_PWR_REQ_CNTL, DC_MEM_GLOBAL_PWR_REQ_DIS, mask_sh) 293 294 #define HWSEQ_BLND_MASK_SH_LIST(mask_sh, blk)\ 295 HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\ 296 HWS_SF(blk, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\ 297 HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\ 298 HWS_SF(blk, V_UPDATE_LOCK, BLND_BLND_V_UPDATE_LOCK, mask_sh),\ 299 HWS_SF(blk, V_UPDATE_LOCK, BLND_V_UPDATE_LOCK_MODE, mask_sh),\ 300 HWS_SF(blk, CONTROL, BLND_FEEDTHROUGH_EN, mask_sh),\ 301 HWS_SF(blk, CONTROL, BLND_ALPHA_MODE, mask_sh),\ 302 HWS_SF(blk, CONTROL, BLND_MODE, mask_sh),\ 303 HWS_SF(blk, CONTROL, BLND_MULTIPLIED_MODE, mask_sh) 304 305 #define HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, blk)\ 306 HWS_SF1(blk, PIXEL_RATE_CNTL, PIXEL_RATE_SOURCE, mask_sh),\ 307 HWS_SF(blk, PIXEL_RATE_CNTL, DP_DTO0_ENABLE, mask_sh) 308 309 #define HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, blk)\ 310 HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh),\ 311 HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh) 312 313 #define HWSEQ_DCE8_MASK_SH_LIST(mask_sh)\ 314 .DCFE_CLOCK_ENABLE = CRTC_DCFE_CLOCK_CONTROL__CRTC_DCFE_CLOCK_ENABLE ## mask_sh, \ 315 HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\ 316 HWS_SF(BLND_, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\ 317 HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\ 318 HWS_SF(BLND_, CONTROL, BLND_MODE, mask_sh),\ 319 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\ 320 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\ 321 HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_) 322 323 #define HWSEQ_DCE10_MASK_SH_LIST(mask_sh)\ 324 HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE_),\ 325 HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND_),\ 326 HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_), \ 327 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \ 328 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh) 329 330 #define HWSEQ_DCE11_MASK_SH_LIST(mask_sh)\ 331 HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\ 332 SF(DCFEV_CLOCK_CONTROL, DCFEV_CLOCK_ENABLE, mask_sh),\ 333 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\ 334 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_DIGON, mask_sh),\ 335 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_DIGON_OVRD, mask_sh),\ 336 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\ 337 HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_) 338 339 #define HWSEQ_DCE112_MASK_SH_LIST(mask_sh)\ 340 HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\ 341 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\ 342 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\ 343 HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_) 344 345 #define HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh)\ 346 SF(DCHUB_FB_LOCATION, FB_TOP, mask_sh),\ 347 SF(DCHUB_FB_LOCATION, FB_BASE, mask_sh),\ 348 SF(DCHUB_AGP_BASE, AGP_BASE, mask_sh),\ 349 SF(DCHUB_AGP_BOT, AGP_BOT, mask_sh),\ 350 SF(DCHUB_AGP_TOP, AGP_TOP, mask_sh), \ 351 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \ 352 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh) 353 354 #define HWSEQ_DCE12_MASK_SH_LIST(mask_sh)\ 355 HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE0_DCFE_),\ 356 HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND0_BLND_),\ 357 HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_),\ 358 HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_),\ 359 HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh), \ 360 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \ 361 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh) 362 363 #define HWSEQ_DCN_MASK_SH_LIST(mask_sh)\ 364 HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\ 365 HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh), \ 366 HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, mask_sh), \ 367 HWS_SF(, DCFCLK_CNTL, DCFCLK_GATE_DIS, mask_sh), \ 368 HWS_SF(, DC_MEM_GLOBAL_PWR_REQ_CNTL, DC_MEM_GLOBAL_PWR_REQ_DIS, mask_sh) 369 370 #define HWSEQ_DCN1_MASK_SH_LIST(mask_sh)\ 371 HWSEQ_DCN_MASK_SH_LIST(mask_sh), \ 372 HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh), \ 373 HWS_SF(, DCHUBBUB_SDPIF_FB_BASE, SDPIF_FB_BASE, mask_sh), \ 374 HWS_SF(, DCHUBBUB_SDPIF_FB_OFFSET, SDPIF_FB_OFFSET, mask_sh), \ 375 HWS_SF(, DCHUBBUB_SDPIF_AGP_BASE, SDPIF_AGP_BASE, mask_sh), \ 376 HWS_SF(, DCHUBBUB_SDPIF_AGP_BOT, SDPIF_AGP_BOT, mask_sh), \ 377 HWS_SF(, DCHUBBUB_SDPIF_AGP_TOP, SDPIF_AGP_TOP, mask_sh), \ 378 /* todo: get these from GVM instead of reading registers ourselves */\ 379 HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32, PAGE_DIRECTORY_ENTRY_HI32, mask_sh),\ 380 HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32, PAGE_DIRECTORY_ENTRY_LO32, mask_sh),\ 381 HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32, LOGICAL_PAGE_NUMBER_HI4, mask_sh),\ 382 HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32, LOGICAL_PAGE_NUMBER_LO32, mask_sh),\ 383 HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32, PHYSICAL_PAGE_ADDR_HI4, mask_sh),\ 384 HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32, PHYSICAL_PAGE_ADDR_LO32, mask_sh),\ 385 HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, PHYSICAL_PAGE_NUMBER_MSB, mask_sh),\ 386 HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, PHYSICAL_PAGE_NUMBER_LSB, mask_sh),\ 387 HWS_SF(, MC_VM_SYSTEM_APERTURE_LOW_ADDR, LOGICAL_ADDR, mask_sh),\ 388 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, mask_sh), \ 389 HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_GATE, mask_sh), \ 390 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, mask_sh), \ 391 HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_GATE, mask_sh), \ 392 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, mask_sh), \ 393 HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_GATE, mask_sh), \ 394 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, mask_sh), \ 395 HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_GATE, mask_sh), \ 396 HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, mask_sh), \ 397 HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_GATE, mask_sh), \ 398 HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, mask_sh), \ 399 HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_GATE, mask_sh), \ 400 HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, mask_sh), \ 401 HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_GATE, mask_sh), \ 402 HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, mask_sh), \ 403 HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_GATE, mask_sh), \ 404 HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN0_PGFSM_PWR_STATUS, mask_sh), \ 405 HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN1_PGFSM_PWR_STATUS, mask_sh), \ 406 HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN2_PGFSM_PWR_STATUS, mask_sh), \ 407 HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN3_PGFSM_PWR_STATUS, mask_sh), \ 408 HWS_SF(, DOMAIN4_PG_STATUS, DOMAIN4_PGFSM_PWR_STATUS, mask_sh), \ 409 HWS_SF(, DOMAIN5_PG_STATUS, DOMAIN5_PGFSM_PWR_STATUS, mask_sh), \ 410 HWS_SF(, DOMAIN6_PG_STATUS, DOMAIN6_PGFSM_PWR_STATUS, mask_sh), \ 411 HWS_SF(, DOMAIN7_PG_STATUS, DOMAIN7_PGFSM_PWR_STATUS, mask_sh), \ 412 HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \ 413 HWS_SF(, D1VGA_CONTROL, D1VGA_MODE_ENABLE, mask_sh),\ 414 HWS_SF(, D2VGA_CONTROL, D2VGA_MODE_ENABLE, mask_sh),\ 415 HWS_SF(, D3VGA_CONTROL, D3VGA_MODE_ENABLE, mask_sh),\ 416 HWS_SF(, D4VGA_CONTROL, D4VGA_MODE_ENABLE, mask_sh),\ 417 HWS_SF(, VGA_TEST_CONTROL, VGA_TEST_ENABLE, mask_sh),\ 418 HWS_SF(, VGA_TEST_CONTROL, VGA_TEST_RENDER_START, mask_sh),\ 419 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \ 420 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_DIGON, mask_sh), \ 421 HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_DIGON_OVRD, mask_sh), \ 422 HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh) 423 424 #define HWSEQ_REG_FIELD_LIST(type) \ 425 type DCFE_CLOCK_ENABLE; \ 426 type DCFEV_CLOCK_ENABLE; \ 427 type DC_MEM_GLOBAL_PWR_REQ_DIS; \ 428 type BLND_DCP_GRPH_V_UPDATE_LOCK; \ 429 type BLND_SCL_V_UPDATE_LOCK; \ 430 type BLND_DCP_GRPH_SURF_V_UPDATE_LOCK; \ 431 type BLND_BLND_V_UPDATE_LOCK; \ 432 type BLND_V_UPDATE_LOCK_MODE; \ 433 type BLND_FEEDTHROUGH_EN; \ 434 type BLND_ALPHA_MODE; \ 435 type BLND_MODE; \ 436 type BLND_MULTIPLIED_MODE; \ 437 type DP_DTO0_ENABLE; \ 438 type PIXEL_RATE_SOURCE; \ 439 type PHYPLL_PIXEL_RATE_SOURCE; \ 440 type PIXEL_RATE_PLL_SOURCE; \ 441 /* todo: get these from GVM instead of reading registers ourselves */\ 442 type PAGE_DIRECTORY_ENTRY_HI32;\ 443 type PAGE_DIRECTORY_ENTRY_LO32;\ 444 type LOGICAL_PAGE_NUMBER_HI4;\ 445 type LOGICAL_PAGE_NUMBER_LO32;\ 446 type PHYSICAL_PAGE_ADDR_HI4;\ 447 type PHYSICAL_PAGE_ADDR_LO32;\ 448 type PHYSICAL_PAGE_NUMBER_MSB;\ 449 type PHYSICAL_PAGE_NUMBER_LSB;\ 450 type LOGICAL_ADDR; \ 451 type ENABLE_L1_TLB;\ 452 type SYSTEM_ACCESS_MODE;\ 453 type LVTMA_BLON;\ 454 type LVTMA_PWRSEQ_TARGET_STATE_R;\ 455 type LVTMA_DIGON;\ 456 type LVTMA_DIGON_OVRD; 457 458 #define HWSEQ_DCN_REG_FIELD_LIST(type) \ 459 type HUBP_VTG_SEL; \ 460 type HUBP_CLOCK_ENABLE; \ 461 type DPP_CLOCK_ENABLE; \ 462 type SDPIF_FB_BASE;\ 463 type SDPIF_FB_OFFSET;\ 464 type SDPIF_AGP_BASE;\ 465 type SDPIF_AGP_BOT;\ 466 type SDPIF_AGP_TOP;\ 467 type FB_TOP;\ 468 type FB_BASE;\ 469 type FB_OFFSET;\ 470 type AGP_BASE;\ 471 type AGP_BOT;\ 472 type AGP_TOP;\ 473 type DCHUBBUB_GLOBAL_TIMER_ENABLE; \ 474 type OPP_PIPE_CLOCK_EN;\ 475 type IP_REQUEST_EN; \ 476 type DOMAIN0_POWER_FORCEON; \ 477 type DOMAIN0_POWER_GATE; \ 478 type DOMAIN1_POWER_FORCEON; \ 479 type DOMAIN1_POWER_GATE; \ 480 type DOMAIN2_POWER_FORCEON; \ 481 type DOMAIN2_POWER_GATE; \ 482 type DOMAIN3_POWER_FORCEON; \ 483 type DOMAIN3_POWER_GATE; \ 484 type DOMAIN4_POWER_FORCEON; \ 485 type DOMAIN4_POWER_GATE; \ 486 type DOMAIN5_POWER_FORCEON; \ 487 type DOMAIN5_POWER_GATE; \ 488 type DOMAIN6_POWER_FORCEON; \ 489 type DOMAIN6_POWER_GATE; \ 490 type DOMAIN7_POWER_FORCEON; \ 491 type DOMAIN7_POWER_GATE; \ 492 type DOMAIN0_PGFSM_PWR_STATUS; \ 493 type DOMAIN1_PGFSM_PWR_STATUS; \ 494 type DOMAIN2_PGFSM_PWR_STATUS; \ 495 type DOMAIN3_PGFSM_PWR_STATUS; \ 496 type DOMAIN4_PGFSM_PWR_STATUS; \ 497 type DOMAIN5_PGFSM_PWR_STATUS; \ 498 type DOMAIN6_PGFSM_PWR_STATUS; \ 499 type DOMAIN7_PGFSM_PWR_STATUS; \ 500 type DCFCLK_GATE_DIS; \ 501 type DCHUBBUB_GLOBAL_TIMER_REFDIV; \ 502 type VGA_TEST_ENABLE; \ 503 type VGA_TEST_RENDER_START; \ 504 type D1VGA_MODE_ENABLE; \ 505 type D2VGA_MODE_ENABLE; \ 506 type D3VGA_MODE_ENABLE; \ 507 type D4VGA_MODE_ENABLE; \ 508 type AZALIA_AUDIO_DTO_MODULE; 509 510 struct dce_hwseq_shift { 511 HWSEQ_REG_FIELD_LIST(uint8_t) 512 HWSEQ_DCN_REG_FIELD_LIST(uint8_t) 513 }; 514 515 struct dce_hwseq_mask { 516 HWSEQ_REG_FIELD_LIST(uint32_t) 517 HWSEQ_DCN_REG_FIELD_LIST(uint32_t) 518 }; 519 520 521 enum blnd_mode { 522 BLND_MODE_CURRENT_PIPE = 0,/* Data from current pipe only */ 523 BLND_MODE_OTHER_PIPE, /* Data from other pipe only */ 524 BLND_MODE_BLENDING,/* Alpha blending - blend 'current' and 'other' */ 525 }; 526 527 void dce_enable_fe_clock(struct dce_hwseq *hwss, 528 unsigned int inst, bool enable); 529 530 void dce_pipe_control_lock(struct dc *dc, 531 struct pipe_ctx *pipe, 532 bool lock); 533 534 void dce_set_blender_mode(struct dce_hwseq *hws, 535 unsigned int blnd_inst, enum blnd_mode mode); 536 537 void dce_clock_gating_power_up(struct dce_hwseq *hws, 538 bool enable); 539 540 void dce_crtc_switch_to_clk_src(struct dce_hwseq *hws, 541 struct clock_source *clk_src, 542 unsigned int tg_inst); 543 544 bool dce_use_lut(enum surface_pixel_format format); 545 #endif /*__DCE_HWSEQ_H__*/ 546