14562236bSHarry Wentland /*
2bf93b448SAlex Deucher  * Copyright 2017 Advanced Micro Devices, Inc.
3bf93b448SAlex Deucher  *
4bf93b448SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
5bf93b448SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
6bf93b448SAlex Deucher  * to deal in the Software without restriction, including without limitation
7bf93b448SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8bf93b448SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
9bf93b448SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
10bf93b448SAlex Deucher  *
11bf93b448SAlex Deucher  * The above copyright notice and this permission notice shall be included in
12bf93b448SAlex Deucher  * all copies or substantial portions of the Software.
13bf93b448SAlex Deucher  *
14bf93b448SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15bf93b448SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16bf93b448SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17bf93b448SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18bf93b448SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19bf93b448SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20bf93b448SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
21bf93b448SAlex Deucher  *
22bf93b448SAlex Deucher  */
23bf93b448SAlex Deucher /*
244562236bSHarry Wentland  * dc_helper.c
254562236bSHarry Wentland  *
264562236bSHarry Wentland  *  Created on: Aug 30, 2016
274562236bSHarry Wentland  *      Author: agrodzov
284562236bSHarry Wentland  */
29c366be54SSam Ravnborg 
30c366be54SSam Ravnborg #include <linux/delay.h>
31c0891ac1SAlexey Dobriyan #include <linux/stdarg.h>
32c366be54SSam Ravnborg 
334562236bSHarry Wentland #include "dm_services.h"
344562236bSHarry Wentland 
353a1627b0SNicholas Kazlauskas #include "dc.h"
363a1627b0SNicholas Kazlauskas #include "dc_dmub_srv.h"
37409f8b3bSLee Jones #include "reg_helper.h"
383a1627b0SNicholas Kazlauskas 
submit_dmub_read_modify_write(struct dc_reg_helper_state * offload,const struct dc_context * ctx)393a1627b0SNicholas Kazlauskas static inline void submit_dmub_read_modify_write(
403a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload,
413a1627b0SNicholas Kazlauskas 	const struct dc_context *ctx)
423a1627b0SNicholas Kazlauskas {
433a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_read_modify_write *cmd_buf = &offload->cmd_data.read_modify_write;
443a1627b0SNicholas Kazlauskas 
453a1627b0SNicholas Kazlauskas 	offload->should_burst_write =
463a1627b0SNicholas Kazlauskas 			(offload->same_addr_count == (DMUB_READ_MODIFY_WRITE_SEQ__MAX - 1));
473a1627b0SNicholas Kazlauskas 	cmd_buf->header.payload_bytes =
483a1627b0SNicholas Kazlauskas 			sizeof(struct dmub_cmd_read_modify_write_sequence) * offload->reg_seq_count;
493a1627b0SNicholas Kazlauskas 
50e97cc04fSJosip Pavic 	dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
513a1627b0SNicholas Kazlauskas 
523a1627b0SNicholas Kazlauskas 	memset(cmd_buf, 0, sizeof(*cmd_buf));
533a1627b0SNicholas Kazlauskas 
543a1627b0SNicholas Kazlauskas 	offload->reg_seq_count = 0;
553a1627b0SNicholas Kazlauskas 	offload->same_addr_count = 0;
563a1627b0SNicholas Kazlauskas }
573a1627b0SNicholas Kazlauskas 
submit_dmub_burst_write(struct dc_reg_helper_state * offload,const struct dc_context * ctx)583a1627b0SNicholas Kazlauskas static inline void submit_dmub_burst_write(
593a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload,
603a1627b0SNicholas Kazlauskas 	const struct dc_context *ctx)
613a1627b0SNicholas Kazlauskas {
623a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_burst_write *cmd_buf = &offload->cmd_data.burst_write;
633a1627b0SNicholas Kazlauskas 
643a1627b0SNicholas Kazlauskas 	cmd_buf->header.payload_bytes =
653a1627b0SNicholas Kazlauskas 			sizeof(uint32_t) * offload->reg_seq_count;
663a1627b0SNicholas Kazlauskas 
67e97cc04fSJosip Pavic 	dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
683a1627b0SNicholas Kazlauskas 
693a1627b0SNicholas Kazlauskas 	memset(cmd_buf, 0, sizeof(*cmd_buf));
703a1627b0SNicholas Kazlauskas 
713a1627b0SNicholas Kazlauskas 	offload->reg_seq_count = 0;
723a1627b0SNicholas Kazlauskas }
733a1627b0SNicholas Kazlauskas 
submit_dmub_reg_wait(struct dc_reg_helper_state * offload,const struct dc_context * ctx)743a1627b0SNicholas Kazlauskas static inline void submit_dmub_reg_wait(
753a1627b0SNicholas Kazlauskas 		struct dc_reg_helper_state *offload,
763a1627b0SNicholas Kazlauskas 		const struct dc_context *ctx)
773a1627b0SNicholas Kazlauskas {
783a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_reg_wait *cmd_buf = &offload->cmd_data.reg_wait;
793a1627b0SNicholas Kazlauskas 
80e97cc04fSJosip Pavic 	dm_execute_dmub_cmd(ctx, &offload->cmd_data, DM_DMUB_WAIT_TYPE_NO_WAIT);
813a1627b0SNicholas Kazlauskas 
823a1627b0SNicholas Kazlauskas 	memset(cmd_buf, 0, sizeof(*cmd_buf));
833a1627b0SNicholas Kazlauskas 	offload->reg_seq_count = 0;
843a1627b0SNicholas Kazlauskas }
853a1627b0SNicholas Kazlauskas 
8644788bbcSTony Cheng struct dc_reg_value_masks {
8744788bbcSTony Cheng 	uint32_t value;
8844788bbcSTony Cheng 	uint32_t mask;
8944788bbcSTony Cheng };
9044788bbcSTony Cheng 
9144788bbcSTony Cheng struct dc_reg_sequence {
9244788bbcSTony Cheng 	uint32_t addr;
9344788bbcSTony Cheng 	struct dc_reg_value_masks value_masks;
9444788bbcSTony Cheng };
9544788bbcSTony Cheng 
set_reg_field_value_masks(struct dc_reg_value_masks * field_value_mask,uint32_t value,uint32_t mask,uint8_t shift)9644788bbcSTony Cheng static inline void set_reg_field_value_masks(
9744788bbcSTony Cheng 	struct dc_reg_value_masks *field_value_mask,
9844788bbcSTony Cheng 	uint32_t value,
9944788bbcSTony Cheng 	uint32_t mask,
10044788bbcSTony Cheng 	uint8_t shift)
10144788bbcSTony Cheng {
10244788bbcSTony Cheng 	ASSERT(mask != 0);
10344788bbcSTony Cheng 
10444788bbcSTony Cheng 	field_value_mask->value = (field_value_mask->value & ~mask) | (mask & (value << shift));
10544788bbcSTony Cheng 	field_value_mask->mask = field_value_mask->mask | mask;
10644788bbcSTony Cheng }
10744788bbcSTony Cheng 
set_reg_field_values(struct dc_reg_value_masks * field_value_mask,uint32_t addr,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,va_list ap)108148cccf2SYongqiang Sun static void set_reg_field_values(struct dc_reg_value_masks *field_value_mask,
109148cccf2SYongqiang Sun 		uint32_t addr, int n,
1104562236bSHarry Wentland 		uint8_t shift1, uint32_t mask1, uint32_t field_value1,
111148cccf2SYongqiang Sun 		va_list ap)
1124562236bSHarry Wentland {
1134562236bSHarry Wentland 	uint32_t shift, mask, field_value;
1144562236bSHarry Wentland 	int i = 1;
1154562236bSHarry Wentland 
11644788bbcSTony Cheng 	/* gather all bits value/mask getting updated in this register */
117148cccf2SYongqiang Sun 	set_reg_field_value_masks(field_value_mask,
11844788bbcSTony Cheng 			field_value1, mask1, shift1);
1194562236bSHarry Wentland 
1204562236bSHarry Wentland 	while (i < n) {
1214562236bSHarry Wentland 		shift = va_arg(ap, uint32_t);
1224562236bSHarry Wentland 		mask = va_arg(ap, uint32_t);
1234562236bSHarry Wentland 		field_value = va_arg(ap, uint32_t);
1244562236bSHarry Wentland 
125148cccf2SYongqiang Sun 		set_reg_field_value_masks(field_value_mask,
12644788bbcSTony Cheng 				field_value, mask, shift);
1274562236bSHarry Wentland 		i++;
1284562236bSHarry Wentland 	}
129148cccf2SYongqiang Sun }
130148cccf2SYongqiang Sun 
dmub_flush_buffer_execute(struct dc_reg_helper_state * offload,const struct dc_context * ctx)1313a1627b0SNicholas Kazlauskas static void dmub_flush_buffer_execute(
1323a1627b0SNicholas Kazlauskas 		struct dc_reg_helper_state *offload,
1333a1627b0SNicholas Kazlauskas 		const struct dc_context *ctx)
1343a1627b0SNicholas Kazlauskas {
1353a1627b0SNicholas Kazlauskas 	submit_dmub_read_modify_write(offload, ctx);
1363a1627b0SNicholas Kazlauskas }
1373a1627b0SNicholas Kazlauskas 
dmub_flush_burst_write_buffer_execute(struct dc_reg_helper_state * offload,const struct dc_context * ctx)1383a1627b0SNicholas Kazlauskas static void dmub_flush_burst_write_buffer_execute(
1393a1627b0SNicholas Kazlauskas 		struct dc_reg_helper_state *offload,
1403a1627b0SNicholas Kazlauskas 		const struct dc_context *ctx)
1413a1627b0SNicholas Kazlauskas {
1423a1627b0SNicholas Kazlauskas 	submit_dmub_burst_write(offload, ctx);
1433a1627b0SNicholas Kazlauskas }
1443a1627b0SNicholas Kazlauskas 
dmub_reg_value_burst_set_pack(const struct dc_context * ctx,uint32_t addr,uint32_t reg_val)1453a1627b0SNicholas Kazlauskas static bool dmub_reg_value_burst_set_pack(const struct dc_context *ctx, uint32_t addr,
1463a1627b0SNicholas Kazlauskas 		uint32_t reg_val)
1473a1627b0SNicholas Kazlauskas {
1483a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
1493a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_burst_write *cmd_buf = &offload->cmd_data.burst_write;
1503a1627b0SNicholas Kazlauskas 
1513a1627b0SNicholas Kazlauskas 	/* flush command if buffer is full */
1523a1627b0SNicholas Kazlauskas 	if (offload->reg_seq_count == DMUB_BURST_WRITE_VALUES__MAX)
1533a1627b0SNicholas Kazlauskas 		dmub_flush_burst_write_buffer_execute(offload, ctx);
1543a1627b0SNicholas Kazlauskas 
1553a1627b0SNicholas Kazlauskas 	if (offload->cmd_data.cmd_common.header.type == DMUB_CMD__REG_SEQ_BURST_WRITE &&
1563a1627b0SNicholas Kazlauskas 			addr != cmd_buf->addr) {
1573a1627b0SNicholas Kazlauskas 		dmub_flush_burst_write_buffer_execute(offload, ctx);
1583a1627b0SNicholas Kazlauskas 		return false;
1593a1627b0SNicholas Kazlauskas 	}
1603a1627b0SNicholas Kazlauskas 
1613a1627b0SNicholas Kazlauskas 	cmd_buf->header.type = DMUB_CMD__REG_SEQ_BURST_WRITE;
162d4bbcecbSNicholas Kazlauskas 	cmd_buf->header.sub_type = 0;
1633a1627b0SNicholas Kazlauskas 	cmd_buf->addr = addr;
1643a1627b0SNicholas Kazlauskas 	cmd_buf->write_values[offload->reg_seq_count] = reg_val;
1653a1627b0SNicholas Kazlauskas 	offload->reg_seq_count++;
1663a1627b0SNicholas Kazlauskas 
1673a1627b0SNicholas Kazlauskas 	return true;
1683a1627b0SNicholas Kazlauskas }
1693a1627b0SNicholas Kazlauskas 
dmub_reg_value_pack(const struct dc_context * ctx,uint32_t addr,struct dc_reg_value_masks * field_value_mask)1703a1627b0SNicholas Kazlauskas static uint32_t dmub_reg_value_pack(const struct dc_context *ctx, uint32_t addr,
1713a1627b0SNicholas Kazlauskas 		struct dc_reg_value_masks *field_value_mask)
1723a1627b0SNicholas Kazlauskas {
1733a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
1743a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_read_modify_write *cmd_buf = &offload->cmd_data.read_modify_write;
1753a1627b0SNicholas Kazlauskas 	struct dmub_cmd_read_modify_write_sequence *seq;
1763a1627b0SNicholas Kazlauskas 
1773a1627b0SNicholas Kazlauskas 	/* flush command if buffer is full */
1783a1627b0SNicholas Kazlauskas 	if (offload->cmd_data.cmd_common.header.type != DMUB_CMD__REG_SEQ_BURST_WRITE &&
1793a1627b0SNicholas Kazlauskas 			offload->reg_seq_count == DMUB_READ_MODIFY_WRITE_SEQ__MAX)
1803a1627b0SNicholas Kazlauskas 		dmub_flush_buffer_execute(offload, ctx);
1813a1627b0SNicholas Kazlauskas 
1823a1627b0SNicholas Kazlauskas 	if (offload->should_burst_write) {
1833a1627b0SNicholas Kazlauskas 		if (dmub_reg_value_burst_set_pack(ctx, addr, field_value_mask->value))
1843a1627b0SNicholas Kazlauskas 			return field_value_mask->value;
1853a1627b0SNicholas Kazlauskas 		else
1863a1627b0SNicholas Kazlauskas 			offload->should_burst_write = false;
1873a1627b0SNicholas Kazlauskas 	}
1883a1627b0SNicholas Kazlauskas 
1893a1627b0SNicholas Kazlauskas 	/* pack commands */
1903a1627b0SNicholas Kazlauskas 	cmd_buf->header.type = DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE;
191d4bbcecbSNicholas Kazlauskas 	cmd_buf->header.sub_type = 0;
1923a1627b0SNicholas Kazlauskas 	seq = &cmd_buf->seq[offload->reg_seq_count];
1933a1627b0SNicholas Kazlauskas 
1943a1627b0SNicholas Kazlauskas 	if (offload->reg_seq_count) {
1953a1627b0SNicholas Kazlauskas 		if (cmd_buf->seq[offload->reg_seq_count - 1].addr == addr)
1963a1627b0SNicholas Kazlauskas 			offload->same_addr_count++;
1973a1627b0SNicholas Kazlauskas 		else
1983a1627b0SNicholas Kazlauskas 			offload->same_addr_count = 0;
1993a1627b0SNicholas Kazlauskas 	}
2003a1627b0SNicholas Kazlauskas 
2013a1627b0SNicholas Kazlauskas 	seq->addr = addr;
2023a1627b0SNicholas Kazlauskas 	seq->modify_mask = field_value_mask->mask;
2033a1627b0SNicholas Kazlauskas 	seq->modify_value = field_value_mask->value;
2043a1627b0SNicholas Kazlauskas 	offload->reg_seq_count++;
2053a1627b0SNicholas Kazlauskas 
2063a1627b0SNicholas Kazlauskas 	return field_value_mask->value;
2073a1627b0SNicholas Kazlauskas }
2083a1627b0SNicholas Kazlauskas 
dmub_reg_wait_done_pack(const struct dc_context * ctx,uint32_t addr,uint32_t mask,uint32_t shift,uint32_t condition_value,uint32_t time_out_us)2093a1627b0SNicholas Kazlauskas static void dmub_reg_wait_done_pack(const struct dc_context *ctx, uint32_t addr,
2103a1627b0SNicholas Kazlauskas 		uint32_t mask, uint32_t shift, uint32_t condition_value, uint32_t time_out_us)
2113a1627b0SNicholas Kazlauskas {
2123a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload = &ctx->dmub_srv->reg_helper_offload;
2133a1627b0SNicholas Kazlauskas 	struct dmub_rb_cmd_reg_wait *cmd_buf = &offload->cmd_data.reg_wait;
2143a1627b0SNicholas Kazlauskas 
2153a1627b0SNicholas Kazlauskas 	cmd_buf->header.type = DMUB_CMD__REG_REG_WAIT;
216d4bbcecbSNicholas Kazlauskas 	cmd_buf->header.sub_type = 0;
2173a1627b0SNicholas Kazlauskas 	cmd_buf->reg_wait.addr = addr;
2183a1627b0SNicholas Kazlauskas 	cmd_buf->reg_wait.condition_field_value = mask & (condition_value << shift);
2193a1627b0SNicholas Kazlauskas 	cmd_buf->reg_wait.mask = mask;
2203a1627b0SNicholas Kazlauskas 	cmd_buf->reg_wait.time_out_us = time_out_us;
2213a1627b0SNicholas Kazlauskas }
2223a1627b0SNicholas Kazlauskas 
generic_reg_update_ex(const struct dc_context * ctx,uint32_t addr,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)223148cccf2SYongqiang Sun uint32_t generic_reg_update_ex(const struct dc_context *ctx,
224148cccf2SYongqiang Sun 		uint32_t addr, int n,
225148cccf2SYongqiang Sun 		uint8_t shift1, uint32_t mask1, uint32_t field_value1,
226148cccf2SYongqiang Sun 		...)
227148cccf2SYongqiang Sun {
228148cccf2SYongqiang Sun 	struct dc_reg_value_masks field_value_mask = {0};
229148cccf2SYongqiang Sun 	uint32_t reg_val;
230148cccf2SYongqiang Sun 	va_list ap;
231148cccf2SYongqiang Sun 
232148cccf2SYongqiang Sun 	va_start(ap, field_value1);
233148cccf2SYongqiang Sun 
234148cccf2SYongqiang Sun 	set_reg_field_values(&field_value_mask, addr, n, shift1, mask1,
235148cccf2SYongqiang Sun 			field_value1, ap);
236148cccf2SYongqiang Sun 
237148cccf2SYongqiang Sun 	va_end(ap);
238148cccf2SYongqiang Sun 
2393a1627b0SNicholas Kazlauskas 	if (ctx->dmub_srv &&
2403a1627b0SNicholas Kazlauskas 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress)
2413a1627b0SNicholas Kazlauskas 		return dmub_reg_value_pack(ctx, addr, &field_value_mask);
2423a1627b0SNicholas Kazlauskas 		/* todo: return void so we can decouple code running in driver from register states */
2433a1627b0SNicholas Kazlauskas 
244148cccf2SYongqiang Sun 	/* mmio write directly */
245148cccf2SYongqiang Sun 	reg_val = dm_read_reg(ctx, addr);
246148cccf2SYongqiang Sun 	reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value;
247148cccf2SYongqiang Sun 	dm_write_reg(ctx, addr, reg_val);
248148cccf2SYongqiang Sun 	return reg_val;
249148cccf2SYongqiang Sun }
250148cccf2SYongqiang Sun 
generic_reg_set_ex(const struct dc_context * ctx,uint32_t addr,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)251148cccf2SYongqiang Sun uint32_t generic_reg_set_ex(const struct dc_context *ctx,
252148cccf2SYongqiang Sun 		uint32_t addr, uint32_t reg_val, int n,
253148cccf2SYongqiang Sun 		uint8_t shift1, uint32_t mask1, uint32_t field_value1,
254148cccf2SYongqiang Sun 		...)
255148cccf2SYongqiang Sun {
256148cccf2SYongqiang Sun 	struct dc_reg_value_masks field_value_mask = {0};
257148cccf2SYongqiang Sun 	va_list ap;
258148cccf2SYongqiang Sun 
259148cccf2SYongqiang Sun 	va_start(ap, field_value1);
260148cccf2SYongqiang Sun 
261148cccf2SYongqiang Sun 	set_reg_field_values(&field_value_mask, addr, n, shift1, mask1,
262148cccf2SYongqiang Sun 			field_value1, ap);
263148cccf2SYongqiang Sun 
2644562236bSHarry Wentland 	va_end(ap);
2654562236bSHarry Wentland 
26644788bbcSTony Cheng 
26744788bbcSTony Cheng 	/* mmio write directly */
26844788bbcSTony Cheng 	reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value;
2692200eb9eSNicholas Kazlauskas 
2703a1627b0SNicholas Kazlauskas 	if (ctx->dmub_srv &&
2713a1627b0SNicholas Kazlauskas 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
2723a1627b0SNicholas Kazlauskas 		return dmub_reg_value_burst_set_pack(ctx, addr, reg_val);
2733a1627b0SNicholas Kazlauskas 		/* todo: return void so we can decouple code running in driver from register states */
2743a1627b0SNicholas Kazlauskas 	}
2752200eb9eSNicholas Kazlauskas 
27644788bbcSTony Cheng 	dm_write_reg(ctx, addr, reg_val);
2774562236bSHarry Wentland 	return reg_val;
2784562236bSHarry Wentland }
2794562236bSHarry Wentland 
generic_reg_get(const struct dc_context * ctx,uint32_t addr,uint8_t shift,uint32_t mask,uint32_t * field_value)2804562236bSHarry Wentland uint32_t generic_reg_get(const struct dc_context *ctx, uint32_t addr,
2814562236bSHarry Wentland 		uint8_t shift, uint32_t mask, uint32_t *field_value)
2824562236bSHarry Wentland {
2834562236bSHarry Wentland 	uint32_t reg_val = dm_read_reg(ctx, addr);
2844562236bSHarry Wentland 	*field_value = get_reg_field_value_ex(reg_val, mask, shift);
2854562236bSHarry Wentland 	return reg_val;
2864562236bSHarry Wentland }
2874562236bSHarry Wentland 
generic_reg_get2(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2)2884562236bSHarry Wentland uint32_t generic_reg_get2(const struct dc_context *ctx, uint32_t addr,
2894562236bSHarry Wentland 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
2904562236bSHarry Wentland 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2)
2914562236bSHarry Wentland {
2924562236bSHarry Wentland 	uint32_t reg_val = dm_read_reg(ctx, addr);
2934562236bSHarry Wentland 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
2944562236bSHarry Wentland 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
2954562236bSHarry Wentland 	return reg_val;
2964562236bSHarry Wentland }
2974562236bSHarry Wentland 
generic_reg_get3(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3)2984562236bSHarry Wentland uint32_t generic_reg_get3(const struct dc_context *ctx, uint32_t addr,
2994562236bSHarry Wentland 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
3004562236bSHarry Wentland 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
3014562236bSHarry Wentland 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3)
3024562236bSHarry Wentland {
3034562236bSHarry Wentland 	uint32_t reg_val = dm_read_reg(ctx, addr);
3044562236bSHarry Wentland 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
3054562236bSHarry Wentland 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
3064562236bSHarry Wentland 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
3074562236bSHarry Wentland 	return reg_val;
3084562236bSHarry Wentland }
3094562236bSHarry Wentland 
generic_reg_get4(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4)31098d2cc2bSAndrew Wong uint32_t generic_reg_get4(const struct dc_context *ctx, uint32_t addr,
31198d2cc2bSAndrew Wong 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
31298d2cc2bSAndrew Wong 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
31398d2cc2bSAndrew Wong 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
31498d2cc2bSAndrew Wong 		uint8_t shift4, uint32_t mask4, uint32_t *field_value4)
31598d2cc2bSAndrew Wong {
31698d2cc2bSAndrew Wong 	uint32_t reg_val = dm_read_reg(ctx, addr);
31798d2cc2bSAndrew Wong 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
31898d2cc2bSAndrew Wong 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
31998d2cc2bSAndrew Wong 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
32098d2cc2bSAndrew Wong 	*field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
32198d2cc2bSAndrew Wong 	return reg_val;
32298d2cc2bSAndrew Wong }
32398d2cc2bSAndrew Wong 
generic_reg_get5(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5)3244562236bSHarry Wentland uint32_t generic_reg_get5(const struct dc_context *ctx, uint32_t addr,
3254562236bSHarry Wentland 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
3264562236bSHarry Wentland 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
3274562236bSHarry Wentland 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
3284562236bSHarry Wentland 		uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
3294562236bSHarry Wentland 		uint8_t shift5, uint32_t mask5, uint32_t *field_value5)
3304562236bSHarry Wentland {
3314562236bSHarry Wentland 	uint32_t reg_val = dm_read_reg(ctx, addr);
3324562236bSHarry Wentland 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
3334562236bSHarry Wentland 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
3344562236bSHarry Wentland 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
3354562236bSHarry Wentland 	*field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
3364562236bSHarry Wentland 	*field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
3374562236bSHarry Wentland 	return reg_val;
3384562236bSHarry Wentland }
3394562236bSHarry Wentland 
generic_reg_get6(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6)3400a93dc7fSDmytro Laktyushkin uint32_t generic_reg_get6(const struct dc_context *ctx, uint32_t addr,
3410a93dc7fSDmytro Laktyushkin 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
3420a93dc7fSDmytro Laktyushkin 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
3430a93dc7fSDmytro Laktyushkin 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
3440a93dc7fSDmytro Laktyushkin 		uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
3450a93dc7fSDmytro Laktyushkin 		uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
3460a93dc7fSDmytro Laktyushkin 		uint8_t shift6, uint32_t mask6, uint32_t *field_value6)
3470a93dc7fSDmytro Laktyushkin {
3480a93dc7fSDmytro Laktyushkin 	uint32_t reg_val = dm_read_reg(ctx, addr);
3490a93dc7fSDmytro Laktyushkin 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
3500a93dc7fSDmytro Laktyushkin 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
3510a93dc7fSDmytro Laktyushkin 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
3520a93dc7fSDmytro Laktyushkin 	*field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
3530a93dc7fSDmytro Laktyushkin 	*field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
3540a93dc7fSDmytro Laktyushkin 	*field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
3550a93dc7fSDmytro Laktyushkin 	return reg_val;
3560a93dc7fSDmytro Laktyushkin }
3570a93dc7fSDmytro Laktyushkin 
generic_reg_get7(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6,uint8_t shift7,uint32_t mask7,uint32_t * field_value7)3580a93dc7fSDmytro Laktyushkin uint32_t generic_reg_get7(const struct dc_context *ctx, uint32_t addr,
3590a93dc7fSDmytro Laktyushkin 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
3600a93dc7fSDmytro Laktyushkin 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
3610a93dc7fSDmytro Laktyushkin 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
3620a93dc7fSDmytro Laktyushkin 		uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
3630a93dc7fSDmytro Laktyushkin 		uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
3640a93dc7fSDmytro Laktyushkin 		uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
3650a93dc7fSDmytro Laktyushkin 		uint8_t shift7, uint32_t mask7, uint32_t *field_value7)
3660a93dc7fSDmytro Laktyushkin {
3670a93dc7fSDmytro Laktyushkin 	uint32_t reg_val = dm_read_reg(ctx, addr);
3680a93dc7fSDmytro Laktyushkin 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
3690a93dc7fSDmytro Laktyushkin 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
3700a93dc7fSDmytro Laktyushkin 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
3710a93dc7fSDmytro Laktyushkin 	*field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
3720a93dc7fSDmytro Laktyushkin 	*field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
3730a93dc7fSDmytro Laktyushkin 	*field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
3740a93dc7fSDmytro Laktyushkin 	*field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
3750a93dc7fSDmytro Laktyushkin 	return reg_val;
3760a93dc7fSDmytro Laktyushkin }
3770a93dc7fSDmytro Laktyushkin 
generic_reg_get8(const struct dc_context * ctx,uint32_t addr,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,uint8_t shift2,uint32_t mask2,uint32_t * field_value2,uint8_t shift3,uint32_t mask3,uint32_t * field_value3,uint8_t shift4,uint32_t mask4,uint32_t * field_value4,uint8_t shift5,uint32_t mask5,uint32_t * field_value5,uint8_t shift6,uint32_t mask6,uint32_t * field_value6,uint8_t shift7,uint32_t mask7,uint32_t * field_value7,uint8_t shift8,uint32_t mask8,uint32_t * field_value8)3780a93dc7fSDmytro Laktyushkin uint32_t generic_reg_get8(const struct dc_context *ctx, uint32_t addr,
3790a93dc7fSDmytro Laktyushkin 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
3800a93dc7fSDmytro Laktyushkin 		uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
3810a93dc7fSDmytro Laktyushkin 		uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
3820a93dc7fSDmytro Laktyushkin 		uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
3830a93dc7fSDmytro Laktyushkin 		uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
3840a93dc7fSDmytro Laktyushkin 		uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
3850a93dc7fSDmytro Laktyushkin 		uint8_t shift7, uint32_t mask7, uint32_t *field_value7,
3860a93dc7fSDmytro Laktyushkin 		uint8_t shift8, uint32_t mask8, uint32_t *field_value8)
3870a93dc7fSDmytro Laktyushkin {
3880a93dc7fSDmytro Laktyushkin 	uint32_t reg_val = dm_read_reg(ctx, addr);
3890a93dc7fSDmytro Laktyushkin 	*field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
3900a93dc7fSDmytro Laktyushkin 	*field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
3910a93dc7fSDmytro Laktyushkin 	*field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
3920a93dc7fSDmytro Laktyushkin 	*field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
3930a93dc7fSDmytro Laktyushkin 	*field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
3940a93dc7fSDmytro Laktyushkin 	*field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
3950a93dc7fSDmytro Laktyushkin 	*field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
3960a93dc7fSDmytro Laktyushkin 	*field_value8 = get_reg_field_value_ex(reg_val, mask8, shift8);
3970a93dc7fSDmytro Laktyushkin 	return reg_val;
3980a93dc7fSDmytro Laktyushkin }
3994562236bSHarry Wentland /* note:  va version of this is pretty bad idea, since there is a output parameter pass by pointer
4004562236bSHarry Wentland  * compiler won't be able to check for size match and is prone to stack corruption type of bugs
4014562236bSHarry Wentland 
4024562236bSHarry Wentland uint32_t generic_reg_get(const struct dc_context *ctx,
4034562236bSHarry Wentland 		uint32_t addr, int n, ...)
4044562236bSHarry Wentland {
4054562236bSHarry Wentland 	uint32_t shift, mask;
4064562236bSHarry Wentland 	uint32_t *field_value;
4074562236bSHarry Wentland 	uint32_t reg_val;
4084562236bSHarry Wentland 	int i = 0;
4094562236bSHarry Wentland 
4104562236bSHarry Wentland 	reg_val = dm_read_reg(ctx, addr);
4114562236bSHarry Wentland 
4124562236bSHarry Wentland 	va_list ap;
4134562236bSHarry Wentland 	va_start(ap, n);
4144562236bSHarry Wentland 
4154562236bSHarry Wentland 	while (i < n) {
4164562236bSHarry Wentland 		shift = va_arg(ap, uint32_t);
4174562236bSHarry Wentland 		mask = va_arg(ap, uint32_t);
4184562236bSHarry Wentland 		field_value = va_arg(ap, uint32_t *);
4194562236bSHarry Wentland 
4204562236bSHarry Wentland 		*field_value = get_reg_field_value_ex(reg_val, mask, shift);
4214562236bSHarry Wentland 		i++;
4224562236bSHarry Wentland 	}
4234562236bSHarry Wentland 
4244562236bSHarry Wentland 	va_end(ap);
4254562236bSHarry Wentland 
4264562236bSHarry Wentland 	return reg_val;
4274562236bSHarry Wentland }
4284562236bSHarry Wentland */
4294562236bSHarry Wentland 
generic_reg_wait(const struct dc_context * ctx,uint32_t addr,uint32_t shift,uint32_t mask,uint32_t condition_value,unsigned int delay_between_poll_us,unsigned int time_out_num_tries,const char * func_name,int line)430335d5d7bSYongqiang Sun void generic_reg_wait(const struct dc_context *ctx,
4314562236bSHarry Wentland 	uint32_t addr, uint32_t shift, uint32_t mask, uint32_t condition_value,
4324562236bSHarry Wentland 	unsigned int delay_between_poll_us, unsigned int time_out_num_tries,
433daf6b57dSDmytro Laktyushkin 	const char *func_name, int line)
4344562236bSHarry Wentland {
4354562236bSHarry Wentland 	uint32_t field_value;
4364562236bSHarry Wentland 	uint32_t reg_val;
4374562236bSHarry Wentland 	int i;
4384562236bSHarry Wentland 
4393a1627b0SNicholas Kazlauskas 	if (ctx->dmub_srv &&
4403a1627b0SNicholas Kazlauskas 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
4413a1627b0SNicholas Kazlauskas 		dmub_reg_wait_done_pack(ctx, addr, mask, shift, condition_value,
4423a1627b0SNicholas Kazlauskas 				delay_between_poll_us * time_out_num_tries);
4433a1627b0SNicholas Kazlauskas 		return;
4443a1627b0SNicholas Kazlauskas 	}
4453a1627b0SNicholas Kazlauskas 
446adc8139eSZhan liu 	/*
447adc8139eSZhan liu 	 * Something is terribly wrong if time out is > 3000ms.
448adc8139eSZhan liu 	 * 3000ms is the maximum time needed for SMU to pass values back.
449adc8139eSZhan liu 	 * This value comes from experiments.
450adc8139eSZhan liu 	 *
451adc8139eSZhan liu 	 */
45221e471f0SEric Yang 	ASSERT(delay_between_poll_us * time_out_num_tries <= 3000000);
4538a5d8245STony Cheng 
4544562236bSHarry Wentland 	for (i = 0; i <= time_out_num_tries; i++) {
4554562236bSHarry Wentland 		if (i) {
456755d3bcfSEric Yang 			if (delay_between_poll_us >= 1000)
4574562236bSHarry Wentland 				msleep(delay_between_poll_us/1000);
458755d3bcfSEric Yang 			else if (delay_between_poll_us > 0)
459755d3bcfSEric Yang 				udelay(delay_between_poll_us);
4604562236bSHarry Wentland 		}
4614562236bSHarry Wentland 
4624562236bSHarry Wentland 		reg_val = dm_read_reg(ctx, addr);
4634562236bSHarry Wentland 
4644562236bSHarry Wentland 		field_value = get_reg_field_value_ex(reg_val, mask, shift);
4654562236bSHarry Wentland 
46642cf181bSDmytro Laktyushkin 		if (field_value == condition_value) {
467*25879d7bSQingqing Zhuo 			if (i * delay_between_poll_us > 1000)
468d71589f2SDavid Francis 				DC_LOG_DC("REG_WAIT taking a while: %dms in %s line:%d\n",
46942cf181bSDmytro Laktyushkin 						delay_between_poll_us * i / 1000,
47042cf181bSDmytro Laktyushkin 						func_name, line);
471335d5d7bSYongqiang Sun 			return;
4724562236bSHarry Wentland 		}
47342cf181bSDmytro Laktyushkin 	}
4744562236bSHarry Wentland 
475d71589f2SDavid Francis 	DC_LOG_WARNING("REG_WAIT timeout %dus * %d tries - %s line:%d\n",
4768a5d8245STony Cheng 			delay_between_poll_us, time_out_num_tries,
4778a5d8245STony Cheng 			func_name, line);
478f0558542SDmytro Laktyushkin 
47911589813SDmytro Laktyushkin 	BREAK_TO_DEBUGGER();
4804562236bSHarry Wentland }
48116aecfd4STony Cheng 
generic_write_indirect_reg(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,uint32_t data)48216aecfd4STony Cheng void generic_write_indirect_reg(const struct dc_context *ctx,
48316aecfd4STony Cheng 		uint32_t addr_index, uint32_t addr_data,
48416aecfd4STony Cheng 		uint32_t index, uint32_t data)
48516aecfd4STony Cheng {
48616aecfd4STony Cheng 	dm_write_reg(ctx, addr_index, index);
48716aecfd4STony Cheng 	dm_write_reg(ctx, addr_data, data);
48816aecfd4STony Cheng }
48916aecfd4STony Cheng 
generic_read_indirect_reg(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index)49016aecfd4STony Cheng uint32_t generic_read_indirect_reg(const struct dc_context *ctx,
49116aecfd4STony Cheng 		uint32_t addr_index, uint32_t addr_data,
49216aecfd4STony Cheng 		uint32_t index)
49316aecfd4STony Cheng {
49416aecfd4STony Cheng 	uint32_t value = 0;
4952200eb9eSNicholas Kazlauskas 
4963a1627b0SNicholas Kazlauskas 	// when reg read, there should not be any offload.
4973a1627b0SNicholas Kazlauskas 	if (ctx->dmub_srv &&
4983a1627b0SNicholas Kazlauskas 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress) {
4993a1627b0SNicholas Kazlauskas 		ASSERT(false);
5003a1627b0SNicholas Kazlauskas 	}
50116aecfd4STony Cheng 
50216aecfd4STony Cheng 	dm_write_reg(ctx, addr_index, index);
50316aecfd4STony Cheng 	value = dm_read_reg(ctx, addr_data);
50416aecfd4STony Cheng 
50516aecfd4STony Cheng 	return value;
50616aecfd4STony Cheng }
50716aecfd4STony Cheng 
generic_indirect_reg_get(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,int n,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,...)508c1e34175SNoah Abradjian uint32_t generic_indirect_reg_get(const struct dc_context *ctx,
509c1e34175SNoah Abradjian 		uint32_t addr_index, uint32_t addr_data,
510c1e34175SNoah Abradjian 		uint32_t index, int n,
511c1e34175SNoah Abradjian 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
512c1e34175SNoah Abradjian 		...)
513c1e34175SNoah Abradjian {
514c1e34175SNoah Abradjian 	uint32_t shift, mask, *field_value;
515c1e34175SNoah Abradjian 	uint32_t value = 0;
516c1e34175SNoah Abradjian 	int i = 1;
517c1e34175SNoah Abradjian 
518c1e34175SNoah Abradjian 	va_list ap;
519c1e34175SNoah Abradjian 
520c1e34175SNoah Abradjian 	va_start(ap, field_value1);
521c1e34175SNoah Abradjian 
522c1e34175SNoah Abradjian 	value = generic_read_indirect_reg(ctx, addr_index, addr_data, index);
523c1e34175SNoah Abradjian 	*field_value1 = get_reg_field_value_ex(value, mask1, shift1);
524c1e34175SNoah Abradjian 
525c1e34175SNoah Abradjian 	while (i < n) {
526c1e34175SNoah Abradjian 		shift = va_arg(ap, uint32_t);
527c1e34175SNoah Abradjian 		mask = va_arg(ap, uint32_t);
528c1e34175SNoah Abradjian 		field_value = va_arg(ap, uint32_t *);
529c1e34175SNoah Abradjian 
530c1e34175SNoah Abradjian 		*field_value = get_reg_field_value_ex(value, mask, shift);
531c1e34175SNoah Abradjian 		i++;
532c1e34175SNoah Abradjian 	}
533c1e34175SNoah Abradjian 
534c1e34175SNoah Abradjian 	va_end(ap);
535c1e34175SNoah Abradjian 
536c1e34175SNoah Abradjian 	return value;
537c1e34175SNoah Abradjian }
53816aecfd4STony Cheng 
generic_indirect_reg_update_ex(const struct dc_context * ctx,uint32_t addr_index,uint32_t addr_data,uint32_t index,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)53916aecfd4STony Cheng uint32_t generic_indirect_reg_update_ex(const struct dc_context *ctx,
54016aecfd4STony Cheng 		uint32_t addr_index, uint32_t addr_data,
54116aecfd4STony Cheng 		uint32_t index, uint32_t reg_val, int n,
54216aecfd4STony Cheng 		uint8_t shift1, uint32_t mask1, uint32_t field_value1,
54316aecfd4STony Cheng 		...)
54416aecfd4STony Cheng {
54516aecfd4STony Cheng 	uint32_t shift, mask, field_value;
54616aecfd4STony Cheng 	int i = 1;
54716aecfd4STony Cheng 
54816aecfd4STony Cheng 	va_list ap;
54916aecfd4STony Cheng 
55016aecfd4STony Cheng 	va_start(ap, field_value1);
55116aecfd4STony Cheng 
55216aecfd4STony Cheng 	reg_val = set_reg_field_value_ex(reg_val, field_value1, mask1, shift1);
55316aecfd4STony Cheng 
55416aecfd4STony Cheng 	while (i < n) {
55516aecfd4STony Cheng 		shift = va_arg(ap, uint32_t);
55616aecfd4STony Cheng 		mask = va_arg(ap, uint32_t);
55716aecfd4STony Cheng 		field_value = va_arg(ap, uint32_t);
55816aecfd4STony Cheng 
55916aecfd4STony Cheng 		reg_val = set_reg_field_value_ex(reg_val, field_value, mask, shift);
56016aecfd4STony Cheng 		i++;
56116aecfd4STony Cheng 	}
56216aecfd4STony Cheng 
56316aecfd4STony Cheng 	generic_write_indirect_reg(ctx, addr_index, addr_data, index, reg_val);
56416aecfd4STony Cheng 	va_end(ap);
56516aecfd4STony Cheng 
56616aecfd4STony Cheng 	return reg_val;
56716aecfd4STony Cheng }
5683a1627b0SNicholas Kazlauskas 
5695f2c1192SRoy Chan 
generic_indirect_reg_update_ex_sync(const struct dc_context * ctx,uint32_t index,uint32_t reg_val,int n,uint8_t shift1,uint32_t mask1,uint32_t field_value1,...)5705f2c1192SRoy Chan uint32_t generic_indirect_reg_update_ex_sync(const struct dc_context *ctx,
5715f2c1192SRoy Chan 		uint32_t index, uint32_t reg_val, int n,
5725f2c1192SRoy Chan 		uint8_t shift1, uint32_t mask1, uint32_t field_value1,
5735f2c1192SRoy Chan 		...)
5745f2c1192SRoy Chan {
5755f2c1192SRoy Chan 	uint32_t shift, mask, field_value;
5765f2c1192SRoy Chan 	int i = 1;
5775f2c1192SRoy Chan 
5785f2c1192SRoy Chan 	va_list ap;
5795f2c1192SRoy Chan 
5805f2c1192SRoy Chan 	va_start(ap, field_value1);
5815f2c1192SRoy Chan 
5825f2c1192SRoy Chan 	reg_val = set_reg_field_value_ex(reg_val, field_value1, mask1, shift1);
5835f2c1192SRoy Chan 
5845f2c1192SRoy Chan 	while (i < n) {
5855f2c1192SRoy Chan 		shift = va_arg(ap, uint32_t);
5865f2c1192SRoy Chan 		mask = va_arg(ap, uint32_t);
5875f2c1192SRoy Chan 		field_value = va_arg(ap, uint32_t);
5885f2c1192SRoy Chan 
5895f2c1192SRoy Chan 		reg_val = set_reg_field_value_ex(reg_val, field_value, mask, shift);
5905f2c1192SRoy Chan 		i++;
5915f2c1192SRoy Chan 	}
5925f2c1192SRoy Chan 
5935f2c1192SRoy Chan 	dm_write_index_reg(ctx, CGS_IND_REG__PCIE, index, reg_val);
5945f2c1192SRoy Chan 	va_end(ap);
5955f2c1192SRoy Chan 
5965f2c1192SRoy Chan 	return reg_val;
5975f2c1192SRoy Chan }
5985f2c1192SRoy Chan 
generic_indirect_reg_get_sync(const struct dc_context * ctx,uint32_t index,int n,uint8_t shift1,uint32_t mask1,uint32_t * field_value1,...)5995f2c1192SRoy Chan uint32_t generic_indirect_reg_get_sync(const struct dc_context *ctx,
6005f2c1192SRoy Chan 		uint32_t index, int n,
6015f2c1192SRoy Chan 		uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
6025f2c1192SRoy Chan 		...)
6035f2c1192SRoy Chan {
6045f2c1192SRoy Chan 	uint32_t shift, mask, *field_value;
6055f2c1192SRoy Chan 	uint32_t value = 0;
6065f2c1192SRoy Chan 	int i = 1;
6075f2c1192SRoy Chan 
6085f2c1192SRoy Chan 	va_list ap;
6095f2c1192SRoy Chan 
6105f2c1192SRoy Chan 	va_start(ap, field_value1);
6115f2c1192SRoy Chan 
6125f2c1192SRoy Chan 	value = dm_read_index_reg(ctx, CGS_IND_REG__PCIE, index);
6135f2c1192SRoy Chan 	*field_value1 = get_reg_field_value_ex(value, mask1, shift1);
6145f2c1192SRoy Chan 
6155f2c1192SRoy Chan 	while (i < n) {
6165f2c1192SRoy Chan 		shift = va_arg(ap, uint32_t);
6175f2c1192SRoy Chan 		mask = va_arg(ap, uint32_t);
6185f2c1192SRoy Chan 		field_value = va_arg(ap, uint32_t *);
6195f2c1192SRoy Chan 
6205f2c1192SRoy Chan 		*field_value = get_reg_field_value_ex(value, mask, shift);
6215f2c1192SRoy Chan 		i++;
6225f2c1192SRoy Chan 	}
6235f2c1192SRoy Chan 
6245f2c1192SRoy Chan 	va_end(ap);
6255f2c1192SRoy Chan 
6265f2c1192SRoy Chan 	return value;
6275f2c1192SRoy Chan }
6285f2c1192SRoy Chan 
reg_sequence_start_gather(const struct dc_context * ctx)6293a1627b0SNicholas Kazlauskas void reg_sequence_start_gather(const struct dc_context *ctx)
6303a1627b0SNicholas Kazlauskas {
6313a1627b0SNicholas Kazlauskas 	/* if reg sequence is supported and enabled, set flag to
6323a1627b0SNicholas Kazlauskas 	 * indicate we want to have REG_SET, REG_UPDATE macro build
6333a1627b0SNicholas Kazlauskas 	 * reg sequence command buffer rather than MMIO directly.
6343a1627b0SNicholas Kazlauskas 	 */
6353a1627b0SNicholas Kazlauskas 
6363a1627b0SNicholas Kazlauskas 	if (ctx->dmub_srv && ctx->dc->debug.dmub_offload_enabled) {
6373a1627b0SNicholas Kazlauskas 		struct dc_reg_helper_state *offload =
6383a1627b0SNicholas Kazlauskas 			&ctx->dmub_srv->reg_helper_offload;
6393a1627b0SNicholas Kazlauskas 
6403a1627b0SNicholas Kazlauskas 		/* caller sequence mismatch.  need to debug caller.  offload will not work!!! */
6413a1627b0SNicholas Kazlauskas 		ASSERT(!offload->gather_in_progress);
6423a1627b0SNicholas Kazlauskas 
6433a1627b0SNicholas Kazlauskas 		offload->gather_in_progress = true;
6443a1627b0SNicholas Kazlauskas 	}
6453a1627b0SNicholas Kazlauskas }
6463a1627b0SNicholas Kazlauskas 
reg_sequence_start_execute(const struct dc_context * ctx)6473a1627b0SNicholas Kazlauskas void reg_sequence_start_execute(const struct dc_context *ctx)
6483a1627b0SNicholas Kazlauskas {
6493a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload;
6503a1627b0SNicholas Kazlauskas 
6513a1627b0SNicholas Kazlauskas 	if (!ctx->dmub_srv)
6523a1627b0SNicholas Kazlauskas 		return;
6533a1627b0SNicholas Kazlauskas 
6543a1627b0SNicholas Kazlauskas 	offload = &ctx->dmub_srv->reg_helper_offload;
6553a1627b0SNicholas Kazlauskas 
6563a1627b0SNicholas Kazlauskas 	if (offload && offload->gather_in_progress) {
6573a1627b0SNicholas Kazlauskas 		offload->gather_in_progress = false;
6583a1627b0SNicholas Kazlauskas 		offload->should_burst_write = false;
6593a1627b0SNicholas Kazlauskas 		switch (offload->cmd_data.cmd_common.header.type) {
6603a1627b0SNicholas Kazlauskas 		case DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE:
6613a1627b0SNicholas Kazlauskas 			submit_dmub_read_modify_write(offload, ctx);
6623a1627b0SNicholas Kazlauskas 			break;
6633a1627b0SNicholas Kazlauskas 		case DMUB_CMD__REG_REG_WAIT:
6643a1627b0SNicholas Kazlauskas 			submit_dmub_reg_wait(offload, ctx);
6653a1627b0SNicholas Kazlauskas 			break;
6663a1627b0SNicholas Kazlauskas 		case DMUB_CMD__REG_SEQ_BURST_WRITE:
6673a1627b0SNicholas Kazlauskas 			submit_dmub_burst_write(offload, ctx);
6683a1627b0SNicholas Kazlauskas 			break;
6693a1627b0SNicholas Kazlauskas 		default:
6703a1627b0SNicholas Kazlauskas 			return;
6713a1627b0SNicholas Kazlauskas 		}
6723a1627b0SNicholas Kazlauskas 	}
6733a1627b0SNicholas Kazlauskas }
6743a1627b0SNicholas Kazlauskas 
reg_sequence_wait_done(const struct dc_context * ctx)6753a1627b0SNicholas Kazlauskas void reg_sequence_wait_done(const struct dc_context *ctx)
6763a1627b0SNicholas Kazlauskas {
6773a1627b0SNicholas Kazlauskas 	/* callback to DM to poll for last submission done*/
6783a1627b0SNicholas Kazlauskas 	struct dc_reg_helper_state *offload;
6793a1627b0SNicholas Kazlauskas 
6803a1627b0SNicholas Kazlauskas 	if (!ctx->dmub_srv)
6813a1627b0SNicholas Kazlauskas 		return;
6823a1627b0SNicholas Kazlauskas 
6833a1627b0SNicholas Kazlauskas 	offload = &ctx->dmub_srv->reg_helper_offload;
6843a1627b0SNicholas Kazlauskas 
6853a1627b0SNicholas Kazlauskas 	if (offload &&
6863a1627b0SNicholas Kazlauskas 	    ctx->dc->debug.dmub_offload_enabled &&
6873a1627b0SNicholas Kazlauskas 	    !ctx->dc->debug.dmcub_emulation) {
6883a1627b0SNicholas Kazlauskas 		dc_dmub_srv_wait_idle(ctx->dmub_srv);
6893a1627b0SNicholas Kazlauskas 	}
6903a1627b0SNicholas Kazlauskas }
691bf7fda0bSRodrigo Siqueira 
dce_version_to_string(const int version)692bf7fda0bSRodrigo Siqueira char *dce_version_to_string(const int version)
693bf7fda0bSRodrigo Siqueira {
694bf7fda0bSRodrigo Siqueira 	switch (version) {
695bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_8_0:
696bf7fda0bSRodrigo Siqueira 		return "DCE 8.0";
697bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_8_1:
698bf7fda0bSRodrigo Siqueira 		return "DCE 8.1";
699bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_8_3:
700bf7fda0bSRodrigo Siqueira 		return "DCE 8.3";
701bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_10_0:
702bf7fda0bSRodrigo Siqueira 		return "DCE 10.0";
703bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_11_0:
704bf7fda0bSRodrigo Siqueira 		return "DCE 11.0";
705bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_11_2:
706bf7fda0bSRodrigo Siqueira 		return "DCE 11.2";
707bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_11_22:
708bf7fda0bSRodrigo Siqueira 		return "DCE 11.22";
709bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_12_0:
710bf7fda0bSRodrigo Siqueira 		return "DCE 12.0";
711bf7fda0bSRodrigo Siqueira 	case DCE_VERSION_12_1:
712bf7fda0bSRodrigo Siqueira 		return "DCE 12.1";
713bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_1_0:
714bf7fda0bSRodrigo Siqueira 		return "DCN 1.0";
715bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_1_01:
716bf7fda0bSRodrigo Siqueira 		return "DCN 1.0.1";
717bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_2_0:
718bf7fda0bSRodrigo Siqueira 		return "DCN 2.0";
719bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_2_1:
720bf7fda0bSRodrigo Siqueira 		return "DCN 2.1";
721bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_2_01:
722bf7fda0bSRodrigo Siqueira 		return "DCN 2.0.1";
723bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_0:
724bf7fda0bSRodrigo Siqueira 		return "DCN 3.0";
725bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_01:
726bf7fda0bSRodrigo Siqueira 		return "DCN 3.0.1";
727bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_02:
728bf7fda0bSRodrigo Siqueira 		return "DCN 3.0.2";
729bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_03:
730bf7fda0bSRodrigo Siqueira 		return "DCN 3.0.3";
731bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_1:
732bf7fda0bSRodrigo Siqueira 		return "DCN 3.1";
733bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_14:
734bf7fda0bSRodrigo Siqueira 		return "DCN 3.1.4";
735bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_15:
736bf7fda0bSRodrigo Siqueira 		return "DCN 3.1.5";
737bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_16:
738bf7fda0bSRodrigo Siqueira 		return "DCN 3.1.6";
739bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_2:
740bf7fda0bSRodrigo Siqueira 		return "DCN 3.2";
741bf7fda0bSRodrigo Siqueira 	case DCN_VERSION_3_21:
742bf7fda0bSRodrigo Siqueira 		return "DCN 3.2.1";
743bf7fda0bSRodrigo Siqueira 	default:
744bf7fda0bSRodrigo Siqueira 		return "Unknown";
745bf7fda0bSRodrigo Siqueira 	}
746bf7fda0bSRodrigo Siqueira }
747