xref: /openbmc/linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 98ce7d32)
1 /*
2  * Copyright 2012-14 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "grph_object_defs.h"
31 #include "logger_types.h"
32 #include "hdcp_msg_types.h"
33 #include "gpio_types.h"
34 #include "link_service_types.h"
35 #include "grph_object_ctrl_defs.h"
36 #include <inc/hw/opp.h>
37 
38 #include "inc/hw_sequencer.h"
39 #include "inc/compressor.h"
40 #include "inc/hw/dmcu.h"
41 #include "dml/display_mode_lib.h"
42 
43 /* forward declaration */
44 struct aux_payload;
45 struct set_config_cmd_payload;
46 struct dmub_notification;
47 
48 #define DC_VER "3.2.226"
49 
50 #define MAX_SURFACES 3
51 #define MAX_PLANES 6
52 #define MAX_STREAMS 6
53 #define MIN_VIEWPORT_SIZE 12
54 #define MAX_NUM_EDP 2
55 
56 /* Display Core Interfaces */
57 struct dc_versions {
58 	const char *dc_ver;
59 	struct dmcu_version dmcu_version;
60 };
61 
62 enum dp_protocol_version {
63 	DP_VERSION_1_4,
64 };
65 
66 enum dc_plane_type {
67 	DC_PLANE_TYPE_INVALID,
68 	DC_PLANE_TYPE_DCE_RGB,
69 	DC_PLANE_TYPE_DCE_UNDERLAY,
70 	DC_PLANE_TYPE_DCN_UNIVERSAL,
71 };
72 
73 // Sizes defined as multiples of 64KB
74 enum det_size {
75 	DET_SIZE_DEFAULT = 0,
76 	DET_SIZE_192KB = 3,
77 	DET_SIZE_256KB = 4,
78 	DET_SIZE_320KB = 5,
79 	DET_SIZE_384KB = 6
80 };
81 
82 
83 struct dc_plane_cap {
84 	enum dc_plane_type type;
85 	uint32_t per_pixel_alpha : 1;
86 	struct {
87 		uint32_t argb8888 : 1;
88 		uint32_t nv12 : 1;
89 		uint32_t fp16 : 1;
90 		uint32_t p010 : 1;
91 		uint32_t ayuv : 1;
92 	} pixel_format_support;
93 	// max upscaling factor x1000
94 	// upscaling factors are always >= 1
95 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
96 	struct {
97 		uint32_t argb8888;
98 		uint32_t nv12;
99 		uint32_t fp16;
100 	} max_upscale_factor;
101 	// max downscale factor x1000
102 	// downscale factors are always <= 1
103 	// for example, 8K -> 1080p is 0.25, or 250 raw value
104 	struct {
105 		uint32_t argb8888;
106 		uint32_t nv12;
107 		uint32_t fp16;
108 	} max_downscale_factor;
109 	// minimal width/height
110 	uint32_t min_width;
111 	uint32_t min_height;
112 };
113 
114 /**
115  * DOC: color-management-caps
116  *
117  * **Color management caps (DPP and MPC)**
118  *
119  * Modules/color calculates various color operations which are translated to
120  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
121  * DCN1, every new generation comes with fairly major differences in color
122  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
123  * decide mapping to HW block based on logical capabilities.
124  */
125 
126 /**
127  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
128  * @srgb: RGB color space transfer func
129  * @bt2020: BT.2020 transfer func
130  * @gamma2_2: standard gamma
131  * @pq: perceptual quantizer transfer function
132  * @hlg: hybrid log–gamma transfer function
133  */
134 struct rom_curve_caps {
135 	uint16_t srgb : 1;
136 	uint16_t bt2020 : 1;
137 	uint16_t gamma2_2 : 1;
138 	uint16_t pq : 1;
139 	uint16_t hlg : 1;
140 };
141 
142 /**
143  * struct dpp_color_caps - color pipeline capabilities for display pipe and
144  * plane blocks
145  *
146  * @dcn_arch: all DCE generations treated the same
147  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
148  * just plain 256-entry lookup
149  * @icsc: input color space conversion
150  * @dgam_ram: programmable degamma LUT
151  * @post_csc: post color space conversion, before gamut remap
152  * @gamma_corr: degamma correction
153  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
154  * with MPC by setting mpc:shared_3d_lut flag
155  * @ogam_ram: programmable out/blend gamma LUT
156  * @ocsc: output color space conversion
157  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
158  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
159  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
160  *
161  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
162  */
163 struct dpp_color_caps {
164 	uint16_t dcn_arch : 1;
165 	uint16_t input_lut_shared : 1;
166 	uint16_t icsc : 1;
167 	uint16_t dgam_ram : 1;
168 	uint16_t post_csc : 1;
169 	uint16_t gamma_corr : 1;
170 	uint16_t hw_3d_lut : 1;
171 	uint16_t ogam_ram : 1;
172 	uint16_t ocsc : 1;
173 	uint16_t dgam_rom_for_yuv : 1;
174 	struct rom_curve_caps dgam_rom_caps;
175 	struct rom_curve_caps ogam_rom_caps;
176 };
177 
178 /**
179  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
180  * plane combined blocks
181  *
182  * @gamut_remap: color transformation matrix
183  * @ogam_ram: programmable out gamma LUT
184  * @ocsc: output color space conversion matrix
185  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
186  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
187  * instance
188  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
189  */
190 struct mpc_color_caps {
191 	uint16_t gamut_remap : 1;
192 	uint16_t ogam_ram : 1;
193 	uint16_t ocsc : 1;
194 	uint16_t num_3dluts : 3;
195 	uint16_t shared_3d_lut:1;
196 	struct rom_curve_caps ogam_rom_caps;
197 };
198 
199 /**
200  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
201  * @dpp: color pipes caps for DPP
202  * @mpc: color pipes caps for MPC
203  */
204 struct dc_color_caps {
205 	struct dpp_color_caps dpp;
206 	struct mpc_color_caps mpc;
207 };
208 
209 struct dc_dmub_caps {
210 	bool psr;
211 	bool mclk_sw;
212 };
213 
214 struct dc_caps {
215 	uint32_t max_streams;
216 	uint32_t max_links;
217 	uint32_t max_audios;
218 	uint32_t max_slave_planes;
219 	uint32_t max_slave_yuv_planes;
220 	uint32_t max_slave_rgb_planes;
221 	uint32_t max_planes;
222 	uint32_t max_downscale_ratio;
223 	uint32_t i2c_speed_in_khz;
224 	uint32_t i2c_speed_in_khz_hdcp;
225 	uint32_t dmdata_alloc_size;
226 	unsigned int max_cursor_size;
227 	unsigned int max_video_width;
228 	unsigned int min_horizontal_blanking_period;
229 	int linear_pitch_alignment;
230 	bool dcc_const_color;
231 	bool dynamic_audio;
232 	bool is_apu;
233 	bool dual_link_dvi;
234 	bool post_blend_color_processing;
235 	bool force_dp_tps4_for_cp2520;
236 	bool disable_dp_clk_share;
237 	bool psp_setup_panel_mode;
238 	bool extended_aux_timeout_support;
239 	bool dmcub_support;
240 	bool zstate_support;
241 	uint32_t num_of_internal_disp;
242 	enum dp_protocol_version max_dp_protocol_version;
243 	unsigned int mall_size_per_mem_channel;
244 	unsigned int mall_size_total;
245 	unsigned int cursor_cache_size;
246 	struct dc_plane_cap planes[MAX_PLANES];
247 	struct dc_color_caps color;
248 	struct dc_dmub_caps dmub_caps;
249 	bool dp_hpo;
250 	bool dp_hdmi21_pcon_support;
251 	bool edp_dsc_support;
252 	bool vbios_lttpr_aware;
253 	bool vbios_lttpr_enable;
254 	uint32_t max_otg_num;
255 	uint32_t max_cab_allocation_bytes;
256 	uint32_t cache_line_size;
257 	uint32_t cache_num_ways;
258 	uint16_t subvp_fw_processing_delay_us;
259 	uint8_t subvp_drr_max_vblank_margin_us;
260 	uint16_t subvp_prefetch_end_to_mall_start_us;
261 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
262 	uint16_t subvp_pstate_allow_width_us;
263 	uint16_t subvp_vertical_int_margin_us;
264 	bool seamless_odm;
265 	uint8_t subvp_drr_vblank_start_margin_us;
266 };
267 
268 struct dc_bug_wa {
269 	bool no_connect_phy_config;
270 	bool dedcn20_305_wa;
271 	bool skip_clock_update;
272 	bool lt_early_cr_pattern;
273 };
274 
275 struct dc_dcc_surface_param {
276 	struct dc_size surface_size;
277 	enum surface_pixel_format format;
278 	enum swizzle_mode_values swizzle_mode;
279 	enum dc_scan_direction scan;
280 };
281 
282 struct dc_dcc_setting {
283 	unsigned int max_compressed_blk_size;
284 	unsigned int max_uncompressed_blk_size;
285 	bool independent_64b_blks;
286 	//These bitfields to be used starting with DCN
287 	struct {
288 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
289 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
290 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
291 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
292 	} dcc_controls;
293 };
294 
295 struct dc_surface_dcc_cap {
296 	union {
297 		struct {
298 			struct dc_dcc_setting rgb;
299 		} grph;
300 
301 		struct {
302 			struct dc_dcc_setting luma;
303 			struct dc_dcc_setting chroma;
304 		} video;
305 	};
306 
307 	bool capable;
308 	bool const_color_support;
309 };
310 
311 struct dc_static_screen_params {
312 	struct {
313 		bool force_trigger;
314 		bool cursor_update;
315 		bool surface_update;
316 		bool overlay_update;
317 	} triggers;
318 	unsigned int num_frames;
319 };
320 
321 
322 /* Surface update type is used by dc_update_surfaces_and_stream
323  * The update type is determined at the very beginning of the function based
324  * on parameters passed in and decides how much programming (or updating) is
325  * going to be done during the call.
326  *
327  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
328  * logical calculations or hardware register programming. This update MUST be
329  * ISR safe on windows. Currently fast update will only be used to flip surface
330  * address.
331  *
332  * UPDATE_TYPE_MED is used for slower updates which require significant hw
333  * re-programming however do not affect bandwidth consumption or clock
334  * requirements. At present, this is the level at which front end updates
335  * that do not require us to run bw_calcs happen. These are in/out transfer func
336  * updates, viewport offset changes, recout size changes and pixel depth changes.
337  * This update can be done at ISR, but we want to minimize how often this happens.
338  *
339  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
340  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
341  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
342  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
343  * a full update. This cannot be done at ISR level and should be a rare event.
344  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
345  * underscan we don't expect to see this call at all.
346  */
347 
348 enum surface_update_type {
349 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
350 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
351 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
352 };
353 
354 /* Forward declaration*/
355 struct dc;
356 struct dc_plane_state;
357 struct dc_state;
358 
359 
360 struct dc_cap_funcs {
361 	bool (*get_dcc_compression_cap)(const struct dc *dc,
362 			const struct dc_dcc_surface_param *input,
363 			struct dc_surface_dcc_cap *output);
364 };
365 
366 struct link_training_settings;
367 
368 union allow_lttpr_non_transparent_mode {
369 	struct {
370 		bool DP1_4A : 1;
371 		bool DP2_0 : 1;
372 	} bits;
373 	unsigned char raw;
374 };
375 
376 /* Structure to hold configuration flags set by dm at dc creation. */
377 struct dc_config {
378 	bool gpu_vm_support;
379 	bool disable_disp_pll_sharing;
380 	bool fbc_support;
381 	bool disable_fractional_pwm;
382 	bool allow_seamless_boot_optimization;
383 	bool seamless_boot_edp_requested;
384 	bool edp_not_connected;
385 	bool edp_no_power_sequencing;
386 	bool force_enum_edp;
387 	bool forced_clocks;
388 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
389 	bool multi_mon_pp_mclk_switch;
390 	bool disable_dmcu;
391 	bool enable_4to1MPC;
392 	bool enable_windowed_mpo_odm;
393 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
394 	uint32_t allow_edp_hotplug_detection;
395 	bool clamp_min_dcfclk;
396 	uint64_t vblank_alignment_dto_params;
397 	uint8_t  vblank_alignment_max_frame_time_diff;
398 	bool is_asymmetric_memory;
399 	bool is_single_rank_dimm;
400 	bool is_vmin_only_asic;
401 	bool use_pipe_ctx_sync_logic;
402 	bool ignore_dpref_ss;
403 	bool enable_mipi_converter_optimization;
404 	bool use_default_clock_table;
405 	bool force_bios_enable_lttpr;
406 	uint8_t force_bios_fixed_vs;
407 	int sdpif_request_limit_words_per_umc;
408 	bool disable_subvp_drr;
409 };
410 
411 enum visual_confirm {
412 	VISUAL_CONFIRM_DISABLE = 0,
413 	VISUAL_CONFIRM_SURFACE = 1,
414 	VISUAL_CONFIRM_HDR = 2,
415 	VISUAL_CONFIRM_MPCTREE = 4,
416 	VISUAL_CONFIRM_PSR = 5,
417 	VISUAL_CONFIRM_SWAPCHAIN = 6,
418 	VISUAL_CONFIRM_FAMS = 7,
419 	VISUAL_CONFIRM_SWIZZLE = 9,
420 	VISUAL_CONFIRM_SUBVP = 14,
421 };
422 
423 enum dc_psr_power_opts {
424 	psr_power_opt_invalid = 0x0,
425 	psr_power_opt_smu_opt_static_screen = 0x1,
426 	psr_power_opt_z10_static_screen = 0x10,
427 	psr_power_opt_ds_disable_allow = 0x100,
428 };
429 
430 enum dml_hostvm_override_opts {
431 	DML_HOSTVM_NO_OVERRIDE = 0x0,
432 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
433 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
434 };
435 
436 enum dcc_option {
437 	DCC_ENABLE = 0,
438 	DCC_DISABLE = 1,
439 	DCC_HALF_REQ_DISALBE = 2,
440 };
441 
442 /**
443  * enum pipe_split_policy - Pipe split strategy supported by DCN
444  *
445  * This enum is used to define the pipe split policy supported by DCN. By
446  * default, DC favors MPC_SPLIT_DYNAMIC.
447  */
448 enum pipe_split_policy {
449 	/**
450 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
451 	 * pipe in order to bring the best trade-off between performance and
452 	 * power consumption. This is the recommended option.
453 	 */
454 	MPC_SPLIT_DYNAMIC = 0,
455 
456 	/**
457 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
458 	 * try any sort of split optimization.
459 	 */
460 	MPC_SPLIT_AVOID = 1,
461 
462 	/**
463 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
464 	 * optimize the pipe utilization when using a single display; if the
465 	 * user connects to a second display, DC will avoid pipe split.
466 	 */
467 	MPC_SPLIT_AVOID_MULT_DISP = 2,
468 };
469 
470 enum wm_report_mode {
471 	WM_REPORT_DEFAULT = 0,
472 	WM_REPORT_OVERRIDE = 1,
473 };
474 enum dtm_pstate{
475 	dtm_level_p0 = 0,/*highest voltage*/
476 	dtm_level_p1,
477 	dtm_level_p2,
478 	dtm_level_p3,
479 	dtm_level_p4,/*when active_display_count = 0*/
480 };
481 
482 enum dcn_pwr_state {
483 	DCN_PWR_STATE_UNKNOWN = -1,
484 	DCN_PWR_STATE_MISSION_MODE = 0,
485 	DCN_PWR_STATE_LOW_POWER = 3,
486 };
487 
488 enum dcn_zstate_support_state {
489 	DCN_ZSTATE_SUPPORT_UNKNOWN,
490 	DCN_ZSTATE_SUPPORT_ALLOW,
491 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
492 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
493 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
494 	DCN_ZSTATE_SUPPORT_DISALLOW,
495 };
496 
497 /**
498  * struct dc_clocks - DC pipe clocks
499  *
500  * For any clocks that may differ per pipe only the max is stored in this
501  * structure
502  */
503 struct dc_clocks {
504 	int dispclk_khz;
505 	int actual_dispclk_khz;
506 	int dppclk_khz;
507 	int actual_dppclk_khz;
508 	int disp_dpp_voltage_level_khz;
509 	int dcfclk_khz;
510 	int socclk_khz;
511 	int dcfclk_deep_sleep_khz;
512 	int fclk_khz;
513 	int phyclk_khz;
514 	int dramclk_khz;
515 	bool p_state_change_support;
516 	enum dcn_zstate_support_state zstate_support;
517 	bool dtbclk_en;
518 	int ref_dtbclk_khz;
519 	bool fclk_p_state_change_support;
520 	enum dcn_pwr_state pwr_state;
521 	/*
522 	 * Elements below are not compared for the purposes of
523 	 * optimization required
524 	 */
525 	bool prev_p_state_change_support;
526 	bool fclk_prev_p_state_change_support;
527 	int num_ways;
528 
529 	/*
530 	 * @fw_based_mclk_switching
531 	 *
532 	 * DC has a mechanism that leverage the variable refresh rate to switch
533 	 * memory clock in cases that we have a large latency to achieve the
534 	 * memory clock change and a short vblank window. DC has some
535 	 * requirements to enable this feature, and this field describes if the
536 	 * system support or not such a feature.
537 	 */
538 	bool fw_based_mclk_switching;
539 	bool fw_based_mclk_switching_shut_down;
540 	int prev_num_ways;
541 	enum dtm_pstate dtm_level;
542 	int max_supported_dppclk_khz;
543 	int max_supported_dispclk_khz;
544 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
545 	int bw_dispclk_khz;
546 };
547 
548 struct dc_bw_validation_profile {
549 	bool enable;
550 
551 	unsigned long long total_ticks;
552 	unsigned long long voltage_level_ticks;
553 	unsigned long long watermark_ticks;
554 	unsigned long long rq_dlg_ticks;
555 
556 	unsigned long long total_count;
557 	unsigned long long skip_fast_count;
558 	unsigned long long skip_pass_count;
559 	unsigned long long skip_fail_count;
560 };
561 
562 #define BW_VAL_TRACE_SETUP() \
563 		unsigned long long end_tick = 0; \
564 		unsigned long long voltage_level_tick = 0; \
565 		unsigned long long watermark_tick = 0; \
566 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
567 				dm_get_timestamp(dc->ctx) : 0
568 
569 #define BW_VAL_TRACE_COUNT() \
570 		if (dc->debug.bw_val_profile.enable) \
571 			dc->debug.bw_val_profile.total_count++
572 
573 #define BW_VAL_TRACE_SKIP(status) \
574 		if (dc->debug.bw_val_profile.enable) { \
575 			if (!voltage_level_tick) \
576 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
577 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
578 		}
579 
580 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
581 		if (dc->debug.bw_val_profile.enable) \
582 			voltage_level_tick = dm_get_timestamp(dc->ctx)
583 
584 #define BW_VAL_TRACE_END_WATERMARKS() \
585 		if (dc->debug.bw_val_profile.enable) \
586 			watermark_tick = dm_get_timestamp(dc->ctx)
587 
588 #define BW_VAL_TRACE_FINISH() \
589 		if (dc->debug.bw_val_profile.enable) { \
590 			end_tick = dm_get_timestamp(dc->ctx); \
591 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
592 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
593 			if (watermark_tick) { \
594 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
595 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
596 			} \
597 		}
598 
599 union mem_low_power_enable_options {
600 	struct {
601 		bool vga: 1;
602 		bool i2c: 1;
603 		bool dmcu: 1;
604 		bool dscl: 1;
605 		bool cm: 1;
606 		bool mpc: 1;
607 		bool optc: 1;
608 		bool vpg: 1;
609 		bool afmt: 1;
610 	} bits;
611 	uint32_t u32All;
612 };
613 
614 union root_clock_optimization_options {
615 	struct {
616 		bool dpp: 1;
617 		bool dsc: 1;
618 		bool hdmistream: 1;
619 		bool hdmichar: 1;
620 		bool dpstream: 1;
621 		bool symclk32_se: 1;
622 		bool symclk32_le: 1;
623 		bool symclk_fe: 1;
624 		bool physymclk: 1;
625 		bool dpiasymclk: 1;
626 		uint32_t reserved: 22;
627 	} bits;
628 	uint32_t u32All;
629 };
630 
631 union dpia_debug_options {
632 	struct {
633 		uint32_t disable_dpia:1; /* bit 0 */
634 		uint32_t force_non_lttpr:1; /* bit 1 */
635 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
636 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
637 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
638 		uint32_t reserved:27;
639 	} bits;
640 	uint32_t raw;
641 };
642 
643 /* AUX wake work around options
644  * 0: enable/disable work around
645  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
646  * 15-2: reserved
647  * 31-16: timeout in ms
648  */
649 union aux_wake_wa_options {
650 	struct {
651 		uint32_t enable_wa : 1;
652 		uint32_t use_default_timeout : 1;
653 		uint32_t rsvd: 14;
654 		uint32_t timeout_ms : 16;
655 	} bits;
656 	uint32_t raw;
657 };
658 
659 struct dc_debug_data {
660 	uint32_t ltFailCount;
661 	uint32_t i2cErrorCount;
662 	uint32_t auxErrorCount;
663 };
664 
665 struct dc_phy_addr_space_config {
666 	struct {
667 		uint64_t start_addr;
668 		uint64_t end_addr;
669 		uint64_t fb_top;
670 		uint64_t fb_offset;
671 		uint64_t fb_base;
672 		uint64_t agp_top;
673 		uint64_t agp_bot;
674 		uint64_t agp_base;
675 	} system_aperture;
676 
677 	struct {
678 		uint64_t page_table_start_addr;
679 		uint64_t page_table_end_addr;
680 		uint64_t page_table_base_addr;
681 		bool base_addr_is_mc_addr;
682 	} gart_config;
683 
684 	bool valid;
685 	bool is_hvm_enabled;
686 	uint64_t page_table_default_page_addr;
687 };
688 
689 struct dc_virtual_addr_space_config {
690 	uint64_t	page_table_base_addr;
691 	uint64_t	page_table_start_addr;
692 	uint64_t	page_table_end_addr;
693 	uint32_t	page_table_block_size_in_bytes;
694 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
695 };
696 
697 struct dc_bounding_box_overrides {
698 	int sr_exit_time_ns;
699 	int sr_enter_plus_exit_time_ns;
700 	int urgent_latency_ns;
701 	int percent_of_ideal_drambw;
702 	int dram_clock_change_latency_ns;
703 	int dummy_clock_change_latency_ns;
704 	int fclk_clock_change_latency_ns;
705 	/* This forces a hard min on the DCFCLK we use
706 	 * for DML.  Unlike the debug option for forcing
707 	 * DCFCLK, this override affects watermark calculations
708 	 */
709 	int min_dcfclk_mhz;
710 };
711 
712 struct dc_state;
713 struct resource_pool;
714 struct dce_hwseq;
715 struct link_service;
716 
717 /**
718  * struct dc_debug_options - DC debug struct
719  *
720  * This struct provides a simple mechanism for developers to change some
721  * configurations, enable/disable features, and activate extra debug options.
722  * This can be very handy to narrow down whether some specific feature is
723  * causing an issue or not.
724  */
725 struct dc_debug_options {
726 	bool native422_support;
727 	bool disable_dsc;
728 	enum visual_confirm visual_confirm;
729 	int visual_confirm_rect_height;
730 
731 	bool sanity_checks;
732 	bool max_disp_clk;
733 	bool surface_trace;
734 	bool timing_trace;
735 	bool clock_trace;
736 	bool validation_trace;
737 	bool bandwidth_calcs_trace;
738 	int max_downscale_src_width;
739 
740 	/* stutter efficiency related */
741 	bool disable_stutter;
742 	bool use_max_lb;
743 	enum dcc_option disable_dcc;
744 
745 	/**
746 	 * @pipe_split_policy: Define which pipe split policy is used by the
747 	 * display core.
748 	 */
749 	enum pipe_split_policy pipe_split_policy;
750 	bool force_single_disp_pipe_split;
751 	bool voltage_align_fclk;
752 	bool disable_min_fclk;
753 
754 	bool disable_dfs_bypass;
755 	bool disable_dpp_power_gate;
756 	bool disable_hubp_power_gate;
757 	bool disable_dsc_power_gate;
758 	int dsc_min_slice_height_override;
759 	int dsc_bpp_increment_div;
760 	bool disable_pplib_wm_range;
761 	enum wm_report_mode pplib_wm_report_mode;
762 	unsigned int min_disp_clk_khz;
763 	unsigned int min_dpp_clk_khz;
764 	unsigned int min_dram_clk_khz;
765 	int sr_exit_time_dpm0_ns;
766 	int sr_enter_plus_exit_time_dpm0_ns;
767 	int sr_exit_time_ns;
768 	int sr_enter_plus_exit_time_ns;
769 	int urgent_latency_ns;
770 	uint32_t underflow_assert_delay_us;
771 	int percent_of_ideal_drambw;
772 	int dram_clock_change_latency_ns;
773 	bool optimized_watermark;
774 	int always_scale;
775 	bool disable_pplib_clock_request;
776 	bool disable_clock_gate;
777 	bool disable_mem_low_power;
778 	bool pstate_enabled;
779 	bool disable_dmcu;
780 	bool force_abm_enable;
781 	bool disable_stereo_support;
782 	bool vsr_support;
783 	bool performance_trace;
784 	bool az_endpoint_mute_only;
785 	bool always_use_regamma;
786 	bool recovery_enabled;
787 	bool avoid_vbios_exec_table;
788 	bool scl_reset_length10;
789 	bool hdmi20_disable;
790 	bool skip_detection_link_training;
791 	uint32_t edid_read_retry_times;
792 	unsigned int force_odm_combine; //bit vector based on otg inst
793 	unsigned int seamless_boot_odm_combine;
794 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
795 	int minimum_z8_residency_time;
796 	bool disable_z9_mpc;
797 	unsigned int force_fclk_khz;
798 	bool enable_tri_buf;
799 	bool dmub_offload_enabled;
800 	bool dmcub_emulation;
801 	bool disable_idle_power_optimizations;
802 	unsigned int mall_size_override;
803 	unsigned int mall_additional_timer_percent;
804 	bool mall_error_as_fatal;
805 	bool dmub_command_table; /* for testing only */
806 	struct dc_bw_validation_profile bw_val_profile;
807 	bool disable_fec;
808 	bool disable_48mhz_pwrdwn;
809 	/* This forces a hard min on the DCFCLK requested to SMU/PP
810 	 * watermarks are not affected.
811 	 */
812 	unsigned int force_min_dcfclk_mhz;
813 	int dwb_fi_phase;
814 	bool disable_timing_sync;
815 	bool cm_in_bypass;
816 	int force_clock_mode;/*every mode change.*/
817 
818 	bool disable_dram_clock_change_vactive_support;
819 	bool validate_dml_output;
820 	bool enable_dmcub_surface_flip;
821 	bool usbc_combo_phy_reset_wa;
822 	bool enable_dram_clock_change_one_display_vactive;
823 	/* TODO - remove once tested */
824 	bool legacy_dp2_lt;
825 	bool set_mst_en_for_sst;
826 	bool disable_uhbr;
827 	bool force_dp2_lt_fallback_method;
828 	bool ignore_cable_id;
829 	union mem_low_power_enable_options enable_mem_low_power;
830 	union root_clock_optimization_options root_clock_optimization;
831 	bool hpo_optimization;
832 	bool force_vblank_alignment;
833 
834 	/* Enable dmub aux for legacy ddc */
835 	bool enable_dmub_aux_for_legacy_ddc;
836 	bool disable_fams;
837 	/* FEC/PSR1 sequence enable delay in 100us */
838 	uint8_t fec_enable_delay_in100us;
839 	bool enable_driver_sequence_debug;
840 	enum det_size crb_alloc_policy;
841 	int crb_alloc_policy_min_disp_count;
842 	bool disable_z10;
843 	bool enable_z9_disable_interface;
844 	bool psr_skip_crtc_disable;
845 	union dpia_debug_options dpia_debug;
846 	bool disable_fixed_vs_aux_timeout_wa;
847 	bool force_disable_subvp;
848 	bool force_subvp_mclk_switch;
849 	bool allow_sw_cursor_fallback;
850 	unsigned int force_subvp_num_ways;
851 	unsigned int force_mall_ss_num_ways;
852 	bool alloc_extra_way_for_cursor;
853 	uint32_t subvp_extra_lines;
854 	bool force_usr_allow;
855 	/* uses value at boot and disables switch */
856 	bool disable_dtb_ref_clk_switch;
857 	uint32_t fixed_vs_aux_delay_config_wa;
858 	bool extended_blank_optimization;
859 	union aux_wake_wa_options aux_wake_wa;
860 	uint32_t mst_start_top_delay;
861 	uint8_t psr_power_use_phy_fsm;
862 	enum dml_hostvm_override_opts dml_hostvm_override;
863 	bool dml_disallow_alternate_prefetch_modes;
864 	bool use_legacy_soc_bb_mechanism;
865 	bool exit_idle_opt_for_cursor_updates;
866 	bool enable_single_display_2to1_odm_policy;
867 	bool enable_double_buffered_dsc_pg_support;
868 	bool enable_dp_dig_pixel_rate_div_policy;
869 	enum lttpr_mode lttpr_mode_override;
870 	unsigned int dsc_delay_factor_wa_x1000;
871 	unsigned int min_prefetch_in_strobe_ns;
872 	bool disable_unbounded_requesting;
873 	bool dig_fifo_off_in_blank;
874 	bool temp_mst_deallocation_sequence;
875 	bool override_dispclk_programming;
876 };
877 
878 struct gpu_info_soc_bounding_box_v1_0;
879 struct dc {
880 	struct dc_debug_options debug;
881 	struct dc_versions versions;
882 	struct dc_caps caps;
883 	struct dc_cap_funcs cap_funcs;
884 	struct dc_config config;
885 	struct dc_bounding_box_overrides bb_overrides;
886 	struct dc_bug_wa work_arounds;
887 	struct dc_context *ctx;
888 	struct dc_phy_addr_space_config vm_pa_config;
889 
890 	uint8_t link_count;
891 	struct dc_link *links[MAX_PIPES * 2];
892 	struct link_service *link_srv;
893 
894 	struct dc_state *current_state;
895 	struct resource_pool *res_pool;
896 
897 	struct clk_mgr *clk_mgr;
898 
899 	/* Display Engine Clock levels */
900 	struct dm_pp_clock_levels sclk_lvls;
901 
902 	/* Inputs into BW and WM calculations. */
903 	struct bw_calcs_dceip *bw_dceip;
904 	struct bw_calcs_vbios *bw_vbios;
905 	struct dcn_soc_bounding_box *dcn_soc;
906 	struct dcn_ip_params *dcn_ip;
907 	struct display_mode_lib dml;
908 
909 	/* HW functions */
910 	struct hw_sequencer_funcs hwss;
911 	struct dce_hwseq *hwseq;
912 
913 	/* Require to optimize clocks and bandwidth for added/removed planes */
914 	bool optimized_required;
915 	bool wm_optimized_required;
916 	bool idle_optimizations_allowed;
917 	bool enable_c20_dtm_b0;
918 
919 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
920 
921 	/* FBC compressor */
922 	struct compressor *fbc_compressor;
923 
924 	struct dc_debug_data debug_data;
925 	struct dpcd_vendor_signature vendor_signature;
926 
927 	const char *build_id;
928 	struct vm_helper *vm_helper;
929 
930 	uint32_t *dcn_reg_offsets;
931 	uint32_t *nbio_reg_offsets;
932 
933 	/* Scratch memory */
934 	struct {
935 		struct {
936 			/*
937 			 * For matching clock_limits table in driver with table
938 			 * from PMFW.
939 			 */
940 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
941 		} update_bw_bounding_box;
942 	} scratch;
943 };
944 
945 enum frame_buffer_mode {
946 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
947 	FRAME_BUFFER_MODE_ZFB_ONLY,
948 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
949 } ;
950 
951 struct dchub_init_data {
952 	int64_t zfb_phys_addr_base;
953 	int64_t zfb_mc_base_addr;
954 	uint64_t zfb_size_in_byte;
955 	enum frame_buffer_mode fb_mode;
956 	bool dchub_initialzied;
957 	bool dchub_info_valid;
958 };
959 
960 struct dc_init_data {
961 	struct hw_asic_id asic_id;
962 	void *driver; /* ctx */
963 	struct cgs_device *cgs_device;
964 	struct dc_bounding_box_overrides bb_overrides;
965 
966 	int num_virtual_links;
967 	/*
968 	 * If 'vbios_override' not NULL, it will be called instead
969 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
970 	 */
971 	struct dc_bios *vbios_override;
972 	enum dce_environment dce_environment;
973 
974 	struct dmub_offload_funcs *dmub_if;
975 	struct dc_reg_helper_state *dmub_offload;
976 
977 	struct dc_config flags;
978 	uint64_t log_mask;
979 
980 	struct dpcd_vendor_signature vendor_signature;
981 	bool force_smu_not_present;
982 	/*
983 	 * IP offset for run time initializaion of register addresses
984 	 *
985 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
986 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
987 	 * before them.
988 	 */
989 	uint32_t *dcn_reg_offsets;
990 	uint32_t *nbio_reg_offsets;
991 };
992 
993 struct dc_callback_init {
994 	struct cp_psp cp_psp;
995 };
996 
997 struct dc *dc_create(const struct dc_init_data *init_params);
998 void dc_hardware_init(struct dc *dc);
999 
1000 int dc_get_vmid_use_vector(struct dc *dc);
1001 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1002 /* Returns the number of vmids supported */
1003 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1004 void dc_init_callbacks(struct dc *dc,
1005 		const struct dc_callback_init *init_params);
1006 void dc_deinit_callbacks(struct dc *dc);
1007 void dc_destroy(struct dc **dc);
1008 
1009 /* Surface Interfaces */
1010 
1011 enum {
1012 	TRANSFER_FUNC_POINTS = 1025
1013 };
1014 
1015 struct dc_hdr_static_metadata {
1016 	/* display chromaticities and white point in units of 0.00001 */
1017 	unsigned int chromaticity_green_x;
1018 	unsigned int chromaticity_green_y;
1019 	unsigned int chromaticity_blue_x;
1020 	unsigned int chromaticity_blue_y;
1021 	unsigned int chromaticity_red_x;
1022 	unsigned int chromaticity_red_y;
1023 	unsigned int chromaticity_white_point_x;
1024 	unsigned int chromaticity_white_point_y;
1025 
1026 	uint32_t min_luminance;
1027 	uint32_t max_luminance;
1028 	uint32_t maximum_content_light_level;
1029 	uint32_t maximum_frame_average_light_level;
1030 };
1031 
1032 enum dc_transfer_func_type {
1033 	TF_TYPE_PREDEFINED,
1034 	TF_TYPE_DISTRIBUTED_POINTS,
1035 	TF_TYPE_BYPASS,
1036 	TF_TYPE_HWPWL
1037 };
1038 
1039 struct dc_transfer_func_distributed_points {
1040 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1041 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1042 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1043 
1044 	uint16_t end_exponent;
1045 	uint16_t x_point_at_y1_red;
1046 	uint16_t x_point_at_y1_green;
1047 	uint16_t x_point_at_y1_blue;
1048 };
1049 
1050 enum dc_transfer_func_predefined {
1051 	TRANSFER_FUNCTION_SRGB,
1052 	TRANSFER_FUNCTION_BT709,
1053 	TRANSFER_FUNCTION_PQ,
1054 	TRANSFER_FUNCTION_LINEAR,
1055 	TRANSFER_FUNCTION_UNITY,
1056 	TRANSFER_FUNCTION_HLG,
1057 	TRANSFER_FUNCTION_HLG12,
1058 	TRANSFER_FUNCTION_GAMMA22,
1059 	TRANSFER_FUNCTION_GAMMA24,
1060 	TRANSFER_FUNCTION_GAMMA26
1061 };
1062 
1063 
1064 struct dc_transfer_func {
1065 	struct kref refcount;
1066 	enum dc_transfer_func_type type;
1067 	enum dc_transfer_func_predefined tf;
1068 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1069 	uint32_t sdr_ref_white_level;
1070 	union {
1071 		struct pwl_params pwl;
1072 		struct dc_transfer_func_distributed_points tf_pts;
1073 	};
1074 };
1075 
1076 
1077 union dc_3dlut_state {
1078 	struct {
1079 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1080 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1081 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1082 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1083 		uint32_t mpc_rmu1_mux:4;
1084 		uint32_t mpc_rmu2_mux:4;
1085 		uint32_t reserved:15;
1086 	} bits;
1087 	uint32_t raw;
1088 };
1089 
1090 
1091 struct dc_3dlut {
1092 	struct kref refcount;
1093 	struct tetrahedral_params lut_3d;
1094 	struct fixed31_32 hdr_multiplier;
1095 	union dc_3dlut_state state;
1096 };
1097 /*
1098  * This structure is filled in by dc_surface_get_status and contains
1099  * the last requested address and the currently active address so the called
1100  * can determine if there are any outstanding flips
1101  */
1102 struct dc_plane_status {
1103 	struct dc_plane_address requested_address;
1104 	struct dc_plane_address current_address;
1105 	bool is_flip_pending;
1106 	bool is_right_eye;
1107 };
1108 
1109 union surface_update_flags {
1110 
1111 	struct {
1112 		uint32_t addr_update:1;
1113 		/* Medium updates */
1114 		uint32_t dcc_change:1;
1115 		uint32_t color_space_change:1;
1116 		uint32_t horizontal_mirror_change:1;
1117 		uint32_t per_pixel_alpha_change:1;
1118 		uint32_t global_alpha_change:1;
1119 		uint32_t hdr_mult:1;
1120 		uint32_t rotation_change:1;
1121 		uint32_t swizzle_change:1;
1122 		uint32_t scaling_change:1;
1123 		uint32_t position_change:1;
1124 		uint32_t in_transfer_func_change:1;
1125 		uint32_t input_csc_change:1;
1126 		uint32_t coeff_reduction_change:1;
1127 		uint32_t output_tf_change:1;
1128 		uint32_t pixel_format_change:1;
1129 		uint32_t plane_size_change:1;
1130 		uint32_t gamut_remap_change:1;
1131 
1132 		/* Full updates */
1133 		uint32_t new_plane:1;
1134 		uint32_t bpp_change:1;
1135 		uint32_t gamma_change:1;
1136 		uint32_t bandwidth_change:1;
1137 		uint32_t clock_change:1;
1138 		uint32_t stereo_format_change:1;
1139 		uint32_t lut_3d:1;
1140 		uint32_t tmz_changed:1;
1141 		uint32_t full_update:1;
1142 	} bits;
1143 
1144 	uint32_t raw;
1145 };
1146 
1147 struct dc_plane_state {
1148 	struct dc_plane_address address;
1149 	struct dc_plane_flip_time time;
1150 	bool triplebuffer_flips;
1151 	struct scaling_taps scaling_quality;
1152 	struct rect src_rect;
1153 	struct rect dst_rect;
1154 	struct rect clip_rect;
1155 
1156 	struct plane_size plane_size;
1157 	union dc_tiling_info tiling_info;
1158 
1159 	struct dc_plane_dcc_param dcc;
1160 
1161 	struct dc_gamma *gamma_correction;
1162 	struct dc_transfer_func *in_transfer_func;
1163 	struct dc_bias_and_scale *bias_and_scale;
1164 	struct dc_csc_transform input_csc_color_matrix;
1165 	struct fixed31_32 coeff_reduction_factor;
1166 	struct fixed31_32 hdr_mult;
1167 	struct colorspace_transform gamut_remap_matrix;
1168 
1169 	// TODO: No longer used, remove
1170 	struct dc_hdr_static_metadata hdr_static_ctx;
1171 
1172 	enum dc_color_space color_space;
1173 
1174 	struct dc_3dlut *lut3d_func;
1175 	struct dc_transfer_func *in_shaper_func;
1176 	struct dc_transfer_func *blend_tf;
1177 
1178 	struct dc_transfer_func *gamcor_tf;
1179 	enum surface_pixel_format format;
1180 	enum dc_rotation_angle rotation;
1181 	enum plane_stereo_format stereo_format;
1182 
1183 	bool is_tiling_rotated;
1184 	bool per_pixel_alpha;
1185 	bool pre_multiplied_alpha;
1186 	bool global_alpha;
1187 	int  global_alpha_value;
1188 	bool visible;
1189 	bool flip_immediate;
1190 	bool horizontal_mirror;
1191 	int layer_index;
1192 
1193 	union surface_update_flags update_flags;
1194 	bool flip_int_enabled;
1195 	bool skip_manual_trigger;
1196 
1197 	/* private to DC core */
1198 	struct dc_plane_status status;
1199 	struct dc_context *ctx;
1200 
1201 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1202 	bool force_full_update;
1203 
1204 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1205 
1206 	/* private to dc_surface.c */
1207 	enum dc_irq_source irq_source;
1208 	struct kref refcount;
1209 	struct tg_color visual_confirm_color;
1210 
1211 	bool is_statically_allocated;
1212 };
1213 
1214 struct dc_plane_info {
1215 	struct plane_size plane_size;
1216 	union dc_tiling_info tiling_info;
1217 	struct dc_plane_dcc_param dcc;
1218 	enum surface_pixel_format format;
1219 	enum dc_rotation_angle rotation;
1220 	enum plane_stereo_format stereo_format;
1221 	enum dc_color_space color_space;
1222 	bool horizontal_mirror;
1223 	bool visible;
1224 	bool per_pixel_alpha;
1225 	bool pre_multiplied_alpha;
1226 	bool global_alpha;
1227 	int  global_alpha_value;
1228 	bool input_csc_enabled;
1229 	int layer_index;
1230 };
1231 
1232 struct dc_scaling_info {
1233 	struct rect src_rect;
1234 	struct rect dst_rect;
1235 	struct rect clip_rect;
1236 	struct scaling_taps scaling_quality;
1237 };
1238 
1239 struct dc_surface_update {
1240 	struct dc_plane_state *surface;
1241 
1242 	/* isr safe update parameters.  null means no updates */
1243 	const struct dc_flip_addrs *flip_addr;
1244 	const struct dc_plane_info *plane_info;
1245 	const struct dc_scaling_info *scaling_info;
1246 	struct fixed31_32 hdr_mult;
1247 	/* following updates require alloc/sleep/spin that is not isr safe,
1248 	 * null means no updates
1249 	 */
1250 	const struct dc_gamma *gamma;
1251 	const struct dc_transfer_func *in_transfer_func;
1252 
1253 	const struct dc_csc_transform *input_csc_color_matrix;
1254 	const struct fixed31_32 *coeff_reduction_factor;
1255 	const struct dc_transfer_func *func_shaper;
1256 	const struct dc_3dlut *lut3d_func;
1257 	const struct dc_transfer_func *blend_tf;
1258 	const struct colorspace_transform *gamut_remap_matrix;
1259 };
1260 
1261 /*
1262  * Create a new surface with default parameters;
1263  */
1264 struct dc_plane_state *dc_create_plane_state(struct dc *dc);
1265 const struct dc_plane_status *dc_plane_get_status(
1266 		const struct dc_plane_state *plane_state);
1267 
1268 void dc_plane_state_retain(struct dc_plane_state *plane_state);
1269 void dc_plane_state_release(struct dc_plane_state *plane_state);
1270 
1271 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1272 void dc_gamma_release(struct dc_gamma **dc_gamma);
1273 struct dc_gamma *dc_create_gamma(void);
1274 
1275 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1276 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1277 struct dc_transfer_func *dc_create_transfer_func(void);
1278 
1279 struct dc_3dlut *dc_create_3dlut_func(void);
1280 void dc_3dlut_func_release(struct dc_3dlut *lut);
1281 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1282 
1283 void dc_post_update_surfaces_to_stream(
1284 		struct dc *dc);
1285 
1286 #include "dc_stream.h"
1287 
1288 /**
1289  * struct dc_validation_set - Struct to store surface/stream associations for validation
1290  */
1291 struct dc_validation_set {
1292 	/**
1293 	 * @stream: Stream state properties
1294 	 */
1295 	struct dc_stream_state *stream;
1296 
1297 	/**
1298 	 * @plane_state: Surface state
1299 	 */
1300 	struct dc_plane_state *plane_states[MAX_SURFACES];
1301 
1302 	/**
1303 	 * @plane_count: Total of active planes
1304 	 */
1305 	uint8_t plane_count;
1306 };
1307 
1308 bool dc_validate_boot_timing(const struct dc *dc,
1309 				const struct dc_sink *sink,
1310 				struct dc_crtc_timing *crtc_timing);
1311 
1312 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1313 
1314 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1315 
1316 enum dc_status dc_validate_with_context(struct dc *dc,
1317 					const struct dc_validation_set set[],
1318 					int set_count,
1319 					struct dc_state *context,
1320 					bool fast_validate);
1321 
1322 bool dc_set_generic_gpio_for_stereo(bool enable,
1323 		struct gpio_service *gpio_service);
1324 
1325 /*
1326  * fast_validate: we return after determining if we can support the new state,
1327  * but before we populate the programming info
1328  */
1329 enum dc_status dc_validate_global_state(
1330 		struct dc *dc,
1331 		struct dc_state *new_ctx,
1332 		bool fast_validate);
1333 
1334 
1335 void dc_resource_state_construct(
1336 		const struct dc *dc,
1337 		struct dc_state *dst_ctx);
1338 
1339 bool dc_acquire_release_mpc_3dlut(
1340 		struct dc *dc, bool acquire,
1341 		struct dc_stream_state *stream,
1342 		struct dc_3dlut **lut,
1343 		struct dc_transfer_func **shaper);
1344 
1345 void dc_resource_state_copy_construct(
1346 		const struct dc_state *src_ctx,
1347 		struct dc_state *dst_ctx);
1348 
1349 void dc_resource_state_copy_construct_current(
1350 		const struct dc *dc,
1351 		struct dc_state *dst_ctx);
1352 
1353 void dc_resource_state_destruct(struct dc_state *context);
1354 
1355 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1356 
1357 enum dc_status dc_commit_streams(struct dc *dc,
1358 				 struct dc_stream_state *streams[],
1359 				 uint8_t stream_count);
1360 
1361 struct dc_state *dc_create_state(struct dc *dc);
1362 struct dc_state *dc_copy_state(struct dc_state *src_ctx);
1363 void dc_retain_state(struct dc_state *context);
1364 void dc_release_state(struct dc_state *context);
1365 
1366 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1367 		struct dc_stream_state *stream,
1368 		int mpcc_inst);
1369 
1370 
1371 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1372 
1373 /* The function returns minimum bandwidth required to drive a given timing
1374  * return - minimum required timing bandwidth in kbps.
1375  */
1376 uint32_t dc_bandwidth_in_kbps_from_timing(const struct dc_crtc_timing *timing);
1377 
1378 /* Link Interfaces */
1379 /*
1380  * A link contains one or more sinks and their connected status.
1381  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1382  */
1383 struct dc_link {
1384 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1385 	unsigned int sink_count;
1386 	struct dc_sink *local_sink;
1387 	unsigned int link_index;
1388 	enum dc_connection_type type;
1389 	enum signal_type connector_signal;
1390 	enum dc_irq_source irq_source_hpd;
1391 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1392 
1393 	bool is_hpd_filter_disabled;
1394 	bool dp_ss_off;
1395 
1396 	/**
1397 	 * @link_state_valid:
1398 	 *
1399 	 * If there is no link and local sink, this variable should be set to
1400 	 * false. Otherwise, it should be set to true; usually, the function
1401 	 * core_link_enable_stream sets this field to true.
1402 	 */
1403 	bool link_state_valid;
1404 	bool aux_access_disabled;
1405 	bool sync_lt_in_progress;
1406 	bool skip_stream_reenable;
1407 	bool is_internal_display;
1408 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1409 	bool is_dig_mapping_flexible;
1410 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1411 	bool is_hpd_pending; /* Indicates a new received hpd */
1412 	bool is_automated; /* Indicates automated testing */
1413 
1414 	bool edp_sink_present;
1415 
1416 	struct dp_trace dp_trace;
1417 
1418 	/* caps is the same as reported_link_cap. link_traing use
1419 	 * reported_link_cap. Will clean up.  TODO
1420 	 */
1421 	struct dc_link_settings reported_link_cap;
1422 	struct dc_link_settings verified_link_cap;
1423 	struct dc_link_settings cur_link_settings;
1424 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1425 	struct dc_link_settings preferred_link_setting;
1426 	/* preferred_training_settings are override values that
1427 	 * come from DM. DM is responsible for the memory
1428 	 * management of the override pointers.
1429 	 */
1430 	struct dc_link_training_overrides preferred_training_settings;
1431 	struct dp_audio_test_data audio_test_data;
1432 
1433 	uint8_t ddc_hw_inst;
1434 
1435 	uint8_t hpd_src;
1436 
1437 	uint8_t link_enc_hw_inst;
1438 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1439 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1440 	 * object creation.
1441 	 */
1442 	enum engine_id eng_id;
1443 
1444 	bool test_pattern_enabled;
1445 	union compliance_test_state compliance_test_state;
1446 
1447 	void *priv;
1448 
1449 	struct ddc_service *ddc;
1450 
1451 	bool aux_mode;
1452 
1453 	/* Private to DC core */
1454 
1455 	const struct dc *dc;
1456 
1457 	struct dc_context *ctx;
1458 
1459 	struct panel_cntl *panel_cntl;
1460 	struct link_encoder *link_enc;
1461 	struct graphics_object_id link_id;
1462 	/* Endpoint type distinguishes display endpoints which do not have entries
1463 	 * in the BIOS connector table from those that do. Helps when tracking link
1464 	 * encoder to display endpoint assignments.
1465 	 */
1466 	enum display_endpoint_type ep_type;
1467 	union ddi_channel_mapping ddi_channel_mapping;
1468 	struct connector_device_tag_info device_tag;
1469 	struct dpcd_caps dpcd_caps;
1470 	uint32_t dongle_max_pix_clk;
1471 	unsigned short chip_caps;
1472 	unsigned int dpcd_sink_count;
1473 	struct hdcp_caps hdcp_caps;
1474 	enum edp_revision edp_revision;
1475 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1476 
1477 	struct psr_settings psr_settings;
1478 
1479 	/* Drive settings read from integrated info table */
1480 	struct dc_lane_settings bios_forced_drive_settings;
1481 
1482 	/* Vendor specific LTTPR workaround variables */
1483 	uint8_t vendor_specific_lttpr_link_rate_wa;
1484 	bool apply_vendor_specific_lttpr_link_rate_wa;
1485 
1486 	/* MST record stream using this link */
1487 	struct link_flags {
1488 		bool dp_keep_receiver_powered;
1489 		bool dp_skip_DID2;
1490 		bool dp_skip_reset_segment;
1491 		bool dp_skip_fs_144hz;
1492 		bool dp_mot_reset_segment;
1493 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1494 		bool dpia_mst_dsc_always_on;
1495 		/* Forced DPIA into TBT3 compatibility mode. */
1496 		bool dpia_forced_tbt3_mode;
1497 		bool dongle_mode_timing_override;
1498 	} wa_flags;
1499 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1500 
1501 	struct dc_link_status link_status;
1502 	struct dprx_states dprx_states;
1503 
1504 	struct gpio *hpd_gpio;
1505 	enum dc_link_fec_state fec_state;
1506 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1507 
1508 	struct dc_panel_config panel_config;
1509 	struct phy_state phy_state;
1510 	// BW ALLOCATON USB4 ONLY
1511 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1512 };
1513 
1514 /* Return an enumerated dc_link.
1515  * dc_link order is constant and determined at
1516  * boot time.  They cannot be created or destroyed.
1517  * Use dc_get_caps() to get number of links.
1518  */
1519 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1520 
1521 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1522 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1523 		const struct dc_link *link,
1524 		unsigned int *inst_out);
1525 
1526 /* Return an array of link pointers to edp links. */
1527 void dc_get_edp_links(const struct dc *dc,
1528 		struct dc_link **edp_links,
1529 		int *edp_num);
1530 
1531 /* The function initiates detection handshake over the given link. It first
1532  * determines if there are display connections over the link. If so it initiates
1533  * detection protocols supported by the connected receiver device. The function
1534  * contains protocol specific handshake sequences which are sometimes mandatory
1535  * to establish a proper connection between TX and RX. So it is always
1536  * recommended to call this function as the first link operation upon HPD event
1537  * or power up event. Upon completion, the function will update link structure
1538  * in place based on latest RX capabilities. The function may also cause dpms
1539  * to be reset to off for all currently enabled streams to the link. It is DM's
1540  * responsibility to serialize detection and DPMS updates.
1541  *
1542  * @reason - Indicate which event triggers this detection. dc may customize
1543  * detection flow depending on the triggering events.
1544  * return false - if detection is not fully completed. This could happen when
1545  * there is an unrecoverable error during detection or detection is partially
1546  * completed (detection has been delegated to dm mst manager ie.
1547  * link->connection_type == dc_connection_mst_branch when returning false).
1548  * return true - detection is completed, link has been fully updated with latest
1549  * detection result.
1550  */
1551 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1552 
1553 struct dc_sink_init_data;
1554 
1555 /* When link connection type is dc_connection_mst_branch, remote sink can be
1556  * added to the link. The interface creates a remote sink and associates it with
1557  * current link. The sink will be retained by link until remove remote sink is
1558  * called.
1559  *
1560  * @dc_link - link the remote sink will be added to.
1561  * @edid - byte array of EDID raw data.
1562  * @len - size of the edid in byte
1563  * @init_data -
1564  */
1565 struct dc_sink *dc_link_add_remote_sink(
1566 		struct dc_link *dc_link,
1567 		const uint8_t *edid,
1568 		int len,
1569 		struct dc_sink_init_data *init_data);
1570 
1571 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1572  * @link - link the sink should be removed from
1573  * @sink - sink to be removed.
1574  */
1575 void dc_link_remove_remote_sink(
1576 	struct dc_link *link,
1577 	struct dc_sink *sink);
1578 
1579 /* Enable HPD interrupt handler for a given link */
1580 void dc_link_enable_hpd(const struct dc_link *link);
1581 
1582 /* Disable HPD interrupt handler for a given link */
1583 void dc_link_disable_hpd(const struct dc_link *link);
1584 
1585 /* determine if there is a sink connected to the link
1586  *
1587  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1588  * return - false if an unexpected error occurs, true otherwise.
1589  *
1590  * NOTE: This function doesn't detect downstream sink connections i.e
1591  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1592  * return dc_connection_single if the branch device is connected despite of
1593  * downstream sink's connection status.
1594  */
1595 bool dc_link_detect_connection_type(struct dc_link *link,
1596 		enum dc_connection_type *type);
1597 
1598 /* query current hpd pin value
1599  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1600  *
1601  */
1602 bool dc_link_get_hpd_state(struct dc_link *link);
1603 
1604 /* Getter for cached link status from given link */
1605 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1606 
1607 /* enable/disable hardware HPD filter.
1608  *
1609  * @link - The link the HPD pin is associated with.
1610  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1611  * handler once after no HPD change has been detected within dc default HPD
1612  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1613  * pulses within default HPD interval, no HPD event will be received until HPD
1614  * toggles have stopped. Then HPD event will be queued to irq handler once after
1615  * dc default HPD filtering interval since last HPD event.
1616  *
1617  * @enable = false - disable hardware HPD filter. HPD event will be queued
1618  * immediately to irq handler after no HPD change has been detected within
1619  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1620  */
1621 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1622 
1623 /* submit i2c read/write payloads through ddc channel
1624  * @link_index - index to a link with ddc in i2c mode
1625  * @cmd - i2c command structure
1626  * return - true if success, false otherwise.
1627  */
1628 bool dc_submit_i2c(
1629 		struct dc *dc,
1630 		uint32_t link_index,
1631 		struct i2c_command *cmd);
1632 
1633 /* submit i2c read/write payloads through oem channel
1634  * @link_index - index to a link with ddc in i2c mode
1635  * @cmd - i2c command structure
1636  * return - true if success, false otherwise.
1637  */
1638 bool dc_submit_i2c_oem(
1639 		struct dc *dc,
1640 		struct i2c_command *cmd);
1641 
1642 enum aux_return_code_type;
1643 /* Attempt to transfer the given aux payload. This function does not perform
1644  * retries or handle error states. The reply is returned in the payload->reply
1645  * and the result through operation_result. Returns the number of bytes
1646  * transferred,or -1 on a failure.
1647  */
1648 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1649 		struct aux_payload *payload,
1650 		enum aux_return_code_type *operation_result);
1651 
1652 bool dc_is_oem_i2c_device_present(
1653 	struct dc *dc,
1654 	size_t slave_address
1655 );
1656 
1657 /* return true if the connected receiver supports the hdcp version */
1658 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1659 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1660 
1661 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1662  *
1663  * TODO - When defer_handling is true the function will have a different purpose.
1664  * It no longer does complete hpd rx irq handling. We should create a separate
1665  * interface specifically for this case.
1666  *
1667  * Return:
1668  * true - Downstream port status changed. DM should call DC to do the
1669  * detection.
1670  * false - no change in Downstream port status. No further action required
1671  * from DM.
1672  */
1673 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1674 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1675 		bool defer_handling, bool *has_left_work);
1676 /* handle DP specs define test automation sequence*/
1677 void dc_link_dp_handle_automated_test(struct dc_link *link);
1678 
1679 /* handle DP Link loss sequence and try to recover RX link loss with best
1680  * effort
1681  */
1682 void dc_link_dp_handle_link_loss(struct dc_link *link);
1683 
1684 /* Determine if hpd rx irq should be handled or ignored
1685  * return true - hpd rx irq should be handled.
1686  * return false - it is safe to ignore hpd rx irq event
1687  */
1688 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1689 
1690 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1691  * @link - link the hpd irq data associated with
1692  * @hpd_irq_dpcd_data - input hpd irq data
1693  * return - true if hpd irq data indicates a link lost
1694  */
1695 bool dc_link_check_link_loss_status(struct dc_link *link,
1696 		union hpd_irq_data *hpd_irq_dpcd_data);
1697 
1698 /* Read hpd rx irq data from a given link
1699  * @link - link where the hpd irq data should be read from
1700  * @irq_data - output hpd irq data
1701  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1702  * read has failed.
1703  */
1704 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
1705 	struct dc_link *link,
1706 	union hpd_irq_data *irq_data);
1707 
1708 /* The function clears recorded DP RX states in the link. DM should call this
1709  * function when it is resuming from S3 power state to previously connected links.
1710  *
1711  * TODO - in the future we should consider to expand link resume interface to
1712  * support clearing previous rx states. So we don't have to rely on dm to call
1713  * this interface explicitly.
1714  */
1715 void dc_link_clear_dprx_states(struct dc_link *link);
1716 
1717 /* Destruct the mst topology of the link and reset the allocated payload table
1718  *
1719  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
1720  * still wants to reset MST topology on an unplug event */
1721 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
1722 
1723 /* The function calculates effective DP link bandwidth when a given link is
1724  * using the given link settings.
1725  *
1726  * return - total effective link bandwidth in kbps.
1727  */
1728 uint32_t dc_link_bandwidth_kbps(
1729 	const struct dc_link *link,
1730 	const struct dc_link_settings *link_setting);
1731 
1732 /* The function takes a snapshot of current link resource allocation state
1733  * @dc: pointer to dc of the dm calling this
1734  * @map: a dc link resource snapshot defined internally to dc.
1735  *
1736  * DM needs to capture a snapshot of current link resource allocation mapping
1737  * and store it in its persistent storage.
1738  *
1739  * Some of the link resource is using first come first serve policy.
1740  * The allocation mapping depends on original hotplug order. This information
1741  * is lost after driver is loaded next time. The snapshot is used in order to
1742  * restore link resource to its previous state so user will get consistent
1743  * link capability allocation across reboot.
1744  *
1745  */
1746 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
1747 
1748 /* This function restores link resource allocation state from a snapshot
1749  * @dc: pointer to dc of the dm calling this
1750  * @map: a dc link resource snapshot defined internally to dc.
1751  *
1752  * DM needs to call this function after initial link detection on boot and
1753  * before first commit streams to restore link resource allocation state
1754  * from previous boot session.
1755  *
1756  * Some of the link resource is using first come first serve policy.
1757  * The allocation mapping depends on original hotplug order. This information
1758  * is lost after driver is loaded next time. The snapshot is used in order to
1759  * restore link resource to its previous state so user will get consistent
1760  * link capability allocation across reboot.
1761  *
1762  */
1763 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
1764 
1765 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
1766  * interface i.e stream_update->dsc_config
1767  */
1768 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
1769 
1770 /* translate a raw link rate data to bandwidth in kbps */
1771 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(
1772 		struct dc *dc, uint8_t bw);
1773 
1774 /* determine the optimal bandwidth given link and required bw.
1775  * @link - current detected link
1776  * @req_bw - requested bandwidth in kbps
1777  * @link_settings - returned most optimal link settings that can fit the
1778  * requested bandwidth
1779  * return - false if link can't support requested bandwidth, true if link
1780  * settings is found.
1781  */
1782 bool dc_link_decide_edp_link_settings(struct dc_link *link,
1783 		struct dc_link_settings *link_settings,
1784 		uint32_t req_bw);
1785 
1786 /* return the max dp link settings can be driven by the link without considering
1787  * connected RX device and its capability
1788  */
1789 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
1790 		struct dc_link_settings *max_link_enc_cap);
1791 
1792 /* determine when the link is driving MST mode, what DP link channel coding
1793  * format will be used. The decision will remain unchanged until next HPD event.
1794  *
1795  * @link -  a link with DP RX connection
1796  * return - if stream is committed to this link with MST signal type, type of
1797  * channel coding format dc will choose.
1798  */
1799 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
1800 		const struct dc_link *link);
1801 
1802 /* get max dp link settings the link can enable with all things considered. (i.e
1803  * TX/RX/Cable capabilities and dp override policies.
1804  *
1805  * @link - a link with DP RX connection
1806  * return - max dp link settings the link can enable.
1807  *
1808  */
1809 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
1810 
1811 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
1812  * to a link with dp connector signal type.
1813  * @link - a link with dp connector signal type
1814  * return - true if connected, false otherwise
1815  */
1816 bool dc_link_is_dp_sink_present(struct dc_link *link);
1817 
1818 /* Force DP lane settings update to main-link video signal and notify the change
1819  * to DP RX via DPCD. This is a debug interface used for video signal integrity
1820  * tuning purpose. The interface assumes link has already been enabled with DP
1821  * signal.
1822  *
1823  * @lt_settings - a container structure with desired hw_lane_settings
1824  */
1825 void dc_link_set_drive_settings(struct dc *dc,
1826 				struct link_training_settings *lt_settings,
1827 				struct dc_link *link);
1828 
1829 /* Enable a test pattern in Link or PHY layer in an active link for compliance
1830  * test or debugging purpose. The test pattern will remain until next un-plug.
1831  *
1832  * @link - active link with DP signal output enabled.
1833  * @test_pattern - desired test pattern to output.
1834  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
1835  * @test_pattern_color_space - for video test pattern choose a desired color
1836  * space.
1837  * @p_link_settings - For PHY pattern choose a desired link settings
1838  * @p_custom_pattern - some test pattern will require a custom input to
1839  * customize some pattern details. Otherwise keep it to NULL.
1840  * @cust_pattern_size - size of the custom pattern input.
1841  *
1842  */
1843 bool dc_link_dp_set_test_pattern(
1844 	struct dc_link *link,
1845 	enum dp_test_pattern test_pattern,
1846 	enum dp_test_pattern_color_space test_pattern_color_space,
1847 	const struct link_training_settings *p_link_settings,
1848 	const unsigned char *p_custom_pattern,
1849 	unsigned int cust_pattern_size);
1850 
1851 /* Force DP link settings to always use a specific value until reboot to a
1852  * specific link. If link has already been enabled, the interface will also
1853  * switch to desired link settings immediately. This is a debug interface to
1854  * generic dp issue trouble shooting.
1855  */
1856 void dc_link_set_preferred_link_settings(struct dc *dc,
1857 		struct dc_link_settings *link_setting,
1858 		struct dc_link *link);
1859 
1860 /* Force DP link to customize a specific link training behavior by overriding to
1861  * standard DP specs defined protocol. This is a debug interface to trouble shoot
1862  * display specific link training issues or apply some display specific
1863  * workaround in link training.
1864  *
1865  * @link_settings - if not NULL, force preferred link settings to the link.
1866  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
1867  * will apply this particular override in future link training. If NULL is
1868  * passed in, dc resets previous overrides.
1869  * NOTE: DM must keep the memory from override pointers until DM resets preferred
1870  * training settings.
1871  */
1872 void dc_link_set_preferred_training_settings(struct dc *dc,
1873 		struct dc_link_settings *link_setting,
1874 		struct dc_link_training_overrides *lt_overrides,
1875 		struct dc_link *link,
1876 		bool skip_immediate_retrain);
1877 
1878 /* return - true if FEC is supported with connected DP RX, false otherwise */
1879 bool dc_link_is_fec_supported(const struct dc_link *link);
1880 
1881 /* query FEC enablement policy to determine if FEC will be enabled by dc during
1882  * link enablement.
1883  * return - true if FEC should be enabled, false otherwise.
1884  */
1885 bool dc_link_should_enable_fec(const struct dc_link *link);
1886 
1887 /* determine lttpr mode the current link should be enabled with a specific link
1888  * settings.
1889  */
1890 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
1891 		struct dc_link_settings *link_setting);
1892 
1893 /* Force DP RX to update its power state.
1894  * NOTE: this interface doesn't update dp main-link. Calling this function will
1895  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
1896  * RX power state back upon finish DM specific execution requiring DP RX in a
1897  * specific power state.
1898  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
1899  * state.
1900  */
1901 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
1902 
1903 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
1904  * current value read from extended receiver cap from 02200h - 0220Fh.
1905  * Some DP RX has problems of providing accurate DP receiver caps from extended
1906  * field, this interface is a workaround to revert link back to use base caps.
1907  */
1908 void dc_link_overwrite_extended_receiver_cap(
1909 		struct dc_link *link);
1910 
1911 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
1912 		bool wait_for_hpd);
1913 
1914 /* Set backlight level of an embedded panel (eDP, LVDS).
1915  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
1916  * and 16 bit fractional, where 1.0 is max backlight value.
1917  */
1918 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
1919 		uint32_t backlight_pwm_u16_16,
1920 		uint32_t frame_ramp);
1921 
1922 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
1923 bool dc_link_set_backlight_level_nits(struct dc_link *link,
1924 		bool isHDR,
1925 		uint32_t backlight_millinits,
1926 		uint32_t transition_time_in_ms);
1927 
1928 bool dc_link_get_backlight_level_nits(struct dc_link *link,
1929 		uint32_t *backlight_millinits,
1930 		uint32_t *backlight_millinits_peak);
1931 
1932 int dc_link_get_backlight_level(const struct dc_link *dc_link);
1933 
1934 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
1935 
1936 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
1937 		bool wait, bool force_static, const unsigned int *power_opts);
1938 
1939 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
1940 
1941 bool dc_link_setup_psr(struct dc_link *dc_link,
1942 		const struct dc_stream_state *stream, struct psr_config *psr_config,
1943 		struct psr_context *psr_context);
1944 
1945 /* On eDP links this function call will stall until T12 has elapsed.
1946  * If the panel is not in power off state, this function will return
1947  * immediately.
1948  */
1949 bool dc_link_wait_for_t12(struct dc_link *link);
1950 
1951 /* Determine if dp trace has been initialized to reflect upto date result *
1952  * return - true if trace is initialized and has valid data. False dp trace
1953  * doesn't have valid result.
1954  */
1955 bool dc_dp_trace_is_initialized(struct dc_link *link);
1956 
1957 /* Query a dp trace flag to indicate if the current dp trace data has been
1958  * logged before
1959  */
1960 bool dc_dp_trace_is_logged(struct dc_link *link,
1961 		bool in_detection);
1962 
1963 /* Set dp trace flag to indicate whether DM has already logged the current dp
1964  * trace data. DM can set is_logged to true upon logging and check
1965  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
1966  */
1967 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
1968 		bool in_detection,
1969 		bool is_logged);
1970 
1971 /* Obtain driver time stamp for last dp link training end. The time stamp is
1972  * formatted based on dm_get_timestamp DM function.
1973  * @in_detection - true to get link training end time stamp of last link
1974  * training in detection sequence. false to get link training end time stamp
1975  * of last link training in commit (dpms) sequence
1976  */
1977 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
1978 		bool in_detection);
1979 
1980 /* Get how many link training attempts dc has done with latest sequence.
1981  * @in_detection - true to get link training count of last link
1982  * training in detection sequence. false to get link training count of last link
1983  * training in commit (dpms) sequence
1984  */
1985 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
1986 		bool in_detection);
1987 
1988 /* Get how many link loss has happened since last link training attempts */
1989 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
1990 
1991 /*
1992  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
1993  */
1994 /*
1995  * Send a request from DP-Tx requesting to allocate BW remotely after
1996  * allocating it locally. This will get processed by CM and a CB function
1997  * will be called.
1998  *
1999  * @link: pointer to the dc_link struct instance
2000  * @req_bw: The requested bw in Kbyte to allocated
2001  *
2002  * return: none
2003  */
2004 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2005 
2006 /*
2007  * Handle function for when the status of the Request above is complete.
2008  * We will find out the result of allocating on CM and update structs.
2009  *
2010  * @link: pointer to the dc_link struct instance
2011  * @bw: Allocated or Estimated BW depending on the result
2012  * @result: Response type
2013  *
2014  * return: none
2015  */
2016 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2017 		uint8_t bw, uint8_t result);
2018 
2019 /*
2020  * Handle the USB4 BW Allocation related functionality here:
2021  * Plug => Try to allocate max bw from timing parameters supported by the sink
2022  * Unplug => de-allocate bw
2023  *
2024  * @link: pointer to the dc_link struct instance
2025  * @peak_bw: Peak bw used by the link/sink
2026  *
2027  * return: allocated bw else return 0
2028  */
2029 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2030 		struct dc_link *link, int peak_bw);
2031 
2032 /* Sink Interfaces - A sink corresponds to a display output device */
2033 
2034 struct dc_container_id {
2035 	// 128bit GUID in binary form
2036 	unsigned char  guid[16];
2037 	// 8 byte port ID -> ELD.PortID
2038 	unsigned int   portId[2];
2039 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2040 	unsigned short manufacturerName;
2041 	// 2 byte product code -> ELD.ProductCode
2042 	unsigned short productCode;
2043 };
2044 
2045 
2046 struct dc_sink_dsc_caps {
2047 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2048 	// 'false' if they are sink's DSC caps
2049 	bool is_virtual_dpcd_dsc;
2050 #if defined(CONFIG_DRM_AMD_DC_FP)
2051 	// 'true' if MST topology supports DSC passthrough for sink
2052 	// 'false' if MST topology does not support DSC passthrough
2053 	bool is_dsc_passthrough_supported;
2054 #endif
2055 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2056 };
2057 
2058 struct dc_sink_fec_caps {
2059 	bool is_rx_fec_supported;
2060 	bool is_topology_fec_supported;
2061 };
2062 
2063 struct scdc_caps {
2064 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2065 	union hdmi_scdc_device_id_data device_id;
2066 };
2067 
2068 /*
2069  * The sink structure contains EDID and other display device properties
2070  */
2071 struct dc_sink {
2072 	enum signal_type sink_signal;
2073 	struct dc_edid dc_edid; /* raw edid */
2074 	struct dc_edid_caps edid_caps; /* parse display caps */
2075 	struct dc_container_id *dc_container_id;
2076 	uint32_t dongle_max_pix_clk;
2077 	void *priv;
2078 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2079 	bool converter_disable_audio;
2080 
2081 	struct scdc_caps scdc_caps;
2082 	struct dc_sink_dsc_caps dsc_caps;
2083 	struct dc_sink_fec_caps fec_caps;
2084 
2085 	bool is_vsc_sdp_colorimetry_supported;
2086 
2087 	/* private to DC core */
2088 	struct dc_link *link;
2089 	struct dc_context *ctx;
2090 
2091 	uint32_t sink_id;
2092 
2093 	/* private to dc_sink.c */
2094 	// refcount must be the last member in dc_sink, since we want the
2095 	// sink structure to be logically cloneable up to (but not including)
2096 	// refcount
2097 	struct kref refcount;
2098 };
2099 
2100 void dc_sink_retain(struct dc_sink *sink);
2101 void dc_sink_release(struct dc_sink *sink);
2102 
2103 struct dc_sink_init_data {
2104 	enum signal_type sink_signal;
2105 	struct dc_link *link;
2106 	uint32_t dongle_max_pix_clk;
2107 	bool converter_disable_audio;
2108 };
2109 
2110 bool dc_extended_blank_supported(struct dc *dc);
2111 
2112 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2113 
2114 /* Newer interfaces  */
2115 struct dc_cursor {
2116 	struct dc_plane_address address;
2117 	struct dc_cursor_attributes attributes;
2118 };
2119 
2120 
2121 /* Interrupt interfaces */
2122 enum dc_irq_source dc_interrupt_to_irq_source(
2123 		struct dc *dc,
2124 		uint32_t src_id,
2125 		uint32_t ext_id);
2126 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2127 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2128 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2129 		struct dc *dc, uint32_t link_index);
2130 
2131 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2132 
2133 /* Power Interfaces */
2134 
2135 void dc_set_power_state(
2136 		struct dc *dc,
2137 		enum dc_acpi_cm_power_state power_state);
2138 void dc_resume(struct dc *dc);
2139 
2140 void dc_power_down_on_boot(struct dc *dc);
2141 
2142 /*
2143  * HDCP Interfaces
2144  */
2145 enum hdcp_message_status dc_process_hdcp_msg(
2146 		enum signal_type signal,
2147 		struct dc_link *link,
2148 		struct hdcp_protection_message *message_info);
2149 bool dc_is_dmcu_initialized(struct dc *dc);
2150 
2151 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2152 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2153 
2154 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
2155 				struct dc_cursor_attributes *cursor_attr);
2156 
2157 void dc_allow_idle_optimizations(struct dc *dc, bool allow);
2158 
2159 /* set min and max memory clock to lowest and highest DPM level, respectively */
2160 void dc_unlock_memory_clock_frequency(struct dc *dc);
2161 
2162 /* set min memory clock to the min required for current mode, max to maxDPM */
2163 void dc_lock_memory_clock_frequency(struct dc *dc);
2164 
2165 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2166 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2167 
2168 /* cleanup on driver unload */
2169 void dc_hardware_release(struct dc *dc);
2170 
2171 /* disables fw based mclk switch */
2172 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2173 
2174 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2175 void dc_z10_restore(const struct dc *dc);
2176 void dc_z10_save_init(struct dc *dc);
2177 
2178 bool dc_is_dmub_outbox_supported(struct dc *dc);
2179 bool dc_enable_dmub_notifications(struct dc *dc);
2180 
2181 void dc_enable_dmub_outbox(struct dc *dc);
2182 
2183 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2184 				uint32_t link_index,
2185 				struct aux_payload *payload);
2186 
2187 /* Get dc link index from dpia port index */
2188 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2189 				uint8_t dpia_port_index);
2190 
2191 bool dc_process_dmub_set_config_async(struct dc *dc,
2192 				uint32_t link_index,
2193 				struct set_config_cmd_payload *payload,
2194 				struct dmub_notification *notify);
2195 
2196 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2197 				uint32_t link_index,
2198 				uint8_t mst_alloc_slots,
2199 				uint8_t *mst_slots_in_use);
2200 
2201 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2202 				uint32_t hpd_int_enable);
2203 
2204 /* DSC Interfaces */
2205 #include "dc_dsc.h"
2206 
2207 /* Disable acc mode Interfaces */
2208 void dc_disable_accelerated_mode(struct dc *dc);
2209 
2210 #endif /* DC_INTERFACE_H_ */
2211