1 /* 2 * Copyright 2012-14 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "grph_object_defs.h" 31 #include "logger_types.h" 32 #if defined(CONFIG_DRM_AMD_DC_HDCP) 33 #include "hdcp_types.h" 34 #endif 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "inc/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 /* forward declaration */ 46 struct aux_payload; 47 struct set_config_cmd_payload; 48 struct dmub_notification; 49 50 #define DC_VER "3.2.223" 51 52 #define MAX_SURFACES 3 53 #define MAX_PLANES 6 54 #define MAX_STREAMS 6 55 #define MIN_VIEWPORT_SIZE 12 56 #define MAX_NUM_EDP 2 57 58 /* Display Core Interfaces */ 59 struct dc_versions { 60 const char *dc_ver; 61 struct dmcu_version dmcu_version; 62 }; 63 64 enum dp_protocol_version { 65 DP_VERSION_1_4, 66 }; 67 68 enum dc_plane_type { 69 DC_PLANE_TYPE_INVALID, 70 DC_PLANE_TYPE_DCE_RGB, 71 DC_PLANE_TYPE_DCE_UNDERLAY, 72 DC_PLANE_TYPE_DCN_UNIVERSAL, 73 }; 74 75 // Sizes defined as multiples of 64KB 76 enum det_size { 77 DET_SIZE_DEFAULT = 0, 78 DET_SIZE_192KB = 3, 79 DET_SIZE_256KB = 4, 80 DET_SIZE_320KB = 5, 81 DET_SIZE_384KB = 6 82 }; 83 84 85 struct dc_plane_cap { 86 enum dc_plane_type type; 87 uint32_t blends_with_above : 1; 88 uint32_t blends_with_below : 1; 89 uint32_t per_pixel_alpha : 1; 90 struct { 91 uint32_t argb8888 : 1; 92 uint32_t nv12 : 1; 93 uint32_t fp16 : 1; 94 uint32_t p010 : 1; 95 uint32_t ayuv : 1; 96 } pixel_format_support; 97 // max upscaling factor x1000 98 // upscaling factors are always >= 1 99 // for example, 1080p -> 8K is 4.0, or 4000 raw value 100 struct { 101 uint32_t argb8888; 102 uint32_t nv12; 103 uint32_t fp16; 104 } max_upscale_factor; 105 // max downscale factor x1000 106 // downscale factors are always <= 1 107 // for example, 8K -> 1080p is 0.25, or 250 raw value 108 struct { 109 uint32_t argb8888; 110 uint32_t nv12; 111 uint32_t fp16; 112 } max_downscale_factor; 113 // minimal width/height 114 uint32_t min_width; 115 uint32_t min_height; 116 }; 117 118 /** 119 * DOC: color-management-caps 120 * 121 * **Color management caps (DPP and MPC)** 122 * 123 * Modules/color calculates various color operations which are translated to 124 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 125 * DCN1, every new generation comes with fairly major differences in color 126 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 127 * decide mapping to HW block based on logical capabilities. 128 */ 129 130 /** 131 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 132 * @srgb: RGB color space transfer func 133 * @bt2020: BT.2020 transfer func 134 * @gamma2_2: standard gamma 135 * @pq: perceptual quantizer transfer function 136 * @hlg: hybrid log–gamma transfer function 137 */ 138 struct rom_curve_caps { 139 uint16_t srgb : 1; 140 uint16_t bt2020 : 1; 141 uint16_t gamma2_2 : 1; 142 uint16_t pq : 1; 143 uint16_t hlg : 1; 144 }; 145 146 /** 147 * struct dpp_color_caps - color pipeline capabilities for display pipe and 148 * plane blocks 149 * 150 * @dcn_arch: all DCE generations treated the same 151 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 152 * just plain 256-entry lookup 153 * @icsc: input color space conversion 154 * @dgam_ram: programmable degamma LUT 155 * @post_csc: post color space conversion, before gamut remap 156 * @gamma_corr: degamma correction 157 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 158 * with MPC by setting mpc:shared_3d_lut flag 159 * @ogam_ram: programmable out/blend gamma LUT 160 * @ocsc: output color space conversion 161 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 162 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 163 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 164 * 165 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 166 */ 167 struct dpp_color_caps { 168 uint16_t dcn_arch : 1; 169 uint16_t input_lut_shared : 1; 170 uint16_t icsc : 1; 171 uint16_t dgam_ram : 1; 172 uint16_t post_csc : 1; 173 uint16_t gamma_corr : 1; 174 uint16_t hw_3d_lut : 1; 175 uint16_t ogam_ram : 1; 176 uint16_t ocsc : 1; 177 uint16_t dgam_rom_for_yuv : 1; 178 struct rom_curve_caps dgam_rom_caps; 179 struct rom_curve_caps ogam_rom_caps; 180 }; 181 182 /** 183 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 184 * plane combined blocks 185 * 186 * @gamut_remap: color transformation matrix 187 * @ogam_ram: programmable out gamma LUT 188 * @ocsc: output color space conversion matrix 189 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 190 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 191 * instance 192 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 193 */ 194 struct mpc_color_caps { 195 uint16_t gamut_remap : 1; 196 uint16_t ogam_ram : 1; 197 uint16_t ocsc : 1; 198 uint16_t num_3dluts : 3; 199 uint16_t shared_3d_lut:1; 200 struct rom_curve_caps ogam_rom_caps; 201 }; 202 203 /** 204 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 205 * @dpp: color pipes caps for DPP 206 * @mpc: color pipes caps for MPC 207 */ 208 struct dc_color_caps { 209 struct dpp_color_caps dpp; 210 struct mpc_color_caps mpc; 211 }; 212 213 struct dc_dmub_caps { 214 bool psr; 215 bool mclk_sw; 216 }; 217 218 struct dc_caps { 219 uint32_t max_streams; 220 uint32_t max_links; 221 uint32_t max_audios; 222 uint32_t max_slave_planes; 223 uint32_t max_slave_yuv_planes; 224 uint32_t max_slave_rgb_planes; 225 uint32_t max_planes; 226 uint32_t max_downscale_ratio; 227 uint32_t i2c_speed_in_khz; 228 uint32_t i2c_speed_in_khz_hdcp; 229 uint32_t dmdata_alloc_size; 230 unsigned int max_cursor_size; 231 unsigned int max_video_width; 232 unsigned int min_horizontal_blanking_period; 233 int linear_pitch_alignment; 234 bool dcc_const_color; 235 bool dynamic_audio; 236 bool is_apu; 237 bool dual_link_dvi; 238 bool post_blend_color_processing; 239 bool force_dp_tps4_for_cp2520; 240 bool disable_dp_clk_share; 241 bool psp_setup_panel_mode; 242 bool extended_aux_timeout_support; 243 bool dmcub_support; 244 bool zstate_support; 245 uint32_t num_of_internal_disp; 246 enum dp_protocol_version max_dp_protocol_version; 247 unsigned int mall_size_per_mem_channel; 248 unsigned int mall_size_total; 249 unsigned int cursor_cache_size; 250 struct dc_plane_cap planes[MAX_PLANES]; 251 struct dc_color_caps color; 252 struct dc_dmub_caps dmub_caps; 253 bool dp_hpo; 254 bool dp_hdmi21_pcon_support; 255 bool edp_dsc_support; 256 bool vbios_lttpr_aware; 257 bool vbios_lttpr_enable; 258 uint32_t max_otg_num; 259 uint32_t max_cab_allocation_bytes; 260 uint32_t cache_line_size; 261 uint32_t cache_num_ways; 262 uint16_t subvp_fw_processing_delay_us; 263 uint8_t subvp_drr_max_vblank_margin_us; 264 uint16_t subvp_prefetch_end_to_mall_start_us; 265 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 266 uint16_t subvp_pstate_allow_width_us; 267 uint16_t subvp_vertical_int_margin_us; 268 bool seamless_odm; 269 uint8_t subvp_drr_vblank_start_margin_us; 270 }; 271 272 struct dc_bug_wa { 273 bool no_connect_phy_config; 274 bool dedcn20_305_wa; 275 bool skip_clock_update; 276 bool lt_early_cr_pattern; 277 }; 278 279 struct dc_dcc_surface_param { 280 struct dc_size surface_size; 281 enum surface_pixel_format format; 282 enum swizzle_mode_values swizzle_mode; 283 enum dc_scan_direction scan; 284 }; 285 286 struct dc_dcc_setting { 287 unsigned int max_compressed_blk_size; 288 unsigned int max_uncompressed_blk_size; 289 bool independent_64b_blks; 290 //These bitfields to be used starting with DCN 291 struct { 292 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case) 293 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 294 uint32_t dcc_256_128_128 : 1; //available starting with DCN 295 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN (the best compression case) 296 } dcc_controls; 297 }; 298 299 struct dc_surface_dcc_cap { 300 union { 301 struct { 302 struct dc_dcc_setting rgb; 303 } grph; 304 305 struct { 306 struct dc_dcc_setting luma; 307 struct dc_dcc_setting chroma; 308 } video; 309 }; 310 311 bool capable; 312 bool const_color_support; 313 }; 314 315 struct dc_static_screen_params { 316 struct { 317 bool force_trigger; 318 bool cursor_update; 319 bool surface_update; 320 bool overlay_update; 321 } triggers; 322 unsigned int num_frames; 323 }; 324 325 326 /* Surface update type is used by dc_update_surfaces_and_stream 327 * The update type is determined at the very beginning of the function based 328 * on parameters passed in and decides how much programming (or updating) is 329 * going to be done during the call. 330 * 331 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 332 * logical calculations or hardware register programming. This update MUST be 333 * ISR safe on windows. Currently fast update will only be used to flip surface 334 * address. 335 * 336 * UPDATE_TYPE_MED is used for slower updates which require significant hw 337 * re-programming however do not affect bandwidth consumption or clock 338 * requirements. At present, this is the level at which front end updates 339 * that do not require us to run bw_calcs happen. These are in/out transfer func 340 * updates, viewport offset changes, recout size changes and pixel depth changes. 341 * This update can be done at ISR, but we want to minimize how often this happens. 342 * 343 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 344 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 345 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 346 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 347 * a full update. This cannot be done at ISR level and should be a rare event. 348 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 349 * underscan we don't expect to see this call at all. 350 */ 351 352 enum surface_update_type { 353 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 354 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 355 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 356 }; 357 358 /* Forward declaration*/ 359 struct dc; 360 struct dc_plane_state; 361 struct dc_state; 362 363 364 struct dc_cap_funcs { 365 bool (*get_dcc_compression_cap)(const struct dc *dc, 366 const struct dc_dcc_surface_param *input, 367 struct dc_surface_dcc_cap *output); 368 }; 369 370 struct link_training_settings; 371 372 union allow_lttpr_non_transparent_mode { 373 struct { 374 bool DP1_4A : 1; 375 bool DP2_0 : 1; 376 } bits; 377 unsigned char raw; 378 }; 379 380 /* Structure to hold configuration flags set by dm at dc creation. */ 381 struct dc_config { 382 bool gpu_vm_support; 383 bool disable_disp_pll_sharing; 384 bool fbc_support; 385 bool disable_fractional_pwm; 386 bool allow_seamless_boot_optimization; 387 bool seamless_boot_edp_requested; 388 bool edp_not_connected; 389 bool edp_no_power_sequencing; 390 bool force_enum_edp; 391 bool forced_clocks; 392 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 393 bool multi_mon_pp_mclk_switch; 394 bool disable_dmcu; 395 bool enable_4to1MPC; 396 bool enable_windowed_mpo_odm; 397 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 398 uint32_t allow_edp_hotplug_detection; 399 bool clamp_min_dcfclk; 400 uint64_t vblank_alignment_dto_params; 401 uint8_t vblank_alignment_max_frame_time_diff; 402 bool is_asymmetric_memory; 403 bool is_single_rank_dimm; 404 bool is_vmin_only_asic; 405 bool use_pipe_ctx_sync_logic; 406 bool ignore_dpref_ss; 407 bool enable_mipi_converter_optimization; 408 bool use_default_clock_table; 409 bool force_bios_enable_lttpr; 410 uint8_t force_bios_fixed_vs; 411 int sdpif_request_limit_words_per_umc; 412 bool disable_subvp_drr; 413 }; 414 415 enum visual_confirm { 416 VISUAL_CONFIRM_DISABLE = 0, 417 VISUAL_CONFIRM_SURFACE = 1, 418 VISUAL_CONFIRM_HDR = 2, 419 VISUAL_CONFIRM_MPCTREE = 4, 420 VISUAL_CONFIRM_PSR = 5, 421 VISUAL_CONFIRM_SWAPCHAIN = 6, 422 VISUAL_CONFIRM_FAMS = 7, 423 VISUAL_CONFIRM_SWIZZLE = 9, 424 VISUAL_CONFIRM_SUBVP = 14, 425 }; 426 427 enum dc_psr_power_opts { 428 psr_power_opt_invalid = 0x0, 429 psr_power_opt_smu_opt_static_screen = 0x1, 430 psr_power_opt_z10_static_screen = 0x10, 431 psr_power_opt_ds_disable_allow = 0x100, 432 }; 433 434 enum dml_hostvm_override_opts { 435 DML_HOSTVM_NO_OVERRIDE = 0x0, 436 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 437 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 438 }; 439 440 enum dcc_option { 441 DCC_ENABLE = 0, 442 DCC_DISABLE = 1, 443 DCC_HALF_REQ_DISALBE = 2, 444 }; 445 446 /** 447 * enum pipe_split_policy - Pipe split strategy supported by DCN 448 * 449 * This enum is used to define the pipe split policy supported by DCN. By 450 * default, DC favors MPC_SPLIT_DYNAMIC. 451 */ 452 enum pipe_split_policy { 453 /** 454 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 455 * pipe in order to bring the best trade-off between performance and 456 * power consumption. This is the recommended option. 457 */ 458 MPC_SPLIT_DYNAMIC = 0, 459 460 /** 461 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 462 * try any sort of split optimization. 463 */ 464 MPC_SPLIT_AVOID = 1, 465 466 /** 467 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 468 * optimize the pipe utilization when using a single display; if the 469 * user connects to a second display, DC will avoid pipe split. 470 */ 471 MPC_SPLIT_AVOID_MULT_DISP = 2, 472 }; 473 474 enum wm_report_mode { 475 WM_REPORT_DEFAULT = 0, 476 WM_REPORT_OVERRIDE = 1, 477 }; 478 enum dtm_pstate{ 479 dtm_level_p0 = 0,/*highest voltage*/ 480 dtm_level_p1, 481 dtm_level_p2, 482 dtm_level_p3, 483 dtm_level_p4,/*when active_display_count = 0*/ 484 }; 485 486 enum dcn_pwr_state { 487 DCN_PWR_STATE_UNKNOWN = -1, 488 DCN_PWR_STATE_MISSION_MODE = 0, 489 DCN_PWR_STATE_LOW_POWER = 3, 490 }; 491 492 enum dcn_zstate_support_state { 493 DCN_ZSTATE_SUPPORT_UNKNOWN, 494 DCN_ZSTATE_SUPPORT_ALLOW, 495 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 496 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 497 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 498 DCN_ZSTATE_SUPPORT_DISALLOW, 499 }; 500 501 /** 502 * struct dc_clocks - DC pipe clocks 503 * 504 * For any clocks that may differ per pipe only the max is stored in this 505 * structure 506 */ 507 struct dc_clocks { 508 int dispclk_khz; 509 int actual_dispclk_khz; 510 int dppclk_khz; 511 int actual_dppclk_khz; 512 int disp_dpp_voltage_level_khz; 513 int dcfclk_khz; 514 int socclk_khz; 515 int dcfclk_deep_sleep_khz; 516 int fclk_khz; 517 int phyclk_khz; 518 int dramclk_khz; 519 bool p_state_change_support; 520 enum dcn_zstate_support_state zstate_support; 521 bool dtbclk_en; 522 int ref_dtbclk_khz; 523 bool fclk_p_state_change_support; 524 enum dcn_pwr_state pwr_state; 525 /* 526 * Elements below are not compared for the purposes of 527 * optimization required 528 */ 529 bool prev_p_state_change_support; 530 bool fclk_prev_p_state_change_support; 531 int num_ways; 532 533 /* 534 * @fw_based_mclk_switching 535 * 536 * DC has a mechanism that leverage the variable refresh rate to switch 537 * memory clock in cases that we have a large latency to achieve the 538 * memory clock change and a short vblank window. DC has some 539 * requirements to enable this feature, and this field describes if the 540 * system support or not such a feature. 541 */ 542 bool fw_based_mclk_switching; 543 bool fw_based_mclk_switching_shut_down; 544 int prev_num_ways; 545 enum dtm_pstate dtm_level; 546 int max_supported_dppclk_khz; 547 int max_supported_dispclk_khz; 548 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 549 int bw_dispclk_khz; 550 }; 551 552 struct dc_bw_validation_profile { 553 bool enable; 554 555 unsigned long long total_ticks; 556 unsigned long long voltage_level_ticks; 557 unsigned long long watermark_ticks; 558 unsigned long long rq_dlg_ticks; 559 560 unsigned long long total_count; 561 unsigned long long skip_fast_count; 562 unsigned long long skip_pass_count; 563 unsigned long long skip_fail_count; 564 }; 565 566 #define BW_VAL_TRACE_SETUP() \ 567 unsigned long long end_tick = 0; \ 568 unsigned long long voltage_level_tick = 0; \ 569 unsigned long long watermark_tick = 0; \ 570 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 571 dm_get_timestamp(dc->ctx) : 0 572 573 #define BW_VAL_TRACE_COUNT() \ 574 if (dc->debug.bw_val_profile.enable) \ 575 dc->debug.bw_val_profile.total_count++ 576 577 #define BW_VAL_TRACE_SKIP(status) \ 578 if (dc->debug.bw_val_profile.enable) { \ 579 if (!voltage_level_tick) \ 580 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 581 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 582 } 583 584 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 585 if (dc->debug.bw_val_profile.enable) \ 586 voltage_level_tick = dm_get_timestamp(dc->ctx) 587 588 #define BW_VAL_TRACE_END_WATERMARKS() \ 589 if (dc->debug.bw_val_profile.enable) \ 590 watermark_tick = dm_get_timestamp(dc->ctx) 591 592 #define BW_VAL_TRACE_FINISH() \ 593 if (dc->debug.bw_val_profile.enable) { \ 594 end_tick = dm_get_timestamp(dc->ctx); \ 595 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 596 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 597 if (watermark_tick) { \ 598 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 599 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 600 } \ 601 } 602 603 union mem_low_power_enable_options { 604 struct { 605 bool vga: 1; 606 bool i2c: 1; 607 bool dmcu: 1; 608 bool dscl: 1; 609 bool cm: 1; 610 bool mpc: 1; 611 bool optc: 1; 612 bool vpg: 1; 613 bool afmt: 1; 614 } bits; 615 uint32_t u32All; 616 }; 617 618 union root_clock_optimization_options { 619 struct { 620 bool dpp: 1; 621 bool dsc: 1; 622 bool hdmistream: 1; 623 bool hdmichar: 1; 624 bool dpstream: 1; 625 bool symclk32_se: 1; 626 bool symclk32_le: 1; 627 bool symclk_fe: 1; 628 bool physymclk: 1; 629 bool dpiasymclk: 1; 630 uint32_t reserved: 22; 631 } bits; 632 uint32_t u32All; 633 }; 634 635 union dpia_debug_options { 636 struct { 637 uint32_t disable_dpia:1; /* bit 0 */ 638 uint32_t force_non_lttpr:1; /* bit 1 */ 639 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 640 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 641 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 642 uint32_t reserved:27; 643 } bits; 644 uint32_t raw; 645 }; 646 647 /* AUX wake work around options 648 * 0: enable/disable work around 649 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 650 * 15-2: reserved 651 * 31-16: timeout in ms 652 */ 653 union aux_wake_wa_options { 654 struct { 655 uint32_t enable_wa : 1; 656 uint32_t use_default_timeout : 1; 657 uint32_t rsvd: 14; 658 uint32_t timeout_ms : 16; 659 } bits; 660 uint32_t raw; 661 }; 662 663 struct dc_debug_data { 664 uint32_t ltFailCount; 665 uint32_t i2cErrorCount; 666 uint32_t auxErrorCount; 667 }; 668 669 struct dc_phy_addr_space_config { 670 struct { 671 uint64_t start_addr; 672 uint64_t end_addr; 673 uint64_t fb_top; 674 uint64_t fb_offset; 675 uint64_t fb_base; 676 uint64_t agp_top; 677 uint64_t agp_bot; 678 uint64_t agp_base; 679 } system_aperture; 680 681 struct { 682 uint64_t page_table_start_addr; 683 uint64_t page_table_end_addr; 684 uint64_t page_table_base_addr; 685 bool base_addr_is_mc_addr; 686 } gart_config; 687 688 bool valid; 689 bool is_hvm_enabled; 690 uint64_t page_table_default_page_addr; 691 }; 692 693 struct dc_virtual_addr_space_config { 694 uint64_t page_table_base_addr; 695 uint64_t page_table_start_addr; 696 uint64_t page_table_end_addr; 697 uint32_t page_table_block_size_in_bytes; 698 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 699 }; 700 701 struct dc_bounding_box_overrides { 702 int sr_exit_time_ns; 703 int sr_enter_plus_exit_time_ns; 704 int urgent_latency_ns; 705 int percent_of_ideal_drambw; 706 int dram_clock_change_latency_ns; 707 int dummy_clock_change_latency_ns; 708 int fclk_clock_change_latency_ns; 709 /* This forces a hard min on the DCFCLK we use 710 * for DML. Unlike the debug option for forcing 711 * DCFCLK, this override affects watermark calculations 712 */ 713 int min_dcfclk_mhz; 714 }; 715 716 struct dc_state; 717 struct resource_pool; 718 struct dce_hwseq; 719 720 /** 721 * struct dc_debug_options - DC debug struct 722 * 723 * This struct provides a simple mechanism for developers to change some 724 * configurations, enable/disable features, and activate extra debug options. 725 * This can be very handy to narrow down whether some specific feature is 726 * causing an issue or not. 727 */ 728 struct dc_debug_options { 729 bool native422_support; 730 bool disable_dsc; 731 enum visual_confirm visual_confirm; 732 int visual_confirm_rect_height; 733 734 bool sanity_checks; 735 bool max_disp_clk; 736 bool surface_trace; 737 bool timing_trace; 738 bool clock_trace; 739 bool validation_trace; 740 bool bandwidth_calcs_trace; 741 int max_downscale_src_width; 742 743 /* stutter efficiency related */ 744 bool disable_stutter; 745 bool use_max_lb; 746 enum dcc_option disable_dcc; 747 748 /** 749 * @pipe_split_policy: Define which pipe split policy is used by the 750 * display core. 751 */ 752 enum pipe_split_policy pipe_split_policy; 753 bool force_single_disp_pipe_split; 754 bool voltage_align_fclk; 755 bool disable_min_fclk; 756 757 bool disable_dfs_bypass; 758 bool disable_dpp_power_gate; 759 bool disable_hubp_power_gate; 760 bool disable_dsc_power_gate; 761 int dsc_min_slice_height_override; 762 int dsc_bpp_increment_div; 763 bool disable_pplib_wm_range; 764 enum wm_report_mode pplib_wm_report_mode; 765 unsigned int min_disp_clk_khz; 766 unsigned int min_dpp_clk_khz; 767 unsigned int min_dram_clk_khz; 768 int sr_exit_time_dpm0_ns; 769 int sr_enter_plus_exit_time_dpm0_ns; 770 int sr_exit_time_ns; 771 int sr_enter_plus_exit_time_ns; 772 int urgent_latency_ns; 773 uint32_t underflow_assert_delay_us; 774 int percent_of_ideal_drambw; 775 int dram_clock_change_latency_ns; 776 bool optimized_watermark; 777 int always_scale; 778 bool disable_pplib_clock_request; 779 bool disable_clock_gate; 780 bool disable_mem_low_power; 781 bool pstate_enabled; 782 bool disable_dmcu; 783 bool force_abm_enable; 784 bool disable_stereo_support; 785 bool vsr_support; 786 bool performance_trace; 787 bool az_endpoint_mute_only; 788 bool always_use_regamma; 789 bool recovery_enabled; 790 bool avoid_vbios_exec_table; 791 bool scl_reset_length10; 792 bool hdmi20_disable; 793 bool skip_detection_link_training; 794 uint32_t edid_read_retry_times; 795 unsigned int force_odm_combine; //bit vector based on otg inst 796 unsigned int seamless_boot_odm_combine; 797 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 798 bool disable_z9_mpc; 799 unsigned int force_fclk_khz; 800 bool enable_tri_buf; 801 bool dmub_offload_enabled; 802 bool dmcub_emulation; 803 bool disable_idle_power_optimizations; 804 unsigned int mall_size_override; 805 unsigned int mall_additional_timer_percent; 806 bool mall_error_as_fatal; 807 bool dmub_command_table; /* for testing only */ 808 struct dc_bw_validation_profile bw_val_profile; 809 bool disable_fec; 810 bool disable_48mhz_pwrdwn; 811 /* This forces a hard min on the DCFCLK requested to SMU/PP 812 * watermarks are not affected. 813 */ 814 unsigned int force_min_dcfclk_mhz; 815 int dwb_fi_phase; 816 bool disable_timing_sync; 817 bool cm_in_bypass; 818 int force_clock_mode;/*every mode change.*/ 819 820 bool disable_dram_clock_change_vactive_support; 821 bool validate_dml_output; 822 bool enable_dmcub_surface_flip; 823 bool usbc_combo_phy_reset_wa; 824 bool enable_dram_clock_change_one_display_vactive; 825 /* TODO - remove once tested */ 826 bool legacy_dp2_lt; 827 bool set_mst_en_for_sst; 828 bool disable_uhbr; 829 bool force_dp2_lt_fallback_method; 830 bool ignore_cable_id; 831 union mem_low_power_enable_options enable_mem_low_power; 832 union root_clock_optimization_options root_clock_optimization; 833 bool hpo_optimization; 834 bool force_vblank_alignment; 835 836 /* Enable dmub aux for legacy ddc */ 837 bool enable_dmub_aux_for_legacy_ddc; 838 bool disable_fams; 839 /* FEC/PSR1 sequence enable delay in 100us */ 840 uint8_t fec_enable_delay_in100us; 841 bool enable_driver_sequence_debug; 842 enum det_size crb_alloc_policy; 843 int crb_alloc_policy_min_disp_count; 844 bool disable_z10; 845 bool enable_z9_disable_interface; 846 bool psr_skip_crtc_disable; 847 union dpia_debug_options dpia_debug; 848 bool disable_fixed_vs_aux_timeout_wa; 849 bool force_disable_subvp; 850 bool force_subvp_mclk_switch; 851 bool allow_sw_cursor_fallback; 852 unsigned int force_subvp_num_ways; 853 unsigned int force_mall_ss_num_ways; 854 bool alloc_extra_way_for_cursor; 855 uint32_t subvp_extra_lines; 856 bool force_usr_allow; 857 /* uses value at boot and disables switch */ 858 bool disable_dtb_ref_clk_switch; 859 uint32_t fixed_vs_aux_delay_config_wa; 860 bool extended_blank_optimization; 861 union aux_wake_wa_options aux_wake_wa; 862 uint32_t mst_start_top_delay; 863 uint8_t psr_power_use_phy_fsm; 864 enum dml_hostvm_override_opts dml_hostvm_override; 865 bool dml_disallow_alternate_prefetch_modes; 866 bool use_legacy_soc_bb_mechanism; 867 bool exit_idle_opt_for_cursor_updates; 868 bool enable_single_display_2to1_odm_policy; 869 bool enable_double_buffered_dsc_pg_support; 870 bool enable_dp_dig_pixel_rate_div_policy; 871 enum lttpr_mode lttpr_mode_override; 872 unsigned int dsc_delay_factor_wa_x1000; 873 unsigned int min_prefetch_in_strobe_ns; 874 bool disable_unbounded_requesting; 875 bool dig_fifo_off_in_blank; 876 bool temp_mst_deallocation_sequence; 877 bool override_dispclk_programming; 878 }; 879 880 struct gpu_info_soc_bounding_box_v1_0; 881 struct dc { 882 struct dc_debug_options debug; 883 struct dc_versions versions; 884 struct dc_caps caps; 885 struct dc_cap_funcs cap_funcs; 886 struct dc_config config; 887 struct dc_bounding_box_overrides bb_overrides; 888 struct dc_bug_wa work_arounds; 889 struct dc_context *ctx; 890 struct dc_phy_addr_space_config vm_pa_config; 891 892 uint8_t link_count; 893 struct dc_link *links[MAX_PIPES * 2]; 894 895 struct dc_state *current_state; 896 struct resource_pool *res_pool; 897 898 struct clk_mgr *clk_mgr; 899 900 /* Display Engine Clock levels */ 901 struct dm_pp_clock_levels sclk_lvls; 902 903 /* Inputs into BW and WM calculations. */ 904 struct bw_calcs_dceip *bw_dceip; 905 struct bw_calcs_vbios *bw_vbios; 906 struct dcn_soc_bounding_box *dcn_soc; 907 struct dcn_ip_params *dcn_ip; 908 struct display_mode_lib dml; 909 910 /* HW functions */ 911 struct hw_sequencer_funcs hwss; 912 struct dce_hwseq *hwseq; 913 914 /* Require to optimize clocks and bandwidth for added/removed planes */ 915 bool optimized_required; 916 bool wm_optimized_required; 917 bool idle_optimizations_allowed; 918 bool enable_c20_dtm_b0; 919 920 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 921 922 /* FBC compressor */ 923 struct compressor *fbc_compressor; 924 925 struct dc_debug_data debug_data; 926 struct dpcd_vendor_signature vendor_signature; 927 928 const char *build_id; 929 struct vm_helper *vm_helper; 930 931 uint32_t *dcn_reg_offsets; 932 uint32_t *nbio_reg_offsets; 933 934 /* Scratch memory */ 935 struct { 936 struct { 937 /* 938 * For matching clock_limits table in driver with table 939 * from PMFW. 940 */ 941 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 942 } update_bw_bounding_box; 943 } scratch; 944 }; 945 946 enum frame_buffer_mode { 947 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 948 FRAME_BUFFER_MODE_ZFB_ONLY, 949 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 950 } ; 951 952 struct dchub_init_data { 953 int64_t zfb_phys_addr_base; 954 int64_t zfb_mc_base_addr; 955 uint64_t zfb_size_in_byte; 956 enum frame_buffer_mode fb_mode; 957 bool dchub_initialzied; 958 bool dchub_info_valid; 959 }; 960 961 struct dc_init_data { 962 struct hw_asic_id asic_id; 963 void *driver; /* ctx */ 964 struct cgs_device *cgs_device; 965 struct dc_bounding_box_overrides bb_overrides; 966 967 int num_virtual_links; 968 /* 969 * If 'vbios_override' not NULL, it will be called instead 970 * of the real VBIOS. Intended use is Diagnostics on FPGA. 971 */ 972 struct dc_bios *vbios_override; 973 enum dce_environment dce_environment; 974 975 struct dmub_offload_funcs *dmub_if; 976 struct dc_reg_helper_state *dmub_offload; 977 978 struct dc_config flags; 979 uint64_t log_mask; 980 981 struct dpcd_vendor_signature vendor_signature; 982 bool force_smu_not_present; 983 /* 984 * IP offset for run time initializaion of register addresses 985 * 986 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 987 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 988 * before them. 989 */ 990 uint32_t *dcn_reg_offsets; 991 uint32_t *nbio_reg_offsets; 992 }; 993 994 struct dc_callback_init { 995 #ifdef CONFIG_DRM_AMD_DC_HDCP 996 struct cp_psp cp_psp; 997 #else 998 uint8_t reserved; 999 #endif 1000 }; 1001 1002 struct dc *dc_create(const struct dc_init_data *init_params); 1003 void dc_hardware_init(struct dc *dc); 1004 1005 int dc_get_vmid_use_vector(struct dc *dc); 1006 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1007 /* Returns the number of vmids supported */ 1008 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1009 void dc_init_callbacks(struct dc *dc, 1010 const struct dc_callback_init *init_params); 1011 void dc_deinit_callbacks(struct dc *dc); 1012 void dc_destroy(struct dc **dc); 1013 1014 /* Surface Interfaces */ 1015 1016 enum { 1017 TRANSFER_FUNC_POINTS = 1025 1018 }; 1019 1020 struct dc_hdr_static_metadata { 1021 /* display chromaticities and white point in units of 0.00001 */ 1022 unsigned int chromaticity_green_x; 1023 unsigned int chromaticity_green_y; 1024 unsigned int chromaticity_blue_x; 1025 unsigned int chromaticity_blue_y; 1026 unsigned int chromaticity_red_x; 1027 unsigned int chromaticity_red_y; 1028 unsigned int chromaticity_white_point_x; 1029 unsigned int chromaticity_white_point_y; 1030 1031 uint32_t min_luminance; 1032 uint32_t max_luminance; 1033 uint32_t maximum_content_light_level; 1034 uint32_t maximum_frame_average_light_level; 1035 }; 1036 1037 enum dc_transfer_func_type { 1038 TF_TYPE_PREDEFINED, 1039 TF_TYPE_DISTRIBUTED_POINTS, 1040 TF_TYPE_BYPASS, 1041 TF_TYPE_HWPWL 1042 }; 1043 1044 struct dc_transfer_func_distributed_points { 1045 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1046 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1047 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1048 1049 uint16_t end_exponent; 1050 uint16_t x_point_at_y1_red; 1051 uint16_t x_point_at_y1_green; 1052 uint16_t x_point_at_y1_blue; 1053 }; 1054 1055 enum dc_transfer_func_predefined { 1056 TRANSFER_FUNCTION_SRGB, 1057 TRANSFER_FUNCTION_BT709, 1058 TRANSFER_FUNCTION_PQ, 1059 TRANSFER_FUNCTION_LINEAR, 1060 TRANSFER_FUNCTION_UNITY, 1061 TRANSFER_FUNCTION_HLG, 1062 TRANSFER_FUNCTION_HLG12, 1063 TRANSFER_FUNCTION_GAMMA22, 1064 TRANSFER_FUNCTION_GAMMA24, 1065 TRANSFER_FUNCTION_GAMMA26 1066 }; 1067 1068 1069 struct dc_transfer_func { 1070 struct kref refcount; 1071 enum dc_transfer_func_type type; 1072 enum dc_transfer_func_predefined tf; 1073 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1074 uint32_t sdr_ref_white_level; 1075 union { 1076 struct pwl_params pwl; 1077 struct dc_transfer_func_distributed_points tf_pts; 1078 }; 1079 }; 1080 1081 1082 union dc_3dlut_state { 1083 struct { 1084 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1085 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1086 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1087 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1088 uint32_t mpc_rmu1_mux:4; 1089 uint32_t mpc_rmu2_mux:4; 1090 uint32_t reserved:15; 1091 } bits; 1092 uint32_t raw; 1093 }; 1094 1095 1096 struct dc_3dlut { 1097 struct kref refcount; 1098 struct tetrahedral_params lut_3d; 1099 struct fixed31_32 hdr_multiplier; 1100 union dc_3dlut_state state; 1101 }; 1102 /* 1103 * This structure is filled in by dc_surface_get_status and contains 1104 * the last requested address and the currently active address so the called 1105 * can determine if there are any outstanding flips 1106 */ 1107 struct dc_plane_status { 1108 struct dc_plane_address requested_address; 1109 struct dc_plane_address current_address; 1110 bool is_flip_pending; 1111 bool is_right_eye; 1112 }; 1113 1114 union surface_update_flags { 1115 1116 struct { 1117 uint32_t addr_update:1; 1118 /* Medium updates */ 1119 uint32_t dcc_change:1; 1120 uint32_t color_space_change:1; 1121 uint32_t horizontal_mirror_change:1; 1122 uint32_t per_pixel_alpha_change:1; 1123 uint32_t global_alpha_change:1; 1124 uint32_t hdr_mult:1; 1125 uint32_t rotation_change:1; 1126 uint32_t swizzle_change:1; 1127 uint32_t scaling_change:1; 1128 uint32_t position_change:1; 1129 uint32_t in_transfer_func_change:1; 1130 uint32_t input_csc_change:1; 1131 uint32_t coeff_reduction_change:1; 1132 uint32_t output_tf_change:1; 1133 uint32_t pixel_format_change:1; 1134 uint32_t plane_size_change:1; 1135 uint32_t gamut_remap_change:1; 1136 1137 /* Full updates */ 1138 uint32_t new_plane:1; 1139 uint32_t bpp_change:1; 1140 uint32_t gamma_change:1; 1141 uint32_t bandwidth_change:1; 1142 uint32_t clock_change:1; 1143 uint32_t stereo_format_change:1; 1144 uint32_t lut_3d:1; 1145 uint32_t tmz_changed:1; 1146 uint32_t full_update:1; 1147 } bits; 1148 1149 uint32_t raw; 1150 }; 1151 1152 struct dc_plane_state { 1153 struct dc_plane_address address; 1154 struct dc_plane_flip_time time; 1155 bool triplebuffer_flips; 1156 struct scaling_taps scaling_quality; 1157 struct rect src_rect; 1158 struct rect dst_rect; 1159 struct rect clip_rect; 1160 1161 struct plane_size plane_size; 1162 union dc_tiling_info tiling_info; 1163 1164 struct dc_plane_dcc_param dcc; 1165 1166 struct dc_gamma *gamma_correction; 1167 struct dc_transfer_func *in_transfer_func; 1168 struct dc_bias_and_scale *bias_and_scale; 1169 struct dc_csc_transform input_csc_color_matrix; 1170 struct fixed31_32 coeff_reduction_factor; 1171 struct fixed31_32 hdr_mult; 1172 struct colorspace_transform gamut_remap_matrix; 1173 1174 // TODO: No longer used, remove 1175 struct dc_hdr_static_metadata hdr_static_ctx; 1176 1177 enum dc_color_space color_space; 1178 1179 struct dc_3dlut *lut3d_func; 1180 struct dc_transfer_func *in_shaper_func; 1181 struct dc_transfer_func *blend_tf; 1182 1183 struct dc_transfer_func *gamcor_tf; 1184 enum surface_pixel_format format; 1185 enum dc_rotation_angle rotation; 1186 enum plane_stereo_format stereo_format; 1187 1188 bool is_tiling_rotated; 1189 bool per_pixel_alpha; 1190 bool pre_multiplied_alpha; 1191 bool global_alpha; 1192 int global_alpha_value; 1193 bool visible; 1194 bool flip_immediate; 1195 bool horizontal_mirror; 1196 int layer_index; 1197 1198 union surface_update_flags update_flags; 1199 bool flip_int_enabled; 1200 bool skip_manual_trigger; 1201 1202 /* private to DC core */ 1203 struct dc_plane_status status; 1204 struct dc_context *ctx; 1205 1206 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1207 bool force_full_update; 1208 1209 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1210 1211 /* private to dc_surface.c */ 1212 enum dc_irq_source irq_source; 1213 struct kref refcount; 1214 struct tg_color visual_confirm_color; 1215 1216 bool is_statically_allocated; 1217 }; 1218 1219 struct dc_plane_info { 1220 struct plane_size plane_size; 1221 union dc_tiling_info tiling_info; 1222 struct dc_plane_dcc_param dcc; 1223 enum surface_pixel_format format; 1224 enum dc_rotation_angle rotation; 1225 enum plane_stereo_format stereo_format; 1226 enum dc_color_space color_space; 1227 bool horizontal_mirror; 1228 bool visible; 1229 bool per_pixel_alpha; 1230 bool pre_multiplied_alpha; 1231 bool global_alpha; 1232 int global_alpha_value; 1233 bool input_csc_enabled; 1234 int layer_index; 1235 }; 1236 1237 struct dc_scaling_info { 1238 struct rect src_rect; 1239 struct rect dst_rect; 1240 struct rect clip_rect; 1241 struct scaling_taps scaling_quality; 1242 }; 1243 1244 struct dc_surface_update { 1245 struct dc_plane_state *surface; 1246 1247 /* isr safe update parameters. null means no updates */ 1248 const struct dc_flip_addrs *flip_addr; 1249 const struct dc_plane_info *plane_info; 1250 const struct dc_scaling_info *scaling_info; 1251 struct fixed31_32 hdr_mult; 1252 /* following updates require alloc/sleep/spin that is not isr safe, 1253 * null means no updates 1254 */ 1255 const struct dc_gamma *gamma; 1256 const struct dc_transfer_func *in_transfer_func; 1257 1258 const struct dc_csc_transform *input_csc_color_matrix; 1259 const struct fixed31_32 *coeff_reduction_factor; 1260 const struct dc_transfer_func *func_shaper; 1261 const struct dc_3dlut *lut3d_func; 1262 const struct dc_transfer_func *blend_tf; 1263 const struct colorspace_transform *gamut_remap_matrix; 1264 }; 1265 1266 /* 1267 * Create a new surface with default parameters; 1268 */ 1269 struct dc_plane_state *dc_create_plane_state(struct dc *dc); 1270 const struct dc_plane_status *dc_plane_get_status( 1271 const struct dc_plane_state *plane_state); 1272 1273 void dc_plane_state_retain(struct dc_plane_state *plane_state); 1274 void dc_plane_state_release(struct dc_plane_state *plane_state); 1275 1276 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1277 void dc_gamma_release(struct dc_gamma **dc_gamma); 1278 struct dc_gamma *dc_create_gamma(void); 1279 1280 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1281 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1282 struct dc_transfer_func *dc_create_transfer_func(void); 1283 1284 struct dc_3dlut *dc_create_3dlut_func(void); 1285 void dc_3dlut_func_release(struct dc_3dlut *lut); 1286 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1287 1288 void dc_post_update_surfaces_to_stream( 1289 struct dc *dc); 1290 1291 #include "dc_stream.h" 1292 1293 /** 1294 * struct dc_validation_set - Struct to store surface/stream associations for validation 1295 */ 1296 struct dc_validation_set { 1297 /** 1298 * @stream: Stream state properties 1299 */ 1300 struct dc_stream_state *stream; 1301 1302 /** 1303 * @plane_state: Surface state 1304 */ 1305 struct dc_plane_state *plane_states[MAX_SURFACES]; 1306 1307 /** 1308 * @plane_count: Total of active planes 1309 */ 1310 uint8_t plane_count; 1311 }; 1312 1313 bool dc_validate_boot_timing(const struct dc *dc, 1314 const struct dc_sink *sink, 1315 struct dc_crtc_timing *crtc_timing); 1316 1317 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1318 1319 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1320 1321 enum dc_status dc_validate_with_context(struct dc *dc, 1322 const struct dc_validation_set set[], 1323 int set_count, 1324 struct dc_state *context, 1325 bool fast_validate); 1326 1327 bool dc_set_generic_gpio_for_stereo(bool enable, 1328 struct gpio_service *gpio_service); 1329 1330 /* 1331 * fast_validate: we return after determining if we can support the new state, 1332 * but before we populate the programming info 1333 */ 1334 enum dc_status dc_validate_global_state( 1335 struct dc *dc, 1336 struct dc_state *new_ctx, 1337 bool fast_validate); 1338 1339 1340 void dc_resource_state_construct( 1341 const struct dc *dc, 1342 struct dc_state *dst_ctx); 1343 1344 bool dc_acquire_release_mpc_3dlut( 1345 struct dc *dc, bool acquire, 1346 struct dc_stream_state *stream, 1347 struct dc_3dlut **lut, 1348 struct dc_transfer_func **shaper); 1349 1350 void dc_resource_state_copy_construct( 1351 const struct dc_state *src_ctx, 1352 struct dc_state *dst_ctx); 1353 1354 void dc_resource_state_copy_construct_current( 1355 const struct dc *dc, 1356 struct dc_state *dst_ctx); 1357 1358 void dc_resource_state_destruct(struct dc_state *context); 1359 1360 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1361 1362 enum dc_status dc_commit_streams(struct dc *dc, 1363 struct dc_stream_state *streams[], 1364 uint8_t stream_count); 1365 1366 /* TODO: When the transition to the new commit sequence is done, remove this 1367 * function in favor of dc_commit_streams. */ 1368 bool dc_commit_state(struct dc *dc, struct dc_state *context); 1369 1370 struct dc_state *dc_create_state(struct dc *dc); 1371 struct dc_state *dc_copy_state(struct dc_state *src_ctx); 1372 void dc_retain_state(struct dc_state *context); 1373 void dc_release_state(struct dc_state *context); 1374 1375 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1376 struct dc_stream_state *stream, 1377 int mpcc_inst); 1378 1379 1380 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1381 1382 /* Link Interfaces */ 1383 /* 1384 * A link contains one or more sinks and their connected status. 1385 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1386 */ 1387 struct dc_link { 1388 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1389 unsigned int sink_count; 1390 struct dc_sink *local_sink; 1391 unsigned int link_index; 1392 enum dc_connection_type type; 1393 enum signal_type connector_signal; 1394 enum dc_irq_source irq_source_hpd; 1395 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1396 1397 bool is_hpd_filter_disabled; 1398 bool dp_ss_off; 1399 1400 /** 1401 * @link_state_valid: 1402 * 1403 * If there is no link and local sink, this variable should be set to 1404 * false. Otherwise, it should be set to true; usually, the function 1405 * core_link_enable_stream sets this field to true. 1406 */ 1407 bool link_state_valid; 1408 bool aux_access_disabled; 1409 bool sync_lt_in_progress; 1410 bool skip_stream_reenable; 1411 bool is_internal_display; 1412 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1413 bool is_dig_mapping_flexible; 1414 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1415 bool is_hpd_pending; /* Indicates a new received hpd */ 1416 bool is_automated; /* Indicates automated testing */ 1417 1418 bool edp_sink_present; 1419 1420 struct dp_trace dp_trace; 1421 1422 /* caps is the same as reported_link_cap. link_traing use 1423 * reported_link_cap. Will clean up. TODO 1424 */ 1425 struct dc_link_settings reported_link_cap; 1426 struct dc_link_settings verified_link_cap; 1427 struct dc_link_settings cur_link_settings; 1428 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1429 struct dc_link_settings preferred_link_setting; 1430 /* preferred_training_settings are override values that 1431 * come from DM. DM is responsible for the memory 1432 * management of the override pointers. 1433 */ 1434 struct dc_link_training_overrides preferred_training_settings; 1435 struct dp_audio_test_data audio_test_data; 1436 1437 uint8_t ddc_hw_inst; 1438 1439 uint8_t hpd_src; 1440 1441 uint8_t link_enc_hw_inst; 1442 /* DIG link encoder ID. Used as index in link encoder resource pool. 1443 * For links with fixed mapping to DIG, this is not changed after dc_link 1444 * object creation. 1445 */ 1446 enum engine_id eng_id; 1447 1448 bool test_pattern_enabled; 1449 union compliance_test_state compliance_test_state; 1450 1451 void *priv; 1452 1453 struct ddc_service *ddc; 1454 1455 bool aux_mode; 1456 1457 /* Private to DC core */ 1458 1459 const struct dc *dc; 1460 1461 struct dc_context *ctx; 1462 1463 struct panel_cntl *panel_cntl; 1464 struct link_encoder *link_enc; 1465 struct graphics_object_id link_id; 1466 /* Endpoint type distinguishes display endpoints which do not have entries 1467 * in the BIOS connector table from those that do. Helps when tracking link 1468 * encoder to display endpoint assignments. 1469 */ 1470 enum display_endpoint_type ep_type; 1471 union ddi_channel_mapping ddi_channel_mapping; 1472 struct connector_device_tag_info device_tag; 1473 struct dpcd_caps dpcd_caps; 1474 uint32_t dongle_max_pix_clk; 1475 unsigned short chip_caps; 1476 unsigned int dpcd_sink_count; 1477 #if defined(CONFIG_DRM_AMD_DC_HDCP) 1478 struct hdcp_caps hdcp_caps; 1479 #endif 1480 enum edp_revision edp_revision; 1481 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1482 1483 struct psr_settings psr_settings; 1484 1485 /* Drive settings read from integrated info table */ 1486 struct dc_lane_settings bios_forced_drive_settings; 1487 1488 /* Vendor specific LTTPR workaround variables */ 1489 uint8_t vendor_specific_lttpr_link_rate_wa; 1490 bool apply_vendor_specific_lttpr_link_rate_wa; 1491 1492 /* MST record stream using this link */ 1493 struct link_flags { 1494 bool dp_keep_receiver_powered; 1495 bool dp_skip_DID2; 1496 bool dp_skip_reset_segment; 1497 bool dp_skip_fs_144hz; 1498 bool dp_mot_reset_segment; 1499 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1500 bool dpia_mst_dsc_always_on; 1501 /* Forced DPIA into TBT3 compatibility mode. */ 1502 bool dpia_forced_tbt3_mode; 1503 bool dongle_mode_timing_override; 1504 } wa_flags; 1505 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1506 1507 struct dc_link_status link_status; 1508 struct dprx_states dprx_states; 1509 1510 struct gpio *hpd_gpio; 1511 enum dc_link_fec_state fec_state; 1512 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1513 1514 struct dc_panel_config panel_config; 1515 struct phy_state phy_state; 1516 // BW ALLOCATON USB4 ONLY 1517 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1518 }; 1519 1520 /* Return an enumerated dc_link. 1521 * dc_link order is constant and determined at 1522 * boot time. They cannot be created or destroyed. 1523 * Use dc_get_caps() to get number of links. 1524 */ 1525 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1526 1527 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1528 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1529 const struct dc_link *link, 1530 unsigned int *inst_out); 1531 1532 /* Return an array of link pointers to edp links. */ 1533 void dc_get_edp_links(const struct dc *dc, 1534 struct dc_link **edp_links, 1535 int *edp_num); 1536 1537 /* The function initiates detection handshake over the given link. It first 1538 * determines if there are display connections over the link. If so it initiates 1539 * detection protocols supported by the connected receiver device. The function 1540 * contains protocol specific handshake sequences which are sometimes mandatory 1541 * to establish a proper connection between TX and RX. So it is always 1542 * recommended to call this function as the first link operation upon HPD event 1543 * or power up event. Upon completion, the function will update link structure 1544 * in place based on latest RX capabilities. The function may also cause dpms 1545 * to be reset to off for all currently enabled streams to the link. It is DM's 1546 * responsibility to serialize detection and DPMS updates. 1547 * 1548 * @reason - Indicate which event triggers this detection. dc may customize 1549 * detection flow depending on the triggering events. 1550 * return false - if detection is not fully completed. This could happen when 1551 * there is an unrecoverable error during detection or detection is partially 1552 * completed (detection has been delegated to dm mst manager ie. 1553 * link->connection_type == dc_connection_mst_branch when returning false). 1554 * return true - detection is completed, link has been fully updated with latest 1555 * detection result. 1556 */ 1557 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1558 1559 struct dc_sink_init_data; 1560 1561 /* When link connection type is dc_connection_mst_branch, remote sink can be 1562 * added to the link. The interface creates a remote sink and associates it with 1563 * current link. The sink will be retained by link until remove remote sink is 1564 * called. 1565 * 1566 * @dc_link - link the remote sink will be added to. 1567 * @edid - byte array of EDID raw data. 1568 * @len - size of the edid in byte 1569 * @init_data - 1570 */ 1571 struct dc_sink *dc_link_add_remote_sink( 1572 struct dc_link *dc_link, 1573 const uint8_t *edid, 1574 int len, 1575 struct dc_sink_init_data *init_data); 1576 1577 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1578 * @link - link the sink should be removed from 1579 * @sink - sink to be removed. 1580 */ 1581 void dc_link_remove_remote_sink( 1582 struct dc_link *link, 1583 struct dc_sink *sink); 1584 1585 /* Enable HPD interrupt handler for a given link */ 1586 void dc_link_enable_hpd(const struct dc_link *link); 1587 1588 /* Disable HPD interrupt handler for a given link */ 1589 void dc_link_disable_hpd(const struct dc_link *link); 1590 1591 /* determine if there is a sink connected to the link 1592 * 1593 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1594 * return - false if an unexpected error occurs, true otherwise. 1595 * 1596 * NOTE: This function doesn't detect downstream sink connections i.e 1597 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1598 * return dc_connection_single if the branch device is connected despite of 1599 * downstream sink's connection status. 1600 */ 1601 bool dc_link_detect_connection_type(struct dc_link *link, 1602 enum dc_connection_type *type); 1603 1604 /* query current hpd pin value 1605 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1606 * 1607 */ 1608 bool dc_link_get_hpd_state(struct dc_link *dc_link); 1609 1610 /* Getter for cached link status from given link */ 1611 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1612 1613 /* enable/disable hardware HPD filter. 1614 * 1615 * @link - The link the HPD pin is associated with. 1616 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1617 * handler once after no HPD change has been detected within dc default HPD 1618 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1619 * pulses within default HPD interval, no HPD event will be received until HPD 1620 * toggles have stopped. Then HPD event will be queued to irq handler once after 1621 * dc default HPD filtering interval since last HPD event. 1622 * 1623 * @enable = false - disable hardware HPD filter. HPD event will be queued 1624 * immediately to irq handler after no HPD change has been detected within 1625 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1626 */ 1627 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1628 1629 /* submit i2c read/write payloads through ddc channel 1630 * @link_index - index to a link with ddc in i2c mode 1631 * @cmd - i2c command structure 1632 * return - true if success, false otherwise. 1633 */ 1634 bool dc_submit_i2c( 1635 struct dc *dc, 1636 uint32_t link_index, 1637 struct i2c_command *cmd); 1638 1639 /* submit i2c read/write payloads through oem channel 1640 * @link_index - index to a link with ddc in i2c mode 1641 * @cmd - i2c command structure 1642 * return - true if success, false otherwise. 1643 */ 1644 bool dc_submit_i2c_oem( 1645 struct dc *dc, 1646 struct i2c_command *cmd); 1647 1648 enum aux_return_code_type; 1649 /* Attempt to transfer the given aux payload. This function does not perform 1650 * retries or handle error states. The reply is returned in the payload->reply 1651 * and the result through operation_result. Returns the number of bytes 1652 * transferred,or -1 on a failure. 1653 */ 1654 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1655 struct aux_payload *payload, 1656 enum aux_return_code_type *operation_result); 1657 1658 bool dc_is_oem_i2c_device_present( 1659 struct dc *dc, 1660 size_t slave_address 1661 ); 1662 1663 #ifdef CONFIG_DRM_AMD_DC_HDCP 1664 1665 /* return true if the connected receiver supports the hdcp version */ 1666 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1667 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1668 #endif 1669 1670 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1671 * 1672 * TODO - When defer_handling is true the function will have a different purpose. 1673 * It no longer does complete hpd rx irq handling. We should create a separate 1674 * interface specifically for this case. 1675 * 1676 * Return: 1677 * true - Downstream port status changed. DM should call DC to do the 1678 * detection. 1679 * false - no change in Downstream port status. No further action required 1680 * from DM. 1681 */ 1682 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1683 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1684 bool defer_handling, bool *has_left_work); 1685 /* handle DP specs define test automation sequence*/ 1686 void dc_link_dp_handle_automated_test(struct dc_link *link); 1687 1688 /* handle DP Link loss sequence and try to recover RX link loss with best 1689 * effort 1690 */ 1691 void dc_link_dp_handle_link_loss(struct dc_link *link); 1692 1693 /* Determine if hpd rx irq should be handled or ignored 1694 * return true - hpd rx irq should be handled. 1695 * return false - it is safe to ignore hpd rx irq event 1696 */ 1697 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1698 1699 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1700 * @link - link the hpd irq data associated with 1701 * @hpd_irq_dpcd_data - input hpd irq data 1702 * return - true if hpd irq data indicates a link lost 1703 */ 1704 bool dc_link_check_link_loss_status(struct dc_link *link, 1705 union hpd_irq_data *hpd_irq_dpcd_data); 1706 1707 /* Read hpd rx irq data from a given link 1708 * @link - link where the hpd irq data should be read from 1709 * @irq_data - output hpd irq data 1710 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1711 * read has failed. 1712 */ 1713 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1714 struct dc_link *link, 1715 union hpd_irq_data *irq_data); 1716 1717 /* The function clears recorded DP RX states in the link. DM should call this 1718 * function when it is resuming from S3 power state to previously connected links. 1719 * 1720 * TODO - in the future we should consider to expand link resume interface to 1721 * support clearing previous rx states. So we don't have to rely on dm to call 1722 * this interface explicitly. 1723 */ 1724 void dc_link_clear_dprx_states(struct dc_link *link); 1725 1726 /* Destruct the mst topology of the link and reset the allocated payload table 1727 * 1728 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1729 * still wants to reset MST topology on an unplug event */ 1730 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1731 1732 /* The function calculates effective DP link bandwidth when a given link is 1733 * using the given link settings. 1734 * 1735 * return - total effective link bandwidth in kbps. 1736 */ 1737 uint32_t dc_link_bandwidth_kbps( 1738 const struct dc_link *link, 1739 const struct dc_link_settings *link_setting); 1740 1741 /* The function returns minimum bandwidth required to drive a given timing 1742 * return - minimum required timing bandwidth in kbps. 1743 */ 1744 uint32_t dc_bandwidth_in_kbps_from_timing( 1745 const struct dc_crtc_timing *timing); 1746 1747 /* The function takes a snapshot of current link resource allocation state 1748 * @dc: pointer to dc of the dm calling this 1749 * @map: a dc link resource snapshot defined internally to dc. 1750 * 1751 * DM needs to capture a snapshot of current link resource allocation mapping 1752 * and store it in its persistent storage. 1753 * 1754 * Some of the link resource is using first come first serve policy. 1755 * The allocation mapping depends on original hotplug order. This information 1756 * is lost after driver is loaded next time. The snapshot is used in order to 1757 * restore link resource to its previous state so user will get consistent 1758 * link capability allocation across reboot. 1759 * 1760 */ 1761 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 1762 1763 /* This function restores link resource allocation state from a snapshot 1764 * @dc: pointer to dc of the dm calling this 1765 * @map: a dc link resource snapshot defined internally to dc. 1766 * 1767 * DM needs to call this function after initial link detection on boot and 1768 * before first commit streams to restore link resource allocation state 1769 * from previous boot session. 1770 * 1771 * Some of the link resource is using first come first serve policy. 1772 * The allocation mapping depends on original hotplug order. This information 1773 * is lost after driver is loaded next time. The snapshot is used in order to 1774 * restore link resource to its previous state so user will get consistent 1775 * link capability allocation across reboot. 1776 * 1777 */ 1778 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 1779 1780 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 1781 * interface i.e stream_update->dsc_config 1782 */ 1783 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 1784 1785 /* translate a raw link rate data to bandwidth in kbps */ 1786 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(uint8_t bw); 1787 1788 /* determine the optimal bandwidth given link and required bw. 1789 * @link - current detected link 1790 * @req_bw - requested bandwidth in kbps 1791 * @link_settings - returned most optimal link settings that can fit the 1792 * requested bandwidth 1793 * return - false if link can't support requested bandwidth, true if link 1794 * settings is found. 1795 */ 1796 bool dc_link_decide_edp_link_settings(struct dc_link *link, 1797 struct dc_link_settings *link_settings, 1798 uint32_t req_bw); 1799 1800 /* return the max dp link settings can be driven by the link without considering 1801 * connected RX device and its capability 1802 */ 1803 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 1804 struct dc_link_settings *max_link_enc_cap); 1805 1806 /* determine when the link is driving MST mode, what DP link channel coding 1807 * format will be used. The decision will remain unchanged until next HPD event. 1808 * 1809 * @link - a link with DP RX connection 1810 * return - if stream is committed to this link with MST signal type, type of 1811 * channel coding format dc will choose. 1812 */ 1813 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 1814 const struct dc_link *link); 1815 1816 /* get max dp link settings the link can enable with all things considered. (i.e 1817 * TX/RX/Cable capabilities and dp override policies. 1818 * 1819 * @link - a link with DP RX connection 1820 * return - max dp link settings the link can enable. 1821 * 1822 */ 1823 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 1824 1825 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 1826 * to a link with dp connector signal type. 1827 * @link - a link with dp connector signal type 1828 * return - true if connected, false otherwise 1829 */ 1830 bool dc_link_is_dp_sink_present(struct dc_link *link); 1831 1832 /* Force DP lane settings update to main-link video signal and notify the change 1833 * to DP RX via DPCD. This is a debug interface used for video signal integrity 1834 * tuning purpose. The interface assumes link has already been enabled with DP 1835 * signal. 1836 * 1837 * @lt_settings - a container structure with desired hw_lane_settings 1838 */ 1839 void dc_link_set_drive_settings(struct dc *dc, 1840 struct link_training_settings *lt_settings, 1841 const struct dc_link *link); 1842 1843 /* Enable a test pattern in Link or PHY layer in an active link for compliance 1844 * test or debugging purpose. The test pattern will remain until next un-plug. 1845 * 1846 * @link - active link with DP signal output enabled. 1847 * @test_pattern - desired test pattern to output. 1848 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 1849 * @test_pattern_color_space - for video test pattern choose a desired color 1850 * space. 1851 * @p_link_settings - For PHY pattern choose a desired link settings 1852 * @p_custom_pattern - some test pattern will require a custom input to 1853 * customize some pattern details. Otherwise keep it to NULL. 1854 * @cust_pattern_size - size of the custom pattern input. 1855 * 1856 */ 1857 bool dc_link_dp_set_test_pattern( 1858 struct dc_link *link, 1859 enum dp_test_pattern test_pattern, 1860 enum dp_test_pattern_color_space test_pattern_color_space, 1861 const struct link_training_settings *p_link_settings, 1862 const unsigned char *p_custom_pattern, 1863 unsigned int cust_pattern_size); 1864 1865 /* Force DP link settings to always use a specific value until reboot to a 1866 * specific link. If link has already been enabled, the interface will also 1867 * switch to desired link settings immediately. This is a debug interface to 1868 * generic dp issue trouble shooting. 1869 */ 1870 void dc_link_set_preferred_link_settings(struct dc *dc, 1871 struct dc_link_settings *link_setting, 1872 struct dc_link *link); 1873 1874 /* Force DP link to customize a specific link training behavior by overriding to 1875 * standard DP specs defined protocol. This is a debug interface to trouble shoot 1876 * display specific link training issues or apply some display specific 1877 * workaround in link training. 1878 * 1879 * @link_settings - if not NULL, force preferred link settings to the link. 1880 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 1881 * will apply this particular override in future link training. If NULL is 1882 * passed in, dc resets previous overrides. 1883 * NOTE: DM must keep the memory from override pointers until DM resets preferred 1884 * training settings. 1885 */ 1886 void dc_link_set_preferred_training_settings(struct dc *dc, 1887 struct dc_link_settings *link_setting, 1888 struct dc_link_training_overrides *lt_overrides, 1889 struct dc_link *link, 1890 bool skip_immediate_retrain); 1891 1892 /* return - true if FEC is supported with connected DP RX, false otherwise */ 1893 bool dc_link_is_fec_supported(const struct dc_link *link); 1894 1895 /* query FEC enablement policy to determine if FEC will be enabled by dc during 1896 * link enablement. 1897 * return - true if FEC should be enabled, false otherwise. 1898 */ 1899 bool dc_link_should_enable_fec(const struct dc_link *link); 1900 1901 /* determine lttpr mode the current link should be enabled with a specific link 1902 * settings. 1903 */ 1904 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 1905 struct dc_link_settings *link_setting); 1906 1907 /* Force DP RX to update its power state. 1908 * NOTE: this interface doesn't update dp main-link. Calling this function will 1909 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 1910 * RX power state back upon finish DM specific execution requiring DP RX in a 1911 * specific power state. 1912 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 1913 * state. 1914 */ 1915 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 1916 1917 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 1918 * current value read from extended receiver cap from 02200h - 0220Fh. 1919 * Some DP RX has problems of providing accurate DP receiver caps from extended 1920 * field, this interface is a workaround to revert link back to use base caps. 1921 */ 1922 void dc_link_overwrite_extended_receiver_cap( 1923 struct dc_link *link); 1924 1925 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 1926 bool wait_for_hpd); 1927 1928 /* Set backlight level of an embedded panel (eDP, LVDS). 1929 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 1930 * and 16 bit fractional, where 1.0 is max backlight value. 1931 */ 1932 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 1933 uint32_t backlight_pwm_u16_16, 1934 uint32_t frame_ramp); 1935 1936 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 1937 bool dc_link_set_backlight_level_nits(struct dc_link *link, 1938 bool isHDR, 1939 uint32_t backlight_millinits, 1940 uint32_t transition_time_in_ms); 1941 1942 bool dc_link_get_backlight_level_nits(struct dc_link *link, 1943 uint32_t *backlight_millinits, 1944 uint32_t *backlight_millinits_peak); 1945 1946 int dc_link_get_backlight_level(const struct dc_link *dc_link); 1947 1948 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 1949 1950 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 1951 bool wait, bool force_static, const unsigned int *power_opts); 1952 1953 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 1954 1955 bool dc_link_setup_psr(struct dc_link *dc_link, 1956 const struct dc_stream_state *stream, struct psr_config *psr_config, 1957 struct psr_context *psr_context); 1958 1959 /* On eDP links this function call will stall until T12 has elapsed. 1960 * If the panel is not in power off state, this function will return 1961 * immediately. 1962 */ 1963 bool dc_link_wait_for_t12(struct dc_link *link); 1964 1965 /* Determine if dp trace has been initialized to reflect upto date result * 1966 * return - true if trace is initialized and has valid data. False dp trace 1967 * doesn't have valid result. 1968 */ 1969 bool dc_dp_trace_is_initialized(struct dc_link *link); 1970 1971 /* Query a dp trace flag to indicate if the current dp trace data has been 1972 * logged before 1973 */ 1974 bool dc_dp_trace_is_logged(struct dc_link *link, 1975 bool in_detection); 1976 1977 /* Set dp trace flag to indicate whether DM has already logged the current dp 1978 * trace data. DM can set is_logged to true upon logging and check 1979 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 1980 */ 1981 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 1982 bool in_detection, 1983 bool is_logged); 1984 1985 /* Obtain driver time stamp for last dp link training end. The time stamp is 1986 * formatted based on dm_get_timestamp DM function. 1987 * @in_detection - true to get link training end time stamp of last link 1988 * training in detection sequence. false to get link training end time stamp 1989 * of last link training in commit (dpms) sequence 1990 */ 1991 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 1992 bool in_detection); 1993 1994 /* Get how many link training attempts dc has done with latest sequence. 1995 * @in_detection - true to get link training count of last link 1996 * training in detection sequence. false to get link training count of last link 1997 * training in commit (dpms) sequence 1998 */ 1999 struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2000 bool in_detection); 2001 2002 /* Get how many link loss has happened since last link training attempts */ 2003 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2004 2005 /* 2006 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2007 */ 2008 /* 2009 * Send a request from DP-Tx requesting to allocate BW remotely after 2010 * allocating it locally. This will get processed by CM and a CB function 2011 * will be called. 2012 * 2013 * @link: pointer to the dc_link struct instance 2014 * @req_bw: The requested bw in Kbyte to allocated 2015 * 2016 * return: none 2017 */ 2018 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2019 2020 /* 2021 * Handle function for when the status of the Request above is complete. 2022 * We will find out the result of allocating on CM and update structs. 2023 * 2024 * @link: pointer to the dc_link struct instance 2025 * @bw: Allocated or Estimated BW depending on the result 2026 * @result: Response type 2027 * 2028 * return: none 2029 */ 2030 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2031 uint8_t bw, uint8_t result); 2032 2033 /* 2034 * Handle the USB4 BW Allocation related functionality here: 2035 * Plug => Try to allocate max bw from timing parameters supported by the sink 2036 * Unplug => de-allocate bw 2037 * 2038 * @link: pointer to the dc_link struct instance 2039 * @peak_bw: Peak bw used by the link/sink 2040 * 2041 * return: allocated bw else return 0 2042 */ 2043 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2044 struct dc_link *link, int peak_bw); 2045 2046 /* Sink Interfaces - A sink corresponds to a display output device */ 2047 2048 struct dc_container_id { 2049 // 128bit GUID in binary form 2050 unsigned char guid[16]; 2051 // 8 byte port ID -> ELD.PortID 2052 unsigned int portId[2]; 2053 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2054 unsigned short manufacturerName; 2055 // 2 byte product code -> ELD.ProductCode 2056 unsigned short productCode; 2057 }; 2058 2059 2060 struct dc_sink_dsc_caps { 2061 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2062 // 'false' if they are sink's DSC caps 2063 bool is_virtual_dpcd_dsc; 2064 #if defined(CONFIG_DRM_AMD_DC_DCN) 2065 // 'true' if MST topology supports DSC passthrough for sink 2066 // 'false' if MST topology does not support DSC passthrough 2067 bool is_dsc_passthrough_supported; 2068 #endif 2069 struct dsc_dec_dpcd_caps dsc_dec_caps; 2070 }; 2071 2072 struct dc_sink_fec_caps { 2073 bool is_rx_fec_supported; 2074 bool is_topology_fec_supported; 2075 }; 2076 2077 struct scdc_caps { 2078 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2079 union hdmi_scdc_device_id_data device_id; 2080 }; 2081 2082 /* 2083 * The sink structure contains EDID and other display device properties 2084 */ 2085 struct dc_sink { 2086 enum signal_type sink_signal; 2087 struct dc_edid dc_edid; /* raw edid */ 2088 struct dc_edid_caps edid_caps; /* parse display caps */ 2089 struct dc_container_id *dc_container_id; 2090 uint32_t dongle_max_pix_clk; 2091 void *priv; 2092 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2093 bool converter_disable_audio; 2094 2095 struct scdc_caps scdc_caps; 2096 struct dc_sink_dsc_caps dsc_caps; 2097 struct dc_sink_fec_caps fec_caps; 2098 2099 bool is_vsc_sdp_colorimetry_supported; 2100 2101 /* private to DC core */ 2102 struct dc_link *link; 2103 struct dc_context *ctx; 2104 2105 uint32_t sink_id; 2106 2107 /* private to dc_sink.c */ 2108 // refcount must be the last member in dc_sink, since we want the 2109 // sink structure to be logically cloneable up to (but not including) 2110 // refcount 2111 struct kref refcount; 2112 }; 2113 2114 void dc_sink_retain(struct dc_sink *sink); 2115 void dc_sink_release(struct dc_sink *sink); 2116 2117 struct dc_sink_init_data { 2118 enum signal_type sink_signal; 2119 struct dc_link *link; 2120 uint32_t dongle_max_pix_clk; 2121 bool converter_disable_audio; 2122 }; 2123 2124 bool dc_extended_blank_supported(struct dc *dc); 2125 2126 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2127 2128 /* Newer interfaces */ 2129 struct dc_cursor { 2130 struct dc_plane_address address; 2131 struct dc_cursor_attributes attributes; 2132 }; 2133 2134 2135 /* Interrupt interfaces */ 2136 enum dc_irq_source dc_interrupt_to_irq_source( 2137 struct dc *dc, 2138 uint32_t src_id, 2139 uint32_t ext_id); 2140 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2141 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2142 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2143 struct dc *dc, uint32_t link_index); 2144 2145 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2146 2147 /* Power Interfaces */ 2148 2149 void dc_set_power_state( 2150 struct dc *dc, 2151 enum dc_acpi_cm_power_state power_state); 2152 void dc_resume(struct dc *dc); 2153 2154 void dc_power_down_on_boot(struct dc *dc); 2155 2156 #if defined(CONFIG_DRM_AMD_DC_HDCP) 2157 /* 2158 * HDCP Interfaces 2159 */ 2160 enum hdcp_message_status dc_process_hdcp_msg( 2161 enum signal_type signal, 2162 struct dc_link *link, 2163 struct hdcp_protection_message *message_info); 2164 #endif 2165 bool dc_is_dmcu_initialized(struct dc *dc); 2166 2167 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2168 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2169 2170 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane, 2171 struct dc_cursor_attributes *cursor_attr); 2172 2173 void dc_allow_idle_optimizations(struct dc *dc, bool allow); 2174 2175 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2176 void dc_unlock_memory_clock_frequency(struct dc *dc); 2177 2178 /* set min memory clock to the min required for current mode, max to maxDPM */ 2179 void dc_lock_memory_clock_frequency(struct dc *dc); 2180 2181 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2182 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2183 2184 /* cleanup on driver unload */ 2185 void dc_hardware_release(struct dc *dc); 2186 2187 /* disables fw based mclk switch */ 2188 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2189 2190 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2191 void dc_z10_restore(const struct dc *dc); 2192 void dc_z10_save_init(struct dc *dc); 2193 2194 bool dc_is_dmub_outbox_supported(struct dc *dc); 2195 bool dc_enable_dmub_notifications(struct dc *dc); 2196 2197 void dc_enable_dmub_outbox(struct dc *dc); 2198 2199 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2200 uint32_t link_index, 2201 struct aux_payload *payload); 2202 2203 /* Get dc link index from dpia port index */ 2204 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2205 uint8_t dpia_port_index); 2206 2207 bool dc_process_dmub_set_config_async(struct dc *dc, 2208 uint32_t link_index, 2209 struct set_config_cmd_payload *payload, 2210 struct dmub_notification *notify); 2211 2212 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2213 uint32_t link_index, 2214 uint8_t mst_alloc_slots, 2215 uint8_t *mst_slots_in_use); 2216 2217 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2218 uint32_t hpd_int_enable); 2219 2220 /* DSC Interfaces */ 2221 #include "dc_dsc.h" 2222 2223 /* Disable acc mode Interfaces */ 2224 void dc_disable_accelerated_mode(struct dc *dc); 2225 2226 #endif /* DC_INTERFACE_H_ */ 2227