1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 /* The caprices of the preprocessor require that this be declared right here */
27 #define CREATE_TRACE_POINTS
28 
29 #include "dm_services_types.h"
30 #include "dc.h"
31 #include "dc/inc/core_types.h"
32 #include "dal_asic_id.h"
33 
34 #include "vid.h"
35 #include "amdgpu.h"
36 #include "amdgpu_display.h"
37 #include "amdgpu_ucode.h"
38 #include "atom.h"
39 #include "amdgpu_dm.h"
40 #include "amdgpu_pm.h"
41 
42 #include "amd_shared.h"
43 #include "amdgpu_dm_irq.h"
44 #include "dm_helpers.h"
45 #include "amdgpu_dm_mst_types.h"
46 #if defined(CONFIG_DEBUG_FS)
47 #include "amdgpu_dm_debugfs.h"
48 #endif
49 
50 #include "ivsrcid/ivsrcid_vislands30.h"
51 
52 #include <linux/module.h>
53 #include <linux/moduleparam.h>
54 #include <linux/version.h>
55 #include <linux/types.h>
56 #include <linux/pm_runtime.h>
57 #include <linux/pci.h>
58 #include <linux/firmware.h>
59 #include <linux/component.h>
60 
61 #include <drm/drm_atomic.h>
62 #include <drm/drm_atomic_uapi.h>
63 #include <drm/drm_atomic_helper.h>
64 #include <drm/drm_dp_mst_helper.h>
65 #include <drm/drm_fb_helper.h>
66 #include <drm/drm_fourcc.h>
67 #include <drm/drm_edid.h>
68 #include <drm/drm_vblank.h>
69 #include <drm/drm_audio_component.h>
70 
71 #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
72 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
73 
74 #include "dcn/dcn_1_0_offset.h"
75 #include "dcn/dcn_1_0_sh_mask.h"
76 #include "soc15_hw_ip.h"
77 #include "vega10_ip_offset.h"
78 
79 #include "soc15_common.h"
80 #endif
81 
82 #include "modules/inc/mod_freesync.h"
83 #include "modules/power/power_helpers.h"
84 #include "modules/inc/mod_info_packet.h"
85 
86 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
87 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
88 
89 /**
90  * DOC: overview
91  *
92  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
93  * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
94  * requests into DC requests, and DC responses into DRM responses.
95  *
96  * The root control structure is &struct amdgpu_display_manager.
97  */
98 
99 /* basic init/fini API */
100 static int amdgpu_dm_init(struct amdgpu_device *adev);
101 static void amdgpu_dm_fini(struct amdgpu_device *adev);
102 
103 /*
104  * initializes drm_device display related structures, based on the information
105  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
106  * drm_encoder, drm_mode_config
107  *
108  * Returns 0 on success
109  */
110 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
111 /* removes and deallocates the drm structures, created by the above function */
112 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
113 
114 static void
115 amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
116 
117 static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
118 				struct drm_plane *plane,
119 				unsigned long possible_crtcs,
120 				const struct dc_plane_cap *plane_cap);
121 static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
122 			       struct drm_plane *plane,
123 			       uint32_t link_index);
124 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
125 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
126 				    uint32_t link_index,
127 				    struct amdgpu_encoder *amdgpu_encoder);
128 static int amdgpu_dm_encoder_init(struct drm_device *dev,
129 				  struct amdgpu_encoder *aencoder,
130 				  uint32_t link_index);
131 
132 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
133 
134 static int amdgpu_dm_atomic_commit(struct drm_device *dev,
135 				   struct drm_atomic_state *state,
136 				   bool nonblock);
137 
138 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
139 
140 static int amdgpu_dm_atomic_check(struct drm_device *dev,
141 				  struct drm_atomic_state *state);
142 
143 static void handle_cursor_update(struct drm_plane *plane,
144 				 struct drm_plane_state *old_plane_state);
145 
146 /*
147  * dm_vblank_get_counter
148  *
149  * @brief
150  * Get counter for number of vertical blanks
151  *
152  * @param
153  * struct amdgpu_device *adev - [in] desired amdgpu device
154  * int disp_idx - [in] which CRTC to get the counter from
155  *
156  * @return
157  * Counter for vertical blanks
158  */
159 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
160 {
161 	if (crtc >= adev->mode_info.num_crtc)
162 		return 0;
163 	else {
164 		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
165 		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
166 				acrtc->base.state);
167 
168 
169 		if (acrtc_state->stream == NULL) {
170 			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
171 				  crtc);
172 			return 0;
173 		}
174 
175 		return dc_stream_get_vblank_counter(acrtc_state->stream);
176 	}
177 }
178 
179 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
180 				  u32 *vbl, u32 *position)
181 {
182 	uint32_t v_blank_start, v_blank_end, h_position, v_position;
183 
184 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
185 		return -EINVAL;
186 	else {
187 		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
188 		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
189 						acrtc->base.state);
190 
191 		if (acrtc_state->stream ==  NULL) {
192 			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
193 				  crtc);
194 			return 0;
195 		}
196 
197 		/*
198 		 * TODO rework base driver to use values directly.
199 		 * for now parse it back into reg-format
200 		 */
201 		dc_stream_get_scanoutpos(acrtc_state->stream,
202 					 &v_blank_start,
203 					 &v_blank_end,
204 					 &h_position,
205 					 &v_position);
206 
207 		*position = v_position | (h_position << 16);
208 		*vbl = v_blank_start | (v_blank_end << 16);
209 	}
210 
211 	return 0;
212 }
213 
214 static bool dm_is_idle(void *handle)
215 {
216 	/* XXX todo */
217 	return true;
218 }
219 
220 static int dm_wait_for_idle(void *handle)
221 {
222 	/* XXX todo */
223 	return 0;
224 }
225 
226 static bool dm_check_soft_reset(void *handle)
227 {
228 	return false;
229 }
230 
231 static int dm_soft_reset(void *handle)
232 {
233 	/* XXX todo */
234 	return 0;
235 }
236 
237 static struct amdgpu_crtc *
238 get_crtc_by_otg_inst(struct amdgpu_device *adev,
239 		     int otg_inst)
240 {
241 	struct drm_device *dev = adev->ddev;
242 	struct drm_crtc *crtc;
243 	struct amdgpu_crtc *amdgpu_crtc;
244 
245 	if (otg_inst == -1) {
246 		WARN_ON(1);
247 		return adev->mode_info.crtcs[0];
248 	}
249 
250 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
251 		amdgpu_crtc = to_amdgpu_crtc(crtc);
252 
253 		if (amdgpu_crtc->otg_inst == otg_inst)
254 			return amdgpu_crtc;
255 	}
256 
257 	return NULL;
258 }
259 
260 static inline bool amdgpu_dm_vrr_active(struct dm_crtc_state *dm_state)
261 {
262 	return dm_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE ||
263 	       dm_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
264 }
265 
266 static void dm_pflip_high_irq(void *interrupt_params)
267 {
268 	struct amdgpu_crtc *amdgpu_crtc;
269 	struct common_irq_params *irq_params = interrupt_params;
270 	struct amdgpu_device *adev = irq_params->adev;
271 	unsigned long flags;
272 	struct drm_pending_vblank_event *e;
273 	struct dm_crtc_state *acrtc_state;
274 	uint32_t vpos, hpos, v_blank_start, v_blank_end;
275 	bool vrr_active;
276 
277 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
278 
279 	/* IRQ could occur when in initial stage */
280 	/* TODO work and BO cleanup */
281 	if (amdgpu_crtc == NULL) {
282 		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
283 		return;
284 	}
285 
286 	spin_lock_irqsave(&adev->ddev->event_lock, flags);
287 
288 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
289 		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
290 						 amdgpu_crtc->pflip_status,
291 						 AMDGPU_FLIP_SUBMITTED,
292 						 amdgpu_crtc->crtc_id,
293 						 amdgpu_crtc);
294 		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
295 		return;
296 	}
297 
298 	/* page flip completed. */
299 	e = amdgpu_crtc->event;
300 	amdgpu_crtc->event = NULL;
301 
302 	if (!e)
303 		WARN_ON(1);
304 
305 	acrtc_state = to_dm_crtc_state(amdgpu_crtc->base.state);
306 	vrr_active = amdgpu_dm_vrr_active(acrtc_state);
307 
308 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
309 	if (!vrr_active ||
310 	    !dc_stream_get_scanoutpos(acrtc_state->stream, &v_blank_start,
311 				      &v_blank_end, &hpos, &vpos) ||
312 	    (vpos < v_blank_start)) {
313 		/* Update to correct count and vblank timestamp if racing with
314 		 * vblank irq. This also updates to the correct vblank timestamp
315 		 * even in VRR mode, as scanout is past the front-porch atm.
316 		 */
317 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
318 
319 		/* Wake up userspace by sending the pageflip event with proper
320 		 * count and timestamp of vblank of flip completion.
321 		 */
322 		if (e) {
323 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
324 
325 			/* Event sent, so done with vblank for this flip */
326 			drm_crtc_vblank_put(&amdgpu_crtc->base);
327 		}
328 	} else if (e) {
329 		/* VRR active and inside front-porch: vblank count and
330 		 * timestamp for pageflip event will only be up to date after
331 		 * drm_crtc_handle_vblank() has been executed from late vblank
332 		 * irq handler after start of back-porch (vline 0). We queue the
333 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
334 		 * updated timestamp and count, once it runs after us.
335 		 *
336 		 * We need to open-code this instead of using the helper
337 		 * drm_crtc_arm_vblank_event(), as that helper would
338 		 * call drm_crtc_accurate_vblank_count(), which we must
339 		 * not call in VRR mode while we are in front-porch!
340 		 */
341 
342 		/* sequence will be replaced by real count during send-out. */
343 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
344 		e->pipe = amdgpu_crtc->crtc_id;
345 
346 		list_add_tail(&e->base.link, &adev->ddev->vblank_event_list);
347 		e = NULL;
348 	}
349 
350 	/* Keep track of vblank of this flip for flip throttling. We use the
351 	 * cooked hw counter, as that one incremented at start of this vblank
352 	 * of pageflip completion, so last_flip_vblank is the forbidden count
353 	 * for queueing new pageflips if vsync + VRR is enabled.
354 	 */
355 	amdgpu_crtc->last_flip_vblank = amdgpu_get_vblank_counter_kms(adev->ddev,
356 							amdgpu_crtc->crtc_id);
357 
358 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
359 	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
360 
361 	DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
362 			 amdgpu_crtc->crtc_id, amdgpu_crtc,
363 			 vrr_active, (int) !e);
364 }
365 
366 static void dm_vupdate_high_irq(void *interrupt_params)
367 {
368 	struct common_irq_params *irq_params = interrupt_params;
369 	struct amdgpu_device *adev = irq_params->adev;
370 	struct amdgpu_crtc *acrtc;
371 	struct dm_crtc_state *acrtc_state;
372 	unsigned long flags;
373 
374 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
375 
376 	if (acrtc) {
377 		acrtc_state = to_dm_crtc_state(acrtc->base.state);
378 
379 		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
380 				 amdgpu_dm_vrr_active(acrtc_state));
381 
382 		/* Core vblank handling is done here after end of front-porch in
383 		 * vrr mode, as vblank timestamping will give valid results
384 		 * while now done after front-porch. This will also deliver
385 		 * page-flip completion events that have been queued to us
386 		 * if a pageflip happened inside front-porch.
387 		 */
388 		if (amdgpu_dm_vrr_active(acrtc_state)) {
389 			drm_crtc_handle_vblank(&acrtc->base);
390 
391 			/* BTR processing for pre-DCE12 ASICs */
392 			if (acrtc_state->stream &&
393 			    adev->family < AMDGPU_FAMILY_AI) {
394 				spin_lock_irqsave(&adev->ddev->event_lock, flags);
395 				mod_freesync_handle_v_update(
396 				    adev->dm.freesync_module,
397 				    acrtc_state->stream,
398 				    &acrtc_state->vrr_params);
399 
400 				dc_stream_adjust_vmin_vmax(
401 				    adev->dm.dc,
402 				    acrtc_state->stream,
403 				    &acrtc_state->vrr_params.adjust);
404 				spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
405 			}
406 		}
407 	}
408 }
409 
410 static void dm_crtc_high_irq(void *interrupt_params)
411 {
412 	struct common_irq_params *irq_params = interrupt_params;
413 	struct amdgpu_device *adev = irq_params->adev;
414 	struct amdgpu_crtc *acrtc;
415 	struct dm_crtc_state *acrtc_state;
416 	unsigned long flags;
417 
418 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
419 
420 	if (acrtc) {
421 		acrtc_state = to_dm_crtc_state(acrtc->base.state);
422 
423 		DRM_DEBUG_DRIVER("crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
424 				 amdgpu_dm_vrr_active(acrtc_state));
425 
426 		/* Core vblank handling at start of front-porch is only possible
427 		 * in non-vrr mode, as only there vblank timestamping will give
428 		 * valid results while done in front-porch. Otherwise defer it
429 		 * to dm_vupdate_high_irq after end of front-porch.
430 		 */
431 		if (!amdgpu_dm_vrr_active(acrtc_state))
432 			drm_crtc_handle_vblank(&acrtc->base);
433 
434 		/* Following stuff must happen at start of vblank, for crc
435 		 * computation and below-the-range btr support in vrr mode.
436 		 */
437 		amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
438 
439 		if (acrtc_state->stream && adev->family >= AMDGPU_FAMILY_AI &&
440 		    acrtc_state->vrr_params.supported &&
441 		    acrtc_state->freesync_config.state == VRR_STATE_ACTIVE_VARIABLE) {
442 			spin_lock_irqsave(&adev->ddev->event_lock, flags);
443 			mod_freesync_handle_v_update(
444 				adev->dm.freesync_module,
445 				acrtc_state->stream,
446 				&acrtc_state->vrr_params);
447 
448 			dc_stream_adjust_vmin_vmax(
449 				adev->dm.dc,
450 				acrtc_state->stream,
451 				&acrtc_state->vrr_params.adjust);
452 			spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
453 		}
454 	}
455 }
456 
457 static int dm_set_clockgating_state(void *handle,
458 		  enum amd_clockgating_state state)
459 {
460 	return 0;
461 }
462 
463 static int dm_set_powergating_state(void *handle,
464 		  enum amd_powergating_state state)
465 {
466 	return 0;
467 }
468 
469 /* Prototypes of private functions */
470 static int dm_early_init(void* handle);
471 
472 /* Allocate memory for FBC compressed data  */
473 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
474 {
475 	struct drm_device *dev = connector->dev;
476 	struct amdgpu_device *adev = dev->dev_private;
477 	struct dm_comressor_info *compressor = &adev->dm.compressor;
478 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
479 	struct drm_display_mode *mode;
480 	unsigned long max_size = 0;
481 
482 	if (adev->dm.dc->fbc_compressor == NULL)
483 		return;
484 
485 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
486 		return;
487 
488 	if (compressor->bo_ptr)
489 		return;
490 
491 
492 	list_for_each_entry(mode, &connector->modes, head) {
493 		if (max_size < mode->htotal * mode->vtotal)
494 			max_size = mode->htotal * mode->vtotal;
495 	}
496 
497 	if (max_size) {
498 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
499 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
500 			    &compressor->gpu_addr, &compressor->cpu_addr);
501 
502 		if (r)
503 			DRM_ERROR("DM: Failed to initialize FBC\n");
504 		else {
505 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
506 			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
507 		}
508 
509 	}
510 
511 }
512 
513 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
514 					  int pipe, bool *enabled,
515 					  unsigned char *buf, int max_bytes)
516 {
517 	struct drm_device *dev = dev_get_drvdata(kdev);
518 	struct amdgpu_device *adev = dev->dev_private;
519 	struct drm_connector *connector;
520 	struct drm_connector_list_iter conn_iter;
521 	struct amdgpu_dm_connector *aconnector;
522 	int ret = 0;
523 
524 	*enabled = false;
525 
526 	mutex_lock(&adev->dm.audio_lock);
527 
528 	drm_connector_list_iter_begin(dev, &conn_iter);
529 	drm_for_each_connector_iter(connector, &conn_iter) {
530 		aconnector = to_amdgpu_dm_connector(connector);
531 		if (aconnector->audio_inst != port)
532 			continue;
533 
534 		*enabled = true;
535 		ret = drm_eld_size(connector->eld);
536 		memcpy(buf, connector->eld, min(max_bytes, ret));
537 
538 		break;
539 	}
540 	drm_connector_list_iter_end(&conn_iter);
541 
542 	mutex_unlock(&adev->dm.audio_lock);
543 
544 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
545 
546 	return ret;
547 }
548 
549 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
550 	.get_eld = amdgpu_dm_audio_component_get_eld,
551 };
552 
553 static int amdgpu_dm_audio_component_bind(struct device *kdev,
554 				       struct device *hda_kdev, void *data)
555 {
556 	struct drm_device *dev = dev_get_drvdata(kdev);
557 	struct amdgpu_device *adev = dev->dev_private;
558 	struct drm_audio_component *acomp = data;
559 
560 	acomp->ops = &amdgpu_dm_audio_component_ops;
561 	acomp->dev = kdev;
562 	adev->dm.audio_component = acomp;
563 
564 	return 0;
565 }
566 
567 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
568 					  struct device *hda_kdev, void *data)
569 {
570 	struct drm_device *dev = dev_get_drvdata(kdev);
571 	struct amdgpu_device *adev = dev->dev_private;
572 	struct drm_audio_component *acomp = data;
573 
574 	acomp->ops = NULL;
575 	acomp->dev = NULL;
576 	adev->dm.audio_component = NULL;
577 }
578 
579 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
580 	.bind	= amdgpu_dm_audio_component_bind,
581 	.unbind	= amdgpu_dm_audio_component_unbind,
582 };
583 
584 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
585 {
586 	int i, ret;
587 
588 	if (!amdgpu_audio)
589 		return 0;
590 
591 	adev->mode_info.audio.enabled = true;
592 
593 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
594 
595 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
596 		adev->mode_info.audio.pin[i].channels = -1;
597 		adev->mode_info.audio.pin[i].rate = -1;
598 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
599 		adev->mode_info.audio.pin[i].status_bits = 0;
600 		adev->mode_info.audio.pin[i].category_code = 0;
601 		adev->mode_info.audio.pin[i].connected = false;
602 		adev->mode_info.audio.pin[i].id =
603 			adev->dm.dc->res_pool->audios[i]->inst;
604 		adev->mode_info.audio.pin[i].offset = 0;
605 	}
606 
607 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
608 	if (ret < 0)
609 		return ret;
610 
611 	adev->dm.audio_registered = true;
612 
613 	return 0;
614 }
615 
616 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
617 {
618 	if (!amdgpu_audio)
619 		return;
620 
621 	if (!adev->mode_info.audio.enabled)
622 		return;
623 
624 	if (adev->dm.audio_registered) {
625 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
626 		adev->dm.audio_registered = false;
627 	}
628 
629 	/* TODO: Disable audio? */
630 
631 	adev->mode_info.audio.enabled = false;
632 }
633 
634 void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
635 {
636 	struct drm_audio_component *acomp = adev->dm.audio_component;
637 
638 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
639 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
640 
641 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
642 						 pin, -1);
643 	}
644 }
645 
646 static int amdgpu_dm_init(struct amdgpu_device *adev)
647 {
648 	struct dc_init_data init_data;
649 	adev->dm.ddev = adev->ddev;
650 	adev->dm.adev = adev;
651 
652 	/* Zero all the fields */
653 	memset(&init_data, 0, sizeof(init_data));
654 
655 	mutex_init(&adev->dm.dc_lock);
656 	mutex_init(&adev->dm.audio_lock);
657 
658 	if(amdgpu_dm_irq_init(adev)) {
659 		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
660 		goto error;
661 	}
662 
663 	init_data.asic_id.chip_family = adev->family;
664 
665 	init_data.asic_id.pci_revision_id = adev->rev_id;
666 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
667 
668 	init_data.asic_id.vram_width = adev->gmc.vram_width;
669 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
670 	init_data.asic_id.atombios_base_address =
671 		adev->mode_info.atom_context->bios;
672 
673 	init_data.driver = adev;
674 
675 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
676 
677 	if (!adev->dm.cgs_device) {
678 		DRM_ERROR("amdgpu: failed to create cgs device.\n");
679 		goto error;
680 	}
681 
682 	init_data.cgs_device = adev->dm.cgs_device;
683 
684 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
685 
686 	/*
687 	 * TODO debug why this doesn't work on Raven
688 	 */
689 	if (adev->flags & AMD_IS_APU &&
690 	    adev->asic_type >= CHIP_CARRIZO &&
691 	    adev->asic_type <= CHIP_RAVEN)
692 		init_data.flags.gpu_vm_support = true;
693 
694 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
695 		init_data.flags.fbc_support = true;
696 
697 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
698 		init_data.flags.multi_mon_pp_mclk_switch = true;
699 
700 	init_data.flags.power_down_display_on_boot = true;
701 
702 #ifdef CONFIG_DRM_AMD_DC_DCN2_0
703 	init_data.soc_bounding_box = adev->dm.soc_bounding_box;
704 #endif
705 
706 	/* Display Core create. */
707 	adev->dm.dc = dc_create(&init_data);
708 
709 	if (adev->dm.dc) {
710 		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
711 	} else {
712 		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
713 		goto error;
714 	}
715 
716 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
717 	if (!adev->dm.freesync_module) {
718 		DRM_ERROR(
719 		"amdgpu: failed to initialize freesync_module.\n");
720 	} else
721 		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
722 				adev->dm.freesync_module);
723 
724 	amdgpu_dm_init_color_mod();
725 
726 	if (amdgpu_dm_initialize_drm_device(adev)) {
727 		DRM_ERROR(
728 		"amdgpu: failed to initialize sw for display support.\n");
729 		goto error;
730 	}
731 
732 	/* Update the actual used number of crtc */
733 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
734 
735 	/* TODO: Add_display_info? */
736 
737 	/* TODO use dynamic cursor width */
738 	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
739 	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
740 
741 	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
742 		DRM_ERROR(
743 		"amdgpu: failed to initialize sw for display support.\n");
744 		goto error;
745 	}
746 
747 #if defined(CONFIG_DEBUG_FS)
748 	if (dtn_debugfs_init(adev))
749 		DRM_ERROR("amdgpu: failed initialize dtn debugfs support.\n");
750 #endif
751 
752 	DRM_DEBUG_DRIVER("KMS initialized.\n");
753 
754 	return 0;
755 error:
756 	amdgpu_dm_fini(adev);
757 
758 	return -EINVAL;
759 }
760 
761 static void amdgpu_dm_fini(struct amdgpu_device *adev)
762 {
763 	amdgpu_dm_audio_fini(adev);
764 
765 	amdgpu_dm_destroy_drm_device(&adev->dm);
766 
767 	/* DC Destroy TODO: Replace destroy DAL */
768 	if (adev->dm.dc)
769 		dc_destroy(&adev->dm.dc);
770 	/*
771 	 * TODO: pageflip, vlank interrupt
772 	 *
773 	 * amdgpu_dm_irq_fini(adev);
774 	 */
775 
776 	if (adev->dm.cgs_device) {
777 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
778 		adev->dm.cgs_device = NULL;
779 	}
780 	if (adev->dm.freesync_module) {
781 		mod_freesync_destroy(adev->dm.freesync_module);
782 		adev->dm.freesync_module = NULL;
783 	}
784 
785 	mutex_destroy(&adev->dm.audio_lock);
786 	mutex_destroy(&adev->dm.dc_lock);
787 
788 	return;
789 }
790 
791 static int load_dmcu_fw(struct amdgpu_device *adev)
792 {
793 	const char *fw_name_dmcu = NULL;
794 	int r;
795 	const struct dmcu_firmware_header_v1_0 *hdr;
796 
797 	switch(adev->asic_type) {
798 	case CHIP_BONAIRE:
799 	case CHIP_HAWAII:
800 	case CHIP_KAVERI:
801 	case CHIP_KABINI:
802 	case CHIP_MULLINS:
803 	case CHIP_TONGA:
804 	case CHIP_FIJI:
805 	case CHIP_CARRIZO:
806 	case CHIP_STONEY:
807 	case CHIP_POLARIS11:
808 	case CHIP_POLARIS10:
809 	case CHIP_POLARIS12:
810 	case CHIP_VEGAM:
811 	case CHIP_VEGA10:
812 	case CHIP_VEGA12:
813 	case CHIP_VEGA20:
814 	case CHIP_NAVI10:
815 	case CHIP_NAVI14:
816 	case CHIP_NAVI12:
817 	case CHIP_RENOIR:
818 		return 0;
819 	case CHIP_RAVEN:
820 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
821 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
822 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
823 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
824 		else
825 			return 0;
826 		break;
827 	default:
828 		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
829 		return -EINVAL;
830 	}
831 
832 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
833 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
834 		return 0;
835 	}
836 
837 	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
838 	if (r == -ENOENT) {
839 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
840 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
841 		adev->dm.fw_dmcu = NULL;
842 		return 0;
843 	}
844 	if (r) {
845 		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
846 			fw_name_dmcu);
847 		return r;
848 	}
849 
850 	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
851 	if (r) {
852 		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
853 			fw_name_dmcu);
854 		release_firmware(adev->dm.fw_dmcu);
855 		adev->dm.fw_dmcu = NULL;
856 		return r;
857 	}
858 
859 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
860 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
861 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
862 	adev->firmware.fw_size +=
863 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
864 
865 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
866 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
867 	adev->firmware.fw_size +=
868 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
869 
870 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
871 
872 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
873 
874 	return 0;
875 }
876 
877 static int dm_sw_init(void *handle)
878 {
879 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
880 
881 	return load_dmcu_fw(adev);
882 }
883 
884 static int dm_sw_fini(void *handle)
885 {
886 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
887 
888 	if(adev->dm.fw_dmcu) {
889 		release_firmware(adev->dm.fw_dmcu);
890 		adev->dm.fw_dmcu = NULL;
891 	}
892 
893 	return 0;
894 }
895 
896 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
897 {
898 	struct amdgpu_dm_connector *aconnector;
899 	struct drm_connector *connector;
900 	int ret = 0;
901 
902 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
903 
904 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
905 		aconnector = to_amdgpu_dm_connector(connector);
906 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
907 		    aconnector->mst_mgr.aux) {
908 			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
909 					aconnector, aconnector->base.base.id);
910 
911 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
912 			if (ret < 0) {
913 				DRM_ERROR("DM_MST: Failed to start MST\n");
914 				((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
915 				return ret;
916 				}
917 			}
918 	}
919 
920 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
921 	return ret;
922 }
923 
924 static int dm_late_init(void *handle)
925 {
926 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
927 
928 	struct dmcu_iram_parameters params;
929 	unsigned int linear_lut[16];
930 	int i;
931 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
932 	bool ret = false;
933 
934 	for (i = 0; i < 16; i++)
935 		linear_lut[i] = 0xFFFF * i / 15;
936 
937 	params.set = 0;
938 	params.backlight_ramping_start = 0xCCCC;
939 	params.backlight_ramping_reduction = 0xCCCCCCCC;
940 	params.backlight_lut_array_size = 16;
941 	params.backlight_lut_array = linear_lut;
942 
943 	/* todo will enable for navi10 */
944 	if (adev->asic_type <= CHIP_RAVEN) {
945 		ret = dmcu_load_iram(dmcu, params);
946 
947 		if (!ret)
948 			return -EINVAL;
949 	}
950 
951 	return detect_mst_link_for_all_connectors(adev->ddev);
952 }
953 
954 static void s3_handle_mst(struct drm_device *dev, bool suspend)
955 {
956 	struct amdgpu_dm_connector *aconnector;
957 	struct drm_connector *connector;
958 	struct drm_dp_mst_topology_mgr *mgr;
959 	int ret;
960 	bool need_hotplug = false;
961 
962 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
963 
964 	list_for_each_entry(connector, &dev->mode_config.connector_list,
965 			    head) {
966 		aconnector = to_amdgpu_dm_connector(connector);
967 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
968 		    aconnector->mst_port)
969 			continue;
970 
971 		mgr = &aconnector->mst_mgr;
972 
973 		if (suspend) {
974 			drm_dp_mst_topology_mgr_suspend(mgr);
975 		} else {
976 			ret = drm_dp_mst_topology_mgr_resume(mgr);
977 			if (ret < 0) {
978 				drm_dp_mst_topology_mgr_set_mst(mgr, false);
979 				need_hotplug = true;
980 			}
981 		}
982 	}
983 
984 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
985 
986 	if (need_hotplug)
987 		drm_kms_helper_hotplug_event(dev);
988 }
989 
990 /**
991  * dm_hw_init() - Initialize DC device
992  * @handle: The base driver device containing the amdpgu_dm device.
993  *
994  * Initialize the &struct amdgpu_display_manager device. This involves calling
995  * the initializers of each DM component, then populating the struct with them.
996  *
997  * Although the function implies hardware initialization, both hardware and
998  * software are initialized here. Splitting them out to their relevant init
999  * hooks is a future TODO item.
1000  *
1001  * Some notable things that are initialized here:
1002  *
1003  * - Display Core, both software and hardware
1004  * - DC modules that we need (freesync and color management)
1005  * - DRM software states
1006  * - Interrupt sources and handlers
1007  * - Vblank support
1008  * - Debug FS entries, if enabled
1009  */
1010 static int dm_hw_init(void *handle)
1011 {
1012 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1013 	/* Create DAL display manager */
1014 	amdgpu_dm_init(adev);
1015 	amdgpu_dm_hpd_init(adev);
1016 
1017 	return 0;
1018 }
1019 
1020 /**
1021  * dm_hw_fini() - Teardown DC device
1022  * @handle: The base driver device containing the amdpgu_dm device.
1023  *
1024  * Teardown components within &struct amdgpu_display_manager that require
1025  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
1026  * were loaded. Also flush IRQ workqueues and disable them.
1027  */
1028 static int dm_hw_fini(void *handle)
1029 {
1030 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1031 
1032 	amdgpu_dm_hpd_fini(adev);
1033 
1034 	amdgpu_dm_irq_fini(adev);
1035 	amdgpu_dm_fini(adev);
1036 	return 0;
1037 }
1038 
1039 static int dm_suspend(void *handle)
1040 {
1041 	struct amdgpu_device *adev = handle;
1042 	struct amdgpu_display_manager *dm = &adev->dm;
1043 	int ret = 0;
1044 
1045 	WARN_ON(adev->dm.cached_state);
1046 	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
1047 
1048 	s3_handle_mst(adev->ddev, true);
1049 
1050 	amdgpu_dm_irq_suspend(adev);
1051 
1052 
1053 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
1054 
1055 	return ret;
1056 }
1057 
1058 static struct amdgpu_dm_connector *
1059 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
1060 					     struct drm_crtc *crtc)
1061 {
1062 	uint32_t i;
1063 	struct drm_connector_state *new_con_state;
1064 	struct drm_connector *connector;
1065 	struct drm_crtc *crtc_from_state;
1066 
1067 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
1068 		crtc_from_state = new_con_state->crtc;
1069 
1070 		if (crtc_from_state == crtc)
1071 			return to_amdgpu_dm_connector(connector);
1072 	}
1073 
1074 	return NULL;
1075 }
1076 
1077 static void emulated_link_detect(struct dc_link *link)
1078 {
1079 	struct dc_sink_init_data sink_init_data = { 0 };
1080 	struct display_sink_capability sink_caps = { 0 };
1081 	enum dc_edid_status edid_status;
1082 	struct dc_context *dc_ctx = link->ctx;
1083 	struct dc_sink *sink = NULL;
1084 	struct dc_sink *prev_sink = NULL;
1085 
1086 	link->type = dc_connection_none;
1087 	prev_sink = link->local_sink;
1088 
1089 	if (prev_sink != NULL)
1090 		dc_sink_retain(prev_sink);
1091 
1092 	switch (link->connector_signal) {
1093 	case SIGNAL_TYPE_HDMI_TYPE_A: {
1094 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
1095 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
1096 		break;
1097 	}
1098 
1099 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
1100 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
1101 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
1102 		break;
1103 	}
1104 
1105 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
1106 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
1107 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
1108 		break;
1109 	}
1110 
1111 	case SIGNAL_TYPE_LVDS: {
1112 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
1113 		sink_caps.signal = SIGNAL_TYPE_LVDS;
1114 		break;
1115 	}
1116 
1117 	case SIGNAL_TYPE_EDP: {
1118 		sink_caps.transaction_type =
1119 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
1120 		sink_caps.signal = SIGNAL_TYPE_EDP;
1121 		break;
1122 	}
1123 
1124 	case SIGNAL_TYPE_DISPLAY_PORT: {
1125 		sink_caps.transaction_type =
1126 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
1127 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
1128 		break;
1129 	}
1130 
1131 	default:
1132 		DC_ERROR("Invalid connector type! signal:%d\n",
1133 			link->connector_signal);
1134 		return;
1135 	}
1136 
1137 	sink_init_data.link = link;
1138 	sink_init_data.sink_signal = sink_caps.signal;
1139 
1140 	sink = dc_sink_create(&sink_init_data);
1141 	if (!sink) {
1142 		DC_ERROR("Failed to create sink!\n");
1143 		return;
1144 	}
1145 
1146 	/* dc_sink_create returns a new reference */
1147 	link->local_sink = sink;
1148 
1149 	edid_status = dm_helpers_read_local_edid(
1150 			link->ctx,
1151 			link,
1152 			sink);
1153 
1154 	if (edid_status != EDID_OK)
1155 		DC_ERROR("Failed to read EDID");
1156 
1157 }
1158 
1159 static int dm_resume(void *handle)
1160 {
1161 	struct amdgpu_device *adev = handle;
1162 	struct drm_device *ddev = adev->ddev;
1163 	struct amdgpu_display_manager *dm = &adev->dm;
1164 	struct amdgpu_dm_connector *aconnector;
1165 	struct drm_connector *connector;
1166 	struct drm_crtc *crtc;
1167 	struct drm_crtc_state *new_crtc_state;
1168 	struct dm_crtc_state *dm_new_crtc_state;
1169 	struct drm_plane *plane;
1170 	struct drm_plane_state *new_plane_state;
1171 	struct dm_plane_state *dm_new_plane_state;
1172 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
1173 	enum dc_connection_type new_connection_type = dc_connection_none;
1174 	int i;
1175 
1176 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
1177 	dc_release_state(dm_state->context);
1178 	dm_state->context = dc_create_state(dm->dc);
1179 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
1180 	dc_resource_state_construct(dm->dc, dm_state->context);
1181 
1182 	/* power on hardware */
1183 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
1184 
1185 	/* program HPD filter */
1186 	dc_resume(dm->dc);
1187 
1188 	/* On resume we need to  rewrite the MSTM control bits to enamble MST*/
1189 	s3_handle_mst(ddev, false);
1190 
1191 	/*
1192 	 * early enable HPD Rx IRQ, should be done before set mode as short
1193 	 * pulse interrupts are used for MST
1194 	 */
1195 	amdgpu_dm_irq_resume_early(adev);
1196 
1197 	/* Do detection*/
1198 	list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
1199 		aconnector = to_amdgpu_dm_connector(connector);
1200 
1201 		/*
1202 		 * this is the case when traversing through already created
1203 		 * MST connectors, should be skipped
1204 		 */
1205 		if (aconnector->mst_port)
1206 			continue;
1207 
1208 		mutex_lock(&aconnector->hpd_lock);
1209 		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
1210 			DRM_ERROR("KMS: Failed to detect connector\n");
1211 
1212 		if (aconnector->base.force && new_connection_type == dc_connection_none)
1213 			emulated_link_detect(aconnector->dc_link);
1214 		else
1215 			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
1216 
1217 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
1218 			aconnector->fake_enable = false;
1219 
1220 		if (aconnector->dc_sink)
1221 			dc_sink_release(aconnector->dc_sink);
1222 		aconnector->dc_sink = NULL;
1223 		amdgpu_dm_update_connector_after_detect(aconnector);
1224 		mutex_unlock(&aconnector->hpd_lock);
1225 	}
1226 
1227 	/* Force mode set in atomic commit */
1228 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
1229 		new_crtc_state->active_changed = true;
1230 
1231 	/*
1232 	 * atomic_check is expected to create the dc states. We need to release
1233 	 * them here, since they were duplicated as part of the suspend
1234 	 * procedure.
1235 	 */
1236 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
1237 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
1238 		if (dm_new_crtc_state->stream) {
1239 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
1240 			dc_stream_release(dm_new_crtc_state->stream);
1241 			dm_new_crtc_state->stream = NULL;
1242 		}
1243 	}
1244 
1245 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
1246 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
1247 		if (dm_new_plane_state->dc_state) {
1248 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
1249 			dc_plane_state_release(dm_new_plane_state->dc_state);
1250 			dm_new_plane_state->dc_state = NULL;
1251 		}
1252 	}
1253 
1254 	drm_atomic_helper_resume(ddev, dm->cached_state);
1255 
1256 	dm->cached_state = NULL;
1257 
1258 	amdgpu_dm_irq_resume_late(adev);
1259 
1260 	return 0;
1261 }
1262 
1263 /**
1264  * DOC: DM Lifecycle
1265  *
1266  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
1267  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
1268  * the base driver's device list to be initialized and torn down accordingly.
1269  *
1270  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
1271  */
1272 
1273 static const struct amd_ip_funcs amdgpu_dm_funcs = {
1274 	.name = "dm",
1275 	.early_init = dm_early_init,
1276 	.late_init = dm_late_init,
1277 	.sw_init = dm_sw_init,
1278 	.sw_fini = dm_sw_fini,
1279 	.hw_init = dm_hw_init,
1280 	.hw_fini = dm_hw_fini,
1281 	.suspend = dm_suspend,
1282 	.resume = dm_resume,
1283 	.is_idle = dm_is_idle,
1284 	.wait_for_idle = dm_wait_for_idle,
1285 	.check_soft_reset = dm_check_soft_reset,
1286 	.soft_reset = dm_soft_reset,
1287 	.set_clockgating_state = dm_set_clockgating_state,
1288 	.set_powergating_state = dm_set_powergating_state,
1289 };
1290 
1291 const struct amdgpu_ip_block_version dm_ip_block =
1292 {
1293 	.type = AMD_IP_BLOCK_TYPE_DCE,
1294 	.major = 1,
1295 	.minor = 0,
1296 	.rev = 0,
1297 	.funcs = &amdgpu_dm_funcs,
1298 };
1299 
1300 
1301 /**
1302  * DOC: atomic
1303  *
1304  * *WIP*
1305  */
1306 
1307 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
1308 	.fb_create = amdgpu_display_user_framebuffer_create,
1309 	.output_poll_changed = drm_fb_helper_output_poll_changed,
1310 	.atomic_check = amdgpu_dm_atomic_check,
1311 	.atomic_commit = amdgpu_dm_atomic_commit,
1312 };
1313 
1314 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
1315 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
1316 };
1317 
1318 static void
1319 amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
1320 {
1321 	struct drm_connector *connector = &aconnector->base;
1322 	struct drm_device *dev = connector->dev;
1323 	struct dc_sink *sink;
1324 
1325 	/* MST handled by drm_mst framework */
1326 	if (aconnector->mst_mgr.mst_state == true)
1327 		return;
1328 
1329 
1330 	sink = aconnector->dc_link->local_sink;
1331 	if (sink)
1332 		dc_sink_retain(sink);
1333 
1334 	/*
1335 	 * Edid mgmt connector gets first update only in mode_valid hook and then
1336 	 * the connector sink is set to either fake or physical sink depends on link status.
1337 	 * Skip if already done during boot.
1338 	 */
1339 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
1340 			&& aconnector->dc_em_sink) {
1341 
1342 		/*
1343 		 * For S3 resume with headless use eml_sink to fake stream
1344 		 * because on resume connector->sink is set to NULL
1345 		 */
1346 		mutex_lock(&dev->mode_config.mutex);
1347 
1348 		if (sink) {
1349 			if (aconnector->dc_sink) {
1350 				amdgpu_dm_update_freesync_caps(connector, NULL);
1351 				/*
1352 				 * retain and release below are used to
1353 				 * bump up refcount for sink because the link doesn't point
1354 				 * to it anymore after disconnect, so on next crtc to connector
1355 				 * reshuffle by UMD we will get into unwanted dc_sink release
1356 				 */
1357 				dc_sink_release(aconnector->dc_sink);
1358 			}
1359 			aconnector->dc_sink = sink;
1360 			dc_sink_retain(aconnector->dc_sink);
1361 			amdgpu_dm_update_freesync_caps(connector,
1362 					aconnector->edid);
1363 		} else {
1364 			amdgpu_dm_update_freesync_caps(connector, NULL);
1365 			if (!aconnector->dc_sink) {
1366 				aconnector->dc_sink = aconnector->dc_em_sink;
1367 				dc_sink_retain(aconnector->dc_sink);
1368 			}
1369 		}
1370 
1371 		mutex_unlock(&dev->mode_config.mutex);
1372 
1373 		if (sink)
1374 			dc_sink_release(sink);
1375 		return;
1376 	}
1377 
1378 	/*
1379 	 * TODO: temporary guard to look for proper fix
1380 	 * if this sink is MST sink, we should not do anything
1381 	 */
1382 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) {
1383 		dc_sink_release(sink);
1384 		return;
1385 	}
1386 
1387 	if (aconnector->dc_sink == sink) {
1388 		/*
1389 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
1390 		 * Do nothing!!
1391 		 */
1392 		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
1393 				aconnector->connector_id);
1394 		if (sink)
1395 			dc_sink_release(sink);
1396 		return;
1397 	}
1398 
1399 	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
1400 		aconnector->connector_id, aconnector->dc_sink, sink);
1401 
1402 	mutex_lock(&dev->mode_config.mutex);
1403 
1404 	/*
1405 	 * 1. Update status of the drm connector
1406 	 * 2. Send an event and let userspace tell us what to do
1407 	 */
1408 	if (sink) {
1409 		/*
1410 		 * TODO: check if we still need the S3 mode update workaround.
1411 		 * If yes, put it here.
1412 		 */
1413 		if (aconnector->dc_sink)
1414 			amdgpu_dm_update_freesync_caps(connector, NULL);
1415 
1416 		aconnector->dc_sink = sink;
1417 		dc_sink_retain(aconnector->dc_sink);
1418 		if (sink->dc_edid.length == 0) {
1419 			aconnector->edid = NULL;
1420 			drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1421 		} else {
1422 			aconnector->edid =
1423 				(struct edid *) sink->dc_edid.raw_edid;
1424 
1425 
1426 			drm_connector_update_edid_property(connector,
1427 					aconnector->edid);
1428 			drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
1429 					    aconnector->edid);
1430 		}
1431 		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
1432 
1433 	} else {
1434 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1435 		amdgpu_dm_update_freesync_caps(connector, NULL);
1436 		drm_connector_update_edid_property(connector, NULL);
1437 		aconnector->num_modes = 0;
1438 		dc_sink_release(aconnector->dc_sink);
1439 		aconnector->dc_sink = NULL;
1440 		aconnector->edid = NULL;
1441 	}
1442 
1443 	mutex_unlock(&dev->mode_config.mutex);
1444 
1445 	if (sink)
1446 		dc_sink_release(sink);
1447 }
1448 
1449 static void handle_hpd_irq(void *param)
1450 {
1451 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1452 	struct drm_connector *connector = &aconnector->base;
1453 	struct drm_device *dev = connector->dev;
1454 	enum dc_connection_type new_connection_type = dc_connection_none;
1455 
1456 	/*
1457 	 * In case of failure or MST no need to update connector status or notify the OS
1458 	 * since (for MST case) MST does this in its own context.
1459 	 */
1460 	mutex_lock(&aconnector->hpd_lock);
1461 
1462 	if (aconnector->fake_enable)
1463 		aconnector->fake_enable = false;
1464 
1465 	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
1466 		DRM_ERROR("KMS: Failed to detect connector\n");
1467 
1468 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
1469 		emulated_link_detect(aconnector->dc_link);
1470 
1471 
1472 		drm_modeset_lock_all(dev);
1473 		dm_restore_drm_connector_state(dev, connector);
1474 		drm_modeset_unlock_all(dev);
1475 
1476 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
1477 			drm_kms_helper_hotplug_event(dev);
1478 
1479 	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
1480 		amdgpu_dm_update_connector_after_detect(aconnector);
1481 
1482 
1483 		drm_modeset_lock_all(dev);
1484 		dm_restore_drm_connector_state(dev, connector);
1485 		drm_modeset_unlock_all(dev);
1486 
1487 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
1488 			drm_kms_helper_hotplug_event(dev);
1489 	}
1490 	mutex_unlock(&aconnector->hpd_lock);
1491 
1492 }
1493 
1494 static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
1495 {
1496 	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
1497 	uint8_t dret;
1498 	bool new_irq_handled = false;
1499 	int dpcd_addr;
1500 	int dpcd_bytes_to_read;
1501 
1502 	const int max_process_count = 30;
1503 	int process_count = 0;
1504 
1505 	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
1506 
1507 	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
1508 		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
1509 		/* DPCD 0x200 - 0x201 for downstream IRQ */
1510 		dpcd_addr = DP_SINK_COUNT;
1511 	} else {
1512 		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
1513 		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
1514 		dpcd_addr = DP_SINK_COUNT_ESI;
1515 	}
1516 
1517 	dret = drm_dp_dpcd_read(
1518 		&aconnector->dm_dp_aux.aux,
1519 		dpcd_addr,
1520 		esi,
1521 		dpcd_bytes_to_read);
1522 
1523 	while (dret == dpcd_bytes_to_read &&
1524 		process_count < max_process_count) {
1525 		uint8_t retry;
1526 		dret = 0;
1527 
1528 		process_count++;
1529 
1530 		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
1531 		/* handle HPD short pulse irq */
1532 		if (aconnector->mst_mgr.mst_state)
1533 			drm_dp_mst_hpd_irq(
1534 				&aconnector->mst_mgr,
1535 				esi,
1536 				&new_irq_handled);
1537 
1538 		if (new_irq_handled) {
1539 			/* ACK at DPCD to notify down stream */
1540 			const int ack_dpcd_bytes_to_write =
1541 				dpcd_bytes_to_read - 1;
1542 
1543 			for (retry = 0; retry < 3; retry++) {
1544 				uint8_t wret;
1545 
1546 				wret = drm_dp_dpcd_write(
1547 					&aconnector->dm_dp_aux.aux,
1548 					dpcd_addr + 1,
1549 					&esi[1],
1550 					ack_dpcd_bytes_to_write);
1551 				if (wret == ack_dpcd_bytes_to_write)
1552 					break;
1553 			}
1554 
1555 			/* check if there is new irq to be handled */
1556 			dret = drm_dp_dpcd_read(
1557 				&aconnector->dm_dp_aux.aux,
1558 				dpcd_addr,
1559 				esi,
1560 				dpcd_bytes_to_read);
1561 
1562 			new_irq_handled = false;
1563 		} else {
1564 			break;
1565 		}
1566 	}
1567 
1568 	if (process_count == max_process_count)
1569 		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
1570 }
1571 
1572 static void handle_hpd_rx_irq(void *param)
1573 {
1574 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1575 	struct drm_connector *connector = &aconnector->base;
1576 	struct drm_device *dev = connector->dev;
1577 	struct dc_link *dc_link = aconnector->dc_link;
1578 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
1579 	enum dc_connection_type new_connection_type = dc_connection_none;
1580 
1581 	/*
1582 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
1583 	 * conflict, after implement i2c helper, this mutex should be
1584 	 * retired.
1585 	 */
1586 	if (dc_link->type != dc_connection_mst_branch)
1587 		mutex_lock(&aconnector->hpd_lock);
1588 
1589 	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
1590 			!is_mst_root_connector) {
1591 		/* Downstream Port status changed. */
1592 		if (!dc_link_detect_sink(dc_link, &new_connection_type))
1593 			DRM_ERROR("KMS: Failed to detect connector\n");
1594 
1595 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
1596 			emulated_link_detect(dc_link);
1597 
1598 			if (aconnector->fake_enable)
1599 				aconnector->fake_enable = false;
1600 
1601 			amdgpu_dm_update_connector_after_detect(aconnector);
1602 
1603 
1604 			drm_modeset_lock_all(dev);
1605 			dm_restore_drm_connector_state(dev, connector);
1606 			drm_modeset_unlock_all(dev);
1607 
1608 			drm_kms_helper_hotplug_event(dev);
1609 		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
1610 
1611 			if (aconnector->fake_enable)
1612 				aconnector->fake_enable = false;
1613 
1614 			amdgpu_dm_update_connector_after_detect(aconnector);
1615 
1616 
1617 			drm_modeset_lock_all(dev);
1618 			dm_restore_drm_connector_state(dev, connector);
1619 			drm_modeset_unlock_all(dev);
1620 
1621 			drm_kms_helper_hotplug_event(dev);
1622 		}
1623 	}
1624 	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
1625 	    (dc_link->type == dc_connection_mst_branch))
1626 		dm_handle_hpd_rx_irq(aconnector);
1627 
1628 	if (dc_link->type != dc_connection_mst_branch) {
1629 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
1630 		mutex_unlock(&aconnector->hpd_lock);
1631 	}
1632 }
1633 
1634 static void register_hpd_handlers(struct amdgpu_device *adev)
1635 {
1636 	struct drm_device *dev = adev->ddev;
1637 	struct drm_connector *connector;
1638 	struct amdgpu_dm_connector *aconnector;
1639 	const struct dc_link *dc_link;
1640 	struct dc_interrupt_params int_params = {0};
1641 
1642 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
1643 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
1644 
1645 	list_for_each_entry(connector,
1646 			&dev->mode_config.connector_list, head)	{
1647 
1648 		aconnector = to_amdgpu_dm_connector(connector);
1649 		dc_link = aconnector->dc_link;
1650 
1651 		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
1652 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
1653 			int_params.irq_source = dc_link->irq_source_hpd;
1654 
1655 			amdgpu_dm_irq_register_interrupt(adev, &int_params,
1656 					handle_hpd_irq,
1657 					(void *) aconnector);
1658 		}
1659 
1660 		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
1661 
1662 			/* Also register for DP short pulse (hpd_rx). */
1663 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
1664 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
1665 
1666 			amdgpu_dm_irq_register_interrupt(adev, &int_params,
1667 					handle_hpd_rx_irq,
1668 					(void *) aconnector);
1669 		}
1670 	}
1671 }
1672 
1673 /* Register IRQ sources and initialize IRQ callbacks */
1674 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
1675 {
1676 	struct dc *dc = adev->dm.dc;
1677 	struct common_irq_params *c_irq_params;
1678 	struct dc_interrupt_params int_params = {0};
1679 	int r;
1680 	int i;
1681 	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
1682 
1683 	if (adev->asic_type >= CHIP_VEGA10)
1684 		client_id = SOC15_IH_CLIENTID_DCE;
1685 
1686 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
1687 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
1688 
1689 	/*
1690 	 * Actions of amdgpu_irq_add_id():
1691 	 * 1. Register a set() function with base driver.
1692 	 *    Base driver will call set() function to enable/disable an
1693 	 *    interrupt in DC hardware.
1694 	 * 2. Register amdgpu_dm_irq_handler().
1695 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
1696 	 *    coming from DC hardware.
1697 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
1698 	 *    for acknowledging and handling. */
1699 
1700 	/* Use VBLANK interrupt */
1701 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
1702 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
1703 		if (r) {
1704 			DRM_ERROR("Failed to add crtc irq id!\n");
1705 			return r;
1706 		}
1707 
1708 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1709 		int_params.irq_source =
1710 			dc_interrupt_to_irq_source(dc, i, 0);
1711 
1712 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1713 
1714 		c_irq_params->adev = adev;
1715 		c_irq_params->irq_src = int_params.irq_source;
1716 
1717 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1718 				dm_crtc_high_irq, c_irq_params);
1719 	}
1720 
1721 	/* Use VUPDATE interrupt */
1722 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
1723 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
1724 		if (r) {
1725 			DRM_ERROR("Failed to add vupdate irq id!\n");
1726 			return r;
1727 		}
1728 
1729 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1730 		int_params.irq_source =
1731 			dc_interrupt_to_irq_source(dc, i, 0);
1732 
1733 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
1734 
1735 		c_irq_params->adev = adev;
1736 		c_irq_params->irq_src = int_params.irq_source;
1737 
1738 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1739 				dm_vupdate_high_irq, c_irq_params);
1740 	}
1741 
1742 	/* Use GRPH_PFLIP interrupt */
1743 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
1744 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
1745 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
1746 		if (r) {
1747 			DRM_ERROR("Failed to add page flip irq id!\n");
1748 			return r;
1749 		}
1750 
1751 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1752 		int_params.irq_source =
1753 			dc_interrupt_to_irq_source(dc, i, 0);
1754 
1755 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
1756 
1757 		c_irq_params->adev = adev;
1758 		c_irq_params->irq_src = int_params.irq_source;
1759 
1760 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1761 				dm_pflip_high_irq, c_irq_params);
1762 
1763 	}
1764 
1765 	/* HPD */
1766 	r = amdgpu_irq_add_id(adev, client_id,
1767 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
1768 	if (r) {
1769 		DRM_ERROR("Failed to add hpd irq id!\n");
1770 		return r;
1771 	}
1772 
1773 	register_hpd_handlers(adev);
1774 
1775 	return 0;
1776 }
1777 
1778 #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1779 /* Register IRQ sources and initialize IRQ callbacks */
1780 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
1781 {
1782 	struct dc *dc = adev->dm.dc;
1783 	struct common_irq_params *c_irq_params;
1784 	struct dc_interrupt_params int_params = {0};
1785 	int r;
1786 	int i;
1787 
1788 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
1789 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
1790 
1791 	/*
1792 	 * Actions of amdgpu_irq_add_id():
1793 	 * 1. Register a set() function with base driver.
1794 	 *    Base driver will call set() function to enable/disable an
1795 	 *    interrupt in DC hardware.
1796 	 * 2. Register amdgpu_dm_irq_handler().
1797 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
1798 	 *    coming from DC hardware.
1799 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
1800 	 *    for acknowledging and handling.
1801 	 */
1802 
1803 	/* Use VSTARTUP interrupt */
1804 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
1805 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
1806 			i++) {
1807 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
1808 
1809 		if (r) {
1810 			DRM_ERROR("Failed to add crtc irq id!\n");
1811 			return r;
1812 		}
1813 
1814 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1815 		int_params.irq_source =
1816 			dc_interrupt_to_irq_source(dc, i, 0);
1817 
1818 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1819 
1820 		c_irq_params->adev = adev;
1821 		c_irq_params->irq_src = int_params.irq_source;
1822 
1823 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1824 				dm_crtc_high_irq, c_irq_params);
1825 	}
1826 
1827 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
1828 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
1829 	 * to trigger at end of each vblank, regardless of state of the lock,
1830 	 * matching DCE behaviour.
1831 	 */
1832 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
1833 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
1834 	     i++) {
1835 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
1836 
1837 		if (r) {
1838 			DRM_ERROR("Failed to add vupdate irq id!\n");
1839 			return r;
1840 		}
1841 
1842 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1843 		int_params.irq_source =
1844 			dc_interrupt_to_irq_source(dc, i, 0);
1845 
1846 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
1847 
1848 		c_irq_params->adev = adev;
1849 		c_irq_params->irq_src = int_params.irq_source;
1850 
1851 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1852 				dm_vupdate_high_irq, c_irq_params);
1853 	}
1854 
1855 	/* Use GRPH_PFLIP interrupt */
1856 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
1857 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
1858 			i++) {
1859 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
1860 		if (r) {
1861 			DRM_ERROR("Failed to add page flip irq id!\n");
1862 			return r;
1863 		}
1864 
1865 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
1866 		int_params.irq_source =
1867 			dc_interrupt_to_irq_source(dc, i, 0);
1868 
1869 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
1870 
1871 		c_irq_params->adev = adev;
1872 		c_irq_params->irq_src = int_params.irq_source;
1873 
1874 		amdgpu_dm_irq_register_interrupt(adev, &int_params,
1875 				dm_pflip_high_irq, c_irq_params);
1876 
1877 	}
1878 
1879 	/* HPD */
1880 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
1881 			&adev->hpd_irq);
1882 	if (r) {
1883 		DRM_ERROR("Failed to add hpd irq id!\n");
1884 		return r;
1885 	}
1886 
1887 	register_hpd_handlers(adev);
1888 
1889 	return 0;
1890 }
1891 #endif
1892 
1893 /*
1894  * Acquires the lock for the atomic state object and returns
1895  * the new atomic state.
1896  *
1897  * This should only be called during atomic check.
1898  */
1899 static int dm_atomic_get_state(struct drm_atomic_state *state,
1900 			       struct dm_atomic_state **dm_state)
1901 {
1902 	struct drm_device *dev = state->dev;
1903 	struct amdgpu_device *adev = dev->dev_private;
1904 	struct amdgpu_display_manager *dm = &adev->dm;
1905 	struct drm_private_state *priv_state;
1906 
1907 	if (*dm_state)
1908 		return 0;
1909 
1910 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
1911 	if (IS_ERR(priv_state))
1912 		return PTR_ERR(priv_state);
1913 
1914 	*dm_state = to_dm_atomic_state(priv_state);
1915 
1916 	return 0;
1917 }
1918 
1919 struct dm_atomic_state *
1920 dm_atomic_get_new_state(struct drm_atomic_state *state)
1921 {
1922 	struct drm_device *dev = state->dev;
1923 	struct amdgpu_device *adev = dev->dev_private;
1924 	struct amdgpu_display_manager *dm = &adev->dm;
1925 	struct drm_private_obj *obj;
1926 	struct drm_private_state *new_obj_state;
1927 	int i;
1928 
1929 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
1930 		if (obj->funcs == dm->atomic_obj.funcs)
1931 			return to_dm_atomic_state(new_obj_state);
1932 	}
1933 
1934 	return NULL;
1935 }
1936 
1937 struct dm_atomic_state *
1938 dm_atomic_get_old_state(struct drm_atomic_state *state)
1939 {
1940 	struct drm_device *dev = state->dev;
1941 	struct amdgpu_device *adev = dev->dev_private;
1942 	struct amdgpu_display_manager *dm = &adev->dm;
1943 	struct drm_private_obj *obj;
1944 	struct drm_private_state *old_obj_state;
1945 	int i;
1946 
1947 	for_each_old_private_obj_in_state(state, obj, old_obj_state, i) {
1948 		if (obj->funcs == dm->atomic_obj.funcs)
1949 			return to_dm_atomic_state(old_obj_state);
1950 	}
1951 
1952 	return NULL;
1953 }
1954 
1955 static struct drm_private_state *
1956 dm_atomic_duplicate_state(struct drm_private_obj *obj)
1957 {
1958 	struct dm_atomic_state *old_state, *new_state;
1959 
1960 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
1961 	if (!new_state)
1962 		return NULL;
1963 
1964 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
1965 
1966 	old_state = to_dm_atomic_state(obj->state);
1967 
1968 	if (old_state && old_state->context)
1969 		new_state->context = dc_copy_state(old_state->context);
1970 
1971 	if (!new_state->context) {
1972 		kfree(new_state);
1973 		return NULL;
1974 	}
1975 
1976 	return &new_state->base;
1977 }
1978 
1979 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
1980 				    struct drm_private_state *state)
1981 {
1982 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
1983 
1984 	if (dm_state && dm_state->context)
1985 		dc_release_state(dm_state->context);
1986 
1987 	kfree(dm_state);
1988 }
1989 
1990 static struct drm_private_state_funcs dm_atomic_state_funcs = {
1991 	.atomic_duplicate_state = dm_atomic_duplicate_state,
1992 	.atomic_destroy_state = dm_atomic_destroy_state,
1993 };
1994 
1995 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
1996 {
1997 	struct dm_atomic_state *state;
1998 	int r;
1999 
2000 	adev->mode_info.mode_config_initialized = true;
2001 
2002 	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
2003 	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
2004 
2005 	adev->ddev->mode_config.max_width = 16384;
2006 	adev->ddev->mode_config.max_height = 16384;
2007 
2008 	adev->ddev->mode_config.preferred_depth = 24;
2009 	adev->ddev->mode_config.prefer_shadow = 1;
2010 	/* indicates support for immediate flip */
2011 	adev->ddev->mode_config.async_page_flip = true;
2012 
2013 	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
2014 
2015 	state = kzalloc(sizeof(*state), GFP_KERNEL);
2016 	if (!state)
2017 		return -ENOMEM;
2018 
2019 	state->context = dc_create_state(adev->dm.dc);
2020 	if (!state->context) {
2021 		kfree(state);
2022 		return -ENOMEM;
2023 	}
2024 
2025 	dc_resource_state_copy_construct_current(adev->dm.dc, state->context);
2026 
2027 	drm_atomic_private_obj_init(adev->ddev,
2028 				    &adev->dm.atomic_obj,
2029 				    &state->base,
2030 				    &dm_atomic_state_funcs);
2031 
2032 	r = amdgpu_display_modeset_create_props(adev);
2033 	if (r)
2034 		return r;
2035 
2036 	r = amdgpu_dm_audio_init(adev);
2037 	if (r)
2038 		return r;
2039 
2040 	return 0;
2041 }
2042 
2043 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
2044 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
2045 
2046 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
2047 	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
2048 
2049 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm)
2050 {
2051 #if defined(CONFIG_ACPI)
2052 	struct amdgpu_dm_backlight_caps caps;
2053 
2054 	if (dm->backlight_caps.caps_valid)
2055 		return;
2056 
2057 	amdgpu_acpi_get_backlight_caps(dm->adev, &caps);
2058 	if (caps.caps_valid) {
2059 		dm->backlight_caps.min_input_signal = caps.min_input_signal;
2060 		dm->backlight_caps.max_input_signal = caps.max_input_signal;
2061 		dm->backlight_caps.caps_valid = true;
2062 	} else {
2063 		dm->backlight_caps.min_input_signal =
2064 				AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
2065 		dm->backlight_caps.max_input_signal =
2066 				AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
2067 	}
2068 #else
2069 	dm->backlight_caps.min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
2070 	dm->backlight_caps.max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
2071 #endif
2072 }
2073 
2074 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
2075 {
2076 	struct amdgpu_display_manager *dm = bl_get_data(bd);
2077 	struct amdgpu_dm_backlight_caps caps;
2078 	uint32_t brightness = bd->props.brightness;
2079 
2080 	amdgpu_dm_update_backlight_caps(dm);
2081 	caps = dm->backlight_caps;
2082 	/*
2083 	 * The brightness input is in the range 0-255
2084 	 * It needs to be rescaled to be between the
2085 	 * requested min and max input signal
2086 	 *
2087 	 * It also needs to be scaled up by 0x101 to
2088 	 * match the DC interface which has a range of
2089 	 * 0 to 0xffff
2090 	 */
2091 	brightness =
2092 		brightness
2093 		* 0x101
2094 		* (caps.max_input_signal - caps.min_input_signal)
2095 		/ AMDGPU_MAX_BL_LEVEL
2096 		+ caps.min_input_signal * 0x101;
2097 
2098 	if (dc_link_set_backlight_level(dm->backlight_link,
2099 			brightness, 0))
2100 		return 0;
2101 	else
2102 		return 1;
2103 }
2104 
2105 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
2106 {
2107 	struct amdgpu_display_manager *dm = bl_get_data(bd);
2108 	int ret = dc_link_get_backlight_level(dm->backlight_link);
2109 
2110 	if (ret == DC_ERROR_UNEXPECTED)
2111 		return bd->props.brightness;
2112 	return ret;
2113 }
2114 
2115 static const struct backlight_ops amdgpu_dm_backlight_ops = {
2116 	.options = BL_CORE_SUSPENDRESUME,
2117 	.get_brightness = amdgpu_dm_backlight_get_brightness,
2118 	.update_status	= amdgpu_dm_backlight_update_status,
2119 };
2120 
2121 static void
2122 amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
2123 {
2124 	char bl_name[16];
2125 	struct backlight_properties props = { 0 };
2126 
2127 	amdgpu_dm_update_backlight_caps(dm);
2128 
2129 	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
2130 	props.brightness = AMDGPU_MAX_BL_LEVEL;
2131 	props.type = BACKLIGHT_RAW;
2132 
2133 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
2134 			dm->adev->ddev->primary->index);
2135 
2136 	dm->backlight_dev = backlight_device_register(bl_name,
2137 			dm->adev->ddev->dev,
2138 			dm,
2139 			&amdgpu_dm_backlight_ops,
2140 			&props);
2141 
2142 	if (IS_ERR(dm->backlight_dev))
2143 		DRM_ERROR("DM: Backlight registration failed!\n");
2144 	else
2145 		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
2146 }
2147 
2148 #endif
2149 
2150 static int initialize_plane(struct amdgpu_display_manager *dm,
2151 			    struct amdgpu_mode_info *mode_info, int plane_id,
2152 			    enum drm_plane_type plane_type,
2153 			    const struct dc_plane_cap *plane_cap)
2154 {
2155 	struct drm_plane *plane;
2156 	unsigned long possible_crtcs;
2157 	int ret = 0;
2158 
2159 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
2160 	if (!plane) {
2161 		DRM_ERROR("KMS: Failed to allocate plane\n");
2162 		return -ENOMEM;
2163 	}
2164 	plane->type = plane_type;
2165 
2166 	/*
2167 	 * HACK: IGT tests expect that the primary plane for a CRTC
2168 	 * can only have one possible CRTC. Only expose support for
2169 	 * any CRTC if they're not going to be used as a primary plane
2170 	 * for a CRTC - like overlay or underlay planes.
2171 	 */
2172 	possible_crtcs = 1 << plane_id;
2173 	if (plane_id >= dm->dc->caps.max_streams)
2174 		possible_crtcs = 0xff;
2175 
2176 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
2177 
2178 	if (ret) {
2179 		DRM_ERROR("KMS: Failed to initialize plane\n");
2180 		kfree(plane);
2181 		return ret;
2182 	}
2183 
2184 	if (mode_info)
2185 		mode_info->planes[plane_id] = plane;
2186 
2187 	return ret;
2188 }
2189 
2190 
2191 static void register_backlight_device(struct amdgpu_display_manager *dm,
2192 				      struct dc_link *link)
2193 {
2194 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
2195 	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
2196 
2197 	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
2198 	    link->type != dc_connection_none) {
2199 		/*
2200 		 * Event if registration failed, we should continue with
2201 		 * DM initialization because not having a backlight control
2202 		 * is better then a black screen.
2203 		 */
2204 		amdgpu_dm_register_backlight_device(dm);
2205 
2206 		if (dm->backlight_dev)
2207 			dm->backlight_link = link;
2208 	}
2209 #endif
2210 }
2211 
2212 
2213 /*
2214  * In this architecture, the association
2215  * connector -> encoder -> crtc
2216  * id not really requried. The crtc and connector will hold the
2217  * display_index as an abstraction to use with DAL component
2218  *
2219  * Returns 0 on success
2220  */
2221 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
2222 {
2223 	struct amdgpu_display_manager *dm = &adev->dm;
2224 	int32_t i;
2225 	struct amdgpu_dm_connector *aconnector = NULL;
2226 	struct amdgpu_encoder *aencoder = NULL;
2227 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
2228 	uint32_t link_cnt;
2229 	int32_t primary_planes;
2230 	enum dc_connection_type new_connection_type = dc_connection_none;
2231 	const struct dc_plane_cap *plane;
2232 
2233 	link_cnt = dm->dc->caps.max_links;
2234 	if (amdgpu_dm_mode_config_init(dm->adev)) {
2235 		DRM_ERROR("DM: Failed to initialize mode config\n");
2236 		return -EINVAL;
2237 	}
2238 
2239 	/* There is one primary plane per CRTC */
2240 	primary_planes = dm->dc->caps.max_streams;
2241 	ASSERT(primary_planes <= AMDGPU_MAX_PLANES);
2242 
2243 	/*
2244 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
2245 	 * Order is reversed to match iteration order in atomic check.
2246 	 */
2247 	for (i = (primary_planes - 1); i >= 0; i--) {
2248 		plane = &dm->dc->caps.planes[i];
2249 
2250 		if (initialize_plane(dm, mode_info, i,
2251 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
2252 			DRM_ERROR("KMS: Failed to initialize primary plane\n");
2253 			goto fail;
2254 		}
2255 	}
2256 
2257 	/*
2258 	 * Initialize overlay planes, index starting after primary planes.
2259 	 * These planes have a higher DRM index than the primary planes since
2260 	 * they should be considered as having a higher z-order.
2261 	 * Order is reversed to match iteration order in atomic check.
2262 	 *
2263 	 * Only support DCN for now, and only expose one so we don't encourage
2264 	 * userspace to use up all the pipes.
2265 	 */
2266 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
2267 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
2268 
2269 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
2270 			continue;
2271 
2272 		if (!plane->blends_with_above || !plane->blends_with_below)
2273 			continue;
2274 
2275 		if (!plane->pixel_format_support.argb8888)
2276 			continue;
2277 
2278 		if (initialize_plane(dm, NULL, primary_planes + i,
2279 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
2280 			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
2281 			goto fail;
2282 		}
2283 
2284 		/* Only create one overlay plane. */
2285 		break;
2286 	}
2287 
2288 	for (i = 0; i < dm->dc->caps.max_streams; i++)
2289 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
2290 			DRM_ERROR("KMS: Failed to initialize crtc\n");
2291 			goto fail;
2292 		}
2293 
2294 	dm->display_indexes_num = dm->dc->caps.max_streams;
2295 
2296 	/* loops over all connectors on the board */
2297 	for (i = 0; i < link_cnt; i++) {
2298 		struct dc_link *link = NULL;
2299 
2300 		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
2301 			DRM_ERROR(
2302 				"KMS: Cannot support more than %d display indexes\n",
2303 					AMDGPU_DM_MAX_DISPLAY_INDEX);
2304 			continue;
2305 		}
2306 
2307 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
2308 		if (!aconnector)
2309 			goto fail;
2310 
2311 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
2312 		if (!aencoder)
2313 			goto fail;
2314 
2315 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
2316 			DRM_ERROR("KMS: Failed to initialize encoder\n");
2317 			goto fail;
2318 		}
2319 
2320 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
2321 			DRM_ERROR("KMS: Failed to initialize connector\n");
2322 			goto fail;
2323 		}
2324 
2325 		link = dc_get_link_at_index(dm->dc, i);
2326 
2327 		if (!dc_link_detect_sink(link, &new_connection_type))
2328 			DRM_ERROR("KMS: Failed to detect connector\n");
2329 
2330 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
2331 			emulated_link_detect(link);
2332 			amdgpu_dm_update_connector_after_detect(aconnector);
2333 
2334 		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
2335 			amdgpu_dm_update_connector_after_detect(aconnector);
2336 			register_backlight_device(dm, link);
2337 		}
2338 
2339 
2340 	}
2341 
2342 	/* Software is initialized. Now we can register interrupt handlers. */
2343 	switch (adev->asic_type) {
2344 	case CHIP_BONAIRE:
2345 	case CHIP_HAWAII:
2346 	case CHIP_KAVERI:
2347 	case CHIP_KABINI:
2348 	case CHIP_MULLINS:
2349 	case CHIP_TONGA:
2350 	case CHIP_FIJI:
2351 	case CHIP_CARRIZO:
2352 	case CHIP_STONEY:
2353 	case CHIP_POLARIS11:
2354 	case CHIP_POLARIS10:
2355 	case CHIP_POLARIS12:
2356 	case CHIP_VEGAM:
2357 	case CHIP_VEGA10:
2358 	case CHIP_VEGA12:
2359 	case CHIP_VEGA20:
2360 		if (dce110_register_irq_handlers(dm->adev)) {
2361 			DRM_ERROR("DM: Failed to initialize IRQ\n");
2362 			goto fail;
2363 		}
2364 		break;
2365 #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2366 	case CHIP_RAVEN:
2367 #if defined(CONFIG_DRM_AMD_DC_DCN2_0)
2368 	case CHIP_NAVI12:
2369 	case CHIP_NAVI10:
2370 	case CHIP_NAVI14:
2371 #endif
2372 #if defined(CONFIG_DRM_AMD_DC_DCN2_1)
2373 	case CHIP_RENOIR:
2374 #endif
2375 		if (dcn10_register_irq_handlers(dm->adev)) {
2376 			DRM_ERROR("DM: Failed to initialize IRQ\n");
2377 			goto fail;
2378 		}
2379 		break;
2380 #endif
2381 	default:
2382 		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2383 		goto fail;
2384 	}
2385 
2386 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2387 		dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2388 	if (adev->asic_type == CHIP_RENOIR)
2389 		dm->dc->debug.disable_stutter = true;
2390 
2391 	return 0;
2392 fail:
2393 	kfree(aencoder);
2394 	kfree(aconnector);
2395 
2396 	return -EINVAL;
2397 }
2398 
2399 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
2400 {
2401 	drm_mode_config_cleanup(dm->ddev);
2402 	drm_atomic_private_obj_fini(&dm->atomic_obj);
2403 	return;
2404 }
2405 
2406 /******************************************************************************
2407  * amdgpu_display_funcs functions
2408  *****************************************************************************/
2409 
2410 /*
2411  * dm_bandwidth_update - program display watermarks
2412  *
2413  * @adev: amdgpu_device pointer
2414  *
2415  * Calculate and program the display watermarks and line buffer allocation.
2416  */
2417 static void dm_bandwidth_update(struct amdgpu_device *adev)
2418 {
2419 	/* TODO: implement later */
2420 }
2421 
2422 static const struct amdgpu_display_funcs dm_display_funcs = {
2423 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
2424 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
2425 	.backlight_set_level = NULL, /* never called for DC */
2426 	.backlight_get_level = NULL, /* never called for DC */
2427 	.hpd_sense = NULL,/* called unconditionally */
2428 	.hpd_set_polarity = NULL, /* called unconditionally */
2429 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
2430 	.page_flip_get_scanoutpos =
2431 		dm_crtc_get_scanoutpos,/* called unconditionally */
2432 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
2433 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
2434 };
2435 
2436 #if defined(CONFIG_DEBUG_KERNEL_DC)
2437 
2438 static ssize_t s3_debug_store(struct device *device,
2439 			      struct device_attribute *attr,
2440 			      const char *buf,
2441 			      size_t count)
2442 {
2443 	int ret;
2444 	int s3_state;
2445 	struct drm_device *drm_dev = dev_get_drvdata(device);
2446 	struct amdgpu_device *adev = drm_dev->dev_private;
2447 
2448 	ret = kstrtoint(buf, 0, &s3_state);
2449 
2450 	if (ret == 0) {
2451 		if (s3_state) {
2452 			dm_resume(adev);
2453 			drm_kms_helper_hotplug_event(adev->ddev);
2454 		} else
2455 			dm_suspend(adev);
2456 	}
2457 
2458 	return ret == 0 ? count : 0;
2459 }
2460 
2461 DEVICE_ATTR_WO(s3_debug);
2462 
2463 #endif
2464 
2465 static int dm_early_init(void *handle)
2466 {
2467 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2468 
2469 	switch (adev->asic_type) {
2470 	case CHIP_BONAIRE:
2471 	case CHIP_HAWAII:
2472 		adev->mode_info.num_crtc = 6;
2473 		adev->mode_info.num_hpd = 6;
2474 		adev->mode_info.num_dig = 6;
2475 		break;
2476 	case CHIP_KAVERI:
2477 		adev->mode_info.num_crtc = 4;
2478 		adev->mode_info.num_hpd = 6;
2479 		adev->mode_info.num_dig = 7;
2480 		break;
2481 	case CHIP_KABINI:
2482 	case CHIP_MULLINS:
2483 		adev->mode_info.num_crtc = 2;
2484 		adev->mode_info.num_hpd = 6;
2485 		adev->mode_info.num_dig = 6;
2486 		break;
2487 	case CHIP_FIJI:
2488 	case CHIP_TONGA:
2489 		adev->mode_info.num_crtc = 6;
2490 		adev->mode_info.num_hpd = 6;
2491 		adev->mode_info.num_dig = 7;
2492 		break;
2493 	case CHIP_CARRIZO:
2494 		adev->mode_info.num_crtc = 3;
2495 		adev->mode_info.num_hpd = 6;
2496 		adev->mode_info.num_dig = 9;
2497 		break;
2498 	case CHIP_STONEY:
2499 		adev->mode_info.num_crtc = 2;
2500 		adev->mode_info.num_hpd = 6;
2501 		adev->mode_info.num_dig = 9;
2502 		break;
2503 	case CHIP_POLARIS11:
2504 	case CHIP_POLARIS12:
2505 		adev->mode_info.num_crtc = 5;
2506 		adev->mode_info.num_hpd = 5;
2507 		adev->mode_info.num_dig = 5;
2508 		break;
2509 	case CHIP_POLARIS10:
2510 	case CHIP_VEGAM:
2511 		adev->mode_info.num_crtc = 6;
2512 		adev->mode_info.num_hpd = 6;
2513 		adev->mode_info.num_dig = 6;
2514 		break;
2515 	case CHIP_VEGA10:
2516 	case CHIP_VEGA12:
2517 	case CHIP_VEGA20:
2518 		adev->mode_info.num_crtc = 6;
2519 		adev->mode_info.num_hpd = 6;
2520 		adev->mode_info.num_dig = 6;
2521 		break;
2522 #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2523 	case CHIP_RAVEN:
2524 		adev->mode_info.num_crtc = 4;
2525 		adev->mode_info.num_hpd = 4;
2526 		adev->mode_info.num_dig = 4;
2527 		break;
2528 #endif
2529 #if defined(CONFIG_DRM_AMD_DC_DCN2_0)
2530 	case CHIP_NAVI10:
2531 	case CHIP_NAVI12:
2532 		adev->mode_info.num_crtc = 6;
2533 		adev->mode_info.num_hpd = 6;
2534 		adev->mode_info.num_dig = 6;
2535 		break;
2536 	case CHIP_NAVI14:
2537 		adev->mode_info.num_crtc = 5;
2538 		adev->mode_info.num_hpd = 5;
2539 		adev->mode_info.num_dig = 5;
2540 		break;
2541 #endif
2542 #if defined(CONFIG_DRM_AMD_DC_DCN2_1)
2543 	case CHIP_RENOIR:
2544 		adev->mode_info.num_crtc = 4;
2545 		adev->mode_info.num_hpd = 4;
2546 		adev->mode_info.num_dig = 4;
2547 		break;
2548 #endif
2549 	default:
2550 		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2551 		return -EINVAL;
2552 	}
2553 
2554 	amdgpu_dm_set_irq_funcs(adev);
2555 
2556 	if (adev->mode_info.funcs == NULL)
2557 		adev->mode_info.funcs = &dm_display_funcs;
2558 
2559 	/*
2560 	 * Note: Do NOT change adev->audio_endpt_rreg and
2561 	 * adev->audio_endpt_wreg because they are initialised in
2562 	 * amdgpu_device_init()
2563 	 */
2564 #if defined(CONFIG_DEBUG_KERNEL_DC)
2565 	device_create_file(
2566 		adev->ddev->dev,
2567 		&dev_attr_s3_debug);
2568 #endif
2569 
2570 	return 0;
2571 }
2572 
2573 static bool modeset_required(struct drm_crtc_state *crtc_state,
2574 			     struct dc_stream_state *new_stream,
2575 			     struct dc_stream_state *old_stream)
2576 {
2577 	if (!drm_atomic_crtc_needs_modeset(crtc_state))
2578 		return false;
2579 
2580 	if (!crtc_state->enable)
2581 		return false;
2582 
2583 	return crtc_state->active;
2584 }
2585 
2586 static bool modereset_required(struct drm_crtc_state *crtc_state)
2587 {
2588 	if (!drm_atomic_crtc_needs_modeset(crtc_state))
2589 		return false;
2590 
2591 	return !crtc_state->enable || !crtc_state->active;
2592 }
2593 
2594 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
2595 {
2596 	drm_encoder_cleanup(encoder);
2597 	kfree(encoder);
2598 }
2599 
2600 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
2601 	.destroy = amdgpu_dm_encoder_destroy,
2602 };
2603 
2604 
2605 static int fill_dc_scaling_info(const struct drm_plane_state *state,
2606 				struct dc_scaling_info *scaling_info)
2607 {
2608 	int scale_w, scale_h;
2609 
2610 	memset(scaling_info, 0, sizeof(*scaling_info));
2611 
2612 	/* Source is fixed 16.16 but we ignore mantissa for now... */
2613 	scaling_info->src_rect.x = state->src_x >> 16;
2614 	scaling_info->src_rect.y = state->src_y >> 16;
2615 
2616 	scaling_info->src_rect.width = state->src_w >> 16;
2617 	if (scaling_info->src_rect.width == 0)
2618 		return -EINVAL;
2619 
2620 	scaling_info->src_rect.height = state->src_h >> 16;
2621 	if (scaling_info->src_rect.height == 0)
2622 		return -EINVAL;
2623 
2624 	scaling_info->dst_rect.x = state->crtc_x;
2625 	scaling_info->dst_rect.y = state->crtc_y;
2626 
2627 	if (state->crtc_w == 0)
2628 		return -EINVAL;
2629 
2630 	scaling_info->dst_rect.width = state->crtc_w;
2631 
2632 	if (state->crtc_h == 0)
2633 		return -EINVAL;
2634 
2635 	scaling_info->dst_rect.height = state->crtc_h;
2636 
2637 	/* DRM doesn't specify clipping on destination output. */
2638 	scaling_info->clip_rect = scaling_info->dst_rect;
2639 
2640 	/* TODO: Validate scaling per-format with DC plane caps */
2641 	scale_w = scaling_info->dst_rect.width * 1000 /
2642 		  scaling_info->src_rect.width;
2643 
2644 	if (scale_w < 250 || scale_w > 16000)
2645 		return -EINVAL;
2646 
2647 	scale_h = scaling_info->dst_rect.height * 1000 /
2648 		  scaling_info->src_rect.height;
2649 
2650 	if (scale_h < 250 || scale_h > 16000)
2651 		return -EINVAL;
2652 
2653 	/*
2654 	 * The "scaling_quality" can be ignored for now, quality = 0 has DC
2655 	 * assume reasonable defaults based on the format.
2656 	 */
2657 
2658 	return 0;
2659 }
2660 
2661 static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
2662 		       uint64_t *tiling_flags)
2663 {
2664 	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
2665 	int r = amdgpu_bo_reserve(rbo, false);
2666 
2667 	if (unlikely(r)) {
2668 		/* Don't show error message when returning -ERESTARTSYS */
2669 		if (r != -ERESTARTSYS)
2670 			DRM_ERROR("Unable to reserve buffer: %d\n", r);
2671 		return r;
2672 	}
2673 
2674 	if (tiling_flags)
2675 		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
2676 
2677 	amdgpu_bo_unreserve(rbo);
2678 
2679 	return r;
2680 }
2681 
2682 static inline uint64_t get_dcc_address(uint64_t address, uint64_t tiling_flags)
2683 {
2684 	uint32_t offset = AMDGPU_TILING_GET(tiling_flags, DCC_OFFSET_256B);
2685 
2686 	return offset ? (address + offset * 256) : 0;
2687 }
2688 
2689 static int
2690 fill_plane_dcc_attributes(struct amdgpu_device *adev,
2691 			  const struct amdgpu_framebuffer *afb,
2692 			  const enum surface_pixel_format format,
2693 			  const enum dc_rotation_angle rotation,
2694 			  const struct plane_size *plane_size,
2695 			  const union dc_tiling_info *tiling_info,
2696 			  const uint64_t info,
2697 			  struct dc_plane_dcc_param *dcc,
2698 			  struct dc_plane_address *address)
2699 {
2700 	struct dc *dc = adev->dm.dc;
2701 	struct dc_dcc_surface_param input;
2702 	struct dc_surface_dcc_cap output;
2703 	uint32_t offset = AMDGPU_TILING_GET(info, DCC_OFFSET_256B);
2704 	uint32_t i64b = AMDGPU_TILING_GET(info, DCC_INDEPENDENT_64B) != 0;
2705 	uint64_t dcc_address;
2706 
2707 	memset(&input, 0, sizeof(input));
2708 	memset(&output, 0, sizeof(output));
2709 
2710 	if (!offset)
2711 		return 0;
2712 
2713 	if (format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
2714 		return 0;
2715 
2716 	if (!dc->cap_funcs.get_dcc_compression_cap)
2717 		return -EINVAL;
2718 
2719 	input.format = format;
2720 	input.surface_size.width = plane_size->surface_size.width;
2721 	input.surface_size.height = plane_size->surface_size.height;
2722 	input.swizzle_mode = tiling_info->gfx9.swizzle;
2723 
2724 	if (rotation == ROTATION_ANGLE_0 || rotation == ROTATION_ANGLE_180)
2725 		input.scan = SCAN_DIRECTION_HORIZONTAL;
2726 	else if (rotation == ROTATION_ANGLE_90 || rotation == ROTATION_ANGLE_270)
2727 		input.scan = SCAN_DIRECTION_VERTICAL;
2728 
2729 	if (!dc->cap_funcs.get_dcc_compression_cap(dc, &input, &output))
2730 		return -EINVAL;
2731 
2732 	if (!output.capable)
2733 		return -EINVAL;
2734 
2735 	if (i64b == 0 && output.grph.rgb.independent_64b_blks != 0)
2736 		return -EINVAL;
2737 
2738 	dcc->enable = 1;
2739 	dcc->meta_pitch =
2740 		AMDGPU_TILING_GET(info, DCC_PITCH_MAX) + 1;
2741 	dcc->independent_64b_blks = i64b;
2742 
2743 	dcc_address = get_dcc_address(afb->address, info);
2744 	address->grph.meta_addr.low_part = lower_32_bits(dcc_address);
2745 	address->grph.meta_addr.high_part = upper_32_bits(dcc_address);
2746 
2747 	return 0;
2748 }
2749 
2750 static int
2751 fill_plane_buffer_attributes(struct amdgpu_device *adev,
2752 			     const struct amdgpu_framebuffer *afb,
2753 			     const enum surface_pixel_format format,
2754 			     const enum dc_rotation_angle rotation,
2755 			     const uint64_t tiling_flags,
2756 			     union dc_tiling_info *tiling_info,
2757 			     struct plane_size *plane_size,
2758 			     struct dc_plane_dcc_param *dcc,
2759 			     struct dc_plane_address *address)
2760 {
2761 	const struct drm_framebuffer *fb = &afb->base;
2762 	int ret;
2763 
2764 	memset(tiling_info, 0, sizeof(*tiling_info));
2765 	memset(plane_size, 0, sizeof(*plane_size));
2766 	memset(dcc, 0, sizeof(*dcc));
2767 	memset(address, 0, sizeof(*address));
2768 
2769 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
2770 		plane_size->surface_size.x = 0;
2771 		plane_size->surface_size.y = 0;
2772 		plane_size->surface_size.width = fb->width;
2773 		plane_size->surface_size.height = fb->height;
2774 		plane_size->surface_pitch =
2775 			fb->pitches[0] / fb->format->cpp[0];
2776 
2777 		address->type = PLN_ADDR_TYPE_GRAPHICS;
2778 		address->grph.addr.low_part = lower_32_bits(afb->address);
2779 		address->grph.addr.high_part = upper_32_bits(afb->address);
2780 	} else if (format < SURFACE_PIXEL_FORMAT_INVALID) {
2781 		uint64_t chroma_addr = afb->address + fb->offsets[1];
2782 
2783 		plane_size->surface_size.x = 0;
2784 		plane_size->surface_size.y = 0;
2785 		plane_size->surface_size.width = fb->width;
2786 		plane_size->surface_size.height = fb->height;
2787 		plane_size->surface_pitch =
2788 			fb->pitches[0] / fb->format->cpp[0];
2789 
2790 		plane_size->chroma_size.x = 0;
2791 		plane_size->chroma_size.y = 0;
2792 		/* TODO: set these based on surface format */
2793 		plane_size->chroma_size.width = fb->width / 2;
2794 		plane_size->chroma_size.height = fb->height / 2;
2795 
2796 		plane_size->chroma_pitch =
2797 			fb->pitches[1] / fb->format->cpp[1];
2798 
2799 		address->type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
2800 		address->video_progressive.luma_addr.low_part =
2801 			lower_32_bits(afb->address);
2802 		address->video_progressive.luma_addr.high_part =
2803 			upper_32_bits(afb->address);
2804 		address->video_progressive.chroma_addr.low_part =
2805 			lower_32_bits(chroma_addr);
2806 		address->video_progressive.chroma_addr.high_part =
2807 			upper_32_bits(chroma_addr);
2808 	}
2809 
2810 	/* Fill GFX8 params */
2811 	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
2812 		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
2813 
2814 		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
2815 		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
2816 		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
2817 		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
2818 		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
2819 
2820 		/* XXX fix me for VI */
2821 		tiling_info->gfx8.num_banks = num_banks;
2822 		tiling_info->gfx8.array_mode =
2823 				DC_ARRAY_2D_TILED_THIN1;
2824 		tiling_info->gfx8.tile_split = tile_split;
2825 		tiling_info->gfx8.bank_width = bankw;
2826 		tiling_info->gfx8.bank_height = bankh;
2827 		tiling_info->gfx8.tile_aspect = mtaspect;
2828 		tiling_info->gfx8.tile_mode =
2829 				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
2830 	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
2831 			== DC_ARRAY_1D_TILED_THIN1) {
2832 		tiling_info->gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
2833 	}
2834 
2835 	tiling_info->gfx8.pipe_config =
2836 			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
2837 
2838 	if (adev->asic_type == CHIP_VEGA10 ||
2839 	    adev->asic_type == CHIP_VEGA12 ||
2840 	    adev->asic_type == CHIP_VEGA20 ||
2841 #if defined(CONFIG_DRM_AMD_DC_DCN2_0)
2842 	    adev->asic_type == CHIP_NAVI10 ||
2843 	    adev->asic_type == CHIP_NAVI14 ||
2844 	    adev->asic_type == CHIP_NAVI12 ||
2845 #endif
2846 #if defined(CONFIG_DRM_AMD_DC_DCN2_1)
2847 	    adev->asic_type == CHIP_RENOIR ||
2848 #endif
2849 	    adev->asic_type == CHIP_RAVEN) {
2850 		/* Fill GFX9 params */
2851 		tiling_info->gfx9.num_pipes =
2852 			adev->gfx.config.gb_addr_config_fields.num_pipes;
2853 		tiling_info->gfx9.num_banks =
2854 			adev->gfx.config.gb_addr_config_fields.num_banks;
2855 		tiling_info->gfx9.pipe_interleave =
2856 			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
2857 		tiling_info->gfx9.num_shader_engines =
2858 			adev->gfx.config.gb_addr_config_fields.num_se;
2859 		tiling_info->gfx9.max_compressed_frags =
2860 			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
2861 		tiling_info->gfx9.num_rb_per_se =
2862 			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
2863 		tiling_info->gfx9.swizzle =
2864 			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
2865 		tiling_info->gfx9.shaderEnable = 1;
2866 
2867 		ret = fill_plane_dcc_attributes(adev, afb, format, rotation,
2868 						plane_size, tiling_info,
2869 						tiling_flags, dcc, address);
2870 		if (ret)
2871 			return ret;
2872 	}
2873 
2874 	return 0;
2875 }
2876 
2877 static void
2878 fill_blending_from_plane_state(const struct drm_plane_state *plane_state,
2879 			       bool *per_pixel_alpha, bool *global_alpha,
2880 			       int *global_alpha_value)
2881 {
2882 	*per_pixel_alpha = false;
2883 	*global_alpha = false;
2884 	*global_alpha_value = 0xff;
2885 
2886 	if (plane_state->plane->type != DRM_PLANE_TYPE_OVERLAY)
2887 		return;
2888 
2889 	if (plane_state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) {
2890 		static const uint32_t alpha_formats[] = {
2891 			DRM_FORMAT_ARGB8888,
2892 			DRM_FORMAT_RGBA8888,
2893 			DRM_FORMAT_ABGR8888,
2894 		};
2895 		uint32_t format = plane_state->fb->format->format;
2896 		unsigned int i;
2897 
2898 		for (i = 0; i < ARRAY_SIZE(alpha_formats); ++i) {
2899 			if (format == alpha_formats[i]) {
2900 				*per_pixel_alpha = true;
2901 				break;
2902 			}
2903 		}
2904 	}
2905 
2906 	if (plane_state->alpha < 0xffff) {
2907 		*global_alpha = true;
2908 		*global_alpha_value = plane_state->alpha >> 8;
2909 	}
2910 }
2911 
2912 static int
2913 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
2914 			    const enum surface_pixel_format format,
2915 			    enum dc_color_space *color_space)
2916 {
2917 	bool full_range;
2918 
2919 	*color_space = COLOR_SPACE_SRGB;
2920 
2921 	/* DRM color properties only affect non-RGB formats. */
2922 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
2923 		return 0;
2924 
2925 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
2926 
2927 	switch (plane_state->color_encoding) {
2928 	case DRM_COLOR_YCBCR_BT601:
2929 		if (full_range)
2930 			*color_space = COLOR_SPACE_YCBCR601;
2931 		else
2932 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
2933 		break;
2934 
2935 	case DRM_COLOR_YCBCR_BT709:
2936 		if (full_range)
2937 			*color_space = COLOR_SPACE_YCBCR709;
2938 		else
2939 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
2940 		break;
2941 
2942 	case DRM_COLOR_YCBCR_BT2020:
2943 		if (full_range)
2944 			*color_space = COLOR_SPACE_2020_YCBCR;
2945 		else
2946 			return -EINVAL;
2947 		break;
2948 
2949 	default:
2950 		return -EINVAL;
2951 	}
2952 
2953 	return 0;
2954 }
2955 
2956 static int
2957 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
2958 			    const struct drm_plane_state *plane_state,
2959 			    const uint64_t tiling_flags,
2960 			    struct dc_plane_info *plane_info,
2961 			    struct dc_plane_address *address)
2962 {
2963 	const struct drm_framebuffer *fb = plane_state->fb;
2964 	const struct amdgpu_framebuffer *afb =
2965 		to_amdgpu_framebuffer(plane_state->fb);
2966 	struct drm_format_name_buf format_name;
2967 	int ret;
2968 
2969 	memset(plane_info, 0, sizeof(*plane_info));
2970 
2971 	switch (fb->format->format) {
2972 	case DRM_FORMAT_C8:
2973 		plane_info->format =
2974 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
2975 		break;
2976 	case DRM_FORMAT_RGB565:
2977 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
2978 		break;
2979 	case DRM_FORMAT_XRGB8888:
2980 	case DRM_FORMAT_ARGB8888:
2981 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
2982 		break;
2983 	case DRM_FORMAT_XRGB2101010:
2984 	case DRM_FORMAT_ARGB2101010:
2985 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
2986 		break;
2987 	case DRM_FORMAT_XBGR2101010:
2988 	case DRM_FORMAT_ABGR2101010:
2989 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
2990 		break;
2991 	case DRM_FORMAT_XBGR8888:
2992 	case DRM_FORMAT_ABGR8888:
2993 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
2994 		break;
2995 	case DRM_FORMAT_NV21:
2996 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
2997 		break;
2998 	case DRM_FORMAT_NV12:
2999 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
3000 		break;
3001 	default:
3002 		DRM_ERROR(
3003 			"Unsupported screen format %s\n",
3004 			drm_get_format_name(fb->format->format, &format_name));
3005 		return -EINVAL;
3006 	}
3007 
3008 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
3009 	case DRM_MODE_ROTATE_0:
3010 		plane_info->rotation = ROTATION_ANGLE_0;
3011 		break;
3012 	case DRM_MODE_ROTATE_90:
3013 		plane_info->rotation = ROTATION_ANGLE_90;
3014 		break;
3015 	case DRM_MODE_ROTATE_180:
3016 		plane_info->rotation = ROTATION_ANGLE_180;
3017 		break;
3018 	case DRM_MODE_ROTATE_270:
3019 		plane_info->rotation = ROTATION_ANGLE_270;
3020 		break;
3021 	default:
3022 		plane_info->rotation = ROTATION_ANGLE_0;
3023 		break;
3024 	}
3025 
3026 	plane_info->visible = true;
3027 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
3028 
3029 	plane_info->layer_index = 0;
3030 
3031 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
3032 					  &plane_info->color_space);
3033 	if (ret)
3034 		return ret;
3035 
3036 	ret = fill_plane_buffer_attributes(adev, afb, plane_info->format,
3037 					   plane_info->rotation, tiling_flags,
3038 					   &plane_info->tiling_info,
3039 					   &plane_info->plane_size,
3040 					   &plane_info->dcc, address);
3041 	if (ret)
3042 		return ret;
3043 
3044 	fill_blending_from_plane_state(
3045 		plane_state, &plane_info->per_pixel_alpha,
3046 		&plane_info->global_alpha, &plane_info->global_alpha_value);
3047 
3048 	return 0;
3049 }
3050 
3051 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
3052 				    struct dc_plane_state *dc_plane_state,
3053 				    struct drm_plane_state *plane_state,
3054 				    struct drm_crtc_state *crtc_state)
3055 {
3056 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
3057 	const struct amdgpu_framebuffer *amdgpu_fb =
3058 		to_amdgpu_framebuffer(plane_state->fb);
3059 	struct dc_scaling_info scaling_info;
3060 	struct dc_plane_info plane_info;
3061 	uint64_t tiling_flags;
3062 	int ret;
3063 
3064 	ret = fill_dc_scaling_info(plane_state, &scaling_info);
3065 	if (ret)
3066 		return ret;
3067 
3068 	dc_plane_state->src_rect = scaling_info.src_rect;
3069 	dc_plane_state->dst_rect = scaling_info.dst_rect;
3070 	dc_plane_state->clip_rect = scaling_info.clip_rect;
3071 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
3072 
3073 	ret = get_fb_info(amdgpu_fb, &tiling_flags);
3074 	if (ret)
3075 		return ret;
3076 
3077 	ret = fill_dc_plane_info_and_addr(adev, plane_state, tiling_flags,
3078 					  &plane_info,
3079 					  &dc_plane_state->address);
3080 	if (ret)
3081 		return ret;
3082 
3083 	dc_plane_state->format = plane_info.format;
3084 	dc_plane_state->color_space = plane_info.color_space;
3085 	dc_plane_state->format = plane_info.format;
3086 	dc_plane_state->plane_size = plane_info.plane_size;
3087 	dc_plane_state->rotation = plane_info.rotation;
3088 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
3089 	dc_plane_state->stereo_format = plane_info.stereo_format;
3090 	dc_plane_state->tiling_info = plane_info.tiling_info;
3091 	dc_plane_state->visible = plane_info.visible;
3092 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
3093 	dc_plane_state->global_alpha = plane_info.global_alpha;
3094 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
3095 	dc_plane_state->dcc = plane_info.dcc;
3096 	dc_plane_state->layer_index = plane_info.layer_index; // Always returns 0
3097 
3098 	/*
3099 	 * Always set input transfer function, since plane state is refreshed
3100 	 * every time.
3101 	 */
3102 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state);
3103 	if (ret)
3104 		return ret;
3105 
3106 	return 0;
3107 }
3108 
3109 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
3110 					   const struct dm_connector_state *dm_state,
3111 					   struct dc_stream_state *stream)
3112 {
3113 	enum amdgpu_rmx_type rmx_type;
3114 
3115 	struct rect src = { 0 }; /* viewport in composition space*/
3116 	struct rect dst = { 0 }; /* stream addressable area */
3117 
3118 	/* no mode. nothing to be done */
3119 	if (!mode)
3120 		return;
3121 
3122 	/* Full screen scaling by default */
3123 	src.width = mode->hdisplay;
3124 	src.height = mode->vdisplay;
3125 	dst.width = stream->timing.h_addressable;
3126 	dst.height = stream->timing.v_addressable;
3127 
3128 	if (dm_state) {
3129 		rmx_type = dm_state->scaling;
3130 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
3131 			if (src.width * dst.height <
3132 					src.height * dst.width) {
3133 				/* height needs less upscaling/more downscaling */
3134 				dst.width = src.width *
3135 						dst.height / src.height;
3136 			} else {
3137 				/* width needs less upscaling/more downscaling */
3138 				dst.height = src.height *
3139 						dst.width / src.width;
3140 			}
3141 		} else if (rmx_type == RMX_CENTER) {
3142 			dst = src;
3143 		}
3144 
3145 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
3146 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
3147 
3148 		if (dm_state->underscan_enable) {
3149 			dst.x += dm_state->underscan_hborder / 2;
3150 			dst.y += dm_state->underscan_vborder / 2;
3151 			dst.width -= dm_state->underscan_hborder;
3152 			dst.height -= dm_state->underscan_vborder;
3153 		}
3154 	}
3155 
3156 	stream->src = src;
3157 	stream->dst = dst;
3158 
3159 	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
3160 			dst.x, dst.y, dst.width, dst.height);
3161 
3162 }
3163 
3164 static enum dc_color_depth
3165 convert_color_depth_from_display_info(const struct drm_connector *connector,
3166 				      const struct drm_connector_state *state)
3167 {
3168 	uint8_t bpc = (uint8_t)connector->display_info.bpc;
3169 
3170 	/* Assume 8 bpc by default if no bpc is specified. */
3171 	bpc = bpc ? bpc : 8;
3172 
3173 	if (!state)
3174 		state = connector->state;
3175 
3176 	if (state) {
3177 		/*
3178 		 * Cap display bpc based on the user requested value.
3179 		 *
3180 		 * The value for state->max_bpc may not correctly updated
3181 		 * depending on when the connector gets added to the state
3182 		 * or if this was called outside of atomic check, so it
3183 		 * can't be used directly.
3184 		 */
3185 		bpc = min(bpc, state->max_requested_bpc);
3186 
3187 		/* Round down to the nearest even number. */
3188 		bpc = bpc - (bpc & 1);
3189 	}
3190 
3191 	switch (bpc) {
3192 	case 0:
3193 		/*
3194 		 * Temporary Work around, DRM doesn't parse color depth for
3195 		 * EDID revision before 1.4
3196 		 * TODO: Fix edid parsing
3197 		 */
3198 		return COLOR_DEPTH_888;
3199 	case 6:
3200 		return COLOR_DEPTH_666;
3201 	case 8:
3202 		return COLOR_DEPTH_888;
3203 	case 10:
3204 		return COLOR_DEPTH_101010;
3205 	case 12:
3206 		return COLOR_DEPTH_121212;
3207 	case 14:
3208 		return COLOR_DEPTH_141414;
3209 	case 16:
3210 		return COLOR_DEPTH_161616;
3211 	default:
3212 		return COLOR_DEPTH_UNDEFINED;
3213 	}
3214 }
3215 
3216 static enum dc_aspect_ratio
3217 get_aspect_ratio(const struct drm_display_mode *mode_in)
3218 {
3219 	/* 1-1 mapping, since both enums follow the HDMI spec. */
3220 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
3221 }
3222 
3223 static enum dc_color_space
3224 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
3225 {
3226 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
3227 
3228 	switch (dc_crtc_timing->pixel_encoding)	{
3229 	case PIXEL_ENCODING_YCBCR422:
3230 	case PIXEL_ENCODING_YCBCR444:
3231 	case PIXEL_ENCODING_YCBCR420:
3232 	{
3233 		/*
3234 		 * 27030khz is the separation point between HDTV and SDTV
3235 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
3236 		 * respectively
3237 		 */
3238 		if (dc_crtc_timing->pix_clk_100hz > 270300) {
3239 			if (dc_crtc_timing->flags.Y_ONLY)
3240 				color_space =
3241 					COLOR_SPACE_YCBCR709_LIMITED;
3242 			else
3243 				color_space = COLOR_SPACE_YCBCR709;
3244 		} else {
3245 			if (dc_crtc_timing->flags.Y_ONLY)
3246 				color_space =
3247 					COLOR_SPACE_YCBCR601_LIMITED;
3248 			else
3249 				color_space = COLOR_SPACE_YCBCR601;
3250 		}
3251 
3252 	}
3253 	break;
3254 	case PIXEL_ENCODING_RGB:
3255 		color_space = COLOR_SPACE_SRGB;
3256 		break;
3257 
3258 	default:
3259 		WARN_ON(1);
3260 		break;
3261 	}
3262 
3263 	return color_space;
3264 }
3265 
3266 static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out)
3267 {
3268 	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
3269 		return;
3270 
3271 	timing_out->display_color_depth--;
3272 }
3273 
3274 static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out,
3275 						const struct drm_display_info *info)
3276 {
3277 	int normalized_clk;
3278 	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
3279 		return;
3280 	do {
3281 		normalized_clk = timing_out->pix_clk_100hz / 10;
3282 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
3283 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
3284 			normalized_clk /= 2;
3285 		/* Adjusting pix clock following on HDMI spec based on colour depth */
3286 		switch (timing_out->display_color_depth) {
3287 		case COLOR_DEPTH_101010:
3288 			normalized_clk = (normalized_clk * 30) / 24;
3289 			break;
3290 		case COLOR_DEPTH_121212:
3291 			normalized_clk = (normalized_clk * 36) / 24;
3292 			break;
3293 		case COLOR_DEPTH_161616:
3294 			normalized_clk = (normalized_clk * 48) / 24;
3295 			break;
3296 		default:
3297 			return;
3298 		}
3299 		if (normalized_clk <= info->max_tmds_clock)
3300 			return;
3301 		reduce_mode_colour_depth(timing_out);
3302 
3303 	} while (timing_out->display_color_depth > COLOR_DEPTH_888);
3304 
3305 }
3306 
3307 static void fill_stream_properties_from_drm_display_mode(
3308 	struct dc_stream_state *stream,
3309 	const struct drm_display_mode *mode_in,
3310 	const struct drm_connector *connector,
3311 	const struct drm_connector_state *connector_state,
3312 	const struct dc_stream_state *old_stream)
3313 {
3314 	struct dc_crtc_timing *timing_out = &stream->timing;
3315 	const struct drm_display_info *info = &connector->display_info;
3316 
3317 	memset(timing_out, 0, sizeof(struct dc_crtc_timing));
3318 
3319 	timing_out->h_border_left = 0;
3320 	timing_out->h_border_right = 0;
3321 	timing_out->v_border_top = 0;
3322 	timing_out->v_border_bottom = 0;
3323 	/* TODO: un-hardcode */
3324 	if (drm_mode_is_420_only(info, mode_in)
3325 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3326 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
3327 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
3328 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3329 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
3330 	else
3331 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
3332 
3333 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
3334 	timing_out->display_color_depth = convert_color_depth_from_display_info(
3335 		connector, connector_state);
3336 	timing_out->scan_type = SCANNING_TYPE_NODATA;
3337 	timing_out->hdmi_vic = 0;
3338 
3339 	if(old_stream) {
3340 		timing_out->vic = old_stream->timing.vic;
3341 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
3342 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
3343 	} else {
3344 		timing_out->vic = drm_match_cea_mode(mode_in);
3345 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
3346 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
3347 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
3348 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
3349 	}
3350 
3351 	timing_out->h_addressable = mode_in->crtc_hdisplay;
3352 	timing_out->h_total = mode_in->crtc_htotal;
3353 	timing_out->h_sync_width =
3354 		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
3355 	timing_out->h_front_porch =
3356 		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
3357 	timing_out->v_total = mode_in->crtc_vtotal;
3358 	timing_out->v_addressable = mode_in->crtc_vdisplay;
3359 	timing_out->v_front_porch =
3360 		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
3361 	timing_out->v_sync_width =
3362 		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
3363 	timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
3364 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
3365 
3366 	stream->output_color_space = get_output_color_space(timing_out);
3367 
3368 	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
3369 	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
3370 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
3371 		adjust_colour_depth_from_display_info(timing_out, info);
3372 }
3373 
3374 static void fill_audio_info(struct audio_info *audio_info,
3375 			    const struct drm_connector *drm_connector,
3376 			    const struct dc_sink *dc_sink)
3377 {
3378 	int i = 0;
3379 	int cea_revision = 0;
3380 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
3381 
3382 	audio_info->manufacture_id = edid_caps->manufacturer_id;
3383 	audio_info->product_id = edid_caps->product_id;
3384 
3385 	cea_revision = drm_connector->display_info.cea_rev;
3386 
3387 	strscpy(audio_info->display_name,
3388 		edid_caps->display_name,
3389 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
3390 
3391 	if (cea_revision >= 3) {
3392 		audio_info->mode_count = edid_caps->audio_mode_count;
3393 
3394 		for (i = 0; i < audio_info->mode_count; ++i) {
3395 			audio_info->modes[i].format_code =
3396 					(enum audio_format_code)
3397 					(edid_caps->audio_modes[i].format_code);
3398 			audio_info->modes[i].channel_count =
3399 					edid_caps->audio_modes[i].channel_count;
3400 			audio_info->modes[i].sample_rates.all =
3401 					edid_caps->audio_modes[i].sample_rate;
3402 			audio_info->modes[i].sample_size =
3403 					edid_caps->audio_modes[i].sample_size;
3404 		}
3405 	}
3406 
3407 	audio_info->flags.all = edid_caps->speaker_flags;
3408 
3409 	/* TODO: We only check for the progressive mode, check for interlace mode too */
3410 	if (drm_connector->latency_present[0]) {
3411 		audio_info->video_latency = drm_connector->video_latency[0];
3412 		audio_info->audio_latency = drm_connector->audio_latency[0];
3413 	}
3414 
3415 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
3416 
3417 }
3418 
3419 static void
3420 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
3421 				      struct drm_display_mode *dst_mode)
3422 {
3423 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
3424 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
3425 	dst_mode->crtc_clock = src_mode->crtc_clock;
3426 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
3427 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
3428 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
3429 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
3430 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
3431 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
3432 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
3433 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
3434 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
3435 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
3436 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
3437 }
3438 
3439 static void
3440 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
3441 					const struct drm_display_mode *native_mode,
3442 					bool scale_enabled)
3443 {
3444 	if (scale_enabled) {
3445 		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
3446 	} else if (native_mode->clock == drm_mode->clock &&
3447 			native_mode->htotal == drm_mode->htotal &&
3448 			native_mode->vtotal == drm_mode->vtotal) {
3449 		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
3450 	} else {
3451 		/* no scaling nor amdgpu inserted, no need to patch */
3452 	}
3453 }
3454 
3455 static struct dc_sink *
3456 create_fake_sink(struct amdgpu_dm_connector *aconnector)
3457 {
3458 	struct dc_sink_init_data sink_init_data = { 0 };
3459 	struct dc_sink *sink = NULL;
3460 	sink_init_data.link = aconnector->dc_link;
3461 	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
3462 
3463 	sink = dc_sink_create(&sink_init_data);
3464 	if (!sink) {
3465 		DRM_ERROR("Failed to create sink!\n");
3466 		return NULL;
3467 	}
3468 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
3469 
3470 	return sink;
3471 }
3472 
3473 static void set_multisync_trigger_params(
3474 		struct dc_stream_state *stream)
3475 {
3476 	if (stream->triggered_crtc_reset.enabled) {
3477 		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
3478 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
3479 	}
3480 }
3481 
3482 static void set_master_stream(struct dc_stream_state *stream_set[],
3483 			      int stream_count)
3484 {
3485 	int j, highest_rfr = 0, master_stream = 0;
3486 
3487 	for (j = 0;  j < stream_count; j++) {
3488 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
3489 			int refresh_rate = 0;
3490 
3491 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
3492 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
3493 			if (refresh_rate > highest_rfr) {
3494 				highest_rfr = refresh_rate;
3495 				master_stream = j;
3496 			}
3497 		}
3498 	}
3499 	for (j = 0;  j < stream_count; j++) {
3500 		if (stream_set[j])
3501 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
3502 	}
3503 }
3504 
3505 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
3506 {
3507 	int i = 0;
3508 
3509 	if (context->stream_count < 2)
3510 		return;
3511 	for (i = 0; i < context->stream_count ; i++) {
3512 		if (!context->streams[i])
3513 			continue;
3514 		/*
3515 		 * TODO: add a function to read AMD VSDB bits and set
3516 		 * crtc_sync_master.multi_sync_enabled flag
3517 		 * For now it's set to false
3518 		 */
3519 		set_multisync_trigger_params(context->streams[i]);
3520 	}
3521 	set_master_stream(context->streams, context->stream_count);
3522 }
3523 
3524 static struct dc_stream_state *
3525 create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
3526 		       const struct drm_display_mode *drm_mode,
3527 		       const struct dm_connector_state *dm_state,
3528 		       const struct dc_stream_state *old_stream)
3529 {
3530 	struct drm_display_mode *preferred_mode = NULL;
3531 	struct drm_connector *drm_connector;
3532 	const struct drm_connector_state *con_state =
3533 		dm_state ? &dm_state->base : NULL;
3534 	struct dc_stream_state *stream = NULL;
3535 	struct drm_display_mode mode = *drm_mode;
3536 	bool native_mode_found = false;
3537 	bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false;
3538 	int mode_refresh;
3539 	int preferred_refresh = 0;
3540 #ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
3541 	struct dsc_dec_dpcd_caps dsc_caps;
3542 	uint32_t link_bandwidth_kbps;
3543 #endif
3544 
3545 	struct dc_sink *sink = NULL;
3546 	if (aconnector == NULL) {
3547 		DRM_ERROR("aconnector is NULL!\n");
3548 		return stream;
3549 	}
3550 
3551 	drm_connector = &aconnector->base;
3552 
3553 	if (!aconnector->dc_sink) {
3554 		sink = create_fake_sink(aconnector);
3555 		if (!sink)
3556 			return stream;
3557 	} else {
3558 		sink = aconnector->dc_sink;
3559 		dc_sink_retain(sink);
3560 	}
3561 
3562 	stream = dc_create_stream_for_sink(sink);
3563 
3564 	if (stream == NULL) {
3565 		DRM_ERROR("Failed to create stream for sink!\n");
3566 		goto finish;
3567 	}
3568 
3569 	stream->dm_stream_context = aconnector;
3570 
3571 	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
3572 		/* Search for preferred mode */
3573 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
3574 			native_mode_found = true;
3575 			break;
3576 		}
3577 	}
3578 	if (!native_mode_found)
3579 		preferred_mode = list_first_entry_or_null(
3580 				&aconnector->base.modes,
3581 				struct drm_display_mode,
3582 				head);
3583 
3584 	mode_refresh = drm_mode_vrefresh(&mode);
3585 
3586 	if (preferred_mode == NULL) {
3587 		/*
3588 		 * This may not be an error, the use case is when we have no
3589 		 * usermode calls to reset and set mode upon hotplug. In this
3590 		 * case, we call set mode ourselves to restore the previous mode
3591 		 * and the modelist may not be filled in in time.
3592 		 */
3593 		DRM_DEBUG_DRIVER("No preferred mode found\n");
3594 	} else {
3595 		decide_crtc_timing_for_drm_display_mode(
3596 				&mode, preferred_mode,
3597 				dm_state ? (dm_state->scaling != RMX_OFF) : false);
3598 		preferred_refresh = drm_mode_vrefresh(preferred_mode);
3599 	}
3600 
3601 	if (!dm_state)
3602 		drm_mode_set_crtcinfo(&mode, 0);
3603 
3604 	/*
3605 	* If scaling is enabled and refresh rate didn't change
3606 	* we copy the vic and polarities of the old timings
3607 	*/
3608 	if (!scale || mode_refresh != preferred_refresh)
3609 		fill_stream_properties_from_drm_display_mode(stream,
3610 			&mode, &aconnector->base, con_state, NULL);
3611 	else
3612 		fill_stream_properties_from_drm_display_mode(stream,
3613 			&mode, &aconnector->base, con_state, old_stream);
3614 
3615 #ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
3616 	stream->timing.flags.DSC = 0;
3617 
3618 	if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
3619 		dc_dsc_parse_dsc_dpcd(aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
3620 				      aconnector->dc_link->dpcd_caps.dsc_caps.dsc_ext_caps.raw,
3621 				      &dsc_caps);
3622 		link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
3623 							     dc_link_get_link_cap(aconnector->dc_link));
3624 
3625 		if (dsc_caps.is_dsc_supported)
3626 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc,
3627 						  &dsc_caps,
3628 						  link_bandwidth_kbps,
3629 						  &stream->timing,
3630 						  &stream->timing.dsc_cfg))
3631 				stream->timing.flags.DSC = 1;
3632 	}
3633 #endif
3634 
3635 	update_stream_scaling_settings(&mode, dm_state, stream);
3636 
3637 	fill_audio_info(
3638 		&stream->audio_info,
3639 		drm_connector,
3640 		sink);
3641 
3642 	update_stream_signal(stream, sink);
3643 
3644 finish:
3645 	dc_sink_release(sink);
3646 
3647 	return stream;
3648 }
3649 
3650 static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
3651 {
3652 	drm_crtc_cleanup(crtc);
3653 	kfree(crtc);
3654 }
3655 
3656 static void dm_crtc_destroy_state(struct drm_crtc *crtc,
3657 				  struct drm_crtc_state *state)
3658 {
3659 	struct dm_crtc_state *cur = to_dm_crtc_state(state);
3660 
3661 	/* TODO Destroy dc_stream objects are stream object is flattened */
3662 	if (cur->stream)
3663 		dc_stream_release(cur->stream);
3664 
3665 
3666 	__drm_atomic_helper_crtc_destroy_state(state);
3667 
3668 
3669 	kfree(state);
3670 }
3671 
3672 static void dm_crtc_reset_state(struct drm_crtc *crtc)
3673 {
3674 	struct dm_crtc_state *state;
3675 
3676 	if (crtc->state)
3677 		dm_crtc_destroy_state(crtc, crtc->state);
3678 
3679 	state = kzalloc(sizeof(*state), GFP_KERNEL);
3680 	if (WARN_ON(!state))
3681 		return;
3682 
3683 	crtc->state = &state->base;
3684 	crtc->state->crtc = crtc;
3685 
3686 }
3687 
3688 static struct drm_crtc_state *
3689 dm_crtc_duplicate_state(struct drm_crtc *crtc)
3690 {
3691 	struct dm_crtc_state *state, *cur;
3692 
3693 	cur = to_dm_crtc_state(crtc->state);
3694 
3695 	if (WARN_ON(!crtc->state))
3696 		return NULL;
3697 
3698 	state = kzalloc(sizeof(*state), GFP_KERNEL);
3699 	if (!state)
3700 		return NULL;
3701 
3702 	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
3703 
3704 	if (cur->stream) {
3705 		state->stream = cur->stream;
3706 		dc_stream_retain(state->stream);
3707 	}
3708 
3709 	state->active_planes = cur->active_planes;
3710 	state->interrupts_enabled = cur->interrupts_enabled;
3711 	state->vrr_params = cur->vrr_params;
3712 	state->vrr_infopacket = cur->vrr_infopacket;
3713 	state->abm_level = cur->abm_level;
3714 	state->vrr_supported = cur->vrr_supported;
3715 	state->freesync_config = cur->freesync_config;
3716 	state->crc_src = cur->crc_src;
3717 	state->cm_has_degamma = cur->cm_has_degamma;
3718 	state->cm_is_degamma_srgb = cur->cm_is_degamma_srgb;
3719 
3720 	/* TODO Duplicate dc_stream after objects are stream object is flattened */
3721 
3722 	return &state->base;
3723 }
3724 
3725 static inline int dm_set_vupdate_irq(struct drm_crtc *crtc, bool enable)
3726 {
3727 	enum dc_irq_source irq_source;
3728 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
3729 	struct amdgpu_device *adev = crtc->dev->dev_private;
3730 	int rc;
3731 
3732 	irq_source = IRQ_TYPE_VUPDATE + acrtc->otg_inst;
3733 
3734 	rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3735 
3736 	DRM_DEBUG_DRIVER("crtc %d - vupdate irq %sabling: r=%d\n",
3737 			 acrtc->crtc_id, enable ? "en" : "dis", rc);
3738 	return rc;
3739 }
3740 
3741 static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
3742 {
3743 	enum dc_irq_source irq_source;
3744 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
3745 	struct amdgpu_device *adev = crtc->dev->dev_private;
3746 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
3747 	int rc = 0;
3748 
3749 	if (enable) {
3750 		/* vblank irq on -> Only need vupdate irq in vrr mode */
3751 		if (amdgpu_dm_vrr_active(acrtc_state))
3752 			rc = dm_set_vupdate_irq(crtc, true);
3753 	} else {
3754 		/* vblank irq off -> vupdate irq off */
3755 		rc = dm_set_vupdate_irq(crtc, false);
3756 	}
3757 
3758 	if (rc)
3759 		return rc;
3760 
3761 	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3762 	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3763 }
3764 
3765 static int dm_enable_vblank(struct drm_crtc *crtc)
3766 {
3767 	return dm_set_vblank(crtc, true);
3768 }
3769 
3770 static void dm_disable_vblank(struct drm_crtc *crtc)
3771 {
3772 	dm_set_vblank(crtc, false);
3773 }
3774 
3775 /* Implemented only the options currently availible for the driver */
3776 static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
3777 	.reset = dm_crtc_reset_state,
3778 	.destroy = amdgpu_dm_crtc_destroy,
3779 	.gamma_set = drm_atomic_helper_legacy_gamma_set,
3780 	.set_config = drm_atomic_helper_set_config,
3781 	.page_flip = drm_atomic_helper_page_flip,
3782 	.atomic_duplicate_state = dm_crtc_duplicate_state,
3783 	.atomic_destroy_state = dm_crtc_destroy_state,
3784 	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
3785 	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
3786 	.get_crc_sources = amdgpu_dm_crtc_get_crc_sources,
3787 	.enable_vblank = dm_enable_vblank,
3788 	.disable_vblank = dm_disable_vblank,
3789 };
3790 
3791 static enum drm_connector_status
3792 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
3793 {
3794 	bool connected;
3795 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3796 
3797 	/*
3798 	 * Notes:
3799 	 * 1. This interface is NOT called in context of HPD irq.
3800 	 * 2. This interface *is called* in context of user-mode ioctl. Which
3801 	 * makes it a bad place for *any* MST-related activity.
3802 	 */
3803 
3804 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
3805 	    !aconnector->fake_enable)
3806 		connected = (aconnector->dc_sink != NULL);
3807 	else
3808 		connected = (aconnector->base.force == DRM_FORCE_ON);
3809 
3810 	return (connected ? connector_status_connected :
3811 			connector_status_disconnected);
3812 }
3813 
3814 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
3815 					    struct drm_connector_state *connector_state,
3816 					    struct drm_property *property,
3817 					    uint64_t val)
3818 {
3819 	struct drm_device *dev = connector->dev;
3820 	struct amdgpu_device *adev = dev->dev_private;
3821 	struct dm_connector_state *dm_old_state =
3822 		to_dm_connector_state(connector->state);
3823 	struct dm_connector_state *dm_new_state =
3824 		to_dm_connector_state(connector_state);
3825 
3826 	int ret = -EINVAL;
3827 
3828 	if (property == dev->mode_config.scaling_mode_property) {
3829 		enum amdgpu_rmx_type rmx_type;
3830 
3831 		switch (val) {
3832 		case DRM_MODE_SCALE_CENTER:
3833 			rmx_type = RMX_CENTER;
3834 			break;
3835 		case DRM_MODE_SCALE_ASPECT:
3836 			rmx_type = RMX_ASPECT;
3837 			break;
3838 		case DRM_MODE_SCALE_FULLSCREEN:
3839 			rmx_type = RMX_FULL;
3840 			break;
3841 		case DRM_MODE_SCALE_NONE:
3842 		default:
3843 			rmx_type = RMX_OFF;
3844 			break;
3845 		}
3846 
3847 		if (dm_old_state->scaling == rmx_type)
3848 			return 0;
3849 
3850 		dm_new_state->scaling = rmx_type;
3851 		ret = 0;
3852 	} else if (property == adev->mode_info.underscan_hborder_property) {
3853 		dm_new_state->underscan_hborder = val;
3854 		ret = 0;
3855 	} else if (property == adev->mode_info.underscan_vborder_property) {
3856 		dm_new_state->underscan_vborder = val;
3857 		ret = 0;
3858 	} else if (property == adev->mode_info.underscan_property) {
3859 		dm_new_state->underscan_enable = val;
3860 		ret = 0;
3861 	} else if (property == adev->mode_info.abm_level_property) {
3862 		dm_new_state->abm_level = val;
3863 		ret = 0;
3864 	}
3865 
3866 	return ret;
3867 }
3868 
3869 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
3870 					    const struct drm_connector_state *state,
3871 					    struct drm_property *property,
3872 					    uint64_t *val)
3873 {
3874 	struct drm_device *dev = connector->dev;
3875 	struct amdgpu_device *adev = dev->dev_private;
3876 	struct dm_connector_state *dm_state =
3877 		to_dm_connector_state(state);
3878 	int ret = -EINVAL;
3879 
3880 	if (property == dev->mode_config.scaling_mode_property) {
3881 		switch (dm_state->scaling) {
3882 		case RMX_CENTER:
3883 			*val = DRM_MODE_SCALE_CENTER;
3884 			break;
3885 		case RMX_ASPECT:
3886 			*val = DRM_MODE_SCALE_ASPECT;
3887 			break;
3888 		case RMX_FULL:
3889 			*val = DRM_MODE_SCALE_FULLSCREEN;
3890 			break;
3891 		case RMX_OFF:
3892 		default:
3893 			*val = DRM_MODE_SCALE_NONE;
3894 			break;
3895 		}
3896 		ret = 0;
3897 	} else if (property == adev->mode_info.underscan_hborder_property) {
3898 		*val = dm_state->underscan_hborder;
3899 		ret = 0;
3900 	} else if (property == adev->mode_info.underscan_vborder_property) {
3901 		*val = dm_state->underscan_vborder;
3902 		ret = 0;
3903 	} else if (property == adev->mode_info.underscan_property) {
3904 		*val = dm_state->underscan_enable;
3905 		ret = 0;
3906 	} else if (property == adev->mode_info.abm_level_property) {
3907 		*val = dm_state->abm_level;
3908 		ret = 0;
3909 	}
3910 
3911 	return ret;
3912 }
3913 
3914 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
3915 {
3916 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
3917 
3918 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
3919 }
3920 
3921 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
3922 {
3923 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3924 	const struct dc_link *link = aconnector->dc_link;
3925 	struct amdgpu_device *adev = connector->dev->dev_private;
3926 	struct amdgpu_display_manager *dm = &adev->dm;
3927 
3928 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
3929 	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
3930 
3931 	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
3932 	    link->type != dc_connection_none &&
3933 	    dm->backlight_dev) {
3934 		backlight_device_unregister(dm->backlight_dev);
3935 		dm->backlight_dev = NULL;
3936 	}
3937 #endif
3938 
3939 	if (aconnector->dc_em_sink)
3940 		dc_sink_release(aconnector->dc_em_sink);
3941 	aconnector->dc_em_sink = NULL;
3942 	if (aconnector->dc_sink)
3943 		dc_sink_release(aconnector->dc_sink);
3944 	aconnector->dc_sink = NULL;
3945 
3946 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
3947 	drm_connector_unregister(connector);
3948 	drm_connector_cleanup(connector);
3949 	if (aconnector->i2c) {
3950 		i2c_del_adapter(&aconnector->i2c->base);
3951 		kfree(aconnector->i2c);
3952 	}
3953 
3954 	kfree(connector);
3955 }
3956 
3957 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
3958 {
3959 	struct dm_connector_state *state =
3960 		to_dm_connector_state(connector->state);
3961 
3962 	if (connector->state)
3963 		__drm_atomic_helper_connector_destroy_state(connector->state);
3964 
3965 	kfree(state);
3966 
3967 	state = kzalloc(sizeof(*state), GFP_KERNEL);
3968 
3969 	if (state) {
3970 		state->scaling = RMX_OFF;
3971 		state->underscan_enable = false;
3972 		state->underscan_hborder = 0;
3973 		state->underscan_vborder = 0;
3974 		state->base.max_requested_bpc = 8;
3975 
3976 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3977 			state->abm_level = amdgpu_dm_abm_level;
3978 
3979 		__drm_atomic_helper_connector_reset(connector, &state->base);
3980 	}
3981 }
3982 
3983 struct drm_connector_state *
3984 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
3985 {
3986 	struct dm_connector_state *state =
3987 		to_dm_connector_state(connector->state);
3988 
3989 	struct dm_connector_state *new_state =
3990 			kmemdup(state, sizeof(*state), GFP_KERNEL);
3991 
3992 	if (!new_state)
3993 		return NULL;
3994 
3995 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
3996 
3997 	new_state->freesync_capable = state->freesync_capable;
3998 	new_state->abm_level = state->abm_level;
3999 	new_state->scaling = state->scaling;
4000 	new_state->underscan_enable = state->underscan_enable;
4001 	new_state->underscan_hborder = state->underscan_hborder;
4002 	new_state->underscan_vborder = state->underscan_vborder;
4003 
4004 	return &new_state->base;
4005 }
4006 
4007 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
4008 	.reset = amdgpu_dm_connector_funcs_reset,
4009 	.detect = amdgpu_dm_connector_detect,
4010 	.fill_modes = drm_helper_probe_single_connector_modes,
4011 	.destroy = amdgpu_dm_connector_destroy,
4012 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
4013 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4014 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
4015 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
4016 	.early_unregister = amdgpu_dm_connector_unregister
4017 };
4018 
4019 static int get_modes(struct drm_connector *connector)
4020 {
4021 	return amdgpu_dm_connector_get_modes(connector);
4022 }
4023 
4024 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
4025 {
4026 	struct dc_sink_init_data init_params = {
4027 			.link = aconnector->dc_link,
4028 			.sink_signal = SIGNAL_TYPE_VIRTUAL
4029 	};
4030 	struct edid *edid;
4031 
4032 	if (!aconnector->base.edid_blob_ptr) {
4033 		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
4034 				aconnector->base.name);
4035 
4036 		aconnector->base.force = DRM_FORCE_OFF;
4037 		aconnector->base.override_edid = false;
4038 		return;
4039 	}
4040 
4041 	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
4042 
4043 	aconnector->edid = edid;
4044 
4045 	aconnector->dc_em_sink = dc_link_add_remote_sink(
4046 		aconnector->dc_link,
4047 		(uint8_t *)edid,
4048 		(edid->extensions + 1) * EDID_LENGTH,
4049 		&init_params);
4050 
4051 	if (aconnector->base.force == DRM_FORCE_ON) {
4052 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
4053 		aconnector->dc_link->local_sink :
4054 		aconnector->dc_em_sink;
4055 		dc_sink_retain(aconnector->dc_sink);
4056 	}
4057 }
4058 
4059 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
4060 {
4061 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
4062 
4063 	/*
4064 	 * In case of headless boot with force on for DP managed connector
4065 	 * Those settings have to be != 0 to get initial modeset
4066 	 */
4067 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
4068 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
4069 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
4070 	}
4071 
4072 
4073 	aconnector->base.override_edid = true;
4074 	create_eml_sink(aconnector);
4075 }
4076 
4077 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
4078 				   struct drm_display_mode *mode)
4079 {
4080 	int result = MODE_ERROR;
4081 	struct dc_sink *dc_sink;
4082 	struct amdgpu_device *adev = connector->dev->dev_private;
4083 	/* TODO: Unhardcode stream count */
4084 	struct dc_stream_state *stream;
4085 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4086 	enum dc_status dc_result = DC_OK;
4087 
4088 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
4089 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
4090 		return result;
4091 
4092 	/*
4093 	 * Only run this the first time mode_valid is called to initilialize
4094 	 * EDID mgmt
4095 	 */
4096 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
4097 		!aconnector->dc_em_sink)
4098 		handle_edid_mgmt(aconnector);
4099 
4100 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
4101 
4102 	if (dc_sink == NULL) {
4103 		DRM_ERROR("dc_sink is NULL!\n");
4104 		goto fail;
4105 	}
4106 
4107 	stream = create_stream_for_sink(aconnector, mode, NULL, NULL);
4108 	if (stream == NULL) {
4109 		DRM_ERROR("Failed to create stream for sink!\n");
4110 		goto fail;
4111 	}
4112 
4113 	dc_result = dc_validate_stream(adev->dm.dc, stream);
4114 
4115 	if (dc_result == DC_OK)
4116 		result = MODE_OK;
4117 	else
4118 		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
4119 			      mode->vdisplay,
4120 			      mode->hdisplay,
4121 			      mode->clock,
4122 			      dc_result);
4123 
4124 	dc_stream_release(stream);
4125 
4126 fail:
4127 	/* TODO: error handling*/
4128 	return result;
4129 }
4130 
4131 static int fill_hdr_info_packet(const struct drm_connector_state *state,
4132 				struct dc_info_packet *out)
4133 {
4134 	struct hdmi_drm_infoframe frame;
4135 	unsigned char buf[30]; /* 26 + 4 */
4136 	ssize_t len;
4137 	int ret, i;
4138 
4139 	memset(out, 0, sizeof(*out));
4140 
4141 	if (!state->hdr_output_metadata)
4142 		return 0;
4143 
4144 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
4145 	if (ret)
4146 		return ret;
4147 
4148 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
4149 	if (len < 0)
4150 		return (int)len;
4151 
4152 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
4153 	if (len != 30)
4154 		return -EINVAL;
4155 
4156 	/* Prepare the infopacket for DC. */
4157 	switch (state->connector->connector_type) {
4158 	case DRM_MODE_CONNECTOR_HDMIA:
4159 		out->hb0 = 0x87; /* type */
4160 		out->hb1 = 0x01; /* version */
4161 		out->hb2 = 0x1A; /* length */
4162 		out->sb[0] = buf[3]; /* checksum */
4163 		i = 1;
4164 		break;
4165 
4166 	case DRM_MODE_CONNECTOR_DisplayPort:
4167 	case DRM_MODE_CONNECTOR_eDP:
4168 		out->hb0 = 0x00; /* sdp id, zero */
4169 		out->hb1 = 0x87; /* type */
4170 		out->hb2 = 0x1D; /* payload len - 1 */
4171 		out->hb3 = (0x13 << 2); /* sdp version */
4172 		out->sb[0] = 0x01; /* version */
4173 		out->sb[1] = 0x1A; /* length */
4174 		i = 2;
4175 		break;
4176 
4177 	default:
4178 		return -EINVAL;
4179 	}
4180 
4181 	memcpy(&out->sb[i], &buf[4], 26);
4182 	out->valid = true;
4183 
4184 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
4185 		       sizeof(out->sb), false);
4186 
4187 	return 0;
4188 }
4189 
4190 static bool
4191 is_hdr_metadata_different(const struct drm_connector_state *old_state,
4192 			  const struct drm_connector_state *new_state)
4193 {
4194 	struct drm_property_blob *old_blob = old_state->hdr_output_metadata;
4195 	struct drm_property_blob *new_blob = new_state->hdr_output_metadata;
4196 
4197 	if (old_blob != new_blob) {
4198 		if (old_blob && new_blob &&
4199 		    old_blob->length == new_blob->length)
4200 			return memcmp(old_blob->data, new_blob->data,
4201 				      old_blob->length);
4202 
4203 		return true;
4204 	}
4205 
4206 	return false;
4207 }
4208 
4209 static int
4210 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
4211 				 struct drm_atomic_state *state)
4212 {
4213 	struct drm_connector_state *new_con_state =
4214 		drm_atomic_get_new_connector_state(state, conn);
4215 	struct drm_connector_state *old_con_state =
4216 		drm_atomic_get_old_connector_state(state, conn);
4217 	struct drm_crtc *crtc = new_con_state->crtc;
4218 	struct drm_crtc_state *new_crtc_state;
4219 	int ret;
4220 
4221 	if (!crtc)
4222 		return 0;
4223 
4224 	if (is_hdr_metadata_different(old_con_state, new_con_state)) {
4225 		struct dc_info_packet hdr_infopacket;
4226 
4227 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
4228 		if (ret)
4229 			return ret;
4230 
4231 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
4232 		if (IS_ERR(new_crtc_state))
4233 			return PTR_ERR(new_crtc_state);
4234 
4235 		/*
4236 		 * DC considers the stream backends changed if the
4237 		 * static metadata changes. Forcing the modeset also
4238 		 * gives a simple way for userspace to switch from
4239 		 * 8bpc to 10bpc when setting the metadata to enter
4240 		 * or exit HDR.
4241 		 *
4242 		 * Changing the static metadata after it's been
4243 		 * set is permissible, however. So only force a
4244 		 * modeset if we're entering or exiting HDR.
4245 		 */
4246 		new_crtc_state->mode_changed =
4247 			!old_con_state->hdr_output_metadata ||
4248 			!new_con_state->hdr_output_metadata;
4249 	}
4250 
4251 	return 0;
4252 }
4253 
4254 static const struct drm_connector_helper_funcs
4255 amdgpu_dm_connector_helper_funcs = {
4256 	/*
4257 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
4258 	 * modes will be filtered by drm_mode_validate_size(), and those modes
4259 	 * are missing after user start lightdm. So we need to renew modes list.
4260 	 * in get_modes call back, not just return the modes count
4261 	 */
4262 	.get_modes = get_modes,
4263 	.mode_valid = amdgpu_dm_connector_mode_valid,
4264 	.atomic_check = amdgpu_dm_connector_atomic_check,
4265 };
4266 
4267 static void dm_crtc_helper_disable(struct drm_crtc *crtc)
4268 {
4269 }
4270 
4271 static bool does_crtc_have_active_cursor(struct drm_crtc_state *new_crtc_state)
4272 {
4273 	struct drm_device *dev = new_crtc_state->crtc->dev;
4274 	struct drm_plane *plane;
4275 
4276 	drm_for_each_plane_mask(plane, dev, new_crtc_state->plane_mask) {
4277 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
4278 			return true;
4279 	}
4280 
4281 	return false;
4282 }
4283 
4284 static int count_crtc_active_planes(struct drm_crtc_state *new_crtc_state)
4285 {
4286 	struct drm_atomic_state *state = new_crtc_state->state;
4287 	struct drm_plane *plane;
4288 	int num_active = 0;
4289 
4290 	drm_for_each_plane_mask(plane, state->dev, new_crtc_state->plane_mask) {
4291 		struct drm_plane_state *new_plane_state;
4292 
4293 		/* Cursor planes are "fake". */
4294 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
4295 			continue;
4296 
4297 		new_plane_state = drm_atomic_get_new_plane_state(state, plane);
4298 
4299 		if (!new_plane_state) {
4300 			/*
4301 			 * The plane is enable on the CRTC and hasn't changed
4302 			 * state. This means that it previously passed
4303 			 * validation and is therefore enabled.
4304 			 */
4305 			num_active += 1;
4306 			continue;
4307 		}
4308 
4309 		/* We need a framebuffer to be considered enabled. */
4310 		num_active += (new_plane_state->fb != NULL);
4311 	}
4312 
4313 	return num_active;
4314 }
4315 
4316 /*
4317  * Sets whether interrupts should be enabled on a specific CRTC.
4318  * We require that the stream be enabled and that there exist active
4319  * DC planes on the stream.
4320  */
4321 static void
4322 dm_update_crtc_interrupt_state(struct drm_crtc *crtc,
4323 			       struct drm_crtc_state *new_crtc_state)
4324 {
4325 	struct dm_crtc_state *dm_new_crtc_state =
4326 		to_dm_crtc_state(new_crtc_state);
4327 
4328 	dm_new_crtc_state->active_planes = 0;
4329 	dm_new_crtc_state->interrupts_enabled = false;
4330 
4331 	if (!dm_new_crtc_state->stream)
4332 		return;
4333 
4334 	dm_new_crtc_state->active_planes =
4335 		count_crtc_active_planes(new_crtc_state);
4336 
4337 	dm_new_crtc_state->interrupts_enabled =
4338 		dm_new_crtc_state->active_planes > 0;
4339 }
4340 
4341 static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
4342 				       struct drm_crtc_state *state)
4343 {
4344 	struct amdgpu_device *adev = crtc->dev->dev_private;
4345 	struct dc *dc = adev->dm.dc;
4346 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
4347 	int ret = -EINVAL;
4348 
4349 	/*
4350 	 * Update interrupt state for the CRTC. This needs to happen whenever
4351 	 * the CRTC has changed or whenever any of its planes have changed.
4352 	 * Atomic check satisfies both of these requirements since the CRTC
4353 	 * is added to the state by DRM during drm_atomic_helper_check_planes.
4354 	 */
4355 	dm_update_crtc_interrupt_state(crtc, state);
4356 
4357 	if (unlikely(!dm_crtc_state->stream &&
4358 		     modeset_required(state, NULL, dm_crtc_state->stream))) {
4359 		WARN_ON(1);
4360 		return ret;
4361 	}
4362 
4363 	/* In some use cases, like reset, no stream is attached */
4364 	if (!dm_crtc_state->stream)
4365 		return 0;
4366 
4367 	/*
4368 	 * We want at least one hardware plane enabled to use
4369 	 * the stream with a cursor enabled.
4370 	 */
4371 	if (state->enable && state->active &&
4372 	    does_crtc_have_active_cursor(state) &&
4373 	    dm_crtc_state->active_planes == 0)
4374 		return -EINVAL;
4375 
4376 	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
4377 		return 0;
4378 
4379 	return ret;
4380 }
4381 
4382 static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
4383 				      const struct drm_display_mode *mode,
4384 				      struct drm_display_mode *adjusted_mode)
4385 {
4386 	return true;
4387 }
4388 
4389 static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
4390 	.disable = dm_crtc_helper_disable,
4391 	.atomic_check = dm_crtc_helper_atomic_check,
4392 	.mode_fixup = dm_crtc_helper_mode_fixup
4393 };
4394 
4395 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
4396 {
4397 
4398 }
4399 
4400 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
4401 					  struct drm_crtc_state *crtc_state,
4402 					  struct drm_connector_state *conn_state)
4403 {
4404 	return 0;
4405 }
4406 
4407 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
4408 	.disable = dm_encoder_helper_disable,
4409 	.atomic_check = dm_encoder_helper_atomic_check
4410 };
4411 
4412 static void dm_drm_plane_reset(struct drm_plane *plane)
4413 {
4414 	struct dm_plane_state *amdgpu_state = NULL;
4415 
4416 	if (plane->state)
4417 		plane->funcs->atomic_destroy_state(plane, plane->state);
4418 
4419 	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
4420 	WARN_ON(amdgpu_state == NULL);
4421 
4422 	if (amdgpu_state)
4423 		__drm_atomic_helper_plane_reset(plane, &amdgpu_state->base);
4424 }
4425 
4426 static struct drm_plane_state *
4427 dm_drm_plane_duplicate_state(struct drm_plane *plane)
4428 {
4429 	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
4430 
4431 	old_dm_plane_state = to_dm_plane_state(plane->state);
4432 	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
4433 	if (!dm_plane_state)
4434 		return NULL;
4435 
4436 	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
4437 
4438 	if (old_dm_plane_state->dc_state) {
4439 		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
4440 		dc_plane_state_retain(dm_plane_state->dc_state);
4441 	}
4442 
4443 	return &dm_plane_state->base;
4444 }
4445 
4446 void dm_drm_plane_destroy_state(struct drm_plane *plane,
4447 				struct drm_plane_state *state)
4448 {
4449 	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
4450 
4451 	if (dm_plane_state->dc_state)
4452 		dc_plane_state_release(dm_plane_state->dc_state);
4453 
4454 	drm_atomic_helper_plane_destroy_state(plane, state);
4455 }
4456 
4457 static const struct drm_plane_funcs dm_plane_funcs = {
4458 	.update_plane	= drm_atomic_helper_update_plane,
4459 	.disable_plane	= drm_atomic_helper_disable_plane,
4460 	.destroy	= drm_primary_helper_destroy,
4461 	.reset = dm_drm_plane_reset,
4462 	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
4463 	.atomic_destroy_state = dm_drm_plane_destroy_state,
4464 };
4465 
4466 static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
4467 				      struct drm_plane_state *new_state)
4468 {
4469 	struct amdgpu_framebuffer *afb;
4470 	struct drm_gem_object *obj;
4471 	struct amdgpu_device *adev;
4472 	struct amdgpu_bo *rbo;
4473 	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
4474 	struct list_head list;
4475 	struct ttm_validate_buffer tv;
4476 	struct ww_acquire_ctx ticket;
4477 	uint64_t tiling_flags;
4478 	uint32_t domain;
4479 	int r;
4480 
4481 	dm_plane_state_old = to_dm_plane_state(plane->state);
4482 	dm_plane_state_new = to_dm_plane_state(new_state);
4483 
4484 	if (!new_state->fb) {
4485 		DRM_DEBUG_DRIVER("No FB bound\n");
4486 		return 0;
4487 	}
4488 
4489 	afb = to_amdgpu_framebuffer(new_state->fb);
4490 	obj = new_state->fb->obj[0];
4491 	rbo = gem_to_amdgpu_bo(obj);
4492 	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
4493 	INIT_LIST_HEAD(&list);
4494 
4495 	tv.bo = &rbo->tbo;
4496 	tv.num_shared = 1;
4497 	list_add(&tv.head, &list);
4498 
4499 	r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL, true);
4500 	if (r) {
4501 		dev_err(adev->dev, "fail to reserve bo (%d)\n", r);
4502 		return r;
4503 	}
4504 
4505 	if (plane->type != DRM_PLANE_TYPE_CURSOR)
4506 		domain = amdgpu_display_supported_domains(adev, rbo->flags);
4507 	else
4508 		domain = AMDGPU_GEM_DOMAIN_VRAM;
4509 
4510 	r = amdgpu_bo_pin(rbo, domain);
4511 	if (unlikely(r != 0)) {
4512 		if (r != -ERESTARTSYS)
4513 			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
4514 		ttm_eu_backoff_reservation(&ticket, &list);
4515 		return r;
4516 	}
4517 
4518 	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
4519 	if (unlikely(r != 0)) {
4520 		amdgpu_bo_unpin(rbo);
4521 		ttm_eu_backoff_reservation(&ticket, &list);
4522 		DRM_ERROR("%p bind failed\n", rbo);
4523 		return r;
4524 	}
4525 
4526 	amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
4527 
4528 	ttm_eu_backoff_reservation(&ticket, &list);
4529 
4530 	afb->address = amdgpu_bo_gpu_offset(rbo);
4531 
4532 	amdgpu_bo_ref(rbo);
4533 
4534 	if (dm_plane_state_new->dc_state &&
4535 			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
4536 		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
4537 
4538 		fill_plane_buffer_attributes(
4539 			adev, afb, plane_state->format, plane_state->rotation,
4540 			tiling_flags, &plane_state->tiling_info,
4541 			&plane_state->plane_size, &plane_state->dcc,
4542 			&plane_state->address);
4543 	}
4544 
4545 	return 0;
4546 }
4547 
4548 static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
4549 				       struct drm_plane_state *old_state)
4550 {
4551 	struct amdgpu_bo *rbo;
4552 	int r;
4553 
4554 	if (!old_state->fb)
4555 		return;
4556 
4557 	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
4558 	r = amdgpu_bo_reserve(rbo, false);
4559 	if (unlikely(r)) {
4560 		DRM_ERROR("failed to reserve rbo before unpin\n");
4561 		return;
4562 	}
4563 
4564 	amdgpu_bo_unpin(rbo);
4565 	amdgpu_bo_unreserve(rbo);
4566 	amdgpu_bo_unref(&rbo);
4567 }
4568 
4569 static int dm_plane_atomic_check(struct drm_plane *plane,
4570 				 struct drm_plane_state *state)
4571 {
4572 	struct amdgpu_device *adev = plane->dev->dev_private;
4573 	struct dc *dc = adev->dm.dc;
4574 	struct dm_plane_state *dm_plane_state;
4575 	struct dc_scaling_info scaling_info;
4576 	int ret;
4577 
4578 	dm_plane_state = to_dm_plane_state(state);
4579 
4580 	if (!dm_plane_state->dc_state)
4581 		return 0;
4582 
4583 	ret = fill_dc_scaling_info(state, &scaling_info);
4584 	if (ret)
4585 		return ret;
4586 
4587 	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
4588 		return 0;
4589 
4590 	return -EINVAL;
4591 }
4592 
4593 static int dm_plane_atomic_async_check(struct drm_plane *plane,
4594 				       struct drm_plane_state *new_plane_state)
4595 {
4596 	/* Only support async updates on cursor planes. */
4597 	if (plane->type != DRM_PLANE_TYPE_CURSOR)
4598 		return -EINVAL;
4599 
4600 	return 0;
4601 }
4602 
4603 static void dm_plane_atomic_async_update(struct drm_plane *plane,
4604 					 struct drm_plane_state *new_state)
4605 {
4606 	struct drm_plane_state *old_state =
4607 		drm_atomic_get_old_plane_state(new_state->state, plane);
4608 
4609 	swap(plane->state->fb, new_state->fb);
4610 
4611 	plane->state->src_x = new_state->src_x;
4612 	plane->state->src_y = new_state->src_y;
4613 	plane->state->src_w = new_state->src_w;
4614 	plane->state->src_h = new_state->src_h;
4615 	plane->state->crtc_x = new_state->crtc_x;
4616 	plane->state->crtc_y = new_state->crtc_y;
4617 	plane->state->crtc_w = new_state->crtc_w;
4618 	plane->state->crtc_h = new_state->crtc_h;
4619 
4620 	handle_cursor_update(plane, old_state);
4621 }
4622 
4623 static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
4624 	.prepare_fb = dm_plane_helper_prepare_fb,
4625 	.cleanup_fb = dm_plane_helper_cleanup_fb,
4626 	.atomic_check = dm_plane_atomic_check,
4627 	.atomic_async_check = dm_plane_atomic_async_check,
4628 	.atomic_async_update = dm_plane_atomic_async_update
4629 };
4630 
4631 /*
4632  * TODO: these are currently initialized to rgb formats only.
4633  * For future use cases we should either initialize them dynamically based on
4634  * plane capabilities, or initialize this array to all formats, so internal drm
4635  * check will succeed, and let DC implement proper check
4636  */
4637 static const uint32_t rgb_formats[] = {
4638 	DRM_FORMAT_XRGB8888,
4639 	DRM_FORMAT_ARGB8888,
4640 	DRM_FORMAT_RGBA8888,
4641 	DRM_FORMAT_XRGB2101010,
4642 	DRM_FORMAT_XBGR2101010,
4643 	DRM_FORMAT_ARGB2101010,
4644 	DRM_FORMAT_ABGR2101010,
4645 	DRM_FORMAT_XBGR8888,
4646 	DRM_FORMAT_ABGR8888,
4647 	DRM_FORMAT_RGB565,
4648 };
4649 
4650 static const uint32_t overlay_formats[] = {
4651 	DRM_FORMAT_XRGB8888,
4652 	DRM_FORMAT_ARGB8888,
4653 	DRM_FORMAT_RGBA8888,
4654 	DRM_FORMAT_XBGR8888,
4655 	DRM_FORMAT_ABGR8888,
4656 	DRM_FORMAT_RGB565
4657 };
4658 
4659 static const u32 cursor_formats[] = {
4660 	DRM_FORMAT_ARGB8888
4661 };
4662 
4663 static int get_plane_formats(const struct drm_plane *plane,
4664 			     const struct dc_plane_cap *plane_cap,
4665 			     uint32_t *formats, int max_formats)
4666 {
4667 	int i, num_formats = 0;
4668 
4669 	/*
4670 	 * TODO: Query support for each group of formats directly from
4671 	 * DC plane caps. This will require adding more formats to the
4672 	 * caps list.
4673 	 */
4674 
4675 	switch (plane->type) {
4676 	case DRM_PLANE_TYPE_PRIMARY:
4677 		for (i = 0; i < ARRAY_SIZE(rgb_formats); ++i) {
4678 			if (num_formats >= max_formats)
4679 				break;
4680 
4681 			formats[num_formats++] = rgb_formats[i];
4682 		}
4683 
4684 		if (plane_cap && plane_cap->pixel_format_support.nv12)
4685 			formats[num_formats++] = DRM_FORMAT_NV12;
4686 		break;
4687 
4688 	case DRM_PLANE_TYPE_OVERLAY:
4689 		for (i = 0; i < ARRAY_SIZE(overlay_formats); ++i) {
4690 			if (num_formats >= max_formats)
4691 				break;
4692 
4693 			formats[num_formats++] = overlay_formats[i];
4694 		}
4695 		break;
4696 
4697 	case DRM_PLANE_TYPE_CURSOR:
4698 		for (i = 0; i < ARRAY_SIZE(cursor_formats); ++i) {
4699 			if (num_formats >= max_formats)
4700 				break;
4701 
4702 			formats[num_formats++] = cursor_formats[i];
4703 		}
4704 		break;
4705 	}
4706 
4707 	return num_formats;
4708 }
4709 
4710 static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
4711 				struct drm_plane *plane,
4712 				unsigned long possible_crtcs,
4713 				const struct dc_plane_cap *plane_cap)
4714 {
4715 	uint32_t formats[32];
4716 	int num_formats;
4717 	int res = -EPERM;
4718 
4719 	num_formats = get_plane_formats(plane, plane_cap, formats,
4720 					ARRAY_SIZE(formats));
4721 
4722 	res = drm_universal_plane_init(dm->adev->ddev, plane, possible_crtcs,
4723 				       &dm_plane_funcs, formats, num_formats,
4724 				       NULL, plane->type, NULL);
4725 	if (res)
4726 		return res;
4727 
4728 	if (plane->type == DRM_PLANE_TYPE_OVERLAY &&
4729 	    plane_cap && plane_cap->per_pixel_alpha) {
4730 		unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
4731 					  BIT(DRM_MODE_BLEND_PREMULTI);
4732 
4733 		drm_plane_create_alpha_property(plane);
4734 		drm_plane_create_blend_mode_property(plane, blend_caps);
4735 	}
4736 
4737 	if (plane->type == DRM_PLANE_TYPE_PRIMARY &&
4738 	    plane_cap && plane_cap->pixel_format_support.nv12) {
4739 		/* This only affects YUV formats. */
4740 		drm_plane_create_color_properties(
4741 			plane,
4742 			BIT(DRM_COLOR_YCBCR_BT601) |
4743 			BIT(DRM_COLOR_YCBCR_BT709),
4744 			BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
4745 			BIT(DRM_COLOR_YCBCR_FULL_RANGE),
4746 			DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE);
4747 	}
4748 
4749 	drm_plane_helper_add(plane, &dm_plane_helper_funcs);
4750 
4751 	/* Create (reset) the plane state */
4752 	if (plane->funcs->reset)
4753 		plane->funcs->reset(plane);
4754 
4755 	return 0;
4756 }
4757 
4758 static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
4759 			       struct drm_plane *plane,
4760 			       uint32_t crtc_index)
4761 {
4762 	struct amdgpu_crtc *acrtc = NULL;
4763 	struct drm_plane *cursor_plane;
4764 
4765 	int res = -ENOMEM;
4766 
4767 	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
4768 	if (!cursor_plane)
4769 		goto fail;
4770 
4771 	cursor_plane->type = DRM_PLANE_TYPE_CURSOR;
4772 	res = amdgpu_dm_plane_init(dm, cursor_plane, 0, NULL);
4773 
4774 	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
4775 	if (!acrtc)
4776 		goto fail;
4777 
4778 	res = drm_crtc_init_with_planes(
4779 			dm->ddev,
4780 			&acrtc->base,
4781 			plane,
4782 			cursor_plane,
4783 			&amdgpu_dm_crtc_funcs, NULL);
4784 
4785 	if (res)
4786 		goto fail;
4787 
4788 	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
4789 
4790 	/* Create (reset) the plane state */
4791 	if (acrtc->base.funcs->reset)
4792 		acrtc->base.funcs->reset(&acrtc->base);
4793 
4794 	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
4795 	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
4796 
4797 	acrtc->crtc_id = crtc_index;
4798 	acrtc->base.enabled = false;
4799 	acrtc->otg_inst = -1;
4800 
4801 	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
4802 	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
4803 				   true, MAX_COLOR_LUT_ENTRIES);
4804 	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
4805 
4806 	return 0;
4807 
4808 fail:
4809 	kfree(acrtc);
4810 	kfree(cursor_plane);
4811 	return res;
4812 }
4813 
4814 
4815 static int to_drm_connector_type(enum signal_type st)
4816 {
4817 	switch (st) {
4818 	case SIGNAL_TYPE_HDMI_TYPE_A:
4819 		return DRM_MODE_CONNECTOR_HDMIA;
4820 	case SIGNAL_TYPE_EDP:
4821 		return DRM_MODE_CONNECTOR_eDP;
4822 	case SIGNAL_TYPE_LVDS:
4823 		return DRM_MODE_CONNECTOR_LVDS;
4824 	case SIGNAL_TYPE_RGB:
4825 		return DRM_MODE_CONNECTOR_VGA;
4826 	case SIGNAL_TYPE_DISPLAY_PORT:
4827 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
4828 		return DRM_MODE_CONNECTOR_DisplayPort;
4829 	case SIGNAL_TYPE_DVI_DUAL_LINK:
4830 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
4831 		return DRM_MODE_CONNECTOR_DVID;
4832 	case SIGNAL_TYPE_VIRTUAL:
4833 		return DRM_MODE_CONNECTOR_VIRTUAL;
4834 
4835 	default:
4836 		return DRM_MODE_CONNECTOR_Unknown;
4837 	}
4838 }
4839 
4840 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
4841 {
4842 	return drm_encoder_find(connector->dev, NULL, connector->encoder_ids[0]);
4843 }
4844 
4845 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
4846 {
4847 	struct drm_encoder *encoder;
4848 	struct amdgpu_encoder *amdgpu_encoder;
4849 
4850 	encoder = amdgpu_dm_connector_to_encoder(connector);
4851 
4852 	if (encoder == NULL)
4853 		return;
4854 
4855 	amdgpu_encoder = to_amdgpu_encoder(encoder);
4856 
4857 	amdgpu_encoder->native_mode.clock = 0;
4858 
4859 	if (!list_empty(&connector->probed_modes)) {
4860 		struct drm_display_mode *preferred_mode = NULL;
4861 
4862 		list_for_each_entry(preferred_mode,
4863 				    &connector->probed_modes,
4864 				    head) {
4865 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
4866 				amdgpu_encoder->native_mode = *preferred_mode;
4867 
4868 			break;
4869 		}
4870 
4871 	}
4872 }
4873 
4874 static struct drm_display_mode *
4875 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
4876 			     char *name,
4877 			     int hdisplay, int vdisplay)
4878 {
4879 	struct drm_device *dev = encoder->dev;
4880 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
4881 	struct drm_display_mode *mode = NULL;
4882 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
4883 
4884 	mode = drm_mode_duplicate(dev, native_mode);
4885 
4886 	if (mode == NULL)
4887 		return NULL;
4888 
4889 	mode->hdisplay = hdisplay;
4890 	mode->vdisplay = vdisplay;
4891 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
4892 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
4893 
4894 	return mode;
4895 
4896 }
4897 
4898 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
4899 						 struct drm_connector *connector)
4900 {
4901 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
4902 	struct drm_display_mode *mode = NULL;
4903 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
4904 	struct amdgpu_dm_connector *amdgpu_dm_connector =
4905 				to_amdgpu_dm_connector(connector);
4906 	int i;
4907 	int n;
4908 	struct mode_size {
4909 		char name[DRM_DISPLAY_MODE_LEN];
4910 		int w;
4911 		int h;
4912 	} common_modes[] = {
4913 		{  "640x480",  640,  480},
4914 		{  "800x600",  800,  600},
4915 		{ "1024x768", 1024,  768},
4916 		{ "1280x720", 1280,  720},
4917 		{ "1280x800", 1280,  800},
4918 		{"1280x1024", 1280, 1024},
4919 		{ "1440x900", 1440,  900},
4920 		{"1680x1050", 1680, 1050},
4921 		{"1600x1200", 1600, 1200},
4922 		{"1920x1080", 1920, 1080},
4923 		{"1920x1200", 1920, 1200}
4924 	};
4925 
4926 	n = ARRAY_SIZE(common_modes);
4927 
4928 	for (i = 0; i < n; i++) {
4929 		struct drm_display_mode *curmode = NULL;
4930 		bool mode_existed = false;
4931 
4932 		if (common_modes[i].w > native_mode->hdisplay ||
4933 		    common_modes[i].h > native_mode->vdisplay ||
4934 		   (common_modes[i].w == native_mode->hdisplay &&
4935 		    common_modes[i].h == native_mode->vdisplay))
4936 			continue;
4937 
4938 		list_for_each_entry(curmode, &connector->probed_modes, head) {
4939 			if (common_modes[i].w == curmode->hdisplay &&
4940 			    common_modes[i].h == curmode->vdisplay) {
4941 				mode_existed = true;
4942 				break;
4943 			}
4944 		}
4945 
4946 		if (mode_existed)
4947 			continue;
4948 
4949 		mode = amdgpu_dm_create_common_mode(encoder,
4950 				common_modes[i].name, common_modes[i].w,
4951 				common_modes[i].h);
4952 		drm_mode_probed_add(connector, mode);
4953 		amdgpu_dm_connector->num_modes++;
4954 	}
4955 }
4956 
4957 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
4958 					      struct edid *edid)
4959 {
4960 	struct amdgpu_dm_connector *amdgpu_dm_connector =
4961 			to_amdgpu_dm_connector(connector);
4962 
4963 	if (edid) {
4964 		/* empty probed_modes */
4965 		INIT_LIST_HEAD(&connector->probed_modes);
4966 		amdgpu_dm_connector->num_modes =
4967 				drm_add_edid_modes(connector, edid);
4968 
4969 		/* sorting the probed modes before calling function
4970 		 * amdgpu_dm_get_native_mode() since EDID can have
4971 		 * more than one preferred mode. The modes that are
4972 		 * later in the probed mode list could be of higher
4973 		 * and preferred resolution. For example, 3840x2160
4974 		 * resolution in base EDID preferred timing and 4096x2160
4975 		 * preferred resolution in DID extension block later.
4976 		 */
4977 		drm_mode_sort(&connector->probed_modes);
4978 		amdgpu_dm_get_native_mode(connector);
4979 	} else {
4980 		amdgpu_dm_connector->num_modes = 0;
4981 	}
4982 }
4983 
4984 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
4985 {
4986 	struct amdgpu_dm_connector *amdgpu_dm_connector =
4987 			to_amdgpu_dm_connector(connector);
4988 	struct drm_encoder *encoder;
4989 	struct edid *edid = amdgpu_dm_connector->edid;
4990 
4991 	encoder = amdgpu_dm_connector_to_encoder(connector);
4992 
4993 	if (!edid || !drm_edid_is_valid(edid)) {
4994 		amdgpu_dm_connector->num_modes =
4995 				drm_add_modes_noedid(connector, 640, 480);
4996 	} else {
4997 		amdgpu_dm_connector_ddc_get_modes(connector, edid);
4998 		amdgpu_dm_connector_add_common_modes(encoder, connector);
4999 	}
5000 	amdgpu_dm_fbc_init(connector);
5001 
5002 	return amdgpu_dm_connector->num_modes;
5003 }
5004 
5005 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
5006 				     struct amdgpu_dm_connector *aconnector,
5007 				     int connector_type,
5008 				     struct dc_link *link,
5009 				     int link_index)
5010 {
5011 	struct amdgpu_device *adev = dm->ddev->dev_private;
5012 
5013 	/*
5014 	 * Some of the properties below require access to state, like bpc.
5015 	 * Allocate some default initial connector state with our reset helper.
5016 	 */
5017 	if (aconnector->base.funcs->reset)
5018 		aconnector->base.funcs->reset(&aconnector->base);
5019 
5020 	aconnector->connector_id = link_index;
5021 	aconnector->dc_link = link;
5022 	aconnector->base.interlace_allowed = false;
5023 	aconnector->base.doublescan_allowed = false;
5024 	aconnector->base.stereo_allowed = false;
5025 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
5026 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
5027 	aconnector->audio_inst = -1;
5028 	mutex_init(&aconnector->hpd_lock);
5029 
5030 	/*
5031 	 * configure support HPD hot plug connector_>polled default value is 0
5032 	 * which means HPD hot plug not supported
5033 	 */
5034 	switch (connector_type) {
5035 	case DRM_MODE_CONNECTOR_HDMIA:
5036 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
5037 		aconnector->base.ycbcr_420_allowed =
5038 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
5039 		break;
5040 	case DRM_MODE_CONNECTOR_DisplayPort:
5041 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
5042 		aconnector->base.ycbcr_420_allowed =
5043 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
5044 		break;
5045 	case DRM_MODE_CONNECTOR_DVID:
5046 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
5047 		break;
5048 	default:
5049 		break;
5050 	}
5051 
5052 	drm_object_attach_property(&aconnector->base.base,
5053 				dm->ddev->mode_config.scaling_mode_property,
5054 				DRM_MODE_SCALE_NONE);
5055 
5056 	drm_object_attach_property(&aconnector->base.base,
5057 				adev->mode_info.underscan_property,
5058 				UNDERSCAN_OFF);
5059 	drm_object_attach_property(&aconnector->base.base,
5060 				adev->mode_info.underscan_hborder_property,
5061 				0);
5062 	drm_object_attach_property(&aconnector->base.base,
5063 				adev->mode_info.underscan_vborder_property,
5064 				0);
5065 
5066 	drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
5067 
5068 	/* This defaults to the max in the range, but we want 8bpc. */
5069 	aconnector->base.state->max_bpc = 8;
5070 	aconnector->base.state->max_requested_bpc = 8;
5071 
5072 	if (connector_type == DRM_MODE_CONNECTOR_eDP &&
5073 	    dc_is_dmcu_initialized(adev->dm.dc)) {
5074 		drm_object_attach_property(&aconnector->base.base,
5075 				adev->mode_info.abm_level_property, 0);
5076 	}
5077 
5078 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
5079 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5080 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
5081 		drm_object_attach_property(
5082 			&aconnector->base.base,
5083 			dm->ddev->mode_config.hdr_output_metadata_property, 0);
5084 
5085 		drm_connector_attach_vrr_capable_property(
5086 			&aconnector->base);
5087 	}
5088 }
5089 
5090 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
5091 			      struct i2c_msg *msgs, int num)
5092 {
5093 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
5094 	struct ddc_service *ddc_service = i2c->ddc_service;
5095 	struct i2c_command cmd;
5096 	int i;
5097 	int result = -EIO;
5098 
5099 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
5100 
5101 	if (!cmd.payloads)
5102 		return result;
5103 
5104 	cmd.number_of_payloads = num;
5105 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
5106 	cmd.speed = 100;
5107 
5108 	for (i = 0; i < num; i++) {
5109 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
5110 		cmd.payloads[i].address = msgs[i].addr;
5111 		cmd.payloads[i].length = msgs[i].len;
5112 		cmd.payloads[i].data = msgs[i].buf;
5113 	}
5114 
5115 	if (dc_submit_i2c(
5116 			ddc_service->ctx->dc,
5117 			ddc_service->ddc_pin->hw_info.ddc_channel,
5118 			&cmd))
5119 		result = num;
5120 
5121 	kfree(cmd.payloads);
5122 	return result;
5123 }
5124 
5125 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
5126 {
5127 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
5128 }
5129 
5130 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
5131 	.master_xfer = amdgpu_dm_i2c_xfer,
5132 	.functionality = amdgpu_dm_i2c_func,
5133 };
5134 
5135 static struct amdgpu_i2c_adapter *
5136 create_i2c(struct ddc_service *ddc_service,
5137 	   int link_index,
5138 	   int *res)
5139 {
5140 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
5141 	struct amdgpu_i2c_adapter *i2c;
5142 
5143 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
5144 	if (!i2c)
5145 		return NULL;
5146 	i2c->base.owner = THIS_MODULE;
5147 	i2c->base.class = I2C_CLASS_DDC;
5148 	i2c->base.dev.parent = &adev->pdev->dev;
5149 	i2c->base.algo = &amdgpu_dm_i2c_algo;
5150 	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
5151 	i2c_set_adapdata(&i2c->base, i2c);
5152 	i2c->ddc_service = ddc_service;
5153 	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
5154 
5155 	return i2c;
5156 }
5157 
5158 
5159 /*
5160  * Note: this function assumes that dc_link_detect() was called for the
5161  * dc_link which will be represented by this aconnector.
5162  */
5163 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
5164 				    struct amdgpu_dm_connector *aconnector,
5165 				    uint32_t link_index,
5166 				    struct amdgpu_encoder *aencoder)
5167 {
5168 	int res = 0;
5169 	int connector_type;
5170 	struct dc *dc = dm->dc;
5171 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
5172 	struct amdgpu_i2c_adapter *i2c;
5173 
5174 	link->priv = aconnector;
5175 
5176 	DRM_DEBUG_DRIVER("%s()\n", __func__);
5177 
5178 	i2c = create_i2c(link->ddc, link->link_index, &res);
5179 	if (!i2c) {
5180 		DRM_ERROR("Failed to create i2c adapter data\n");
5181 		return -ENOMEM;
5182 	}
5183 
5184 	aconnector->i2c = i2c;
5185 	res = i2c_add_adapter(&i2c->base);
5186 
5187 	if (res) {
5188 		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
5189 		goto out_free;
5190 	}
5191 
5192 	connector_type = to_drm_connector_type(link->connector_signal);
5193 
5194 	res = drm_connector_init(
5195 			dm->ddev,
5196 			&aconnector->base,
5197 			&amdgpu_dm_connector_funcs,
5198 			connector_type);
5199 
5200 	if (res) {
5201 		DRM_ERROR("connector_init failed\n");
5202 		aconnector->connector_id = -1;
5203 		goto out_free;
5204 	}
5205 
5206 	drm_connector_helper_add(
5207 			&aconnector->base,
5208 			&amdgpu_dm_connector_helper_funcs);
5209 
5210 	amdgpu_dm_connector_init_helper(
5211 		dm,
5212 		aconnector,
5213 		connector_type,
5214 		link,
5215 		link_index);
5216 
5217 	drm_connector_attach_encoder(
5218 		&aconnector->base, &aencoder->base);
5219 
5220 	drm_connector_register(&aconnector->base);
5221 #if defined(CONFIG_DEBUG_FS)
5222 	connector_debugfs_init(aconnector);
5223 	aconnector->debugfs_dpcd_address = 0;
5224 	aconnector->debugfs_dpcd_size = 0;
5225 #endif
5226 
5227 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
5228 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
5229 		amdgpu_dm_initialize_dp_connector(dm, aconnector);
5230 
5231 out_free:
5232 	if (res) {
5233 		kfree(i2c);
5234 		aconnector->i2c = NULL;
5235 	}
5236 	return res;
5237 }
5238 
5239 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
5240 {
5241 	switch (adev->mode_info.num_crtc) {
5242 	case 1:
5243 		return 0x1;
5244 	case 2:
5245 		return 0x3;
5246 	case 3:
5247 		return 0x7;
5248 	case 4:
5249 		return 0xf;
5250 	case 5:
5251 		return 0x1f;
5252 	case 6:
5253 	default:
5254 		return 0x3f;
5255 	}
5256 }
5257 
5258 static int amdgpu_dm_encoder_init(struct drm_device *dev,
5259 				  struct amdgpu_encoder *aencoder,
5260 				  uint32_t link_index)
5261 {
5262 	struct amdgpu_device *adev = dev->dev_private;
5263 
5264 	int res = drm_encoder_init(dev,
5265 				   &aencoder->base,
5266 				   &amdgpu_dm_encoder_funcs,
5267 				   DRM_MODE_ENCODER_TMDS,
5268 				   NULL);
5269 
5270 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
5271 
5272 	if (!res)
5273 		aencoder->encoder_id = link_index;
5274 	else
5275 		aencoder->encoder_id = -1;
5276 
5277 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
5278 
5279 	return res;
5280 }
5281 
5282 static void manage_dm_interrupts(struct amdgpu_device *adev,
5283 				 struct amdgpu_crtc *acrtc,
5284 				 bool enable)
5285 {
5286 	/*
5287 	 * this is not correct translation but will work as soon as VBLANK
5288 	 * constant is the same as PFLIP
5289 	 */
5290 	int irq_type =
5291 		amdgpu_display_crtc_idx_to_irq_type(
5292 			adev,
5293 			acrtc->crtc_id);
5294 
5295 	if (enable) {
5296 		drm_crtc_vblank_on(&acrtc->base);
5297 		amdgpu_irq_get(
5298 			adev,
5299 			&adev->pageflip_irq,
5300 			irq_type);
5301 	} else {
5302 
5303 		amdgpu_irq_put(
5304 			adev,
5305 			&adev->pageflip_irq,
5306 			irq_type);
5307 		drm_crtc_vblank_off(&acrtc->base);
5308 	}
5309 }
5310 
5311 static bool
5312 is_scaling_state_different(const struct dm_connector_state *dm_state,
5313 			   const struct dm_connector_state *old_dm_state)
5314 {
5315 	if (dm_state->scaling != old_dm_state->scaling)
5316 		return true;
5317 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
5318 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
5319 			return true;
5320 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
5321 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
5322 			return true;
5323 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
5324 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
5325 		return true;
5326 	return false;
5327 }
5328 
5329 static void remove_stream(struct amdgpu_device *adev,
5330 			  struct amdgpu_crtc *acrtc,
5331 			  struct dc_stream_state *stream)
5332 {
5333 	/* this is the update mode case */
5334 
5335 	acrtc->otg_inst = -1;
5336 	acrtc->enabled = false;
5337 }
5338 
5339 static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
5340 			       struct dc_cursor_position *position)
5341 {
5342 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
5343 	int x, y;
5344 	int xorigin = 0, yorigin = 0;
5345 
5346 	position->enable = false;
5347 	position->x = 0;
5348 	position->y = 0;
5349 
5350 	if (!crtc || !plane->state->fb)
5351 		return 0;
5352 
5353 	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
5354 	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
5355 		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
5356 			  __func__,
5357 			  plane->state->crtc_w,
5358 			  plane->state->crtc_h);
5359 		return -EINVAL;
5360 	}
5361 
5362 	x = plane->state->crtc_x;
5363 	y = plane->state->crtc_y;
5364 
5365 	if (x <= -amdgpu_crtc->max_cursor_width ||
5366 	    y <= -amdgpu_crtc->max_cursor_height)
5367 		return 0;
5368 
5369 	if (crtc->primary->state) {
5370 		/* avivo cursor are offset into the total surface */
5371 		x += crtc->primary->state->src_x >> 16;
5372 		y += crtc->primary->state->src_y >> 16;
5373 	}
5374 
5375 	if (x < 0) {
5376 		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
5377 		x = 0;
5378 	}
5379 	if (y < 0) {
5380 		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
5381 		y = 0;
5382 	}
5383 	position->enable = true;
5384 	position->x = x;
5385 	position->y = y;
5386 	position->x_hotspot = xorigin;
5387 	position->y_hotspot = yorigin;
5388 
5389 	return 0;
5390 }
5391 
5392 static void handle_cursor_update(struct drm_plane *plane,
5393 				 struct drm_plane_state *old_plane_state)
5394 {
5395 	struct amdgpu_device *adev = plane->dev->dev_private;
5396 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
5397 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
5398 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
5399 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
5400 	uint64_t address = afb ? afb->address : 0;
5401 	struct dc_cursor_position position;
5402 	struct dc_cursor_attributes attributes;
5403 	int ret;
5404 
5405 	if (!plane->state->fb && !old_plane_state->fb)
5406 		return;
5407 
5408 	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
5409 			 __func__,
5410 			 amdgpu_crtc->crtc_id,
5411 			 plane->state->crtc_w,
5412 			 plane->state->crtc_h);
5413 
5414 	ret = get_cursor_position(plane, crtc, &position);
5415 	if (ret)
5416 		return;
5417 
5418 	if (!position.enable) {
5419 		/* turn off cursor */
5420 		if (crtc_state && crtc_state->stream) {
5421 			mutex_lock(&adev->dm.dc_lock);
5422 			dc_stream_set_cursor_position(crtc_state->stream,
5423 						      &position);
5424 			mutex_unlock(&adev->dm.dc_lock);
5425 		}
5426 		return;
5427 	}
5428 
5429 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
5430 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
5431 
5432 	memset(&attributes, 0, sizeof(attributes));
5433 	attributes.address.high_part = upper_32_bits(address);
5434 	attributes.address.low_part  = lower_32_bits(address);
5435 	attributes.width             = plane->state->crtc_w;
5436 	attributes.height            = plane->state->crtc_h;
5437 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
5438 	attributes.rotation_angle    = 0;
5439 	attributes.attribute_flags.value = 0;
5440 
5441 	attributes.pitch = attributes.width;
5442 
5443 	if (crtc_state->stream) {
5444 		mutex_lock(&adev->dm.dc_lock);
5445 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
5446 							 &attributes))
5447 			DRM_ERROR("DC failed to set cursor attributes\n");
5448 
5449 		if (!dc_stream_set_cursor_position(crtc_state->stream,
5450 						   &position))
5451 			DRM_ERROR("DC failed to set cursor position\n");
5452 		mutex_unlock(&adev->dm.dc_lock);
5453 	}
5454 }
5455 
5456 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
5457 {
5458 
5459 	assert_spin_locked(&acrtc->base.dev->event_lock);
5460 	WARN_ON(acrtc->event);
5461 
5462 	acrtc->event = acrtc->base.state->event;
5463 
5464 	/* Set the flip status */
5465 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
5466 
5467 	/* Mark this event as consumed */
5468 	acrtc->base.state->event = NULL;
5469 
5470 	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
5471 						 acrtc->crtc_id);
5472 }
5473 
5474 static void update_freesync_state_on_stream(
5475 	struct amdgpu_display_manager *dm,
5476 	struct dm_crtc_state *new_crtc_state,
5477 	struct dc_stream_state *new_stream,
5478 	struct dc_plane_state *surface,
5479 	u32 flip_timestamp_in_us)
5480 {
5481 	struct mod_vrr_params vrr_params;
5482 	struct dc_info_packet vrr_infopacket = {0};
5483 	struct amdgpu_device *adev = dm->adev;
5484 	unsigned long flags;
5485 
5486 	if (!new_stream)
5487 		return;
5488 
5489 	/*
5490 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
5491 	 * For now it's sufficient to just guard against these conditions.
5492 	 */
5493 
5494 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
5495 		return;
5496 
5497 	spin_lock_irqsave(&adev->ddev->event_lock, flags);
5498 	vrr_params = new_crtc_state->vrr_params;
5499 
5500 	if (surface) {
5501 		mod_freesync_handle_preflip(
5502 			dm->freesync_module,
5503 			surface,
5504 			new_stream,
5505 			flip_timestamp_in_us,
5506 			&vrr_params);
5507 
5508 		if (adev->family < AMDGPU_FAMILY_AI &&
5509 		    amdgpu_dm_vrr_active(new_crtc_state)) {
5510 			mod_freesync_handle_v_update(dm->freesync_module,
5511 						     new_stream, &vrr_params);
5512 
5513 			/* Need to call this before the frame ends. */
5514 			dc_stream_adjust_vmin_vmax(dm->dc,
5515 						   new_crtc_state->stream,
5516 						   &vrr_params.adjust);
5517 		}
5518 	}
5519 
5520 	mod_freesync_build_vrr_infopacket(
5521 		dm->freesync_module,
5522 		new_stream,
5523 		&vrr_params,
5524 		PACKET_TYPE_VRR,
5525 		TRANSFER_FUNC_UNKNOWN,
5526 		&vrr_infopacket);
5527 
5528 	new_crtc_state->freesync_timing_changed |=
5529 		(memcmp(&new_crtc_state->vrr_params.adjust,
5530 			&vrr_params.adjust,
5531 			sizeof(vrr_params.adjust)) != 0);
5532 
5533 	new_crtc_state->freesync_vrr_info_changed |=
5534 		(memcmp(&new_crtc_state->vrr_infopacket,
5535 			&vrr_infopacket,
5536 			sizeof(vrr_infopacket)) != 0);
5537 
5538 	new_crtc_state->vrr_params = vrr_params;
5539 	new_crtc_state->vrr_infopacket = vrr_infopacket;
5540 
5541 	new_stream->adjust = new_crtc_state->vrr_params.adjust;
5542 	new_stream->vrr_infopacket = vrr_infopacket;
5543 
5544 	if (new_crtc_state->freesync_vrr_info_changed)
5545 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
5546 			      new_crtc_state->base.crtc->base.id,
5547 			      (int)new_crtc_state->base.vrr_enabled,
5548 			      (int)vrr_params.state);
5549 
5550 	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
5551 }
5552 
5553 static void pre_update_freesync_state_on_stream(
5554 	struct amdgpu_display_manager *dm,
5555 	struct dm_crtc_state *new_crtc_state)
5556 {
5557 	struct dc_stream_state *new_stream = new_crtc_state->stream;
5558 	struct mod_vrr_params vrr_params;
5559 	struct mod_freesync_config config = new_crtc_state->freesync_config;
5560 	struct amdgpu_device *adev = dm->adev;
5561 	unsigned long flags;
5562 
5563 	if (!new_stream)
5564 		return;
5565 
5566 	/*
5567 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
5568 	 * For now it's sufficient to just guard against these conditions.
5569 	 */
5570 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
5571 		return;
5572 
5573 	spin_lock_irqsave(&adev->ddev->event_lock, flags);
5574 	vrr_params = new_crtc_state->vrr_params;
5575 
5576 	if (new_crtc_state->vrr_supported &&
5577 	    config.min_refresh_in_uhz &&
5578 	    config.max_refresh_in_uhz) {
5579 		config.state = new_crtc_state->base.vrr_enabled ?
5580 			VRR_STATE_ACTIVE_VARIABLE :
5581 			VRR_STATE_INACTIVE;
5582 	} else {
5583 		config.state = VRR_STATE_UNSUPPORTED;
5584 	}
5585 
5586 	mod_freesync_build_vrr_params(dm->freesync_module,
5587 				      new_stream,
5588 				      &config, &vrr_params);
5589 
5590 	new_crtc_state->freesync_timing_changed |=
5591 		(memcmp(&new_crtc_state->vrr_params.adjust,
5592 			&vrr_params.adjust,
5593 			sizeof(vrr_params.adjust)) != 0);
5594 
5595 	new_crtc_state->vrr_params = vrr_params;
5596 	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
5597 }
5598 
5599 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
5600 					    struct dm_crtc_state *new_state)
5601 {
5602 	bool old_vrr_active = amdgpu_dm_vrr_active(old_state);
5603 	bool new_vrr_active = amdgpu_dm_vrr_active(new_state);
5604 
5605 	if (!old_vrr_active && new_vrr_active) {
5606 		/* Transition VRR inactive -> active:
5607 		 * While VRR is active, we must not disable vblank irq, as a
5608 		 * reenable after disable would compute bogus vblank/pflip
5609 		 * timestamps if it likely happened inside display front-porch.
5610 		 *
5611 		 * We also need vupdate irq for the actual core vblank handling
5612 		 * at end of vblank.
5613 		 */
5614 		dm_set_vupdate_irq(new_state->base.crtc, true);
5615 		drm_crtc_vblank_get(new_state->base.crtc);
5616 		DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n",
5617 				 __func__, new_state->base.crtc->base.id);
5618 	} else if (old_vrr_active && !new_vrr_active) {
5619 		/* Transition VRR active -> inactive:
5620 		 * Allow vblank irq disable again for fixed refresh rate.
5621 		 */
5622 		dm_set_vupdate_irq(new_state->base.crtc, false);
5623 		drm_crtc_vblank_put(new_state->base.crtc);
5624 		DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n",
5625 				 __func__, new_state->base.crtc->base.id);
5626 	}
5627 }
5628 
5629 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
5630 {
5631 	struct drm_plane *plane;
5632 	struct drm_plane_state *old_plane_state, *new_plane_state;
5633 	int i;
5634 
5635 	/*
5636 	 * TODO: Make this per-stream so we don't issue redundant updates for
5637 	 * commits with multiple streams.
5638 	 */
5639 	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
5640 				       new_plane_state, i)
5641 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
5642 			handle_cursor_update(plane, old_plane_state);
5643 }
5644 
5645 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
5646 				    struct dc_state *dc_state,
5647 				    struct drm_device *dev,
5648 				    struct amdgpu_display_manager *dm,
5649 				    struct drm_crtc *pcrtc,
5650 				    bool wait_for_vblank)
5651 {
5652 	uint32_t i;
5653 	uint64_t timestamp_ns;
5654 	struct drm_plane *plane;
5655 	struct drm_plane_state *old_plane_state, *new_plane_state;
5656 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
5657 	struct drm_crtc_state *new_pcrtc_state =
5658 			drm_atomic_get_new_crtc_state(state, pcrtc);
5659 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
5660 	struct dm_crtc_state *dm_old_crtc_state =
5661 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
5662 	int planes_count = 0, vpos, hpos;
5663 	long r;
5664 	unsigned long flags;
5665 	struct amdgpu_bo *abo;
5666 	uint64_t tiling_flags;
5667 	uint32_t target_vblank, last_flip_vblank;
5668 	bool vrr_active = amdgpu_dm_vrr_active(acrtc_state);
5669 	bool pflip_present = false;
5670 	struct {
5671 		struct dc_surface_update surface_updates[MAX_SURFACES];
5672 		struct dc_plane_info plane_infos[MAX_SURFACES];
5673 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
5674 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
5675 		struct dc_stream_update stream_update;
5676 	} *bundle;
5677 
5678 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
5679 
5680 	if (!bundle) {
5681 		dm_error("Failed to allocate update bundle\n");
5682 		goto cleanup;
5683 	}
5684 
5685 	/*
5686 	 * Disable the cursor first if we're disabling all the planes.
5687 	 * It'll remain on the screen after the planes are re-enabled
5688 	 * if we don't.
5689 	 */
5690 	if (acrtc_state->active_planes == 0)
5691 		amdgpu_dm_commit_cursors(state);
5692 
5693 	/* update planes when needed */
5694 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
5695 		struct drm_crtc *crtc = new_plane_state->crtc;
5696 		struct drm_crtc_state *new_crtc_state;
5697 		struct drm_framebuffer *fb = new_plane_state->fb;
5698 		bool plane_needs_flip;
5699 		struct dc_plane_state *dc_plane;
5700 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
5701 
5702 		/* Cursor plane is handled after stream updates */
5703 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
5704 			continue;
5705 
5706 		if (!fb || !crtc || pcrtc != crtc)
5707 			continue;
5708 
5709 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
5710 		if (!new_crtc_state->active)
5711 			continue;
5712 
5713 		dc_plane = dm_new_plane_state->dc_state;
5714 
5715 		bundle->surface_updates[planes_count].surface = dc_plane;
5716 		if (new_pcrtc_state->color_mgmt_changed) {
5717 			bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction;
5718 			bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func;
5719 		}
5720 
5721 		fill_dc_scaling_info(new_plane_state,
5722 				     &bundle->scaling_infos[planes_count]);
5723 
5724 		bundle->surface_updates[planes_count].scaling_info =
5725 			&bundle->scaling_infos[planes_count];
5726 
5727 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
5728 
5729 		pflip_present = pflip_present || plane_needs_flip;
5730 
5731 		if (!plane_needs_flip) {
5732 			planes_count += 1;
5733 			continue;
5734 		}
5735 
5736 		abo = gem_to_amdgpu_bo(fb->obj[0]);
5737 
5738 		/*
5739 		 * Wait for all fences on this FB. Do limited wait to avoid
5740 		 * deadlock during GPU reset when this fence will not signal
5741 		 * but we hold reservation lock for the BO.
5742 		 */
5743 		r = dma_resv_wait_timeout_rcu(abo->tbo.base.resv, true,
5744 							false,
5745 							msecs_to_jiffies(5000));
5746 		if (unlikely(r <= 0))
5747 			DRM_ERROR("Waiting for fences timed out!");
5748 
5749 		/*
5750 		 * TODO This might fail and hence better not used, wait
5751 		 * explicitly on fences instead
5752 		 * and in general should be called for
5753 		 * blocking commit to as per framework helpers
5754 		 */
5755 		r = amdgpu_bo_reserve(abo, true);
5756 		if (unlikely(r != 0))
5757 			DRM_ERROR("failed to reserve buffer before flip\n");
5758 
5759 		amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
5760 
5761 		amdgpu_bo_unreserve(abo);
5762 
5763 		fill_dc_plane_info_and_addr(
5764 			dm->adev, new_plane_state, tiling_flags,
5765 			&bundle->plane_infos[planes_count],
5766 			&bundle->flip_addrs[planes_count].address);
5767 
5768 		bundle->surface_updates[planes_count].plane_info =
5769 			&bundle->plane_infos[planes_count];
5770 
5771 		/*
5772 		 * Only allow immediate flips for fast updates that don't
5773 		 * change FB pitch, DCC state, rotation or mirroing.
5774 		 */
5775 		bundle->flip_addrs[planes_count].flip_immediate =
5776 			crtc->state->async_flip &&
5777 			acrtc_state->update_type == UPDATE_TYPE_FAST;
5778 
5779 		timestamp_ns = ktime_get_ns();
5780 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
5781 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
5782 		bundle->surface_updates[planes_count].surface = dc_plane;
5783 
5784 		if (!bundle->surface_updates[planes_count].surface) {
5785 			DRM_ERROR("No surface for CRTC: id=%d\n",
5786 					acrtc_attach->crtc_id);
5787 			continue;
5788 		}
5789 
5790 		if (plane == pcrtc->primary)
5791 			update_freesync_state_on_stream(
5792 				dm,
5793 				acrtc_state,
5794 				acrtc_state->stream,
5795 				dc_plane,
5796 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
5797 
5798 		DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x\n",
5799 				 __func__,
5800 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
5801 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
5802 
5803 		planes_count += 1;
5804 
5805 	}
5806 
5807 	if (pflip_present) {
5808 		if (!vrr_active) {
5809 			/* Use old throttling in non-vrr fixed refresh rate mode
5810 			 * to keep flip scheduling based on target vblank counts
5811 			 * working in a backwards compatible way, e.g., for
5812 			 * clients using the GLX_OML_sync_control extension or
5813 			 * DRI3/Present extension with defined target_msc.
5814 			 */
5815 			last_flip_vblank = amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id);
5816 		}
5817 		else {
5818 			/* For variable refresh rate mode only:
5819 			 * Get vblank of last completed flip to avoid > 1 vrr
5820 			 * flips per video frame by use of throttling, but allow
5821 			 * flip programming anywhere in the possibly large
5822 			 * variable vrr vblank interval for fine-grained flip
5823 			 * timing control and more opportunity to avoid stutter
5824 			 * on late submission of flips.
5825 			 */
5826 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
5827 			last_flip_vblank = acrtc_attach->last_flip_vblank;
5828 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
5829 		}
5830 
5831 		target_vblank = last_flip_vblank + wait_for_vblank;
5832 
5833 		/*
5834 		 * Wait until we're out of the vertical blank period before the one
5835 		 * targeted by the flip
5836 		 */
5837 		while ((acrtc_attach->enabled &&
5838 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
5839 							    0, &vpos, &hpos, NULL,
5840 							    NULL, &pcrtc->hwmode)
5841 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
5842 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
5843 			(int)(target_vblank -
5844 			  amdgpu_get_vblank_counter_kms(dm->ddev, acrtc_attach->crtc_id)) > 0)) {
5845 			usleep_range(1000, 1100);
5846 		}
5847 
5848 		if (acrtc_attach->base.state->event) {
5849 			drm_crtc_vblank_get(pcrtc);
5850 
5851 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
5852 
5853 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
5854 			prepare_flip_isr(acrtc_attach);
5855 
5856 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
5857 		}
5858 
5859 		if (acrtc_state->stream) {
5860 			if (acrtc_state->freesync_vrr_info_changed)
5861 				bundle->stream_update.vrr_infopacket =
5862 					&acrtc_state->stream->vrr_infopacket;
5863 		}
5864 	}
5865 
5866 	/* Update the planes if changed or disable if we don't have any. */
5867 	if ((planes_count || acrtc_state->active_planes == 0) &&
5868 		acrtc_state->stream) {
5869 		if (new_pcrtc_state->mode_changed) {
5870 			bundle->stream_update.src = acrtc_state->stream->src;
5871 			bundle->stream_update.dst = acrtc_state->stream->dst;
5872 		}
5873 
5874 		if (new_pcrtc_state->color_mgmt_changed) {
5875 			/*
5876 			 * TODO: This isn't fully correct since we've actually
5877 			 * already modified the stream in place.
5878 			 */
5879 			bundle->stream_update.gamut_remap =
5880 				&acrtc_state->stream->gamut_remap_matrix;
5881 			bundle->stream_update.output_csc_transform =
5882 				&acrtc_state->stream->csc_color_matrix;
5883 			bundle->stream_update.out_transfer_func =
5884 				acrtc_state->stream->out_transfer_func;
5885 		}
5886 
5887 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
5888 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
5889 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
5890 
5891 		/*
5892 		 * If FreeSync state on the stream has changed then we need to
5893 		 * re-adjust the min/max bounds now that DC doesn't handle this
5894 		 * as part of commit.
5895 		 */
5896 		if (amdgpu_dm_vrr_active(dm_old_crtc_state) !=
5897 		    amdgpu_dm_vrr_active(acrtc_state)) {
5898 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
5899 			dc_stream_adjust_vmin_vmax(
5900 				dm->dc, acrtc_state->stream,
5901 				&acrtc_state->vrr_params.adjust);
5902 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
5903 		}
5904 
5905 		mutex_lock(&dm->dc_lock);
5906 		dc_commit_updates_for_stream(dm->dc,
5907 						     bundle->surface_updates,
5908 						     planes_count,
5909 						     acrtc_state->stream,
5910 						     &bundle->stream_update,
5911 						     dc_state);
5912 		mutex_unlock(&dm->dc_lock);
5913 	}
5914 
5915 	/*
5916 	 * Update cursor state *after* programming all the planes.
5917 	 * This avoids redundant programming in the case where we're going
5918 	 * to be disabling a single plane - those pipes are being disabled.
5919 	 */
5920 	if (acrtc_state->active_planes)
5921 		amdgpu_dm_commit_cursors(state);
5922 
5923 cleanup:
5924 	kfree(bundle);
5925 }
5926 
5927 static void amdgpu_dm_commit_audio(struct drm_device *dev,
5928 				   struct drm_atomic_state *state)
5929 {
5930 	struct amdgpu_device *adev = dev->dev_private;
5931 	struct amdgpu_dm_connector *aconnector;
5932 	struct drm_connector *connector;
5933 	struct drm_connector_state *old_con_state, *new_con_state;
5934 	struct drm_crtc_state *new_crtc_state;
5935 	struct dm_crtc_state *new_dm_crtc_state;
5936 	const struct dc_stream_status *status;
5937 	int i, inst;
5938 
5939 	/* Notify device removals. */
5940 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
5941 		if (old_con_state->crtc != new_con_state->crtc) {
5942 			/* CRTC changes require notification. */
5943 			goto notify;
5944 		}
5945 
5946 		if (!new_con_state->crtc)
5947 			continue;
5948 
5949 		new_crtc_state = drm_atomic_get_new_crtc_state(
5950 			state, new_con_state->crtc);
5951 
5952 		if (!new_crtc_state)
5953 			continue;
5954 
5955 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
5956 			continue;
5957 
5958 	notify:
5959 		aconnector = to_amdgpu_dm_connector(connector);
5960 
5961 		mutex_lock(&adev->dm.audio_lock);
5962 		inst = aconnector->audio_inst;
5963 		aconnector->audio_inst = -1;
5964 		mutex_unlock(&adev->dm.audio_lock);
5965 
5966 		amdgpu_dm_audio_eld_notify(adev, inst);
5967 	}
5968 
5969 	/* Notify audio device additions. */
5970 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
5971 		if (!new_con_state->crtc)
5972 			continue;
5973 
5974 		new_crtc_state = drm_atomic_get_new_crtc_state(
5975 			state, new_con_state->crtc);
5976 
5977 		if (!new_crtc_state)
5978 			continue;
5979 
5980 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
5981 			continue;
5982 
5983 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
5984 		if (!new_dm_crtc_state->stream)
5985 			continue;
5986 
5987 		status = dc_stream_get_status(new_dm_crtc_state->stream);
5988 		if (!status)
5989 			continue;
5990 
5991 		aconnector = to_amdgpu_dm_connector(connector);
5992 
5993 		mutex_lock(&adev->dm.audio_lock);
5994 		inst = status->audio_inst;
5995 		aconnector->audio_inst = inst;
5996 		mutex_unlock(&adev->dm.audio_lock);
5997 
5998 		amdgpu_dm_audio_eld_notify(adev, inst);
5999 	}
6000 }
6001 
6002 /*
6003  * Enable interrupts on CRTCs that are newly active, undergone
6004  * a modeset, or have active planes again.
6005  *
6006  * Done in two passes, based on the for_modeset flag:
6007  * Pass 1: For CRTCs going through modeset
6008  * Pass 2: For CRTCs going from 0 to n active planes
6009  *
6010  * Interrupts can only be enabled after the planes are programmed,
6011  * so this requires a two-pass approach since we don't want to
6012  * just defer the interrupts until after commit planes every time.
6013  */
6014 static void amdgpu_dm_enable_crtc_interrupts(struct drm_device *dev,
6015 					     struct drm_atomic_state *state,
6016 					     bool for_modeset)
6017 {
6018 	struct amdgpu_device *adev = dev->dev_private;
6019 	struct drm_crtc *crtc;
6020 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6021 	int i;
6022 	enum amdgpu_dm_pipe_crc_source source;
6023 
6024 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
6025 				      new_crtc_state, i) {
6026 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6027 		struct dm_crtc_state *dm_new_crtc_state =
6028 			to_dm_crtc_state(new_crtc_state);
6029 		struct dm_crtc_state *dm_old_crtc_state =
6030 			to_dm_crtc_state(old_crtc_state);
6031 		bool modeset = drm_atomic_crtc_needs_modeset(new_crtc_state);
6032 		bool run_pass;
6033 
6034 		run_pass = (for_modeset && modeset) ||
6035 			   (!for_modeset && !modeset &&
6036 			    !dm_old_crtc_state->interrupts_enabled);
6037 
6038 		if (!run_pass)
6039 			continue;
6040 
6041 		if (!dm_new_crtc_state->interrupts_enabled)
6042 			continue;
6043 
6044 		manage_dm_interrupts(adev, acrtc, true);
6045 
6046 #ifdef CONFIG_DEBUG_FS
6047 		/* The stream has changed so CRC capture needs to re-enabled. */
6048 		source = dm_new_crtc_state->crc_src;
6049 		if (amdgpu_dm_is_valid_crc_source(source)) {
6050 			amdgpu_dm_crtc_configure_crc_source(
6051 				crtc, dm_new_crtc_state,
6052 				dm_new_crtc_state->crc_src);
6053 		}
6054 #endif
6055 	}
6056 }
6057 
6058 /*
6059  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
6060  * @crtc_state: the DRM CRTC state
6061  * @stream_state: the DC stream state.
6062  *
6063  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
6064  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
6065  */
6066 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
6067 						struct dc_stream_state *stream_state)
6068 {
6069 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
6070 }
6071 
6072 static int amdgpu_dm_atomic_commit(struct drm_device *dev,
6073 				   struct drm_atomic_state *state,
6074 				   bool nonblock)
6075 {
6076 	struct drm_crtc *crtc;
6077 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6078 	struct amdgpu_device *adev = dev->dev_private;
6079 	int i;
6080 
6081 	/*
6082 	 * We evade vblank and pflip interrupts on CRTCs that are undergoing
6083 	 * a modeset, being disabled, or have no active planes.
6084 	 *
6085 	 * It's done in atomic commit rather than commit tail for now since
6086 	 * some of these interrupt handlers access the current CRTC state and
6087 	 * potentially the stream pointer itself.
6088 	 *
6089 	 * Since the atomic state is swapped within atomic commit and not within
6090 	 * commit tail this would leave to new state (that hasn't been committed yet)
6091 	 * being accesssed from within the handlers.
6092 	 *
6093 	 * TODO: Fix this so we can do this in commit tail and not have to block
6094 	 * in atomic check.
6095 	 */
6096 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
6097 		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6098 		struct dm_crtc_state *dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6099 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6100 
6101 		if (dm_old_crtc_state->interrupts_enabled &&
6102 		    (!dm_new_crtc_state->interrupts_enabled ||
6103 		     drm_atomic_crtc_needs_modeset(new_crtc_state)))
6104 			manage_dm_interrupts(adev, acrtc, false);
6105 	}
6106 	/*
6107 	 * Add check here for SoC's that support hardware cursor plane, to
6108 	 * unset legacy_cursor_update
6109 	 */
6110 
6111 	return drm_atomic_helper_commit(dev, state, nonblock);
6112 
6113 	/*TODO Handle EINTR, reenable IRQ*/
6114 }
6115 
6116 /**
6117  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
6118  * @state: The atomic state to commit
6119  *
6120  * This will tell DC to commit the constructed DC state from atomic_check,
6121  * programming the hardware. Any failures here implies a hardware failure, since
6122  * atomic check should have filtered anything non-kosher.
6123  */
6124 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
6125 {
6126 	struct drm_device *dev = state->dev;
6127 	struct amdgpu_device *adev = dev->dev_private;
6128 	struct amdgpu_display_manager *dm = &adev->dm;
6129 	struct dm_atomic_state *dm_state;
6130 	struct dc_state *dc_state = NULL, *dc_state_temp = NULL;
6131 	uint32_t i, j;
6132 	struct drm_crtc *crtc;
6133 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6134 	unsigned long flags;
6135 	bool wait_for_vblank = true;
6136 	struct drm_connector *connector;
6137 	struct drm_connector_state *old_con_state, *new_con_state;
6138 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
6139 	int crtc_disable_count = 0;
6140 
6141 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
6142 
6143 	dm_state = dm_atomic_get_new_state(state);
6144 	if (dm_state && dm_state->context) {
6145 		dc_state = dm_state->context;
6146 	} else {
6147 		/* No state changes, retain current state. */
6148 		dc_state_temp = dc_create_state(dm->dc);
6149 		ASSERT(dc_state_temp);
6150 		dc_state = dc_state_temp;
6151 		dc_resource_state_copy_construct_current(dm->dc, dc_state);
6152 	}
6153 
6154 	/* update changed items */
6155 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
6156 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6157 
6158 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6159 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6160 
6161 		DRM_DEBUG_DRIVER(
6162 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
6163 			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
6164 			"connectors_changed:%d\n",
6165 			acrtc->crtc_id,
6166 			new_crtc_state->enable,
6167 			new_crtc_state->active,
6168 			new_crtc_state->planes_changed,
6169 			new_crtc_state->mode_changed,
6170 			new_crtc_state->active_changed,
6171 			new_crtc_state->connectors_changed);
6172 
6173 		/* Copy all transient state flags into dc state */
6174 		if (dm_new_crtc_state->stream) {
6175 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
6176 							    dm_new_crtc_state->stream);
6177 		}
6178 
6179 		/* handles headless hotplug case, updating new_state and
6180 		 * aconnector as needed
6181 		 */
6182 
6183 		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
6184 
6185 			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
6186 
6187 			if (!dm_new_crtc_state->stream) {
6188 				/*
6189 				 * this could happen because of issues with
6190 				 * userspace notifications delivery.
6191 				 * In this case userspace tries to set mode on
6192 				 * display which is disconnected in fact.
6193 				 * dc_sink is NULL in this case on aconnector.
6194 				 * We expect reset mode will come soon.
6195 				 *
6196 				 * This can also happen when unplug is done
6197 				 * during resume sequence ended
6198 				 *
6199 				 * In this case, we want to pretend we still
6200 				 * have a sink to keep the pipe running so that
6201 				 * hw state is consistent with the sw state
6202 				 */
6203 				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
6204 						__func__, acrtc->base.base.id);
6205 				continue;
6206 			}
6207 
6208 			if (dm_old_crtc_state->stream)
6209 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
6210 
6211 			pm_runtime_get_noresume(dev->dev);
6212 
6213 			acrtc->enabled = true;
6214 			acrtc->hw_mode = new_crtc_state->mode;
6215 			crtc->hwmode = new_crtc_state->mode;
6216 		} else if (modereset_required(new_crtc_state)) {
6217 			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
6218 
6219 			/* i.e. reset mode */
6220 			if (dm_old_crtc_state->stream)
6221 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
6222 		}
6223 	} /* for_each_crtc_in_state() */
6224 
6225 	if (dc_state) {
6226 		dm_enable_per_frame_crtc_master_sync(dc_state);
6227 		mutex_lock(&dm->dc_lock);
6228 		WARN_ON(!dc_commit_state(dm->dc, dc_state));
6229 		mutex_unlock(&dm->dc_lock);
6230 	}
6231 
6232 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
6233 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
6234 
6235 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6236 
6237 		if (dm_new_crtc_state->stream != NULL) {
6238 			const struct dc_stream_status *status =
6239 					dc_stream_get_status(dm_new_crtc_state->stream);
6240 
6241 			if (!status)
6242 				status = dc_stream_get_status_from_state(dc_state,
6243 									 dm_new_crtc_state->stream);
6244 
6245 			if (!status)
6246 				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
6247 			else
6248 				acrtc->otg_inst = status->primary_otg_inst;
6249 		}
6250 	}
6251 
6252 	/* Handle connector state changes */
6253 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
6254 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
6255 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
6256 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
6257 		struct dc_surface_update dummy_updates[MAX_SURFACES];
6258 		struct dc_stream_update stream_update;
6259 		struct dc_info_packet hdr_packet;
6260 		struct dc_stream_status *status = NULL;
6261 		bool abm_changed, hdr_changed, scaling_changed;
6262 
6263 		memset(&dummy_updates, 0, sizeof(dummy_updates));
6264 		memset(&stream_update, 0, sizeof(stream_update));
6265 
6266 		if (acrtc) {
6267 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
6268 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
6269 		}
6270 
6271 		/* Skip any modesets/resets */
6272 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
6273 			continue;
6274 
6275 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6276 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6277 
6278 		scaling_changed = is_scaling_state_different(dm_new_con_state,
6279 							     dm_old_con_state);
6280 
6281 		abm_changed = dm_new_crtc_state->abm_level !=
6282 			      dm_old_crtc_state->abm_level;
6283 
6284 		hdr_changed =
6285 			is_hdr_metadata_different(old_con_state, new_con_state);
6286 
6287 		if (!scaling_changed && !abm_changed && !hdr_changed)
6288 			continue;
6289 
6290 		if (scaling_changed) {
6291 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
6292 					dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
6293 
6294 			stream_update.src = dm_new_crtc_state->stream->src;
6295 			stream_update.dst = dm_new_crtc_state->stream->dst;
6296 		}
6297 
6298 		if (abm_changed) {
6299 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
6300 
6301 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
6302 		}
6303 
6304 		if (hdr_changed) {
6305 			fill_hdr_info_packet(new_con_state, &hdr_packet);
6306 			stream_update.hdr_static_metadata = &hdr_packet;
6307 		}
6308 
6309 		status = dc_stream_get_status(dm_new_crtc_state->stream);
6310 		WARN_ON(!status);
6311 		WARN_ON(!status->plane_count);
6312 
6313 		/*
6314 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
6315 		 * Here we create an empty update on each plane.
6316 		 * To fix this, DC should permit updating only stream properties.
6317 		 */
6318 		for (j = 0; j < status->plane_count; j++)
6319 			dummy_updates[j].surface = status->plane_states[0];
6320 
6321 
6322 		mutex_lock(&dm->dc_lock);
6323 		dc_commit_updates_for_stream(dm->dc,
6324 						     dummy_updates,
6325 						     status->plane_count,
6326 						     dm_new_crtc_state->stream,
6327 						     &stream_update,
6328 						     dc_state);
6329 		mutex_unlock(&dm->dc_lock);
6330 	}
6331 
6332 	/* Count number of newly disabled CRTCs for dropping PM refs later. */
6333 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
6334 				      new_crtc_state, i) {
6335 		if (old_crtc_state->active && !new_crtc_state->active)
6336 			crtc_disable_count++;
6337 
6338 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6339 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6340 
6341 		/* Update freesync active state. */
6342 		pre_update_freesync_state_on_stream(dm, dm_new_crtc_state);
6343 
6344 		/* Handle vrr on->off / off->on transitions */
6345 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state,
6346 						dm_new_crtc_state);
6347 	}
6348 
6349 	/* Enable interrupts for CRTCs going through a modeset. */
6350 	amdgpu_dm_enable_crtc_interrupts(dev, state, true);
6351 
6352 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
6353 		if (new_crtc_state->async_flip)
6354 			wait_for_vblank = false;
6355 
6356 	/* update planes when needed per crtc*/
6357 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
6358 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6359 
6360 		if (dm_new_crtc_state->stream)
6361 			amdgpu_dm_commit_planes(state, dc_state, dev,
6362 						dm, crtc, wait_for_vblank);
6363 	}
6364 
6365 	/* Enable interrupts for CRTCs going from 0 to n active planes. */
6366 	amdgpu_dm_enable_crtc_interrupts(dev, state, false);
6367 
6368 	/* Update audio instances for each connector. */
6369 	amdgpu_dm_commit_audio(dev, state);
6370 
6371 	/*
6372 	 * send vblank event on all events not handled in flip and
6373 	 * mark consumed event for drm_atomic_helper_commit_hw_done
6374 	 */
6375 	spin_lock_irqsave(&adev->ddev->event_lock, flags);
6376 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
6377 
6378 		if (new_crtc_state->event)
6379 			drm_send_event_locked(dev, &new_crtc_state->event->base);
6380 
6381 		new_crtc_state->event = NULL;
6382 	}
6383 	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
6384 
6385 	/* Signal HW programming completion */
6386 	drm_atomic_helper_commit_hw_done(state);
6387 
6388 	if (wait_for_vblank)
6389 		drm_atomic_helper_wait_for_flip_done(dev, state);
6390 
6391 	drm_atomic_helper_cleanup_planes(dev, state);
6392 
6393 	/*
6394 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
6395 	 * so we can put the GPU into runtime suspend if we're not driving any
6396 	 * displays anymore
6397 	 */
6398 	for (i = 0; i < crtc_disable_count; i++)
6399 		pm_runtime_put_autosuspend(dev->dev);
6400 	pm_runtime_mark_last_busy(dev->dev);
6401 
6402 	if (dc_state_temp)
6403 		dc_release_state(dc_state_temp);
6404 }
6405 
6406 
6407 static int dm_force_atomic_commit(struct drm_connector *connector)
6408 {
6409 	int ret = 0;
6410 	struct drm_device *ddev = connector->dev;
6411 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
6412 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
6413 	struct drm_plane *plane = disconnected_acrtc->base.primary;
6414 	struct drm_connector_state *conn_state;
6415 	struct drm_crtc_state *crtc_state;
6416 	struct drm_plane_state *plane_state;
6417 
6418 	if (!state)
6419 		return -ENOMEM;
6420 
6421 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
6422 
6423 	/* Construct an atomic state to restore previous display setting */
6424 
6425 	/*
6426 	 * Attach connectors to drm_atomic_state
6427 	 */
6428 	conn_state = drm_atomic_get_connector_state(state, connector);
6429 
6430 	ret = PTR_ERR_OR_ZERO(conn_state);
6431 	if (ret)
6432 		goto err;
6433 
6434 	/* Attach crtc to drm_atomic_state*/
6435 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
6436 
6437 	ret = PTR_ERR_OR_ZERO(crtc_state);
6438 	if (ret)
6439 		goto err;
6440 
6441 	/* force a restore */
6442 	crtc_state->mode_changed = true;
6443 
6444 	/* Attach plane to drm_atomic_state */
6445 	plane_state = drm_atomic_get_plane_state(state, plane);
6446 
6447 	ret = PTR_ERR_OR_ZERO(plane_state);
6448 	if (ret)
6449 		goto err;
6450 
6451 
6452 	/* Call commit internally with the state we just constructed */
6453 	ret = drm_atomic_commit(state);
6454 	if (!ret)
6455 		return 0;
6456 
6457 err:
6458 	DRM_ERROR("Restoring old state failed with %i\n", ret);
6459 	drm_atomic_state_put(state);
6460 
6461 	return ret;
6462 }
6463 
6464 /*
6465  * This function handles all cases when set mode does not come upon hotplug.
6466  * This includes when a display is unplugged then plugged back into the
6467  * same port and when running without usermode desktop manager supprot
6468  */
6469 void dm_restore_drm_connector_state(struct drm_device *dev,
6470 				    struct drm_connector *connector)
6471 {
6472 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
6473 	struct amdgpu_crtc *disconnected_acrtc;
6474 	struct dm_crtc_state *acrtc_state;
6475 
6476 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
6477 		return;
6478 
6479 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
6480 	if (!disconnected_acrtc)
6481 		return;
6482 
6483 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
6484 	if (!acrtc_state->stream)
6485 		return;
6486 
6487 	/*
6488 	 * If the previous sink is not released and different from the current,
6489 	 * we deduce we are in a state where we can not rely on usermode call
6490 	 * to turn on the display, so we do it here
6491 	 */
6492 	if (acrtc_state->stream->sink != aconnector->dc_sink)
6493 		dm_force_atomic_commit(&aconnector->base);
6494 }
6495 
6496 /*
6497  * Grabs all modesetting locks to serialize against any blocking commits,
6498  * Waits for completion of all non blocking commits.
6499  */
6500 static int do_aquire_global_lock(struct drm_device *dev,
6501 				 struct drm_atomic_state *state)
6502 {
6503 	struct drm_crtc *crtc;
6504 	struct drm_crtc_commit *commit;
6505 	long ret;
6506 
6507 	/*
6508 	 * Adding all modeset locks to aquire_ctx will
6509 	 * ensure that when the framework release it the
6510 	 * extra locks we are locking here will get released to
6511 	 */
6512 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
6513 	if (ret)
6514 		return ret;
6515 
6516 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6517 		spin_lock(&crtc->commit_lock);
6518 		commit = list_first_entry_or_null(&crtc->commit_list,
6519 				struct drm_crtc_commit, commit_entry);
6520 		if (commit)
6521 			drm_crtc_commit_get(commit);
6522 		spin_unlock(&crtc->commit_lock);
6523 
6524 		if (!commit)
6525 			continue;
6526 
6527 		/*
6528 		 * Make sure all pending HW programming completed and
6529 		 * page flips done
6530 		 */
6531 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
6532 
6533 		if (ret > 0)
6534 			ret = wait_for_completion_interruptible_timeout(
6535 					&commit->flip_done, 10*HZ);
6536 
6537 		if (ret == 0)
6538 			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
6539 				  "timed out\n", crtc->base.id, crtc->name);
6540 
6541 		drm_crtc_commit_put(commit);
6542 	}
6543 
6544 	return ret < 0 ? ret : 0;
6545 }
6546 
6547 static void get_freesync_config_for_crtc(
6548 	struct dm_crtc_state *new_crtc_state,
6549 	struct dm_connector_state *new_con_state)
6550 {
6551 	struct mod_freesync_config config = {0};
6552 	struct amdgpu_dm_connector *aconnector =
6553 			to_amdgpu_dm_connector(new_con_state->base.connector);
6554 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
6555 	int vrefresh = drm_mode_vrefresh(mode);
6556 
6557 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
6558 					vrefresh >= aconnector->min_vfreq &&
6559 					vrefresh <= aconnector->max_vfreq;
6560 
6561 	if (new_crtc_state->vrr_supported) {
6562 		new_crtc_state->stream->ignore_msa_timing_param = true;
6563 		config.state = new_crtc_state->base.vrr_enabled ?
6564 				VRR_STATE_ACTIVE_VARIABLE :
6565 				VRR_STATE_INACTIVE;
6566 		config.min_refresh_in_uhz =
6567 				aconnector->min_vfreq * 1000000;
6568 		config.max_refresh_in_uhz =
6569 				aconnector->max_vfreq * 1000000;
6570 		config.vsif_supported = true;
6571 		config.btr = true;
6572 	}
6573 
6574 	new_crtc_state->freesync_config = config;
6575 }
6576 
6577 static void reset_freesync_config_for_crtc(
6578 	struct dm_crtc_state *new_crtc_state)
6579 {
6580 	new_crtc_state->vrr_supported = false;
6581 
6582 	memset(&new_crtc_state->vrr_params, 0,
6583 	       sizeof(new_crtc_state->vrr_params));
6584 	memset(&new_crtc_state->vrr_infopacket, 0,
6585 	       sizeof(new_crtc_state->vrr_infopacket));
6586 }
6587 
6588 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
6589 				struct drm_atomic_state *state,
6590 				struct drm_crtc *crtc,
6591 				struct drm_crtc_state *old_crtc_state,
6592 				struct drm_crtc_state *new_crtc_state,
6593 				bool enable,
6594 				bool *lock_and_validation_needed)
6595 {
6596 	struct dm_atomic_state *dm_state = NULL;
6597 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
6598 	struct dc_stream_state *new_stream;
6599 	int ret = 0;
6600 
6601 	/*
6602 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
6603 	 * update changed items
6604 	 */
6605 	struct amdgpu_crtc *acrtc = NULL;
6606 	struct amdgpu_dm_connector *aconnector = NULL;
6607 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
6608 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
6609 
6610 	new_stream = NULL;
6611 
6612 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6613 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6614 	acrtc = to_amdgpu_crtc(crtc);
6615 	aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
6616 
6617 	/* TODO This hack should go away */
6618 	if (aconnector && enable) {
6619 		/* Make sure fake sink is created in plug-in scenario */
6620 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
6621 							    &aconnector->base);
6622 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
6623 							    &aconnector->base);
6624 
6625 		if (IS_ERR(drm_new_conn_state)) {
6626 			ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
6627 			goto fail;
6628 		}
6629 
6630 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
6631 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
6632 
6633 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
6634 			goto skip_modeset;
6635 
6636 		new_stream = create_stream_for_sink(aconnector,
6637 						     &new_crtc_state->mode,
6638 						    dm_new_conn_state,
6639 						    dm_old_crtc_state->stream);
6640 
6641 		/*
6642 		 * we can have no stream on ACTION_SET if a display
6643 		 * was disconnected during S3, in this case it is not an
6644 		 * error, the OS will be updated after detection, and
6645 		 * will do the right thing on next atomic commit
6646 		 */
6647 
6648 		if (!new_stream) {
6649 			DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
6650 					__func__, acrtc->base.base.id);
6651 			ret = -ENOMEM;
6652 			goto fail;
6653 		}
6654 
6655 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
6656 
6657 		ret = fill_hdr_info_packet(drm_new_conn_state,
6658 					   &new_stream->hdr_static_metadata);
6659 		if (ret)
6660 			goto fail;
6661 
6662 		/*
6663 		 * If we already removed the old stream from the context
6664 		 * (and set the new stream to NULL) then we can't reuse
6665 		 * the old stream even if the stream and scaling are unchanged.
6666 		 * We'll hit the BUG_ON and black screen.
6667 		 *
6668 		 * TODO: Refactor this function to allow this check to work
6669 		 * in all conditions.
6670 		 */
6671 		if (dm_new_crtc_state->stream &&
6672 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
6673 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
6674 			new_crtc_state->mode_changed = false;
6675 			DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
6676 					 new_crtc_state->mode_changed);
6677 		}
6678 	}
6679 
6680 	/* mode_changed flag may get updated above, need to check again */
6681 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
6682 		goto skip_modeset;
6683 
6684 	DRM_DEBUG_DRIVER(
6685 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
6686 		"planes_changed:%d, mode_changed:%d,active_changed:%d,"
6687 		"connectors_changed:%d\n",
6688 		acrtc->crtc_id,
6689 		new_crtc_state->enable,
6690 		new_crtc_state->active,
6691 		new_crtc_state->planes_changed,
6692 		new_crtc_state->mode_changed,
6693 		new_crtc_state->active_changed,
6694 		new_crtc_state->connectors_changed);
6695 
6696 	/* Remove stream for any changed/disabled CRTC */
6697 	if (!enable) {
6698 
6699 		if (!dm_old_crtc_state->stream)
6700 			goto skip_modeset;
6701 
6702 		ret = dm_atomic_get_state(state, &dm_state);
6703 		if (ret)
6704 			goto fail;
6705 
6706 		DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
6707 				crtc->base.id);
6708 
6709 		/* i.e. reset mode */
6710 		if (dc_remove_stream_from_ctx(
6711 				dm->dc,
6712 				dm_state->context,
6713 				dm_old_crtc_state->stream) != DC_OK) {
6714 			ret = -EINVAL;
6715 			goto fail;
6716 		}
6717 
6718 		dc_stream_release(dm_old_crtc_state->stream);
6719 		dm_new_crtc_state->stream = NULL;
6720 
6721 		reset_freesync_config_for_crtc(dm_new_crtc_state);
6722 
6723 		*lock_and_validation_needed = true;
6724 
6725 	} else {/* Add stream for any updated/enabled CRTC */
6726 		/*
6727 		 * Quick fix to prevent NULL pointer on new_stream when
6728 		 * added MST connectors not found in existing crtc_state in the chained mode
6729 		 * TODO: need to dig out the root cause of that
6730 		 */
6731 		if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
6732 			goto skip_modeset;
6733 
6734 		if (modereset_required(new_crtc_state))
6735 			goto skip_modeset;
6736 
6737 		if (modeset_required(new_crtc_state, new_stream,
6738 				     dm_old_crtc_state->stream)) {
6739 
6740 			WARN_ON(dm_new_crtc_state->stream);
6741 
6742 			ret = dm_atomic_get_state(state, &dm_state);
6743 			if (ret)
6744 				goto fail;
6745 
6746 			dm_new_crtc_state->stream = new_stream;
6747 
6748 			dc_stream_retain(new_stream);
6749 
6750 			DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
6751 						crtc->base.id);
6752 
6753 			if (dc_add_stream_to_ctx(
6754 					dm->dc,
6755 					dm_state->context,
6756 					dm_new_crtc_state->stream) != DC_OK) {
6757 				ret = -EINVAL;
6758 				goto fail;
6759 			}
6760 
6761 			*lock_and_validation_needed = true;
6762 		}
6763 	}
6764 
6765 skip_modeset:
6766 	/* Release extra reference */
6767 	if (new_stream)
6768 		 dc_stream_release(new_stream);
6769 
6770 	/*
6771 	 * We want to do dc stream updates that do not require a
6772 	 * full modeset below.
6773 	 */
6774 	if (!(enable && aconnector && new_crtc_state->enable &&
6775 	      new_crtc_state->active))
6776 		return 0;
6777 	/*
6778 	 * Given above conditions, the dc state cannot be NULL because:
6779 	 * 1. We're in the process of enabling CRTCs (just been added
6780 	 *    to the dc context, or already is on the context)
6781 	 * 2. Has a valid connector attached, and
6782 	 * 3. Is currently active and enabled.
6783 	 * => The dc stream state currently exists.
6784 	 */
6785 	BUG_ON(dm_new_crtc_state->stream == NULL);
6786 
6787 	/* Scaling or underscan settings */
6788 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
6789 		update_stream_scaling_settings(
6790 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
6791 
6792 	/* ABM settings */
6793 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
6794 
6795 	/*
6796 	 * Color management settings. We also update color properties
6797 	 * when a modeset is needed, to ensure it gets reprogrammed.
6798 	 */
6799 	if (dm_new_crtc_state->base.color_mgmt_changed ||
6800 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
6801 		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
6802 		if (ret)
6803 			goto fail;
6804 	}
6805 
6806 	/* Update Freesync settings. */
6807 	get_freesync_config_for_crtc(dm_new_crtc_state,
6808 				     dm_new_conn_state);
6809 
6810 	return ret;
6811 
6812 fail:
6813 	if (new_stream)
6814 		dc_stream_release(new_stream);
6815 	return ret;
6816 }
6817 
6818 static bool should_reset_plane(struct drm_atomic_state *state,
6819 			       struct drm_plane *plane,
6820 			       struct drm_plane_state *old_plane_state,
6821 			       struct drm_plane_state *new_plane_state)
6822 {
6823 	struct drm_plane *other;
6824 	struct drm_plane_state *old_other_state, *new_other_state;
6825 	struct drm_crtc_state *new_crtc_state;
6826 	int i;
6827 
6828 	/*
6829 	 * TODO: Remove this hack once the checks below are sufficient
6830 	 * enough to determine when we need to reset all the planes on
6831 	 * the stream.
6832 	 */
6833 	if (state->allow_modeset)
6834 		return true;
6835 
6836 	/* Exit early if we know that we're adding or removing the plane. */
6837 	if (old_plane_state->crtc != new_plane_state->crtc)
6838 		return true;
6839 
6840 	/* old crtc == new_crtc == NULL, plane not in context. */
6841 	if (!new_plane_state->crtc)
6842 		return false;
6843 
6844 	new_crtc_state =
6845 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
6846 
6847 	if (!new_crtc_state)
6848 		return true;
6849 
6850 	/* CRTC Degamma changes currently require us to recreate planes. */
6851 	if (new_crtc_state->color_mgmt_changed)
6852 		return true;
6853 
6854 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
6855 		return true;
6856 
6857 	/*
6858 	 * If there are any new primary or overlay planes being added or
6859 	 * removed then the z-order can potentially change. To ensure
6860 	 * correct z-order and pipe acquisition the current DC architecture
6861 	 * requires us to remove and recreate all existing planes.
6862 	 *
6863 	 * TODO: Come up with a more elegant solution for this.
6864 	 */
6865 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
6866 		if (other->type == DRM_PLANE_TYPE_CURSOR)
6867 			continue;
6868 
6869 		if (old_other_state->crtc != new_plane_state->crtc &&
6870 		    new_other_state->crtc != new_plane_state->crtc)
6871 			continue;
6872 
6873 		if (old_other_state->crtc != new_other_state->crtc)
6874 			return true;
6875 
6876 		/* TODO: Remove this once we can handle fast format changes. */
6877 		if (old_other_state->fb && new_other_state->fb &&
6878 		    old_other_state->fb->format != new_other_state->fb->format)
6879 			return true;
6880 	}
6881 
6882 	return false;
6883 }
6884 
6885 static int dm_update_plane_state(struct dc *dc,
6886 				 struct drm_atomic_state *state,
6887 				 struct drm_plane *plane,
6888 				 struct drm_plane_state *old_plane_state,
6889 				 struct drm_plane_state *new_plane_state,
6890 				 bool enable,
6891 				 bool *lock_and_validation_needed)
6892 {
6893 
6894 	struct dm_atomic_state *dm_state = NULL;
6895 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
6896 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
6897 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
6898 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
6899 	bool needs_reset;
6900 	int ret = 0;
6901 
6902 
6903 	new_plane_crtc = new_plane_state->crtc;
6904 	old_plane_crtc = old_plane_state->crtc;
6905 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
6906 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
6907 
6908 	/*TODO Implement atomic check for cursor plane */
6909 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
6910 		return 0;
6911 
6912 	needs_reset = should_reset_plane(state, plane, old_plane_state,
6913 					 new_plane_state);
6914 
6915 	/* Remove any changed/removed planes */
6916 	if (!enable) {
6917 		if (!needs_reset)
6918 			return 0;
6919 
6920 		if (!old_plane_crtc)
6921 			return 0;
6922 
6923 		old_crtc_state = drm_atomic_get_old_crtc_state(
6924 				state, old_plane_crtc);
6925 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
6926 
6927 		if (!dm_old_crtc_state->stream)
6928 			return 0;
6929 
6930 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
6931 				plane->base.id, old_plane_crtc->base.id);
6932 
6933 		ret = dm_atomic_get_state(state, &dm_state);
6934 		if (ret)
6935 			return ret;
6936 
6937 		if (!dc_remove_plane_from_context(
6938 				dc,
6939 				dm_old_crtc_state->stream,
6940 				dm_old_plane_state->dc_state,
6941 				dm_state->context)) {
6942 
6943 			ret = EINVAL;
6944 			return ret;
6945 		}
6946 
6947 
6948 		dc_plane_state_release(dm_old_plane_state->dc_state);
6949 		dm_new_plane_state->dc_state = NULL;
6950 
6951 		*lock_and_validation_needed = true;
6952 
6953 	} else { /* Add new planes */
6954 		struct dc_plane_state *dc_new_plane_state;
6955 
6956 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
6957 			return 0;
6958 
6959 		if (!new_plane_crtc)
6960 			return 0;
6961 
6962 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
6963 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
6964 
6965 		if (!dm_new_crtc_state->stream)
6966 			return 0;
6967 
6968 		if (!needs_reset)
6969 			return 0;
6970 
6971 		WARN_ON(dm_new_plane_state->dc_state);
6972 
6973 		dc_new_plane_state = dc_create_plane_state(dc);
6974 		if (!dc_new_plane_state)
6975 			return -ENOMEM;
6976 
6977 		DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
6978 				plane->base.id, new_plane_crtc->base.id);
6979 
6980 		ret = fill_dc_plane_attributes(
6981 			new_plane_crtc->dev->dev_private,
6982 			dc_new_plane_state,
6983 			new_plane_state,
6984 			new_crtc_state);
6985 		if (ret) {
6986 			dc_plane_state_release(dc_new_plane_state);
6987 			return ret;
6988 		}
6989 
6990 		ret = dm_atomic_get_state(state, &dm_state);
6991 		if (ret) {
6992 			dc_plane_state_release(dc_new_plane_state);
6993 			return ret;
6994 		}
6995 
6996 		/*
6997 		 * Any atomic check errors that occur after this will
6998 		 * not need a release. The plane state will be attached
6999 		 * to the stream, and therefore part of the atomic
7000 		 * state. It'll be released when the atomic state is
7001 		 * cleaned.
7002 		 */
7003 		if (!dc_add_plane_to_context(
7004 				dc,
7005 				dm_new_crtc_state->stream,
7006 				dc_new_plane_state,
7007 				dm_state->context)) {
7008 
7009 			dc_plane_state_release(dc_new_plane_state);
7010 			return -EINVAL;
7011 		}
7012 
7013 		dm_new_plane_state->dc_state = dc_new_plane_state;
7014 
7015 		/* Tell DC to do a full surface update every time there
7016 		 * is a plane change. Inefficient, but works for now.
7017 		 */
7018 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
7019 
7020 		*lock_and_validation_needed = true;
7021 	}
7022 
7023 
7024 	return ret;
7025 }
7026 
7027 static int
7028 dm_determine_update_type_for_commit(struct amdgpu_display_manager *dm,
7029 				    struct drm_atomic_state *state,
7030 				    enum surface_update_type *out_type)
7031 {
7032 	struct dc *dc = dm->dc;
7033 	struct dm_atomic_state *dm_state = NULL, *old_dm_state = NULL;
7034 	int i, j, num_plane, ret = 0;
7035 	struct drm_plane_state *old_plane_state, *new_plane_state;
7036 	struct dm_plane_state *new_dm_plane_state, *old_dm_plane_state;
7037 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
7038 	struct drm_plane *plane;
7039 
7040 	struct drm_crtc *crtc;
7041 	struct drm_crtc_state *new_crtc_state, *old_crtc_state;
7042 	struct dm_crtc_state *new_dm_crtc_state, *old_dm_crtc_state;
7043 	struct dc_stream_status *status = NULL;
7044 
7045 	struct dc_surface_update *updates;
7046 	enum surface_update_type update_type = UPDATE_TYPE_FAST;
7047 
7048 	updates = kcalloc(MAX_SURFACES, sizeof(*updates), GFP_KERNEL);
7049 
7050 	if (!updates) {
7051 		DRM_ERROR("Failed to allocate plane updates\n");
7052 		/* Set type to FULL to avoid crashing in DC*/
7053 		update_type = UPDATE_TYPE_FULL;
7054 		goto cleanup;
7055 	}
7056 
7057 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7058 		struct dc_scaling_info scaling_info;
7059 		struct dc_stream_update stream_update;
7060 
7061 		memset(&stream_update, 0, sizeof(stream_update));
7062 
7063 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
7064 		old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
7065 		num_plane = 0;
7066 
7067 		if (new_dm_crtc_state->stream != old_dm_crtc_state->stream) {
7068 			update_type = UPDATE_TYPE_FULL;
7069 			goto cleanup;
7070 		}
7071 
7072 		if (!new_dm_crtc_state->stream)
7073 			continue;
7074 
7075 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, j) {
7076 			const struct amdgpu_framebuffer *amdgpu_fb =
7077 				to_amdgpu_framebuffer(new_plane_state->fb);
7078 			struct dc_plane_info plane_info;
7079 			struct dc_flip_addrs flip_addr;
7080 			uint64_t tiling_flags;
7081 
7082 			new_plane_crtc = new_plane_state->crtc;
7083 			old_plane_crtc = old_plane_state->crtc;
7084 			new_dm_plane_state = to_dm_plane_state(new_plane_state);
7085 			old_dm_plane_state = to_dm_plane_state(old_plane_state);
7086 
7087 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
7088 				continue;
7089 
7090 			if (new_dm_plane_state->dc_state != old_dm_plane_state->dc_state) {
7091 				update_type = UPDATE_TYPE_FULL;
7092 				goto cleanup;
7093 			}
7094 
7095 			if (crtc != new_plane_crtc)
7096 				continue;
7097 
7098 			updates[num_plane].surface = new_dm_plane_state->dc_state;
7099 
7100 			if (new_crtc_state->mode_changed) {
7101 				stream_update.dst = new_dm_crtc_state->stream->dst;
7102 				stream_update.src = new_dm_crtc_state->stream->src;
7103 			}
7104 
7105 			if (new_crtc_state->color_mgmt_changed) {
7106 				updates[num_plane].gamma =
7107 						new_dm_plane_state->dc_state->gamma_correction;
7108 				updates[num_plane].in_transfer_func =
7109 						new_dm_plane_state->dc_state->in_transfer_func;
7110 				stream_update.gamut_remap =
7111 						&new_dm_crtc_state->stream->gamut_remap_matrix;
7112 				stream_update.output_csc_transform =
7113 						&new_dm_crtc_state->stream->csc_color_matrix;
7114 				stream_update.out_transfer_func =
7115 						new_dm_crtc_state->stream->out_transfer_func;
7116 			}
7117 
7118 			ret = fill_dc_scaling_info(new_plane_state,
7119 						   &scaling_info);
7120 			if (ret)
7121 				goto cleanup;
7122 
7123 			updates[num_plane].scaling_info = &scaling_info;
7124 
7125 			if (amdgpu_fb) {
7126 				ret = get_fb_info(amdgpu_fb, &tiling_flags);
7127 				if (ret)
7128 					goto cleanup;
7129 
7130 				memset(&flip_addr, 0, sizeof(flip_addr));
7131 
7132 				ret = fill_dc_plane_info_and_addr(
7133 					dm->adev, new_plane_state, tiling_flags,
7134 					&plane_info,
7135 					&flip_addr.address);
7136 				if (ret)
7137 					goto cleanup;
7138 
7139 				updates[num_plane].plane_info = &plane_info;
7140 				updates[num_plane].flip_addr = &flip_addr;
7141 			}
7142 
7143 			num_plane++;
7144 		}
7145 
7146 		if (num_plane == 0)
7147 			continue;
7148 
7149 		ret = dm_atomic_get_state(state, &dm_state);
7150 		if (ret)
7151 			goto cleanup;
7152 
7153 		old_dm_state = dm_atomic_get_old_state(state);
7154 		if (!old_dm_state) {
7155 			ret = -EINVAL;
7156 			goto cleanup;
7157 		}
7158 
7159 		status = dc_stream_get_status_from_state(old_dm_state->context,
7160 							 new_dm_crtc_state->stream);
7161 
7162 		/*
7163 		 * TODO: DC modifies the surface during this call so we need
7164 		 * to lock here - find a way to do this without locking.
7165 		 */
7166 		mutex_lock(&dm->dc_lock);
7167 		update_type = dc_check_update_surfaces_for_stream(dc, updates, num_plane,
7168 								  &stream_update, status);
7169 		mutex_unlock(&dm->dc_lock);
7170 
7171 		if (update_type > UPDATE_TYPE_MED) {
7172 			update_type = UPDATE_TYPE_FULL;
7173 			goto cleanup;
7174 		}
7175 	}
7176 
7177 cleanup:
7178 	kfree(updates);
7179 
7180 	*out_type = update_type;
7181 	return ret;
7182 }
7183 
7184 /**
7185  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
7186  * @dev: The DRM device
7187  * @state: The atomic state to commit
7188  *
7189  * Validate that the given atomic state is programmable by DC into hardware.
7190  * This involves constructing a &struct dc_state reflecting the new hardware
7191  * state we wish to commit, then querying DC to see if it is programmable. It's
7192  * important not to modify the existing DC state. Otherwise, atomic_check
7193  * may unexpectedly commit hardware changes.
7194  *
7195  * When validating the DC state, it's important that the right locks are
7196  * acquired. For full updates case which removes/adds/updates streams on one
7197  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
7198  * that any such full update commit will wait for completion of any outstanding
7199  * flip using DRMs synchronization events. See
7200  * dm_determine_update_type_for_commit()
7201  *
7202  * Note that DM adds the affected connectors for all CRTCs in state, when that
7203  * might not seem necessary. This is because DC stream creation requires the
7204  * DC sink, which is tied to the DRM connector state. Cleaning this up should
7205  * be possible but non-trivial - a possible TODO item.
7206  *
7207  * Return: -Error code if validation failed.
7208  */
7209 static int amdgpu_dm_atomic_check(struct drm_device *dev,
7210 				  struct drm_atomic_state *state)
7211 {
7212 	struct amdgpu_device *adev = dev->dev_private;
7213 	struct dm_atomic_state *dm_state = NULL;
7214 	struct dc *dc = adev->dm.dc;
7215 	struct drm_connector *connector;
7216 	struct drm_connector_state *old_con_state, *new_con_state;
7217 	struct drm_crtc *crtc;
7218 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
7219 	struct drm_plane *plane;
7220 	struct drm_plane_state *old_plane_state, *new_plane_state;
7221 	enum surface_update_type update_type = UPDATE_TYPE_FAST;
7222 	enum surface_update_type overall_update_type = UPDATE_TYPE_FAST;
7223 
7224 	int ret, i;
7225 
7226 	/*
7227 	 * This bool will be set for true for any modeset/reset
7228 	 * or plane update which implies non fast surface update.
7229 	 */
7230 	bool lock_and_validation_needed = false;
7231 
7232 	ret = drm_atomic_helper_check_modeset(dev, state);
7233 	if (ret)
7234 		goto fail;
7235 
7236 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7237 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
7238 		    !new_crtc_state->color_mgmt_changed &&
7239 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled)
7240 			continue;
7241 
7242 		if (!new_crtc_state->enable)
7243 			continue;
7244 
7245 		ret = drm_atomic_add_affected_connectors(state, crtc);
7246 		if (ret)
7247 			return ret;
7248 
7249 		ret = drm_atomic_add_affected_planes(state, crtc);
7250 		if (ret)
7251 			goto fail;
7252 	}
7253 
7254 	/*
7255 	 * Add all primary and overlay planes on the CRTC to the state
7256 	 * whenever a plane is enabled to maintain correct z-ordering
7257 	 * and to enable fast surface updates.
7258 	 */
7259 	drm_for_each_crtc(crtc, dev) {
7260 		bool modified = false;
7261 
7262 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
7263 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
7264 				continue;
7265 
7266 			if (new_plane_state->crtc == crtc ||
7267 			    old_plane_state->crtc == crtc) {
7268 				modified = true;
7269 				break;
7270 			}
7271 		}
7272 
7273 		if (!modified)
7274 			continue;
7275 
7276 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
7277 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
7278 				continue;
7279 
7280 			new_plane_state =
7281 				drm_atomic_get_plane_state(state, plane);
7282 
7283 			if (IS_ERR(new_plane_state)) {
7284 				ret = PTR_ERR(new_plane_state);
7285 				goto fail;
7286 			}
7287 		}
7288 	}
7289 
7290 	/* Remove exiting planes if they are modified */
7291 	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
7292 		ret = dm_update_plane_state(dc, state, plane,
7293 					    old_plane_state,
7294 					    new_plane_state,
7295 					    false,
7296 					    &lock_and_validation_needed);
7297 		if (ret)
7298 			goto fail;
7299 	}
7300 
7301 	/* Disable all crtcs which require disable */
7302 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7303 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
7304 					   old_crtc_state,
7305 					   new_crtc_state,
7306 					   false,
7307 					   &lock_and_validation_needed);
7308 		if (ret)
7309 			goto fail;
7310 	}
7311 
7312 	/* Enable all crtcs which require enable */
7313 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
7314 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
7315 					   old_crtc_state,
7316 					   new_crtc_state,
7317 					   true,
7318 					   &lock_and_validation_needed);
7319 		if (ret)
7320 			goto fail;
7321 	}
7322 
7323 	/* Add new/modified planes */
7324 	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
7325 		ret = dm_update_plane_state(dc, state, plane,
7326 					    old_plane_state,
7327 					    new_plane_state,
7328 					    true,
7329 					    &lock_and_validation_needed);
7330 		if (ret)
7331 			goto fail;
7332 	}
7333 
7334 	/* Run this here since we want to validate the streams we created */
7335 	ret = drm_atomic_helper_check_planes(dev, state);
7336 	if (ret)
7337 		goto fail;
7338 
7339 	if (state->legacy_cursor_update) {
7340 		/*
7341 		 * This is a fast cursor update coming from the plane update
7342 		 * helper, check if it can be done asynchronously for better
7343 		 * performance.
7344 		 */
7345 		state->async_update =
7346 			!drm_atomic_helper_async_check(dev, state);
7347 
7348 		/*
7349 		 * Skip the remaining global validation if this is an async
7350 		 * update. Cursor updates can be done without affecting
7351 		 * state or bandwidth calcs and this avoids the performance
7352 		 * penalty of locking the private state object and
7353 		 * allocating a new dc_state.
7354 		 */
7355 		if (state->async_update)
7356 			return 0;
7357 	}
7358 
7359 	/* Check scaling and underscan changes*/
7360 	/* TODO Removed scaling changes validation due to inability to commit
7361 	 * new stream into context w\o causing full reset. Need to
7362 	 * decide how to handle.
7363 	 */
7364 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
7365 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
7366 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
7367 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
7368 
7369 		/* Skip any modesets/resets */
7370 		if (!acrtc || drm_atomic_crtc_needs_modeset(
7371 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
7372 			continue;
7373 
7374 		/* Skip any thing not scale or underscan changes */
7375 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
7376 			continue;
7377 
7378 		overall_update_type = UPDATE_TYPE_FULL;
7379 		lock_and_validation_needed = true;
7380 	}
7381 
7382 	ret = dm_determine_update_type_for_commit(&adev->dm, state, &update_type);
7383 	if (ret)
7384 		goto fail;
7385 
7386 	if (overall_update_type < update_type)
7387 		overall_update_type = update_type;
7388 
7389 	/*
7390 	 * lock_and_validation_needed was an old way to determine if we need to set
7391 	 * the global lock. Leaving it in to check if we broke any corner cases
7392 	 * lock_and_validation_needed true = UPDATE_TYPE_FULL or UPDATE_TYPE_MED
7393 	 * lock_and_validation_needed false = UPDATE_TYPE_FAST
7394 	 */
7395 	if (lock_and_validation_needed && overall_update_type <= UPDATE_TYPE_FAST)
7396 		WARN(1, "Global lock should be Set, overall_update_type should be UPDATE_TYPE_MED or UPDATE_TYPE_FULL");
7397 
7398 	if (overall_update_type > UPDATE_TYPE_FAST) {
7399 		ret = dm_atomic_get_state(state, &dm_state);
7400 		if (ret)
7401 			goto fail;
7402 
7403 		ret = do_aquire_global_lock(dev, state);
7404 		if (ret)
7405 			goto fail;
7406 
7407 		if (dc_validate_global_state(dc, dm_state->context, false) != DC_OK) {
7408 			ret = -EINVAL;
7409 			goto fail;
7410 		}
7411 	} else {
7412 		/*
7413 		 * The commit is a fast update. Fast updates shouldn't change
7414 		 * the DC context, affect global validation, and can have their
7415 		 * commit work done in parallel with other commits not touching
7416 		 * the same resource. If we have a new DC context as part of
7417 		 * the DM atomic state from validation we need to free it and
7418 		 * retain the existing one instead.
7419 		 */
7420 		struct dm_atomic_state *new_dm_state, *old_dm_state;
7421 
7422 		new_dm_state = dm_atomic_get_new_state(state);
7423 		old_dm_state = dm_atomic_get_old_state(state);
7424 
7425 		if (new_dm_state && old_dm_state) {
7426 			if (new_dm_state->context)
7427 				dc_release_state(new_dm_state->context);
7428 
7429 			new_dm_state->context = old_dm_state->context;
7430 
7431 			if (old_dm_state->context)
7432 				dc_retain_state(old_dm_state->context);
7433 		}
7434 	}
7435 
7436 	/* Store the overall update type for use later in atomic check. */
7437 	for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) {
7438 		struct dm_crtc_state *dm_new_crtc_state =
7439 			to_dm_crtc_state(new_crtc_state);
7440 
7441 		dm_new_crtc_state->update_type = (int)overall_update_type;
7442 	}
7443 
7444 	/* Must be success */
7445 	WARN_ON(ret);
7446 	return ret;
7447 
7448 fail:
7449 	if (ret == -EDEADLK)
7450 		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
7451 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
7452 		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
7453 	else
7454 		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
7455 
7456 	return ret;
7457 }
7458 
7459 static bool is_dp_capable_without_timing_msa(struct dc *dc,
7460 					     struct amdgpu_dm_connector *amdgpu_dm_connector)
7461 {
7462 	uint8_t dpcd_data;
7463 	bool capable = false;
7464 
7465 	if (amdgpu_dm_connector->dc_link &&
7466 		dm_helpers_dp_read_dpcd(
7467 				NULL,
7468 				amdgpu_dm_connector->dc_link,
7469 				DP_DOWN_STREAM_PORT_COUNT,
7470 				&dpcd_data,
7471 				sizeof(dpcd_data))) {
7472 		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
7473 	}
7474 
7475 	return capable;
7476 }
7477 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
7478 					struct edid *edid)
7479 {
7480 	int i;
7481 	bool edid_check_required;
7482 	struct detailed_timing *timing;
7483 	struct detailed_non_pixel *data;
7484 	struct detailed_data_monitor_range *range;
7485 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7486 			to_amdgpu_dm_connector(connector);
7487 	struct dm_connector_state *dm_con_state = NULL;
7488 
7489 	struct drm_device *dev = connector->dev;
7490 	struct amdgpu_device *adev = dev->dev_private;
7491 	bool freesync_capable = false;
7492 
7493 	if (!connector->state) {
7494 		DRM_ERROR("%s - Connector has no state", __func__);
7495 		goto update;
7496 	}
7497 
7498 	if (!edid) {
7499 		dm_con_state = to_dm_connector_state(connector->state);
7500 
7501 		amdgpu_dm_connector->min_vfreq = 0;
7502 		amdgpu_dm_connector->max_vfreq = 0;
7503 		amdgpu_dm_connector->pixel_clock_mhz = 0;
7504 
7505 		goto update;
7506 	}
7507 
7508 	dm_con_state = to_dm_connector_state(connector->state);
7509 
7510 	edid_check_required = false;
7511 	if (!amdgpu_dm_connector->dc_sink) {
7512 		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
7513 		goto update;
7514 	}
7515 	if (!adev->dm.freesync_module)
7516 		goto update;
7517 	/*
7518 	 * if edid non zero restrict freesync only for dp and edp
7519 	 */
7520 	if (edid) {
7521 		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
7522 			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
7523 			edid_check_required = is_dp_capable_without_timing_msa(
7524 						adev->dm.dc,
7525 						amdgpu_dm_connector);
7526 		}
7527 	}
7528 	if (edid_check_required == true && (edid->version > 1 ||
7529 	   (edid->version == 1 && edid->revision > 1))) {
7530 		for (i = 0; i < 4; i++) {
7531 
7532 			timing	= &edid->detailed_timings[i];
7533 			data	= &timing->data.other_data;
7534 			range	= &data->data.range;
7535 			/*
7536 			 * Check if monitor has continuous frequency mode
7537 			 */
7538 			if (data->type != EDID_DETAIL_MONITOR_RANGE)
7539 				continue;
7540 			/*
7541 			 * Check for flag range limits only. If flag == 1 then
7542 			 * no additional timing information provided.
7543 			 * Default GTF, GTF Secondary curve and CVT are not
7544 			 * supported
7545 			 */
7546 			if (range->flags != 1)
7547 				continue;
7548 
7549 			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
7550 			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
7551 			amdgpu_dm_connector->pixel_clock_mhz =
7552 				range->pixel_clock_mhz * 10;
7553 			break;
7554 		}
7555 
7556 		if (amdgpu_dm_connector->max_vfreq -
7557 		    amdgpu_dm_connector->min_vfreq > 10) {
7558 
7559 			freesync_capable = true;
7560 		}
7561 	}
7562 
7563 update:
7564 	if (dm_con_state)
7565 		dm_con_state->freesync_capable = freesync_capable;
7566 
7567 	if (connector->vrr_capable_property)
7568 		drm_connector_set_vrr_capable_property(connector,
7569 						       freesync_capable);
7570 }
7571 
7572