1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 if (crtc >= adev->mode_info.num_crtc) 249 return 0; 250 else { 251 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 252 253 if (acrtc->dm_irq_params.stream == NULL) { 254 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 255 crtc); 256 return 0; 257 } 258 259 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 260 } 261 } 262 263 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 264 u32 *vbl, u32 *position) 265 { 266 u32 v_blank_start, v_blank_end, h_position, v_position; 267 268 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 269 return -EINVAL; 270 else { 271 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 272 273 if (acrtc->dm_irq_params.stream == NULL) { 274 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 275 crtc); 276 return 0; 277 } 278 279 /* 280 * TODO rework base driver to use values directly. 281 * for now parse it back into reg-format 282 */ 283 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 284 &v_blank_start, 285 &v_blank_end, 286 &h_position, 287 &v_position); 288 289 *position = v_position | (h_position << 16); 290 *vbl = v_blank_start | (v_blank_end << 16); 291 } 292 293 return 0; 294 } 295 296 static bool dm_is_idle(void *handle) 297 { 298 /* XXX todo */ 299 return true; 300 } 301 302 static int dm_wait_for_idle(void *handle) 303 { 304 /* XXX todo */ 305 return 0; 306 } 307 308 static bool dm_check_soft_reset(void *handle) 309 { 310 return false; 311 } 312 313 static int dm_soft_reset(void *handle) 314 { 315 /* XXX todo */ 316 return 0; 317 } 318 319 static struct amdgpu_crtc * 320 get_crtc_by_otg_inst(struct amdgpu_device *adev, 321 int otg_inst) 322 { 323 struct drm_device *dev = adev_to_drm(adev); 324 struct drm_crtc *crtc; 325 struct amdgpu_crtc *amdgpu_crtc; 326 327 if (WARN_ON(otg_inst == -1)) 328 return adev->mode_info.crtcs[0]; 329 330 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 331 amdgpu_crtc = to_amdgpu_crtc(crtc); 332 333 if (amdgpu_crtc->otg_inst == otg_inst) 334 return amdgpu_crtc; 335 } 336 337 return NULL; 338 } 339 340 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 341 struct dm_crtc_state *new_state) 342 { 343 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 344 return true; 345 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 346 return true; 347 else 348 return false; 349 } 350 351 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 352 int planes_count) 353 { 354 int i, j; 355 356 for (i = 0, j = planes_count - 1; i < j; i++, j--) 357 swap(array_of_surface_update[i], array_of_surface_update[j]); 358 } 359 360 /** 361 * update_planes_and_stream_adapter() - Send planes to be updated in DC 362 * 363 * DC has a generic way to update planes and stream via 364 * dc_update_planes_and_stream function; however, DM might need some 365 * adjustments and preparation before calling it. This function is a wrapper 366 * for the dc_update_planes_and_stream that does any required configuration 367 * before passing control to DC. 368 */ 369 static inline bool update_planes_and_stream_adapter(struct dc *dc, 370 int update_type, 371 int planes_count, 372 struct dc_stream_state *stream, 373 struct dc_stream_update *stream_update, 374 struct dc_surface_update *array_of_surface_update) 375 { 376 reverse_planes_order(array_of_surface_update, planes_count); 377 378 /* 379 * Previous frame finished and HW is ready for optimization. 380 */ 381 if (update_type == UPDATE_TYPE_FAST) 382 dc_post_update_surfaces_to_stream(dc); 383 384 return dc_update_planes_and_stream(dc, 385 array_of_surface_update, 386 planes_count, 387 stream, 388 stream_update); 389 } 390 391 /** 392 * dm_pflip_high_irq() - Handle pageflip interrupt 393 * @interrupt_params: ignored 394 * 395 * Handles the pageflip interrupt by notifying all interested parties 396 * that the pageflip has been completed. 397 */ 398 static void dm_pflip_high_irq(void *interrupt_params) 399 { 400 struct amdgpu_crtc *amdgpu_crtc; 401 struct common_irq_params *irq_params = interrupt_params; 402 struct amdgpu_device *adev = irq_params->adev; 403 unsigned long flags; 404 struct drm_pending_vblank_event *e; 405 u32 vpos, hpos, v_blank_start, v_blank_end; 406 bool vrr_active; 407 408 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 409 410 /* IRQ could occur when in initial stage */ 411 /* TODO work and BO cleanup */ 412 if (amdgpu_crtc == NULL) { 413 DC_LOG_PFLIP("CRTC is null, returning.\n"); 414 return; 415 } 416 417 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 418 419 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){ 420 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n", 421 amdgpu_crtc->pflip_status, 422 AMDGPU_FLIP_SUBMITTED, 423 amdgpu_crtc->crtc_id, 424 amdgpu_crtc); 425 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 426 return; 427 } 428 429 /* page flip completed. */ 430 e = amdgpu_crtc->event; 431 amdgpu_crtc->event = NULL; 432 433 WARN_ON(!e); 434 435 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 436 437 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 438 if (!vrr_active || 439 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 440 &v_blank_end, &hpos, &vpos) || 441 (vpos < v_blank_start)) { 442 /* Update to correct count and vblank timestamp if racing with 443 * vblank irq. This also updates to the correct vblank timestamp 444 * even in VRR mode, as scanout is past the front-porch atm. 445 */ 446 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 447 448 /* Wake up userspace by sending the pageflip event with proper 449 * count and timestamp of vblank of flip completion. 450 */ 451 if (e) { 452 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 453 454 /* Event sent, so done with vblank for this flip */ 455 drm_crtc_vblank_put(&amdgpu_crtc->base); 456 } 457 } else if (e) { 458 /* VRR active and inside front-porch: vblank count and 459 * timestamp for pageflip event will only be up to date after 460 * drm_crtc_handle_vblank() has been executed from late vblank 461 * irq handler after start of back-porch (vline 0). We queue the 462 * pageflip event for send-out by drm_crtc_handle_vblank() with 463 * updated timestamp and count, once it runs after us. 464 * 465 * We need to open-code this instead of using the helper 466 * drm_crtc_arm_vblank_event(), as that helper would 467 * call drm_crtc_accurate_vblank_count(), which we must 468 * not call in VRR mode while we are in front-porch! 469 */ 470 471 /* sequence will be replaced by real count during send-out. */ 472 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 473 e->pipe = amdgpu_crtc->crtc_id; 474 475 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 476 e = NULL; 477 } 478 479 /* Keep track of vblank of this flip for flip throttling. We use the 480 * cooked hw counter, as that one incremented at start of this vblank 481 * of pageflip completion, so last_flip_vblank is the forbidden count 482 * for queueing new pageflips if vsync + VRR is enabled. 483 */ 484 amdgpu_crtc->dm_irq_params.last_flip_vblank = 485 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 486 487 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 488 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 489 490 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 491 amdgpu_crtc->crtc_id, amdgpu_crtc, 492 vrr_active, (int) !e); 493 } 494 495 static void dm_vupdate_high_irq(void *interrupt_params) 496 { 497 struct common_irq_params *irq_params = interrupt_params; 498 struct amdgpu_device *adev = irq_params->adev; 499 struct amdgpu_crtc *acrtc; 500 struct drm_device *drm_dev; 501 struct drm_vblank_crtc *vblank; 502 ktime_t frame_duration_ns, previous_timestamp; 503 unsigned long flags; 504 int vrr_active; 505 506 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 507 508 if (acrtc) { 509 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 510 drm_dev = acrtc->base.dev; 511 vblank = &drm_dev->vblank[acrtc->base.index]; 512 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 513 frame_duration_ns = vblank->time - previous_timestamp; 514 515 if (frame_duration_ns > 0) { 516 trace_amdgpu_refresh_rate_track(acrtc->base.index, 517 frame_duration_ns, 518 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 519 atomic64_set(&irq_params->previous_timestamp, vblank->time); 520 } 521 522 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 523 acrtc->crtc_id, 524 vrr_active); 525 526 /* Core vblank handling is done here after end of front-porch in 527 * vrr mode, as vblank timestamping will give valid results 528 * while now done after front-porch. This will also deliver 529 * page-flip completion events that have been queued to us 530 * if a pageflip happened inside front-porch. 531 */ 532 if (vrr_active) { 533 amdgpu_dm_crtc_handle_vblank(acrtc); 534 535 /* BTR processing for pre-DCE12 ASICs */ 536 if (acrtc->dm_irq_params.stream && 537 adev->family < AMDGPU_FAMILY_AI) { 538 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 539 mod_freesync_handle_v_update( 540 adev->dm.freesync_module, 541 acrtc->dm_irq_params.stream, 542 &acrtc->dm_irq_params.vrr_params); 543 544 dc_stream_adjust_vmin_vmax( 545 adev->dm.dc, 546 acrtc->dm_irq_params.stream, 547 &acrtc->dm_irq_params.vrr_params.adjust); 548 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 549 } 550 } 551 } 552 } 553 554 /** 555 * dm_crtc_high_irq() - Handles CRTC interrupt 556 * @interrupt_params: used for determining the CRTC instance 557 * 558 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 559 * event handler. 560 */ 561 static void dm_crtc_high_irq(void *interrupt_params) 562 { 563 struct common_irq_params *irq_params = interrupt_params; 564 struct amdgpu_device *adev = irq_params->adev; 565 struct amdgpu_crtc *acrtc; 566 unsigned long flags; 567 int vrr_active; 568 569 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 570 if (!acrtc) 571 return; 572 573 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 574 575 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 576 vrr_active, acrtc->dm_irq_params.active_planes); 577 578 /** 579 * Core vblank handling at start of front-porch is only possible 580 * in non-vrr mode, as only there vblank timestamping will give 581 * valid results while done in front-porch. Otherwise defer it 582 * to dm_vupdate_high_irq after end of front-porch. 583 */ 584 if (!vrr_active) 585 amdgpu_dm_crtc_handle_vblank(acrtc); 586 587 /** 588 * Following stuff must happen at start of vblank, for crc 589 * computation and below-the-range btr support in vrr mode. 590 */ 591 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 592 593 /* BTR updates need to happen before VUPDATE on Vega and above. */ 594 if (adev->family < AMDGPU_FAMILY_AI) 595 return; 596 597 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 598 599 if (acrtc->dm_irq_params.stream && 600 acrtc->dm_irq_params.vrr_params.supported && 601 acrtc->dm_irq_params.freesync_config.state == 602 VRR_STATE_ACTIVE_VARIABLE) { 603 mod_freesync_handle_v_update(adev->dm.freesync_module, 604 acrtc->dm_irq_params.stream, 605 &acrtc->dm_irq_params.vrr_params); 606 607 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 608 &acrtc->dm_irq_params.vrr_params.adjust); 609 } 610 611 /* 612 * If there aren't any active_planes then DCH HUBP may be clock-gated. 613 * In that case, pageflip completion interrupts won't fire and pageflip 614 * completion events won't get delivered. Prevent this by sending 615 * pending pageflip events from here if a flip is still pending. 616 * 617 * If any planes are enabled, use dm_pflip_high_irq() instead, to 618 * avoid race conditions between flip programming and completion, 619 * which could cause too early flip completion events. 620 */ 621 if (adev->family >= AMDGPU_FAMILY_RV && 622 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 623 acrtc->dm_irq_params.active_planes == 0) { 624 if (acrtc->event) { 625 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 626 acrtc->event = NULL; 627 drm_crtc_vblank_put(&acrtc->base); 628 } 629 acrtc->pflip_status = AMDGPU_FLIP_NONE; 630 } 631 632 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 633 } 634 635 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 636 /** 637 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 638 * DCN generation ASICs 639 * @interrupt_params: interrupt parameters 640 * 641 * Used to set crc window/read out crc value at vertical line 0 position 642 */ 643 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 644 { 645 struct common_irq_params *irq_params = interrupt_params; 646 struct amdgpu_device *adev = irq_params->adev; 647 struct amdgpu_crtc *acrtc; 648 649 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 650 651 if (!acrtc) 652 return; 653 654 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 655 } 656 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 657 658 /** 659 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 660 * @adev: amdgpu_device pointer 661 * @notify: dmub notification structure 662 * 663 * Dmub AUX or SET_CONFIG command completion processing callback 664 * Copies dmub notification to DM which is to be read by AUX command. 665 * issuing thread and also signals the event to wake up the thread. 666 */ 667 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 668 struct dmub_notification *notify) 669 { 670 if (adev->dm.dmub_notify) 671 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 672 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 673 complete(&adev->dm.dmub_aux_transfer_done); 674 } 675 676 /** 677 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 678 * @adev: amdgpu_device pointer 679 * @notify: dmub notification structure 680 * 681 * Dmub Hpd interrupt processing callback. Gets displayindex through the 682 * ink index and calls helper to do the processing. 683 */ 684 static void dmub_hpd_callback(struct amdgpu_device *adev, 685 struct dmub_notification *notify) 686 { 687 struct amdgpu_dm_connector *aconnector; 688 struct amdgpu_dm_connector *hpd_aconnector = NULL; 689 struct drm_connector *connector; 690 struct drm_connector_list_iter iter; 691 struct dc_link *link; 692 u8 link_index = 0; 693 struct drm_device *dev; 694 695 if (adev == NULL) 696 return; 697 698 if (notify == NULL) { 699 DRM_ERROR("DMUB HPD callback notification was NULL"); 700 return; 701 } 702 703 if (notify->link_index > adev->dm.dc->link_count) { 704 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 705 return; 706 } 707 708 link_index = notify->link_index; 709 link = adev->dm.dc->links[link_index]; 710 dev = adev->dm.ddev; 711 712 drm_connector_list_iter_begin(dev, &iter); 713 drm_for_each_connector_iter(connector, &iter) { 714 aconnector = to_amdgpu_dm_connector(connector); 715 if (link && aconnector->dc_link == link) { 716 if (notify->type == DMUB_NOTIFICATION_HPD) 717 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 718 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 719 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 720 else 721 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 722 notify->type, link_index); 723 724 hpd_aconnector = aconnector; 725 break; 726 } 727 } 728 drm_connector_list_iter_end(&iter); 729 730 if (hpd_aconnector) { 731 if (notify->type == DMUB_NOTIFICATION_HPD) 732 handle_hpd_irq_helper(hpd_aconnector); 733 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 734 handle_hpd_rx_irq(hpd_aconnector); 735 } 736 } 737 738 /** 739 * register_dmub_notify_callback - Sets callback for DMUB notify 740 * @adev: amdgpu_device pointer 741 * @type: Type of dmub notification 742 * @callback: Dmub interrupt callback function 743 * @dmub_int_thread_offload: offload indicator 744 * 745 * API to register a dmub callback handler for a dmub notification 746 * Also sets indicator whether callback processing to be offloaded. 747 * to dmub interrupt handling thread 748 * Return: true if successfully registered, false if there is existing registration 749 */ 750 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 751 enum dmub_notification_type type, 752 dmub_notify_interrupt_callback_t callback, 753 bool dmub_int_thread_offload) 754 { 755 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 756 adev->dm.dmub_callback[type] = callback; 757 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 758 } else 759 return false; 760 761 return true; 762 } 763 764 static void dm_handle_hpd_work(struct work_struct *work) 765 { 766 struct dmub_hpd_work *dmub_hpd_wrk; 767 768 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 769 770 if (!dmub_hpd_wrk->dmub_notify) { 771 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 772 return; 773 } 774 775 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 776 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 777 dmub_hpd_wrk->dmub_notify); 778 } 779 780 kfree(dmub_hpd_wrk->dmub_notify); 781 kfree(dmub_hpd_wrk); 782 783 } 784 785 #define DMUB_TRACE_MAX_READ 64 786 /** 787 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 788 * @interrupt_params: used for determining the Outbox instance 789 * 790 * Handles the Outbox Interrupt 791 * event handler. 792 */ 793 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 794 { 795 struct dmub_notification notify; 796 struct common_irq_params *irq_params = interrupt_params; 797 struct amdgpu_device *adev = irq_params->adev; 798 struct amdgpu_display_manager *dm = &adev->dm; 799 struct dmcub_trace_buf_entry entry = { 0 }; 800 u32 count = 0; 801 struct dmub_hpd_work *dmub_hpd_wrk; 802 struct dc_link *plink = NULL; 803 804 if (dc_enable_dmub_notifications(adev->dm.dc) && 805 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 806 807 do { 808 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 809 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 810 DRM_ERROR("DM: notify type %d invalid!", notify.type); 811 continue; 812 } 813 if (!dm->dmub_callback[notify.type]) { 814 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 815 continue; 816 } 817 if (dm->dmub_thread_offload[notify.type] == true) { 818 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 819 if (!dmub_hpd_wrk) { 820 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 821 return; 822 } 823 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 824 GFP_ATOMIC); 825 if (!dmub_hpd_wrk->dmub_notify) { 826 kfree(dmub_hpd_wrk); 827 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 828 return; 829 } 830 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 831 dmub_hpd_wrk->adev = adev; 832 if (notify.type == DMUB_NOTIFICATION_HPD) { 833 plink = adev->dm.dc->links[notify.link_index]; 834 if (plink) { 835 plink->hpd_status = 836 notify.hpd_status == DP_HPD_PLUG; 837 } 838 } 839 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 840 } else { 841 dm->dmub_callback[notify.type](adev, ¬ify); 842 } 843 } while (notify.pending_notification); 844 } 845 846 847 do { 848 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 849 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 850 entry.param0, entry.param1); 851 852 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 853 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 854 } else 855 break; 856 857 count++; 858 859 } while (count <= DMUB_TRACE_MAX_READ); 860 861 if (count > DMUB_TRACE_MAX_READ) 862 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 863 } 864 865 static int dm_set_clockgating_state(void *handle, 866 enum amd_clockgating_state state) 867 { 868 return 0; 869 } 870 871 static int dm_set_powergating_state(void *handle, 872 enum amd_powergating_state state) 873 { 874 return 0; 875 } 876 877 /* Prototypes of private functions */ 878 static int dm_early_init(void* handle); 879 880 /* Allocate memory for FBC compressed data */ 881 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 882 { 883 struct drm_device *dev = connector->dev; 884 struct amdgpu_device *adev = drm_to_adev(dev); 885 struct dm_compressor_info *compressor = &adev->dm.compressor; 886 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 887 struct drm_display_mode *mode; 888 unsigned long max_size = 0; 889 890 if (adev->dm.dc->fbc_compressor == NULL) 891 return; 892 893 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 894 return; 895 896 if (compressor->bo_ptr) 897 return; 898 899 900 list_for_each_entry(mode, &connector->modes, head) { 901 if (max_size < mode->htotal * mode->vtotal) 902 max_size = mode->htotal * mode->vtotal; 903 } 904 905 if (max_size) { 906 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 907 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 908 &compressor->gpu_addr, &compressor->cpu_addr); 909 910 if (r) 911 DRM_ERROR("DM: Failed to initialize FBC\n"); 912 else { 913 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 914 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 915 } 916 917 } 918 919 } 920 921 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 922 int pipe, bool *enabled, 923 unsigned char *buf, int max_bytes) 924 { 925 struct drm_device *dev = dev_get_drvdata(kdev); 926 struct amdgpu_device *adev = drm_to_adev(dev); 927 struct drm_connector *connector; 928 struct drm_connector_list_iter conn_iter; 929 struct amdgpu_dm_connector *aconnector; 930 int ret = 0; 931 932 *enabled = false; 933 934 mutex_lock(&adev->dm.audio_lock); 935 936 drm_connector_list_iter_begin(dev, &conn_iter); 937 drm_for_each_connector_iter(connector, &conn_iter) { 938 aconnector = to_amdgpu_dm_connector(connector); 939 if (aconnector->audio_inst != port) 940 continue; 941 942 *enabled = true; 943 ret = drm_eld_size(connector->eld); 944 memcpy(buf, connector->eld, min(max_bytes, ret)); 945 946 break; 947 } 948 drm_connector_list_iter_end(&conn_iter); 949 950 mutex_unlock(&adev->dm.audio_lock); 951 952 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 953 954 return ret; 955 } 956 957 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 958 .get_eld = amdgpu_dm_audio_component_get_eld, 959 }; 960 961 static int amdgpu_dm_audio_component_bind(struct device *kdev, 962 struct device *hda_kdev, void *data) 963 { 964 struct drm_device *dev = dev_get_drvdata(kdev); 965 struct amdgpu_device *adev = drm_to_adev(dev); 966 struct drm_audio_component *acomp = data; 967 968 acomp->ops = &amdgpu_dm_audio_component_ops; 969 acomp->dev = kdev; 970 adev->dm.audio_component = acomp; 971 972 return 0; 973 } 974 975 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 976 struct device *hda_kdev, void *data) 977 { 978 struct drm_device *dev = dev_get_drvdata(kdev); 979 struct amdgpu_device *adev = drm_to_adev(dev); 980 struct drm_audio_component *acomp = data; 981 982 acomp->ops = NULL; 983 acomp->dev = NULL; 984 adev->dm.audio_component = NULL; 985 } 986 987 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 988 .bind = amdgpu_dm_audio_component_bind, 989 .unbind = amdgpu_dm_audio_component_unbind, 990 }; 991 992 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 993 { 994 int i, ret; 995 996 if (!amdgpu_audio) 997 return 0; 998 999 adev->mode_info.audio.enabled = true; 1000 1001 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1002 1003 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1004 adev->mode_info.audio.pin[i].channels = -1; 1005 adev->mode_info.audio.pin[i].rate = -1; 1006 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1007 adev->mode_info.audio.pin[i].status_bits = 0; 1008 adev->mode_info.audio.pin[i].category_code = 0; 1009 adev->mode_info.audio.pin[i].connected = false; 1010 adev->mode_info.audio.pin[i].id = 1011 adev->dm.dc->res_pool->audios[i]->inst; 1012 adev->mode_info.audio.pin[i].offset = 0; 1013 } 1014 1015 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1016 if (ret < 0) 1017 return ret; 1018 1019 adev->dm.audio_registered = true; 1020 1021 return 0; 1022 } 1023 1024 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1025 { 1026 if (!amdgpu_audio) 1027 return; 1028 1029 if (!adev->mode_info.audio.enabled) 1030 return; 1031 1032 if (adev->dm.audio_registered) { 1033 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1034 adev->dm.audio_registered = false; 1035 } 1036 1037 /* TODO: Disable audio? */ 1038 1039 adev->mode_info.audio.enabled = false; 1040 } 1041 1042 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1043 { 1044 struct drm_audio_component *acomp = adev->dm.audio_component; 1045 1046 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1047 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1048 1049 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1050 pin, -1); 1051 } 1052 } 1053 1054 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1055 { 1056 const struct dmcub_firmware_header_v1_0 *hdr; 1057 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1058 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1059 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1060 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1061 struct abm *abm = adev->dm.dc->res_pool->abm; 1062 struct dmub_srv_hw_params hw_params; 1063 enum dmub_status status; 1064 const unsigned char *fw_inst_const, *fw_bss_data; 1065 u32 i, fw_inst_const_size, fw_bss_data_size; 1066 bool has_hw_support; 1067 1068 if (!dmub_srv) 1069 /* DMUB isn't supported on the ASIC. */ 1070 return 0; 1071 1072 if (!fb_info) { 1073 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1074 return -EINVAL; 1075 } 1076 1077 if (!dmub_fw) { 1078 /* Firmware required for DMUB support. */ 1079 DRM_ERROR("No firmware provided for DMUB.\n"); 1080 return -EINVAL; 1081 } 1082 1083 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1084 if (status != DMUB_STATUS_OK) { 1085 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1086 return -EINVAL; 1087 } 1088 1089 if (!has_hw_support) { 1090 DRM_INFO("DMUB unsupported on ASIC\n"); 1091 return 0; 1092 } 1093 1094 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1095 status = dmub_srv_hw_reset(dmub_srv); 1096 if (status != DMUB_STATUS_OK) 1097 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1098 1099 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1100 1101 fw_inst_const = dmub_fw->data + 1102 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1103 PSP_HEADER_BYTES; 1104 1105 fw_bss_data = dmub_fw->data + 1106 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1107 le32_to_cpu(hdr->inst_const_bytes); 1108 1109 /* Copy firmware and bios info into FB memory. */ 1110 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1111 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1112 1113 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1114 1115 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1116 * amdgpu_ucode_init_single_fw will load dmub firmware 1117 * fw_inst_const part to cw0; otherwise, the firmware back door load 1118 * will be done by dm_dmub_hw_init 1119 */ 1120 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1121 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1122 fw_inst_const_size); 1123 } 1124 1125 if (fw_bss_data_size) 1126 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1127 fw_bss_data, fw_bss_data_size); 1128 1129 /* Copy firmware bios info into FB memory. */ 1130 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1131 adev->bios_size); 1132 1133 /* Reset regions that need to be reset. */ 1134 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1135 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1136 1137 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1138 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1139 1140 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1141 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1142 1143 /* Initialize hardware. */ 1144 memset(&hw_params, 0, sizeof(hw_params)); 1145 hw_params.fb_base = adev->gmc.fb_start; 1146 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1147 1148 /* backdoor load firmware and trigger dmub running */ 1149 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1150 hw_params.load_inst_const = true; 1151 1152 if (dmcu) 1153 hw_params.psp_version = dmcu->psp_version; 1154 1155 for (i = 0; i < fb_info->num_fb; ++i) 1156 hw_params.fb[i] = &fb_info->fb[i]; 1157 1158 switch (adev->ip_versions[DCE_HWIP][0]) { 1159 case IP_VERSION(3, 1, 3): 1160 case IP_VERSION(3, 1, 4): 1161 hw_params.dpia_supported = true; 1162 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1163 break; 1164 default: 1165 break; 1166 } 1167 1168 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1169 if (status != DMUB_STATUS_OK) { 1170 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1171 return -EINVAL; 1172 } 1173 1174 /* Wait for firmware load to finish. */ 1175 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1176 if (status != DMUB_STATUS_OK) 1177 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1178 1179 /* Init DMCU and ABM if available. */ 1180 if (dmcu && abm) { 1181 dmcu->funcs->dmcu_init(dmcu); 1182 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1183 } 1184 1185 if (!adev->dm.dc->ctx->dmub_srv) 1186 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1187 if (!adev->dm.dc->ctx->dmub_srv) { 1188 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1189 return -ENOMEM; 1190 } 1191 1192 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1193 adev->dm.dmcub_fw_version); 1194 1195 return 0; 1196 } 1197 1198 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1199 { 1200 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1201 enum dmub_status status; 1202 bool init; 1203 1204 if (!dmub_srv) { 1205 /* DMUB isn't supported on the ASIC. */ 1206 return; 1207 } 1208 1209 status = dmub_srv_is_hw_init(dmub_srv, &init); 1210 if (status != DMUB_STATUS_OK) 1211 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1212 1213 if (status == DMUB_STATUS_OK && init) { 1214 /* Wait for firmware load to finish. */ 1215 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1216 if (status != DMUB_STATUS_OK) 1217 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1218 } else { 1219 /* Perform the full hardware initialization. */ 1220 dm_dmub_hw_init(adev); 1221 } 1222 } 1223 1224 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1225 { 1226 u64 pt_base; 1227 u32 logical_addr_low; 1228 u32 logical_addr_high; 1229 u32 agp_base, agp_bot, agp_top; 1230 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1231 1232 memset(pa_config, 0, sizeof(*pa_config)); 1233 1234 agp_base = 0; 1235 agp_bot = adev->gmc.agp_start >> 24; 1236 agp_top = adev->gmc.agp_end >> 24; 1237 1238 /* AGP aperture is disabled */ 1239 if (agp_bot == agp_top) { 1240 logical_addr_low = adev->gmc.fb_start >> 18; 1241 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1242 /* 1243 * Raven2 has a HW issue that it is unable to use the vram which 1244 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1245 * workaround that increase system aperture high address (add 1) 1246 * to get rid of the VM fault and hardware hang. 1247 */ 1248 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1249 else 1250 logical_addr_high = adev->gmc.fb_end >> 18; 1251 } else { 1252 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1253 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1254 /* 1255 * Raven2 has a HW issue that it is unable to use the vram which 1256 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1257 * workaround that increase system aperture high address (add 1) 1258 * to get rid of the VM fault and hardware hang. 1259 */ 1260 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1261 else 1262 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1263 } 1264 1265 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1266 1267 page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF; 1268 page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12); 1269 page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF; 1270 page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12); 1271 page_table_base.high_part = upper_32_bits(pt_base) & 0xF; 1272 page_table_base.low_part = lower_32_bits(pt_base); 1273 1274 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1275 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1276 1277 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ; 1278 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1279 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1280 1281 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1282 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1283 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1284 1285 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1286 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1287 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1288 1289 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1290 1291 } 1292 1293 static void force_connector_state( 1294 struct amdgpu_dm_connector *aconnector, 1295 enum drm_connector_force force_state) 1296 { 1297 struct drm_connector *connector = &aconnector->base; 1298 1299 mutex_lock(&connector->dev->mode_config.mutex); 1300 aconnector->base.force = force_state; 1301 mutex_unlock(&connector->dev->mode_config.mutex); 1302 1303 mutex_lock(&aconnector->hpd_lock); 1304 drm_kms_helper_connector_hotplug_event(connector); 1305 mutex_unlock(&aconnector->hpd_lock); 1306 } 1307 1308 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1309 { 1310 struct hpd_rx_irq_offload_work *offload_work; 1311 struct amdgpu_dm_connector *aconnector; 1312 struct dc_link *dc_link; 1313 struct amdgpu_device *adev; 1314 enum dc_connection_type new_connection_type = dc_connection_none; 1315 unsigned long flags; 1316 union test_response test_response; 1317 1318 memset(&test_response, 0, sizeof(test_response)); 1319 1320 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1321 aconnector = offload_work->offload_wq->aconnector; 1322 1323 if (!aconnector) { 1324 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1325 goto skip; 1326 } 1327 1328 adev = drm_to_adev(aconnector->base.dev); 1329 dc_link = aconnector->dc_link; 1330 1331 mutex_lock(&aconnector->hpd_lock); 1332 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1333 DRM_ERROR("KMS: Failed to detect connector\n"); 1334 mutex_unlock(&aconnector->hpd_lock); 1335 1336 if (new_connection_type == dc_connection_none) 1337 goto skip; 1338 1339 if (amdgpu_in_reset(adev)) 1340 goto skip; 1341 1342 mutex_lock(&adev->dm.dc_lock); 1343 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1344 dc_link_dp_handle_automated_test(dc_link); 1345 1346 if (aconnector->timing_changed) { 1347 /* force connector disconnect and reconnect */ 1348 force_connector_state(aconnector, DRM_FORCE_OFF); 1349 msleep(100); 1350 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1351 } 1352 1353 test_response.bits.ACK = 1; 1354 1355 core_link_write_dpcd( 1356 dc_link, 1357 DP_TEST_RESPONSE, 1358 &test_response.raw, 1359 sizeof(test_response)); 1360 } 1361 else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1362 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1363 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1364 /* offload_work->data is from handle_hpd_rx_irq-> 1365 * schedule_hpd_rx_offload_work.this is defer handle 1366 * for hpd short pulse. upon here, link status may be 1367 * changed, need get latest link status from dpcd 1368 * registers. if link status is good, skip run link 1369 * training again. 1370 */ 1371 union hpd_irq_data irq_data; 1372 1373 memset(&irq_data, 0, sizeof(irq_data)); 1374 1375 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1376 * request be added to work queue if link lost at end of dc_link_ 1377 * dp_handle_link_loss 1378 */ 1379 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1380 offload_work->offload_wq->is_handling_link_loss = false; 1381 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1382 1383 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1384 dc_link_check_link_loss_status(dc_link, &irq_data)) 1385 dc_link_dp_handle_link_loss(dc_link); 1386 } 1387 mutex_unlock(&adev->dm.dc_lock); 1388 1389 skip: 1390 kfree(offload_work); 1391 1392 } 1393 1394 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1395 { 1396 int max_caps = dc->caps.max_links; 1397 int i = 0; 1398 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1399 1400 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1401 1402 if (!hpd_rx_offload_wq) 1403 return NULL; 1404 1405 1406 for (i = 0; i < max_caps; i++) { 1407 hpd_rx_offload_wq[i].wq = 1408 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1409 1410 if (hpd_rx_offload_wq[i].wq == NULL) { 1411 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1412 goto out_err; 1413 } 1414 1415 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1416 } 1417 1418 return hpd_rx_offload_wq; 1419 1420 out_err: 1421 for (i = 0; i < max_caps; i++) { 1422 if (hpd_rx_offload_wq[i].wq) 1423 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1424 } 1425 kfree(hpd_rx_offload_wq); 1426 return NULL; 1427 } 1428 1429 struct amdgpu_stutter_quirk { 1430 u16 chip_vendor; 1431 u16 chip_device; 1432 u16 subsys_vendor; 1433 u16 subsys_device; 1434 u8 revision; 1435 }; 1436 1437 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1438 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1439 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1440 { 0, 0, 0, 0, 0 }, 1441 }; 1442 1443 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1444 { 1445 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1446 1447 while (p && p->chip_device != 0) { 1448 if (pdev->vendor == p->chip_vendor && 1449 pdev->device == p->chip_device && 1450 pdev->subsystem_vendor == p->subsys_vendor && 1451 pdev->subsystem_device == p->subsys_device && 1452 pdev->revision == p->revision) { 1453 return true; 1454 } 1455 ++p; 1456 } 1457 return false; 1458 } 1459 1460 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1461 { 1462 .matches = { 1463 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1464 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1465 }, 1466 }, 1467 { 1468 .matches = { 1469 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1470 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1471 }, 1472 }, 1473 { 1474 .matches = { 1475 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1476 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1477 }, 1478 }, 1479 { 1480 .matches = { 1481 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1482 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1483 }, 1484 }, 1485 { 1486 .matches = { 1487 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1488 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1489 }, 1490 }, 1491 { 1492 .matches = { 1493 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1494 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1495 }, 1496 }, 1497 { 1498 .matches = { 1499 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1500 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1501 }, 1502 }, 1503 { 1504 .matches = { 1505 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1506 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1507 }, 1508 }, 1509 { 1510 .matches = { 1511 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1512 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1513 }, 1514 }, 1515 {} 1516 /* TODO: refactor this from a fixed table to a dynamic option */ 1517 }; 1518 1519 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1520 { 1521 const struct dmi_system_id *dmi_id; 1522 1523 dm->aux_hpd_discon_quirk = false; 1524 1525 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1526 if (dmi_id) { 1527 dm->aux_hpd_discon_quirk = true; 1528 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1529 } 1530 } 1531 1532 static int amdgpu_dm_init(struct amdgpu_device *adev) 1533 { 1534 struct dc_init_data init_data; 1535 struct dc_callback_init init_params; 1536 int r; 1537 1538 adev->dm.ddev = adev_to_drm(adev); 1539 adev->dm.adev = adev; 1540 1541 /* Zero all the fields */ 1542 memset(&init_data, 0, sizeof(init_data)); 1543 memset(&init_params, 0, sizeof(init_params)); 1544 1545 mutex_init(&adev->dm.dpia_aux_lock); 1546 mutex_init(&adev->dm.dc_lock); 1547 mutex_init(&adev->dm.audio_lock); 1548 1549 if(amdgpu_dm_irq_init(adev)) { 1550 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1551 goto error; 1552 } 1553 1554 init_data.asic_id.chip_family = adev->family; 1555 1556 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1557 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1558 init_data.asic_id.chip_id = adev->pdev->device; 1559 1560 init_data.asic_id.vram_width = adev->gmc.vram_width; 1561 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1562 init_data.asic_id.atombios_base_address = 1563 adev->mode_info.atom_context->bios; 1564 1565 init_data.driver = adev; 1566 1567 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1568 1569 if (!adev->dm.cgs_device) { 1570 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1571 goto error; 1572 } 1573 1574 init_data.cgs_device = adev->dm.cgs_device; 1575 1576 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1577 1578 switch (adev->ip_versions[DCE_HWIP][0]) { 1579 case IP_VERSION(2, 1, 0): 1580 switch (adev->dm.dmcub_fw_version) { 1581 case 0: /* development */ 1582 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1583 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1584 init_data.flags.disable_dmcu = false; 1585 break; 1586 default: 1587 init_data.flags.disable_dmcu = true; 1588 } 1589 break; 1590 case IP_VERSION(2, 0, 3): 1591 init_data.flags.disable_dmcu = true; 1592 break; 1593 default: 1594 break; 1595 } 1596 1597 switch (adev->asic_type) { 1598 case CHIP_CARRIZO: 1599 case CHIP_STONEY: 1600 init_data.flags.gpu_vm_support = true; 1601 break; 1602 default: 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(1, 0, 0): 1605 case IP_VERSION(1, 0, 1): 1606 /* enable S/G on PCO and RV2 */ 1607 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1608 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1609 init_data.flags.gpu_vm_support = true; 1610 break; 1611 case IP_VERSION(2, 1, 0): 1612 case IP_VERSION(3, 0, 1): 1613 case IP_VERSION(3, 1, 2): 1614 case IP_VERSION(3, 1, 3): 1615 case IP_VERSION(3, 1, 4): 1616 case IP_VERSION(3, 1, 5): 1617 case IP_VERSION(3, 1, 6): 1618 init_data.flags.gpu_vm_support = true; 1619 break; 1620 default: 1621 break; 1622 } 1623 break; 1624 } 1625 if (init_data.flags.gpu_vm_support && 1626 (amdgpu_sg_display == 0)) 1627 init_data.flags.gpu_vm_support = false; 1628 1629 if (init_data.flags.gpu_vm_support) 1630 adev->mode_info.gpu_vm_support = true; 1631 1632 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1633 init_data.flags.fbc_support = true; 1634 1635 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1636 init_data.flags.multi_mon_pp_mclk_switch = true; 1637 1638 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1639 init_data.flags.disable_fractional_pwm = true; 1640 1641 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1642 init_data.flags.edp_no_power_sequencing = true; 1643 1644 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1645 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1646 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1647 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1648 1649 init_data.flags.seamless_boot_edp_requested = false; 1650 1651 if (check_seamless_boot_capability(adev)) { 1652 init_data.flags.seamless_boot_edp_requested = true; 1653 init_data.flags.allow_seamless_boot_optimization = true; 1654 DRM_INFO("Seamless boot condition check passed\n"); 1655 } 1656 1657 init_data.flags.enable_mipi_converter_optimization = true; 1658 1659 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1660 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1661 1662 INIT_LIST_HEAD(&adev->dm.da_list); 1663 1664 retrieve_dmi_info(&adev->dm); 1665 1666 /* Display Core create. */ 1667 adev->dm.dc = dc_create(&init_data); 1668 1669 if (adev->dm.dc) { 1670 DRM_INFO("Display Core v%s initialized on %s\n", DC_VER, 1671 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1672 } else { 1673 DRM_INFO("Display Core v%s failed to initialize on %s\n", DC_VER, 1674 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1675 goto error; 1676 } 1677 1678 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1679 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1680 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1681 } 1682 1683 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1684 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1685 if (dm_should_disable_stutter(adev->pdev)) 1686 adev->dm.dc->debug.disable_stutter = true; 1687 1688 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1689 adev->dm.dc->debug.disable_stutter = true; 1690 1691 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) { 1692 adev->dm.dc->debug.disable_dsc = true; 1693 } 1694 1695 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1696 adev->dm.dc->debug.disable_clock_gate = true; 1697 1698 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1699 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1700 1701 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1702 1703 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1704 adev->dm.dc->debug.ignore_cable_id = true; 1705 1706 /* TODO: There is a new drm mst change where the freedom of 1707 * vc_next_start_slot update is revoked/moved into drm, instead of in 1708 * driver. This forces us to make sure to get vc_next_start_slot updated 1709 * in drm function each time without considering if mst_state is active 1710 * or not. Otherwise, next time hotplug will give wrong start_slot 1711 * number. We are implementing a temporary solution to even notify drm 1712 * mst deallocation when link is no longer of MST type when uncommitting 1713 * the stream so we will have more time to work on a proper solution. 1714 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1715 * should notify drm to do a complete "reset" of its states and stop 1716 * calling further drm mst functions when link is no longer of an MST 1717 * type. This could happen when we unplug an MST hubs/displays. When 1718 * uncommit stream comes later after unplug, we should just reset 1719 * hardware states only. 1720 */ 1721 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1722 1723 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1724 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1725 1726 r = dm_dmub_hw_init(adev); 1727 if (r) { 1728 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1729 goto error; 1730 } 1731 1732 dc_hardware_init(adev->dm.dc); 1733 1734 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1735 if (!adev->dm.hpd_rx_offload_wq) { 1736 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1737 goto error; 1738 } 1739 1740 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1741 struct dc_phy_addr_space_config pa_config; 1742 1743 mmhub_read_system_context(adev, &pa_config); 1744 1745 // Call the DC init_memory func 1746 dc_setup_system_context(adev->dm.dc, &pa_config); 1747 } 1748 1749 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1750 if (!adev->dm.freesync_module) { 1751 DRM_ERROR( 1752 "amdgpu: failed to initialize freesync_module.\n"); 1753 } else 1754 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1755 adev->dm.freesync_module); 1756 1757 amdgpu_dm_init_color_mod(); 1758 1759 if (adev->dm.dc->caps.max_links > 0) { 1760 adev->dm.vblank_control_workqueue = 1761 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1762 if (!adev->dm.vblank_control_workqueue) 1763 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1764 } 1765 1766 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1767 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1768 1769 if (!adev->dm.hdcp_workqueue) 1770 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1771 else 1772 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1773 1774 dc_init_callbacks(adev->dm.dc, &init_params); 1775 } 1776 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1777 init_completion(&adev->dm.dmub_aux_transfer_done); 1778 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1779 if (!adev->dm.dmub_notify) { 1780 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1781 goto error; 1782 } 1783 1784 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1785 if (!adev->dm.delayed_hpd_wq) { 1786 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1787 goto error; 1788 } 1789 1790 amdgpu_dm_outbox_init(adev); 1791 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1792 dmub_aux_setconfig_callback, false)) { 1793 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1794 goto error; 1795 } 1796 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) { 1797 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1798 goto error; 1799 } 1800 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) { 1801 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1802 goto error; 1803 } 1804 } 1805 1806 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1807 * It is expected that DMUB will resend any pending notifications at this point, for 1808 * example HPD from DPIA. 1809 */ 1810 if (dc_is_dmub_outbox_supported(adev->dm.dc)) 1811 dc_enable_dmub_outbox(adev->dm.dc); 1812 1813 if (amdgpu_dm_initialize_drm_device(adev)) { 1814 DRM_ERROR( 1815 "amdgpu: failed to initialize sw for display support.\n"); 1816 goto error; 1817 } 1818 1819 /* create fake encoders for MST */ 1820 dm_dp_create_fake_mst_encoders(adev); 1821 1822 /* TODO: Add_display_info? */ 1823 1824 /* TODO use dynamic cursor width */ 1825 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1826 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1827 1828 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1829 DRM_ERROR( 1830 "amdgpu: failed to initialize sw for display support.\n"); 1831 goto error; 1832 } 1833 1834 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1835 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1836 if (!adev->dm.secure_display_ctxs) 1837 DRM_ERROR("amdgpu: failed to initialize secure display contexts.\n"); 1838 #endif 1839 1840 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1841 1842 return 0; 1843 error: 1844 amdgpu_dm_fini(adev); 1845 1846 return -EINVAL; 1847 } 1848 1849 static int amdgpu_dm_early_fini(void *handle) 1850 { 1851 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1852 1853 amdgpu_dm_audio_fini(adev); 1854 1855 return 0; 1856 } 1857 1858 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1859 { 1860 int i; 1861 1862 if (adev->dm.vblank_control_workqueue) { 1863 destroy_workqueue(adev->dm.vblank_control_workqueue); 1864 adev->dm.vblank_control_workqueue = NULL; 1865 } 1866 1867 amdgpu_dm_destroy_drm_device(&adev->dm); 1868 1869 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1870 if (adev->dm.secure_display_ctxs) { 1871 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1872 if (adev->dm.secure_display_ctxs[i].crtc) { 1873 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1874 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1875 } 1876 } 1877 kfree(adev->dm.secure_display_ctxs); 1878 adev->dm.secure_display_ctxs = NULL; 1879 } 1880 #endif 1881 if (adev->dm.hdcp_workqueue) { 1882 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1883 adev->dm.hdcp_workqueue = NULL; 1884 } 1885 1886 if (adev->dm.dc) 1887 dc_deinit_callbacks(adev->dm.dc); 1888 1889 if (adev->dm.dc) 1890 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1891 1892 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1893 kfree(adev->dm.dmub_notify); 1894 adev->dm.dmub_notify = NULL; 1895 destroy_workqueue(adev->dm.delayed_hpd_wq); 1896 adev->dm.delayed_hpd_wq = NULL; 1897 } 1898 1899 if (adev->dm.dmub_bo) 1900 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1901 &adev->dm.dmub_bo_gpu_addr, 1902 &adev->dm.dmub_bo_cpu_addr); 1903 1904 if (adev->dm.hpd_rx_offload_wq) { 1905 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1906 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1907 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1908 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1909 } 1910 } 1911 1912 kfree(adev->dm.hpd_rx_offload_wq); 1913 adev->dm.hpd_rx_offload_wq = NULL; 1914 } 1915 1916 /* DC Destroy TODO: Replace destroy DAL */ 1917 if (adev->dm.dc) 1918 dc_destroy(&adev->dm.dc); 1919 /* 1920 * TODO: pageflip, vlank interrupt 1921 * 1922 * amdgpu_dm_irq_fini(adev); 1923 */ 1924 1925 if (adev->dm.cgs_device) { 1926 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1927 adev->dm.cgs_device = NULL; 1928 } 1929 if (adev->dm.freesync_module) { 1930 mod_freesync_destroy(adev->dm.freesync_module); 1931 adev->dm.freesync_module = NULL; 1932 } 1933 1934 mutex_destroy(&adev->dm.audio_lock); 1935 mutex_destroy(&adev->dm.dc_lock); 1936 mutex_destroy(&adev->dm.dpia_aux_lock); 1937 1938 return; 1939 } 1940 1941 static int load_dmcu_fw(struct amdgpu_device *adev) 1942 { 1943 const char *fw_name_dmcu = NULL; 1944 int r; 1945 const struct dmcu_firmware_header_v1_0 *hdr; 1946 1947 switch(adev->asic_type) { 1948 #if defined(CONFIG_DRM_AMD_DC_SI) 1949 case CHIP_TAHITI: 1950 case CHIP_PITCAIRN: 1951 case CHIP_VERDE: 1952 case CHIP_OLAND: 1953 #endif 1954 case CHIP_BONAIRE: 1955 case CHIP_HAWAII: 1956 case CHIP_KAVERI: 1957 case CHIP_KABINI: 1958 case CHIP_MULLINS: 1959 case CHIP_TONGA: 1960 case CHIP_FIJI: 1961 case CHIP_CARRIZO: 1962 case CHIP_STONEY: 1963 case CHIP_POLARIS11: 1964 case CHIP_POLARIS10: 1965 case CHIP_POLARIS12: 1966 case CHIP_VEGAM: 1967 case CHIP_VEGA10: 1968 case CHIP_VEGA12: 1969 case CHIP_VEGA20: 1970 return 0; 1971 case CHIP_NAVI12: 1972 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1973 break; 1974 case CHIP_RAVEN: 1975 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1976 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1977 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1978 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1979 else 1980 return 0; 1981 break; 1982 default: 1983 switch (adev->ip_versions[DCE_HWIP][0]) { 1984 case IP_VERSION(2, 0, 2): 1985 case IP_VERSION(2, 0, 3): 1986 case IP_VERSION(2, 0, 0): 1987 case IP_VERSION(2, 1, 0): 1988 case IP_VERSION(3, 0, 0): 1989 case IP_VERSION(3, 0, 2): 1990 case IP_VERSION(3, 0, 3): 1991 case IP_VERSION(3, 0, 1): 1992 case IP_VERSION(3, 1, 2): 1993 case IP_VERSION(3, 1, 3): 1994 case IP_VERSION(3, 1, 4): 1995 case IP_VERSION(3, 1, 5): 1996 case IP_VERSION(3, 1, 6): 1997 case IP_VERSION(3, 2, 0): 1998 case IP_VERSION(3, 2, 1): 1999 return 0; 2000 default: 2001 break; 2002 } 2003 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2004 return -EINVAL; 2005 } 2006 2007 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2008 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2009 return 0; 2010 } 2011 2012 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2013 if (r == -ENODEV) { 2014 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2015 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2016 adev->dm.fw_dmcu = NULL; 2017 return 0; 2018 } 2019 if (r) { 2020 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2021 fw_name_dmcu); 2022 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2023 return r; 2024 } 2025 2026 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2027 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2028 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2029 adev->firmware.fw_size += 2030 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2031 2032 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2033 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2034 adev->firmware.fw_size += 2035 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2036 2037 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2038 2039 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2040 2041 return 0; 2042 } 2043 2044 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2045 { 2046 struct amdgpu_device *adev = ctx; 2047 2048 return dm_read_reg(adev->dm.dc->ctx, address); 2049 } 2050 2051 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2052 uint32_t value) 2053 { 2054 struct amdgpu_device *adev = ctx; 2055 2056 return dm_write_reg(adev->dm.dc->ctx, address, value); 2057 } 2058 2059 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2060 { 2061 struct dmub_srv_create_params create_params; 2062 struct dmub_srv_region_params region_params; 2063 struct dmub_srv_region_info region_info; 2064 struct dmub_srv_fb_params fb_params; 2065 struct dmub_srv_fb_info *fb_info; 2066 struct dmub_srv *dmub_srv; 2067 const struct dmcub_firmware_header_v1_0 *hdr; 2068 enum dmub_asic dmub_asic; 2069 enum dmub_status status; 2070 int r; 2071 2072 switch (adev->ip_versions[DCE_HWIP][0]) { 2073 case IP_VERSION(2, 1, 0): 2074 dmub_asic = DMUB_ASIC_DCN21; 2075 break; 2076 case IP_VERSION(3, 0, 0): 2077 dmub_asic = DMUB_ASIC_DCN30; 2078 break; 2079 case IP_VERSION(3, 0, 1): 2080 dmub_asic = DMUB_ASIC_DCN301; 2081 break; 2082 case IP_VERSION(3, 0, 2): 2083 dmub_asic = DMUB_ASIC_DCN302; 2084 break; 2085 case IP_VERSION(3, 0, 3): 2086 dmub_asic = DMUB_ASIC_DCN303; 2087 break; 2088 case IP_VERSION(3, 1, 2): 2089 case IP_VERSION(3, 1, 3): 2090 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2091 break; 2092 case IP_VERSION(3, 1, 4): 2093 dmub_asic = DMUB_ASIC_DCN314; 2094 break; 2095 case IP_VERSION(3, 1, 5): 2096 dmub_asic = DMUB_ASIC_DCN315; 2097 break; 2098 case IP_VERSION(3, 1, 6): 2099 dmub_asic = DMUB_ASIC_DCN316; 2100 break; 2101 case IP_VERSION(3, 2, 0): 2102 dmub_asic = DMUB_ASIC_DCN32; 2103 break; 2104 case IP_VERSION(3, 2, 1): 2105 dmub_asic = DMUB_ASIC_DCN321; 2106 break; 2107 default: 2108 /* ASIC doesn't support DMUB. */ 2109 return 0; 2110 } 2111 2112 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2113 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2114 2115 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2116 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2117 AMDGPU_UCODE_ID_DMCUB; 2118 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2119 adev->dm.dmub_fw; 2120 adev->firmware.fw_size += 2121 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2122 2123 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2124 adev->dm.dmcub_fw_version); 2125 } 2126 2127 2128 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2129 dmub_srv = adev->dm.dmub_srv; 2130 2131 if (!dmub_srv) { 2132 DRM_ERROR("Failed to allocate DMUB service!\n"); 2133 return -ENOMEM; 2134 } 2135 2136 memset(&create_params, 0, sizeof(create_params)); 2137 create_params.user_ctx = adev; 2138 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2139 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2140 create_params.asic = dmub_asic; 2141 2142 /* Create the DMUB service. */ 2143 status = dmub_srv_create(dmub_srv, &create_params); 2144 if (status != DMUB_STATUS_OK) { 2145 DRM_ERROR("Error creating DMUB service: %d\n", status); 2146 return -EINVAL; 2147 } 2148 2149 /* Calculate the size of all the regions for the DMUB service. */ 2150 memset(®ion_params, 0, sizeof(region_params)); 2151 2152 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2153 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2154 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2155 region_params.vbios_size = adev->bios_size; 2156 region_params.fw_bss_data = region_params.bss_data_size ? 2157 adev->dm.dmub_fw->data + 2158 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2159 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2160 region_params.fw_inst_const = 2161 adev->dm.dmub_fw->data + 2162 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2163 PSP_HEADER_BYTES; 2164 2165 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2166 ®ion_info); 2167 2168 if (status != DMUB_STATUS_OK) { 2169 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2170 return -EINVAL; 2171 } 2172 2173 /* 2174 * Allocate a framebuffer based on the total size of all the regions. 2175 * TODO: Move this into GART. 2176 */ 2177 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2178 AMDGPU_GEM_DOMAIN_VRAM | 2179 AMDGPU_GEM_DOMAIN_GTT, 2180 &adev->dm.dmub_bo, 2181 &adev->dm.dmub_bo_gpu_addr, 2182 &adev->dm.dmub_bo_cpu_addr); 2183 if (r) 2184 return r; 2185 2186 /* Rebase the regions on the framebuffer address. */ 2187 memset(&fb_params, 0, sizeof(fb_params)); 2188 fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr; 2189 fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr; 2190 fb_params.region_info = ®ion_info; 2191 2192 adev->dm.dmub_fb_info = 2193 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2194 fb_info = adev->dm.dmub_fb_info; 2195 2196 if (!fb_info) { 2197 DRM_ERROR( 2198 "Failed to allocate framebuffer info for DMUB service!\n"); 2199 return -ENOMEM; 2200 } 2201 2202 status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info); 2203 if (status != DMUB_STATUS_OK) { 2204 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2205 return -EINVAL; 2206 } 2207 2208 return 0; 2209 } 2210 2211 static int dm_sw_init(void *handle) 2212 { 2213 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2214 int r; 2215 2216 r = dm_dmub_sw_init(adev); 2217 if (r) 2218 return r; 2219 2220 return load_dmcu_fw(adev); 2221 } 2222 2223 static int dm_sw_fini(void *handle) 2224 { 2225 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2226 2227 kfree(adev->dm.dmub_fb_info); 2228 adev->dm.dmub_fb_info = NULL; 2229 2230 if (adev->dm.dmub_srv) { 2231 dmub_srv_destroy(adev->dm.dmub_srv); 2232 adev->dm.dmub_srv = NULL; 2233 } 2234 2235 amdgpu_ucode_release(&adev->dm.dmub_fw); 2236 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2237 2238 return 0; 2239 } 2240 2241 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2242 { 2243 struct amdgpu_dm_connector *aconnector; 2244 struct drm_connector *connector; 2245 struct drm_connector_list_iter iter; 2246 int ret = 0; 2247 2248 drm_connector_list_iter_begin(dev, &iter); 2249 drm_for_each_connector_iter(connector, &iter) { 2250 aconnector = to_amdgpu_dm_connector(connector); 2251 if (aconnector->dc_link->type == dc_connection_mst_branch && 2252 aconnector->mst_mgr.aux) { 2253 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2254 aconnector, 2255 aconnector->base.base.id); 2256 2257 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2258 if (ret < 0) { 2259 DRM_ERROR("DM_MST: Failed to start MST\n"); 2260 aconnector->dc_link->type = 2261 dc_connection_single; 2262 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2263 aconnector->dc_link); 2264 break; 2265 } 2266 } 2267 } 2268 drm_connector_list_iter_end(&iter); 2269 2270 return ret; 2271 } 2272 2273 static int dm_late_init(void *handle) 2274 { 2275 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2276 2277 struct dmcu_iram_parameters params; 2278 unsigned int linear_lut[16]; 2279 int i; 2280 struct dmcu *dmcu = NULL; 2281 2282 dmcu = adev->dm.dc->res_pool->dmcu; 2283 2284 for (i = 0; i < 16; i++) 2285 linear_lut[i] = 0xFFFF * i / 15; 2286 2287 params.set = 0; 2288 params.backlight_ramping_override = false; 2289 params.backlight_ramping_start = 0xCCCC; 2290 params.backlight_ramping_reduction = 0xCCCCCCCC; 2291 params.backlight_lut_array_size = 16; 2292 params.backlight_lut_array = linear_lut; 2293 2294 /* Min backlight level after ABM reduction, Don't allow below 1% 2295 * 0xFFFF x 0.01 = 0x28F 2296 */ 2297 params.min_abm_backlight = 0x28F; 2298 /* In the case where abm is implemented on dmcub, 2299 * dmcu object will be null. 2300 * ABM 2.4 and up are implemented on dmcub. 2301 */ 2302 if (dmcu) { 2303 if (!dmcu_load_iram(dmcu, params)) 2304 return -EINVAL; 2305 } else if (adev->dm.dc->ctx->dmub_srv) { 2306 struct dc_link *edp_links[MAX_NUM_EDP]; 2307 int edp_num; 2308 2309 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2310 for (i = 0; i < edp_num; i++) { 2311 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2312 return -EINVAL; 2313 } 2314 } 2315 2316 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2317 } 2318 2319 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2320 { 2321 struct amdgpu_dm_connector *aconnector; 2322 struct drm_connector *connector; 2323 struct drm_connector_list_iter iter; 2324 struct drm_dp_mst_topology_mgr *mgr; 2325 int ret; 2326 bool need_hotplug = false; 2327 2328 drm_connector_list_iter_begin(dev, &iter); 2329 drm_for_each_connector_iter(connector, &iter) { 2330 aconnector = to_amdgpu_dm_connector(connector); 2331 if (aconnector->dc_link->type != dc_connection_mst_branch || 2332 aconnector->mst_root) 2333 continue; 2334 2335 mgr = &aconnector->mst_mgr; 2336 2337 if (suspend) { 2338 drm_dp_mst_topology_mgr_suspend(mgr); 2339 } else { 2340 /* if extended timeout is supported in hardware, 2341 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2342 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2343 */ 2344 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2345 if (!dp_is_lttpr_present(aconnector->dc_link)) 2346 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2347 2348 ret = drm_dp_mst_topology_mgr_resume(mgr, true); 2349 if (ret < 0) { 2350 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2351 aconnector->dc_link); 2352 need_hotplug = true; 2353 } 2354 } 2355 } 2356 drm_connector_list_iter_end(&iter); 2357 2358 if (need_hotplug) 2359 drm_kms_helper_hotplug_event(dev); 2360 } 2361 2362 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2363 { 2364 int ret = 0; 2365 2366 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2367 * on window driver dc implementation. 2368 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2369 * should be passed to smu during boot up and resume from s3. 2370 * boot up: dc calculate dcn watermark clock settings within dc_create, 2371 * dcn20_resource_construct 2372 * then call pplib functions below to pass the settings to smu: 2373 * smu_set_watermarks_for_clock_ranges 2374 * smu_set_watermarks_table 2375 * navi10_set_watermarks_table 2376 * smu_write_watermarks_table 2377 * 2378 * For Renoir, clock settings of dcn watermark are also fixed values. 2379 * dc has implemented different flow for window driver: 2380 * dc_hardware_init / dc_set_power_state 2381 * dcn10_init_hw 2382 * notify_wm_ranges 2383 * set_wm_ranges 2384 * -- Linux 2385 * smu_set_watermarks_for_clock_ranges 2386 * renoir_set_watermarks_table 2387 * smu_write_watermarks_table 2388 * 2389 * For Linux, 2390 * dc_hardware_init -> amdgpu_dm_init 2391 * dc_set_power_state --> dm_resume 2392 * 2393 * therefore, this function apply to navi10/12/14 but not Renoir 2394 * * 2395 */ 2396 switch (adev->ip_versions[DCE_HWIP][0]) { 2397 case IP_VERSION(2, 0, 2): 2398 case IP_VERSION(2, 0, 0): 2399 break; 2400 default: 2401 return 0; 2402 } 2403 2404 ret = amdgpu_dpm_write_watermarks_table(adev); 2405 if (ret) { 2406 DRM_ERROR("Failed to update WMTABLE!\n"); 2407 return ret; 2408 } 2409 2410 return 0; 2411 } 2412 2413 /** 2414 * dm_hw_init() - Initialize DC device 2415 * @handle: The base driver device containing the amdgpu_dm device. 2416 * 2417 * Initialize the &struct amdgpu_display_manager device. This involves calling 2418 * the initializers of each DM component, then populating the struct with them. 2419 * 2420 * Although the function implies hardware initialization, both hardware and 2421 * software are initialized here. Splitting them out to their relevant init 2422 * hooks is a future TODO item. 2423 * 2424 * Some notable things that are initialized here: 2425 * 2426 * - Display Core, both software and hardware 2427 * - DC modules that we need (freesync and color management) 2428 * - DRM software states 2429 * - Interrupt sources and handlers 2430 * - Vblank support 2431 * - Debug FS entries, if enabled 2432 */ 2433 static int dm_hw_init(void *handle) 2434 { 2435 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2436 /* Create DAL display manager */ 2437 amdgpu_dm_init(adev); 2438 amdgpu_dm_hpd_init(adev); 2439 2440 return 0; 2441 } 2442 2443 /** 2444 * dm_hw_fini() - Teardown DC device 2445 * @handle: The base driver device containing the amdgpu_dm device. 2446 * 2447 * Teardown components within &struct amdgpu_display_manager that require 2448 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2449 * were loaded. Also flush IRQ workqueues and disable them. 2450 */ 2451 static int dm_hw_fini(void *handle) 2452 { 2453 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2454 2455 amdgpu_dm_hpd_fini(adev); 2456 2457 amdgpu_dm_irq_fini(adev); 2458 amdgpu_dm_fini(adev); 2459 return 0; 2460 } 2461 2462 2463 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2464 struct dc_state *state, bool enable) 2465 { 2466 enum dc_irq_source irq_source; 2467 struct amdgpu_crtc *acrtc; 2468 int rc = -EBUSY; 2469 int i = 0; 2470 2471 for (i = 0; i < state->stream_count; i++) { 2472 acrtc = get_crtc_by_otg_inst( 2473 adev, state->stream_status[i].primary_otg_inst); 2474 2475 if (acrtc && state->stream_status[i].plane_count != 0) { 2476 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2477 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2478 if (rc) 2479 DRM_WARN("Failed to %s pflip interrupts\n", 2480 enable ? "enable" : "disable"); 2481 2482 if (enable) { 2483 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 2484 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 2485 } else 2486 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 2487 2488 if (rc) 2489 DRM_WARN("Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 2490 2491 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 2492 /* During gpu-reset we disable and then enable vblank irq, so 2493 * don't use amdgpu_irq_get/put() to avoid refcount change. 2494 */ 2495 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 2496 DRM_WARN("Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 2497 } 2498 } 2499 2500 } 2501 2502 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2503 { 2504 struct dc_state *context = NULL; 2505 enum dc_status res = DC_ERROR_UNEXPECTED; 2506 int i; 2507 struct dc_stream_state *del_streams[MAX_PIPES]; 2508 int del_streams_count = 0; 2509 2510 memset(del_streams, 0, sizeof(del_streams)); 2511 2512 context = dc_create_state(dc); 2513 if (context == NULL) 2514 goto context_alloc_fail; 2515 2516 dc_resource_state_copy_construct_current(dc, context); 2517 2518 /* First remove from context all streams */ 2519 for (i = 0; i < context->stream_count; i++) { 2520 struct dc_stream_state *stream = context->streams[i]; 2521 2522 del_streams[del_streams_count++] = stream; 2523 } 2524 2525 /* Remove all planes for removed streams and then remove the streams */ 2526 for (i = 0; i < del_streams_count; i++) { 2527 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2528 res = DC_FAIL_DETACH_SURFACES; 2529 goto fail; 2530 } 2531 2532 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2533 if (res != DC_OK) 2534 goto fail; 2535 } 2536 2537 res = dc_commit_streams(dc, context->streams, context->stream_count); 2538 2539 fail: 2540 dc_release_state(context); 2541 2542 context_alloc_fail: 2543 return res; 2544 } 2545 2546 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2547 { 2548 int i; 2549 2550 if (dm->hpd_rx_offload_wq) { 2551 for (i = 0; i < dm->dc->caps.max_links; i++) 2552 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2553 } 2554 } 2555 2556 static int dm_suspend(void *handle) 2557 { 2558 struct amdgpu_device *adev = handle; 2559 struct amdgpu_display_manager *dm = &adev->dm; 2560 int ret = 0; 2561 2562 if (amdgpu_in_reset(adev)) { 2563 mutex_lock(&dm->dc_lock); 2564 2565 dc_allow_idle_optimizations(adev->dm.dc, false); 2566 2567 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2568 2569 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2570 2571 amdgpu_dm_commit_zero_streams(dm->dc); 2572 2573 amdgpu_dm_irq_suspend(adev); 2574 2575 hpd_rx_irq_work_suspend(dm); 2576 2577 return ret; 2578 } 2579 2580 WARN_ON(adev->dm.cached_state); 2581 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2582 2583 s3_handle_mst(adev_to_drm(adev), true); 2584 2585 amdgpu_dm_irq_suspend(adev); 2586 2587 hpd_rx_irq_work_suspend(dm); 2588 2589 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2590 2591 return 0; 2592 } 2593 2594 struct amdgpu_dm_connector * 2595 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2596 struct drm_crtc *crtc) 2597 { 2598 u32 i; 2599 struct drm_connector_state *new_con_state; 2600 struct drm_connector *connector; 2601 struct drm_crtc *crtc_from_state; 2602 2603 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2604 crtc_from_state = new_con_state->crtc; 2605 2606 if (crtc_from_state == crtc) 2607 return to_amdgpu_dm_connector(connector); 2608 } 2609 2610 return NULL; 2611 } 2612 2613 static void emulated_link_detect(struct dc_link *link) 2614 { 2615 struct dc_sink_init_data sink_init_data = { 0 }; 2616 struct display_sink_capability sink_caps = { 0 }; 2617 enum dc_edid_status edid_status; 2618 struct dc_context *dc_ctx = link->ctx; 2619 struct dc_sink *sink = NULL; 2620 struct dc_sink *prev_sink = NULL; 2621 2622 link->type = dc_connection_none; 2623 prev_sink = link->local_sink; 2624 2625 if (prev_sink) 2626 dc_sink_release(prev_sink); 2627 2628 switch (link->connector_signal) { 2629 case SIGNAL_TYPE_HDMI_TYPE_A: { 2630 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2631 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2632 break; 2633 } 2634 2635 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2636 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2637 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2638 break; 2639 } 2640 2641 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2642 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2643 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2644 break; 2645 } 2646 2647 case SIGNAL_TYPE_LVDS: { 2648 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2649 sink_caps.signal = SIGNAL_TYPE_LVDS; 2650 break; 2651 } 2652 2653 case SIGNAL_TYPE_EDP: { 2654 sink_caps.transaction_type = 2655 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2656 sink_caps.signal = SIGNAL_TYPE_EDP; 2657 break; 2658 } 2659 2660 case SIGNAL_TYPE_DISPLAY_PORT: { 2661 sink_caps.transaction_type = 2662 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2663 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2664 break; 2665 } 2666 2667 default: 2668 DC_ERROR("Invalid connector type! signal:%d\n", 2669 link->connector_signal); 2670 return; 2671 } 2672 2673 sink_init_data.link = link; 2674 sink_init_data.sink_signal = sink_caps.signal; 2675 2676 sink = dc_sink_create(&sink_init_data); 2677 if (!sink) { 2678 DC_ERROR("Failed to create sink!\n"); 2679 return; 2680 } 2681 2682 /* dc_sink_create returns a new reference */ 2683 link->local_sink = sink; 2684 2685 edid_status = dm_helpers_read_local_edid( 2686 link->ctx, 2687 link, 2688 sink); 2689 2690 if (edid_status != EDID_OK) 2691 DC_ERROR("Failed to read EDID"); 2692 2693 } 2694 2695 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2696 struct amdgpu_display_manager *dm) 2697 { 2698 struct { 2699 struct dc_surface_update surface_updates[MAX_SURFACES]; 2700 struct dc_plane_info plane_infos[MAX_SURFACES]; 2701 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2702 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2703 struct dc_stream_update stream_update; 2704 } * bundle; 2705 int k, m; 2706 2707 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2708 2709 if (!bundle) { 2710 dm_error("Failed to allocate update bundle\n"); 2711 goto cleanup; 2712 } 2713 2714 for (k = 0; k < dc_state->stream_count; k++) { 2715 bundle->stream_update.stream = dc_state->streams[k]; 2716 2717 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2718 bundle->surface_updates[m].surface = 2719 dc_state->stream_status->plane_states[m]; 2720 bundle->surface_updates[m].surface->force_full_update = 2721 true; 2722 } 2723 2724 update_planes_and_stream_adapter(dm->dc, 2725 UPDATE_TYPE_FULL, 2726 dc_state->stream_status->plane_count, 2727 dc_state->streams[k], 2728 &bundle->stream_update, 2729 bundle->surface_updates); 2730 } 2731 2732 cleanup: 2733 kfree(bundle); 2734 2735 return; 2736 } 2737 2738 static int dm_resume(void *handle) 2739 { 2740 struct amdgpu_device *adev = handle; 2741 struct drm_device *ddev = adev_to_drm(adev); 2742 struct amdgpu_display_manager *dm = &adev->dm; 2743 struct amdgpu_dm_connector *aconnector; 2744 struct drm_connector *connector; 2745 struct drm_connector_list_iter iter; 2746 struct drm_crtc *crtc; 2747 struct drm_crtc_state *new_crtc_state; 2748 struct dm_crtc_state *dm_new_crtc_state; 2749 struct drm_plane *plane; 2750 struct drm_plane_state *new_plane_state; 2751 struct dm_plane_state *dm_new_plane_state; 2752 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2753 enum dc_connection_type new_connection_type = dc_connection_none; 2754 struct dc_state *dc_state; 2755 int i, r, j; 2756 2757 if (amdgpu_in_reset(adev)) { 2758 dc_state = dm->cached_dc_state; 2759 2760 /* 2761 * The dc->current_state is backed up into dm->cached_dc_state 2762 * before we commit 0 streams. 2763 * 2764 * DC will clear link encoder assignments on the real state 2765 * but the changes won't propagate over to the copy we made 2766 * before the 0 streams commit. 2767 * 2768 * DC expects that link encoder assignments are *not* valid 2769 * when committing a state, so as a workaround we can copy 2770 * off of the current state. 2771 * 2772 * We lose the previous assignments, but we had already 2773 * commit 0 streams anyway. 2774 */ 2775 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2776 2777 r = dm_dmub_hw_init(adev); 2778 if (r) 2779 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2780 2781 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2782 dc_resume(dm->dc); 2783 2784 amdgpu_dm_irq_resume_early(adev); 2785 2786 for (i = 0; i < dc_state->stream_count; i++) { 2787 dc_state->streams[i]->mode_changed = true; 2788 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2789 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2790 = 0xffffffff; 2791 } 2792 } 2793 2794 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2795 amdgpu_dm_outbox_init(adev); 2796 dc_enable_dmub_outbox(adev->dm.dc); 2797 } 2798 2799 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2800 2801 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2802 2803 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2804 2805 dc_release_state(dm->cached_dc_state); 2806 dm->cached_dc_state = NULL; 2807 2808 amdgpu_dm_irq_resume_late(adev); 2809 2810 mutex_unlock(&dm->dc_lock); 2811 2812 return 0; 2813 } 2814 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2815 dc_release_state(dm_state->context); 2816 dm_state->context = dc_create_state(dm->dc); 2817 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2818 dc_resource_state_construct(dm->dc, dm_state->context); 2819 2820 /* Before powering on DC we need to re-initialize DMUB. */ 2821 dm_dmub_hw_resume(adev); 2822 2823 /* Re-enable outbox interrupts for DPIA. */ 2824 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2825 amdgpu_dm_outbox_init(adev); 2826 dc_enable_dmub_outbox(adev->dm.dc); 2827 } 2828 2829 /* power on hardware */ 2830 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2831 2832 /* program HPD filter */ 2833 dc_resume(dm->dc); 2834 2835 /* 2836 * early enable HPD Rx IRQ, should be done before set mode as short 2837 * pulse interrupts are used for MST 2838 */ 2839 amdgpu_dm_irq_resume_early(adev); 2840 2841 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2842 s3_handle_mst(ddev, false); 2843 2844 /* Do detection*/ 2845 drm_connector_list_iter_begin(ddev, &iter); 2846 drm_for_each_connector_iter(connector, &iter) { 2847 aconnector = to_amdgpu_dm_connector(connector); 2848 2849 if (!aconnector->dc_link) 2850 continue; 2851 2852 /* 2853 * this is the case when traversing through already created 2854 * MST connectors, should be skipped 2855 */ 2856 if (aconnector && aconnector->mst_root) 2857 continue; 2858 2859 mutex_lock(&aconnector->hpd_lock); 2860 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2861 DRM_ERROR("KMS: Failed to detect connector\n"); 2862 2863 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2864 emulated_link_detect(aconnector->dc_link); 2865 } else { 2866 mutex_lock(&dm->dc_lock); 2867 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2868 mutex_unlock(&dm->dc_lock); 2869 } 2870 2871 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2872 aconnector->fake_enable = false; 2873 2874 if (aconnector->dc_sink) 2875 dc_sink_release(aconnector->dc_sink); 2876 aconnector->dc_sink = NULL; 2877 amdgpu_dm_update_connector_after_detect(aconnector); 2878 mutex_unlock(&aconnector->hpd_lock); 2879 } 2880 drm_connector_list_iter_end(&iter); 2881 2882 /* Force mode set in atomic commit */ 2883 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2884 new_crtc_state->active_changed = true; 2885 2886 /* 2887 * atomic_check is expected to create the dc states. We need to release 2888 * them here, since they were duplicated as part of the suspend 2889 * procedure. 2890 */ 2891 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2892 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2893 if (dm_new_crtc_state->stream) { 2894 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2895 dc_stream_release(dm_new_crtc_state->stream); 2896 dm_new_crtc_state->stream = NULL; 2897 } 2898 } 2899 2900 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2901 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2902 if (dm_new_plane_state->dc_state) { 2903 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2904 dc_plane_state_release(dm_new_plane_state->dc_state); 2905 dm_new_plane_state->dc_state = NULL; 2906 } 2907 } 2908 2909 drm_atomic_helper_resume(ddev, dm->cached_state); 2910 2911 dm->cached_state = NULL; 2912 2913 amdgpu_dm_irq_resume_late(adev); 2914 2915 amdgpu_dm_smu_write_watermarks_table(adev); 2916 2917 return 0; 2918 } 2919 2920 /** 2921 * DOC: DM Lifecycle 2922 * 2923 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 2924 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 2925 * the base driver's device list to be initialized and torn down accordingly. 2926 * 2927 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 2928 */ 2929 2930 static const struct amd_ip_funcs amdgpu_dm_funcs = { 2931 .name = "dm", 2932 .early_init = dm_early_init, 2933 .late_init = dm_late_init, 2934 .sw_init = dm_sw_init, 2935 .sw_fini = dm_sw_fini, 2936 .early_fini = amdgpu_dm_early_fini, 2937 .hw_init = dm_hw_init, 2938 .hw_fini = dm_hw_fini, 2939 .suspend = dm_suspend, 2940 .resume = dm_resume, 2941 .is_idle = dm_is_idle, 2942 .wait_for_idle = dm_wait_for_idle, 2943 .check_soft_reset = dm_check_soft_reset, 2944 .soft_reset = dm_soft_reset, 2945 .set_clockgating_state = dm_set_clockgating_state, 2946 .set_powergating_state = dm_set_powergating_state, 2947 }; 2948 2949 const struct amdgpu_ip_block_version dm_ip_block = 2950 { 2951 .type = AMD_IP_BLOCK_TYPE_DCE, 2952 .major = 1, 2953 .minor = 0, 2954 .rev = 0, 2955 .funcs = &amdgpu_dm_funcs, 2956 }; 2957 2958 2959 /** 2960 * DOC: atomic 2961 * 2962 * *WIP* 2963 */ 2964 2965 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 2966 .fb_create = amdgpu_display_user_framebuffer_create, 2967 .get_format_info = amdgpu_dm_plane_get_format_info, 2968 .atomic_check = amdgpu_dm_atomic_check, 2969 .atomic_commit = drm_atomic_helper_commit, 2970 }; 2971 2972 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 2973 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 2974 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 2975 }; 2976 2977 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 2978 { 2979 struct amdgpu_dm_backlight_caps *caps; 2980 struct drm_connector *conn_base; 2981 struct amdgpu_device *adev; 2982 struct drm_luminance_range_info *luminance_range; 2983 2984 if (aconnector->bl_idx == -1 || 2985 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 2986 return; 2987 2988 conn_base = &aconnector->base; 2989 adev = drm_to_adev(conn_base->dev); 2990 2991 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 2992 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 2993 caps->aux_support = false; 2994 2995 if (caps->ext_caps->bits.oled == 1 /*|| 2996 caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 2997 caps->ext_caps->bits.hdr_aux_backlight_control == 1*/) 2998 caps->aux_support = true; 2999 3000 if (amdgpu_backlight == 0) 3001 caps->aux_support = false; 3002 else if (amdgpu_backlight == 1) 3003 caps->aux_support = true; 3004 3005 luminance_range = &conn_base->display_info.luminance_range; 3006 3007 if (luminance_range->max_luminance) { 3008 caps->aux_min_input_signal = luminance_range->min_luminance; 3009 caps->aux_max_input_signal = luminance_range->max_luminance; 3010 } else { 3011 caps->aux_min_input_signal = 0; 3012 caps->aux_max_input_signal = 512; 3013 } 3014 } 3015 3016 void amdgpu_dm_update_connector_after_detect( 3017 struct amdgpu_dm_connector *aconnector) 3018 { 3019 struct drm_connector *connector = &aconnector->base; 3020 struct drm_device *dev = connector->dev; 3021 struct dc_sink *sink; 3022 3023 /* MST handled by drm_mst framework */ 3024 if (aconnector->mst_mgr.mst_state == true) 3025 return; 3026 3027 sink = aconnector->dc_link->local_sink; 3028 if (sink) 3029 dc_sink_retain(sink); 3030 3031 /* 3032 * Edid mgmt connector gets first update only in mode_valid hook and then 3033 * the connector sink is set to either fake or physical sink depends on link status. 3034 * Skip if already done during boot. 3035 */ 3036 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3037 && aconnector->dc_em_sink) { 3038 3039 /* 3040 * For S3 resume with headless use eml_sink to fake stream 3041 * because on resume connector->sink is set to NULL 3042 */ 3043 mutex_lock(&dev->mode_config.mutex); 3044 3045 if (sink) { 3046 if (aconnector->dc_sink) { 3047 amdgpu_dm_update_freesync_caps(connector, NULL); 3048 /* 3049 * retain and release below are used to 3050 * bump up refcount for sink because the link doesn't point 3051 * to it anymore after disconnect, so on next crtc to connector 3052 * reshuffle by UMD we will get into unwanted dc_sink release 3053 */ 3054 dc_sink_release(aconnector->dc_sink); 3055 } 3056 aconnector->dc_sink = sink; 3057 dc_sink_retain(aconnector->dc_sink); 3058 amdgpu_dm_update_freesync_caps(connector, 3059 aconnector->edid); 3060 } else { 3061 amdgpu_dm_update_freesync_caps(connector, NULL); 3062 if (!aconnector->dc_sink) { 3063 aconnector->dc_sink = aconnector->dc_em_sink; 3064 dc_sink_retain(aconnector->dc_sink); 3065 } 3066 } 3067 3068 mutex_unlock(&dev->mode_config.mutex); 3069 3070 if (sink) 3071 dc_sink_release(sink); 3072 return; 3073 } 3074 3075 /* 3076 * TODO: temporary guard to look for proper fix 3077 * if this sink is MST sink, we should not do anything 3078 */ 3079 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3080 dc_sink_release(sink); 3081 return; 3082 } 3083 3084 if (aconnector->dc_sink == sink) { 3085 /* 3086 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3087 * Do nothing!! 3088 */ 3089 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3090 aconnector->connector_id); 3091 if (sink) 3092 dc_sink_release(sink); 3093 return; 3094 } 3095 3096 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3097 aconnector->connector_id, aconnector->dc_sink, sink); 3098 3099 mutex_lock(&dev->mode_config.mutex); 3100 3101 /* 3102 * 1. Update status of the drm connector 3103 * 2. Send an event and let userspace tell us what to do 3104 */ 3105 if (sink) { 3106 /* 3107 * TODO: check if we still need the S3 mode update workaround. 3108 * If yes, put it here. 3109 */ 3110 if (aconnector->dc_sink) { 3111 amdgpu_dm_update_freesync_caps(connector, NULL); 3112 dc_sink_release(aconnector->dc_sink); 3113 } 3114 3115 aconnector->dc_sink = sink; 3116 dc_sink_retain(aconnector->dc_sink); 3117 if (sink->dc_edid.length == 0) { 3118 aconnector->edid = NULL; 3119 if (aconnector->dc_link->aux_mode) { 3120 drm_dp_cec_unset_edid( 3121 &aconnector->dm_dp_aux.aux); 3122 } 3123 } else { 3124 aconnector->edid = 3125 (struct edid *)sink->dc_edid.raw_edid; 3126 3127 if (aconnector->dc_link->aux_mode) 3128 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3129 aconnector->edid); 3130 } 3131 3132 if (!aconnector->timing_requested) { 3133 aconnector->timing_requested = 3134 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3135 if (!aconnector->timing_requested) 3136 dm_error("failed to create aconnector->requested_timing\n"); 3137 } 3138 3139 drm_connector_update_edid_property(connector, aconnector->edid); 3140 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3141 update_connector_ext_caps(aconnector); 3142 } else { 3143 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3144 amdgpu_dm_update_freesync_caps(connector, NULL); 3145 drm_connector_update_edid_property(connector, NULL); 3146 aconnector->num_modes = 0; 3147 dc_sink_release(aconnector->dc_sink); 3148 aconnector->dc_sink = NULL; 3149 aconnector->edid = NULL; 3150 kfree(aconnector->timing_requested); 3151 aconnector->timing_requested = NULL; 3152 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3153 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3154 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3155 } 3156 3157 mutex_unlock(&dev->mode_config.mutex); 3158 3159 update_subconnector_property(aconnector); 3160 3161 if (sink) 3162 dc_sink_release(sink); 3163 } 3164 3165 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3166 { 3167 struct drm_connector *connector = &aconnector->base; 3168 struct drm_device *dev = connector->dev; 3169 enum dc_connection_type new_connection_type = dc_connection_none; 3170 struct amdgpu_device *adev = drm_to_adev(dev); 3171 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3172 bool ret = false; 3173 3174 if (adev->dm.disable_hpd_irq) 3175 return; 3176 3177 /* 3178 * In case of failure or MST no need to update connector status or notify the OS 3179 * since (for MST case) MST does this in its own context. 3180 */ 3181 mutex_lock(&aconnector->hpd_lock); 3182 3183 if (adev->dm.hdcp_workqueue) { 3184 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3185 dm_con_state->update_hdcp = true; 3186 } 3187 if (aconnector->fake_enable) 3188 aconnector->fake_enable = false; 3189 3190 aconnector->timing_changed = false; 3191 3192 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3193 DRM_ERROR("KMS: Failed to detect connector\n"); 3194 3195 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3196 emulated_link_detect(aconnector->dc_link); 3197 3198 drm_modeset_lock_all(dev); 3199 dm_restore_drm_connector_state(dev, connector); 3200 drm_modeset_unlock_all(dev); 3201 3202 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3203 drm_kms_helper_connector_hotplug_event(connector); 3204 } else { 3205 mutex_lock(&adev->dm.dc_lock); 3206 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3207 mutex_unlock(&adev->dm.dc_lock); 3208 if (ret) { 3209 amdgpu_dm_update_connector_after_detect(aconnector); 3210 3211 drm_modeset_lock_all(dev); 3212 dm_restore_drm_connector_state(dev, connector); 3213 drm_modeset_unlock_all(dev); 3214 3215 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3216 drm_kms_helper_connector_hotplug_event(connector); 3217 } 3218 } 3219 mutex_unlock(&aconnector->hpd_lock); 3220 3221 } 3222 3223 static void handle_hpd_irq(void *param) 3224 { 3225 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3226 3227 handle_hpd_irq_helper(aconnector); 3228 3229 } 3230 3231 static void dm_handle_mst_sideband_msg(struct amdgpu_dm_connector *aconnector) 3232 { 3233 u8 esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 }; 3234 u8 dret; 3235 bool new_irq_handled = false; 3236 int dpcd_addr; 3237 int dpcd_bytes_to_read; 3238 3239 const int max_process_count = 30; 3240 int process_count = 0; 3241 3242 const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link); 3243 3244 if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) { 3245 dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT; 3246 /* DPCD 0x200 - 0x201 for downstream IRQ */ 3247 dpcd_addr = DP_SINK_COUNT; 3248 } else { 3249 dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI; 3250 /* DPCD 0x2002 - 0x2005 for downstream IRQ */ 3251 dpcd_addr = DP_SINK_COUNT_ESI; 3252 } 3253 3254 dret = drm_dp_dpcd_read( 3255 &aconnector->dm_dp_aux.aux, 3256 dpcd_addr, 3257 esi, 3258 dpcd_bytes_to_read); 3259 3260 while (dret == dpcd_bytes_to_read && 3261 process_count < max_process_count) { 3262 u8 retry; 3263 dret = 0; 3264 3265 process_count++; 3266 3267 DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]); 3268 /* handle HPD short pulse irq */ 3269 if (aconnector->mst_mgr.mst_state) 3270 drm_dp_mst_hpd_irq( 3271 &aconnector->mst_mgr, 3272 esi, 3273 &new_irq_handled); 3274 3275 if (new_irq_handled) { 3276 /* ACK at DPCD to notify down stream */ 3277 const int ack_dpcd_bytes_to_write = 3278 dpcd_bytes_to_read - 1; 3279 3280 for (retry = 0; retry < 3; retry++) { 3281 u8 wret; 3282 3283 wret = drm_dp_dpcd_write( 3284 &aconnector->dm_dp_aux.aux, 3285 dpcd_addr + 1, 3286 &esi[1], 3287 ack_dpcd_bytes_to_write); 3288 if (wret == ack_dpcd_bytes_to_write) 3289 break; 3290 } 3291 3292 /* check if there is new irq to be handled */ 3293 dret = drm_dp_dpcd_read( 3294 &aconnector->dm_dp_aux.aux, 3295 dpcd_addr, 3296 esi, 3297 dpcd_bytes_to_read); 3298 3299 new_irq_handled = false; 3300 } else { 3301 break; 3302 } 3303 } 3304 3305 if (process_count == max_process_count) 3306 DRM_DEBUG_DRIVER("Loop exceeded max iterations\n"); 3307 } 3308 3309 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3310 union hpd_irq_data hpd_irq_data) 3311 { 3312 struct hpd_rx_irq_offload_work *offload_work = 3313 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3314 3315 if (!offload_work) { 3316 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3317 return; 3318 } 3319 3320 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3321 offload_work->data = hpd_irq_data; 3322 offload_work->offload_wq = offload_wq; 3323 3324 queue_work(offload_wq->wq, &offload_work->work); 3325 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3326 } 3327 3328 static void handle_hpd_rx_irq(void *param) 3329 { 3330 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3331 struct drm_connector *connector = &aconnector->base; 3332 struct drm_device *dev = connector->dev; 3333 struct dc_link *dc_link = aconnector->dc_link; 3334 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3335 bool result = false; 3336 enum dc_connection_type new_connection_type = dc_connection_none; 3337 struct amdgpu_device *adev = drm_to_adev(dev); 3338 union hpd_irq_data hpd_irq_data; 3339 bool link_loss = false; 3340 bool has_left_work = false; 3341 int idx = dc_link->link_index; 3342 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3343 3344 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3345 3346 if (adev->dm.disable_hpd_irq) 3347 return; 3348 3349 /* 3350 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3351 * conflict, after implement i2c helper, this mutex should be 3352 * retired. 3353 */ 3354 mutex_lock(&aconnector->hpd_lock); 3355 3356 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3357 &link_loss, true, &has_left_work); 3358 3359 if (!has_left_work) 3360 goto out; 3361 3362 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3363 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3364 goto out; 3365 } 3366 3367 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3368 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3369 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3370 dm_handle_mst_sideband_msg(aconnector); 3371 goto out; 3372 } 3373 3374 if (link_loss) { 3375 bool skip = false; 3376 3377 spin_lock(&offload_wq->offload_lock); 3378 skip = offload_wq->is_handling_link_loss; 3379 3380 if (!skip) 3381 offload_wq->is_handling_link_loss = true; 3382 3383 spin_unlock(&offload_wq->offload_lock); 3384 3385 if (!skip) 3386 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3387 3388 goto out; 3389 } 3390 } 3391 3392 out: 3393 if (result && !is_mst_root_connector) { 3394 /* Downstream Port status changed. */ 3395 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3396 DRM_ERROR("KMS: Failed to detect connector\n"); 3397 3398 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3399 emulated_link_detect(dc_link); 3400 3401 if (aconnector->fake_enable) 3402 aconnector->fake_enable = false; 3403 3404 amdgpu_dm_update_connector_after_detect(aconnector); 3405 3406 3407 drm_modeset_lock_all(dev); 3408 dm_restore_drm_connector_state(dev, connector); 3409 drm_modeset_unlock_all(dev); 3410 3411 drm_kms_helper_connector_hotplug_event(connector); 3412 } else { 3413 bool ret = false; 3414 3415 mutex_lock(&adev->dm.dc_lock); 3416 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3417 mutex_unlock(&adev->dm.dc_lock); 3418 3419 if (ret) { 3420 if (aconnector->fake_enable) 3421 aconnector->fake_enable = false; 3422 3423 amdgpu_dm_update_connector_after_detect(aconnector); 3424 3425 drm_modeset_lock_all(dev); 3426 dm_restore_drm_connector_state(dev, connector); 3427 drm_modeset_unlock_all(dev); 3428 3429 drm_kms_helper_connector_hotplug_event(connector); 3430 } 3431 } 3432 } 3433 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3434 if (adev->dm.hdcp_workqueue) 3435 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3436 } 3437 3438 if (dc_link->type != dc_connection_mst_branch) 3439 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3440 3441 mutex_unlock(&aconnector->hpd_lock); 3442 } 3443 3444 static void register_hpd_handlers(struct amdgpu_device *adev) 3445 { 3446 struct drm_device *dev = adev_to_drm(adev); 3447 struct drm_connector *connector; 3448 struct amdgpu_dm_connector *aconnector; 3449 const struct dc_link *dc_link; 3450 struct dc_interrupt_params int_params = {0}; 3451 3452 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3453 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3454 3455 list_for_each_entry(connector, 3456 &dev->mode_config.connector_list, head) { 3457 3458 aconnector = to_amdgpu_dm_connector(connector); 3459 dc_link = aconnector->dc_link; 3460 3461 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) { 3462 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3463 int_params.irq_source = dc_link->irq_source_hpd; 3464 3465 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3466 handle_hpd_irq, 3467 (void *) aconnector); 3468 } 3469 3470 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) { 3471 3472 /* Also register for DP short pulse (hpd_rx). */ 3473 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3474 int_params.irq_source = dc_link->irq_source_hpd_rx; 3475 3476 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3477 handle_hpd_rx_irq, 3478 (void *) aconnector); 3479 3480 if (adev->dm.hpd_rx_offload_wq) 3481 adev->dm.hpd_rx_offload_wq[dc_link->link_index].aconnector = 3482 aconnector; 3483 } 3484 } 3485 } 3486 3487 #if defined(CONFIG_DRM_AMD_DC_SI) 3488 /* Register IRQ sources and initialize IRQ callbacks */ 3489 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3490 { 3491 struct dc *dc = adev->dm.dc; 3492 struct common_irq_params *c_irq_params; 3493 struct dc_interrupt_params int_params = {0}; 3494 int r; 3495 int i; 3496 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3497 3498 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3499 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3500 3501 /* 3502 * Actions of amdgpu_irq_add_id(): 3503 * 1. Register a set() function with base driver. 3504 * Base driver will call set() function to enable/disable an 3505 * interrupt in DC hardware. 3506 * 2. Register amdgpu_dm_irq_handler(). 3507 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3508 * coming from DC hardware. 3509 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3510 * for acknowledging and handling. */ 3511 3512 /* Use VBLANK interrupt */ 3513 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3514 r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq); 3515 if (r) { 3516 DRM_ERROR("Failed to add crtc irq id!\n"); 3517 return r; 3518 } 3519 3520 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3521 int_params.irq_source = 3522 dc_interrupt_to_irq_source(dc, i+1 , 0); 3523 3524 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3525 3526 c_irq_params->adev = adev; 3527 c_irq_params->irq_src = int_params.irq_source; 3528 3529 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3530 dm_crtc_high_irq, c_irq_params); 3531 } 3532 3533 /* Use GRPH_PFLIP interrupt */ 3534 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3535 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3536 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3537 if (r) { 3538 DRM_ERROR("Failed to add page flip irq id!\n"); 3539 return r; 3540 } 3541 3542 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3543 int_params.irq_source = 3544 dc_interrupt_to_irq_source(dc, i, 0); 3545 3546 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3547 3548 c_irq_params->adev = adev; 3549 c_irq_params->irq_src = int_params.irq_source; 3550 3551 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3552 dm_pflip_high_irq, c_irq_params); 3553 3554 } 3555 3556 /* HPD */ 3557 r = amdgpu_irq_add_id(adev, client_id, 3558 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3559 if (r) { 3560 DRM_ERROR("Failed to add hpd irq id!\n"); 3561 return r; 3562 } 3563 3564 register_hpd_handlers(adev); 3565 3566 return 0; 3567 } 3568 #endif 3569 3570 /* Register IRQ sources and initialize IRQ callbacks */ 3571 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3572 { 3573 struct dc *dc = adev->dm.dc; 3574 struct common_irq_params *c_irq_params; 3575 struct dc_interrupt_params int_params = {0}; 3576 int r; 3577 int i; 3578 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3579 3580 if (adev->family >= AMDGPU_FAMILY_AI) 3581 client_id = SOC15_IH_CLIENTID_DCE; 3582 3583 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3584 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3585 3586 /* 3587 * Actions of amdgpu_irq_add_id(): 3588 * 1. Register a set() function with base driver. 3589 * Base driver will call set() function to enable/disable an 3590 * interrupt in DC hardware. 3591 * 2. Register amdgpu_dm_irq_handler(). 3592 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3593 * coming from DC hardware. 3594 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3595 * for acknowledging and handling. */ 3596 3597 /* Use VBLANK interrupt */ 3598 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3599 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3600 if (r) { 3601 DRM_ERROR("Failed to add crtc irq id!\n"); 3602 return r; 3603 } 3604 3605 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3606 int_params.irq_source = 3607 dc_interrupt_to_irq_source(dc, i, 0); 3608 3609 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3610 3611 c_irq_params->adev = adev; 3612 c_irq_params->irq_src = int_params.irq_source; 3613 3614 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3615 dm_crtc_high_irq, c_irq_params); 3616 } 3617 3618 /* Use VUPDATE interrupt */ 3619 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3620 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3621 if (r) { 3622 DRM_ERROR("Failed to add vupdate irq id!\n"); 3623 return r; 3624 } 3625 3626 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3627 int_params.irq_source = 3628 dc_interrupt_to_irq_source(dc, i, 0); 3629 3630 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3631 3632 c_irq_params->adev = adev; 3633 c_irq_params->irq_src = int_params.irq_source; 3634 3635 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3636 dm_vupdate_high_irq, c_irq_params); 3637 } 3638 3639 /* Use GRPH_PFLIP interrupt */ 3640 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3641 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3642 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3643 if (r) { 3644 DRM_ERROR("Failed to add page flip irq id!\n"); 3645 return r; 3646 } 3647 3648 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3649 int_params.irq_source = 3650 dc_interrupt_to_irq_source(dc, i, 0); 3651 3652 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3653 3654 c_irq_params->adev = adev; 3655 c_irq_params->irq_src = int_params.irq_source; 3656 3657 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3658 dm_pflip_high_irq, c_irq_params); 3659 3660 } 3661 3662 /* HPD */ 3663 r = amdgpu_irq_add_id(adev, client_id, 3664 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3665 if (r) { 3666 DRM_ERROR("Failed to add hpd irq id!\n"); 3667 return r; 3668 } 3669 3670 register_hpd_handlers(adev); 3671 3672 return 0; 3673 } 3674 3675 /* Register IRQ sources and initialize IRQ callbacks */ 3676 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3677 { 3678 struct dc *dc = adev->dm.dc; 3679 struct common_irq_params *c_irq_params; 3680 struct dc_interrupt_params int_params = {0}; 3681 int r; 3682 int i; 3683 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3684 static const unsigned int vrtl_int_srcid[] = { 3685 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3686 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3687 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3688 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3689 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3690 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3691 }; 3692 #endif 3693 3694 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3695 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3696 3697 /* 3698 * Actions of amdgpu_irq_add_id(): 3699 * 1. Register a set() function with base driver. 3700 * Base driver will call set() function to enable/disable an 3701 * interrupt in DC hardware. 3702 * 2. Register amdgpu_dm_irq_handler(). 3703 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3704 * coming from DC hardware. 3705 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3706 * for acknowledging and handling. 3707 */ 3708 3709 /* Use VSTARTUP interrupt */ 3710 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3711 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3712 i++) { 3713 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3714 3715 if (r) { 3716 DRM_ERROR("Failed to add crtc irq id!\n"); 3717 return r; 3718 } 3719 3720 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3721 int_params.irq_source = 3722 dc_interrupt_to_irq_source(dc, i, 0); 3723 3724 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3725 3726 c_irq_params->adev = adev; 3727 c_irq_params->irq_src = int_params.irq_source; 3728 3729 amdgpu_dm_irq_register_interrupt( 3730 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3731 } 3732 3733 /* Use otg vertical line interrupt */ 3734 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3735 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3736 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3737 vrtl_int_srcid[i], &adev->vline0_irq); 3738 3739 if (r) { 3740 DRM_ERROR("Failed to add vline0 irq id!\n"); 3741 return r; 3742 } 3743 3744 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3745 int_params.irq_source = 3746 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3747 3748 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3749 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3750 break; 3751 } 3752 3753 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3754 - DC_IRQ_SOURCE_DC1_VLINE0]; 3755 3756 c_irq_params->adev = adev; 3757 c_irq_params->irq_src = int_params.irq_source; 3758 3759 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3760 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3761 } 3762 #endif 3763 3764 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3765 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3766 * to trigger at end of each vblank, regardless of state of the lock, 3767 * matching DCE behaviour. 3768 */ 3769 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3770 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3771 i++) { 3772 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3773 3774 if (r) { 3775 DRM_ERROR("Failed to add vupdate irq id!\n"); 3776 return r; 3777 } 3778 3779 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3780 int_params.irq_source = 3781 dc_interrupt_to_irq_source(dc, i, 0); 3782 3783 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3784 3785 c_irq_params->adev = adev; 3786 c_irq_params->irq_src = int_params.irq_source; 3787 3788 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3789 dm_vupdate_high_irq, c_irq_params); 3790 } 3791 3792 /* Use GRPH_PFLIP interrupt */ 3793 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3794 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3795 i++) { 3796 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3797 if (r) { 3798 DRM_ERROR("Failed to add page flip irq id!\n"); 3799 return r; 3800 } 3801 3802 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3803 int_params.irq_source = 3804 dc_interrupt_to_irq_source(dc, i, 0); 3805 3806 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3807 3808 c_irq_params->adev = adev; 3809 c_irq_params->irq_src = int_params.irq_source; 3810 3811 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3812 dm_pflip_high_irq, c_irq_params); 3813 3814 } 3815 3816 /* HPD */ 3817 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3818 &adev->hpd_irq); 3819 if (r) { 3820 DRM_ERROR("Failed to add hpd irq id!\n"); 3821 return r; 3822 } 3823 3824 register_hpd_handlers(adev); 3825 3826 return 0; 3827 } 3828 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3829 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3830 { 3831 struct dc *dc = adev->dm.dc; 3832 struct common_irq_params *c_irq_params; 3833 struct dc_interrupt_params int_params = {0}; 3834 int r, i; 3835 3836 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3837 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3838 3839 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3840 &adev->dmub_outbox_irq); 3841 if (r) { 3842 DRM_ERROR("Failed to add outbox irq id!\n"); 3843 return r; 3844 } 3845 3846 if (dc->ctx->dmub_srv) { 3847 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3848 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3849 int_params.irq_source = 3850 dc_interrupt_to_irq_source(dc, i, 0); 3851 3852 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3853 3854 c_irq_params->adev = adev; 3855 c_irq_params->irq_src = int_params.irq_source; 3856 3857 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3858 dm_dmub_outbox1_low_irq, c_irq_params); 3859 } 3860 3861 return 0; 3862 } 3863 3864 /* 3865 * Acquires the lock for the atomic state object and returns 3866 * the new atomic state. 3867 * 3868 * This should only be called during atomic check. 3869 */ 3870 int dm_atomic_get_state(struct drm_atomic_state *state, 3871 struct dm_atomic_state **dm_state) 3872 { 3873 struct drm_device *dev = state->dev; 3874 struct amdgpu_device *adev = drm_to_adev(dev); 3875 struct amdgpu_display_manager *dm = &adev->dm; 3876 struct drm_private_state *priv_state; 3877 3878 if (*dm_state) 3879 return 0; 3880 3881 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3882 if (IS_ERR(priv_state)) 3883 return PTR_ERR(priv_state); 3884 3885 *dm_state = to_dm_atomic_state(priv_state); 3886 3887 return 0; 3888 } 3889 3890 static struct dm_atomic_state * 3891 dm_atomic_get_new_state(struct drm_atomic_state *state) 3892 { 3893 struct drm_device *dev = state->dev; 3894 struct amdgpu_device *adev = drm_to_adev(dev); 3895 struct amdgpu_display_manager *dm = &adev->dm; 3896 struct drm_private_obj *obj; 3897 struct drm_private_state *new_obj_state; 3898 int i; 3899 3900 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3901 if (obj->funcs == dm->atomic_obj.funcs) 3902 return to_dm_atomic_state(new_obj_state); 3903 } 3904 3905 return NULL; 3906 } 3907 3908 static struct drm_private_state * 3909 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3910 { 3911 struct dm_atomic_state *old_state, *new_state; 3912 3913 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3914 if (!new_state) 3915 return NULL; 3916 3917 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3918 3919 old_state = to_dm_atomic_state(obj->state); 3920 3921 if (old_state && old_state->context) 3922 new_state->context = dc_copy_state(old_state->context); 3923 3924 if (!new_state->context) { 3925 kfree(new_state); 3926 return NULL; 3927 } 3928 3929 return &new_state->base; 3930 } 3931 3932 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3933 struct drm_private_state *state) 3934 { 3935 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3936 3937 if (dm_state && dm_state->context) 3938 dc_release_state(dm_state->context); 3939 3940 kfree(dm_state); 3941 } 3942 3943 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3944 .atomic_duplicate_state = dm_atomic_duplicate_state, 3945 .atomic_destroy_state = dm_atomic_destroy_state, 3946 }; 3947 3948 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3949 { 3950 struct dm_atomic_state *state; 3951 int r; 3952 3953 adev->mode_info.mode_config_initialized = true; 3954 3955 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3956 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3957 3958 adev_to_drm(adev)->mode_config.max_width = 16384; 3959 adev_to_drm(adev)->mode_config.max_height = 16384; 3960 3961 adev_to_drm(adev)->mode_config.preferred_depth = 24; 3962 if (adev->asic_type == CHIP_HAWAII) 3963 /* disable prefer shadow for now due to hibernation issues */ 3964 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 3965 else 3966 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 3967 /* indicates support for immediate flip */ 3968 adev_to_drm(adev)->mode_config.async_page_flip = true; 3969 3970 state = kzalloc(sizeof(*state), GFP_KERNEL); 3971 if (!state) 3972 return -ENOMEM; 3973 3974 state->context = dc_create_state(adev->dm.dc); 3975 if (!state->context) { 3976 kfree(state); 3977 return -ENOMEM; 3978 } 3979 3980 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 3981 3982 drm_atomic_private_obj_init(adev_to_drm(adev), 3983 &adev->dm.atomic_obj, 3984 &state->base, 3985 &dm_atomic_state_funcs); 3986 3987 r = amdgpu_display_modeset_create_props(adev); 3988 if (r) { 3989 dc_release_state(state->context); 3990 kfree(state); 3991 return r; 3992 } 3993 3994 r = amdgpu_dm_audio_init(adev); 3995 if (r) { 3996 dc_release_state(state->context); 3997 kfree(state); 3998 return r; 3999 } 4000 4001 return 0; 4002 } 4003 4004 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4005 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4006 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4007 4008 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4009 int bl_idx) 4010 { 4011 #if defined(CONFIG_ACPI) 4012 struct amdgpu_dm_backlight_caps caps; 4013 4014 memset(&caps, 0, sizeof(caps)); 4015 4016 if (dm->backlight_caps[bl_idx].caps_valid) 4017 return; 4018 4019 amdgpu_acpi_get_backlight_caps(&caps); 4020 if (caps.caps_valid) { 4021 dm->backlight_caps[bl_idx].caps_valid = true; 4022 if (caps.aux_support) 4023 return; 4024 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4025 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4026 } else { 4027 dm->backlight_caps[bl_idx].min_input_signal = 4028 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4029 dm->backlight_caps[bl_idx].max_input_signal = 4030 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4031 } 4032 #else 4033 if (dm->backlight_caps[bl_idx].aux_support) 4034 return; 4035 4036 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4037 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4038 #endif 4039 } 4040 4041 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4042 unsigned *min, unsigned *max) 4043 { 4044 if (!caps) 4045 return 0; 4046 4047 if (caps->aux_support) { 4048 // Firmware limits are in nits, DC API wants millinits. 4049 *max = 1000 * caps->aux_max_input_signal; 4050 *min = 1000 * caps->aux_min_input_signal; 4051 } else { 4052 // Firmware limits are 8-bit, PWM control is 16-bit. 4053 *max = 0x101 * caps->max_input_signal; 4054 *min = 0x101 * caps->min_input_signal; 4055 } 4056 return 1; 4057 } 4058 4059 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4060 uint32_t brightness) 4061 { 4062 unsigned min, max; 4063 4064 if (!get_brightness_range(caps, &min, &max)) 4065 return brightness; 4066 4067 // Rescale 0..255 to min..max 4068 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4069 AMDGPU_MAX_BL_LEVEL); 4070 } 4071 4072 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4073 uint32_t brightness) 4074 { 4075 unsigned min, max; 4076 4077 if (!get_brightness_range(caps, &min, &max)) 4078 return brightness; 4079 4080 if (brightness < min) 4081 return 0; 4082 // Rescale min..max to 0..255 4083 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4084 max - min); 4085 } 4086 4087 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4088 int bl_idx, 4089 u32 user_brightness) 4090 { 4091 struct amdgpu_dm_backlight_caps caps; 4092 struct dc_link *link; 4093 u32 brightness; 4094 bool rc; 4095 4096 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4097 caps = dm->backlight_caps[bl_idx]; 4098 4099 dm->brightness[bl_idx] = user_brightness; 4100 /* update scratch register */ 4101 if (bl_idx == 0) 4102 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4103 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4104 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4105 4106 /* Change brightness based on AUX property */ 4107 if (caps.aux_support) { 4108 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4109 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4110 if (!rc) 4111 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4112 } else { 4113 rc = dc_link_set_backlight_level(link, brightness, 0); 4114 if (!rc) 4115 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4116 } 4117 4118 if (rc) 4119 dm->actual_brightness[bl_idx] = user_brightness; 4120 } 4121 4122 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4123 { 4124 struct amdgpu_display_manager *dm = bl_get_data(bd); 4125 int i; 4126 4127 for (i = 0; i < dm->num_of_edps; i++) { 4128 if (bd == dm->backlight_dev[i]) 4129 break; 4130 } 4131 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4132 i = 0; 4133 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4134 4135 return 0; 4136 } 4137 4138 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4139 int bl_idx) 4140 { 4141 struct amdgpu_dm_backlight_caps caps; 4142 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4143 4144 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4145 caps = dm->backlight_caps[bl_idx]; 4146 4147 if (caps.aux_support) { 4148 u32 avg, peak; 4149 bool rc; 4150 4151 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4152 if (!rc) 4153 return dm->brightness[bl_idx]; 4154 return convert_brightness_to_user(&caps, avg); 4155 } else { 4156 int ret = dc_link_get_backlight_level(link); 4157 4158 if (ret == DC_ERROR_UNEXPECTED) 4159 return dm->brightness[bl_idx]; 4160 return convert_brightness_to_user(&caps, ret); 4161 } 4162 } 4163 4164 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4165 { 4166 struct amdgpu_display_manager *dm = bl_get_data(bd); 4167 int i; 4168 4169 for (i = 0; i < dm->num_of_edps; i++) { 4170 if (bd == dm->backlight_dev[i]) 4171 break; 4172 } 4173 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4174 i = 0; 4175 return amdgpu_dm_backlight_get_level(dm, i); 4176 } 4177 4178 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4179 .options = BL_CORE_SUSPENDRESUME, 4180 .get_brightness = amdgpu_dm_backlight_get_brightness, 4181 .update_status = amdgpu_dm_backlight_update_status, 4182 }; 4183 4184 static void 4185 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4186 { 4187 struct drm_device *drm = aconnector->base.dev; 4188 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4189 struct backlight_properties props = { 0 }; 4190 char bl_name[16]; 4191 4192 if (aconnector->bl_idx == -1) 4193 return; 4194 4195 if (!acpi_video_backlight_use_native()) { 4196 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4197 /* Try registering an ACPI video backlight device instead. */ 4198 acpi_video_register_backlight(); 4199 return; 4200 } 4201 4202 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4203 props.brightness = AMDGPU_MAX_BL_LEVEL; 4204 props.type = BACKLIGHT_RAW; 4205 4206 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4207 drm->primary->index + aconnector->bl_idx); 4208 4209 dm->backlight_dev[aconnector->bl_idx] = 4210 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4211 &amdgpu_dm_backlight_ops, &props); 4212 4213 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4214 DRM_ERROR("DM: Backlight registration failed!\n"); 4215 dm->backlight_dev[aconnector->bl_idx] = NULL; 4216 } else 4217 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4218 } 4219 4220 static int initialize_plane(struct amdgpu_display_manager *dm, 4221 struct amdgpu_mode_info *mode_info, int plane_id, 4222 enum drm_plane_type plane_type, 4223 const struct dc_plane_cap *plane_cap) 4224 { 4225 struct drm_plane *plane; 4226 unsigned long possible_crtcs; 4227 int ret = 0; 4228 4229 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4230 if (!plane) { 4231 DRM_ERROR("KMS: Failed to allocate plane\n"); 4232 return -ENOMEM; 4233 } 4234 plane->type = plane_type; 4235 4236 /* 4237 * HACK: IGT tests expect that the primary plane for a CRTC 4238 * can only have one possible CRTC. Only expose support for 4239 * any CRTC if they're not going to be used as a primary plane 4240 * for a CRTC - like overlay or underlay planes. 4241 */ 4242 possible_crtcs = 1 << plane_id; 4243 if (plane_id >= dm->dc->caps.max_streams) 4244 possible_crtcs = 0xff; 4245 4246 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4247 4248 if (ret) { 4249 DRM_ERROR("KMS: Failed to initialize plane\n"); 4250 kfree(plane); 4251 return ret; 4252 } 4253 4254 if (mode_info) 4255 mode_info->planes[plane_id] = plane; 4256 4257 return ret; 4258 } 4259 4260 4261 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4262 struct amdgpu_dm_connector *aconnector) 4263 { 4264 struct dc_link *link = aconnector->dc_link; 4265 int bl_idx = dm->num_of_edps; 4266 4267 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4268 link->type == dc_connection_none) 4269 return; 4270 4271 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4272 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4273 return; 4274 } 4275 4276 aconnector->bl_idx = bl_idx; 4277 4278 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4279 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4280 dm->backlight_link[bl_idx] = link; 4281 dm->num_of_edps++; 4282 4283 update_connector_ext_caps(aconnector); 4284 } 4285 4286 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4287 4288 /* 4289 * In this architecture, the association 4290 * connector -> encoder -> crtc 4291 * id not really requried. The crtc and connector will hold the 4292 * display_index as an abstraction to use with DAL component 4293 * 4294 * Returns 0 on success 4295 */ 4296 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4297 { 4298 struct amdgpu_display_manager *dm = &adev->dm; 4299 s32 i; 4300 struct amdgpu_dm_connector *aconnector = NULL; 4301 struct amdgpu_encoder *aencoder = NULL; 4302 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4303 u32 link_cnt; 4304 s32 primary_planes; 4305 enum dc_connection_type new_connection_type = dc_connection_none; 4306 const struct dc_plane_cap *plane; 4307 bool psr_feature_enabled = false; 4308 int max_overlay = dm->dc->caps.max_slave_planes; 4309 4310 dm->display_indexes_num = dm->dc->caps.max_streams; 4311 /* Update the actual used number of crtc */ 4312 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4313 4314 amdgpu_dm_set_irq_funcs(adev); 4315 4316 link_cnt = dm->dc->caps.max_links; 4317 if (amdgpu_dm_mode_config_init(dm->adev)) { 4318 DRM_ERROR("DM: Failed to initialize mode config\n"); 4319 return -EINVAL; 4320 } 4321 4322 /* There is one primary plane per CRTC */ 4323 primary_planes = dm->dc->caps.max_streams; 4324 ASSERT(primary_planes <= AMDGPU_MAX_PLANES); 4325 4326 /* 4327 * Initialize primary planes, implicit planes for legacy IOCTLS. 4328 * Order is reversed to match iteration order in atomic check. 4329 */ 4330 for (i = (primary_planes - 1); i >= 0; i--) { 4331 plane = &dm->dc->caps.planes[i]; 4332 4333 if (initialize_plane(dm, mode_info, i, 4334 DRM_PLANE_TYPE_PRIMARY, plane)) { 4335 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4336 goto fail; 4337 } 4338 } 4339 4340 /* 4341 * Initialize overlay planes, index starting after primary planes. 4342 * These planes have a higher DRM index than the primary planes since 4343 * they should be considered as having a higher z-order. 4344 * Order is reversed to match iteration order in atomic check. 4345 * 4346 * Only support DCN for now, and only expose one so we don't encourage 4347 * userspace to use up all the pipes. 4348 */ 4349 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4350 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4351 4352 /* Do not create overlay if MPO disabled */ 4353 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4354 break; 4355 4356 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4357 continue; 4358 4359 if (!plane->pixel_format_support.argb8888) 4360 continue; 4361 4362 if (max_overlay-- == 0) 4363 break; 4364 4365 if (initialize_plane(dm, NULL, primary_planes + i, 4366 DRM_PLANE_TYPE_OVERLAY, plane)) { 4367 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4368 goto fail; 4369 } 4370 } 4371 4372 for (i = 0; i < dm->dc->caps.max_streams; i++) 4373 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4374 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4375 goto fail; 4376 } 4377 4378 /* Use Outbox interrupt */ 4379 switch (adev->ip_versions[DCE_HWIP][0]) { 4380 case IP_VERSION(3, 0, 0): 4381 case IP_VERSION(3, 1, 2): 4382 case IP_VERSION(3, 1, 3): 4383 case IP_VERSION(3, 1, 4): 4384 case IP_VERSION(3, 1, 5): 4385 case IP_VERSION(3, 1, 6): 4386 case IP_VERSION(3, 2, 0): 4387 case IP_VERSION(3, 2, 1): 4388 case IP_VERSION(2, 1, 0): 4389 if (register_outbox_irq_handlers(dm->adev)) { 4390 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4391 goto fail; 4392 } 4393 break; 4394 default: 4395 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4396 adev->ip_versions[DCE_HWIP][0]); 4397 } 4398 4399 /* Determine whether to enable PSR support by default. */ 4400 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4401 switch (adev->ip_versions[DCE_HWIP][0]) { 4402 case IP_VERSION(3, 1, 2): 4403 case IP_VERSION(3, 1, 3): 4404 case IP_VERSION(3, 1, 4): 4405 case IP_VERSION(3, 1, 5): 4406 case IP_VERSION(3, 1, 6): 4407 case IP_VERSION(3, 2, 0): 4408 case IP_VERSION(3, 2, 1): 4409 psr_feature_enabled = true; 4410 break; 4411 default: 4412 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4413 break; 4414 } 4415 } 4416 4417 /* loops over all connectors on the board */ 4418 for (i = 0; i < link_cnt; i++) { 4419 struct dc_link *link = NULL; 4420 4421 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4422 DRM_ERROR( 4423 "KMS: Cannot support more than %d display indexes\n", 4424 AMDGPU_DM_MAX_DISPLAY_INDEX); 4425 continue; 4426 } 4427 4428 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4429 if (!aconnector) 4430 goto fail; 4431 4432 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4433 if (!aencoder) 4434 goto fail; 4435 4436 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4437 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4438 goto fail; 4439 } 4440 4441 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4442 DRM_ERROR("KMS: Failed to initialize connector\n"); 4443 goto fail; 4444 } 4445 4446 link = dc_get_link_at_index(dm->dc, i); 4447 4448 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4449 DRM_ERROR("KMS: Failed to detect connector\n"); 4450 4451 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4452 emulated_link_detect(link); 4453 amdgpu_dm_update_connector_after_detect(aconnector); 4454 } else { 4455 bool ret = false; 4456 4457 mutex_lock(&dm->dc_lock); 4458 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4459 mutex_unlock(&dm->dc_lock); 4460 4461 if (ret) { 4462 amdgpu_dm_update_connector_after_detect(aconnector); 4463 setup_backlight_device(dm, aconnector); 4464 4465 if (psr_feature_enabled) 4466 amdgpu_dm_set_psr_caps(link); 4467 4468 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4469 * PSR is also supported. 4470 */ 4471 if (link->psr_settings.psr_feature_enabled) 4472 adev_to_drm(adev)->vblank_disable_immediate = false; 4473 } 4474 } 4475 amdgpu_set_panel_orientation(&aconnector->base); 4476 } 4477 4478 /* If we didn't find a panel, notify the acpi video detection */ 4479 if (dm->adev->flags & AMD_IS_APU && dm->num_of_edps == 0) 4480 acpi_video_report_nolcd(); 4481 4482 /* Software is initialized. Now we can register interrupt handlers. */ 4483 switch (adev->asic_type) { 4484 #if defined(CONFIG_DRM_AMD_DC_SI) 4485 case CHIP_TAHITI: 4486 case CHIP_PITCAIRN: 4487 case CHIP_VERDE: 4488 case CHIP_OLAND: 4489 if (dce60_register_irq_handlers(dm->adev)) { 4490 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4491 goto fail; 4492 } 4493 break; 4494 #endif 4495 case CHIP_BONAIRE: 4496 case CHIP_HAWAII: 4497 case CHIP_KAVERI: 4498 case CHIP_KABINI: 4499 case CHIP_MULLINS: 4500 case CHIP_TONGA: 4501 case CHIP_FIJI: 4502 case CHIP_CARRIZO: 4503 case CHIP_STONEY: 4504 case CHIP_POLARIS11: 4505 case CHIP_POLARIS10: 4506 case CHIP_POLARIS12: 4507 case CHIP_VEGAM: 4508 case CHIP_VEGA10: 4509 case CHIP_VEGA12: 4510 case CHIP_VEGA20: 4511 if (dce110_register_irq_handlers(dm->adev)) { 4512 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4513 goto fail; 4514 } 4515 break; 4516 default: 4517 switch (adev->ip_versions[DCE_HWIP][0]) { 4518 case IP_VERSION(1, 0, 0): 4519 case IP_VERSION(1, 0, 1): 4520 case IP_VERSION(2, 0, 2): 4521 case IP_VERSION(2, 0, 3): 4522 case IP_VERSION(2, 0, 0): 4523 case IP_VERSION(2, 1, 0): 4524 case IP_VERSION(3, 0, 0): 4525 case IP_VERSION(3, 0, 2): 4526 case IP_VERSION(3, 0, 3): 4527 case IP_VERSION(3, 0, 1): 4528 case IP_VERSION(3, 1, 2): 4529 case IP_VERSION(3, 1, 3): 4530 case IP_VERSION(3, 1, 4): 4531 case IP_VERSION(3, 1, 5): 4532 case IP_VERSION(3, 1, 6): 4533 case IP_VERSION(3, 2, 0): 4534 case IP_VERSION(3, 2, 1): 4535 if (dcn10_register_irq_handlers(dm->adev)) { 4536 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4537 goto fail; 4538 } 4539 break; 4540 default: 4541 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4542 adev->ip_versions[DCE_HWIP][0]); 4543 goto fail; 4544 } 4545 break; 4546 } 4547 4548 return 0; 4549 fail: 4550 kfree(aencoder); 4551 kfree(aconnector); 4552 4553 return -EINVAL; 4554 } 4555 4556 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4557 { 4558 drm_atomic_private_obj_fini(&dm->atomic_obj); 4559 return; 4560 } 4561 4562 /****************************************************************************** 4563 * amdgpu_display_funcs functions 4564 *****************************************************************************/ 4565 4566 /* 4567 * dm_bandwidth_update - program display watermarks 4568 * 4569 * @adev: amdgpu_device pointer 4570 * 4571 * Calculate and program the display watermarks and line buffer allocation. 4572 */ 4573 static void dm_bandwidth_update(struct amdgpu_device *adev) 4574 { 4575 /* TODO: implement later */ 4576 } 4577 4578 static const struct amdgpu_display_funcs dm_display_funcs = { 4579 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4580 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4581 .backlight_set_level = NULL, /* never called for DC */ 4582 .backlight_get_level = NULL, /* never called for DC */ 4583 .hpd_sense = NULL,/* called unconditionally */ 4584 .hpd_set_polarity = NULL, /* called unconditionally */ 4585 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4586 .page_flip_get_scanoutpos = 4587 dm_crtc_get_scanoutpos,/* called unconditionally */ 4588 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4589 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4590 }; 4591 4592 #if defined(CONFIG_DEBUG_KERNEL_DC) 4593 4594 static ssize_t s3_debug_store(struct device *device, 4595 struct device_attribute *attr, 4596 const char *buf, 4597 size_t count) 4598 { 4599 int ret; 4600 int s3_state; 4601 struct drm_device *drm_dev = dev_get_drvdata(device); 4602 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4603 4604 ret = kstrtoint(buf, 0, &s3_state); 4605 4606 if (ret == 0) { 4607 if (s3_state) { 4608 dm_resume(adev); 4609 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4610 } else 4611 dm_suspend(adev); 4612 } 4613 4614 return ret == 0 ? count : 0; 4615 } 4616 4617 DEVICE_ATTR_WO(s3_debug); 4618 4619 #endif 4620 4621 static int dm_init_microcode(struct amdgpu_device *adev) 4622 { 4623 char *fw_name_dmub; 4624 int r; 4625 4626 switch (adev->ip_versions[DCE_HWIP][0]) { 4627 case IP_VERSION(2, 1, 0): 4628 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4629 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4630 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4631 break; 4632 case IP_VERSION(3, 0, 0): 4633 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4634 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4635 else 4636 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4637 break; 4638 case IP_VERSION(3, 0, 1): 4639 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4640 break; 4641 case IP_VERSION(3, 0, 2): 4642 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4643 break; 4644 case IP_VERSION(3, 0, 3): 4645 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4646 break; 4647 case IP_VERSION(3, 1, 2): 4648 case IP_VERSION(3, 1, 3): 4649 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4650 break; 4651 case IP_VERSION(3, 1, 4): 4652 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4653 break; 4654 case IP_VERSION(3, 1, 5): 4655 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4656 break; 4657 case IP_VERSION(3, 1, 6): 4658 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4659 break; 4660 case IP_VERSION(3, 2, 0): 4661 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4662 break; 4663 case IP_VERSION(3, 2, 1): 4664 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4665 break; 4666 default: 4667 /* ASIC doesn't support DMUB. */ 4668 return 0; 4669 } 4670 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4671 if (r) 4672 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4673 return r; 4674 } 4675 4676 static int dm_early_init(void *handle) 4677 { 4678 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4679 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4680 struct atom_context *ctx = mode_info->atom_context; 4681 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4682 u16 data_offset; 4683 4684 /* if there is no object header, skip DM */ 4685 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4686 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4687 dev_info(adev->dev, "No object header, skipping DM\n"); 4688 return -ENOENT; 4689 } 4690 4691 switch (adev->asic_type) { 4692 #if defined(CONFIG_DRM_AMD_DC_SI) 4693 case CHIP_TAHITI: 4694 case CHIP_PITCAIRN: 4695 case CHIP_VERDE: 4696 adev->mode_info.num_crtc = 6; 4697 adev->mode_info.num_hpd = 6; 4698 adev->mode_info.num_dig = 6; 4699 break; 4700 case CHIP_OLAND: 4701 adev->mode_info.num_crtc = 2; 4702 adev->mode_info.num_hpd = 2; 4703 adev->mode_info.num_dig = 2; 4704 break; 4705 #endif 4706 case CHIP_BONAIRE: 4707 case CHIP_HAWAII: 4708 adev->mode_info.num_crtc = 6; 4709 adev->mode_info.num_hpd = 6; 4710 adev->mode_info.num_dig = 6; 4711 break; 4712 case CHIP_KAVERI: 4713 adev->mode_info.num_crtc = 4; 4714 adev->mode_info.num_hpd = 6; 4715 adev->mode_info.num_dig = 7; 4716 break; 4717 case CHIP_KABINI: 4718 case CHIP_MULLINS: 4719 adev->mode_info.num_crtc = 2; 4720 adev->mode_info.num_hpd = 6; 4721 adev->mode_info.num_dig = 6; 4722 break; 4723 case CHIP_FIJI: 4724 case CHIP_TONGA: 4725 adev->mode_info.num_crtc = 6; 4726 adev->mode_info.num_hpd = 6; 4727 adev->mode_info.num_dig = 7; 4728 break; 4729 case CHIP_CARRIZO: 4730 adev->mode_info.num_crtc = 3; 4731 adev->mode_info.num_hpd = 6; 4732 adev->mode_info.num_dig = 9; 4733 break; 4734 case CHIP_STONEY: 4735 adev->mode_info.num_crtc = 2; 4736 adev->mode_info.num_hpd = 6; 4737 adev->mode_info.num_dig = 9; 4738 break; 4739 case CHIP_POLARIS11: 4740 case CHIP_POLARIS12: 4741 adev->mode_info.num_crtc = 5; 4742 adev->mode_info.num_hpd = 5; 4743 adev->mode_info.num_dig = 5; 4744 break; 4745 case CHIP_POLARIS10: 4746 case CHIP_VEGAM: 4747 adev->mode_info.num_crtc = 6; 4748 adev->mode_info.num_hpd = 6; 4749 adev->mode_info.num_dig = 6; 4750 break; 4751 case CHIP_VEGA10: 4752 case CHIP_VEGA12: 4753 case CHIP_VEGA20: 4754 adev->mode_info.num_crtc = 6; 4755 adev->mode_info.num_hpd = 6; 4756 adev->mode_info.num_dig = 6; 4757 break; 4758 default: 4759 4760 switch (adev->ip_versions[DCE_HWIP][0]) { 4761 case IP_VERSION(2, 0, 2): 4762 case IP_VERSION(3, 0, 0): 4763 adev->mode_info.num_crtc = 6; 4764 adev->mode_info.num_hpd = 6; 4765 adev->mode_info.num_dig = 6; 4766 break; 4767 case IP_VERSION(2, 0, 0): 4768 case IP_VERSION(3, 0, 2): 4769 adev->mode_info.num_crtc = 5; 4770 adev->mode_info.num_hpd = 5; 4771 adev->mode_info.num_dig = 5; 4772 break; 4773 case IP_VERSION(2, 0, 3): 4774 case IP_VERSION(3, 0, 3): 4775 adev->mode_info.num_crtc = 2; 4776 adev->mode_info.num_hpd = 2; 4777 adev->mode_info.num_dig = 2; 4778 break; 4779 case IP_VERSION(1, 0, 0): 4780 case IP_VERSION(1, 0, 1): 4781 case IP_VERSION(3, 0, 1): 4782 case IP_VERSION(2, 1, 0): 4783 case IP_VERSION(3, 1, 2): 4784 case IP_VERSION(3, 1, 3): 4785 case IP_VERSION(3, 1, 4): 4786 case IP_VERSION(3, 1, 5): 4787 case IP_VERSION(3, 1, 6): 4788 case IP_VERSION(3, 2, 0): 4789 case IP_VERSION(3, 2, 1): 4790 adev->mode_info.num_crtc = 4; 4791 adev->mode_info.num_hpd = 4; 4792 adev->mode_info.num_dig = 4; 4793 break; 4794 default: 4795 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4796 adev->ip_versions[DCE_HWIP][0]); 4797 return -EINVAL; 4798 } 4799 break; 4800 } 4801 4802 if (adev->mode_info.funcs == NULL) 4803 adev->mode_info.funcs = &dm_display_funcs; 4804 4805 /* 4806 * Note: Do NOT change adev->audio_endpt_rreg and 4807 * adev->audio_endpt_wreg because they are initialised in 4808 * amdgpu_device_init() 4809 */ 4810 #if defined(CONFIG_DEBUG_KERNEL_DC) 4811 device_create_file( 4812 adev_to_drm(adev)->dev, 4813 &dev_attr_s3_debug); 4814 #endif 4815 adev->dc_enabled = true; 4816 4817 return dm_init_microcode(adev); 4818 } 4819 4820 static bool modereset_required(struct drm_crtc_state *crtc_state) 4821 { 4822 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4823 } 4824 4825 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4826 { 4827 drm_encoder_cleanup(encoder); 4828 kfree(encoder); 4829 } 4830 4831 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4832 .destroy = amdgpu_dm_encoder_destroy, 4833 }; 4834 4835 static int 4836 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4837 const enum surface_pixel_format format, 4838 enum dc_color_space *color_space) 4839 { 4840 bool full_range; 4841 4842 *color_space = COLOR_SPACE_SRGB; 4843 4844 /* DRM color properties only affect non-RGB formats. */ 4845 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4846 return 0; 4847 4848 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4849 4850 switch (plane_state->color_encoding) { 4851 case DRM_COLOR_YCBCR_BT601: 4852 if (full_range) 4853 *color_space = COLOR_SPACE_YCBCR601; 4854 else 4855 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4856 break; 4857 4858 case DRM_COLOR_YCBCR_BT709: 4859 if (full_range) 4860 *color_space = COLOR_SPACE_YCBCR709; 4861 else 4862 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4863 break; 4864 4865 case DRM_COLOR_YCBCR_BT2020: 4866 if (full_range) 4867 *color_space = COLOR_SPACE_2020_YCBCR; 4868 else 4869 return -EINVAL; 4870 break; 4871 4872 default: 4873 return -EINVAL; 4874 } 4875 4876 return 0; 4877 } 4878 4879 static int 4880 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4881 const struct drm_plane_state *plane_state, 4882 const u64 tiling_flags, 4883 struct dc_plane_info *plane_info, 4884 struct dc_plane_address *address, 4885 bool tmz_surface, 4886 bool force_disable_dcc) 4887 { 4888 const struct drm_framebuffer *fb = plane_state->fb; 4889 const struct amdgpu_framebuffer *afb = 4890 to_amdgpu_framebuffer(plane_state->fb); 4891 int ret; 4892 4893 memset(plane_info, 0, sizeof(*plane_info)); 4894 4895 switch (fb->format->format) { 4896 case DRM_FORMAT_C8: 4897 plane_info->format = 4898 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4899 break; 4900 case DRM_FORMAT_RGB565: 4901 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4902 break; 4903 case DRM_FORMAT_XRGB8888: 4904 case DRM_FORMAT_ARGB8888: 4905 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4906 break; 4907 case DRM_FORMAT_XRGB2101010: 4908 case DRM_FORMAT_ARGB2101010: 4909 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4910 break; 4911 case DRM_FORMAT_XBGR2101010: 4912 case DRM_FORMAT_ABGR2101010: 4913 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4914 break; 4915 case DRM_FORMAT_XBGR8888: 4916 case DRM_FORMAT_ABGR8888: 4917 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4918 break; 4919 case DRM_FORMAT_NV21: 4920 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4921 break; 4922 case DRM_FORMAT_NV12: 4923 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4924 break; 4925 case DRM_FORMAT_P010: 4926 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4927 break; 4928 case DRM_FORMAT_XRGB16161616F: 4929 case DRM_FORMAT_ARGB16161616F: 4930 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4931 break; 4932 case DRM_FORMAT_XBGR16161616F: 4933 case DRM_FORMAT_ABGR16161616F: 4934 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4935 break; 4936 case DRM_FORMAT_XRGB16161616: 4937 case DRM_FORMAT_ARGB16161616: 4938 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4939 break; 4940 case DRM_FORMAT_XBGR16161616: 4941 case DRM_FORMAT_ABGR16161616: 4942 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4943 break; 4944 default: 4945 DRM_ERROR( 4946 "Unsupported screen format %p4cc\n", 4947 &fb->format->format); 4948 return -EINVAL; 4949 } 4950 4951 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 4952 case DRM_MODE_ROTATE_0: 4953 plane_info->rotation = ROTATION_ANGLE_0; 4954 break; 4955 case DRM_MODE_ROTATE_90: 4956 plane_info->rotation = ROTATION_ANGLE_90; 4957 break; 4958 case DRM_MODE_ROTATE_180: 4959 plane_info->rotation = ROTATION_ANGLE_180; 4960 break; 4961 case DRM_MODE_ROTATE_270: 4962 plane_info->rotation = ROTATION_ANGLE_270; 4963 break; 4964 default: 4965 plane_info->rotation = ROTATION_ANGLE_0; 4966 break; 4967 } 4968 4969 4970 plane_info->visible = true; 4971 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 4972 4973 plane_info->layer_index = plane_state->normalized_zpos; 4974 4975 ret = fill_plane_color_attributes(plane_state, plane_info->format, 4976 &plane_info->color_space); 4977 if (ret) 4978 return ret; 4979 4980 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 4981 plane_info->rotation, tiling_flags, 4982 &plane_info->tiling_info, 4983 &plane_info->plane_size, 4984 &plane_info->dcc, address, 4985 tmz_surface, force_disable_dcc); 4986 if (ret) 4987 return ret; 4988 4989 amdgpu_dm_plane_fill_blending_from_plane_state( 4990 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 4991 &plane_info->global_alpha, &plane_info->global_alpha_value); 4992 4993 return 0; 4994 } 4995 4996 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 4997 struct dc_plane_state *dc_plane_state, 4998 struct drm_plane_state *plane_state, 4999 struct drm_crtc_state *crtc_state) 5000 { 5001 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5002 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5003 struct dc_scaling_info scaling_info; 5004 struct dc_plane_info plane_info; 5005 int ret; 5006 bool force_disable_dcc = false; 5007 5008 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5009 if (ret) 5010 return ret; 5011 5012 dc_plane_state->src_rect = scaling_info.src_rect; 5013 dc_plane_state->dst_rect = scaling_info.dst_rect; 5014 dc_plane_state->clip_rect = scaling_info.clip_rect; 5015 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5016 5017 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5018 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5019 afb->tiling_flags, 5020 &plane_info, 5021 &dc_plane_state->address, 5022 afb->tmz_surface, 5023 force_disable_dcc); 5024 if (ret) 5025 return ret; 5026 5027 dc_plane_state->format = plane_info.format; 5028 dc_plane_state->color_space = plane_info.color_space; 5029 dc_plane_state->format = plane_info.format; 5030 dc_plane_state->plane_size = plane_info.plane_size; 5031 dc_plane_state->rotation = plane_info.rotation; 5032 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5033 dc_plane_state->stereo_format = plane_info.stereo_format; 5034 dc_plane_state->tiling_info = plane_info.tiling_info; 5035 dc_plane_state->visible = plane_info.visible; 5036 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5037 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5038 dc_plane_state->global_alpha = plane_info.global_alpha; 5039 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5040 dc_plane_state->dcc = plane_info.dcc; 5041 dc_plane_state->layer_index = plane_info.layer_index; 5042 dc_plane_state->flip_int_enabled = true; 5043 5044 /* 5045 * Always set input transfer function, since plane state is refreshed 5046 * every time. 5047 */ 5048 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5049 if (ret) 5050 return ret; 5051 5052 return 0; 5053 } 5054 5055 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5056 struct rect *dirty_rect, int32_t x, 5057 s32 y, s32 width, s32 height, 5058 int *i, bool ffu) 5059 { 5060 if (*i > DC_MAX_DIRTY_RECTS) 5061 return; 5062 5063 if (*i == DC_MAX_DIRTY_RECTS) 5064 goto out; 5065 5066 dirty_rect->x = x; 5067 dirty_rect->y = y; 5068 dirty_rect->width = width; 5069 dirty_rect->height = height; 5070 5071 if (ffu) 5072 drm_dbg(plane->dev, 5073 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5074 plane->base.id, width, height); 5075 else 5076 drm_dbg(plane->dev, 5077 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5078 plane->base.id, x, y, width, height); 5079 5080 out: 5081 (*i)++; 5082 } 5083 5084 /** 5085 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5086 * 5087 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5088 * remote fb 5089 * @old_plane_state: Old state of @plane 5090 * @new_plane_state: New state of @plane 5091 * @crtc_state: New state of CRTC connected to the @plane 5092 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5093 * @dirty_regions_changed: dirty regions changed 5094 * 5095 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5096 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5097 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5098 * amdgpu_dm's. 5099 * 5100 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5101 * plane with regions that require flushing to the eDP remote buffer. In 5102 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5103 * implicitly provide damage clips without any client support via the plane 5104 * bounds. 5105 */ 5106 static void fill_dc_dirty_rects(struct drm_plane *plane, 5107 struct drm_plane_state *old_plane_state, 5108 struct drm_plane_state *new_plane_state, 5109 struct drm_crtc_state *crtc_state, 5110 struct dc_flip_addrs *flip_addrs, 5111 bool *dirty_regions_changed) 5112 { 5113 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5114 struct rect *dirty_rects = flip_addrs->dirty_rects; 5115 u32 num_clips; 5116 struct drm_mode_rect *clips; 5117 bool bb_changed; 5118 bool fb_changed; 5119 u32 i = 0; 5120 *dirty_regions_changed = false; 5121 5122 /* 5123 * Cursor plane has it's own dirty rect update interface. See 5124 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5125 */ 5126 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5127 return; 5128 5129 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5130 clips = drm_plane_get_damage_clips(new_plane_state); 5131 5132 if (!dm_crtc_state->mpo_requested) { 5133 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5134 goto ffu; 5135 5136 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5137 fill_dc_dirty_rect(new_plane_state->plane, 5138 &dirty_rects[flip_addrs->dirty_rect_count], 5139 clips->x1, clips->y1, 5140 clips->x2 - clips->x1, clips->y2 - clips->y1, 5141 &flip_addrs->dirty_rect_count, 5142 false); 5143 return; 5144 } 5145 5146 /* 5147 * MPO is requested. Add entire plane bounding box to dirty rects if 5148 * flipped to or damaged. 5149 * 5150 * If plane is moved or resized, also add old bounding box to dirty 5151 * rects. 5152 */ 5153 fb_changed = old_plane_state->fb->base.id != 5154 new_plane_state->fb->base.id; 5155 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5156 old_plane_state->crtc_y != new_plane_state->crtc_y || 5157 old_plane_state->crtc_w != new_plane_state->crtc_w || 5158 old_plane_state->crtc_h != new_plane_state->crtc_h); 5159 5160 drm_dbg(plane->dev, 5161 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5162 new_plane_state->plane->base.id, 5163 bb_changed, fb_changed, num_clips); 5164 5165 *dirty_regions_changed = bb_changed; 5166 5167 if (bb_changed) { 5168 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5169 new_plane_state->crtc_x, 5170 new_plane_state->crtc_y, 5171 new_plane_state->crtc_w, 5172 new_plane_state->crtc_h, &i, false); 5173 5174 /* Add old plane bounding-box if plane is moved or resized */ 5175 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5176 old_plane_state->crtc_x, 5177 old_plane_state->crtc_y, 5178 old_plane_state->crtc_w, 5179 old_plane_state->crtc_h, &i, false); 5180 } 5181 5182 if (num_clips) { 5183 for (; i < num_clips; clips++) 5184 fill_dc_dirty_rect(new_plane_state->plane, 5185 &dirty_rects[i], clips->x1, 5186 clips->y1, clips->x2 - clips->x1, 5187 clips->y2 - clips->y1, &i, false); 5188 } else if (fb_changed && !bb_changed) { 5189 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5190 new_plane_state->crtc_x, 5191 new_plane_state->crtc_y, 5192 new_plane_state->crtc_w, 5193 new_plane_state->crtc_h, &i, false); 5194 } 5195 5196 if (i > DC_MAX_DIRTY_RECTS) 5197 goto ffu; 5198 5199 flip_addrs->dirty_rect_count = i; 5200 return; 5201 5202 ffu: 5203 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5204 dm_crtc_state->base.mode.crtc_hdisplay, 5205 dm_crtc_state->base.mode.crtc_vdisplay, 5206 &flip_addrs->dirty_rect_count, true); 5207 } 5208 5209 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5210 const struct dm_connector_state *dm_state, 5211 struct dc_stream_state *stream) 5212 { 5213 enum amdgpu_rmx_type rmx_type; 5214 5215 struct rect src = { 0 }; /* viewport in composition space*/ 5216 struct rect dst = { 0 }; /* stream addressable area */ 5217 5218 /* no mode. nothing to be done */ 5219 if (!mode) 5220 return; 5221 5222 /* Full screen scaling by default */ 5223 src.width = mode->hdisplay; 5224 src.height = mode->vdisplay; 5225 dst.width = stream->timing.h_addressable; 5226 dst.height = stream->timing.v_addressable; 5227 5228 if (dm_state) { 5229 rmx_type = dm_state->scaling; 5230 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5231 if (src.width * dst.height < 5232 src.height * dst.width) { 5233 /* height needs less upscaling/more downscaling */ 5234 dst.width = src.width * 5235 dst.height / src.height; 5236 } else { 5237 /* width needs less upscaling/more downscaling */ 5238 dst.height = src.height * 5239 dst.width / src.width; 5240 } 5241 } else if (rmx_type == RMX_CENTER) { 5242 dst = src; 5243 } 5244 5245 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5246 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5247 5248 if (dm_state->underscan_enable) { 5249 dst.x += dm_state->underscan_hborder / 2; 5250 dst.y += dm_state->underscan_vborder / 2; 5251 dst.width -= dm_state->underscan_hborder; 5252 dst.height -= dm_state->underscan_vborder; 5253 } 5254 } 5255 5256 stream->src = src; 5257 stream->dst = dst; 5258 5259 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5260 dst.x, dst.y, dst.width, dst.height); 5261 5262 } 5263 5264 static enum dc_color_depth 5265 convert_color_depth_from_display_info(const struct drm_connector *connector, 5266 bool is_y420, int requested_bpc) 5267 { 5268 u8 bpc; 5269 5270 if (is_y420) { 5271 bpc = 8; 5272 5273 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5274 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5275 bpc = 16; 5276 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5277 bpc = 12; 5278 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5279 bpc = 10; 5280 } else { 5281 bpc = (uint8_t)connector->display_info.bpc; 5282 /* Assume 8 bpc by default if no bpc is specified. */ 5283 bpc = bpc ? bpc : 8; 5284 } 5285 5286 if (requested_bpc > 0) { 5287 /* 5288 * Cap display bpc based on the user requested value. 5289 * 5290 * The value for state->max_bpc may not correctly updated 5291 * depending on when the connector gets added to the state 5292 * or if this was called outside of atomic check, so it 5293 * can't be used directly. 5294 */ 5295 bpc = min_t(u8, bpc, requested_bpc); 5296 5297 /* Round down to the nearest even number. */ 5298 bpc = bpc - (bpc & 1); 5299 } 5300 5301 switch (bpc) { 5302 case 0: 5303 /* 5304 * Temporary Work around, DRM doesn't parse color depth for 5305 * EDID revision before 1.4 5306 * TODO: Fix edid parsing 5307 */ 5308 return COLOR_DEPTH_888; 5309 case 6: 5310 return COLOR_DEPTH_666; 5311 case 8: 5312 return COLOR_DEPTH_888; 5313 case 10: 5314 return COLOR_DEPTH_101010; 5315 case 12: 5316 return COLOR_DEPTH_121212; 5317 case 14: 5318 return COLOR_DEPTH_141414; 5319 case 16: 5320 return COLOR_DEPTH_161616; 5321 default: 5322 return COLOR_DEPTH_UNDEFINED; 5323 } 5324 } 5325 5326 static enum dc_aspect_ratio 5327 get_aspect_ratio(const struct drm_display_mode *mode_in) 5328 { 5329 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5330 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5331 } 5332 5333 static enum dc_color_space 5334 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing) 5335 { 5336 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5337 5338 switch (dc_crtc_timing->pixel_encoding) { 5339 case PIXEL_ENCODING_YCBCR422: 5340 case PIXEL_ENCODING_YCBCR444: 5341 case PIXEL_ENCODING_YCBCR420: 5342 { 5343 /* 5344 * 27030khz is the separation point between HDTV and SDTV 5345 * according to HDMI spec, we use YCbCr709 and YCbCr601 5346 * respectively 5347 */ 5348 if (dc_crtc_timing->pix_clk_100hz > 270300) { 5349 if (dc_crtc_timing->flags.Y_ONLY) 5350 color_space = 5351 COLOR_SPACE_YCBCR709_LIMITED; 5352 else 5353 color_space = COLOR_SPACE_YCBCR709; 5354 } else { 5355 if (dc_crtc_timing->flags.Y_ONLY) 5356 color_space = 5357 COLOR_SPACE_YCBCR601_LIMITED; 5358 else 5359 color_space = COLOR_SPACE_YCBCR601; 5360 } 5361 5362 } 5363 break; 5364 case PIXEL_ENCODING_RGB: 5365 color_space = COLOR_SPACE_SRGB; 5366 break; 5367 5368 default: 5369 WARN_ON(1); 5370 break; 5371 } 5372 5373 return color_space; 5374 } 5375 5376 static bool adjust_colour_depth_from_display_info( 5377 struct dc_crtc_timing *timing_out, 5378 const struct drm_display_info *info) 5379 { 5380 enum dc_color_depth depth = timing_out->display_color_depth; 5381 int normalized_clk; 5382 do { 5383 normalized_clk = timing_out->pix_clk_100hz / 10; 5384 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5385 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5386 normalized_clk /= 2; 5387 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5388 switch (depth) { 5389 case COLOR_DEPTH_888: 5390 break; 5391 case COLOR_DEPTH_101010: 5392 normalized_clk = (normalized_clk * 30) / 24; 5393 break; 5394 case COLOR_DEPTH_121212: 5395 normalized_clk = (normalized_clk * 36) / 24; 5396 break; 5397 case COLOR_DEPTH_161616: 5398 normalized_clk = (normalized_clk * 48) / 24; 5399 break; 5400 default: 5401 /* The above depths are the only ones valid for HDMI. */ 5402 return false; 5403 } 5404 if (normalized_clk <= info->max_tmds_clock) { 5405 timing_out->display_color_depth = depth; 5406 return true; 5407 } 5408 } while (--depth > COLOR_DEPTH_666); 5409 return false; 5410 } 5411 5412 static void fill_stream_properties_from_drm_display_mode( 5413 struct dc_stream_state *stream, 5414 const struct drm_display_mode *mode_in, 5415 const struct drm_connector *connector, 5416 const struct drm_connector_state *connector_state, 5417 const struct dc_stream_state *old_stream, 5418 int requested_bpc) 5419 { 5420 struct dc_crtc_timing *timing_out = &stream->timing; 5421 const struct drm_display_info *info = &connector->display_info; 5422 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5423 struct hdmi_vendor_infoframe hv_frame; 5424 struct hdmi_avi_infoframe avi_frame; 5425 5426 memset(&hv_frame, 0, sizeof(hv_frame)); 5427 memset(&avi_frame, 0, sizeof(avi_frame)); 5428 5429 timing_out->h_border_left = 0; 5430 timing_out->h_border_right = 0; 5431 timing_out->v_border_top = 0; 5432 timing_out->v_border_bottom = 0; 5433 /* TODO: un-hardcode */ 5434 if (drm_mode_is_420_only(info, mode_in) 5435 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5436 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5437 else if (drm_mode_is_420_also(info, mode_in) 5438 && aconnector->force_yuv420_output) 5439 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5440 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5441 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5442 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5443 else 5444 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5445 5446 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5447 timing_out->display_color_depth = convert_color_depth_from_display_info( 5448 connector, 5449 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5450 requested_bpc); 5451 timing_out->scan_type = SCANNING_TYPE_NODATA; 5452 timing_out->hdmi_vic = 0; 5453 5454 if (old_stream) { 5455 timing_out->vic = old_stream->timing.vic; 5456 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5457 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5458 } else { 5459 timing_out->vic = drm_match_cea_mode(mode_in); 5460 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5461 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5462 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5463 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5464 } 5465 5466 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5467 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5468 timing_out->vic = avi_frame.video_code; 5469 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5470 timing_out->hdmi_vic = hv_frame.vic; 5471 } 5472 5473 if (is_freesync_video_mode(mode_in, aconnector)) { 5474 timing_out->h_addressable = mode_in->hdisplay; 5475 timing_out->h_total = mode_in->htotal; 5476 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5477 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5478 timing_out->v_total = mode_in->vtotal; 5479 timing_out->v_addressable = mode_in->vdisplay; 5480 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5481 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5482 timing_out->pix_clk_100hz = mode_in->clock * 10; 5483 } else { 5484 timing_out->h_addressable = mode_in->crtc_hdisplay; 5485 timing_out->h_total = mode_in->crtc_htotal; 5486 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5487 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5488 timing_out->v_total = mode_in->crtc_vtotal; 5489 timing_out->v_addressable = mode_in->crtc_vdisplay; 5490 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5491 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5492 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5493 } 5494 5495 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5496 5497 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5498 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5499 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5500 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5501 drm_mode_is_420_also(info, mode_in) && 5502 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5503 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5504 adjust_colour_depth_from_display_info(timing_out, info); 5505 } 5506 } 5507 5508 stream->output_color_space = get_output_color_space(timing_out); 5509 } 5510 5511 static void fill_audio_info(struct audio_info *audio_info, 5512 const struct drm_connector *drm_connector, 5513 const struct dc_sink *dc_sink) 5514 { 5515 int i = 0; 5516 int cea_revision = 0; 5517 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5518 5519 audio_info->manufacture_id = edid_caps->manufacturer_id; 5520 audio_info->product_id = edid_caps->product_id; 5521 5522 cea_revision = drm_connector->display_info.cea_rev; 5523 5524 strscpy(audio_info->display_name, 5525 edid_caps->display_name, 5526 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5527 5528 if (cea_revision >= 3) { 5529 audio_info->mode_count = edid_caps->audio_mode_count; 5530 5531 for (i = 0; i < audio_info->mode_count; ++i) { 5532 audio_info->modes[i].format_code = 5533 (enum audio_format_code) 5534 (edid_caps->audio_modes[i].format_code); 5535 audio_info->modes[i].channel_count = 5536 edid_caps->audio_modes[i].channel_count; 5537 audio_info->modes[i].sample_rates.all = 5538 edid_caps->audio_modes[i].sample_rate; 5539 audio_info->modes[i].sample_size = 5540 edid_caps->audio_modes[i].sample_size; 5541 } 5542 } 5543 5544 audio_info->flags.all = edid_caps->speaker_flags; 5545 5546 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5547 if (drm_connector->latency_present[0]) { 5548 audio_info->video_latency = drm_connector->video_latency[0]; 5549 audio_info->audio_latency = drm_connector->audio_latency[0]; 5550 } 5551 5552 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5553 5554 } 5555 5556 static void 5557 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5558 struct drm_display_mode *dst_mode) 5559 { 5560 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5561 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5562 dst_mode->crtc_clock = src_mode->crtc_clock; 5563 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5564 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5565 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5566 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5567 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5568 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5569 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5570 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5571 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5572 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5573 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5574 } 5575 5576 static void 5577 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5578 const struct drm_display_mode *native_mode, 5579 bool scale_enabled) 5580 { 5581 if (scale_enabled) { 5582 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5583 } else if (native_mode->clock == drm_mode->clock && 5584 native_mode->htotal == drm_mode->htotal && 5585 native_mode->vtotal == drm_mode->vtotal) { 5586 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5587 } else { 5588 /* no scaling nor amdgpu inserted, no need to patch */ 5589 } 5590 } 5591 5592 static struct dc_sink * 5593 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5594 { 5595 struct dc_sink_init_data sink_init_data = { 0 }; 5596 struct dc_sink *sink = NULL; 5597 sink_init_data.link = aconnector->dc_link; 5598 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5599 5600 sink = dc_sink_create(&sink_init_data); 5601 if (!sink) { 5602 DRM_ERROR("Failed to create sink!\n"); 5603 return NULL; 5604 } 5605 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5606 5607 return sink; 5608 } 5609 5610 static void set_multisync_trigger_params( 5611 struct dc_stream_state *stream) 5612 { 5613 struct dc_stream_state *master = NULL; 5614 5615 if (stream->triggered_crtc_reset.enabled) { 5616 master = stream->triggered_crtc_reset.event_source; 5617 stream->triggered_crtc_reset.event = 5618 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5619 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5620 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5621 } 5622 } 5623 5624 static void set_master_stream(struct dc_stream_state *stream_set[], 5625 int stream_count) 5626 { 5627 int j, highest_rfr = 0, master_stream = 0; 5628 5629 for (j = 0; j < stream_count; j++) { 5630 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5631 int refresh_rate = 0; 5632 5633 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5634 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5635 if (refresh_rate > highest_rfr) { 5636 highest_rfr = refresh_rate; 5637 master_stream = j; 5638 } 5639 } 5640 } 5641 for (j = 0; j < stream_count; j++) { 5642 if (stream_set[j]) 5643 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5644 } 5645 } 5646 5647 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5648 { 5649 int i = 0; 5650 struct dc_stream_state *stream; 5651 5652 if (context->stream_count < 2) 5653 return; 5654 for (i = 0; i < context->stream_count ; i++) { 5655 if (!context->streams[i]) 5656 continue; 5657 /* 5658 * TODO: add a function to read AMD VSDB bits and set 5659 * crtc_sync_master.multi_sync_enabled flag 5660 * For now it's set to false 5661 */ 5662 } 5663 5664 set_master_stream(context->streams, context->stream_count); 5665 5666 for (i = 0; i < context->stream_count ; i++) { 5667 stream = context->streams[i]; 5668 5669 if (!stream) 5670 continue; 5671 5672 set_multisync_trigger_params(stream); 5673 } 5674 } 5675 5676 /** 5677 * DOC: FreeSync Video 5678 * 5679 * When a userspace application wants to play a video, the content follows a 5680 * standard format definition that usually specifies the FPS for that format. 5681 * The below list illustrates some video format and the expected FPS, 5682 * respectively: 5683 * 5684 * - TV/NTSC (23.976 FPS) 5685 * - Cinema (24 FPS) 5686 * - TV/PAL (25 FPS) 5687 * - TV/NTSC (29.97 FPS) 5688 * - TV/NTSC (30 FPS) 5689 * - Cinema HFR (48 FPS) 5690 * - TV/PAL (50 FPS) 5691 * - Commonly used (60 FPS) 5692 * - Multiples of 24 (48,72,96 FPS) 5693 * 5694 * The list of standards video format is not huge and can be added to the 5695 * connector modeset list beforehand. With that, userspace can leverage 5696 * FreeSync to extends the front porch in order to attain the target refresh 5697 * rate. Such a switch will happen seamlessly, without screen blanking or 5698 * reprogramming of the output in any other way. If the userspace requests a 5699 * modesetting change compatible with FreeSync modes that only differ in the 5700 * refresh rate, DC will skip the full update and avoid blink during the 5701 * transition. For example, the video player can change the modesetting from 5702 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5703 * causing any display blink. This same concept can be applied to a mode 5704 * setting change. 5705 */ 5706 static struct drm_display_mode * 5707 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5708 bool use_probed_modes) 5709 { 5710 struct drm_display_mode *m, *m_pref = NULL; 5711 u16 current_refresh, highest_refresh; 5712 struct list_head *list_head = use_probed_modes ? 5713 &aconnector->base.probed_modes : 5714 &aconnector->base.modes; 5715 5716 if (aconnector->freesync_vid_base.clock != 0) 5717 return &aconnector->freesync_vid_base; 5718 5719 /* Find the preferred mode */ 5720 list_for_each_entry (m, list_head, head) { 5721 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5722 m_pref = m; 5723 break; 5724 } 5725 } 5726 5727 if (!m_pref) { 5728 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5729 m_pref = list_first_entry_or_null( 5730 &aconnector->base.modes, struct drm_display_mode, head); 5731 if (!m_pref) { 5732 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5733 return NULL; 5734 } 5735 } 5736 5737 highest_refresh = drm_mode_vrefresh(m_pref); 5738 5739 /* 5740 * Find the mode with highest refresh rate with same resolution. 5741 * For some monitors, preferred mode is not the mode with highest 5742 * supported refresh rate. 5743 */ 5744 list_for_each_entry (m, list_head, head) { 5745 current_refresh = drm_mode_vrefresh(m); 5746 5747 if (m->hdisplay == m_pref->hdisplay && 5748 m->vdisplay == m_pref->vdisplay && 5749 highest_refresh < current_refresh) { 5750 highest_refresh = current_refresh; 5751 m_pref = m; 5752 } 5753 } 5754 5755 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5756 return m_pref; 5757 } 5758 5759 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5760 struct amdgpu_dm_connector *aconnector) 5761 { 5762 struct drm_display_mode *high_mode; 5763 int timing_diff; 5764 5765 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5766 if (!high_mode || !mode) 5767 return false; 5768 5769 timing_diff = high_mode->vtotal - mode->vtotal; 5770 5771 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5772 high_mode->hdisplay != mode->hdisplay || 5773 high_mode->vdisplay != mode->vdisplay || 5774 high_mode->hsync_start != mode->hsync_start || 5775 high_mode->hsync_end != mode->hsync_end || 5776 high_mode->htotal != mode->htotal || 5777 high_mode->hskew != mode->hskew || 5778 high_mode->vscan != mode->vscan || 5779 high_mode->vsync_start - mode->vsync_start != timing_diff || 5780 high_mode->vsync_end - mode->vsync_end != timing_diff) 5781 return false; 5782 else 5783 return true; 5784 } 5785 5786 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5787 struct dc_sink *sink, struct dc_stream_state *stream, 5788 struct dsc_dec_dpcd_caps *dsc_caps) 5789 { 5790 stream->timing.flags.DSC = 0; 5791 dsc_caps->is_dsc_supported = false; 5792 5793 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5794 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5795 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5796 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5797 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5798 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5799 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5800 dsc_caps); 5801 } 5802 } 5803 5804 5805 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5806 struct dc_sink *sink, struct dc_stream_state *stream, 5807 struct dsc_dec_dpcd_caps *dsc_caps, 5808 uint32_t max_dsc_target_bpp_limit_override) 5809 { 5810 const struct dc_link_settings *verified_link_cap = NULL; 5811 u32 link_bw_in_kbps; 5812 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5813 struct dc *dc = sink->ctx->dc; 5814 struct dc_dsc_bw_range bw_range = {0}; 5815 struct dc_dsc_config dsc_cfg = {0}; 5816 struct dc_dsc_config_options dsc_options = {0}; 5817 5818 dc_dsc_get_default_config_option(dc, &dsc_options); 5819 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5820 5821 verified_link_cap = dc_link_get_link_cap(stream->link); 5822 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5823 edp_min_bpp_x16 = 8 * 16; 5824 edp_max_bpp_x16 = 8 * 16; 5825 5826 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5827 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5828 5829 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5830 edp_min_bpp_x16 = edp_max_bpp_x16; 5831 5832 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5833 dc->debug.dsc_min_slice_height_override, 5834 edp_min_bpp_x16, edp_max_bpp_x16, 5835 dsc_caps, 5836 &stream->timing, 5837 &bw_range)) { 5838 5839 if (bw_range.max_kbps < link_bw_in_kbps) { 5840 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5841 dsc_caps, 5842 &dsc_options, 5843 0, 5844 &stream->timing, 5845 &dsc_cfg)) { 5846 stream->timing.dsc_cfg = dsc_cfg; 5847 stream->timing.flags.DSC = 1; 5848 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5849 } 5850 return; 5851 } 5852 } 5853 5854 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5855 dsc_caps, 5856 &dsc_options, 5857 link_bw_in_kbps, 5858 &stream->timing, 5859 &dsc_cfg)) { 5860 stream->timing.dsc_cfg = dsc_cfg; 5861 stream->timing.flags.DSC = 1; 5862 } 5863 } 5864 5865 5866 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5867 struct dc_sink *sink, struct dc_stream_state *stream, 5868 struct dsc_dec_dpcd_caps *dsc_caps) 5869 { 5870 struct drm_connector *drm_connector = &aconnector->base; 5871 u32 link_bandwidth_kbps; 5872 struct dc *dc = sink->ctx->dc; 5873 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5874 u32 dsc_max_supported_bw_in_kbps; 5875 u32 max_dsc_target_bpp_limit_override = 5876 drm_connector->display_info.max_dsc_bpp; 5877 struct dc_dsc_config_options dsc_options = {0}; 5878 5879 dc_dsc_get_default_config_option(dc, &dsc_options); 5880 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5881 5882 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5883 dc_link_get_link_cap(aconnector->dc_link)); 5884 5885 /* Set DSC policy according to dsc_clock_en */ 5886 dc_dsc_policy_set_enable_dsc_when_not_needed( 5887 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5888 5889 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5890 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5891 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5892 5893 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5894 5895 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5896 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5897 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5898 dsc_caps, 5899 &dsc_options, 5900 link_bandwidth_kbps, 5901 &stream->timing, 5902 &stream->timing.dsc_cfg)) { 5903 stream->timing.flags.DSC = 1; 5904 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5905 } 5906 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5907 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing); 5908 max_supported_bw_in_kbps = link_bandwidth_kbps; 5909 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5910 5911 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5912 max_supported_bw_in_kbps > 0 && 5913 dsc_max_supported_bw_in_kbps > 0) 5914 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5915 dsc_caps, 5916 &dsc_options, 5917 dsc_max_supported_bw_in_kbps, 5918 &stream->timing, 5919 &stream->timing.dsc_cfg)) { 5920 stream->timing.flags.DSC = 1; 5921 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5922 __func__, drm_connector->name); 5923 } 5924 } 5925 } 5926 5927 /* Overwrite the stream flag if DSC is enabled through debugfs */ 5928 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 5929 stream->timing.flags.DSC = 1; 5930 5931 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 5932 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 5933 5934 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 5935 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 5936 5937 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 5938 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 5939 } 5940 5941 static struct dc_stream_state * 5942 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 5943 const struct drm_display_mode *drm_mode, 5944 const struct dm_connector_state *dm_state, 5945 const struct dc_stream_state *old_stream, 5946 int requested_bpc) 5947 { 5948 struct drm_display_mode *preferred_mode = NULL; 5949 struct drm_connector *drm_connector; 5950 const struct drm_connector_state *con_state = 5951 dm_state ? &dm_state->base : NULL; 5952 struct dc_stream_state *stream = NULL; 5953 struct drm_display_mode mode; 5954 struct drm_display_mode saved_mode; 5955 struct drm_display_mode *freesync_mode = NULL; 5956 bool native_mode_found = false; 5957 bool recalculate_timing = false; 5958 bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false; 5959 int mode_refresh; 5960 int preferred_refresh = 0; 5961 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 5962 struct dsc_dec_dpcd_caps dsc_caps; 5963 5964 struct dc_sink *sink = NULL; 5965 5966 drm_mode_init(&mode, drm_mode); 5967 memset(&saved_mode, 0, sizeof(saved_mode)); 5968 5969 if (aconnector == NULL) { 5970 DRM_ERROR("aconnector is NULL!\n"); 5971 return stream; 5972 } 5973 5974 drm_connector = &aconnector->base; 5975 5976 if (!aconnector->dc_sink) { 5977 sink = create_fake_sink(aconnector); 5978 if (!sink) 5979 return stream; 5980 } else { 5981 sink = aconnector->dc_sink; 5982 dc_sink_retain(sink); 5983 } 5984 5985 stream = dc_create_stream_for_sink(sink); 5986 5987 if (stream == NULL) { 5988 DRM_ERROR("Failed to create stream for sink!\n"); 5989 goto finish; 5990 } 5991 5992 stream->dm_stream_context = aconnector; 5993 5994 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 5995 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 5996 5997 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 5998 /* Search for preferred mode */ 5999 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 6000 native_mode_found = true; 6001 break; 6002 } 6003 } 6004 if (!native_mode_found) 6005 preferred_mode = list_first_entry_or_null( 6006 &aconnector->base.modes, 6007 struct drm_display_mode, 6008 head); 6009 6010 mode_refresh = drm_mode_vrefresh(&mode); 6011 6012 if (preferred_mode == NULL) { 6013 /* 6014 * This may not be an error, the use case is when we have no 6015 * usermode calls to reset and set mode upon hotplug. In this 6016 * case, we call set mode ourselves to restore the previous mode 6017 * and the modelist may not be filled in in time. 6018 */ 6019 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6020 } else { 6021 recalculate_timing = amdgpu_freesync_vid_mode && 6022 is_freesync_video_mode(&mode, aconnector); 6023 if (recalculate_timing) { 6024 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6025 drm_mode_copy(&saved_mode, &mode); 6026 drm_mode_copy(&mode, freesync_mode); 6027 } else { 6028 decide_crtc_timing_for_drm_display_mode( 6029 &mode, preferred_mode, scale); 6030 6031 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6032 } 6033 } 6034 6035 if (recalculate_timing) 6036 drm_mode_set_crtcinfo(&saved_mode, 0); 6037 else if (!dm_state) 6038 drm_mode_set_crtcinfo(&mode, 0); 6039 6040 /* 6041 * If scaling is enabled and refresh rate didn't change 6042 * we copy the vic and polarities of the old timings 6043 */ 6044 if (!scale || mode_refresh != preferred_refresh) 6045 fill_stream_properties_from_drm_display_mode( 6046 stream, &mode, &aconnector->base, con_state, NULL, 6047 requested_bpc); 6048 else 6049 fill_stream_properties_from_drm_display_mode( 6050 stream, &mode, &aconnector->base, con_state, old_stream, 6051 requested_bpc); 6052 6053 if (aconnector->timing_changed) { 6054 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6055 __func__, 6056 stream->timing.display_color_depth, 6057 aconnector->timing_requested->display_color_depth); 6058 stream->timing = *aconnector->timing_requested; 6059 } 6060 6061 /* SST DSC determination policy */ 6062 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6063 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6064 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6065 6066 update_stream_scaling_settings(&mode, dm_state, stream); 6067 6068 fill_audio_info( 6069 &stream->audio_info, 6070 drm_connector, 6071 sink); 6072 6073 update_stream_signal(stream, sink); 6074 6075 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6076 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6077 6078 if (stream->link->psr_settings.psr_feature_enabled) { 6079 // 6080 // should decide stream support vsc sdp colorimetry capability 6081 // before building vsc info packet 6082 // 6083 stream->use_vsc_sdp_for_colorimetry = false; 6084 if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 6085 stream->use_vsc_sdp_for_colorimetry = 6086 aconnector->dc_sink->is_vsc_sdp_colorimetry_supported; 6087 } else { 6088 if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED) 6089 stream->use_vsc_sdp_for_colorimetry = true; 6090 } 6091 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6092 tf = TRANSFER_FUNC_GAMMA_22; 6093 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6094 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6095 6096 } 6097 finish: 6098 dc_sink_release(sink); 6099 6100 return stream; 6101 } 6102 6103 static enum drm_connector_status 6104 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6105 { 6106 bool connected; 6107 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6108 6109 /* 6110 * Notes: 6111 * 1. This interface is NOT called in context of HPD irq. 6112 * 2. This interface *is called* in context of user-mode ioctl. Which 6113 * makes it a bad place for *any* MST-related activity. 6114 */ 6115 6116 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6117 !aconnector->fake_enable) 6118 connected = (aconnector->dc_sink != NULL); 6119 else 6120 connected = (aconnector->base.force == DRM_FORCE_ON || 6121 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6122 6123 update_subconnector_property(aconnector); 6124 6125 return (connected ? connector_status_connected : 6126 connector_status_disconnected); 6127 } 6128 6129 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6130 struct drm_connector_state *connector_state, 6131 struct drm_property *property, 6132 uint64_t val) 6133 { 6134 struct drm_device *dev = connector->dev; 6135 struct amdgpu_device *adev = drm_to_adev(dev); 6136 struct dm_connector_state *dm_old_state = 6137 to_dm_connector_state(connector->state); 6138 struct dm_connector_state *dm_new_state = 6139 to_dm_connector_state(connector_state); 6140 6141 int ret = -EINVAL; 6142 6143 if (property == dev->mode_config.scaling_mode_property) { 6144 enum amdgpu_rmx_type rmx_type; 6145 6146 switch (val) { 6147 case DRM_MODE_SCALE_CENTER: 6148 rmx_type = RMX_CENTER; 6149 break; 6150 case DRM_MODE_SCALE_ASPECT: 6151 rmx_type = RMX_ASPECT; 6152 break; 6153 case DRM_MODE_SCALE_FULLSCREEN: 6154 rmx_type = RMX_FULL; 6155 break; 6156 case DRM_MODE_SCALE_NONE: 6157 default: 6158 rmx_type = RMX_OFF; 6159 break; 6160 } 6161 6162 if (dm_old_state->scaling == rmx_type) 6163 return 0; 6164 6165 dm_new_state->scaling = rmx_type; 6166 ret = 0; 6167 } else if (property == adev->mode_info.underscan_hborder_property) { 6168 dm_new_state->underscan_hborder = val; 6169 ret = 0; 6170 } else if (property == adev->mode_info.underscan_vborder_property) { 6171 dm_new_state->underscan_vborder = val; 6172 ret = 0; 6173 } else if (property == adev->mode_info.underscan_property) { 6174 dm_new_state->underscan_enable = val; 6175 ret = 0; 6176 } else if (property == adev->mode_info.abm_level_property) { 6177 dm_new_state->abm_level = val; 6178 ret = 0; 6179 } 6180 6181 return ret; 6182 } 6183 6184 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6185 const struct drm_connector_state *state, 6186 struct drm_property *property, 6187 uint64_t *val) 6188 { 6189 struct drm_device *dev = connector->dev; 6190 struct amdgpu_device *adev = drm_to_adev(dev); 6191 struct dm_connector_state *dm_state = 6192 to_dm_connector_state(state); 6193 int ret = -EINVAL; 6194 6195 if (property == dev->mode_config.scaling_mode_property) { 6196 switch (dm_state->scaling) { 6197 case RMX_CENTER: 6198 *val = DRM_MODE_SCALE_CENTER; 6199 break; 6200 case RMX_ASPECT: 6201 *val = DRM_MODE_SCALE_ASPECT; 6202 break; 6203 case RMX_FULL: 6204 *val = DRM_MODE_SCALE_FULLSCREEN; 6205 break; 6206 case RMX_OFF: 6207 default: 6208 *val = DRM_MODE_SCALE_NONE; 6209 break; 6210 } 6211 ret = 0; 6212 } else if (property == adev->mode_info.underscan_hborder_property) { 6213 *val = dm_state->underscan_hborder; 6214 ret = 0; 6215 } else if (property == adev->mode_info.underscan_vborder_property) { 6216 *val = dm_state->underscan_vborder; 6217 ret = 0; 6218 } else if (property == adev->mode_info.underscan_property) { 6219 *val = dm_state->underscan_enable; 6220 ret = 0; 6221 } else if (property == adev->mode_info.abm_level_property) { 6222 *val = dm_state->abm_level; 6223 ret = 0; 6224 } 6225 6226 return ret; 6227 } 6228 6229 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6230 { 6231 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6232 6233 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6234 } 6235 6236 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6237 { 6238 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6239 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6240 struct amdgpu_display_manager *dm = &adev->dm; 6241 6242 /* 6243 * Call only if mst_mgr was initialized before since it's not done 6244 * for all connector types. 6245 */ 6246 if (aconnector->mst_mgr.dev) 6247 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6248 6249 if (aconnector->bl_idx != -1) { 6250 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6251 dm->backlight_dev[aconnector->bl_idx] = NULL; 6252 } 6253 6254 if (aconnector->dc_em_sink) 6255 dc_sink_release(aconnector->dc_em_sink); 6256 aconnector->dc_em_sink = NULL; 6257 if (aconnector->dc_sink) 6258 dc_sink_release(aconnector->dc_sink); 6259 aconnector->dc_sink = NULL; 6260 6261 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6262 drm_connector_unregister(connector); 6263 drm_connector_cleanup(connector); 6264 if (aconnector->i2c) { 6265 i2c_del_adapter(&aconnector->i2c->base); 6266 kfree(aconnector->i2c); 6267 } 6268 kfree(aconnector->dm_dp_aux.aux.name); 6269 6270 kfree(connector); 6271 } 6272 6273 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6274 { 6275 struct dm_connector_state *state = 6276 to_dm_connector_state(connector->state); 6277 6278 if (connector->state) 6279 __drm_atomic_helper_connector_destroy_state(connector->state); 6280 6281 kfree(state); 6282 6283 state = kzalloc(sizeof(*state), GFP_KERNEL); 6284 6285 if (state) { 6286 state->scaling = RMX_OFF; 6287 state->underscan_enable = false; 6288 state->underscan_hborder = 0; 6289 state->underscan_vborder = 0; 6290 state->base.max_requested_bpc = 8; 6291 state->vcpi_slots = 0; 6292 state->pbn = 0; 6293 6294 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6295 state->abm_level = amdgpu_dm_abm_level; 6296 6297 __drm_atomic_helper_connector_reset(connector, &state->base); 6298 } 6299 } 6300 6301 struct drm_connector_state * 6302 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6303 { 6304 struct dm_connector_state *state = 6305 to_dm_connector_state(connector->state); 6306 6307 struct dm_connector_state *new_state = 6308 kmemdup(state, sizeof(*state), GFP_KERNEL); 6309 6310 if (!new_state) 6311 return NULL; 6312 6313 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6314 6315 new_state->freesync_capable = state->freesync_capable; 6316 new_state->abm_level = state->abm_level; 6317 new_state->scaling = state->scaling; 6318 new_state->underscan_enable = state->underscan_enable; 6319 new_state->underscan_hborder = state->underscan_hborder; 6320 new_state->underscan_vborder = state->underscan_vborder; 6321 new_state->vcpi_slots = state->vcpi_slots; 6322 new_state->pbn = state->pbn; 6323 return &new_state->base; 6324 } 6325 6326 static int 6327 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6328 { 6329 struct amdgpu_dm_connector *amdgpu_dm_connector = 6330 to_amdgpu_dm_connector(connector); 6331 int r; 6332 6333 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6334 6335 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6336 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6337 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6338 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6339 if (r) 6340 return r; 6341 } 6342 6343 #if defined(CONFIG_DEBUG_FS) 6344 connector_debugfs_init(amdgpu_dm_connector); 6345 #endif 6346 6347 return 0; 6348 } 6349 6350 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 6351 { 6352 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6353 struct dc_link *dc_link = aconnector->dc_link; 6354 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 6355 struct edid *edid; 6356 6357 if (!connector->edid_override) 6358 return; 6359 6360 drm_edid_override_connector_update(&aconnector->base); 6361 edid = aconnector->base.edid_blob_ptr->data; 6362 aconnector->edid = edid; 6363 6364 /* Update emulated (virtual) sink's EDID */ 6365 if (dc_em_sink && dc_link) { 6366 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 6367 memmove(dc_em_sink->dc_edid.raw_edid, edid, (edid->extensions + 1) * EDID_LENGTH); 6368 dm_helpers_parse_edid_caps( 6369 dc_link, 6370 &dc_em_sink->dc_edid, 6371 &dc_em_sink->edid_caps); 6372 } 6373 } 6374 6375 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6376 .reset = amdgpu_dm_connector_funcs_reset, 6377 .detect = amdgpu_dm_connector_detect, 6378 .fill_modes = drm_helper_probe_single_connector_modes, 6379 .destroy = amdgpu_dm_connector_destroy, 6380 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6381 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6382 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6383 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6384 .late_register = amdgpu_dm_connector_late_register, 6385 .early_unregister = amdgpu_dm_connector_unregister, 6386 .force = amdgpu_dm_connector_funcs_force 6387 }; 6388 6389 static int get_modes(struct drm_connector *connector) 6390 { 6391 return amdgpu_dm_connector_get_modes(connector); 6392 } 6393 6394 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6395 { 6396 struct dc_sink_init_data init_params = { 6397 .link = aconnector->dc_link, 6398 .sink_signal = SIGNAL_TYPE_VIRTUAL 6399 }; 6400 struct edid *edid; 6401 6402 if (!aconnector->base.edid_blob_ptr) { 6403 /* if connector->edid_override valid, pass 6404 * it to edid_override to edid_blob_ptr 6405 */ 6406 6407 drm_edid_override_connector_update(&aconnector->base); 6408 6409 if (!aconnector->base.edid_blob_ptr) { 6410 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6411 aconnector->base.name); 6412 6413 aconnector->base.force = DRM_FORCE_OFF; 6414 return; 6415 } 6416 } 6417 6418 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6419 6420 aconnector->edid = edid; 6421 6422 aconnector->dc_em_sink = dc_link_add_remote_sink( 6423 aconnector->dc_link, 6424 (uint8_t *)edid, 6425 (edid->extensions + 1) * EDID_LENGTH, 6426 &init_params); 6427 6428 if (aconnector->base.force == DRM_FORCE_ON) { 6429 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6430 aconnector->dc_link->local_sink : 6431 aconnector->dc_em_sink; 6432 dc_sink_retain(aconnector->dc_sink); 6433 } 6434 } 6435 6436 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6437 { 6438 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6439 6440 /* 6441 * In case of headless boot with force on for DP managed connector 6442 * Those settings have to be != 0 to get initial modeset 6443 */ 6444 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6445 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6446 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6447 } 6448 6449 create_eml_sink(aconnector); 6450 } 6451 6452 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6453 struct dc_stream_state *stream) 6454 { 6455 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6456 struct dc_plane_state *dc_plane_state = NULL; 6457 struct dc_state *dc_state = NULL; 6458 6459 if (!stream) 6460 goto cleanup; 6461 6462 dc_plane_state = dc_create_plane_state(dc); 6463 if (!dc_plane_state) 6464 goto cleanup; 6465 6466 dc_state = dc_create_state(dc); 6467 if (!dc_state) 6468 goto cleanup; 6469 6470 /* populate stream to plane */ 6471 dc_plane_state->src_rect.height = stream->src.height; 6472 dc_plane_state->src_rect.width = stream->src.width; 6473 dc_plane_state->dst_rect.height = stream->src.height; 6474 dc_plane_state->dst_rect.width = stream->src.width; 6475 dc_plane_state->clip_rect.height = stream->src.height; 6476 dc_plane_state->clip_rect.width = stream->src.width; 6477 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6478 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6479 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6480 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6481 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6482 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6483 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6484 dc_plane_state->rotation = ROTATION_ANGLE_0; 6485 dc_plane_state->is_tiling_rotated = false; 6486 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6487 6488 dc_result = dc_validate_stream(dc, stream); 6489 if (dc_result == DC_OK) 6490 dc_result = dc_validate_plane(dc, dc_plane_state); 6491 6492 if (dc_result == DC_OK) 6493 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6494 6495 if (dc_result == DC_OK && !dc_add_plane_to_context( 6496 dc, 6497 stream, 6498 dc_plane_state, 6499 dc_state)) 6500 dc_result = DC_FAIL_ATTACH_SURFACES; 6501 6502 if (dc_result == DC_OK) 6503 dc_result = dc_validate_global_state(dc, dc_state, true); 6504 6505 cleanup: 6506 if (dc_state) 6507 dc_release_state(dc_state); 6508 6509 if (dc_plane_state) 6510 dc_plane_state_release(dc_plane_state); 6511 6512 return dc_result; 6513 } 6514 6515 struct dc_stream_state * 6516 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6517 const struct drm_display_mode *drm_mode, 6518 const struct dm_connector_state *dm_state, 6519 const struct dc_stream_state *old_stream) 6520 { 6521 struct drm_connector *connector = &aconnector->base; 6522 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6523 struct dc_stream_state *stream; 6524 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6525 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6526 enum dc_status dc_result = DC_OK; 6527 6528 do { 6529 stream = create_stream_for_sink(aconnector, drm_mode, 6530 dm_state, old_stream, 6531 requested_bpc); 6532 if (stream == NULL) { 6533 DRM_ERROR("Failed to create stream for sink!\n"); 6534 break; 6535 } 6536 6537 dc_result = dc_validate_stream(adev->dm.dc, stream); 6538 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6539 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6540 6541 if (dc_result == DC_OK) 6542 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6543 6544 if (dc_result != DC_OK) { 6545 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6546 drm_mode->hdisplay, 6547 drm_mode->vdisplay, 6548 drm_mode->clock, 6549 dc_result, 6550 dc_status_to_str(dc_result)); 6551 6552 dc_stream_release(stream); 6553 stream = NULL; 6554 requested_bpc -= 2; /* lower bpc to retry validation */ 6555 } 6556 6557 } while (stream == NULL && requested_bpc >= 6); 6558 6559 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6560 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6561 6562 aconnector->force_yuv420_output = true; 6563 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6564 dm_state, old_stream); 6565 aconnector->force_yuv420_output = false; 6566 } 6567 6568 return stream; 6569 } 6570 6571 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6572 struct drm_display_mode *mode) 6573 { 6574 int result = MODE_ERROR; 6575 struct dc_sink *dc_sink; 6576 /* TODO: Unhardcode stream count */ 6577 struct dc_stream_state *stream; 6578 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6579 6580 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6581 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6582 return result; 6583 6584 /* 6585 * Only run this the first time mode_valid is called to initilialize 6586 * EDID mgmt 6587 */ 6588 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6589 !aconnector->dc_em_sink) 6590 handle_edid_mgmt(aconnector); 6591 6592 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6593 6594 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6595 aconnector->base.force != DRM_FORCE_ON) { 6596 DRM_ERROR("dc_sink is NULL!\n"); 6597 goto fail; 6598 } 6599 6600 stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL); 6601 if (stream) { 6602 dc_stream_release(stream); 6603 result = MODE_OK; 6604 } 6605 6606 fail: 6607 /* TODO: error handling*/ 6608 return result; 6609 } 6610 6611 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6612 struct dc_info_packet *out) 6613 { 6614 struct hdmi_drm_infoframe frame; 6615 unsigned char buf[30]; /* 26 + 4 */ 6616 ssize_t len; 6617 int ret, i; 6618 6619 memset(out, 0, sizeof(*out)); 6620 6621 if (!state->hdr_output_metadata) 6622 return 0; 6623 6624 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6625 if (ret) 6626 return ret; 6627 6628 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6629 if (len < 0) 6630 return (int)len; 6631 6632 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6633 if (len != 30) 6634 return -EINVAL; 6635 6636 /* Prepare the infopacket for DC. */ 6637 switch (state->connector->connector_type) { 6638 case DRM_MODE_CONNECTOR_HDMIA: 6639 out->hb0 = 0x87; /* type */ 6640 out->hb1 = 0x01; /* version */ 6641 out->hb2 = 0x1A; /* length */ 6642 out->sb[0] = buf[3]; /* checksum */ 6643 i = 1; 6644 break; 6645 6646 case DRM_MODE_CONNECTOR_DisplayPort: 6647 case DRM_MODE_CONNECTOR_eDP: 6648 out->hb0 = 0x00; /* sdp id, zero */ 6649 out->hb1 = 0x87; /* type */ 6650 out->hb2 = 0x1D; /* payload len - 1 */ 6651 out->hb3 = (0x13 << 2); /* sdp version */ 6652 out->sb[0] = 0x01; /* version */ 6653 out->sb[1] = 0x1A; /* length */ 6654 i = 2; 6655 break; 6656 6657 default: 6658 return -EINVAL; 6659 } 6660 6661 memcpy(&out->sb[i], &buf[4], 26); 6662 out->valid = true; 6663 6664 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6665 sizeof(out->sb), false); 6666 6667 return 0; 6668 } 6669 6670 static int 6671 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6672 struct drm_atomic_state *state) 6673 { 6674 struct drm_connector_state *new_con_state = 6675 drm_atomic_get_new_connector_state(state, conn); 6676 struct drm_connector_state *old_con_state = 6677 drm_atomic_get_old_connector_state(state, conn); 6678 struct drm_crtc *crtc = new_con_state->crtc; 6679 struct drm_crtc_state *new_crtc_state; 6680 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6681 int ret; 6682 6683 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6684 6685 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6686 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6687 if (ret < 0) 6688 return ret; 6689 } 6690 6691 if (!crtc) 6692 return 0; 6693 6694 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6695 struct dc_info_packet hdr_infopacket; 6696 6697 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6698 if (ret) 6699 return ret; 6700 6701 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6702 if (IS_ERR(new_crtc_state)) 6703 return PTR_ERR(new_crtc_state); 6704 6705 /* 6706 * DC considers the stream backends changed if the 6707 * static metadata changes. Forcing the modeset also 6708 * gives a simple way for userspace to switch from 6709 * 8bpc to 10bpc when setting the metadata to enter 6710 * or exit HDR. 6711 * 6712 * Changing the static metadata after it's been 6713 * set is permissible, however. So only force a 6714 * modeset if we're entering or exiting HDR. 6715 */ 6716 new_crtc_state->mode_changed = 6717 !old_con_state->hdr_output_metadata || 6718 !new_con_state->hdr_output_metadata; 6719 } 6720 6721 return 0; 6722 } 6723 6724 static const struct drm_connector_helper_funcs 6725 amdgpu_dm_connector_helper_funcs = { 6726 /* 6727 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6728 * modes will be filtered by drm_mode_validate_size(), and those modes 6729 * are missing after user start lightdm. So we need to renew modes list. 6730 * in get_modes call back, not just return the modes count 6731 */ 6732 .get_modes = get_modes, 6733 .mode_valid = amdgpu_dm_connector_mode_valid, 6734 .atomic_check = amdgpu_dm_connector_atomic_check, 6735 }; 6736 6737 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6738 { 6739 6740 } 6741 6742 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6743 { 6744 switch (display_color_depth) { 6745 case COLOR_DEPTH_666: 6746 return 6; 6747 case COLOR_DEPTH_888: 6748 return 8; 6749 case COLOR_DEPTH_101010: 6750 return 10; 6751 case COLOR_DEPTH_121212: 6752 return 12; 6753 case COLOR_DEPTH_141414: 6754 return 14; 6755 case COLOR_DEPTH_161616: 6756 return 16; 6757 default: 6758 break; 6759 } 6760 return 0; 6761 } 6762 6763 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6764 struct drm_crtc_state *crtc_state, 6765 struct drm_connector_state *conn_state) 6766 { 6767 struct drm_atomic_state *state = crtc_state->state; 6768 struct drm_connector *connector = conn_state->connector; 6769 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6770 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6771 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6772 struct drm_dp_mst_topology_mgr *mst_mgr; 6773 struct drm_dp_mst_port *mst_port; 6774 struct drm_dp_mst_topology_state *mst_state; 6775 enum dc_color_depth color_depth; 6776 int clock, bpp = 0; 6777 bool is_y420 = false; 6778 6779 if (!aconnector->mst_output_port) 6780 return 0; 6781 6782 mst_port = aconnector->mst_output_port; 6783 mst_mgr = &aconnector->mst_root->mst_mgr; 6784 6785 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6786 return 0; 6787 6788 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6789 if (IS_ERR(mst_state)) 6790 return PTR_ERR(mst_state); 6791 6792 if (!mst_state->pbn_div) 6793 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6794 6795 if (!state->duplicated) { 6796 int max_bpc = conn_state->max_requested_bpc; 6797 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6798 aconnector->force_yuv420_output; 6799 color_depth = convert_color_depth_from_display_info(connector, 6800 is_y420, 6801 max_bpc); 6802 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6803 clock = adjusted_mode->clock; 6804 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false); 6805 } 6806 6807 dm_new_connector_state->vcpi_slots = 6808 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6809 dm_new_connector_state->pbn); 6810 if (dm_new_connector_state->vcpi_slots < 0) { 6811 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6812 return dm_new_connector_state->vcpi_slots; 6813 } 6814 return 0; 6815 } 6816 6817 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6818 .disable = dm_encoder_helper_disable, 6819 .atomic_check = dm_encoder_helper_atomic_check 6820 }; 6821 6822 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6823 struct dc_state *dc_state, 6824 struct dsc_mst_fairness_vars *vars) 6825 { 6826 struct dc_stream_state *stream = NULL; 6827 struct drm_connector *connector; 6828 struct drm_connector_state *new_con_state; 6829 struct amdgpu_dm_connector *aconnector; 6830 struct dm_connector_state *dm_conn_state; 6831 int i, j, ret; 6832 int vcpi, pbn_div, pbn, slot_num = 0; 6833 6834 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6835 6836 aconnector = to_amdgpu_dm_connector(connector); 6837 6838 if (!aconnector->mst_output_port) 6839 continue; 6840 6841 if (!new_con_state || !new_con_state->crtc) 6842 continue; 6843 6844 dm_conn_state = to_dm_connector_state(new_con_state); 6845 6846 for (j = 0; j < dc_state->stream_count; j++) { 6847 stream = dc_state->streams[j]; 6848 if (!stream) 6849 continue; 6850 6851 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6852 break; 6853 6854 stream = NULL; 6855 } 6856 6857 if (!stream) 6858 continue; 6859 6860 pbn_div = dm_mst_get_pbn_divider(stream->link); 6861 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6862 for (j = 0; j < dc_state->stream_count; j++) { 6863 if (vars[j].aconnector == aconnector) { 6864 pbn = vars[j].pbn; 6865 break; 6866 } 6867 } 6868 6869 if (j == dc_state->stream_count) 6870 continue; 6871 6872 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6873 6874 if (stream->timing.flags.DSC != 1) { 6875 dm_conn_state->pbn = pbn; 6876 dm_conn_state->vcpi_slots = slot_num; 6877 6878 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6879 dm_conn_state->pbn, false); 6880 if (ret < 0) 6881 return ret; 6882 6883 continue; 6884 } 6885 6886 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6887 if (vcpi < 0) 6888 return vcpi; 6889 6890 dm_conn_state->pbn = pbn; 6891 dm_conn_state->vcpi_slots = vcpi; 6892 } 6893 return 0; 6894 } 6895 6896 static int to_drm_connector_type(enum signal_type st) 6897 { 6898 switch (st) { 6899 case SIGNAL_TYPE_HDMI_TYPE_A: 6900 return DRM_MODE_CONNECTOR_HDMIA; 6901 case SIGNAL_TYPE_EDP: 6902 return DRM_MODE_CONNECTOR_eDP; 6903 case SIGNAL_TYPE_LVDS: 6904 return DRM_MODE_CONNECTOR_LVDS; 6905 case SIGNAL_TYPE_RGB: 6906 return DRM_MODE_CONNECTOR_VGA; 6907 case SIGNAL_TYPE_DISPLAY_PORT: 6908 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6909 return DRM_MODE_CONNECTOR_DisplayPort; 6910 case SIGNAL_TYPE_DVI_DUAL_LINK: 6911 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6912 return DRM_MODE_CONNECTOR_DVID; 6913 case SIGNAL_TYPE_VIRTUAL: 6914 return DRM_MODE_CONNECTOR_VIRTUAL; 6915 6916 default: 6917 return DRM_MODE_CONNECTOR_Unknown; 6918 } 6919 } 6920 6921 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 6922 { 6923 struct drm_encoder *encoder; 6924 6925 /* There is only one encoder per connector */ 6926 drm_connector_for_each_possible_encoder(connector, encoder) 6927 return encoder; 6928 6929 return NULL; 6930 } 6931 6932 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 6933 { 6934 struct drm_encoder *encoder; 6935 struct amdgpu_encoder *amdgpu_encoder; 6936 6937 encoder = amdgpu_dm_connector_to_encoder(connector); 6938 6939 if (encoder == NULL) 6940 return; 6941 6942 amdgpu_encoder = to_amdgpu_encoder(encoder); 6943 6944 amdgpu_encoder->native_mode.clock = 0; 6945 6946 if (!list_empty(&connector->probed_modes)) { 6947 struct drm_display_mode *preferred_mode = NULL; 6948 6949 list_for_each_entry(preferred_mode, 6950 &connector->probed_modes, 6951 head) { 6952 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 6953 amdgpu_encoder->native_mode = *preferred_mode; 6954 6955 break; 6956 } 6957 6958 } 6959 } 6960 6961 static struct drm_display_mode * 6962 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 6963 char *name, 6964 int hdisplay, int vdisplay) 6965 { 6966 struct drm_device *dev = encoder->dev; 6967 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6968 struct drm_display_mode *mode = NULL; 6969 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6970 6971 mode = drm_mode_duplicate(dev, native_mode); 6972 6973 if (mode == NULL) 6974 return NULL; 6975 6976 mode->hdisplay = hdisplay; 6977 mode->vdisplay = vdisplay; 6978 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 6979 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 6980 6981 return mode; 6982 6983 } 6984 6985 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 6986 struct drm_connector *connector) 6987 { 6988 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6989 struct drm_display_mode *mode = NULL; 6990 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6991 struct amdgpu_dm_connector *amdgpu_dm_connector = 6992 to_amdgpu_dm_connector(connector); 6993 int i; 6994 int n; 6995 struct mode_size { 6996 char name[DRM_DISPLAY_MODE_LEN]; 6997 int w; 6998 int h; 6999 } common_modes[] = { 7000 { "640x480", 640, 480}, 7001 { "800x600", 800, 600}, 7002 { "1024x768", 1024, 768}, 7003 { "1280x720", 1280, 720}, 7004 { "1280x800", 1280, 800}, 7005 {"1280x1024", 1280, 1024}, 7006 { "1440x900", 1440, 900}, 7007 {"1680x1050", 1680, 1050}, 7008 {"1600x1200", 1600, 1200}, 7009 {"1920x1080", 1920, 1080}, 7010 {"1920x1200", 1920, 1200} 7011 }; 7012 7013 n = ARRAY_SIZE(common_modes); 7014 7015 for (i = 0; i < n; i++) { 7016 struct drm_display_mode *curmode = NULL; 7017 bool mode_existed = false; 7018 7019 if (common_modes[i].w > native_mode->hdisplay || 7020 common_modes[i].h > native_mode->vdisplay || 7021 (common_modes[i].w == native_mode->hdisplay && 7022 common_modes[i].h == native_mode->vdisplay)) 7023 continue; 7024 7025 list_for_each_entry(curmode, &connector->probed_modes, head) { 7026 if (common_modes[i].w == curmode->hdisplay && 7027 common_modes[i].h == curmode->vdisplay) { 7028 mode_existed = true; 7029 break; 7030 } 7031 } 7032 7033 if (mode_existed) 7034 continue; 7035 7036 mode = amdgpu_dm_create_common_mode(encoder, 7037 common_modes[i].name, common_modes[i].w, 7038 common_modes[i].h); 7039 if (!mode) 7040 continue; 7041 7042 drm_mode_probed_add(connector, mode); 7043 amdgpu_dm_connector->num_modes++; 7044 } 7045 } 7046 7047 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7048 { 7049 struct drm_encoder *encoder; 7050 struct amdgpu_encoder *amdgpu_encoder; 7051 const struct drm_display_mode *native_mode; 7052 7053 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7054 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7055 return; 7056 7057 mutex_lock(&connector->dev->mode_config.mutex); 7058 amdgpu_dm_connector_get_modes(connector); 7059 mutex_unlock(&connector->dev->mode_config.mutex); 7060 7061 encoder = amdgpu_dm_connector_to_encoder(connector); 7062 if (!encoder) 7063 return; 7064 7065 amdgpu_encoder = to_amdgpu_encoder(encoder); 7066 7067 native_mode = &amdgpu_encoder->native_mode; 7068 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7069 return; 7070 7071 drm_connector_set_panel_orientation_with_quirk(connector, 7072 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7073 native_mode->hdisplay, 7074 native_mode->vdisplay); 7075 } 7076 7077 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7078 struct edid *edid) 7079 { 7080 struct amdgpu_dm_connector *amdgpu_dm_connector = 7081 to_amdgpu_dm_connector(connector); 7082 7083 if (edid) { 7084 /* empty probed_modes */ 7085 INIT_LIST_HEAD(&connector->probed_modes); 7086 amdgpu_dm_connector->num_modes = 7087 drm_add_edid_modes(connector, edid); 7088 7089 /* sorting the probed modes before calling function 7090 * amdgpu_dm_get_native_mode() since EDID can have 7091 * more than one preferred mode. The modes that are 7092 * later in the probed mode list could be of higher 7093 * and preferred resolution. For example, 3840x2160 7094 * resolution in base EDID preferred timing and 4096x2160 7095 * preferred resolution in DID extension block later. 7096 */ 7097 drm_mode_sort(&connector->probed_modes); 7098 amdgpu_dm_get_native_mode(connector); 7099 7100 /* Freesync capabilities are reset by calling 7101 * drm_add_edid_modes() and need to be 7102 * restored here. 7103 */ 7104 amdgpu_dm_update_freesync_caps(connector, edid); 7105 } else { 7106 amdgpu_dm_connector->num_modes = 0; 7107 } 7108 } 7109 7110 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7111 struct drm_display_mode *mode) 7112 { 7113 struct drm_display_mode *m; 7114 7115 list_for_each_entry (m, &aconnector->base.probed_modes, head) { 7116 if (drm_mode_equal(m, mode)) 7117 return true; 7118 } 7119 7120 return false; 7121 } 7122 7123 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7124 { 7125 const struct drm_display_mode *m; 7126 struct drm_display_mode *new_mode; 7127 uint i; 7128 u32 new_modes_count = 0; 7129 7130 /* Standard FPS values 7131 * 7132 * 23.976 - TV/NTSC 7133 * 24 - Cinema 7134 * 25 - TV/PAL 7135 * 29.97 - TV/NTSC 7136 * 30 - TV/NTSC 7137 * 48 - Cinema HFR 7138 * 50 - TV/PAL 7139 * 60 - Commonly used 7140 * 48,72,96,120 - Multiples of 24 7141 */ 7142 static const u32 common_rates[] = { 7143 23976, 24000, 25000, 29970, 30000, 7144 48000, 50000, 60000, 72000, 96000, 120000 7145 }; 7146 7147 /* 7148 * Find mode with highest refresh rate with the same resolution 7149 * as the preferred mode. Some monitors report a preferred mode 7150 * with lower resolution than the highest refresh rate supported. 7151 */ 7152 7153 m = get_highest_refresh_rate_mode(aconnector, true); 7154 if (!m) 7155 return 0; 7156 7157 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7158 u64 target_vtotal, target_vtotal_diff; 7159 u64 num, den; 7160 7161 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7162 continue; 7163 7164 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7165 common_rates[i] > aconnector->max_vfreq * 1000) 7166 continue; 7167 7168 num = (unsigned long long)m->clock * 1000 * 1000; 7169 den = common_rates[i] * (unsigned long long)m->htotal; 7170 target_vtotal = div_u64(num, den); 7171 target_vtotal_diff = target_vtotal - m->vtotal; 7172 7173 /* Check for illegal modes */ 7174 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7175 m->vsync_end + target_vtotal_diff < m->vsync_start || 7176 m->vtotal + target_vtotal_diff < m->vsync_end) 7177 continue; 7178 7179 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7180 if (!new_mode) 7181 goto out; 7182 7183 new_mode->vtotal += (u16)target_vtotal_diff; 7184 new_mode->vsync_start += (u16)target_vtotal_diff; 7185 new_mode->vsync_end += (u16)target_vtotal_diff; 7186 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7187 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7188 7189 if (!is_duplicate_mode(aconnector, new_mode)) { 7190 drm_mode_probed_add(&aconnector->base, new_mode); 7191 new_modes_count += 1; 7192 } else 7193 drm_mode_destroy(aconnector->base.dev, new_mode); 7194 } 7195 out: 7196 return new_modes_count; 7197 } 7198 7199 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7200 struct edid *edid) 7201 { 7202 struct amdgpu_dm_connector *amdgpu_dm_connector = 7203 to_amdgpu_dm_connector(connector); 7204 7205 if (!(amdgpu_freesync_vid_mode && edid)) 7206 return; 7207 7208 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7209 amdgpu_dm_connector->num_modes += 7210 add_fs_modes(amdgpu_dm_connector); 7211 } 7212 7213 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7214 { 7215 struct amdgpu_dm_connector *amdgpu_dm_connector = 7216 to_amdgpu_dm_connector(connector); 7217 struct drm_encoder *encoder; 7218 struct edid *edid = amdgpu_dm_connector->edid; 7219 struct dc_link_settings *verified_link_cap = 7220 &amdgpu_dm_connector->dc_link->verified_link_cap; 7221 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7222 7223 encoder = amdgpu_dm_connector_to_encoder(connector); 7224 7225 if (!drm_edid_is_valid(edid)) { 7226 amdgpu_dm_connector->num_modes = 7227 drm_add_modes_noedid(connector, 640, 480); 7228 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7229 amdgpu_dm_connector->num_modes += 7230 drm_add_modes_noedid(connector, 1920, 1080); 7231 } else { 7232 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7233 amdgpu_dm_connector_add_common_modes(encoder, connector); 7234 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7235 } 7236 amdgpu_dm_fbc_init(connector); 7237 7238 return amdgpu_dm_connector->num_modes; 7239 } 7240 7241 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7242 struct amdgpu_dm_connector *aconnector, 7243 int connector_type, 7244 struct dc_link *link, 7245 int link_index) 7246 { 7247 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7248 7249 /* 7250 * Some of the properties below require access to state, like bpc. 7251 * Allocate some default initial connector state with our reset helper. 7252 */ 7253 if (aconnector->base.funcs->reset) 7254 aconnector->base.funcs->reset(&aconnector->base); 7255 7256 aconnector->connector_id = link_index; 7257 aconnector->bl_idx = -1; 7258 aconnector->dc_link = link; 7259 aconnector->base.interlace_allowed = false; 7260 aconnector->base.doublescan_allowed = false; 7261 aconnector->base.stereo_allowed = false; 7262 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7263 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7264 aconnector->audio_inst = -1; 7265 aconnector->pack_sdp_v1_3 = false; 7266 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7267 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7268 mutex_init(&aconnector->hpd_lock); 7269 7270 /* 7271 * configure support HPD hot plug connector_>polled default value is 0 7272 * which means HPD hot plug not supported 7273 */ 7274 switch (connector_type) { 7275 case DRM_MODE_CONNECTOR_HDMIA: 7276 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7277 aconnector->base.ycbcr_420_allowed = 7278 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7279 break; 7280 case DRM_MODE_CONNECTOR_DisplayPort: 7281 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7282 link->link_enc = link_enc_cfg_get_link_enc(link); 7283 ASSERT(link->link_enc); 7284 if (link->link_enc) 7285 aconnector->base.ycbcr_420_allowed = 7286 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7287 break; 7288 case DRM_MODE_CONNECTOR_DVID: 7289 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7290 break; 7291 default: 7292 break; 7293 } 7294 7295 drm_object_attach_property(&aconnector->base.base, 7296 dm->ddev->mode_config.scaling_mode_property, 7297 DRM_MODE_SCALE_NONE); 7298 7299 drm_object_attach_property(&aconnector->base.base, 7300 adev->mode_info.underscan_property, 7301 UNDERSCAN_OFF); 7302 drm_object_attach_property(&aconnector->base.base, 7303 adev->mode_info.underscan_hborder_property, 7304 0); 7305 drm_object_attach_property(&aconnector->base.base, 7306 adev->mode_info.underscan_vborder_property, 7307 0); 7308 7309 if (!aconnector->mst_root) 7310 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7311 7312 aconnector->base.state->max_bpc = 16; 7313 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7314 7315 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7316 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7317 drm_object_attach_property(&aconnector->base.base, 7318 adev->mode_info.abm_level_property, 0); 7319 } 7320 7321 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7322 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7323 connector_type == DRM_MODE_CONNECTOR_eDP) { 7324 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7325 7326 if (!aconnector->mst_root) 7327 drm_connector_attach_vrr_capable_property(&aconnector->base); 7328 7329 if (adev->dm.hdcp_workqueue) 7330 drm_connector_attach_content_protection_property(&aconnector->base, true); 7331 } 7332 } 7333 7334 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7335 struct i2c_msg *msgs, int num) 7336 { 7337 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7338 struct ddc_service *ddc_service = i2c->ddc_service; 7339 struct i2c_command cmd; 7340 int i; 7341 int result = -EIO; 7342 7343 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7344 7345 if (!cmd.payloads) 7346 return result; 7347 7348 cmd.number_of_payloads = num; 7349 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7350 cmd.speed = 100; 7351 7352 for (i = 0; i < num; i++) { 7353 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7354 cmd.payloads[i].address = msgs[i].addr; 7355 cmd.payloads[i].length = msgs[i].len; 7356 cmd.payloads[i].data = msgs[i].buf; 7357 } 7358 7359 if (dc_submit_i2c( 7360 ddc_service->ctx->dc, 7361 ddc_service->link->link_index, 7362 &cmd)) 7363 result = num; 7364 7365 kfree(cmd.payloads); 7366 return result; 7367 } 7368 7369 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7370 { 7371 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7372 } 7373 7374 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7375 .master_xfer = amdgpu_dm_i2c_xfer, 7376 .functionality = amdgpu_dm_i2c_func, 7377 }; 7378 7379 static struct amdgpu_i2c_adapter * 7380 create_i2c(struct ddc_service *ddc_service, 7381 int link_index, 7382 int *res) 7383 { 7384 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7385 struct amdgpu_i2c_adapter *i2c; 7386 7387 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7388 if (!i2c) 7389 return NULL; 7390 i2c->base.owner = THIS_MODULE; 7391 i2c->base.class = I2C_CLASS_DDC; 7392 i2c->base.dev.parent = &adev->pdev->dev; 7393 i2c->base.algo = &amdgpu_dm_i2c_algo; 7394 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7395 i2c_set_adapdata(&i2c->base, i2c); 7396 i2c->ddc_service = ddc_service; 7397 7398 return i2c; 7399 } 7400 7401 7402 /* 7403 * Note: this function assumes that dc_link_detect() was called for the 7404 * dc_link which will be represented by this aconnector. 7405 */ 7406 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7407 struct amdgpu_dm_connector *aconnector, 7408 u32 link_index, 7409 struct amdgpu_encoder *aencoder) 7410 { 7411 int res = 0; 7412 int connector_type; 7413 struct dc *dc = dm->dc; 7414 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7415 struct amdgpu_i2c_adapter *i2c; 7416 7417 link->priv = aconnector; 7418 7419 DRM_DEBUG_DRIVER("%s()\n", __func__); 7420 7421 i2c = create_i2c(link->ddc, link->link_index, &res); 7422 if (!i2c) { 7423 DRM_ERROR("Failed to create i2c adapter data\n"); 7424 return -ENOMEM; 7425 } 7426 7427 aconnector->i2c = i2c; 7428 res = i2c_add_adapter(&i2c->base); 7429 7430 if (res) { 7431 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7432 goto out_free; 7433 } 7434 7435 connector_type = to_drm_connector_type(link->connector_signal); 7436 7437 res = drm_connector_init_with_ddc( 7438 dm->ddev, 7439 &aconnector->base, 7440 &amdgpu_dm_connector_funcs, 7441 connector_type, 7442 &i2c->base); 7443 7444 if (res) { 7445 DRM_ERROR("connector_init failed\n"); 7446 aconnector->connector_id = -1; 7447 goto out_free; 7448 } 7449 7450 drm_connector_helper_add( 7451 &aconnector->base, 7452 &amdgpu_dm_connector_helper_funcs); 7453 7454 amdgpu_dm_connector_init_helper( 7455 dm, 7456 aconnector, 7457 connector_type, 7458 link, 7459 link_index); 7460 7461 drm_connector_attach_encoder( 7462 &aconnector->base, &aencoder->base); 7463 7464 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7465 || connector_type == DRM_MODE_CONNECTOR_eDP) 7466 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7467 7468 out_free: 7469 if (res) { 7470 kfree(i2c); 7471 aconnector->i2c = NULL; 7472 } 7473 return res; 7474 } 7475 7476 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7477 { 7478 switch (adev->mode_info.num_crtc) { 7479 case 1: 7480 return 0x1; 7481 case 2: 7482 return 0x3; 7483 case 3: 7484 return 0x7; 7485 case 4: 7486 return 0xf; 7487 case 5: 7488 return 0x1f; 7489 case 6: 7490 default: 7491 return 0x3f; 7492 } 7493 } 7494 7495 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7496 struct amdgpu_encoder *aencoder, 7497 uint32_t link_index) 7498 { 7499 struct amdgpu_device *adev = drm_to_adev(dev); 7500 7501 int res = drm_encoder_init(dev, 7502 &aencoder->base, 7503 &amdgpu_dm_encoder_funcs, 7504 DRM_MODE_ENCODER_TMDS, 7505 NULL); 7506 7507 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7508 7509 if (!res) 7510 aencoder->encoder_id = link_index; 7511 else 7512 aencoder->encoder_id = -1; 7513 7514 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7515 7516 return res; 7517 } 7518 7519 static void manage_dm_interrupts(struct amdgpu_device *adev, 7520 struct amdgpu_crtc *acrtc, 7521 bool enable) 7522 { 7523 /* 7524 * We have no guarantee that the frontend index maps to the same 7525 * backend index - some even map to more than one. 7526 * 7527 * TODO: Use a different interrupt or check DC itself for the mapping. 7528 */ 7529 int irq_type = 7530 amdgpu_display_crtc_idx_to_irq_type( 7531 adev, 7532 acrtc->crtc_id); 7533 7534 if (enable) { 7535 drm_crtc_vblank_on(&acrtc->base); 7536 amdgpu_irq_get( 7537 adev, 7538 &adev->pageflip_irq, 7539 irq_type); 7540 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7541 amdgpu_irq_get( 7542 adev, 7543 &adev->vline0_irq, 7544 irq_type); 7545 #endif 7546 } else { 7547 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7548 amdgpu_irq_put( 7549 adev, 7550 &adev->vline0_irq, 7551 irq_type); 7552 #endif 7553 amdgpu_irq_put( 7554 adev, 7555 &adev->pageflip_irq, 7556 irq_type); 7557 drm_crtc_vblank_off(&acrtc->base); 7558 } 7559 } 7560 7561 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7562 struct amdgpu_crtc *acrtc) 7563 { 7564 int irq_type = 7565 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7566 7567 /** 7568 * This reads the current state for the IRQ and force reapplies 7569 * the setting to hardware. 7570 */ 7571 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7572 } 7573 7574 static bool 7575 is_scaling_state_different(const struct dm_connector_state *dm_state, 7576 const struct dm_connector_state *old_dm_state) 7577 { 7578 if (dm_state->scaling != old_dm_state->scaling) 7579 return true; 7580 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7581 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7582 return true; 7583 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7584 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7585 return true; 7586 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7587 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7588 return true; 7589 return false; 7590 } 7591 7592 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7593 struct drm_crtc_state *old_crtc_state, 7594 struct drm_connector_state *new_conn_state, 7595 struct drm_connector_state *old_conn_state, 7596 const struct drm_connector *connector, 7597 struct hdcp_workqueue *hdcp_w) 7598 { 7599 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7600 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7601 7602 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7603 connector->index, connector->status, connector->dpms); 7604 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7605 old_conn_state->content_protection, new_conn_state->content_protection); 7606 7607 if (old_crtc_state) 7608 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7609 old_crtc_state->enable, 7610 old_crtc_state->active, 7611 old_crtc_state->mode_changed, 7612 old_crtc_state->active_changed, 7613 old_crtc_state->connectors_changed); 7614 7615 if (new_crtc_state) 7616 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7617 new_crtc_state->enable, 7618 new_crtc_state->active, 7619 new_crtc_state->mode_changed, 7620 new_crtc_state->active_changed, 7621 new_crtc_state->connectors_changed); 7622 7623 /* hdcp content type change */ 7624 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7625 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7626 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7627 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7628 return true; 7629 } 7630 7631 /* CP is being re enabled, ignore this */ 7632 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7633 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7634 if (new_crtc_state && new_crtc_state->mode_changed) { 7635 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7636 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7637 return true; 7638 } 7639 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7640 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7641 return false; 7642 } 7643 7644 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7645 * 7646 * Handles: UNDESIRED -> ENABLED 7647 */ 7648 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7649 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7650 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7651 7652 /* Stream removed and re-enabled 7653 * 7654 * Can sometimes overlap with the HPD case, 7655 * thus set update_hdcp to false to avoid 7656 * setting HDCP multiple times. 7657 * 7658 * Handles: DESIRED -> DESIRED (Special case) 7659 */ 7660 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7661 new_conn_state->crtc && new_conn_state->crtc->enabled && 7662 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7663 dm_con_state->update_hdcp = false; 7664 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7665 __func__); 7666 return true; 7667 } 7668 7669 /* Hot-plug, headless s3, dpms 7670 * 7671 * Only start HDCP if the display is connected/enabled. 7672 * update_hdcp flag will be set to false until the next 7673 * HPD comes in. 7674 * 7675 * Handles: DESIRED -> DESIRED (Special case) 7676 */ 7677 if (dm_con_state->update_hdcp && 7678 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7679 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7680 dm_con_state->update_hdcp = false; 7681 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7682 __func__); 7683 return true; 7684 } 7685 7686 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7687 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7688 if (new_crtc_state && new_crtc_state->mode_changed) { 7689 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7690 __func__); 7691 return true; 7692 } 7693 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7694 __func__); 7695 return false; 7696 } 7697 7698 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7699 return false; 7700 } 7701 7702 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7703 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7704 __func__); 7705 return true; 7706 } 7707 7708 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7709 return false; 7710 } 7711 7712 static void remove_stream(struct amdgpu_device *adev, 7713 struct amdgpu_crtc *acrtc, 7714 struct dc_stream_state *stream) 7715 { 7716 /* this is the update mode case */ 7717 7718 acrtc->otg_inst = -1; 7719 acrtc->enabled = false; 7720 } 7721 7722 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7723 { 7724 7725 assert_spin_locked(&acrtc->base.dev->event_lock); 7726 WARN_ON(acrtc->event); 7727 7728 acrtc->event = acrtc->base.state->event; 7729 7730 /* Set the flip status */ 7731 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7732 7733 /* Mark this event as consumed */ 7734 acrtc->base.state->event = NULL; 7735 7736 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7737 acrtc->crtc_id); 7738 } 7739 7740 static void update_freesync_state_on_stream( 7741 struct amdgpu_display_manager *dm, 7742 struct dm_crtc_state *new_crtc_state, 7743 struct dc_stream_state *new_stream, 7744 struct dc_plane_state *surface, 7745 u32 flip_timestamp_in_us) 7746 { 7747 struct mod_vrr_params vrr_params; 7748 struct dc_info_packet vrr_infopacket = {0}; 7749 struct amdgpu_device *adev = dm->adev; 7750 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7751 unsigned long flags; 7752 bool pack_sdp_v1_3 = false; 7753 struct amdgpu_dm_connector *aconn; 7754 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7755 7756 if (!new_stream) 7757 return; 7758 7759 /* 7760 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7761 * For now it's sufficient to just guard against these conditions. 7762 */ 7763 7764 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7765 return; 7766 7767 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7768 vrr_params = acrtc->dm_irq_params.vrr_params; 7769 7770 if (surface) { 7771 mod_freesync_handle_preflip( 7772 dm->freesync_module, 7773 surface, 7774 new_stream, 7775 flip_timestamp_in_us, 7776 &vrr_params); 7777 7778 if (adev->family < AMDGPU_FAMILY_AI && 7779 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7780 mod_freesync_handle_v_update(dm->freesync_module, 7781 new_stream, &vrr_params); 7782 7783 /* Need to call this before the frame ends. */ 7784 dc_stream_adjust_vmin_vmax(dm->dc, 7785 new_crtc_state->stream, 7786 &vrr_params.adjust); 7787 } 7788 } 7789 7790 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7791 7792 if (aconn && aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 7793 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7794 7795 if (aconn->vsdb_info.amd_vsdb_version == 1) 7796 packet_type = PACKET_TYPE_FS_V1; 7797 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7798 packet_type = PACKET_TYPE_FS_V2; 7799 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7800 packet_type = PACKET_TYPE_FS_V3; 7801 7802 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7803 &new_stream->adaptive_sync_infopacket); 7804 } 7805 7806 mod_freesync_build_vrr_infopacket( 7807 dm->freesync_module, 7808 new_stream, 7809 &vrr_params, 7810 packet_type, 7811 TRANSFER_FUNC_UNKNOWN, 7812 &vrr_infopacket, 7813 pack_sdp_v1_3); 7814 7815 new_crtc_state->freesync_vrr_info_changed |= 7816 (memcmp(&new_crtc_state->vrr_infopacket, 7817 &vrr_infopacket, 7818 sizeof(vrr_infopacket)) != 0); 7819 7820 acrtc->dm_irq_params.vrr_params = vrr_params; 7821 new_crtc_state->vrr_infopacket = vrr_infopacket; 7822 7823 new_stream->vrr_infopacket = vrr_infopacket; 7824 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7825 7826 if (new_crtc_state->freesync_vrr_info_changed) 7827 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7828 new_crtc_state->base.crtc->base.id, 7829 (int)new_crtc_state->base.vrr_enabled, 7830 (int)vrr_params.state); 7831 7832 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7833 } 7834 7835 static void update_stream_irq_parameters( 7836 struct amdgpu_display_manager *dm, 7837 struct dm_crtc_state *new_crtc_state) 7838 { 7839 struct dc_stream_state *new_stream = new_crtc_state->stream; 7840 struct mod_vrr_params vrr_params; 7841 struct mod_freesync_config config = new_crtc_state->freesync_config; 7842 struct amdgpu_device *adev = dm->adev; 7843 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7844 unsigned long flags; 7845 7846 if (!new_stream) 7847 return; 7848 7849 /* 7850 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7851 * For now it's sufficient to just guard against these conditions. 7852 */ 7853 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7854 return; 7855 7856 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7857 vrr_params = acrtc->dm_irq_params.vrr_params; 7858 7859 if (new_crtc_state->vrr_supported && 7860 config.min_refresh_in_uhz && 7861 config.max_refresh_in_uhz) { 7862 /* 7863 * if freesync compatible mode was set, config.state will be set 7864 * in atomic check 7865 */ 7866 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7867 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7868 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7869 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7870 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7871 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7872 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7873 } else { 7874 config.state = new_crtc_state->base.vrr_enabled ? 7875 VRR_STATE_ACTIVE_VARIABLE : 7876 VRR_STATE_INACTIVE; 7877 } 7878 } else { 7879 config.state = VRR_STATE_UNSUPPORTED; 7880 } 7881 7882 mod_freesync_build_vrr_params(dm->freesync_module, 7883 new_stream, 7884 &config, &vrr_params); 7885 7886 new_crtc_state->freesync_config = config; 7887 /* Copy state for access from DM IRQ handler */ 7888 acrtc->dm_irq_params.freesync_config = config; 7889 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7890 acrtc->dm_irq_params.vrr_params = vrr_params; 7891 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7892 } 7893 7894 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 7895 struct dm_crtc_state *new_state) 7896 { 7897 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 7898 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 7899 7900 if (!old_vrr_active && new_vrr_active) { 7901 /* Transition VRR inactive -> active: 7902 * While VRR is active, we must not disable vblank irq, as a 7903 * reenable after disable would compute bogus vblank/pflip 7904 * timestamps if it likely happened inside display front-porch. 7905 * 7906 * We also need vupdate irq for the actual core vblank handling 7907 * at end of vblank. 7908 */ 7909 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 7910 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 7911 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 7912 __func__, new_state->base.crtc->base.id); 7913 } else if (old_vrr_active && !new_vrr_active) { 7914 /* Transition VRR active -> inactive: 7915 * Allow vblank irq disable again for fixed refresh rate. 7916 */ 7917 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 7918 drm_crtc_vblank_put(new_state->base.crtc); 7919 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 7920 __func__, new_state->base.crtc->base.id); 7921 } 7922 } 7923 7924 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 7925 { 7926 struct drm_plane *plane; 7927 struct drm_plane_state *old_plane_state; 7928 int i; 7929 7930 /* 7931 * TODO: Make this per-stream so we don't issue redundant updates for 7932 * commits with multiple streams. 7933 */ 7934 for_each_old_plane_in_state(state, plane, old_plane_state, i) 7935 if (plane->type == DRM_PLANE_TYPE_CURSOR) 7936 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 7937 } 7938 7939 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 7940 { 7941 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 7942 7943 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 7944 } 7945 7946 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 7947 struct dc_state *dc_state, 7948 struct drm_device *dev, 7949 struct amdgpu_display_manager *dm, 7950 struct drm_crtc *pcrtc, 7951 bool wait_for_vblank) 7952 { 7953 u32 i; 7954 u64 timestamp_ns = ktime_get_ns(); 7955 struct drm_plane *plane; 7956 struct drm_plane_state *old_plane_state, *new_plane_state; 7957 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 7958 struct drm_crtc_state *new_pcrtc_state = 7959 drm_atomic_get_new_crtc_state(state, pcrtc); 7960 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 7961 struct dm_crtc_state *dm_old_crtc_state = 7962 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 7963 int planes_count = 0, vpos, hpos; 7964 unsigned long flags; 7965 u32 target_vblank, last_flip_vblank; 7966 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 7967 bool cursor_update = false; 7968 bool pflip_present = false; 7969 bool dirty_rects_changed = false; 7970 struct { 7971 struct dc_surface_update surface_updates[MAX_SURFACES]; 7972 struct dc_plane_info plane_infos[MAX_SURFACES]; 7973 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 7974 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 7975 struct dc_stream_update stream_update; 7976 } *bundle; 7977 7978 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 7979 7980 if (!bundle) { 7981 dm_error("Failed to allocate update bundle\n"); 7982 goto cleanup; 7983 } 7984 7985 /* 7986 * Disable the cursor first if we're disabling all the planes. 7987 * It'll remain on the screen after the planes are re-enabled 7988 * if we don't. 7989 */ 7990 if (acrtc_state->active_planes == 0) 7991 amdgpu_dm_commit_cursors(state); 7992 7993 /* update planes when needed */ 7994 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 7995 struct drm_crtc *crtc = new_plane_state->crtc; 7996 struct drm_crtc_state *new_crtc_state; 7997 struct drm_framebuffer *fb = new_plane_state->fb; 7998 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 7999 bool plane_needs_flip; 8000 struct dc_plane_state *dc_plane; 8001 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 8002 8003 /* Cursor plane is handled after stream updates */ 8004 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 8005 if ((fb && crtc == pcrtc) || 8006 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 8007 cursor_update = true; 8008 8009 continue; 8010 } 8011 8012 if (!fb || !crtc || pcrtc != crtc) 8013 continue; 8014 8015 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 8016 if (!new_crtc_state->active) 8017 continue; 8018 8019 dc_plane = dm_new_plane_state->dc_state; 8020 if (!dc_plane) 8021 continue; 8022 8023 bundle->surface_updates[planes_count].surface = dc_plane; 8024 if (new_pcrtc_state->color_mgmt_changed) { 8025 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 8026 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 8027 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 8028 } 8029 8030 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 8031 &bundle->scaling_infos[planes_count]); 8032 8033 bundle->surface_updates[planes_count].scaling_info = 8034 &bundle->scaling_infos[planes_count]; 8035 8036 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 8037 8038 pflip_present = pflip_present || plane_needs_flip; 8039 8040 if (!plane_needs_flip) { 8041 planes_count += 1; 8042 continue; 8043 } 8044 8045 fill_dc_plane_info_and_addr( 8046 dm->adev, new_plane_state, 8047 afb->tiling_flags, 8048 &bundle->plane_infos[planes_count], 8049 &bundle->flip_addrs[planes_count].address, 8050 afb->tmz_surface, false); 8051 8052 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8053 new_plane_state->plane->index, 8054 bundle->plane_infos[planes_count].dcc.enable); 8055 8056 bundle->surface_updates[planes_count].plane_info = 8057 &bundle->plane_infos[planes_count]; 8058 8059 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8060 fill_dc_dirty_rects(plane, old_plane_state, 8061 new_plane_state, new_crtc_state, 8062 &bundle->flip_addrs[planes_count], 8063 &dirty_rects_changed); 8064 8065 /* 8066 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8067 * and enabled it again after dirty regions are stable to avoid video glitch. 8068 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8069 * during the PSR-SU was disabled. 8070 */ 8071 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8072 acrtc_attach->dm_irq_params.allow_psr_entry && 8073 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8074 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8075 #endif 8076 dirty_rects_changed) { 8077 mutex_lock(&dm->dc_lock); 8078 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8079 timestamp_ns; 8080 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8081 amdgpu_dm_psr_disable(acrtc_state->stream); 8082 mutex_unlock(&dm->dc_lock); 8083 } 8084 } 8085 8086 /* 8087 * Only allow immediate flips for fast updates that don't 8088 * change memory domain, FB pitch, DCC state, rotation or 8089 * mirroring. 8090 */ 8091 bundle->flip_addrs[planes_count].flip_immediate = 8092 crtc->state->async_flip && 8093 acrtc_state->update_type == UPDATE_TYPE_FAST && 8094 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 8095 8096 timestamp_ns = ktime_get_ns(); 8097 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8098 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8099 bundle->surface_updates[planes_count].surface = dc_plane; 8100 8101 if (!bundle->surface_updates[planes_count].surface) { 8102 DRM_ERROR("No surface for CRTC: id=%d\n", 8103 acrtc_attach->crtc_id); 8104 continue; 8105 } 8106 8107 if (plane == pcrtc->primary) 8108 update_freesync_state_on_stream( 8109 dm, 8110 acrtc_state, 8111 acrtc_state->stream, 8112 dc_plane, 8113 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8114 8115 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8116 __func__, 8117 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8118 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8119 8120 planes_count += 1; 8121 8122 } 8123 8124 if (pflip_present) { 8125 if (!vrr_active) { 8126 /* Use old throttling in non-vrr fixed refresh rate mode 8127 * to keep flip scheduling based on target vblank counts 8128 * working in a backwards compatible way, e.g., for 8129 * clients using the GLX_OML_sync_control extension or 8130 * DRI3/Present extension with defined target_msc. 8131 */ 8132 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8133 } 8134 else { 8135 /* For variable refresh rate mode only: 8136 * Get vblank of last completed flip to avoid > 1 vrr 8137 * flips per video frame by use of throttling, but allow 8138 * flip programming anywhere in the possibly large 8139 * variable vrr vblank interval for fine-grained flip 8140 * timing control and more opportunity to avoid stutter 8141 * on late submission of flips. 8142 */ 8143 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8144 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8145 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8146 } 8147 8148 target_vblank = last_flip_vblank + wait_for_vblank; 8149 8150 /* 8151 * Wait until we're out of the vertical blank period before the one 8152 * targeted by the flip 8153 */ 8154 while ((acrtc_attach->enabled && 8155 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8156 0, &vpos, &hpos, NULL, 8157 NULL, &pcrtc->hwmode) 8158 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8159 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8160 (int)(target_vblank - 8161 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8162 usleep_range(1000, 1100); 8163 } 8164 8165 /** 8166 * Prepare the flip event for the pageflip interrupt to handle. 8167 * 8168 * This only works in the case where we've already turned on the 8169 * appropriate hardware blocks (eg. HUBP) so in the transition case 8170 * from 0 -> n planes we have to skip a hardware generated event 8171 * and rely on sending it from software. 8172 */ 8173 if (acrtc_attach->base.state->event && 8174 acrtc_state->active_planes > 0) { 8175 drm_crtc_vblank_get(pcrtc); 8176 8177 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8178 8179 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8180 prepare_flip_isr(acrtc_attach); 8181 8182 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8183 } 8184 8185 if (acrtc_state->stream) { 8186 if (acrtc_state->freesync_vrr_info_changed) 8187 bundle->stream_update.vrr_infopacket = 8188 &acrtc_state->stream->vrr_infopacket; 8189 } 8190 } else if (cursor_update && acrtc_state->active_planes > 0 && 8191 acrtc_attach->base.state->event) { 8192 drm_crtc_vblank_get(pcrtc); 8193 8194 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8195 8196 acrtc_attach->event = acrtc_attach->base.state->event; 8197 acrtc_attach->base.state->event = NULL; 8198 8199 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8200 } 8201 8202 /* Update the planes if changed or disable if we don't have any. */ 8203 if ((planes_count || acrtc_state->active_planes == 0) && 8204 acrtc_state->stream) { 8205 /* 8206 * If PSR or idle optimizations are enabled then flush out 8207 * any pending work before hardware programming. 8208 */ 8209 if (dm->vblank_control_workqueue) 8210 flush_workqueue(dm->vblank_control_workqueue); 8211 8212 bundle->stream_update.stream = acrtc_state->stream; 8213 if (new_pcrtc_state->mode_changed) { 8214 bundle->stream_update.src = acrtc_state->stream->src; 8215 bundle->stream_update.dst = acrtc_state->stream->dst; 8216 } 8217 8218 if (new_pcrtc_state->color_mgmt_changed) { 8219 /* 8220 * TODO: This isn't fully correct since we've actually 8221 * already modified the stream in place. 8222 */ 8223 bundle->stream_update.gamut_remap = 8224 &acrtc_state->stream->gamut_remap_matrix; 8225 bundle->stream_update.output_csc_transform = 8226 &acrtc_state->stream->csc_color_matrix; 8227 bundle->stream_update.out_transfer_func = 8228 acrtc_state->stream->out_transfer_func; 8229 } 8230 8231 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8232 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8233 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8234 8235 /* 8236 * If FreeSync state on the stream has changed then we need to 8237 * re-adjust the min/max bounds now that DC doesn't handle this 8238 * as part of commit. 8239 */ 8240 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8241 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8242 dc_stream_adjust_vmin_vmax( 8243 dm->dc, acrtc_state->stream, 8244 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8245 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8246 } 8247 mutex_lock(&dm->dc_lock); 8248 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8249 acrtc_state->stream->link->psr_settings.psr_allow_active) 8250 amdgpu_dm_psr_disable(acrtc_state->stream); 8251 8252 update_planes_and_stream_adapter(dm->dc, 8253 acrtc_state->update_type, 8254 planes_count, 8255 acrtc_state->stream, 8256 &bundle->stream_update, 8257 bundle->surface_updates); 8258 8259 /** 8260 * Enable or disable the interrupts on the backend. 8261 * 8262 * Most pipes are put into power gating when unused. 8263 * 8264 * When power gating is enabled on a pipe we lose the 8265 * interrupt enablement state when power gating is disabled. 8266 * 8267 * So we need to update the IRQ control state in hardware 8268 * whenever the pipe turns on (since it could be previously 8269 * power gated) or off (since some pipes can't be power gated 8270 * on some ASICs). 8271 */ 8272 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8273 dm_update_pflip_irq_state(drm_to_adev(dev), 8274 acrtc_attach); 8275 8276 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8277 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8278 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8279 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8280 8281 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8282 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8283 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8284 struct amdgpu_dm_connector *aconn = 8285 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8286 8287 if (aconn->psr_skip_count > 0) 8288 aconn->psr_skip_count--; 8289 8290 /* Allow PSR when skip count is 0. */ 8291 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8292 8293 /* 8294 * If sink supports PSR SU, there is no need to rely on 8295 * a vblank event disable request to enable PSR. PSR SU 8296 * can be enabled immediately once OS demonstrates an 8297 * adequate number of fast atomic commits to notify KMD 8298 * of update events. See `vblank_control_worker()`. 8299 */ 8300 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8301 acrtc_attach->dm_irq_params.allow_psr_entry && 8302 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8303 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8304 #endif 8305 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8306 (timestamp_ns - 8307 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8308 500000000) 8309 amdgpu_dm_psr_enable(acrtc_state->stream); 8310 } else { 8311 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8312 } 8313 8314 mutex_unlock(&dm->dc_lock); 8315 } 8316 8317 /* 8318 * Update cursor state *after* programming all the planes. 8319 * This avoids redundant programming in the case where we're going 8320 * to be disabling a single plane - those pipes are being disabled. 8321 */ 8322 if (acrtc_state->active_planes) 8323 amdgpu_dm_commit_cursors(state); 8324 8325 cleanup: 8326 kfree(bundle); 8327 } 8328 8329 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8330 struct drm_atomic_state *state) 8331 { 8332 struct amdgpu_device *adev = drm_to_adev(dev); 8333 struct amdgpu_dm_connector *aconnector; 8334 struct drm_connector *connector; 8335 struct drm_connector_state *old_con_state, *new_con_state; 8336 struct drm_crtc_state *new_crtc_state; 8337 struct dm_crtc_state *new_dm_crtc_state; 8338 const struct dc_stream_status *status; 8339 int i, inst; 8340 8341 /* Notify device removals. */ 8342 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8343 if (old_con_state->crtc != new_con_state->crtc) { 8344 /* CRTC changes require notification. */ 8345 goto notify; 8346 } 8347 8348 if (!new_con_state->crtc) 8349 continue; 8350 8351 new_crtc_state = drm_atomic_get_new_crtc_state( 8352 state, new_con_state->crtc); 8353 8354 if (!new_crtc_state) 8355 continue; 8356 8357 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8358 continue; 8359 8360 notify: 8361 aconnector = to_amdgpu_dm_connector(connector); 8362 8363 mutex_lock(&adev->dm.audio_lock); 8364 inst = aconnector->audio_inst; 8365 aconnector->audio_inst = -1; 8366 mutex_unlock(&adev->dm.audio_lock); 8367 8368 amdgpu_dm_audio_eld_notify(adev, inst); 8369 } 8370 8371 /* Notify audio device additions. */ 8372 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8373 if (!new_con_state->crtc) 8374 continue; 8375 8376 new_crtc_state = drm_atomic_get_new_crtc_state( 8377 state, new_con_state->crtc); 8378 8379 if (!new_crtc_state) 8380 continue; 8381 8382 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8383 continue; 8384 8385 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8386 if (!new_dm_crtc_state->stream) 8387 continue; 8388 8389 status = dc_stream_get_status(new_dm_crtc_state->stream); 8390 if (!status) 8391 continue; 8392 8393 aconnector = to_amdgpu_dm_connector(connector); 8394 8395 mutex_lock(&adev->dm.audio_lock); 8396 inst = status->audio_inst; 8397 aconnector->audio_inst = inst; 8398 mutex_unlock(&adev->dm.audio_lock); 8399 8400 amdgpu_dm_audio_eld_notify(adev, inst); 8401 } 8402 } 8403 8404 /* 8405 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8406 * @crtc_state: the DRM CRTC state 8407 * @stream_state: the DC stream state. 8408 * 8409 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8410 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8411 */ 8412 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8413 struct dc_stream_state *stream_state) 8414 { 8415 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8416 } 8417 8418 /** 8419 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8420 * @state: The atomic state to commit 8421 * 8422 * This will tell DC to commit the constructed DC state from atomic_check, 8423 * programming the hardware. Any failures here implies a hardware failure, since 8424 * atomic check should have filtered anything non-kosher. 8425 */ 8426 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8427 { 8428 struct drm_device *dev = state->dev; 8429 struct amdgpu_device *adev = drm_to_adev(dev); 8430 struct amdgpu_display_manager *dm = &adev->dm; 8431 struct dm_atomic_state *dm_state; 8432 struct dc_state *dc_state = NULL, *dc_state_temp = NULL; 8433 u32 i, j; 8434 struct drm_crtc *crtc; 8435 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8436 unsigned long flags; 8437 bool wait_for_vblank = true; 8438 struct drm_connector *connector; 8439 struct drm_connector_state *old_con_state, *new_con_state; 8440 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8441 int crtc_disable_count = 0; 8442 bool mode_set_reset_required = false; 8443 int r; 8444 8445 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8446 8447 r = drm_atomic_helper_wait_for_fences(dev, state, false); 8448 if (unlikely(r)) 8449 DRM_ERROR("Waiting for fences timed out!"); 8450 8451 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8452 drm_dp_mst_atomic_wait_for_dependencies(state); 8453 8454 dm_state = dm_atomic_get_new_state(state); 8455 if (dm_state && dm_state->context) { 8456 dc_state = dm_state->context; 8457 } else { 8458 /* No state changes, retain current state. */ 8459 dc_state_temp = dc_create_state(dm->dc); 8460 ASSERT(dc_state_temp); 8461 dc_state = dc_state_temp; 8462 dc_resource_state_copy_construct_current(dm->dc, dc_state); 8463 } 8464 8465 for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state, 8466 new_crtc_state, i) { 8467 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8468 8469 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8470 8471 if (old_crtc_state->active && 8472 (!new_crtc_state->active || 8473 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8474 manage_dm_interrupts(adev, acrtc, false); 8475 dc_stream_release(dm_old_crtc_state->stream); 8476 } 8477 } 8478 8479 drm_atomic_helper_calc_timestamping_constants(state); 8480 8481 /* update changed items */ 8482 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8483 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8484 8485 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8486 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8487 8488 drm_dbg_state(state->dev, 8489 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 8490 "planes_changed:%d, mode_changed:%d,active_changed:%d," 8491 "connectors_changed:%d\n", 8492 acrtc->crtc_id, 8493 new_crtc_state->enable, 8494 new_crtc_state->active, 8495 new_crtc_state->planes_changed, 8496 new_crtc_state->mode_changed, 8497 new_crtc_state->active_changed, 8498 new_crtc_state->connectors_changed); 8499 8500 /* Disable cursor if disabling crtc */ 8501 if (old_crtc_state->active && !new_crtc_state->active) { 8502 struct dc_cursor_position position; 8503 8504 memset(&position, 0, sizeof(position)); 8505 mutex_lock(&dm->dc_lock); 8506 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8507 mutex_unlock(&dm->dc_lock); 8508 } 8509 8510 /* Copy all transient state flags into dc state */ 8511 if (dm_new_crtc_state->stream) { 8512 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8513 dm_new_crtc_state->stream); 8514 } 8515 8516 /* handles headless hotplug case, updating new_state and 8517 * aconnector as needed 8518 */ 8519 8520 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8521 8522 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8523 8524 if (!dm_new_crtc_state->stream) { 8525 /* 8526 * this could happen because of issues with 8527 * userspace notifications delivery. 8528 * In this case userspace tries to set mode on 8529 * display which is disconnected in fact. 8530 * dc_sink is NULL in this case on aconnector. 8531 * We expect reset mode will come soon. 8532 * 8533 * This can also happen when unplug is done 8534 * during resume sequence ended 8535 * 8536 * In this case, we want to pretend we still 8537 * have a sink to keep the pipe running so that 8538 * hw state is consistent with the sw state 8539 */ 8540 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8541 __func__, acrtc->base.base.id); 8542 continue; 8543 } 8544 8545 if (dm_old_crtc_state->stream) 8546 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8547 8548 pm_runtime_get_noresume(dev->dev); 8549 8550 acrtc->enabled = true; 8551 acrtc->hw_mode = new_crtc_state->mode; 8552 crtc->hwmode = new_crtc_state->mode; 8553 mode_set_reset_required = true; 8554 } else if (modereset_required(new_crtc_state)) { 8555 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8556 /* i.e. reset mode */ 8557 if (dm_old_crtc_state->stream) 8558 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8559 8560 mode_set_reset_required = true; 8561 } 8562 } /* for_each_crtc_in_state() */ 8563 8564 if (dc_state) { 8565 /* if there mode set or reset, disable eDP PSR */ 8566 if (mode_set_reset_required) { 8567 if (dm->vblank_control_workqueue) 8568 flush_workqueue(dm->vblank_control_workqueue); 8569 8570 amdgpu_dm_psr_disable_all(dm); 8571 } 8572 8573 dm_enable_per_frame_crtc_master_sync(dc_state); 8574 mutex_lock(&dm->dc_lock); 8575 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8576 8577 /* Allow idle optimization when vblank count is 0 for display off */ 8578 if (dm->active_vblank_irq_count == 0) 8579 dc_allow_idle_optimizations(dm->dc, true); 8580 mutex_unlock(&dm->dc_lock); 8581 } 8582 8583 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8584 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8585 8586 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8587 8588 if (dm_new_crtc_state->stream != NULL) { 8589 const struct dc_stream_status *status = 8590 dc_stream_get_status(dm_new_crtc_state->stream); 8591 8592 if (!status) 8593 status = dc_stream_get_status_from_state(dc_state, 8594 dm_new_crtc_state->stream); 8595 if (!status) 8596 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8597 else 8598 acrtc->otg_inst = status->primary_otg_inst; 8599 } 8600 } 8601 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8602 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8603 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8604 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8605 8606 if (!adev->dm.hdcp_workqueue) 8607 continue; 8608 8609 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8610 8611 if (!connector) 8612 continue; 8613 8614 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8615 connector->index, connector->status, connector->dpms); 8616 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8617 old_con_state->content_protection, new_con_state->content_protection); 8618 8619 if (aconnector->dc_sink) { 8620 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8621 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8622 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8623 aconnector->dc_sink->edid_caps.display_name); 8624 } 8625 } 8626 8627 new_crtc_state = NULL; 8628 old_crtc_state = NULL; 8629 8630 if (acrtc) { 8631 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8632 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8633 } 8634 8635 if (old_crtc_state) 8636 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8637 old_crtc_state->enable, 8638 old_crtc_state->active, 8639 old_crtc_state->mode_changed, 8640 old_crtc_state->active_changed, 8641 old_crtc_state->connectors_changed); 8642 8643 if (new_crtc_state) 8644 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8645 new_crtc_state->enable, 8646 new_crtc_state->active, 8647 new_crtc_state->mode_changed, 8648 new_crtc_state->active_changed, 8649 new_crtc_state->connectors_changed); 8650 } 8651 8652 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8653 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8654 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8655 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8656 8657 if (!adev->dm.hdcp_workqueue) 8658 continue; 8659 8660 new_crtc_state = NULL; 8661 old_crtc_state = NULL; 8662 8663 if (acrtc) { 8664 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8665 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8666 } 8667 8668 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8669 8670 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8671 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8672 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8673 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8674 dm_new_con_state->update_hdcp = true; 8675 continue; 8676 } 8677 8678 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8679 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8680 /* when display is unplugged from mst hub, connctor will 8681 * be destroyed within dm_dp_mst_connector_destroy. connector 8682 * hdcp perperties, like type, undesired, desired, enabled, 8683 * will be lost. So, save hdcp properties into hdcp_work within 8684 * amdgpu_dm_atomic_commit_tail. if the same display is 8685 * plugged back with same display index, its hdcp properties 8686 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8687 */ 8688 8689 bool enable_encryption = false; 8690 8691 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8692 enable_encryption = true; 8693 8694 if (aconnector->dc_link && aconnector->dc_sink && 8695 aconnector->dc_link->type == dc_connection_mst_branch) { 8696 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8697 struct hdcp_workqueue *hdcp_w = 8698 &hdcp_work[aconnector->dc_link->link_index]; 8699 8700 hdcp_w->hdcp_content_type[connector->index] = 8701 new_con_state->hdcp_content_type; 8702 hdcp_w->content_protection[connector->index] = 8703 new_con_state->content_protection; 8704 } 8705 8706 if (new_crtc_state && new_crtc_state->mode_changed && 8707 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8708 enable_encryption = true; 8709 8710 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8711 8712 hdcp_update_display( 8713 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8714 new_con_state->hdcp_content_type, enable_encryption); 8715 } 8716 } 8717 8718 /* Handle connector state changes */ 8719 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8720 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8721 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8722 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8723 struct dc_surface_update dummy_updates[MAX_SURFACES]; 8724 struct dc_stream_update stream_update; 8725 struct dc_info_packet hdr_packet; 8726 struct dc_stream_status *status = NULL; 8727 bool abm_changed, hdr_changed, scaling_changed; 8728 8729 memset(&dummy_updates, 0, sizeof(dummy_updates)); 8730 memset(&stream_update, 0, sizeof(stream_update)); 8731 8732 if (acrtc) { 8733 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8734 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8735 } 8736 8737 /* Skip any modesets/resets */ 8738 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8739 continue; 8740 8741 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8742 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8743 8744 scaling_changed = is_scaling_state_different(dm_new_con_state, 8745 dm_old_con_state); 8746 8747 abm_changed = dm_new_crtc_state->abm_level != 8748 dm_old_crtc_state->abm_level; 8749 8750 hdr_changed = 8751 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8752 8753 if (!scaling_changed && !abm_changed && !hdr_changed) 8754 continue; 8755 8756 stream_update.stream = dm_new_crtc_state->stream; 8757 if (scaling_changed) { 8758 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8759 dm_new_con_state, dm_new_crtc_state->stream); 8760 8761 stream_update.src = dm_new_crtc_state->stream->src; 8762 stream_update.dst = dm_new_crtc_state->stream->dst; 8763 } 8764 8765 if (abm_changed) { 8766 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8767 8768 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8769 } 8770 8771 if (hdr_changed) { 8772 fill_hdr_info_packet(new_con_state, &hdr_packet); 8773 stream_update.hdr_static_metadata = &hdr_packet; 8774 } 8775 8776 status = dc_stream_get_status(dm_new_crtc_state->stream); 8777 8778 if (WARN_ON(!status)) 8779 continue; 8780 8781 WARN_ON(!status->plane_count); 8782 8783 /* 8784 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8785 * Here we create an empty update on each plane. 8786 * To fix this, DC should permit updating only stream properties. 8787 */ 8788 for (j = 0; j < status->plane_count; j++) 8789 dummy_updates[j].surface = status->plane_states[0]; 8790 8791 8792 mutex_lock(&dm->dc_lock); 8793 dc_update_planes_and_stream(dm->dc, 8794 dummy_updates, 8795 status->plane_count, 8796 dm_new_crtc_state->stream, 8797 &stream_update); 8798 mutex_unlock(&dm->dc_lock); 8799 } 8800 8801 /** 8802 * Enable interrupts for CRTCs that are newly enabled or went through 8803 * a modeset. It was intentionally deferred until after the front end 8804 * state was modified to wait until the OTG was on and so the IRQ 8805 * handlers didn't access stale or invalid state. 8806 */ 8807 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8808 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8809 #ifdef CONFIG_DEBUG_FS 8810 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8811 #endif 8812 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8813 if (old_crtc_state->active && !new_crtc_state->active) 8814 crtc_disable_count++; 8815 8816 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8817 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8818 8819 /* For freesync config update on crtc state and params for irq */ 8820 update_stream_irq_parameters(dm, dm_new_crtc_state); 8821 8822 #ifdef CONFIG_DEBUG_FS 8823 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8824 cur_crc_src = acrtc->dm_irq_params.crc_src; 8825 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8826 #endif 8827 8828 if (new_crtc_state->active && 8829 (!old_crtc_state->active || 8830 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8831 dc_stream_retain(dm_new_crtc_state->stream); 8832 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8833 manage_dm_interrupts(adev, acrtc, true); 8834 } 8835 /* Handle vrr on->off / off->on transitions */ 8836 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8837 8838 #ifdef CONFIG_DEBUG_FS 8839 if (new_crtc_state->active && 8840 (!old_crtc_state->active || 8841 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8842 /** 8843 * Frontend may have changed so reapply the CRC capture 8844 * settings for the stream. 8845 */ 8846 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8847 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8848 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8849 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8850 acrtc->dm_irq_params.window_param.update_win = true; 8851 8852 /** 8853 * It takes 2 frames for HW to stably generate CRC when 8854 * resuming from suspend, so we set skip_frame_cnt 2. 8855 */ 8856 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8857 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8858 } 8859 #endif 8860 if (amdgpu_dm_crtc_configure_crc_source( 8861 crtc, dm_new_crtc_state, cur_crc_src)) 8862 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8863 } 8864 } 8865 #endif 8866 } 8867 8868 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8869 if (new_crtc_state->async_flip) 8870 wait_for_vblank = false; 8871 8872 /* update planes when needed per crtc*/ 8873 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8874 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8875 8876 if (dm_new_crtc_state->stream) 8877 amdgpu_dm_commit_planes(state, dc_state, dev, 8878 dm, crtc, wait_for_vblank); 8879 } 8880 8881 /* Update audio instances for each connector. */ 8882 amdgpu_dm_commit_audio(dev, state); 8883 8884 /* restore the backlight level */ 8885 for (i = 0; i < dm->num_of_edps; i++) { 8886 if (dm->backlight_dev[i] && 8887 (dm->actual_brightness[i] != dm->brightness[i])) 8888 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 8889 } 8890 8891 /* 8892 * send vblank event on all events not handled in flip and 8893 * mark consumed event for drm_atomic_helper_commit_hw_done 8894 */ 8895 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8896 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8897 8898 if (new_crtc_state->event) 8899 drm_send_event_locked(dev, &new_crtc_state->event->base); 8900 8901 new_crtc_state->event = NULL; 8902 } 8903 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8904 8905 /* Signal HW programming completion */ 8906 drm_atomic_helper_commit_hw_done(state); 8907 8908 if (wait_for_vblank) 8909 drm_atomic_helper_wait_for_flip_done(dev, state); 8910 8911 drm_atomic_helper_cleanup_planes(dev, state); 8912 8913 /* return the stolen vga memory back to VRAM */ 8914 if (!adev->mman.keep_stolen_vga_memory) 8915 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 8916 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 8917 8918 /* 8919 * Finally, drop a runtime PM reference for each newly disabled CRTC, 8920 * so we can put the GPU into runtime suspend if we're not driving any 8921 * displays anymore 8922 */ 8923 for (i = 0; i < crtc_disable_count; i++) 8924 pm_runtime_put_autosuspend(dev->dev); 8925 pm_runtime_mark_last_busy(dev->dev); 8926 8927 if (dc_state_temp) 8928 dc_release_state(dc_state_temp); 8929 } 8930 8931 static int dm_force_atomic_commit(struct drm_connector *connector) 8932 { 8933 int ret = 0; 8934 struct drm_device *ddev = connector->dev; 8935 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 8936 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 8937 struct drm_plane *plane = disconnected_acrtc->base.primary; 8938 struct drm_connector_state *conn_state; 8939 struct drm_crtc_state *crtc_state; 8940 struct drm_plane_state *plane_state; 8941 8942 if (!state) 8943 return -ENOMEM; 8944 8945 state->acquire_ctx = ddev->mode_config.acquire_ctx; 8946 8947 /* Construct an atomic state to restore previous display setting */ 8948 8949 /* 8950 * Attach connectors to drm_atomic_state 8951 */ 8952 conn_state = drm_atomic_get_connector_state(state, connector); 8953 8954 ret = PTR_ERR_OR_ZERO(conn_state); 8955 if (ret) 8956 goto out; 8957 8958 /* Attach crtc to drm_atomic_state*/ 8959 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 8960 8961 ret = PTR_ERR_OR_ZERO(crtc_state); 8962 if (ret) 8963 goto out; 8964 8965 /* force a restore */ 8966 crtc_state->mode_changed = true; 8967 8968 /* Attach plane to drm_atomic_state */ 8969 plane_state = drm_atomic_get_plane_state(state, plane); 8970 8971 ret = PTR_ERR_OR_ZERO(plane_state); 8972 if (ret) 8973 goto out; 8974 8975 /* Call commit internally with the state we just constructed */ 8976 ret = drm_atomic_commit(state); 8977 8978 out: 8979 drm_atomic_state_put(state); 8980 if (ret) 8981 DRM_ERROR("Restoring old state failed with %i\n", ret); 8982 8983 return ret; 8984 } 8985 8986 /* 8987 * This function handles all cases when set mode does not come upon hotplug. 8988 * This includes when a display is unplugged then plugged back into the 8989 * same port and when running without usermode desktop manager supprot 8990 */ 8991 void dm_restore_drm_connector_state(struct drm_device *dev, 8992 struct drm_connector *connector) 8993 { 8994 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8995 struct amdgpu_crtc *disconnected_acrtc; 8996 struct dm_crtc_state *acrtc_state; 8997 8998 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 8999 return; 9000 9001 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9002 if (!disconnected_acrtc) 9003 return; 9004 9005 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 9006 if (!acrtc_state->stream) 9007 return; 9008 9009 /* 9010 * If the previous sink is not released and different from the current, 9011 * we deduce we are in a state where we can not rely on usermode call 9012 * to turn on the display, so we do it here 9013 */ 9014 if (acrtc_state->stream->sink != aconnector->dc_sink) 9015 dm_force_atomic_commit(&aconnector->base); 9016 } 9017 9018 /* 9019 * Grabs all modesetting locks to serialize against any blocking commits, 9020 * Waits for completion of all non blocking commits. 9021 */ 9022 static int do_aquire_global_lock(struct drm_device *dev, 9023 struct drm_atomic_state *state) 9024 { 9025 struct drm_crtc *crtc; 9026 struct drm_crtc_commit *commit; 9027 long ret; 9028 9029 /* 9030 * Adding all modeset locks to aquire_ctx will 9031 * ensure that when the framework release it the 9032 * extra locks we are locking here will get released to 9033 */ 9034 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 9035 if (ret) 9036 return ret; 9037 9038 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 9039 spin_lock(&crtc->commit_lock); 9040 commit = list_first_entry_or_null(&crtc->commit_list, 9041 struct drm_crtc_commit, commit_entry); 9042 if (commit) 9043 drm_crtc_commit_get(commit); 9044 spin_unlock(&crtc->commit_lock); 9045 9046 if (!commit) 9047 continue; 9048 9049 /* 9050 * Make sure all pending HW programming completed and 9051 * page flips done 9052 */ 9053 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 9054 9055 if (ret > 0) 9056 ret = wait_for_completion_interruptible_timeout( 9057 &commit->flip_done, 10*HZ); 9058 9059 if (ret == 0) 9060 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done " 9061 "timed out\n", crtc->base.id, crtc->name); 9062 9063 drm_crtc_commit_put(commit); 9064 } 9065 9066 return ret < 0 ? ret : 0; 9067 } 9068 9069 static void get_freesync_config_for_crtc( 9070 struct dm_crtc_state *new_crtc_state, 9071 struct dm_connector_state *new_con_state) 9072 { 9073 struct mod_freesync_config config = {0}; 9074 struct amdgpu_dm_connector *aconnector = 9075 to_amdgpu_dm_connector(new_con_state->base.connector); 9076 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9077 int vrefresh = drm_mode_vrefresh(mode); 9078 bool fs_vid_mode = false; 9079 9080 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9081 vrefresh >= aconnector->min_vfreq && 9082 vrefresh <= aconnector->max_vfreq; 9083 9084 if (new_crtc_state->vrr_supported) { 9085 new_crtc_state->stream->ignore_msa_timing_param = true; 9086 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9087 9088 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9089 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9090 config.vsif_supported = true; 9091 config.btr = true; 9092 9093 if (fs_vid_mode) { 9094 config.state = VRR_STATE_ACTIVE_FIXED; 9095 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9096 goto out; 9097 } else if (new_crtc_state->base.vrr_enabled) { 9098 config.state = VRR_STATE_ACTIVE_VARIABLE; 9099 } else { 9100 config.state = VRR_STATE_INACTIVE; 9101 } 9102 } 9103 out: 9104 new_crtc_state->freesync_config = config; 9105 } 9106 9107 static void reset_freesync_config_for_crtc( 9108 struct dm_crtc_state *new_crtc_state) 9109 { 9110 new_crtc_state->vrr_supported = false; 9111 9112 memset(&new_crtc_state->vrr_infopacket, 0, 9113 sizeof(new_crtc_state->vrr_infopacket)); 9114 } 9115 9116 static bool 9117 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9118 struct drm_crtc_state *new_crtc_state) 9119 { 9120 const struct drm_display_mode *old_mode, *new_mode; 9121 9122 if (!old_crtc_state || !new_crtc_state) 9123 return false; 9124 9125 old_mode = &old_crtc_state->mode; 9126 new_mode = &new_crtc_state->mode; 9127 9128 if (old_mode->clock == new_mode->clock && 9129 old_mode->hdisplay == new_mode->hdisplay && 9130 old_mode->vdisplay == new_mode->vdisplay && 9131 old_mode->htotal == new_mode->htotal && 9132 old_mode->vtotal != new_mode->vtotal && 9133 old_mode->hsync_start == new_mode->hsync_start && 9134 old_mode->vsync_start != new_mode->vsync_start && 9135 old_mode->hsync_end == new_mode->hsync_end && 9136 old_mode->vsync_end != new_mode->vsync_end && 9137 old_mode->hskew == new_mode->hskew && 9138 old_mode->vscan == new_mode->vscan && 9139 (old_mode->vsync_end - old_mode->vsync_start) == 9140 (new_mode->vsync_end - new_mode->vsync_start)) 9141 return true; 9142 9143 return false; 9144 } 9145 9146 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) { 9147 u64 num, den, res; 9148 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9149 9150 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9151 9152 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9153 den = (unsigned long long)new_crtc_state->mode.htotal * 9154 (unsigned long long)new_crtc_state->mode.vtotal; 9155 9156 res = div_u64(num, den); 9157 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9158 } 9159 9160 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9161 struct drm_atomic_state *state, 9162 struct drm_crtc *crtc, 9163 struct drm_crtc_state *old_crtc_state, 9164 struct drm_crtc_state *new_crtc_state, 9165 bool enable, 9166 bool *lock_and_validation_needed) 9167 { 9168 struct dm_atomic_state *dm_state = NULL; 9169 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9170 struct dc_stream_state *new_stream; 9171 int ret = 0; 9172 9173 /* 9174 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9175 * update changed items 9176 */ 9177 struct amdgpu_crtc *acrtc = NULL; 9178 struct amdgpu_dm_connector *aconnector = NULL; 9179 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9180 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9181 9182 new_stream = NULL; 9183 9184 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9185 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9186 acrtc = to_amdgpu_crtc(crtc); 9187 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9188 9189 /* TODO This hack should go away */ 9190 if (aconnector && enable) { 9191 /* Make sure fake sink is created in plug-in scenario */ 9192 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9193 &aconnector->base); 9194 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9195 &aconnector->base); 9196 9197 if (IS_ERR(drm_new_conn_state)) { 9198 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9199 goto fail; 9200 } 9201 9202 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9203 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9204 9205 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9206 goto skip_modeset; 9207 9208 new_stream = create_validate_stream_for_sink(aconnector, 9209 &new_crtc_state->mode, 9210 dm_new_conn_state, 9211 dm_old_crtc_state->stream); 9212 9213 /* 9214 * we can have no stream on ACTION_SET if a display 9215 * was disconnected during S3, in this case it is not an 9216 * error, the OS will be updated after detection, and 9217 * will do the right thing on next atomic commit 9218 */ 9219 9220 if (!new_stream) { 9221 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9222 __func__, acrtc->base.base.id); 9223 ret = -ENOMEM; 9224 goto fail; 9225 } 9226 9227 /* 9228 * TODO: Check VSDB bits to decide whether this should 9229 * be enabled or not. 9230 */ 9231 new_stream->triggered_crtc_reset.enabled = 9232 dm->force_timing_sync; 9233 9234 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9235 9236 ret = fill_hdr_info_packet(drm_new_conn_state, 9237 &new_stream->hdr_static_metadata); 9238 if (ret) 9239 goto fail; 9240 9241 /* 9242 * If we already removed the old stream from the context 9243 * (and set the new stream to NULL) then we can't reuse 9244 * the old stream even if the stream and scaling are unchanged. 9245 * We'll hit the BUG_ON and black screen. 9246 * 9247 * TODO: Refactor this function to allow this check to work 9248 * in all conditions. 9249 */ 9250 if (amdgpu_freesync_vid_mode && 9251 dm_new_crtc_state->stream && 9252 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9253 goto skip_modeset; 9254 9255 if (dm_new_crtc_state->stream && 9256 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9257 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9258 new_crtc_state->mode_changed = false; 9259 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9260 new_crtc_state->mode_changed); 9261 } 9262 } 9263 9264 /* mode_changed flag may get updated above, need to check again */ 9265 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9266 goto skip_modeset; 9267 9268 drm_dbg_state(state->dev, 9269 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 9270 "planes_changed:%d, mode_changed:%d,active_changed:%d," 9271 "connectors_changed:%d\n", 9272 acrtc->crtc_id, 9273 new_crtc_state->enable, 9274 new_crtc_state->active, 9275 new_crtc_state->planes_changed, 9276 new_crtc_state->mode_changed, 9277 new_crtc_state->active_changed, 9278 new_crtc_state->connectors_changed); 9279 9280 /* Remove stream for any changed/disabled CRTC */ 9281 if (!enable) { 9282 9283 if (!dm_old_crtc_state->stream) 9284 goto skip_modeset; 9285 9286 /* Unset freesync video if it was active before */ 9287 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9288 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9289 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9290 } 9291 9292 /* Now check if we should set freesync video mode */ 9293 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 9294 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9295 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 9296 is_timing_unchanged_for_freesync(new_crtc_state, 9297 old_crtc_state)) { 9298 new_crtc_state->mode_changed = false; 9299 DRM_DEBUG_DRIVER( 9300 "Mode change not required for front porch change, " 9301 "setting mode_changed to %d", 9302 new_crtc_state->mode_changed); 9303 9304 set_freesync_fixed_config(dm_new_crtc_state); 9305 9306 goto skip_modeset; 9307 } else if (amdgpu_freesync_vid_mode && aconnector && 9308 is_freesync_video_mode(&new_crtc_state->mode, 9309 aconnector)) { 9310 struct drm_display_mode *high_mode; 9311 9312 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9313 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) { 9314 set_freesync_fixed_config(dm_new_crtc_state); 9315 } 9316 } 9317 9318 ret = dm_atomic_get_state(state, &dm_state); 9319 if (ret) 9320 goto fail; 9321 9322 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9323 crtc->base.id); 9324 9325 /* i.e. reset mode */ 9326 if (dc_remove_stream_from_ctx( 9327 dm->dc, 9328 dm_state->context, 9329 dm_old_crtc_state->stream) != DC_OK) { 9330 ret = -EINVAL; 9331 goto fail; 9332 } 9333 9334 dc_stream_release(dm_old_crtc_state->stream); 9335 dm_new_crtc_state->stream = NULL; 9336 9337 reset_freesync_config_for_crtc(dm_new_crtc_state); 9338 9339 *lock_and_validation_needed = true; 9340 9341 } else {/* Add stream for any updated/enabled CRTC */ 9342 /* 9343 * Quick fix to prevent NULL pointer on new_stream when 9344 * added MST connectors not found in existing crtc_state in the chained mode 9345 * TODO: need to dig out the root cause of that 9346 */ 9347 if (!aconnector) 9348 goto skip_modeset; 9349 9350 if (modereset_required(new_crtc_state)) 9351 goto skip_modeset; 9352 9353 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9354 dm_old_crtc_state->stream)) { 9355 9356 WARN_ON(dm_new_crtc_state->stream); 9357 9358 ret = dm_atomic_get_state(state, &dm_state); 9359 if (ret) 9360 goto fail; 9361 9362 dm_new_crtc_state->stream = new_stream; 9363 9364 dc_stream_retain(new_stream); 9365 9366 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9367 crtc->base.id); 9368 9369 if (dc_add_stream_to_ctx( 9370 dm->dc, 9371 dm_state->context, 9372 dm_new_crtc_state->stream) != DC_OK) { 9373 ret = -EINVAL; 9374 goto fail; 9375 } 9376 9377 *lock_and_validation_needed = true; 9378 } 9379 } 9380 9381 skip_modeset: 9382 /* Release extra reference */ 9383 if (new_stream) 9384 dc_stream_release(new_stream); 9385 9386 /* 9387 * We want to do dc stream updates that do not require a 9388 * full modeset below. 9389 */ 9390 if (!(enable && aconnector && new_crtc_state->active)) 9391 return 0; 9392 /* 9393 * Given above conditions, the dc state cannot be NULL because: 9394 * 1. We're in the process of enabling CRTCs (just been added 9395 * to the dc context, or already is on the context) 9396 * 2. Has a valid connector attached, and 9397 * 3. Is currently active and enabled. 9398 * => The dc stream state currently exists. 9399 */ 9400 BUG_ON(dm_new_crtc_state->stream == NULL); 9401 9402 /* Scaling or underscan settings */ 9403 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9404 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9405 update_stream_scaling_settings( 9406 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9407 9408 /* ABM settings */ 9409 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9410 9411 /* 9412 * Color management settings. We also update color properties 9413 * when a modeset is needed, to ensure it gets reprogrammed. 9414 */ 9415 if (dm_new_crtc_state->base.color_mgmt_changed || 9416 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9417 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9418 if (ret) 9419 goto fail; 9420 } 9421 9422 /* Update Freesync settings. */ 9423 get_freesync_config_for_crtc(dm_new_crtc_state, 9424 dm_new_conn_state); 9425 9426 return ret; 9427 9428 fail: 9429 if (new_stream) 9430 dc_stream_release(new_stream); 9431 return ret; 9432 } 9433 9434 static bool should_reset_plane(struct drm_atomic_state *state, 9435 struct drm_plane *plane, 9436 struct drm_plane_state *old_plane_state, 9437 struct drm_plane_state *new_plane_state) 9438 { 9439 struct drm_plane *other; 9440 struct drm_plane_state *old_other_state, *new_other_state; 9441 struct drm_crtc_state *new_crtc_state; 9442 int i; 9443 9444 /* 9445 * TODO: Remove this hack once the checks below are sufficient 9446 * enough to determine when we need to reset all the planes on 9447 * the stream. 9448 */ 9449 if (state->allow_modeset) 9450 return true; 9451 9452 /* Exit early if we know that we're adding or removing the plane. */ 9453 if (old_plane_state->crtc != new_plane_state->crtc) 9454 return true; 9455 9456 /* old crtc == new_crtc == NULL, plane not in context. */ 9457 if (!new_plane_state->crtc) 9458 return false; 9459 9460 new_crtc_state = 9461 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9462 9463 if (!new_crtc_state) 9464 return true; 9465 9466 /* CRTC Degamma changes currently require us to recreate planes. */ 9467 if (new_crtc_state->color_mgmt_changed) 9468 return true; 9469 9470 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9471 return true; 9472 9473 /* 9474 * If there are any new primary or overlay planes being added or 9475 * removed then the z-order can potentially change. To ensure 9476 * correct z-order and pipe acquisition the current DC architecture 9477 * requires us to remove and recreate all existing planes. 9478 * 9479 * TODO: Come up with a more elegant solution for this. 9480 */ 9481 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9482 struct amdgpu_framebuffer *old_afb, *new_afb; 9483 if (other->type == DRM_PLANE_TYPE_CURSOR) 9484 continue; 9485 9486 if (old_other_state->crtc != new_plane_state->crtc && 9487 new_other_state->crtc != new_plane_state->crtc) 9488 continue; 9489 9490 if (old_other_state->crtc != new_other_state->crtc) 9491 return true; 9492 9493 /* Src/dst size and scaling updates. */ 9494 if (old_other_state->src_w != new_other_state->src_w || 9495 old_other_state->src_h != new_other_state->src_h || 9496 old_other_state->crtc_w != new_other_state->crtc_w || 9497 old_other_state->crtc_h != new_other_state->crtc_h) 9498 return true; 9499 9500 /* Rotation / mirroring updates. */ 9501 if (old_other_state->rotation != new_other_state->rotation) 9502 return true; 9503 9504 /* Blending updates. */ 9505 if (old_other_state->pixel_blend_mode != 9506 new_other_state->pixel_blend_mode) 9507 return true; 9508 9509 /* Alpha updates. */ 9510 if (old_other_state->alpha != new_other_state->alpha) 9511 return true; 9512 9513 /* Colorspace changes. */ 9514 if (old_other_state->color_range != new_other_state->color_range || 9515 old_other_state->color_encoding != new_other_state->color_encoding) 9516 return true; 9517 9518 /* Framebuffer checks fall at the end. */ 9519 if (!old_other_state->fb || !new_other_state->fb) 9520 continue; 9521 9522 /* Pixel format changes can require bandwidth updates. */ 9523 if (old_other_state->fb->format != new_other_state->fb->format) 9524 return true; 9525 9526 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9527 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9528 9529 /* Tiling and DCC changes also require bandwidth updates. */ 9530 if (old_afb->tiling_flags != new_afb->tiling_flags || 9531 old_afb->base.modifier != new_afb->base.modifier) 9532 return true; 9533 } 9534 9535 return false; 9536 } 9537 9538 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9539 struct drm_plane_state *new_plane_state, 9540 struct drm_framebuffer *fb) 9541 { 9542 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9543 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9544 unsigned int pitch; 9545 bool linear; 9546 9547 if (fb->width > new_acrtc->max_cursor_width || 9548 fb->height > new_acrtc->max_cursor_height) { 9549 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9550 new_plane_state->fb->width, 9551 new_plane_state->fb->height); 9552 return -EINVAL; 9553 } 9554 if (new_plane_state->src_w != fb->width << 16 || 9555 new_plane_state->src_h != fb->height << 16) { 9556 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9557 return -EINVAL; 9558 } 9559 9560 /* Pitch in pixels */ 9561 pitch = fb->pitches[0] / fb->format->cpp[0]; 9562 9563 if (fb->width != pitch) { 9564 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9565 fb->width, pitch); 9566 return -EINVAL; 9567 } 9568 9569 switch (pitch) { 9570 case 64: 9571 case 128: 9572 case 256: 9573 /* FB pitch is supported by cursor plane */ 9574 break; 9575 default: 9576 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9577 return -EINVAL; 9578 } 9579 9580 /* Core DRM takes care of checking FB modifiers, so we only need to 9581 * check tiling flags when the FB doesn't have a modifier. */ 9582 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9583 if (adev->family < AMDGPU_FAMILY_AI) { 9584 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9585 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9586 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9587 } else { 9588 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9589 } 9590 if (!linear) { 9591 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9592 return -EINVAL; 9593 } 9594 } 9595 9596 return 0; 9597 } 9598 9599 static int dm_update_plane_state(struct dc *dc, 9600 struct drm_atomic_state *state, 9601 struct drm_plane *plane, 9602 struct drm_plane_state *old_plane_state, 9603 struct drm_plane_state *new_plane_state, 9604 bool enable, 9605 bool *lock_and_validation_needed, 9606 bool *is_top_most_overlay) 9607 { 9608 9609 struct dm_atomic_state *dm_state = NULL; 9610 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9611 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9612 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9613 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9614 struct amdgpu_crtc *new_acrtc; 9615 bool needs_reset; 9616 int ret = 0; 9617 9618 9619 new_plane_crtc = new_plane_state->crtc; 9620 old_plane_crtc = old_plane_state->crtc; 9621 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9622 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9623 9624 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9625 if (!enable || !new_plane_crtc || 9626 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9627 return 0; 9628 9629 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9630 9631 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9632 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9633 return -EINVAL; 9634 } 9635 9636 if (new_plane_state->fb) { 9637 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9638 new_plane_state->fb); 9639 if (ret) 9640 return ret; 9641 } 9642 9643 return 0; 9644 } 9645 9646 needs_reset = should_reset_plane(state, plane, old_plane_state, 9647 new_plane_state); 9648 9649 /* Remove any changed/removed planes */ 9650 if (!enable) { 9651 if (!needs_reset) 9652 return 0; 9653 9654 if (!old_plane_crtc) 9655 return 0; 9656 9657 old_crtc_state = drm_atomic_get_old_crtc_state( 9658 state, old_plane_crtc); 9659 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9660 9661 if (!dm_old_crtc_state->stream) 9662 return 0; 9663 9664 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9665 plane->base.id, old_plane_crtc->base.id); 9666 9667 ret = dm_atomic_get_state(state, &dm_state); 9668 if (ret) 9669 return ret; 9670 9671 if (!dc_remove_plane_from_context( 9672 dc, 9673 dm_old_crtc_state->stream, 9674 dm_old_plane_state->dc_state, 9675 dm_state->context)) { 9676 9677 return -EINVAL; 9678 } 9679 9680 if (dm_old_plane_state->dc_state) 9681 dc_plane_state_release(dm_old_plane_state->dc_state); 9682 9683 dm_new_plane_state->dc_state = NULL; 9684 9685 *lock_and_validation_needed = true; 9686 9687 } else { /* Add new planes */ 9688 struct dc_plane_state *dc_new_plane_state; 9689 9690 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9691 return 0; 9692 9693 if (!new_plane_crtc) 9694 return 0; 9695 9696 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9697 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9698 9699 if (!dm_new_crtc_state->stream) 9700 return 0; 9701 9702 if (!needs_reset) 9703 return 0; 9704 9705 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9706 if (ret) 9707 return ret; 9708 9709 WARN_ON(dm_new_plane_state->dc_state); 9710 9711 dc_new_plane_state = dc_create_plane_state(dc); 9712 if (!dc_new_plane_state) 9713 return -ENOMEM; 9714 9715 /* Block top most plane from being a video plane */ 9716 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9717 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9718 return -EINVAL; 9719 else 9720 *is_top_most_overlay = false; 9721 } 9722 9723 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9724 plane->base.id, new_plane_crtc->base.id); 9725 9726 ret = fill_dc_plane_attributes( 9727 drm_to_adev(new_plane_crtc->dev), 9728 dc_new_plane_state, 9729 new_plane_state, 9730 new_crtc_state); 9731 if (ret) { 9732 dc_plane_state_release(dc_new_plane_state); 9733 return ret; 9734 } 9735 9736 ret = dm_atomic_get_state(state, &dm_state); 9737 if (ret) { 9738 dc_plane_state_release(dc_new_plane_state); 9739 return ret; 9740 } 9741 9742 /* 9743 * Any atomic check errors that occur after this will 9744 * not need a release. The plane state will be attached 9745 * to the stream, and therefore part of the atomic 9746 * state. It'll be released when the atomic state is 9747 * cleaned. 9748 */ 9749 if (!dc_add_plane_to_context( 9750 dc, 9751 dm_new_crtc_state->stream, 9752 dc_new_plane_state, 9753 dm_state->context)) { 9754 9755 dc_plane_state_release(dc_new_plane_state); 9756 return -EINVAL; 9757 } 9758 9759 dm_new_plane_state->dc_state = dc_new_plane_state; 9760 9761 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9762 9763 /* Tell DC to do a full surface update every time there 9764 * is a plane change. Inefficient, but works for now. 9765 */ 9766 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9767 9768 *lock_and_validation_needed = true; 9769 } 9770 9771 9772 return ret; 9773 } 9774 9775 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9776 int *src_w, int *src_h) 9777 { 9778 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9779 case DRM_MODE_ROTATE_90: 9780 case DRM_MODE_ROTATE_270: 9781 *src_w = plane_state->src_h >> 16; 9782 *src_h = plane_state->src_w >> 16; 9783 break; 9784 case DRM_MODE_ROTATE_0: 9785 case DRM_MODE_ROTATE_180: 9786 default: 9787 *src_w = plane_state->src_w >> 16; 9788 *src_h = plane_state->src_h >> 16; 9789 break; 9790 } 9791 } 9792 9793 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9794 struct drm_crtc *crtc, 9795 struct drm_crtc_state *new_crtc_state) 9796 { 9797 struct drm_plane *cursor = crtc->cursor, *underlying; 9798 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9799 int i; 9800 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9801 int cursor_src_w, cursor_src_h; 9802 int underlying_src_w, underlying_src_h; 9803 9804 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9805 * cursor per pipe but it's going to inherit the scaling and 9806 * positioning from the underlying pipe. Check the cursor plane's 9807 * blending properties match the underlying planes'. */ 9808 9809 new_cursor_state = drm_atomic_get_new_plane_state(state, cursor); 9810 if (!new_cursor_state || !new_cursor_state->fb) { 9811 return 0; 9812 } 9813 9814 dm_get_oriented_plane_size(new_cursor_state, &cursor_src_w, &cursor_src_h); 9815 cursor_scale_w = new_cursor_state->crtc_w * 1000 / cursor_src_w; 9816 cursor_scale_h = new_cursor_state->crtc_h * 1000 / cursor_src_h; 9817 9818 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9819 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9820 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9821 continue; 9822 9823 /* Ignore disabled planes */ 9824 if (!new_underlying_state->fb) 9825 continue; 9826 9827 dm_get_oriented_plane_size(new_underlying_state, 9828 &underlying_src_w, &underlying_src_h); 9829 underlying_scale_w = new_underlying_state->crtc_w * 1000 / underlying_src_w; 9830 underlying_scale_h = new_underlying_state->crtc_h * 1000 / underlying_src_h; 9831 9832 if (cursor_scale_w != underlying_scale_w || 9833 cursor_scale_h != underlying_scale_h) { 9834 drm_dbg_atomic(crtc->dev, 9835 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 9836 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 9837 return -EINVAL; 9838 } 9839 9840 /* If this plane covers the whole CRTC, no need to check planes underneath */ 9841 if (new_underlying_state->crtc_x <= 0 && 9842 new_underlying_state->crtc_y <= 0 && 9843 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 9844 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 9845 break; 9846 } 9847 9848 return 0; 9849 } 9850 9851 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 9852 { 9853 struct drm_connector *connector; 9854 struct drm_connector_state *conn_state, *old_conn_state; 9855 struct amdgpu_dm_connector *aconnector = NULL; 9856 int i; 9857 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 9858 if (!conn_state->crtc) 9859 conn_state = old_conn_state; 9860 9861 if (conn_state->crtc != crtc) 9862 continue; 9863 9864 aconnector = to_amdgpu_dm_connector(connector); 9865 if (!aconnector->mst_output_port || !aconnector->mst_root) 9866 aconnector = NULL; 9867 else 9868 break; 9869 } 9870 9871 if (!aconnector) 9872 return 0; 9873 9874 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 9875 } 9876 9877 /** 9878 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 9879 * 9880 * @dev: The DRM device 9881 * @state: The atomic state to commit 9882 * 9883 * Validate that the given atomic state is programmable by DC into hardware. 9884 * This involves constructing a &struct dc_state reflecting the new hardware 9885 * state we wish to commit, then querying DC to see if it is programmable. It's 9886 * important not to modify the existing DC state. Otherwise, atomic_check 9887 * may unexpectedly commit hardware changes. 9888 * 9889 * When validating the DC state, it's important that the right locks are 9890 * acquired. For full updates case which removes/adds/updates streams on one 9891 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 9892 * that any such full update commit will wait for completion of any outstanding 9893 * flip using DRMs synchronization events. 9894 * 9895 * Note that DM adds the affected connectors for all CRTCs in state, when that 9896 * might not seem necessary. This is because DC stream creation requires the 9897 * DC sink, which is tied to the DRM connector state. Cleaning this up should 9898 * be possible but non-trivial - a possible TODO item. 9899 * 9900 * Return: -Error code if validation failed. 9901 */ 9902 static int amdgpu_dm_atomic_check(struct drm_device *dev, 9903 struct drm_atomic_state *state) 9904 { 9905 struct amdgpu_device *adev = drm_to_adev(dev); 9906 struct dm_atomic_state *dm_state = NULL; 9907 struct dc *dc = adev->dm.dc; 9908 struct drm_connector *connector; 9909 struct drm_connector_state *old_con_state, *new_con_state; 9910 struct drm_crtc *crtc; 9911 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9912 struct drm_plane *plane; 9913 struct drm_plane_state *old_plane_state, *new_plane_state; 9914 enum dc_status status; 9915 int ret, i; 9916 bool lock_and_validation_needed = false; 9917 bool is_top_most_overlay = true; 9918 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9919 struct drm_dp_mst_topology_mgr *mgr; 9920 struct drm_dp_mst_topology_state *mst_state; 9921 struct dsc_mst_fairness_vars vars[MAX_PIPES]; 9922 9923 trace_amdgpu_dm_atomic_check_begin(state); 9924 9925 ret = drm_atomic_helper_check_modeset(dev, state); 9926 if (ret) { 9927 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 9928 goto fail; 9929 } 9930 9931 /* Check connector changes */ 9932 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9933 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 9934 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 9935 9936 /* Skip connectors that are disabled or part of modeset already. */ 9937 if (!new_con_state->crtc) 9938 continue; 9939 9940 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 9941 if (IS_ERR(new_crtc_state)) { 9942 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 9943 ret = PTR_ERR(new_crtc_state); 9944 goto fail; 9945 } 9946 9947 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 9948 dm_old_con_state->scaling != dm_new_con_state->scaling) 9949 new_crtc_state->connectors_changed = true; 9950 } 9951 9952 if (dc_resource_is_dsc_encoding_supported(dc)) { 9953 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9954 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9955 ret = add_affected_mst_dsc_crtcs(state, crtc); 9956 if (ret) { 9957 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 9958 goto fail; 9959 } 9960 } 9961 } 9962 } 9963 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9964 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9965 9966 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 9967 !new_crtc_state->color_mgmt_changed && 9968 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 9969 dm_old_crtc_state->dsc_force_changed == false) 9970 continue; 9971 9972 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 9973 if (ret) { 9974 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 9975 goto fail; 9976 } 9977 9978 if (!new_crtc_state->enable) 9979 continue; 9980 9981 ret = drm_atomic_add_affected_connectors(state, crtc); 9982 if (ret) { 9983 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 9984 goto fail; 9985 } 9986 9987 ret = drm_atomic_add_affected_planes(state, crtc); 9988 if (ret) { 9989 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 9990 goto fail; 9991 } 9992 9993 if (dm_old_crtc_state->dsc_force_changed) 9994 new_crtc_state->mode_changed = true; 9995 } 9996 9997 /* 9998 * Add all primary and overlay planes on the CRTC to the state 9999 * whenever a plane is enabled to maintain correct z-ordering 10000 * and to enable fast surface updates. 10001 */ 10002 drm_for_each_crtc(crtc, dev) { 10003 bool modified = false; 10004 10005 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 10006 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10007 continue; 10008 10009 if (new_plane_state->crtc == crtc || 10010 old_plane_state->crtc == crtc) { 10011 modified = true; 10012 break; 10013 } 10014 } 10015 10016 if (!modified) 10017 continue; 10018 10019 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 10020 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10021 continue; 10022 10023 new_plane_state = 10024 drm_atomic_get_plane_state(state, plane); 10025 10026 if (IS_ERR(new_plane_state)) { 10027 ret = PTR_ERR(new_plane_state); 10028 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 10029 goto fail; 10030 } 10031 } 10032 } 10033 10034 /* 10035 * DC consults the zpos (layer_index in DC terminology) to determine the 10036 * hw plane on which to enable the hw cursor (see 10037 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 10038 * atomic state, so call drm helper to normalize zpos. 10039 */ 10040 ret = drm_atomic_normalize_zpos(dev, state); 10041 if (ret) { 10042 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 10043 goto fail; 10044 } 10045 10046 /* Remove exiting planes if they are modified */ 10047 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10048 ret = dm_update_plane_state(dc, state, plane, 10049 old_plane_state, 10050 new_plane_state, 10051 false, 10052 &lock_and_validation_needed, 10053 &is_top_most_overlay); 10054 if (ret) { 10055 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10056 goto fail; 10057 } 10058 } 10059 10060 /* Disable all crtcs which require disable */ 10061 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10062 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10063 old_crtc_state, 10064 new_crtc_state, 10065 false, 10066 &lock_and_validation_needed); 10067 if (ret) { 10068 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10069 goto fail; 10070 } 10071 } 10072 10073 /* Enable all crtcs which require enable */ 10074 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10075 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10076 old_crtc_state, 10077 new_crtc_state, 10078 true, 10079 &lock_and_validation_needed); 10080 if (ret) { 10081 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10082 goto fail; 10083 } 10084 } 10085 10086 /* Add new/modified planes */ 10087 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10088 ret = dm_update_plane_state(dc, state, plane, 10089 old_plane_state, 10090 new_plane_state, 10091 true, 10092 &lock_and_validation_needed, 10093 &is_top_most_overlay); 10094 if (ret) { 10095 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10096 goto fail; 10097 } 10098 } 10099 10100 if (dc_resource_is_dsc_encoding_supported(dc)) { 10101 ret = pre_validate_dsc(state, &dm_state, vars); 10102 if (ret != 0) 10103 goto fail; 10104 } 10105 10106 /* Run this here since we want to validate the streams we created */ 10107 ret = drm_atomic_helper_check_planes(dev, state); 10108 if (ret) { 10109 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10110 goto fail; 10111 } 10112 10113 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10114 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10115 if (dm_new_crtc_state->mpo_requested) 10116 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10117 } 10118 10119 /* Check cursor planes scaling */ 10120 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10121 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10122 if (ret) { 10123 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10124 goto fail; 10125 } 10126 } 10127 10128 if (state->legacy_cursor_update) { 10129 /* 10130 * This is a fast cursor update coming from the plane update 10131 * helper, check if it can be done asynchronously for better 10132 * performance. 10133 */ 10134 state->async_update = 10135 !drm_atomic_helper_async_check(dev, state); 10136 10137 /* 10138 * Skip the remaining global validation if this is an async 10139 * update. Cursor updates can be done without affecting 10140 * state or bandwidth calcs and this avoids the performance 10141 * penalty of locking the private state object and 10142 * allocating a new dc_state. 10143 */ 10144 if (state->async_update) 10145 return 0; 10146 } 10147 10148 /* Check scaling and underscan changes*/ 10149 /* TODO Removed scaling changes validation due to inability to commit 10150 * new stream into context w\o causing full reset. Need to 10151 * decide how to handle. 10152 */ 10153 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10154 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10155 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10156 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10157 10158 /* Skip any modesets/resets */ 10159 if (!acrtc || drm_atomic_crtc_needs_modeset( 10160 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10161 continue; 10162 10163 /* Skip any thing not scale or underscan changes */ 10164 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10165 continue; 10166 10167 lock_and_validation_needed = true; 10168 } 10169 10170 /* set the slot info for each mst_state based on the link encoding format */ 10171 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10172 struct amdgpu_dm_connector *aconnector; 10173 struct drm_connector *connector; 10174 struct drm_connector_list_iter iter; 10175 u8 link_coding_cap; 10176 10177 drm_connector_list_iter_begin(dev, &iter); 10178 drm_for_each_connector_iter(connector, &iter) { 10179 if (connector->index == mst_state->mgr->conn_base_id) { 10180 aconnector = to_amdgpu_dm_connector(connector); 10181 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10182 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10183 10184 break; 10185 } 10186 } 10187 drm_connector_list_iter_end(&iter); 10188 } 10189 10190 /** 10191 * Streams and planes are reset when there are changes that affect 10192 * bandwidth. Anything that affects bandwidth needs to go through 10193 * DC global validation to ensure that the configuration can be applied 10194 * to hardware. 10195 * 10196 * We have to currently stall out here in atomic_check for outstanding 10197 * commits to finish in this case because our IRQ handlers reference 10198 * DRM state directly - we can end up disabling interrupts too early 10199 * if we don't. 10200 * 10201 * TODO: Remove this stall and drop DM state private objects. 10202 */ 10203 if (lock_and_validation_needed) { 10204 ret = dm_atomic_get_state(state, &dm_state); 10205 if (ret) { 10206 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10207 goto fail; 10208 } 10209 10210 ret = do_aquire_global_lock(dev, state); 10211 if (ret) { 10212 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10213 goto fail; 10214 } 10215 10216 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10217 if (ret) { 10218 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10219 ret = -EINVAL; 10220 goto fail; 10221 } 10222 10223 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10224 if (ret) { 10225 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10226 goto fail; 10227 } 10228 10229 /* 10230 * Perform validation of MST topology in the state: 10231 * We need to perform MST atomic check before calling 10232 * dc_validate_global_state(), or there is a chance 10233 * to get stuck in an infinite loop and hang eventually. 10234 */ 10235 ret = drm_dp_mst_atomic_check(state); 10236 if (ret) { 10237 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10238 goto fail; 10239 } 10240 status = dc_validate_global_state(dc, dm_state->context, true); 10241 if (status != DC_OK) { 10242 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10243 dc_status_to_str(status), status); 10244 ret = -EINVAL; 10245 goto fail; 10246 } 10247 } else { 10248 /* 10249 * The commit is a fast update. Fast updates shouldn't change 10250 * the DC context, affect global validation, and can have their 10251 * commit work done in parallel with other commits not touching 10252 * the same resource. If we have a new DC context as part of 10253 * the DM atomic state from validation we need to free it and 10254 * retain the existing one instead. 10255 * 10256 * Furthermore, since the DM atomic state only contains the DC 10257 * context and can safely be annulled, we can free the state 10258 * and clear the associated private object now to free 10259 * some memory and avoid a possible use-after-free later. 10260 */ 10261 10262 for (i = 0; i < state->num_private_objs; i++) { 10263 struct drm_private_obj *obj = state->private_objs[i].ptr; 10264 10265 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10266 int j = state->num_private_objs-1; 10267 10268 dm_atomic_destroy_state(obj, 10269 state->private_objs[i].state); 10270 10271 /* If i is not at the end of the array then the 10272 * last element needs to be moved to where i was 10273 * before the array can safely be truncated. 10274 */ 10275 if (i != j) 10276 state->private_objs[i] = 10277 state->private_objs[j]; 10278 10279 state->private_objs[j].ptr = NULL; 10280 state->private_objs[j].state = NULL; 10281 state->private_objs[j].old_state = NULL; 10282 state->private_objs[j].new_state = NULL; 10283 10284 state->num_private_objs = j; 10285 break; 10286 } 10287 } 10288 } 10289 10290 /* Store the overall update type for use later in atomic check. */ 10291 for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) { 10292 struct dm_crtc_state *dm_new_crtc_state = 10293 to_dm_crtc_state(new_crtc_state); 10294 10295 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10296 UPDATE_TYPE_FULL : 10297 UPDATE_TYPE_FAST; 10298 } 10299 10300 /* Must be success */ 10301 WARN_ON(ret); 10302 10303 trace_amdgpu_dm_atomic_check_finish(state, ret); 10304 10305 return ret; 10306 10307 fail: 10308 if (ret == -EDEADLK) 10309 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10310 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10311 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10312 else 10313 DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret); 10314 10315 trace_amdgpu_dm_atomic_check_finish(state, ret); 10316 10317 return ret; 10318 } 10319 10320 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10321 struct amdgpu_dm_connector *amdgpu_dm_connector) 10322 { 10323 u8 dpcd_data; 10324 bool capable = false; 10325 10326 if (amdgpu_dm_connector->dc_link && 10327 dm_helpers_dp_read_dpcd( 10328 NULL, 10329 amdgpu_dm_connector->dc_link, 10330 DP_DOWN_STREAM_PORT_COUNT, 10331 &dpcd_data, 10332 sizeof(dpcd_data))) { 10333 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10334 } 10335 10336 return capable; 10337 } 10338 10339 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10340 unsigned int offset, 10341 unsigned int total_length, 10342 u8 *data, 10343 unsigned int length, 10344 struct amdgpu_hdmi_vsdb_info *vsdb) 10345 { 10346 bool res; 10347 union dmub_rb_cmd cmd; 10348 struct dmub_cmd_send_edid_cea *input; 10349 struct dmub_cmd_edid_cea_output *output; 10350 10351 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10352 return false; 10353 10354 memset(&cmd, 0, sizeof(cmd)); 10355 10356 input = &cmd.edid_cea.data.input; 10357 10358 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10359 cmd.edid_cea.header.sub_type = 0; 10360 cmd.edid_cea.header.payload_bytes = 10361 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10362 input->offset = offset; 10363 input->length = length; 10364 input->cea_total_length = total_length; 10365 memcpy(input->payload, data, length); 10366 10367 res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 10368 if (!res) { 10369 DRM_ERROR("EDID CEA parser failed\n"); 10370 return false; 10371 } 10372 10373 output = &cmd.edid_cea.data.output; 10374 10375 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10376 if (!output->ack.success) { 10377 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10378 output->ack.offset); 10379 } 10380 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10381 if (!output->amd_vsdb.vsdb_found) 10382 return false; 10383 10384 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10385 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10386 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10387 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10388 } else { 10389 DRM_WARN("Unknown EDID CEA parser results\n"); 10390 return false; 10391 } 10392 10393 return true; 10394 } 10395 10396 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10397 u8 *edid_ext, int len, 10398 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10399 { 10400 int i; 10401 10402 /* send extension block to DMCU for parsing */ 10403 for (i = 0; i < len; i += 8) { 10404 bool res; 10405 int offset; 10406 10407 /* send 8 bytes a time */ 10408 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10409 return false; 10410 10411 if (i+8 == len) { 10412 /* EDID block sent completed, expect result */ 10413 int version, min_rate, max_rate; 10414 10415 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10416 if (res) { 10417 /* amd vsdb found */ 10418 vsdb_info->freesync_supported = 1; 10419 vsdb_info->amd_vsdb_version = version; 10420 vsdb_info->min_refresh_rate_hz = min_rate; 10421 vsdb_info->max_refresh_rate_hz = max_rate; 10422 return true; 10423 } 10424 /* not amd vsdb */ 10425 return false; 10426 } 10427 10428 /* check for ack*/ 10429 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10430 if (!res) 10431 return false; 10432 } 10433 10434 return false; 10435 } 10436 10437 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10438 u8 *edid_ext, int len, 10439 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10440 { 10441 int i; 10442 10443 /* send extension block to DMCU for parsing */ 10444 for (i = 0; i < len; i += 8) { 10445 /* send 8 bytes a time */ 10446 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10447 return false; 10448 } 10449 10450 return vsdb_info->freesync_supported; 10451 } 10452 10453 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10454 u8 *edid_ext, int len, 10455 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10456 { 10457 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10458 bool ret; 10459 10460 mutex_lock(&adev->dm.dc_lock); 10461 if (adev->dm.dmub_srv) 10462 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10463 else 10464 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10465 mutex_unlock(&adev->dm.dc_lock); 10466 return ret; 10467 } 10468 10469 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10470 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10471 { 10472 u8 *edid_ext = NULL; 10473 int i; 10474 bool valid_vsdb_found = false; 10475 10476 /*----- drm_find_cea_extension() -----*/ 10477 /* No EDID or EDID extensions */ 10478 if (edid == NULL || edid->extensions == 0) 10479 return -ENODEV; 10480 10481 /* Find CEA extension */ 10482 for (i = 0; i < edid->extensions; i++) { 10483 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10484 if (edid_ext[0] == CEA_EXT) 10485 break; 10486 } 10487 10488 if (i == edid->extensions) 10489 return -ENODEV; 10490 10491 /*----- cea_db_offsets() -----*/ 10492 if (edid_ext[0] != CEA_EXT) 10493 return -ENODEV; 10494 10495 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10496 10497 return valid_vsdb_found ? i : -ENODEV; 10498 } 10499 10500 /** 10501 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10502 * 10503 * @connector: Connector to query. 10504 * @edid: EDID from monitor 10505 * 10506 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10507 * track of some of the display information in the internal data struct used by 10508 * amdgpu_dm. This function checks which type of connector we need to set the 10509 * FreeSync parameters. 10510 */ 10511 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10512 struct edid *edid) 10513 { 10514 int i = 0; 10515 struct detailed_timing *timing; 10516 struct detailed_non_pixel *data; 10517 struct detailed_data_monitor_range *range; 10518 struct amdgpu_dm_connector *amdgpu_dm_connector = 10519 to_amdgpu_dm_connector(connector); 10520 struct dm_connector_state *dm_con_state = NULL; 10521 struct dc_sink *sink; 10522 10523 struct drm_device *dev = connector->dev; 10524 struct amdgpu_device *adev = drm_to_adev(dev); 10525 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10526 bool freesync_capable = false; 10527 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10528 10529 if (!connector->state) { 10530 DRM_ERROR("%s - Connector has no state", __func__); 10531 goto update; 10532 } 10533 10534 sink = amdgpu_dm_connector->dc_sink ? 10535 amdgpu_dm_connector->dc_sink : 10536 amdgpu_dm_connector->dc_em_sink; 10537 10538 if (!edid || !sink) { 10539 dm_con_state = to_dm_connector_state(connector->state); 10540 10541 amdgpu_dm_connector->min_vfreq = 0; 10542 amdgpu_dm_connector->max_vfreq = 0; 10543 amdgpu_dm_connector->pixel_clock_mhz = 0; 10544 connector->display_info.monitor_range.min_vfreq = 0; 10545 connector->display_info.monitor_range.max_vfreq = 0; 10546 freesync_capable = false; 10547 10548 goto update; 10549 } 10550 10551 dm_con_state = to_dm_connector_state(connector->state); 10552 10553 if (!adev->dm.freesync_module) 10554 goto update; 10555 10556 if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT 10557 || sink->sink_signal == SIGNAL_TYPE_EDP) { 10558 bool edid_check_required = false; 10559 10560 if (edid) { 10561 edid_check_required = is_dp_capable_without_timing_msa( 10562 adev->dm.dc, 10563 amdgpu_dm_connector); 10564 } 10565 10566 if (edid_check_required == true && (edid->version > 1 || 10567 (edid->version == 1 && edid->revision > 1))) { 10568 for (i = 0; i < 4; i++) { 10569 10570 timing = &edid->detailed_timings[i]; 10571 data = &timing->data.other_data; 10572 range = &data->data.range; 10573 /* 10574 * Check if monitor has continuous frequency mode 10575 */ 10576 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10577 continue; 10578 /* 10579 * Check for flag range limits only. If flag == 1 then 10580 * no additional timing information provided. 10581 * Default GTF, GTF Secondary curve and CVT are not 10582 * supported 10583 */ 10584 if (range->flags != 1) 10585 continue; 10586 10587 amdgpu_dm_connector->min_vfreq = range->min_vfreq; 10588 amdgpu_dm_connector->max_vfreq = range->max_vfreq; 10589 amdgpu_dm_connector->pixel_clock_mhz = 10590 range->pixel_clock_mhz * 10; 10591 10592 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10593 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10594 10595 break; 10596 } 10597 10598 if (amdgpu_dm_connector->max_vfreq - 10599 amdgpu_dm_connector->min_vfreq > 10) { 10600 10601 freesync_capable = true; 10602 } 10603 } 10604 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10605 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10606 if (i >= 0 && vsdb_info.freesync_supported) { 10607 timing = &edid->detailed_timings[i]; 10608 data = &timing->data.other_data; 10609 10610 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10611 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10612 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10613 freesync_capable = true; 10614 10615 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10616 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10617 } 10618 } 10619 10620 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10621 10622 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10623 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10624 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10625 10626 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10627 amdgpu_dm_connector->as_type = as_type; 10628 amdgpu_dm_connector->vsdb_info = vsdb_info; 10629 10630 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10631 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10632 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10633 freesync_capable = true; 10634 10635 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10636 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10637 } 10638 } 10639 10640 update: 10641 if (dm_con_state) 10642 dm_con_state->freesync_capable = freesync_capable; 10643 10644 if (connector->vrr_capable_property) 10645 drm_connector_set_vrr_capable_property(connector, 10646 freesync_capable); 10647 } 10648 10649 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10650 { 10651 struct amdgpu_device *adev = drm_to_adev(dev); 10652 struct dc *dc = adev->dm.dc; 10653 int i; 10654 10655 mutex_lock(&adev->dm.dc_lock); 10656 if (dc->current_state) { 10657 for (i = 0; i < dc->current_state->stream_count; ++i) 10658 dc->current_state->streams[i] 10659 ->triggered_crtc_reset.enabled = 10660 adev->dm.force_timing_sync; 10661 10662 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10663 dc_trigger_sync(dc, dc->current_state); 10664 } 10665 mutex_unlock(&adev->dm.dc_lock); 10666 } 10667 10668 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10669 u32 value, const char *func_name) 10670 { 10671 #ifdef DM_CHECK_ADDR_0 10672 if (address == 0) { 10673 DC_ERR("invalid register write. address = 0"); 10674 return; 10675 } 10676 #endif 10677 cgs_write_register(ctx->cgs_device, address, value); 10678 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10679 } 10680 10681 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10682 const char *func_name) 10683 { 10684 u32 value; 10685 #ifdef DM_CHECK_ADDR_0 10686 if (address == 0) { 10687 DC_ERR("invalid register read; address = 0\n"); 10688 return 0; 10689 } 10690 #endif 10691 10692 if (ctx->dmub_srv && 10693 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10694 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10695 ASSERT(false); 10696 return 0; 10697 } 10698 10699 value = cgs_read_register(ctx->cgs_device, address); 10700 10701 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10702 10703 return value; 10704 } 10705 10706 int amdgpu_dm_process_dmub_aux_transfer_sync( 10707 struct dc_context *ctx, 10708 unsigned int link_index, 10709 struct aux_payload *payload, 10710 enum aux_return_code_type *operation_result) 10711 { 10712 struct amdgpu_device *adev = ctx->driver_context; 10713 struct dmub_notification *p_notify = adev->dm.dmub_notify; 10714 int ret = -1; 10715 10716 mutex_lock(&adev->dm.dpia_aux_lock); 10717 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 10718 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 10719 goto out; 10720 } 10721 10722 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10723 DRM_ERROR("wait_for_completion_timeout timeout!"); 10724 *operation_result = AUX_RET_ERROR_TIMEOUT; 10725 goto out; 10726 } 10727 10728 if (p_notify->result != AUX_RET_SUCCESS) { 10729 /* 10730 * Transient states before tunneling is enabled could 10731 * lead to this error. We can ignore this for now. 10732 */ 10733 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 10734 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 10735 payload->address, payload->length, 10736 p_notify->result); 10737 } 10738 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10739 goto out; 10740 } 10741 10742 10743 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 10744 if (!payload->write && p_notify->aux_reply.length && 10745 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 10746 10747 if (payload->length != p_notify->aux_reply.length) { 10748 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 10749 p_notify->aux_reply.length, 10750 payload->address, payload->length); 10751 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10752 goto out; 10753 } 10754 10755 memcpy(payload->data, p_notify->aux_reply.data, 10756 p_notify->aux_reply.length); 10757 } 10758 10759 /* success */ 10760 ret = p_notify->aux_reply.length; 10761 *operation_result = p_notify->result; 10762 out: 10763 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10764 mutex_unlock(&adev->dm.dpia_aux_lock); 10765 return ret; 10766 } 10767 10768 int amdgpu_dm_process_dmub_set_config_sync( 10769 struct dc_context *ctx, 10770 unsigned int link_index, 10771 struct set_config_cmd_payload *payload, 10772 enum set_config_status *operation_result) 10773 { 10774 struct amdgpu_device *adev = ctx->driver_context; 10775 bool is_cmd_complete; 10776 int ret; 10777 10778 mutex_lock(&adev->dm.dpia_aux_lock); 10779 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 10780 link_index, payload, adev->dm.dmub_notify); 10781 10782 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10783 ret = 0; 10784 *operation_result = adev->dm.dmub_notify->sc_status; 10785 } else { 10786 DRM_ERROR("wait_for_completion_timeout timeout!"); 10787 ret = -1; 10788 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 10789 } 10790 10791 if (!is_cmd_complete) 10792 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10793 mutex_unlock(&adev->dm.dpia_aux_lock); 10794 return ret; 10795 } 10796 10797 /* 10798 * Check whether seamless boot is supported. 10799 * 10800 * So far we only support seamless boot on CHIP_VANGOGH. 10801 * If everything goes well, we may consider expanding 10802 * seamless boot to other ASICs. 10803 */ 10804 bool check_seamless_boot_capability(struct amdgpu_device *adev) 10805 { 10806 switch (adev->ip_versions[DCE_HWIP][0]) { 10807 case IP_VERSION(3, 0, 1): 10808 if (!adev->mman.keep_stolen_vga_memory) 10809 return true; 10810 break; 10811 default: 10812 break; 10813 } 10814 10815 return false; 10816 } 10817 10818 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 10819 { 10820 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 10821 } 10822 10823 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 10824 { 10825 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 10826 } 10827