1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 if (crtc >= adev->mode_info.num_crtc) 249 return 0; 250 else { 251 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 252 253 if (acrtc->dm_irq_params.stream == NULL) { 254 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 255 crtc); 256 return 0; 257 } 258 259 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 260 } 261 } 262 263 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 264 u32 *vbl, u32 *position) 265 { 266 u32 v_blank_start, v_blank_end, h_position, v_position; 267 268 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 269 return -EINVAL; 270 else { 271 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 272 273 if (acrtc->dm_irq_params.stream == NULL) { 274 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 275 crtc); 276 return 0; 277 } 278 279 /* 280 * TODO rework base driver to use values directly. 281 * for now parse it back into reg-format 282 */ 283 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 284 &v_blank_start, 285 &v_blank_end, 286 &h_position, 287 &v_position); 288 289 *position = v_position | (h_position << 16); 290 *vbl = v_blank_start | (v_blank_end << 16); 291 } 292 293 return 0; 294 } 295 296 static bool dm_is_idle(void *handle) 297 { 298 /* XXX todo */ 299 return true; 300 } 301 302 static int dm_wait_for_idle(void *handle) 303 { 304 /* XXX todo */ 305 return 0; 306 } 307 308 static bool dm_check_soft_reset(void *handle) 309 { 310 return false; 311 } 312 313 static int dm_soft_reset(void *handle) 314 { 315 /* XXX todo */ 316 return 0; 317 } 318 319 static struct amdgpu_crtc * 320 get_crtc_by_otg_inst(struct amdgpu_device *adev, 321 int otg_inst) 322 { 323 struct drm_device *dev = adev_to_drm(adev); 324 struct drm_crtc *crtc; 325 struct amdgpu_crtc *amdgpu_crtc; 326 327 if (WARN_ON(otg_inst == -1)) 328 return adev->mode_info.crtcs[0]; 329 330 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 331 amdgpu_crtc = to_amdgpu_crtc(crtc); 332 333 if (amdgpu_crtc->otg_inst == otg_inst) 334 return amdgpu_crtc; 335 } 336 337 return NULL; 338 } 339 340 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 341 struct dm_crtc_state *new_state) 342 { 343 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 344 return true; 345 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 346 return true; 347 else 348 return false; 349 } 350 351 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 352 int planes_count) 353 { 354 int i, j; 355 356 for (i = 0, j = planes_count - 1; i < j; i++, j--) 357 swap(array_of_surface_update[i], array_of_surface_update[j]); 358 } 359 360 /** 361 * update_planes_and_stream_adapter() - Send planes to be updated in DC 362 * 363 * DC has a generic way to update planes and stream via 364 * dc_update_planes_and_stream function; however, DM might need some 365 * adjustments and preparation before calling it. This function is a wrapper 366 * for the dc_update_planes_and_stream that does any required configuration 367 * before passing control to DC. 368 */ 369 static inline bool update_planes_and_stream_adapter(struct dc *dc, 370 int update_type, 371 int planes_count, 372 struct dc_stream_state *stream, 373 struct dc_stream_update *stream_update, 374 struct dc_surface_update *array_of_surface_update) 375 { 376 reverse_planes_order(array_of_surface_update, planes_count); 377 378 /* 379 * Previous frame finished and HW is ready for optimization. 380 */ 381 if (update_type == UPDATE_TYPE_FAST) 382 dc_post_update_surfaces_to_stream(dc); 383 384 return dc_update_planes_and_stream(dc, 385 array_of_surface_update, 386 planes_count, 387 stream, 388 stream_update); 389 } 390 391 /** 392 * dm_pflip_high_irq() - Handle pageflip interrupt 393 * @interrupt_params: ignored 394 * 395 * Handles the pageflip interrupt by notifying all interested parties 396 * that the pageflip has been completed. 397 */ 398 static void dm_pflip_high_irq(void *interrupt_params) 399 { 400 struct amdgpu_crtc *amdgpu_crtc; 401 struct common_irq_params *irq_params = interrupt_params; 402 struct amdgpu_device *adev = irq_params->adev; 403 unsigned long flags; 404 struct drm_pending_vblank_event *e; 405 u32 vpos, hpos, v_blank_start, v_blank_end; 406 bool vrr_active; 407 408 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 409 410 /* IRQ could occur when in initial stage */ 411 /* TODO work and BO cleanup */ 412 if (amdgpu_crtc == NULL) { 413 DC_LOG_PFLIP("CRTC is null, returning.\n"); 414 return; 415 } 416 417 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 418 419 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){ 420 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n", 421 amdgpu_crtc->pflip_status, 422 AMDGPU_FLIP_SUBMITTED, 423 amdgpu_crtc->crtc_id, 424 amdgpu_crtc); 425 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 426 return; 427 } 428 429 /* page flip completed. */ 430 e = amdgpu_crtc->event; 431 amdgpu_crtc->event = NULL; 432 433 WARN_ON(!e); 434 435 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 436 437 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 438 if (!vrr_active || 439 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 440 &v_blank_end, &hpos, &vpos) || 441 (vpos < v_blank_start)) { 442 /* Update to correct count and vblank timestamp if racing with 443 * vblank irq. This also updates to the correct vblank timestamp 444 * even in VRR mode, as scanout is past the front-porch atm. 445 */ 446 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 447 448 /* Wake up userspace by sending the pageflip event with proper 449 * count and timestamp of vblank of flip completion. 450 */ 451 if (e) { 452 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 453 454 /* Event sent, so done with vblank for this flip */ 455 drm_crtc_vblank_put(&amdgpu_crtc->base); 456 } 457 } else if (e) { 458 /* VRR active and inside front-porch: vblank count and 459 * timestamp for pageflip event will only be up to date after 460 * drm_crtc_handle_vblank() has been executed from late vblank 461 * irq handler after start of back-porch (vline 0). We queue the 462 * pageflip event for send-out by drm_crtc_handle_vblank() with 463 * updated timestamp and count, once it runs after us. 464 * 465 * We need to open-code this instead of using the helper 466 * drm_crtc_arm_vblank_event(), as that helper would 467 * call drm_crtc_accurate_vblank_count(), which we must 468 * not call in VRR mode while we are in front-porch! 469 */ 470 471 /* sequence will be replaced by real count during send-out. */ 472 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 473 e->pipe = amdgpu_crtc->crtc_id; 474 475 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 476 e = NULL; 477 } 478 479 /* Keep track of vblank of this flip for flip throttling. We use the 480 * cooked hw counter, as that one incremented at start of this vblank 481 * of pageflip completion, so last_flip_vblank is the forbidden count 482 * for queueing new pageflips if vsync + VRR is enabled. 483 */ 484 amdgpu_crtc->dm_irq_params.last_flip_vblank = 485 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 486 487 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 488 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 489 490 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 491 amdgpu_crtc->crtc_id, amdgpu_crtc, 492 vrr_active, (int) !e); 493 } 494 495 static void dm_vupdate_high_irq(void *interrupt_params) 496 { 497 struct common_irq_params *irq_params = interrupt_params; 498 struct amdgpu_device *adev = irq_params->adev; 499 struct amdgpu_crtc *acrtc; 500 struct drm_device *drm_dev; 501 struct drm_vblank_crtc *vblank; 502 ktime_t frame_duration_ns, previous_timestamp; 503 unsigned long flags; 504 int vrr_active; 505 506 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 507 508 if (acrtc) { 509 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 510 drm_dev = acrtc->base.dev; 511 vblank = &drm_dev->vblank[acrtc->base.index]; 512 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 513 frame_duration_ns = vblank->time - previous_timestamp; 514 515 if (frame_duration_ns > 0) { 516 trace_amdgpu_refresh_rate_track(acrtc->base.index, 517 frame_duration_ns, 518 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 519 atomic64_set(&irq_params->previous_timestamp, vblank->time); 520 } 521 522 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 523 acrtc->crtc_id, 524 vrr_active); 525 526 /* Core vblank handling is done here after end of front-porch in 527 * vrr mode, as vblank timestamping will give valid results 528 * while now done after front-porch. This will also deliver 529 * page-flip completion events that have been queued to us 530 * if a pageflip happened inside front-porch. 531 */ 532 if (vrr_active) { 533 amdgpu_dm_crtc_handle_vblank(acrtc); 534 535 /* BTR processing for pre-DCE12 ASICs */ 536 if (acrtc->dm_irq_params.stream && 537 adev->family < AMDGPU_FAMILY_AI) { 538 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 539 mod_freesync_handle_v_update( 540 adev->dm.freesync_module, 541 acrtc->dm_irq_params.stream, 542 &acrtc->dm_irq_params.vrr_params); 543 544 dc_stream_adjust_vmin_vmax( 545 adev->dm.dc, 546 acrtc->dm_irq_params.stream, 547 &acrtc->dm_irq_params.vrr_params.adjust); 548 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 549 } 550 } 551 } 552 } 553 554 /** 555 * dm_crtc_high_irq() - Handles CRTC interrupt 556 * @interrupt_params: used for determining the CRTC instance 557 * 558 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 559 * event handler. 560 */ 561 static void dm_crtc_high_irq(void *interrupt_params) 562 { 563 struct common_irq_params *irq_params = interrupt_params; 564 struct amdgpu_device *adev = irq_params->adev; 565 struct amdgpu_crtc *acrtc; 566 unsigned long flags; 567 int vrr_active; 568 569 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 570 if (!acrtc) 571 return; 572 573 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 574 575 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 576 vrr_active, acrtc->dm_irq_params.active_planes); 577 578 /** 579 * Core vblank handling at start of front-porch is only possible 580 * in non-vrr mode, as only there vblank timestamping will give 581 * valid results while done in front-porch. Otherwise defer it 582 * to dm_vupdate_high_irq after end of front-porch. 583 */ 584 if (!vrr_active) 585 amdgpu_dm_crtc_handle_vblank(acrtc); 586 587 /** 588 * Following stuff must happen at start of vblank, for crc 589 * computation and below-the-range btr support in vrr mode. 590 */ 591 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 592 593 /* BTR updates need to happen before VUPDATE on Vega and above. */ 594 if (adev->family < AMDGPU_FAMILY_AI) 595 return; 596 597 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 598 599 if (acrtc->dm_irq_params.stream && 600 acrtc->dm_irq_params.vrr_params.supported && 601 acrtc->dm_irq_params.freesync_config.state == 602 VRR_STATE_ACTIVE_VARIABLE) { 603 mod_freesync_handle_v_update(adev->dm.freesync_module, 604 acrtc->dm_irq_params.stream, 605 &acrtc->dm_irq_params.vrr_params); 606 607 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 608 &acrtc->dm_irq_params.vrr_params.adjust); 609 } 610 611 /* 612 * If there aren't any active_planes then DCH HUBP may be clock-gated. 613 * In that case, pageflip completion interrupts won't fire and pageflip 614 * completion events won't get delivered. Prevent this by sending 615 * pending pageflip events from here if a flip is still pending. 616 * 617 * If any planes are enabled, use dm_pflip_high_irq() instead, to 618 * avoid race conditions between flip programming and completion, 619 * which could cause too early flip completion events. 620 */ 621 if (adev->family >= AMDGPU_FAMILY_RV && 622 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 623 acrtc->dm_irq_params.active_planes == 0) { 624 if (acrtc->event) { 625 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 626 acrtc->event = NULL; 627 drm_crtc_vblank_put(&acrtc->base); 628 } 629 acrtc->pflip_status = AMDGPU_FLIP_NONE; 630 } 631 632 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 633 } 634 635 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 636 /** 637 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 638 * DCN generation ASICs 639 * @interrupt_params: interrupt parameters 640 * 641 * Used to set crc window/read out crc value at vertical line 0 position 642 */ 643 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 644 { 645 struct common_irq_params *irq_params = interrupt_params; 646 struct amdgpu_device *adev = irq_params->adev; 647 struct amdgpu_crtc *acrtc; 648 649 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 650 651 if (!acrtc) 652 return; 653 654 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 655 } 656 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 657 658 /** 659 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 660 * @adev: amdgpu_device pointer 661 * @notify: dmub notification structure 662 * 663 * Dmub AUX or SET_CONFIG command completion processing callback 664 * Copies dmub notification to DM which is to be read by AUX command. 665 * issuing thread and also signals the event to wake up the thread. 666 */ 667 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 668 struct dmub_notification *notify) 669 { 670 if (adev->dm.dmub_notify) 671 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 672 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 673 complete(&adev->dm.dmub_aux_transfer_done); 674 } 675 676 /** 677 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 678 * @adev: amdgpu_device pointer 679 * @notify: dmub notification structure 680 * 681 * Dmub Hpd interrupt processing callback. Gets displayindex through the 682 * ink index and calls helper to do the processing. 683 */ 684 static void dmub_hpd_callback(struct amdgpu_device *adev, 685 struct dmub_notification *notify) 686 { 687 struct amdgpu_dm_connector *aconnector; 688 struct amdgpu_dm_connector *hpd_aconnector = NULL; 689 struct drm_connector *connector; 690 struct drm_connector_list_iter iter; 691 struct dc_link *link; 692 u8 link_index = 0; 693 struct drm_device *dev; 694 695 if (adev == NULL) 696 return; 697 698 if (notify == NULL) { 699 DRM_ERROR("DMUB HPD callback notification was NULL"); 700 return; 701 } 702 703 if (notify->link_index > adev->dm.dc->link_count) { 704 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 705 return; 706 } 707 708 link_index = notify->link_index; 709 link = adev->dm.dc->links[link_index]; 710 dev = adev->dm.ddev; 711 712 drm_connector_list_iter_begin(dev, &iter); 713 drm_for_each_connector_iter(connector, &iter) { 714 aconnector = to_amdgpu_dm_connector(connector); 715 if (link && aconnector->dc_link == link) { 716 if (notify->type == DMUB_NOTIFICATION_HPD) 717 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 718 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 719 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 720 else 721 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 722 notify->type, link_index); 723 724 hpd_aconnector = aconnector; 725 break; 726 } 727 } 728 drm_connector_list_iter_end(&iter); 729 730 if (hpd_aconnector) { 731 if (notify->type == DMUB_NOTIFICATION_HPD) 732 handle_hpd_irq_helper(hpd_aconnector); 733 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 734 handle_hpd_rx_irq(hpd_aconnector); 735 } 736 } 737 738 /** 739 * register_dmub_notify_callback - Sets callback for DMUB notify 740 * @adev: amdgpu_device pointer 741 * @type: Type of dmub notification 742 * @callback: Dmub interrupt callback function 743 * @dmub_int_thread_offload: offload indicator 744 * 745 * API to register a dmub callback handler for a dmub notification 746 * Also sets indicator whether callback processing to be offloaded. 747 * to dmub interrupt handling thread 748 * Return: true if successfully registered, false if there is existing registration 749 */ 750 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 751 enum dmub_notification_type type, 752 dmub_notify_interrupt_callback_t callback, 753 bool dmub_int_thread_offload) 754 { 755 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 756 adev->dm.dmub_callback[type] = callback; 757 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 758 } else 759 return false; 760 761 return true; 762 } 763 764 static void dm_handle_hpd_work(struct work_struct *work) 765 { 766 struct dmub_hpd_work *dmub_hpd_wrk; 767 768 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 769 770 if (!dmub_hpd_wrk->dmub_notify) { 771 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 772 return; 773 } 774 775 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 776 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 777 dmub_hpd_wrk->dmub_notify); 778 } 779 780 kfree(dmub_hpd_wrk->dmub_notify); 781 kfree(dmub_hpd_wrk); 782 783 } 784 785 #define DMUB_TRACE_MAX_READ 64 786 /** 787 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 788 * @interrupt_params: used for determining the Outbox instance 789 * 790 * Handles the Outbox Interrupt 791 * event handler. 792 */ 793 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 794 { 795 struct dmub_notification notify; 796 struct common_irq_params *irq_params = interrupt_params; 797 struct amdgpu_device *adev = irq_params->adev; 798 struct amdgpu_display_manager *dm = &adev->dm; 799 struct dmcub_trace_buf_entry entry = { 0 }; 800 u32 count = 0; 801 struct dmub_hpd_work *dmub_hpd_wrk; 802 struct dc_link *plink = NULL; 803 804 if (dc_enable_dmub_notifications(adev->dm.dc) && 805 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 806 807 do { 808 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 809 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 810 DRM_ERROR("DM: notify type %d invalid!", notify.type); 811 continue; 812 } 813 if (!dm->dmub_callback[notify.type]) { 814 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 815 continue; 816 } 817 if (dm->dmub_thread_offload[notify.type] == true) { 818 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 819 if (!dmub_hpd_wrk) { 820 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 821 return; 822 } 823 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 824 GFP_ATOMIC); 825 if (!dmub_hpd_wrk->dmub_notify) { 826 kfree(dmub_hpd_wrk); 827 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 828 return; 829 } 830 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 831 dmub_hpd_wrk->adev = adev; 832 if (notify.type == DMUB_NOTIFICATION_HPD) { 833 plink = adev->dm.dc->links[notify.link_index]; 834 if (plink) { 835 plink->hpd_status = 836 notify.hpd_status == DP_HPD_PLUG; 837 } 838 } 839 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 840 } else { 841 dm->dmub_callback[notify.type](adev, ¬ify); 842 } 843 } while (notify.pending_notification); 844 } 845 846 847 do { 848 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 849 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 850 entry.param0, entry.param1); 851 852 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 853 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 854 } else 855 break; 856 857 count++; 858 859 } while (count <= DMUB_TRACE_MAX_READ); 860 861 if (count > DMUB_TRACE_MAX_READ) 862 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 863 } 864 865 static int dm_set_clockgating_state(void *handle, 866 enum amd_clockgating_state state) 867 { 868 return 0; 869 } 870 871 static int dm_set_powergating_state(void *handle, 872 enum amd_powergating_state state) 873 { 874 return 0; 875 } 876 877 /* Prototypes of private functions */ 878 static int dm_early_init(void* handle); 879 880 /* Allocate memory for FBC compressed data */ 881 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 882 { 883 struct drm_device *dev = connector->dev; 884 struct amdgpu_device *adev = drm_to_adev(dev); 885 struct dm_compressor_info *compressor = &adev->dm.compressor; 886 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 887 struct drm_display_mode *mode; 888 unsigned long max_size = 0; 889 890 if (adev->dm.dc->fbc_compressor == NULL) 891 return; 892 893 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 894 return; 895 896 if (compressor->bo_ptr) 897 return; 898 899 900 list_for_each_entry(mode, &connector->modes, head) { 901 if (max_size < mode->htotal * mode->vtotal) 902 max_size = mode->htotal * mode->vtotal; 903 } 904 905 if (max_size) { 906 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 907 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 908 &compressor->gpu_addr, &compressor->cpu_addr); 909 910 if (r) 911 DRM_ERROR("DM: Failed to initialize FBC\n"); 912 else { 913 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 914 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 915 } 916 917 } 918 919 } 920 921 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 922 int pipe, bool *enabled, 923 unsigned char *buf, int max_bytes) 924 { 925 struct drm_device *dev = dev_get_drvdata(kdev); 926 struct amdgpu_device *adev = drm_to_adev(dev); 927 struct drm_connector *connector; 928 struct drm_connector_list_iter conn_iter; 929 struct amdgpu_dm_connector *aconnector; 930 int ret = 0; 931 932 *enabled = false; 933 934 mutex_lock(&adev->dm.audio_lock); 935 936 drm_connector_list_iter_begin(dev, &conn_iter); 937 drm_for_each_connector_iter(connector, &conn_iter) { 938 aconnector = to_amdgpu_dm_connector(connector); 939 if (aconnector->audio_inst != port) 940 continue; 941 942 *enabled = true; 943 ret = drm_eld_size(connector->eld); 944 memcpy(buf, connector->eld, min(max_bytes, ret)); 945 946 break; 947 } 948 drm_connector_list_iter_end(&conn_iter); 949 950 mutex_unlock(&adev->dm.audio_lock); 951 952 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 953 954 return ret; 955 } 956 957 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 958 .get_eld = amdgpu_dm_audio_component_get_eld, 959 }; 960 961 static int amdgpu_dm_audio_component_bind(struct device *kdev, 962 struct device *hda_kdev, void *data) 963 { 964 struct drm_device *dev = dev_get_drvdata(kdev); 965 struct amdgpu_device *adev = drm_to_adev(dev); 966 struct drm_audio_component *acomp = data; 967 968 acomp->ops = &amdgpu_dm_audio_component_ops; 969 acomp->dev = kdev; 970 adev->dm.audio_component = acomp; 971 972 return 0; 973 } 974 975 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 976 struct device *hda_kdev, void *data) 977 { 978 struct drm_device *dev = dev_get_drvdata(kdev); 979 struct amdgpu_device *adev = drm_to_adev(dev); 980 struct drm_audio_component *acomp = data; 981 982 acomp->ops = NULL; 983 acomp->dev = NULL; 984 adev->dm.audio_component = NULL; 985 } 986 987 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 988 .bind = amdgpu_dm_audio_component_bind, 989 .unbind = amdgpu_dm_audio_component_unbind, 990 }; 991 992 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 993 { 994 int i, ret; 995 996 if (!amdgpu_audio) 997 return 0; 998 999 adev->mode_info.audio.enabled = true; 1000 1001 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1002 1003 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1004 adev->mode_info.audio.pin[i].channels = -1; 1005 adev->mode_info.audio.pin[i].rate = -1; 1006 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1007 adev->mode_info.audio.pin[i].status_bits = 0; 1008 adev->mode_info.audio.pin[i].category_code = 0; 1009 adev->mode_info.audio.pin[i].connected = false; 1010 adev->mode_info.audio.pin[i].id = 1011 adev->dm.dc->res_pool->audios[i]->inst; 1012 adev->mode_info.audio.pin[i].offset = 0; 1013 } 1014 1015 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1016 if (ret < 0) 1017 return ret; 1018 1019 adev->dm.audio_registered = true; 1020 1021 return 0; 1022 } 1023 1024 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1025 { 1026 if (!amdgpu_audio) 1027 return; 1028 1029 if (!adev->mode_info.audio.enabled) 1030 return; 1031 1032 if (adev->dm.audio_registered) { 1033 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1034 adev->dm.audio_registered = false; 1035 } 1036 1037 /* TODO: Disable audio? */ 1038 1039 adev->mode_info.audio.enabled = false; 1040 } 1041 1042 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1043 { 1044 struct drm_audio_component *acomp = adev->dm.audio_component; 1045 1046 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1047 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1048 1049 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1050 pin, -1); 1051 } 1052 } 1053 1054 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1055 { 1056 const struct dmcub_firmware_header_v1_0 *hdr; 1057 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1058 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1059 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1060 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1061 struct abm *abm = adev->dm.dc->res_pool->abm; 1062 struct dmub_srv_hw_params hw_params; 1063 enum dmub_status status; 1064 const unsigned char *fw_inst_const, *fw_bss_data; 1065 u32 i, fw_inst_const_size, fw_bss_data_size; 1066 bool has_hw_support; 1067 1068 if (!dmub_srv) 1069 /* DMUB isn't supported on the ASIC. */ 1070 return 0; 1071 1072 if (!fb_info) { 1073 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1074 return -EINVAL; 1075 } 1076 1077 if (!dmub_fw) { 1078 /* Firmware required for DMUB support. */ 1079 DRM_ERROR("No firmware provided for DMUB.\n"); 1080 return -EINVAL; 1081 } 1082 1083 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1084 if (status != DMUB_STATUS_OK) { 1085 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1086 return -EINVAL; 1087 } 1088 1089 if (!has_hw_support) { 1090 DRM_INFO("DMUB unsupported on ASIC\n"); 1091 return 0; 1092 } 1093 1094 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1095 status = dmub_srv_hw_reset(dmub_srv); 1096 if (status != DMUB_STATUS_OK) 1097 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1098 1099 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1100 1101 fw_inst_const = dmub_fw->data + 1102 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1103 PSP_HEADER_BYTES; 1104 1105 fw_bss_data = dmub_fw->data + 1106 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1107 le32_to_cpu(hdr->inst_const_bytes); 1108 1109 /* Copy firmware and bios info into FB memory. */ 1110 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1111 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1112 1113 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1114 1115 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1116 * amdgpu_ucode_init_single_fw will load dmub firmware 1117 * fw_inst_const part to cw0; otherwise, the firmware back door load 1118 * will be done by dm_dmub_hw_init 1119 */ 1120 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1121 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1122 fw_inst_const_size); 1123 } 1124 1125 if (fw_bss_data_size) 1126 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1127 fw_bss_data, fw_bss_data_size); 1128 1129 /* Copy firmware bios info into FB memory. */ 1130 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1131 adev->bios_size); 1132 1133 /* Reset regions that need to be reset. */ 1134 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1135 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1136 1137 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1138 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1139 1140 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1141 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1142 1143 /* Initialize hardware. */ 1144 memset(&hw_params, 0, sizeof(hw_params)); 1145 hw_params.fb_base = adev->gmc.fb_start; 1146 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1147 1148 /* backdoor load firmware and trigger dmub running */ 1149 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1150 hw_params.load_inst_const = true; 1151 1152 if (dmcu) 1153 hw_params.psp_version = dmcu->psp_version; 1154 1155 for (i = 0; i < fb_info->num_fb; ++i) 1156 hw_params.fb[i] = &fb_info->fb[i]; 1157 1158 switch (adev->ip_versions[DCE_HWIP][0]) { 1159 case IP_VERSION(3, 1, 3): 1160 case IP_VERSION(3, 1, 4): 1161 hw_params.dpia_supported = true; 1162 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1163 break; 1164 default: 1165 break; 1166 } 1167 1168 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1169 if (status != DMUB_STATUS_OK) { 1170 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1171 return -EINVAL; 1172 } 1173 1174 /* Wait for firmware load to finish. */ 1175 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1176 if (status != DMUB_STATUS_OK) 1177 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1178 1179 /* Init DMCU and ABM if available. */ 1180 if (dmcu && abm) { 1181 dmcu->funcs->dmcu_init(dmcu); 1182 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1183 } 1184 1185 if (!adev->dm.dc->ctx->dmub_srv) 1186 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1187 if (!adev->dm.dc->ctx->dmub_srv) { 1188 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1189 return -ENOMEM; 1190 } 1191 1192 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1193 adev->dm.dmcub_fw_version); 1194 1195 return 0; 1196 } 1197 1198 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1199 { 1200 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1201 enum dmub_status status; 1202 bool init; 1203 1204 if (!dmub_srv) { 1205 /* DMUB isn't supported on the ASIC. */ 1206 return; 1207 } 1208 1209 status = dmub_srv_is_hw_init(dmub_srv, &init); 1210 if (status != DMUB_STATUS_OK) 1211 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1212 1213 if (status == DMUB_STATUS_OK && init) { 1214 /* Wait for firmware load to finish. */ 1215 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1216 if (status != DMUB_STATUS_OK) 1217 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1218 } else { 1219 /* Perform the full hardware initialization. */ 1220 dm_dmub_hw_init(adev); 1221 } 1222 } 1223 1224 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1225 { 1226 u64 pt_base; 1227 u32 logical_addr_low; 1228 u32 logical_addr_high; 1229 u32 agp_base, agp_bot, agp_top; 1230 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1231 1232 memset(pa_config, 0, sizeof(*pa_config)); 1233 1234 agp_base = 0; 1235 agp_bot = adev->gmc.agp_start >> 24; 1236 agp_top = adev->gmc.agp_end >> 24; 1237 1238 /* AGP aperture is disabled */ 1239 if (agp_bot == agp_top) { 1240 logical_addr_low = adev->gmc.fb_start >> 18; 1241 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1242 /* 1243 * Raven2 has a HW issue that it is unable to use the vram which 1244 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1245 * workaround that increase system aperture high address (add 1) 1246 * to get rid of the VM fault and hardware hang. 1247 */ 1248 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1249 else 1250 logical_addr_high = adev->gmc.fb_end >> 18; 1251 } else { 1252 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1253 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1254 /* 1255 * Raven2 has a HW issue that it is unable to use the vram which 1256 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1257 * workaround that increase system aperture high address (add 1) 1258 * to get rid of the VM fault and hardware hang. 1259 */ 1260 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1261 else 1262 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1263 } 1264 1265 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1266 1267 page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF; 1268 page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12); 1269 page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF; 1270 page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12); 1271 page_table_base.high_part = upper_32_bits(pt_base) & 0xF; 1272 page_table_base.low_part = lower_32_bits(pt_base); 1273 1274 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1275 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1276 1277 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ; 1278 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1279 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1280 1281 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1282 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1283 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1284 1285 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1286 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1287 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1288 1289 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1290 1291 } 1292 1293 static void force_connector_state( 1294 struct amdgpu_dm_connector *aconnector, 1295 enum drm_connector_force force_state) 1296 { 1297 struct drm_connector *connector = &aconnector->base; 1298 1299 mutex_lock(&connector->dev->mode_config.mutex); 1300 aconnector->base.force = force_state; 1301 mutex_unlock(&connector->dev->mode_config.mutex); 1302 1303 mutex_lock(&aconnector->hpd_lock); 1304 drm_kms_helper_connector_hotplug_event(connector); 1305 mutex_unlock(&aconnector->hpd_lock); 1306 } 1307 1308 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1309 { 1310 struct hpd_rx_irq_offload_work *offload_work; 1311 struct amdgpu_dm_connector *aconnector; 1312 struct dc_link *dc_link; 1313 struct amdgpu_device *adev; 1314 enum dc_connection_type new_connection_type = dc_connection_none; 1315 unsigned long flags; 1316 union test_response test_response; 1317 1318 memset(&test_response, 0, sizeof(test_response)); 1319 1320 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1321 aconnector = offload_work->offload_wq->aconnector; 1322 1323 if (!aconnector) { 1324 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1325 goto skip; 1326 } 1327 1328 adev = drm_to_adev(aconnector->base.dev); 1329 dc_link = aconnector->dc_link; 1330 1331 mutex_lock(&aconnector->hpd_lock); 1332 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1333 DRM_ERROR("KMS: Failed to detect connector\n"); 1334 mutex_unlock(&aconnector->hpd_lock); 1335 1336 if (new_connection_type == dc_connection_none) 1337 goto skip; 1338 1339 if (amdgpu_in_reset(adev)) 1340 goto skip; 1341 1342 mutex_lock(&adev->dm.dc_lock); 1343 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1344 dc_link_dp_handle_automated_test(dc_link); 1345 1346 if (aconnector->timing_changed) { 1347 /* force connector disconnect and reconnect */ 1348 force_connector_state(aconnector, DRM_FORCE_OFF); 1349 msleep(100); 1350 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1351 } 1352 1353 test_response.bits.ACK = 1; 1354 1355 core_link_write_dpcd( 1356 dc_link, 1357 DP_TEST_RESPONSE, 1358 &test_response.raw, 1359 sizeof(test_response)); 1360 } 1361 else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1362 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1363 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1364 /* offload_work->data is from handle_hpd_rx_irq-> 1365 * schedule_hpd_rx_offload_work.this is defer handle 1366 * for hpd short pulse. upon here, link status may be 1367 * changed, need get latest link status from dpcd 1368 * registers. if link status is good, skip run link 1369 * training again. 1370 */ 1371 union hpd_irq_data irq_data; 1372 1373 memset(&irq_data, 0, sizeof(irq_data)); 1374 1375 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1376 * request be added to work queue if link lost at end of dc_link_ 1377 * dp_handle_link_loss 1378 */ 1379 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1380 offload_work->offload_wq->is_handling_link_loss = false; 1381 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1382 1383 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1384 dc_link_check_link_loss_status(dc_link, &irq_data)) 1385 dc_link_dp_handle_link_loss(dc_link); 1386 } 1387 mutex_unlock(&adev->dm.dc_lock); 1388 1389 skip: 1390 kfree(offload_work); 1391 1392 } 1393 1394 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1395 { 1396 int max_caps = dc->caps.max_links; 1397 int i = 0; 1398 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1399 1400 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1401 1402 if (!hpd_rx_offload_wq) 1403 return NULL; 1404 1405 1406 for (i = 0; i < max_caps; i++) { 1407 hpd_rx_offload_wq[i].wq = 1408 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1409 1410 if (hpd_rx_offload_wq[i].wq == NULL) { 1411 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1412 goto out_err; 1413 } 1414 1415 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1416 } 1417 1418 return hpd_rx_offload_wq; 1419 1420 out_err: 1421 for (i = 0; i < max_caps; i++) { 1422 if (hpd_rx_offload_wq[i].wq) 1423 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1424 } 1425 kfree(hpd_rx_offload_wq); 1426 return NULL; 1427 } 1428 1429 struct amdgpu_stutter_quirk { 1430 u16 chip_vendor; 1431 u16 chip_device; 1432 u16 subsys_vendor; 1433 u16 subsys_device; 1434 u8 revision; 1435 }; 1436 1437 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1438 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1439 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1440 { 0, 0, 0, 0, 0 }, 1441 }; 1442 1443 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1444 { 1445 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1446 1447 while (p && p->chip_device != 0) { 1448 if (pdev->vendor == p->chip_vendor && 1449 pdev->device == p->chip_device && 1450 pdev->subsystem_vendor == p->subsys_vendor && 1451 pdev->subsystem_device == p->subsys_device && 1452 pdev->revision == p->revision) { 1453 return true; 1454 } 1455 ++p; 1456 } 1457 return false; 1458 } 1459 1460 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1461 { 1462 .matches = { 1463 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1464 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1465 }, 1466 }, 1467 { 1468 .matches = { 1469 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1470 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1471 }, 1472 }, 1473 { 1474 .matches = { 1475 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1476 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1477 }, 1478 }, 1479 { 1480 .matches = { 1481 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1482 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1483 }, 1484 }, 1485 { 1486 .matches = { 1487 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1488 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1489 }, 1490 }, 1491 { 1492 .matches = { 1493 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1494 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1495 }, 1496 }, 1497 { 1498 .matches = { 1499 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1500 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1501 }, 1502 }, 1503 { 1504 .matches = { 1505 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1506 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1507 }, 1508 }, 1509 { 1510 .matches = { 1511 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1512 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1513 }, 1514 }, 1515 {} 1516 /* TODO: refactor this from a fixed table to a dynamic option */ 1517 }; 1518 1519 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1520 { 1521 const struct dmi_system_id *dmi_id; 1522 1523 dm->aux_hpd_discon_quirk = false; 1524 1525 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1526 if (dmi_id) { 1527 dm->aux_hpd_discon_quirk = true; 1528 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1529 } 1530 } 1531 1532 static int amdgpu_dm_init(struct amdgpu_device *adev) 1533 { 1534 struct dc_init_data init_data; 1535 struct dc_callback_init init_params; 1536 int r; 1537 1538 adev->dm.ddev = adev_to_drm(adev); 1539 adev->dm.adev = adev; 1540 1541 /* Zero all the fields */ 1542 memset(&init_data, 0, sizeof(init_data)); 1543 memset(&init_params, 0, sizeof(init_params)); 1544 1545 mutex_init(&adev->dm.dpia_aux_lock); 1546 mutex_init(&adev->dm.dc_lock); 1547 mutex_init(&adev->dm.audio_lock); 1548 1549 if(amdgpu_dm_irq_init(adev)) { 1550 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1551 goto error; 1552 } 1553 1554 init_data.asic_id.chip_family = adev->family; 1555 1556 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1557 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1558 init_data.asic_id.chip_id = adev->pdev->device; 1559 1560 init_data.asic_id.vram_width = adev->gmc.vram_width; 1561 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1562 init_data.asic_id.atombios_base_address = 1563 adev->mode_info.atom_context->bios; 1564 1565 init_data.driver = adev; 1566 1567 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1568 1569 if (!adev->dm.cgs_device) { 1570 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1571 goto error; 1572 } 1573 1574 init_data.cgs_device = adev->dm.cgs_device; 1575 1576 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1577 1578 switch (adev->ip_versions[DCE_HWIP][0]) { 1579 case IP_VERSION(2, 1, 0): 1580 switch (adev->dm.dmcub_fw_version) { 1581 case 0: /* development */ 1582 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1583 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1584 init_data.flags.disable_dmcu = false; 1585 break; 1586 default: 1587 init_data.flags.disable_dmcu = true; 1588 } 1589 break; 1590 case IP_VERSION(2, 0, 3): 1591 init_data.flags.disable_dmcu = true; 1592 break; 1593 default: 1594 break; 1595 } 1596 1597 switch (adev->asic_type) { 1598 case CHIP_CARRIZO: 1599 case CHIP_STONEY: 1600 init_data.flags.gpu_vm_support = true; 1601 break; 1602 default: 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(1, 0, 0): 1605 case IP_VERSION(1, 0, 1): 1606 /* enable S/G on PCO and RV2 */ 1607 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1608 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1609 init_data.flags.gpu_vm_support = true; 1610 break; 1611 case IP_VERSION(2, 1, 0): 1612 case IP_VERSION(3, 0, 1): 1613 case IP_VERSION(3, 1, 2): 1614 case IP_VERSION(3, 1, 3): 1615 case IP_VERSION(3, 1, 4): 1616 case IP_VERSION(3, 1, 5): 1617 case IP_VERSION(3, 1, 6): 1618 init_data.flags.gpu_vm_support = true; 1619 break; 1620 default: 1621 break; 1622 } 1623 break; 1624 } 1625 if (init_data.flags.gpu_vm_support && 1626 (amdgpu_sg_display == 0)) 1627 init_data.flags.gpu_vm_support = false; 1628 1629 if (init_data.flags.gpu_vm_support) 1630 adev->mode_info.gpu_vm_support = true; 1631 1632 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1633 init_data.flags.fbc_support = true; 1634 1635 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1636 init_data.flags.multi_mon_pp_mclk_switch = true; 1637 1638 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1639 init_data.flags.disable_fractional_pwm = true; 1640 1641 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1642 init_data.flags.edp_no_power_sequencing = true; 1643 1644 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1645 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1646 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1647 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1648 1649 /* Disable SubVP + DRR config by default */ 1650 init_data.flags.disable_subvp_drr = true; 1651 if (amdgpu_dc_feature_mask & DC_ENABLE_SUBVP_DRR) 1652 init_data.flags.disable_subvp_drr = false; 1653 1654 init_data.flags.seamless_boot_edp_requested = false; 1655 1656 if (check_seamless_boot_capability(adev)) { 1657 init_data.flags.seamless_boot_edp_requested = true; 1658 init_data.flags.allow_seamless_boot_optimization = true; 1659 DRM_INFO("Seamless boot condition check passed\n"); 1660 } 1661 1662 init_data.flags.enable_mipi_converter_optimization = true; 1663 1664 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1665 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1666 1667 INIT_LIST_HEAD(&adev->dm.da_list); 1668 1669 retrieve_dmi_info(&adev->dm); 1670 1671 /* Display Core create. */ 1672 adev->dm.dc = dc_create(&init_data); 1673 1674 if (adev->dm.dc) { 1675 DRM_INFO("Display Core initialized with v%s!\n", DC_VER); 1676 } else { 1677 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER); 1678 goto error; 1679 } 1680 1681 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1682 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1683 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1684 } 1685 1686 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1687 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1688 if (dm_should_disable_stutter(adev->pdev)) 1689 adev->dm.dc->debug.disable_stutter = true; 1690 1691 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1692 adev->dm.dc->debug.disable_stutter = true; 1693 1694 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) { 1695 adev->dm.dc->debug.disable_dsc = true; 1696 } 1697 1698 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1699 adev->dm.dc->debug.disable_clock_gate = true; 1700 1701 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1702 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1703 1704 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1705 1706 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1707 adev->dm.dc->debug.ignore_cable_id = true; 1708 1709 /* TODO: There is a new drm mst change where the freedom of 1710 * vc_next_start_slot update is revoked/moved into drm, instead of in 1711 * driver. This forces us to make sure to get vc_next_start_slot updated 1712 * in drm function each time without considering if mst_state is active 1713 * or not. Otherwise, next time hotplug will give wrong start_slot 1714 * number. We are implementing a temporary solution to even notify drm 1715 * mst deallocation when link is no longer of MST type when uncommitting 1716 * the stream so we will have more time to work on a proper solution. 1717 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1718 * should notify drm to do a complete "reset" of its states and stop 1719 * calling further drm mst functions when link is no longer of an MST 1720 * type. This could happen when we unplug an MST hubs/displays. When 1721 * uncommit stream comes later after unplug, we should just reset 1722 * hardware states only. 1723 */ 1724 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1725 1726 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1727 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1728 1729 r = dm_dmub_hw_init(adev); 1730 if (r) { 1731 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1732 goto error; 1733 } 1734 1735 dc_hardware_init(adev->dm.dc); 1736 1737 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1738 if (!adev->dm.hpd_rx_offload_wq) { 1739 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1740 goto error; 1741 } 1742 1743 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1744 struct dc_phy_addr_space_config pa_config; 1745 1746 mmhub_read_system_context(adev, &pa_config); 1747 1748 // Call the DC init_memory func 1749 dc_setup_system_context(adev->dm.dc, &pa_config); 1750 } 1751 1752 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1753 if (!adev->dm.freesync_module) { 1754 DRM_ERROR( 1755 "amdgpu: failed to initialize freesync_module.\n"); 1756 } else 1757 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1758 adev->dm.freesync_module); 1759 1760 amdgpu_dm_init_color_mod(); 1761 1762 if (adev->dm.dc->caps.max_links > 0) { 1763 adev->dm.vblank_control_workqueue = 1764 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1765 if (!adev->dm.vblank_control_workqueue) 1766 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1767 } 1768 1769 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1770 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1771 1772 if (!adev->dm.hdcp_workqueue) 1773 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1774 else 1775 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1776 1777 dc_init_callbacks(adev->dm.dc, &init_params); 1778 } 1779 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1780 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1781 if (!adev->dm.secure_display_ctxs) { 1782 DRM_ERROR("amdgpu: failed to initialize secure_display_ctxs.\n"); 1783 } 1784 #endif 1785 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1786 init_completion(&adev->dm.dmub_aux_transfer_done); 1787 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1788 if (!adev->dm.dmub_notify) { 1789 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1790 goto error; 1791 } 1792 1793 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1794 if (!adev->dm.delayed_hpd_wq) { 1795 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1796 goto error; 1797 } 1798 1799 amdgpu_dm_outbox_init(adev); 1800 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1801 dmub_aux_setconfig_callback, false)) { 1802 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1803 goto error; 1804 } 1805 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) { 1806 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1807 goto error; 1808 } 1809 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) { 1810 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1811 goto error; 1812 } 1813 } 1814 1815 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1816 * It is expected that DMUB will resend any pending notifications at this point, for 1817 * example HPD from DPIA. 1818 */ 1819 if (dc_is_dmub_outbox_supported(adev->dm.dc)) 1820 dc_enable_dmub_outbox(adev->dm.dc); 1821 1822 if (amdgpu_dm_initialize_drm_device(adev)) { 1823 DRM_ERROR( 1824 "amdgpu: failed to initialize sw for display support.\n"); 1825 goto error; 1826 } 1827 1828 /* create fake encoders for MST */ 1829 dm_dp_create_fake_mst_encoders(adev); 1830 1831 /* TODO: Add_display_info? */ 1832 1833 /* TODO use dynamic cursor width */ 1834 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1835 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1836 1837 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1838 DRM_ERROR( 1839 "amdgpu: failed to initialize sw for display support.\n"); 1840 goto error; 1841 } 1842 1843 1844 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1845 1846 return 0; 1847 error: 1848 amdgpu_dm_fini(adev); 1849 1850 return -EINVAL; 1851 } 1852 1853 static int amdgpu_dm_early_fini(void *handle) 1854 { 1855 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1856 1857 amdgpu_dm_audio_fini(adev); 1858 1859 return 0; 1860 } 1861 1862 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1863 { 1864 int i; 1865 1866 if (adev->dm.vblank_control_workqueue) { 1867 destroy_workqueue(adev->dm.vblank_control_workqueue); 1868 adev->dm.vblank_control_workqueue = NULL; 1869 } 1870 1871 amdgpu_dm_destroy_drm_device(&adev->dm); 1872 1873 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1874 if (adev->dm.secure_display_ctxs) { 1875 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1876 if (adev->dm.secure_display_ctxs[i].crtc) { 1877 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1878 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1879 } 1880 } 1881 kfree(adev->dm.secure_display_ctxs); 1882 adev->dm.secure_display_ctxs = NULL; 1883 } 1884 #endif 1885 if (adev->dm.hdcp_workqueue) { 1886 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1887 adev->dm.hdcp_workqueue = NULL; 1888 } 1889 1890 if (adev->dm.dc) 1891 dc_deinit_callbacks(adev->dm.dc); 1892 1893 if (adev->dm.dc) 1894 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1895 1896 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1897 kfree(adev->dm.dmub_notify); 1898 adev->dm.dmub_notify = NULL; 1899 destroy_workqueue(adev->dm.delayed_hpd_wq); 1900 adev->dm.delayed_hpd_wq = NULL; 1901 } 1902 1903 if (adev->dm.dmub_bo) 1904 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1905 &adev->dm.dmub_bo_gpu_addr, 1906 &adev->dm.dmub_bo_cpu_addr); 1907 1908 if (adev->dm.hpd_rx_offload_wq) { 1909 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1910 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1911 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1912 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1913 } 1914 } 1915 1916 kfree(adev->dm.hpd_rx_offload_wq); 1917 adev->dm.hpd_rx_offload_wq = NULL; 1918 } 1919 1920 /* DC Destroy TODO: Replace destroy DAL */ 1921 if (adev->dm.dc) 1922 dc_destroy(&adev->dm.dc); 1923 /* 1924 * TODO: pageflip, vlank interrupt 1925 * 1926 * amdgpu_dm_irq_fini(adev); 1927 */ 1928 1929 if (adev->dm.cgs_device) { 1930 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1931 adev->dm.cgs_device = NULL; 1932 } 1933 if (adev->dm.freesync_module) { 1934 mod_freesync_destroy(adev->dm.freesync_module); 1935 adev->dm.freesync_module = NULL; 1936 } 1937 1938 mutex_destroy(&adev->dm.audio_lock); 1939 mutex_destroy(&adev->dm.dc_lock); 1940 mutex_destroy(&adev->dm.dpia_aux_lock); 1941 1942 return; 1943 } 1944 1945 static int load_dmcu_fw(struct amdgpu_device *adev) 1946 { 1947 const char *fw_name_dmcu = NULL; 1948 int r; 1949 const struct dmcu_firmware_header_v1_0 *hdr; 1950 1951 switch(adev->asic_type) { 1952 #if defined(CONFIG_DRM_AMD_DC_SI) 1953 case CHIP_TAHITI: 1954 case CHIP_PITCAIRN: 1955 case CHIP_VERDE: 1956 case CHIP_OLAND: 1957 #endif 1958 case CHIP_BONAIRE: 1959 case CHIP_HAWAII: 1960 case CHIP_KAVERI: 1961 case CHIP_KABINI: 1962 case CHIP_MULLINS: 1963 case CHIP_TONGA: 1964 case CHIP_FIJI: 1965 case CHIP_CARRIZO: 1966 case CHIP_STONEY: 1967 case CHIP_POLARIS11: 1968 case CHIP_POLARIS10: 1969 case CHIP_POLARIS12: 1970 case CHIP_VEGAM: 1971 case CHIP_VEGA10: 1972 case CHIP_VEGA12: 1973 case CHIP_VEGA20: 1974 return 0; 1975 case CHIP_NAVI12: 1976 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1977 break; 1978 case CHIP_RAVEN: 1979 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1980 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1981 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1982 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1983 else 1984 return 0; 1985 break; 1986 default: 1987 switch (adev->ip_versions[DCE_HWIP][0]) { 1988 case IP_VERSION(2, 0, 2): 1989 case IP_VERSION(2, 0, 3): 1990 case IP_VERSION(2, 0, 0): 1991 case IP_VERSION(2, 1, 0): 1992 case IP_VERSION(3, 0, 0): 1993 case IP_VERSION(3, 0, 2): 1994 case IP_VERSION(3, 0, 3): 1995 case IP_VERSION(3, 0, 1): 1996 case IP_VERSION(3, 1, 2): 1997 case IP_VERSION(3, 1, 3): 1998 case IP_VERSION(3, 1, 4): 1999 case IP_VERSION(3, 1, 5): 2000 case IP_VERSION(3, 1, 6): 2001 case IP_VERSION(3, 2, 0): 2002 case IP_VERSION(3, 2, 1): 2003 return 0; 2004 default: 2005 break; 2006 } 2007 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2008 return -EINVAL; 2009 } 2010 2011 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2012 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2013 return 0; 2014 } 2015 2016 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2017 if (r == -ENODEV) { 2018 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2019 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2020 adev->dm.fw_dmcu = NULL; 2021 return 0; 2022 } 2023 if (r) { 2024 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2025 fw_name_dmcu); 2026 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2027 return r; 2028 } 2029 2030 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2031 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2032 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2033 adev->firmware.fw_size += 2034 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2035 2036 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2037 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2038 adev->firmware.fw_size += 2039 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2040 2041 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2042 2043 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2044 2045 return 0; 2046 } 2047 2048 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2049 { 2050 struct amdgpu_device *adev = ctx; 2051 2052 return dm_read_reg(adev->dm.dc->ctx, address); 2053 } 2054 2055 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2056 uint32_t value) 2057 { 2058 struct amdgpu_device *adev = ctx; 2059 2060 return dm_write_reg(adev->dm.dc->ctx, address, value); 2061 } 2062 2063 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2064 { 2065 struct dmub_srv_create_params create_params; 2066 struct dmub_srv_region_params region_params; 2067 struct dmub_srv_region_info region_info; 2068 struct dmub_srv_fb_params fb_params; 2069 struct dmub_srv_fb_info *fb_info; 2070 struct dmub_srv *dmub_srv; 2071 const struct dmcub_firmware_header_v1_0 *hdr; 2072 enum dmub_asic dmub_asic; 2073 enum dmub_status status; 2074 int r; 2075 2076 switch (adev->ip_versions[DCE_HWIP][0]) { 2077 case IP_VERSION(2, 1, 0): 2078 dmub_asic = DMUB_ASIC_DCN21; 2079 break; 2080 case IP_VERSION(3, 0, 0): 2081 dmub_asic = DMUB_ASIC_DCN30; 2082 break; 2083 case IP_VERSION(3, 0, 1): 2084 dmub_asic = DMUB_ASIC_DCN301; 2085 break; 2086 case IP_VERSION(3, 0, 2): 2087 dmub_asic = DMUB_ASIC_DCN302; 2088 break; 2089 case IP_VERSION(3, 0, 3): 2090 dmub_asic = DMUB_ASIC_DCN303; 2091 break; 2092 case IP_VERSION(3, 1, 2): 2093 case IP_VERSION(3, 1, 3): 2094 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2095 break; 2096 case IP_VERSION(3, 1, 4): 2097 dmub_asic = DMUB_ASIC_DCN314; 2098 break; 2099 case IP_VERSION(3, 1, 5): 2100 dmub_asic = DMUB_ASIC_DCN315; 2101 break; 2102 case IP_VERSION(3, 1, 6): 2103 dmub_asic = DMUB_ASIC_DCN316; 2104 break; 2105 case IP_VERSION(3, 2, 0): 2106 dmub_asic = DMUB_ASIC_DCN32; 2107 break; 2108 case IP_VERSION(3, 2, 1): 2109 dmub_asic = DMUB_ASIC_DCN321; 2110 break; 2111 default: 2112 /* ASIC doesn't support DMUB. */ 2113 return 0; 2114 } 2115 2116 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2117 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2118 2119 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2120 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2121 AMDGPU_UCODE_ID_DMCUB; 2122 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2123 adev->dm.dmub_fw; 2124 adev->firmware.fw_size += 2125 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2126 2127 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2128 adev->dm.dmcub_fw_version); 2129 } 2130 2131 2132 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2133 dmub_srv = adev->dm.dmub_srv; 2134 2135 if (!dmub_srv) { 2136 DRM_ERROR("Failed to allocate DMUB service!\n"); 2137 return -ENOMEM; 2138 } 2139 2140 memset(&create_params, 0, sizeof(create_params)); 2141 create_params.user_ctx = adev; 2142 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2143 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2144 create_params.asic = dmub_asic; 2145 2146 /* Create the DMUB service. */ 2147 status = dmub_srv_create(dmub_srv, &create_params); 2148 if (status != DMUB_STATUS_OK) { 2149 DRM_ERROR("Error creating DMUB service: %d\n", status); 2150 return -EINVAL; 2151 } 2152 2153 /* Calculate the size of all the regions for the DMUB service. */ 2154 memset(®ion_params, 0, sizeof(region_params)); 2155 2156 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2157 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2158 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2159 region_params.vbios_size = adev->bios_size; 2160 region_params.fw_bss_data = region_params.bss_data_size ? 2161 adev->dm.dmub_fw->data + 2162 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2163 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2164 region_params.fw_inst_const = 2165 adev->dm.dmub_fw->data + 2166 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2167 PSP_HEADER_BYTES; 2168 2169 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2170 ®ion_info); 2171 2172 if (status != DMUB_STATUS_OK) { 2173 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2174 return -EINVAL; 2175 } 2176 2177 /* 2178 * Allocate a framebuffer based on the total size of all the regions. 2179 * TODO: Move this into GART. 2180 */ 2181 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2182 AMDGPU_GEM_DOMAIN_VRAM | 2183 AMDGPU_GEM_DOMAIN_GTT, 2184 &adev->dm.dmub_bo, 2185 &adev->dm.dmub_bo_gpu_addr, 2186 &adev->dm.dmub_bo_cpu_addr); 2187 if (r) 2188 return r; 2189 2190 /* Rebase the regions on the framebuffer address. */ 2191 memset(&fb_params, 0, sizeof(fb_params)); 2192 fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr; 2193 fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr; 2194 fb_params.region_info = ®ion_info; 2195 2196 adev->dm.dmub_fb_info = 2197 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2198 fb_info = adev->dm.dmub_fb_info; 2199 2200 if (!fb_info) { 2201 DRM_ERROR( 2202 "Failed to allocate framebuffer info for DMUB service!\n"); 2203 return -ENOMEM; 2204 } 2205 2206 status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info); 2207 if (status != DMUB_STATUS_OK) { 2208 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2209 return -EINVAL; 2210 } 2211 2212 return 0; 2213 } 2214 2215 static int dm_sw_init(void *handle) 2216 { 2217 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2218 int r; 2219 2220 r = dm_dmub_sw_init(adev); 2221 if (r) 2222 return r; 2223 2224 return load_dmcu_fw(adev); 2225 } 2226 2227 static int dm_sw_fini(void *handle) 2228 { 2229 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2230 2231 kfree(adev->dm.dmub_fb_info); 2232 adev->dm.dmub_fb_info = NULL; 2233 2234 if (adev->dm.dmub_srv) { 2235 dmub_srv_destroy(adev->dm.dmub_srv); 2236 adev->dm.dmub_srv = NULL; 2237 } 2238 2239 amdgpu_ucode_release(&adev->dm.dmub_fw); 2240 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2241 2242 return 0; 2243 } 2244 2245 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2246 { 2247 struct amdgpu_dm_connector *aconnector; 2248 struct drm_connector *connector; 2249 struct drm_connector_list_iter iter; 2250 int ret = 0; 2251 2252 drm_connector_list_iter_begin(dev, &iter); 2253 drm_for_each_connector_iter(connector, &iter) { 2254 aconnector = to_amdgpu_dm_connector(connector); 2255 if (aconnector->dc_link->type == dc_connection_mst_branch && 2256 aconnector->mst_mgr.aux) { 2257 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2258 aconnector, 2259 aconnector->base.base.id); 2260 2261 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2262 if (ret < 0) { 2263 DRM_ERROR("DM_MST: Failed to start MST\n"); 2264 aconnector->dc_link->type = 2265 dc_connection_single; 2266 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2267 aconnector->dc_link); 2268 break; 2269 } 2270 } 2271 } 2272 drm_connector_list_iter_end(&iter); 2273 2274 return ret; 2275 } 2276 2277 static int dm_late_init(void *handle) 2278 { 2279 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2280 2281 struct dmcu_iram_parameters params; 2282 unsigned int linear_lut[16]; 2283 int i; 2284 struct dmcu *dmcu = NULL; 2285 2286 dmcu = adev->dm.dc->res_pool->dmcu; 2287 2288 for (i = 0; i < 16; i++) 2289 linear_lut[i] = 0xFFFF * i / 15; 2290 2291 params.set = 0; 2292 params.backlight_ramping_override = false; 2293 params.backlight_ramping_start = 0xCCCC; 2294 params.backlight_ramping_reduction = 0xCCCCCCCC; 2295 params.backlight_lut_array_size = 16; 2296 params.backlight_lut_array = linear_lut; 2297 2298 /* Min backlight level after ABM reduction, Don't allow below 1% 2299 * 0xFFFF x 0.01 = 0x28F 2300 */ 2301 params.min_abm_backlight = 0x28F; 2302 /* In the case where abm is implemented on dmcub, 2303 * dmcu object will be null. 2304 * ABM 2.4 and up are implemented on dmcub. 2305 */ 2306 if (dmcu) { 2307 if (!dmcu_load_iram(dmcu, params)) 2308 return -EINVAL; 2309 } else if (adev->dm.dc->ctx->dmub_srv) { 2310 struct dc_link *edp_links[MAX_NUM_EDP]; 2311 int edp_num; 2312 2313 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2314 for (i = 0; i < edp_num; i++) { 2315 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2316 return -EINVAL; 2317 } 2318 } 2319 2320 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2321 } 2322 2323 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2324 { 2325 struct amdgpu_dm_connector *aconnector; 2326 struct drm_connector *connector; 2327 struct drm_connector_list_iter iter; 2328 struct drm_dp_mst_topology_mgr *mgr; 2329 int ret; 2330 bool need_hotplug = false; 2331 2332 drm_connector_list_iter_begin(dev, &iter); 2333 drm_for_each_connector_iter(connector, &iter) { 2334 aconnector = to_amdgpu_dm_connector(connector); 2335 if (aconnector->dc_link->type != dc_connection_mst_branch || 2336 aconnector->mst_root) 2337 continue; 2338 2339 mgr = &aconnector->mst_mgr; 2340 2341 if (suspend) { 2342 drm_dp_mst_topology_mgr_suspend(mgr); 2343 } else { 2344 /* if extended timeout is supported in hardware, 2345 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2346 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2347 */ 2348 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2349 if (!dp_is_lttpr_present(aconnector->dc_link)) 2350 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2351 2352 ret = drm_dp_mst_topology_mgr_resume(mgr, true); 2353 if (ret < 0) { 2354 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2355 aconnector->dc_link); 2356 need_hotplug = true; 2357 } 2358 } 2359 } 2360 drm_connector_list_iter_end(&iter); 2361 2362 if (need_hotplug) 2363 drm_kms_helper_hotplug_event(dev); 2364 } 2365 2366 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2367 { 2368 int ret = 0; 2369 2370 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2371 * on window driver dc implementation. 2372 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2373 * should be passed to smu during boot up and resume from s3. 2374 * boot up: dc calculate dcn watermark clock settings within dc_create, 2375 * dcn20_resource_construct 2376 * then call pplib functions below to pass the settings to smu: 2377 * smu_set_watermarks_for_clock_ranges 2378 * smu_set_watermarks_table 2379 * navi10_set_watermarks_table 2380 * smu_write_watermarks_table 2381 * 2382 * For Renoir, clock settings of dcn watermark are also fixed values. 2383 * dc has implemented different flow for window driver: 2384 * dc_hardware_init / dc_set_power_state 2385 * dcn10_init_hw 2386 * notify_wm_ranges 2387 * set_wm_ranges 2388 * -- Linux 2389 * smu_set_watermarks_for_clock_ranges 2390 * renoir_set_watermarks_table 2391 * smu_write_watermarks_table 2392 * 2393 * For Linux, 2394 * dc_hardware_init -> amdgpu_dm_init 2395 * dc_set_power_state --> dm_resume 2396 * 2397 * therefore, this function apply to navi10/12/14 but not Renoir 2398 * * 2399 */ 2400 switch (adev->ip_versions[DCE_HWIP][0]) { 2401 case IP_VERSION(2, 0, 2): 2402 case IP_VERSION(2, 0, 0): 2403 break; 2404 default: 2405 return 0; 2406 } 2407 2408 ret = amdgpu_dpm_write_watermarks_table(adev); 2409 if (ret) { 2410 DRM_ERROR("Failed to update WMTABLE!\n"); 2411 return ret; 2412 } 2413 2414 return 0; 2415 } 2416 2417 /** 2418 * dm_hw_init() - Initialize DC device 2419 * @handle: The base driver device containing the amdgpu_dm device. 2420 * 2421 * Initialize the &struct amdgpu_display_manager device. This involves calling 2422 * the initializers of each DM component, then populating the struct with them. 2423 * 2424 * Although the function implies hardware initialization, both hardware and 2425 * software are initialized here. Splitting them out to their relevant init 2426 * hooks is a future TODO item. 2427 * 2428 * Some notable things that are initialized here: 2429 * 2430 * - Display Core, both software and hardware 2431 * - DC modules that we need (freesync and color management) 2432 * - DRM software states 2433 * - Interrupt sources and handlers 2434 * - Vblank support 2435 * - Debug FS entries, if enabled 2436 */ 2437 static int dm_hw_init(void *handle) 2438 { 2439 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2440 /* Create DAL display manager */ 2441 amdgpu_dm_init(adev); 2442 amdgpu_dm_hpd_init(adev); 2443 2444 return 0; 2445 } 2446 2447 /** 2448 * dm_hw_fini() - Teardown DC device 2449 * @handle: The base driver device containing the amdgpu_dm device. 2450 * 2451 * Teardown components within &struct amdgpu_display_manager that require 2452 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2453 * were loaded. Also flush IRQ workqueues and disable them. 2454 */ 2455 static int dm_hw_fini(void *handle) 2456 { 2457 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2458 2459 amdgpu_dm_hpd_fini(adev); 2460 2461 amdgpu_dm_irq_fini(adev); 2462 amdgpu_dm_fini(adev); 2463 return 0; 2464 } 2465 2466 2467 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2468 struct dc_state *state, bool enable) 2469 { 2470 enum dc_irq_source irq_source; 2471 struct amdgpu_crtc *acrtc; 2472 int rc = -EBUSY; 2473 int i = 0; 2474 2475 for (i = 0; i < state->stream_count; i++) { 2476 acrtc = get_crtc_by_otg_inst( 2477 adev, state->stream_status[i].primary_otg_inst); 2478 2479 if (acrtc && state->stream_status[i].plane_count != 0) { 2480 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2481 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2482 DRM_DEBUG_VBL("crtc %d - vupdate irq %sabling: r=%d\n", 2483 acrtc->crtc_id, enable ? "en" : "dis", rc); 2484 if (rc) 2485 DRM_WARN("Failed to %s pflip interrupts\n", 2486 enable ? "enable" : "disable"); 2487 2488 if (enable) { 2489 rc = amdgpu_dm_crtc_enable_vblank(&acrtc->base); 2490 if (rc) 2491 DRM_WARN("Failed to enable vblank interrupts\n"); 2492 } else { 2493 amdgpu_dm_crtc_disable_vblank(&acrtc->base); 2494 } 2495 2496 } 2497 } 2498 2499 } 2500 2501 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2502 { 2503 struct dc_state *context = NULL; 2504 enum dc_status res = DC_ERROR_UNEXPECTED; 2505 int i; 2506 struct dc_stream_state *del_streams[MAX_PIPES]; 2507 int del_streams_count = 0; 2508 2509 memset(del_streams, 0, sizeof(del_streams)); 2510 2511 context = dc_create_state(dc); 2512 if (context == NULL) 2513 goto context_alloc_fail; 2514 2515 dc_resource_state_copy_construct_current(dc, context); 2516 2517 /* First remove from context all streams */ 2518 for (i = 0; i < context->stream_count; i++) { 2519 struct dc_stream_state *stream = context->streams[i]; 2520 2521 del_streams[del_streams_count++] = stream; 2522 } 2523 2524 /* Remove all planes for removed streams and then remove the streams */ 2525 for (i = 0; i < del_streams_count; i++) { 2526 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2527 res = DC_FAIL_DETACH_SURFACES; 2528 goto fail; 2529 } 2530 2531 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2532 if (res != DC_OK) 2533 goto fail; 2534 } 2535 2536 res = dc_commit_streams(dc, context->streams, context->stream_count); 2537 2538 fail: 2539 dc_release_state(context); 2540 2541 context_alloc_fail: 2542 return res; 2543 } 2544 2545 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2546 { 2547 int i; 2548 2549 if (dm->hpd_rx_offload_wq) { 2550 for (i = 0; i < dm->dc->caps.max_links; i++) 2551 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2552 } 2553 } 2554 2555 static int dm_suspend(void *handle) 2556 { 2557 struct amdgpu_device *adev = handle; 2558 struct amdgpu_display_manager *dm = &adev->dm; 2559 int ret = 0; 2560 2561 if (amdgpu_in_reset(adev)) { 2562 mutex_lock(&dm->dc_lock); 2563 2564 dc_allow_idle_optimizations(adev->dm.dc, false); 2565 2566 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2567 2568 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2569 2570 amdgpu_dm_commit_zero_streams(dm->dc); 2571 2572 amdgpu_dm_irq_suspend(adev); 2573 2574 hpd_rx_irq_work_suspend(dm); 2575 2576 return ret; 2577 } 2578 2579 WARN_ON(adev->dm.cached_state); 2580 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2581 2582 s3_handle_mst(adev_to_drm(adev), true); 2583 2584 amdgpu_dm_irq_suspend(adev); 2585 2586 hpd_rx_irq_work_suspend(dm); 2587 2588 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2589 2590 return 0; 2591 } 2592 2593 struct amdgpu_dm_connector * 2594 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2595 struct drm_crtc *crtc) 2596 { 2597 u32 i; 2598 struct drm_connector_state *new_con_state; 2599 struct drm_connector *connector; 2600 struct drm_crtc *crtc_from_state; 2601 2602 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2603 crtc_from_state = new_con_state->crtc; 2604 2605 if (crtc_from_state == crtc) 2606 return to_amdgpu_dm_connector(connector); 2607 } 2608 2609 return NULL; 2610 } 2611 2612 static void emulated_link_detect(struct dc_link *link) 2613 { 2614 struct dc_sink_init_data sink_init_data = { 0 }; 2615 struct display_sink_capability sink_caps = { 0 }; 2616 enum dc_edid_status edid_status; 2617 struct dc_context *dc_ctx = link->ctx; 2618 struct dc_sink *sink = NULL; 2619 struct dc_sink *prev_sink = NULL; 2620 2621 link->type = dc_connection_none; 2622 prev_sink = link->local_sink; 2623 2624 if (prev_sink) 2625 dc_sink_release(prev_sink); 2626 2627 switch (link->connector_signal) { 2628 case SIGNAL_TYPE_HDMI_TYPE_A: { 2629 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2630 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2631 break; 2632 } 2633 2634 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2635 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2636 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2637 break; 2638 } 2639 2640 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2641 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2642 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2643 break; 2644 } 2645 2646 case SIGNAL_TYPE_LVDS: { 2647 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2648 sink_caps.signal = SIGNAL_TYPE_LVDS; 2649 break; 2650 } 2651 2652 case SIGNAL_TYPE_EDP: { 2653 sink_caps.transaction_type = 2654 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2655 sink_caps.signal = SIGNAL_TYPE_EDP; 2656 break; 2657 } 2658 2659 case SIGNAL_TYPE_DISPLAY_PORT: { 2660 sink_caps.transaction_type = 2661 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2662 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2663 break; 2664 } 2665 2666 default: 2667 DC_ERROR("Invalid connector type! signal:%d\n", 2668 link->connector_signal); 2669 return; 2670 } 2671 2672 sink_init_data.link = link; 2673 sink_init_data.sink_signal = sink_caps.signal; 2674 2675 sink = dc_sink_create(&sink_init_data); 2676 if (!sink) { 2677 DC_ERROR("Failed to create sink!\n"); 2678 return; 2679 } 2680 2681 /* dc_sink_create returns a new reference */ 2682 link->local_sink = sink; 2683 2684 edid_status = dm_helpers_read_local_edid( 2685 link->ctx, 2686 link, 2687 sink); 2688 2689 if (edid_status != EDID_OK) 2690 DC_ERROR("Failed to read EDID"); 2691 2692 } 2693 2694 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2695 struct amdgpu_display_manager *dm) 2696 { 2697 struct { 2698 struct dc_surface_update surface_updates[MAX_SURFACES]; 2699 struct dc_plane_info plane_infos[MAX_SURFACES]; 2700 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2701 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2702 struct dc_stream_update stream_update; 2703 } * bundle; 2704 int k, m; 2705 2706 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2707 2708 if (!bundle) { 2709 dm_error("Failed to allocate update bundle\n"); 2710 goto cleanup; 2711 } 2712 2713 for (k = 0; k < dc_state->stream_count; k++) { 2714 bundle->stream_update.stream = dc_state->streams[k]; 2715 2716 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2717 bundle->surface_updates[m].surface = 2718 dc_state->stream_status->plane_states[m]; 2719 bundle->surface_updates[m].surface->force_full_update = 2720 true; 2721 } 2722 2723 update_planes_and_stream_adapter(dm->dc, 2724 UPDATE_TYPE_FULL, 2725 dc_state->stream_status->plane_count, 2726 dc_state->streams[k], 2727 &bundle->stream_update, 2728 bundle->surface_updates); 2729 } 2730 2731 cleanup: 2732 kfree(bundle); 2733 2734 return; 2735 } 2736 2737 static int dm_resume(void *handle) 2738 { 2739 struct amdgpu_device *adev = handle; 2740 struct drm_device *ddev = adev_to_drm(adev); 2741 struct amdgpu_display_manager *dm = &adev->dm; 2742 struct amdgpu_dm_connector *aconnector; 2743 struct drm_connector *connector; 2744 struct drm_connector_list_iter iter; 2745 struct drm_crtc *crtc; 2746 struct drm_crtc_state *new_crtc_state; 2747 struct dm_crtc_state *dm_new_crtc_state; 2748 struct drm_plane *plane; 2749 struct drm_plane_state *new_plane_state; 2750 struct dm_plane_state *dm_new_plane_state; 2751 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2752 enum dc_connection_type new_connection_type = dc_connection_none; 2753 struct dc_state *dc_state; 2754 int i, r, j; 2755 2756 if (amdgpu_in_reset(adev)) { 2757 dc_state = dm->cached_dc_state; 2758 2759 /* 2760 * The dc->current_state is backed up into dm->cached_dc_state 2761 * before we commit 0 streams. 2762 * 2763 * DC will clear link encoder assignments on the real state 2764 * but the changes won't propagate over to the copy we made 2765 * before the 0 streams commit. 2766 * 2767 * DC expects that link encoder assignments are *not* valid 2768 * when committing a state, so as a workaround we can copy 2769 * off of the current state. 2770 * 2771 * We lose the previous assignments, but we had already 2772 * commit 0 streams anyway. 2773 */ 2774 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2775 2776 r = dm_dmub_hw_init(adev); 2777 if (r) 2778 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2779 2780 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2781 dc_resume(dm->dc); 2782 2783 amdgpu_dm_irq_resume_early(adev); 2784 2785 for (i = 0; i < dc_state->stream_count; i++) { 2786 dc_state->streams[i]->mode_changed = true; 2787 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2788 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2789 = 0xffffffff; 2790 } 2791 } 2792 2793 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2794 amdgpu_dm_outbox_init(adev); 2795 dc_enable_dmub_outbox(adev->dm.dc); 2796 } 2797 2798 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2799 2800 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2801 2802 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2803 2804 dc_release_state(dm->cached_dc_state); 2805 dm->cached_dc_state = NULL; 2806 2807 amdgpu_dm_irq_resume_late(adev); 2808 2809 mutex_unlock(&dm->dc_lock); 2810 2811 return 0; 2812 } 2813 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2814 dc_release_state(dm_state->context); 2815 dm_state->context = dc_create_state(dm->dc); 2816 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2817 dc_resource_state_construct(dm->dc, dm_state->context); 2818 2819 /* Before powering on DC we need to re-initialize DMUB. */ 2820 dm_dmub_hw_resume(adev); 2821 2822 /* Re-enable outbox interrupts for DPIA. */ 2823 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2824 amdgpu_dm_outbox_init(adev); 2825 dc_enable_dmub_outbox(adev->dm.dc); 2826 } 2827 2828 /* power on hardware */ 2829 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2830 2831 /* program HPD filter */ 2832 dc_resume(dm->dc); 2833 2834 /* 2835 * early enable HPD Rx IRQ, should be done before set mode as short 2836 * pulse interrupts are used for MST 2837 */ 2838 amdgpu_dm_irq_resume_early(adev); 2839 2840 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2841 s3_handle_mst(ddev, false); 2842 2843 /* Do detection*/ 2844 drm_connector_list_iter_begin(ddev, &iter); 2845 drm_for_each_connector_iter(connector, &iter) { 2846 aconnector = to_amdgpu_dm_connector(connector); 2847 2848 if (!aconnector->dc_link) 2849 continue; 2850 2851 /* 2852 * this is the case when traversing through already created 2853 * MST connectors, should be skipped 2854 */ 2855 if (aconnector->dc_link->type == dc_connection_mst_branch) 2856 continue; 2857 2858 mutex_lock(&aconnector->hpd_lock); 2859 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2860 DRM_ERROR("KMS: Failed to detect connector\n"); 2861 2862 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2863 emulated_link_detect(aconnector->dc_link); 2864 } else { 2865 mutex_lock(&dm->dc_lock); 2866 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2867 mutex_unlock(&dm->dc_lock); 2868 } 2869 2870 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2871 aconnector->fake_enable = false; 2872 2873 if (aconnector->dc_sink) 2874 dc_sink_release(aconnector->dc_sink); 2875 aconnector->dc_sink = NULL; 2876 amdgpu_dm_update_connector_after_detect(aconnector); 2877 mutex_unlock(&aconnector->hpd_lock); 2878 } 2879 drm_connector_list_iter_end(&iter); 2880 2881 /* Force mode set in atomic commit */ 2882 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2883 new_crtc_state->active_changed = true; 2884 2885 /* 2886 * atomic_check is expected to create the dc states. We need to release 2887 * them here, since they were duplicated as part of the suspend 2888 * procedure. 2889 */ 2890 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2891 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2892 if (dm_new_crtc_state->stream) { 2893 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2894 dc_stream_release(dm_new_crtc_state->stream); 2895 dm_new_crtc_state->stream = NULL; 2896 } 2897 } 2898 2899 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2900 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2901 if (dm_new_plane_state->dc_state) { 2902 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2903 dc_plane_state_release(dm_new_plane_state->dc_state); 2904 dm_new_plane_state->dc_state = NULL; 2905 } 2906 } 2907 2908 drm_atomic_helper_resume(ddev, dm->cached_state); 2909 2910 dm->cached_state = NULL; 2911 2912 amdgpu_dm_irq_resume_late(adev); 2913 2914 amdgpu_dm_smu_write_watermarks_table(adev); 2915 2916 return 0; 2917 } 2918 2919 /** 2920 * DOC: DM Lifecycle 2921 * 2922 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 2923 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 2924 * the base driver's device list to be initialized and torn down accordingly. 2925 * 2926 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 2927 */ 2928 2929 static const struct amd_ip_funcs amdgpu_dm_funcs = { 2930 .name = "dm", 2931 .early_init = dm_early_init, 2932 .late_init = dm_late_init, 2933 .sw_init = dm_sw_init, 2934 .sw_fini = dm_sw_fini, 2935 .early_fini = amdgpu_dm_early_fini, 2936 .hw_init = dm_hw_init, 2937 .hw_fini = dm_hw_fini, 2938 .suspend = dm_suspend, 2939 .resume = dm_resume, 2940 .is_idle = dm_is_idle, 2941 .wait_for_idle = dm_wait_for_idle, 2942 .check_soft_reset = dm_check_soft_reset, 2943 .soft_reset = dm_soft_reset, 2944 .set_clockgating_state = dm_set_clockgating_state, 2945 .set_powergating_state = dm_set_powergating_state, 2946 }; 2947 2948 const struct amdgpu_ip_block_version dm_ip_block = 2949 { 2950 .type = AMD_IP_BLOCK_TYPE_DCE, 2951 .major = 1, 2952 .minor = 0, 2953 .rev = 0, 2954 .funcs = &amdgpu_dm_funcs, 2955 }; 2956 2957 2958 /** 2959 * DOC: atomic 2960 * 2961 * *WIP* 2962 */ 2963 2964 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 2965 .fb_create = amdgpu_display_user_framebuffer_create, 2966 .get_format_info = amdgpu_dm_plane_get_format_info, 2967 .atomic_check = amdgpu_dm_atomic_check, 2968 .atomic_commit = drm_atomic_helper_commit, 2969 }; 2970 2971 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 2972 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 2973 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 2974 }; 2975 2976 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 2977 { 2978 struct amdgpu_dm_backlight_caps *caps; 2979 struct drm_connector *conn_base; 2980 struct amdgpu_device *adev; 2981 struct drm_luminance_range_info *luminance_range; 2982 2983 if (aconnector->bl_idx == -1 || 2984 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 2985 return; 2986 2987 conn_base = &aconnector->base; 2988 adev = drm_to_adev(conn_base->dev); 2989 2990 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 2991 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 2992 caps->aux_support = false; 2993 2994 if (caps->ext_caps->bits.oled == 1 /*|| 2995 caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 2996 caps->ext_caps->bits.hdr_aux_backlight_control == 1*/) 2997 caps->aux_support = true; 2998 2999 if (amdgpu_backlight == 0) 3000 caps->aux_support = false; 3001 else if (amdgpu_backlight == 1) 3002 caps->aux_support = true; 3003 3004 luminance_range = &conn_base->display_info.luminance_range; 3005 3006 if (luminance_range->max_luminance) { 3007 caps->aux_min_input_signal = luminance_range->min_luminance; 3008 caps->aux_max_input_signal = luminance_range->max_luminance; 3009 } else { 3010 caps->aux_min_input_signal = 0; 3011 caps->aux_max_input_signal = 512; 3012 } 3013 } 3014 3015 void amdgpu_dm_update_connector_after_detect( 3016 struct amdgpu_dm_connector *aconnector) 3017 { 3018 struct drm_connector *connector = &aconnector->base; 3019 struct drm_device *dev = connector->dev; 3020 struct dc_sink *sink; 3021 3022 /* MST handled by drm_mst framework */ 3023 if (aconnector->mst_mgr.mst_state == true) 3024 return; 3025 3026 sink = aconnector->dc_link->local_sink; 3027 if (sink) 3028 dc_sink_retain(sink); 3029 3030 /* 3031 * Edid mgmt connector gets first update only in mode_valid hook and then 3032 * the connector sink is set to either fake or physical sink depends on link status. 3033 * Skip if already done during boot. 3034 */ 3035 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3036 && aconnector->dc_em_sink) { 3037 3038 /* 3039 * For S3 resume with headless use eml_sink to fake stream 3040 * because on resume connector->sink is set to NULL 3041 */ 3042 mutex_lock(&dev->mode_config.mutex); 3043 3044 if (sink) { 3045 if (aconnector->dc_sink) { 3046 amdgpu_dm_update_freesync_caps(connector, NULL); 3047 /* 3048 * retain and release below are used to 3049 * bump up refcount for sink because the link doesn't point 3050 * to it anymore after disconnect, so on next crtc to connector 3051 * reshuffle by UMD we will get into unwanted dc_sink release 3052 */ 3053 dc_sink_release(aconnector->dc_sink); 3054 } 3055 aconnector->dc_sink = sink; 3056 dc_sink_retain(aconnector->dc_sink); 3057 amdgpu_dm_update_freesync_caps(connector, 3058 aconnector->edid); 3059 } else { 3060 amdgpu_dm_update_freesync_caps(connector, NULL); 3061 if (!aconnector->dc_sink) { 3062 aconnector->dc_sink = aconnector->dc_em_sink; 3063 dc_sink_retain(aconnector->dc_sink); 3064 } 3065 } 3066 3067 mutex_unlock(&dev->mode_config.mutex); 3068 3069 if (sink) 3070 dc_sink_release(sink); 3071 return; 3072 } 3073 3074 /* 3075 * TODO: temporary guard to look for proper fix 3076 * if this sink is MST sink, we should not do anything 3077 */ 3078 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3079 dc_sink_release(sink); 3080 return; 3081 } 3082 3083 if (aconnector->dc_sink == sink) { 3084 /* 3085 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3086 * Do nothing!! 3087 */ 3088 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3089 aconnector->connector_id); 3090 if (sink) 3091 dc_sink_release(sink); 3092 return; 3093 } 3094 3095 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3096 aconnector->connector_id, aconnector->dc_sink, sink); 3097 3098 mutex_lock(&dev->mode_config.mutex); 3099 3100 /* 3101 * 1. Update status of the drm connector 3102 * 2. Send an event and let userspace tell us what to do 3103 */ 3104 if (sink) { 3105 /* 3106 * TODO: check if we still need the S3 mode update workaround. 3107 * If yes, put it here. 3108 */ 3109 if (aconnector->dc_sink) { 3110 amdgpu_dm_update_freesync_caps(connector, NULL); 3111 dc_sink_release(aconnector->dc_sink); 3112 } 3113 3114 aconnector->dc_sink = sink; 3115 dc_sink_retain(aconnector->dc_sink); 3116 if (sink->dc_edid.length == 0) { 3117 aconnector->edid = NULL; 3118 if (aconnector->dc_link->aux_mode) { 3119 drm_dp_cec_unset_edid( 3120 &aconnector->dm_dp_aux.aux); 3121 } 3122 } else { 3123 aconnector->edid = 3124 (struct edid *)sink->dc_edid.raw_edid; 3125 3126 if (aconnector->dc_link->aux_mode) 3127 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3128 aconnector->edid); 3129 } 3130 3131 if (!aconnector->timing_requested) { 3132 aconnector->timing_requested = 3133 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3134 if (!aconnector->timing_requested) 3135 dm_error("failed to create aconnector->requested_timing\n"); 3136 } 3137 3138 drm_connector_update_edid_property(connector, aconnector->edid); 3139 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3140 update_connector_ext_caps(aconnector); 3141 } else { 3142 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3143 amdgpu_dm_update_freesync_caps(connector, NULL); 3144 drm_connector_update_edid_property(connector, NULL); 3145 aconnector->num_modes = 0; 3146 dc_sink_release(aconnector->dc_sink); 3147 aconnector->dc_sink = NULL; 3148 aconnector->edid = NULL; 3149 kfree(aconnector->timing_requested); 3150 aconnector->timing_requested = NULL; 3151 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3152 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3153 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3154 } 3155 3156 mutex_unlock(&dev->mode_config.mutex); 3157 3158 update_subconnector_property(aconnector); 3159 3160 if (sink) 3161 dc_sink_release(sink); 3162 } 3163 3164 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3165 { 3166 struct drm_connector *connector = &aconnector->base; 3167 struct drm_device *dev = connector->dev; 3168 enum dc_connection_type new_connection_type = dc_connection_none; 3169 struct amdgpu_device *adev = drm_to_adev(dev); 3170 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3171 bool ret = false; 3172 3173 if (adev->dm.disable_hpd_irq) 3174 return; 3175 3176 /* 3177 * In case of failure or MST no need to update connector status or notify the OS 3178 * since (for MST case) MST does this in its own context. 3179 */ 3180 mutex_lock(&aconnector->hpd_lock); 3181 3182 if (adev->dm.hdcp_workqueue) { 3183 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3184 dm_con_state->update_hdcp = true; 3185 } 3186 if (aconnector->fake_enable) 3187 aconnector->fake_enable = false; 3188 3189 aconnector->timing_changed = false; 3190 3191 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3192 DRM_ERROR("KMS: Failed to detect connector\n"); 3193 3194 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3195 emulated_link_detect(aconnector->dc_link); 3196 3197 drm_modeset_lock_all(dev); 3198 dm_restore_drm_connector_state(dev, connector); 3199 drm_modeset_unlock_all(dev); 3200 3201 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3202 drm_kms_helper_connector_hotplug_event(connector); 3203 } else { 3204 mutex_lock(&adev->dm.dc_lock); 3205 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3206 mutex_unlock(&adev->dm.dc_lock); 3207 if (ret) { 3208 amdgpu_dm_update_connector_after_detect(aconnector); 3209 3210 drm_modeset_lock_all(dev); 3211 dm_restore_drm_connector_state(dev, connector); 3212 drm_modeset_unlock_all(dev); 3213 3214 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3215 drm_kms_helper_connector_hotplug_event(connector); 3216 } 3217 } 3218 mutex_unlock(&aconnector->hpd_lock); 3219 3220 } 3221 3222 static void handle_hpd_irq(void *param) 3223 { 3224 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3225 3226 handle_hpd_irq_helper(aconnector); 3227 3228 } 3229 3230 static void dm_handle_mst_sideband_msg(struct amdgpu_dm_connector *aconnector) 3231 { 3232 u8 esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 }; 3233 u8 dret; 3234 bool new_irq_handled = false; 3235 int dpcd_addr; 3236 int dpcd_bytes_to_read; 3237 3238 const int max_process_count = 30; 3239 int process_count = 0; 3240 3241 const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link); 3242 3243 if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) { 3244 dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT; 3245 /* DPCD 0x200 - 0x201 for downstream IRQ */ 3246 dpcd_addr = DP_SINK_COUNT; 3247 } else { 3248 dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI; 3249 /* DPCD 0x2002 - 0x2005 for downstream IRQ */ 3250 dpcd_addr = DP_SINK_COUNT_ESI; 3251 } 3252 3253 dret = drm_dp_dpcd_read( 3254 &aconnector->dm_dp_aux.aux, 3255 dpcd_addr, 3256 esi, 3257 dpcd_bytes_to_read); 3258 3259 while (dret == dpcd_bytes_to_read && 3260 process_count < max_process_count) { 3261 u8 retry; 3262 dret = 0; 3263 3264 process_count++; 3265 3266 DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]); 3267 /* handle HPD short pulse irq */ 3268 if (aconnector->mst_mgr.mst_state) 3269 drm_dp_mst_hpd_irq( 3270 &aconnector->mst_mgr, 3271 esi, 3272 &new_irq_handled); 3273 3274 if (new_irq_handled) { 3275 /* ACK at DPCD to notify down stream */ 3276 const int ack_dpcd_bytes_to_write = 3277 dpcd_bytes_to_read - 1; 3278 3279 for (retry = 0; retry < 3; retry++) { 3280 u8 wret; 3281 3282 wret = drm_dp_dpcd_write( 3283 &aconnector->dm_dp_aux.aux, 3284 dpcd_addr + 1, 3285 &esi[1], 3286 ack_dpcd_bytes_to_write); 3287 if (wret == ack_dpcd_bytes_to_write) 3288 break; 3289 } 3290 3291 /* check if there is new irq to be handled */ 3292 dret = drm_dp_dpcd_read( 3293 &aconnector->dm_dp_aux.aux, 3294 dpcd_addr, 3295 esi, 3296 dpcd_bytes_to_read); 3297 3298 new_irq_handled = false; 3299 } else { 3300 break; 3301 } 3302 } 3303 3304 if (process_count == max_process_count) 3305 DRM_DEBUG_DRIVER("Loop exceeded max iterations\n"); 3306 } 3307 3308 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3309 union hpd_irq_data hpd_irq_data) 3310 { 3311 struct hpd_rx_irq_offload_work *offload_work = 3312 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3313 3314 if (!offload_work) { 3315 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3316 return; 3317 } 3318 3319 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3320 offload_work->data = hpd_irq_data; 3321 offload_work->offload_wq = offload_wq; 3322 3323 queue_work(offload_wq->wq, &offload_work->work); 3324 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3325 } 3326 3327 static void handle_hpd_rx_irq(void *param) 3328 { 3329 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3330 struct drm_connector *connector = &aconnector->base; 3331 struct drm_device *dev = connector->dev; 3332 struct dc_link *dc_link = aconnector->dc_link; 3333 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3334 bool result = false; 3335 enum dc_connection_type new_connection_type = dc_connection_none; 3336 struct amdgpu_device *adev = drm_to_adev(dev); 3337 union hpd_irq_data hpd_irq_data; 3338 bool link_loss = false; 3339 bool has_left_work = false; 3340 int idx = dc_link->link_index; 3341 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3342 3343 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3344 3345 if (adev->dm.disable_hpd_irq) 3346 return; 3347 3348 /* 3349 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3350 * conflict, after implement i2c helper, this mutex should be 3351 * retired. 3352 */ 3353 mutex_lock(&aconnector->hpd_lock); 3354 3355 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3356 &link_loss, true, &has_left_work); 3357 3358 if (!has_left_work) 3359 goto out; 3360 3361 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3362 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3363 goto out; 3364 } 3365 3366 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3367 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3368 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3369 dm_handle_mst_sideband_msg(aconnector); 3370 goto out; 3371 } 3372 3373 if (link_loss) { 3374 bool skip = false; 3375 3376 spin_lock(&offload_wq->offload_lock); 3377 skip = offload_wq->is_handling_link_loss; 3378 3379 if (!skip) 3380 offload_wq->is_handling_link_loss = true; 3381 3382 spin_unlock(&offload_wq->offload_lock); 3383 3384 if (!skip) 3385 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3386 3387 goto out; 3388 } 3389 } 3390 3391 out: 3392 if (result && !is_mst_root_connector) { 3393 /* Downstream Port status changed. */ 3394 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3395 DRM_ERROR("KMS: Failed to detect connector\n"); 3396 3397 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3398 emulated_link_detect(dc_link); 3399 3400 if (aconnector->fake_enable) 3401 aconnector->fake_enable = false; 3402 3403 amdgpu_dm_update_connector_after_detect(aconnector); 3404 3405 3406 drm_modeset_lock_all(dev); 3407 dm_restore_drm_connector_state(dev, connector); 3408 drm_modeset_unlock_all(dev); 3409 3410 drm_kms_helper_connector_hotplug_event(connector); 3411 } else { 3412 bool ret = false; 3413 3414 mutex_lock(&adev->dm.dc_lock); 3415 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3416 mutex_unlock(&adev->dm.dc_lock); 3417 3418 if (ret) { 3419 if (aconnector->fake_enable) 3420 aconnector->fake_enable = false; 3421 3422 amdgpu_dm_update_connector_after_detect(aconnector); 3423 3424 drm_modeset_lock_all(dev); 3425 dm_restore_drm_connector_state(dev, connector); 3426 drm_modeset_unlock_all(dev); 3427 3428 drm_kms_helper_connector_hotplug_event(connector); 3429 } 3430 } 3431 } 3432 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3433 if (adev->dm.hdcp_workqueue) 3434 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3435 } 3436 3437 if (dc_link->type != dc_connection_mst_branch) 3438 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3439 3440 mutex_unlock(&aconnector->hpd_lock); 3441 } 3442 3443 static void register_hpd_handlers(struct amdgpu_device *adev) 3444 { 3445 struct drm_device *dev = adev_to_drm(adev); 3446 struct drm_connector *connector; 3447 struct amdgpu_dm_connector *aconnector; 3448 const struct dc_link *dc_link; 3449 struct dc_interrupt_params int_params = {0}; 3450 3451 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3452 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3453 3454 list_for_each_entry(connector, 3455 &dev->mode_config.connector_list, head) { 3456 3457 aconnector = to_amdgpu_dm_connector(connector); 3458 dc_link = aconnector->dc_link; 3459 3460 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) { 3461 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3462 int_params.irq_source = dc_link->irq_source_hpd; 3463 3464 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3465 handle_hpd_irq, 3466 (void *) aconnector); 3467 } 3468 3469 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) { 3470 3471 /* Also register for DP short pulse (hpd_rx). */ 3472 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3473 int_params.irq_source = dc_link->irq_source_hpd_rx; 3474 3475 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3476 handle_hpd_rx_irq, 3477 (void *) aconnector); 3478 3479 if (adev->dm.hpd_rx_offload_wq) 3480 adev->dm.hpd_rx_offload_wq[dc_link->link_index].aconnector = 3481 aconnector; 3482 } 3483 } 3484 } 3485 3486 #if defined(CONFIG_DRM_AMD_DC_SI) 3487 /* Register IRQ sources and initialize IRQ callbacks */ 3488 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3489 { 3490 struct dc *dc = adev->dm.dc; 3491 struct common_irq_params *c_irq_params; 3492 struct dc_interrupt_params int_params = {0}; 3493 int r; 3494 int i; 3495 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3496 3497 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3498 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3499 3500 /* 3501 * Actions of amdgpu_irq_add_id(): 3502 * 1. Register a set() function with base driver. 3503 * Base driver will call set() function to enable/disable an 3504 * interrupt in DC hardware. 3505 * 2. Register amdgpu_dm_irq_handler(). 3506 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3507 * coming from DC hardware. 3508 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3509 * for acknowledging and handling. */ 3510 3511 /* Use VBLANK interrupt */ 3512 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3513 r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq); 3514 if (r) { 3515 DRM_ERROR("Failed to add crtc irq id!\n"); 3516 return r; 3517 } 3518 3519 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3520 int_params.irq_source = 3521 dc_interrupt_to_irq_source(dc, i+1 , 0); 3522 3523 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3524 3525 c_irq_params->adev = adev; 3526 c_irq_params->irq_src = int_params.irq_source; 3527 3528 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3529 dm_crtc_high_irq, c_irq_params); 3530 } 3531 3532 /* Use GRPH_PFLIP interrupt */ 3533 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3534 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3535 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3536 if (r) { 3537 DRM_ERROR("Failed to add page flip irq id!\n"); 3538 return r; 3539 } 3540 3541 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3542 int_params.irq_source = 3543 dc_interrupt_to_irq_source(dc, i, 0); 3544 3545 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3546 3547 c_irq_params->adev = adev; 3548 c_irq_params->irq_src = int_params.irq_source; 3549 3550 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3551 dm_pflip_high_irq, c_irq_params); 3552 3553 } 3554 3555 /* HPD */ 3556 r = amdgpu_irq_add_id(adev, client_id, 3557 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3558 if (r) { 3559 DRM_ERROR("Failed to add hpd irq id!\n"); 3560 return r; 3561 } 3562 3563 register_hpd_handlers(adev); 3564 3565 return 0; 3566 } 3567 #endif 3568 3569 /* Register IRQ sources and initialize IRQ callbacks */ 3570 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3571 { 3572 struct dc *dc = adev->dm.dc; 3573 struct common_irq_params *c_irq_params; 3574 struct dc_interrupt_params int_params = {0}; 3575 int r; 3576 int i; 3577 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3578 3579 if (adev->family >= AMDGPU_FAMILY_AI) 3580 client_id = SOC15_IH_CLIENTID_DCE; 3581 3582 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3583 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3584 3585 /* 3586 * Actions of amdgpu_irq_add_id(): 3587 * 1. Register a set() function with base driver. 3588 * Base driver will call set() function to enable/disable an 3589 * interrupt in DC hardware. 3590 * 2. Register amdgpu_dm_irq_handler(). 3591 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3592 * coming from DC hardware. 3593 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3594 * for acknowledging and handling. */ 3595 3596 /* Use VBLANK interrupt */ 3597 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3598 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3599 if (r) { 3600 DRM_ERROR("Failed to add crtc irq id!\n"); 3601 return r; 3602 } 3603 3604 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3605 int_params.irq_source = 3606 dc_interrupt_to_irq_source(dc, i, 0); 3607 3608 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3609 3610 c_irq_params->adev = adev; 3611 c_irq_params->irq_src = int_params.irq_source; 3612 3613 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3614 dm_crtc_high_irq, c_irq_params); 3615 } 3616 3617 /* Use VUPDATE interrupt */ 3618 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3619 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3620 if (r) { 3621 DRM_ERROR("Failed to add vupdate irq id!\n"); 3622 return r; 3623 } 3624 3625 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3626 int_params.irq_source = 3627 dc_interrupt_to_irq_source(dc, i, 0); 3628 3629 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3630 3631 c_irq_params->adev = adev; 3632 c_irq_params->irq_src = int_params.irq_source; 3633 3634 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3635 dm_vupdate_high_irq, c_irq_params); 3636 } 3637 3638 /* Use GRPH_PFLIP interrupt */ 3639 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3640 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3641 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3642 if (r) { 3643 DRM_ERROR("Failed to add page flip irq id!\n"); 3644 return r; 3645 } 3646 3647 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3648 int_params.irq_source = 3649 dc_interrupt_to_irq_source(dc, i, 0); 3650 3651 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3652 3653 c_irq_params->adev = adev; 3654 c_irq_params->irq_src = int_params.irq_source; 3655 3656 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3657 dm_pflip_high_irq, c_irq_params); 3658 3659 } 3660 3661 /* HPD */ 3662 r = amdgpu_irq_add_id(adev, client_id, 3663 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3664 if (r) { 3665 DRM_ERROR("Failed to add hpd irq id!\n"); 3666 return r; 3667 } 3668 3669 register_hpd_handlers(adev); 3670 3671 return 0; 3672 } 3673 3674 /* Register IRQ sources and initialize IRQ callbacks */ 3675 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3676 { 3677 struct dc *dc = adev->dm.dc; 3678 struct common_irq_params *c_irq_params; 3679 struct dc_interrupt_params int_params = {0}; 3680 int r; 3681 int i; 3682 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3683 static const unsigned int vrtl_int_srcid[] = { 3684 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3685 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3686 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3687 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3688 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3689 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3690 }; 3691 #endif 3692 3693 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3694 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3695 3696 /* 3697 * Actions of amdgpu_irq_add_id(): 3698 * 1. Register a set() function with base driver. 3699 * Base driver will call set() function to enable/disable an 3700 * interrupt in DC hardware. 3701 * 2. Register amdgpu_dm_irq_handler(). 3702 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3703 * coming from DC hardware. 3704 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3705 * for acknowledging and handling. 3706 */ 3707 3708 /* Use VSTARTUP interrupt */ 3709 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3710 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3711 i++) { 3712 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3713 3714 if (r) { 3715 DRM_ERROR("Failed to add crtc irq id!\n"); 3716 return r; 3717 } 3718 3719 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3720 int_params.irq_source = 3721 dc_interrupt_to_irq_source(dc, i, 0); 3722 3723 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3724 3725 c_irq_params->adev = adev; 3726 c_irq_params->irq_src = int_params.irq_source; 3727 3728 amdgpu_dm_irq_register_interrupt( 3729 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3730 } 3731 3732 /* Use otg vertical line interrupt */ 3733 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3734 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3735 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3736 vrtl_int_srcid[i], &adev->vline0_irq); 3737 3738 if (r) { 3739 DRM_ERROR("Failed to add vline0 irq id!\n"); 3740 return r; 3741 } 3742 3743 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3744 int_params.irq_source = 3745 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3746 3747 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3748 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3749 break; 3750 } 3751 3752 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3753 - DC_IRQ_SOURCE_DC1_VLINE0]; 3754 3755 c_irq_params->adev = adev; 3756 c_irq_params->irq_src = int_params.irq_source; 3757 3758 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3759 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3760 } 3761 #endif 3762 3763 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3764 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3765 * to trigger at end of each vblank, regardless of state of the lock, 3766 * matching DCE behaviour. 3767 */ 3768 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3769 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3770 i++) { 3771 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3772 3773 if (r) { 3774 DRM_ERROR("Failed to add vupdate irq id!\n"); 3775 return r; 3776 } 3777 3778 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3779 int_params.irq_source = 3780 dc_interrupt_to_irq_source(dc, i, 0); 3781 3782 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3783 3784 c_irq_params->adev = adev; 3785 c_irq_params->irq_src = int_params.irq_source; 3786 3787 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3788 dm_vupdate_high_irq, c_irq_params); 3789 } 3790 3791 /* Use GRPH_PFLIP interrupt */ 3792 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3793 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3794 i++) { 3795 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3796 if (r) { 3797 DRM_ERROR("Failed to add page flip irq id!\n"); 3798 return r; 3799 } 3800 3801 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3802 int_params.irq_source = 3803 dc_interrupt_to_irq_source(dc, i, 0); 3804 3805 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3806 3807 c_irq_params->adev = adev; 3808 c_irq_params->irq_src = int_params.irq_source; 3809 3810 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3811 dm_pflip_high_irq, c_irq_params); 3812 3813 } 3814 3815 /* HPD */ 3816 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3817 &adev->hpd_irq); 3818 if (r) { 3819 DRM_ERROR("Failed to add hpd irq id!\n"); 3820 return r; 3821 } 3822 3823 register_hpd_handlers(adev); 3824 3825 return 0; 3826 } 3827 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3828 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3829 { 3830 struct dc *dc = adev->dm.dc; 3831 struct common_irq_params *c_irq_params; 3832 struct dc_interrupt_params int_params = {0}; 3833 int r, i; 3834 3835 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3836 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3837 3838 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3839 &adev->dmub_outbox_irq); 3840 if (r) { 3841 DRM_ERROR("Failed to add outbox irq id!\n"); 3842 return r; 3843 } 3844 3845 if (dc->ctx->dmub_srv) { 3846 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3847 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3848 int_params.irq_source = 3849 dc_interrupt_to_irq_source(dc, i, 0); 3850 3851 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3852 3853 c_irq_params->adev = adev; 3854 c_irq_params->irq_src = int_params.irq_source; 3855 3856 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3857 dm_dmub_outbox1_low_irq, c_irq_params); 3858 } 3859 3860 return 0; 3861 } 3862 3863 /* 3864 * Acquires the lock for the atomic state object and returns 3865 * the new atomic state. 3866 * 3867 * This should only be called during atomic check. 3868 */ 3869 int dm_atomic_get_state(struct drm_atomic_state *state, 3870 struct dm_atomic_state **dm_state) 3871 { 3872 struct drm_device *dev = state->dev; 3873 struct amdgpu_device *adev = drm_to_adev(dev); 3874 struct amdgpu_display_manager *dm = &adev->dm; 3875 struct drm_private_state *priv_state; 3876 3877 if (*dm_state) 3878 return 0; 3879 3880 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3881 if (IS_ERR(priv_state)) 3882 return PTR_ERR(priv_state); 3883 3884 *dm_state = to_dm_atomic_state(priv_state); 3885 3886 return 0; 3887 } 3888 3889 static struct dm_atomic_state * 3890 dm_atomic_get_new_state(struct drm_atomic_state *state) 3891 { 3892 struct drm_device *dev = state->dev; 3893 struct amdgpu_device *adev = drm_to_adev(dev); 3894 struct amdgpu_display_manager *dm = &adev->dm; 3895 struct drm_private_obj *obj; 3896 struct drm_private_state *new_obj_state; 3897 int i; 3898 3899 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3900 if (obj->funcs == dm->atomic_obj.funcs) 3901 return to_dm_atomic_state(new_obj_state); 3902 } 3903 3904 return NULL; 3905 } 3906 3907 static struct drm_private_state * 3908 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3909 { 3910 struct dm_atomic_state *old_state, *new_state; 3911 3912 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3913 if (!new_state) 3914 return NULL; 3915 3916 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3917 3918 old_state = to_dm_atomic_state(obj->state); 3919 3920 if (old_state && old_state->context) 3921 new_state->context = dc_copy_state(old_state->context); 3922 3923 if (!new_state->context) { 3924 kfree(new_state); 3925 return NULL; 3926 } 3927 3928 return &new_state->base; 3929 } 3930 3931 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3932 struct drm_private_state *state) 3933 { 3934 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3935 3936 if (dm_state && dm_state->context) 3937 dc_release_state(dm_state->context); 3938 3939 kfree(dm_state); 3940 } 3941 3942 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3943 .atomic_duplicate_state = dm_atomic_duplicate_state, 3944 .atomic_destroy_state = dm_atomic_destroy_state, 3945 }; 3946 3947 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3948 { 3949 struct dm_atomic_state *state; 3950 int r; 3951 3952 adev->mode_info.mode_config_initialized = true; 3953 3954 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3955 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3956 3957 adev_to_drm(adev)->mode_config.max_width = 16384; 3958 adev_to_drm(adev)->mode_config.max_height = 16384; 3959 3960 adev_to_drm(adev)->mode_config.preferred_depth = 24; 3961 if (adev->asic_type == CHIP_HAWAII) 3962 /* disable prefer shadow for now due to hibernation issues */ 3963 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 3964 else 3965 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 3966 /* indicates support for immediate flip */ 3967 adev_to_drm(adev)->mode_config.async_page_flip = true; 3968 3969 state = kzalloc(sizeof(*state), GFP_KERNEL); 3970 if (!state) 3971 return -ENOMEM; 3972 3973 state->context = dc_create_state(adev->dm.dc); 3974 if (!state->context) { 3975 kfree(state); 3976 return -ENOMEM; 3977 } 3978 3979 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 3980 3981 drm_atomic_private_obj_init(adev_to_drm(adev), 3982 &adev->dm.atomic_obj, 3983 &state->base, 3984 &dm_atomic_state_funcs); 3985 3986 r = amdgpu_display_modeset_create_props(adev); 3987 if (r) { 3988 dc_release_state(state->context); 3989 kfree(state); 3990 return r; 3991 } 3992 3993 r = amdgpu_dm_audio_init(adev); 3994 if (r) { 3995 dc_release_state(state->context); 3996 kfree(state); 3997 return r; 3998 } 3999 4000 return 0; 4001 } 4002 4003 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4004 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4005 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4006 4007 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4008 int bl_idx) 4009 { 4010 #if defined(CONFIG_ACPI) 4011 struct amdgpu_dm_backlight_caps caps; 4012 4013 memset(&caps, 0, sizeof(caps)); 4014 4015 if (dm->backlight_caps[bl_idx].caps_valid) 4016 return; 4017 4018 amdgpu_acpi_get_backlight_caps(&caps); 4019 if (caps.caps_valid) { 4020 dm->backlight_caps[bl_idx].caps_valid = true; 4021 if (caps.aux_support) 4022 return; 4023 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4024 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4025 } else { 4026 dm->backlight_caps[bl_idx].min_input_signal = 4027 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4028 dm->backlight_caps[bl_idx].max_input_signal = 4029 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4030 } 4031 #else 4032 if (dm->backlight_caps[bl_idx].aux_support) 4033 return; 4034 4035 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4036 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4037 #endif 4038 } 4039 4040 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4041 unsigned *min, unsigned *max) 4042 { 4043 if (!caps) 4044 return 0; 4045 4046 if (caps->aux_support) { 4047 // Firmware limits are in nits, DC API wants millinits. 4048 *max = 1000 * caps->aux_max_input_signal; 4049 *min = 1000 * caps->aux_min_input_signal; 4050 } else { 4051 // Firmware limits are 8-bit, PWM control is 16-bit. 4052 *max = 0x101 * caps->max_input_signal; 4053 *min = 0x101 * caps->min_input_signal; 4054 } 4055 return 1; 4056 } 4057 4058 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4059 uint32_t brightness) 4060 { 4061 unsigned min, max; 4062 4063 if (!get_brightness_range(caps, &min, &max)) 4064 return brightness; 4065 4066 // Rescale 0..255 to min..max 4067 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4068 AMDGPU_MAX_BL_LEVEL); 4069 } 4070 4071 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4072 uint32_t brightness) 4073 { 4074 unsigned min, max; 4075 4076 if (!get_brightness_range(caps, &min, &max)) 4077 return brightness; 4078 4079 if (brightness < min) 4080 return 0; 4081 // Rescale min..max to 0..255 4082 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4083 max - min); 4084 } 4085 4086 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4087 int bl_idx, 4088 u32 user_brightness) 4089 { 4090 struct amdgpu_dm_backlight_caps caps; 4091 struct dc_link *link; 4092 u32 brightness; 4093 bool rc; 4094 4095 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4096 caps = dm->backlight_caps[bl_idx]; 4097 4098 dm->brightness[bl_idx] = user_brightness; 4099 /* update scratch register */ 4100 if (bl_idx == 0) 4101 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4102 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4103 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4104 4105 /* Change brightness based on AUX property */ 4106 if (caps.aux_support) { 4107 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4108 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4109 if (!rc) 4110 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4111 } else { 4112 rc = dc_link_set_backlight_level(link, brightness, 0); 4113 if (!rc) 4114 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4115 } 4116 4117 if (rc) 4118 dm->actual_brightness[bl_idx] = user_brightness; 4119 } 4120 4121 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4122 { 4123 struct amdgpu_display_manager *dm = bl_get_data(bd); 4124 int i; 4125 4126 for (i = 0; i < dm->num_of_edps; i++) { 4127 if (bd == dm->backlight_dev[i]) 4128 break; 4129 } 4130 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4131 i = 0; 4132 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4133 4134 return 0; 4135 } 4136 4137 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4138 int bl_idx) 4139 { 4140 struct amdgpu_dm_backlight_caps caps; 4141 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4142 4143 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4144 caps = dm->backlight_caps[bl_idx]; 4145 4146 if (caps.aux_support) { 4147 u32 avg, peak; 4148 bool rc; 4149 4150 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4151 if (!rc) 4152 return dm->brightness[bl_idx]; 4153 return convert_brightness_to_user(&caps, avg); 4154 } else { 4155 int ret = dc_link_get_backlight_level(link); 4156 4157 if (ret == DC_ERROR_UNEXPECTED) 4158 return dm->brightness[bl_idx]; 4159 return convert_brightness_to_user(&caps, ret); 4160 } 4161 } 4162 4163 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4164 { 4165 struct amdgpu_display_manager *dm = bl_get_data(bd); 4166 int i; 4167 4168 for (i = 0; i < dm->num_of_edps; i++) { 4169 if (bd == dm->backlight_dev[i]) 4170 break; 4171 } 4172 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4173 i = 0; 4174 return amdgpu_dm_backlight_get_level(dm, i); 4175 } 4176 4177 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4178 .options = BL_CORE_SUSPENDRESUME, 4179 .get_brightness = amdgpu_dm_backlight_get_brightness, 4180 .update_status = amdgpu_dm_backlight_update_status, 4181 }; 4182 4183 static void 4184 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4185 { 4186 struct drm_device *drm = aconnector->base.dev; 4187 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4188 struct backlight_properties props = { 0 }; 4189 char bl_name[16]; 4190 4191 if (aconnector->bl_idx == -1) 4192 return; 4193 4194 if (!acpi_video_backlight_use_native()) { 4195 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4196 /* Try registering an ACPI video backlight device instead. */ 4197 acpi_video_register_backlight(); 4198 return; 4199 } 4200 4201 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4202 props.brightness = AMDGPU_MAX_BL_LEVEL; 4203 props.type = BACKLIGHT_RAW; 4204 4205 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4206 drm->primary->index + aconnector->bl_idx); 4207 4208 dm->backlight_dev[aconnector->bl_idx] = 4209 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4210 &amdgpu_dm_backlight_ops, &props); 4211 4212 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4213 DRM_ERROR("DM: Backlight registration failed!\n"); 4214 dm->backlight_dev[aconnector->bl_idx] = NULL; 4215 } else 4216 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4217 } 4218 4219 static int initialize_plane(struct amdgpu_display_manager *dm, 4220 struct amdgpu_mode_info *mode_info, int plane_id, 4221 enum drm_plane_type plane_type, 4222 const struct dc_plane_cap *plane_cap) 4223 { 4224 struct drm_plane *plane; 4225 unsigned long possible_crtcs; 4226 int ret = 0; 4227 4228 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4229 if (!plane) { 4230 DRM_ERROR("KMS: Failed to allocate plane\n"); 4231 return -ENOMEM; 4232 } 4233 plane->type = plane_type; 4234 4235 /* 4236 * HACK: IGT tests expect that the primary plane for a CRTC 4237 * can only have one possible CRTC. Only expose support for 4238 * any CRTC if they're not going to be used as a primary plane 4239 * for a CRTC - like overlay or underlay planes. 4240 */ 4241 possible_crtcs = 1 << plane_id; 4242 if (plane_id >= dm->dc->caps.max_streams) 4243 possible_crtcs = 0xff; 4244 4245 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4246 4247 if (ret) { 4248 DRM_ERROR("KMS: Failed to initialize plane\n"); 4249 kfree(plane); 4250 return ret; 4251 } 4252 4253 if (mode_info) 4254 mode_info->planes[plane_id] = plane; 4255 4256 return ret; 4257 } 4258 4259 4260 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4261 struct amdgpu_dm_connector *aconnector) 4262 { 4263 struct dc_link *link = aconnector->dc_link; 4264 int bl_idx = dm->num_of_edps; 4265 4266 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4267 link->type == dc_connection_none) 4268 return; 4269 4270 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4271 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4272 return; 4273 } 4274 4275 aconnector->bl_idx = bl_idx; 4276 4277 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4278 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4279 dm->backlight_link[bl_idx] = link; 4280 dm->num_of_edps++; 4281 4282 update_connector_ext_caps(aconnector); 4283 } 4284 4285 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4286 4287 /* 4288 * In this architecture, the association 4289 * connector -> encoder -> crtc 4290 * id not really requried. The crtc and connector will hold the 4291 * display_index as an abstraction to use with DAL component 4292 * 4293 * Returns 0 on success 4294 */ 4295 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4296 { 4297 struct amdgpu_display_manager *dm = &adev->dm; 4298 s32 i; 4299 struct amdgpu_dm_connector *aconnector = NULL; 4300 struct amdgpu_encoder *aencoder = NULL; 4301 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4302 u32 link_cnt; 4303 s32 primary_planes; 4304 enum dc_connection_type new_connection_type = dc_connection_none; 4305 const struct dc_plane_cap *plane; 4306 bool psr_feature_enabled = false; 4307 int max_overlay = dm->dc->caps.max_slave_planes; 4308 4309 dm->display_indexes_num = dm->dc->caps.max_streams; 4310 /* Update the actual used number of crtc */ 4311 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4312 4313 amdgpu_dm_set_irq_funcs(adev); 4314 4315 link_cnt = dm->dc->caps.max_links; 4316 if (amdgpu_dm_mode_config_init(dm->adev)) { 4317 DRM_ERROR("DM: Failed to initialize mode config\n"); 4318 return -EINVAL; 4319 } 4320 4321 /* There is one primary plane per CRTC */ 4322 primary_planes = dm->dc->caps.max_streams; 4323 ASSERT(primary_planes <= AMDGPU_MAX_PLANES); 4324 4325 /* 4326 * Initialize primary planes, implicit planes for legacy IOCTLS. 4327 * Order is reversed to match iteration order in atomic check. 4328 */ 4329 for (i = (primary_planes - 1); i >= 0; i--) { 4330 plane = &dm->dc->caps.planes[i]; 4331 4332 if (initialize_plane(dm, mode_info, i, 4333 DRM_PLANE_TYPE_PRIMARY, plane)) { 4334 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4335 goto fail; 4336 } 4337 } 4338 4339 /* 4340 * Initialize overlay planes, index starting after primary planes. 4341 * These planes have a higher DRM index than the primary planes since 4342 * they should be considered as having a higher z-order. 4343 * Order is reversed to match iteration order in atomic check. 4344 * 4345 * Only support DCN for now, and only expose one so we don't encourage 4346 * userspace to use up all the pipes. 4347 */ 4348 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4349 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4350 4351 /* Do not create overlay if MPO disabled */ 4352 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4353 break; 4354 4355 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4356 continue; 4357 4358 if (!plane->pixel_format_support.argb8888) 4359 continue; 4360 4361 if (max_overlay-- == 0) 4362 break; 4363 4364 if (initialize_plane(dm, NULL, primary_planes + i, 4365 DRM_PLANE_TYPE_OVERLAY, plane)) { 4366 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4367 goto fail; 4368 } 4369 } 4370 4371 for (i = 0; i < dm->dc->caps.max_streams; i++) 4372 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4373 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4374 goto fail; 4375 } 4376 4377 /* Use Outbox interrupt */ 4378 switch (adev->ip_versions[DCE_HWIP][0]) { 4379 case IP_VERSION(3, 0, 0): 4380 case IP_VERSION(3, 1, 2): 4381 case IP_VERSION(3, 1, 3): 4382 case IP_VERSION(3, 1, 4): 4383 case IP_VERSION(3, 1, 5): 4384 case IP_VERSION(3, 1, 6): 4385 case IP_VERSION(3, 2, 0): 4386 case IP_VERSION(3, 2, 1): 4387 case IP_VERSION(2, 1, 0): 4388 if (register_outbox_irq_handlers(dm->adev)) { 4389 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4390 goto fail; 4391 } 4392 break; 4393 default: 4394 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4395 adev->ip_versions[DCE_HWIP][0]); 4396 } 4397 4398 /* Determine whether to enable PSR support by default. */ 4399 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4400 switch (adev->ip_versions[DCE_HWIP][0]) { 4401 case IP_VERSION(3, 1, 2): 4402 case IP_VERSION(3, 1, 3): 4403 case IP_VERSION(3, 1, 4): 4404 case IP_VERSION(3, 1, 5): 4405 case IP_VERSION(3, 1, 6): 4406 case IP_VERSION(3, 2, 0): 4407 case IP_VERSION(3, 2, 1): 4408 psr_feature_enabled = true; 4409 break; 4410 default: 4411 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4412 break; 4413 } 4414 } 4415 4416 /* loops over all connectors on the board */ 4417 for (i = 0; i < link_cnt; i++) { 4418 struct dc_link *link = NULL; 4419 4420 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4421 DRM_ERROR( 4422 "KMS: Cannot support more than %d display indexes\n", 4423 AMDGPU_DM_MAX_DISPLAY_INDEX); 4424 continue; 4425 } 4426 4427 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4428 if (!aconnector) 4429 goto fail; 4430 4431 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4432 if (!aencoder) 4433 goto fail; 4434 4435 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4436 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4437 goto fail; 4438 } 4439 4440 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4441 DRM_ERROR("KMS: Failed to initialize connector\n"); 4442 goto fail; 4443 } 4444 4445 link = dc_get_link_at_index(dm->dc, i); 4446 4447 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4448 DRM_ERROR("KMS: Failed to detect connector\n"); 4449 4450 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4451 emulated_link_detect(link); 4452 amdgpu_dm_update_connector_after_detect(aconnector); 4453 } else { 4454 bool ret = false; 4455 4456 mutex_lock(&dm->dc_lock); 4457 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4458 mutex_unlock(&dm->dc_lock); 4459 4460 if (ret) { 4461 amdgpu_dm_update_connector_after_detect(aconnector); 4462 setup_backlight_device(dm, aconnector); 4463 4464 if (psr_feature_enabled) 4465 amdgpu_dm_set_psr_caps(link); 4466 4467 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4468 * PSR is also supported. 4469 */ 4470 if (link->psr_settings.psr_feature_enabled) 4471 adev_to_drm(adev)->vblank_disable_immediate = false; 4472 } 4473 } 4474 amdgpu_set_panel_orientation(&aconnector->base); 4475 } 4476 4477 /* If we didn't find a panel, notify the acpi video detection */ 4478 if (dm->adev->flags & AMD_IS_APU && dm->num_of_edps == 0) 4479 acpi_video_report_nolcd(); 4480 4481 /* Software is initialized. Now we can register interrupt handlers. */ 4482 switch (adev->asic_type) { 4483 #if defined(CONFIG_DRM_AMD_DC_SI) 4484 case CHIP_TAHITI: 4485 case CHIP_PITCAIRN: 4486 case CHIP_VERDE: 4487 case CHIP_OLAND: 4488 if (dce60_register_irq_handlers(dm->adev)) { 4489 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4490 goto fail; 4491 } 4492 break; 4493 #endif 4494 case CHIP_BONAIRE: 4495 case CHIP_HAWAII: 4496 case CHIP_KAVERI: 4497 case CHIP_KABINI: 4498 case CHIP_MULLINS: 4499 case CHIP_TONGA: 4500 case CHIP_FIJI: 4501 case CHIP_CARRIZO: 4502 case CHIP_STONEY: 4503 case CHIP_POLARIS11: 4504 case CHIP_POLARIS10: 4505 case CHIP_POLARIS12: 4506 case CHIP_VEGAM: 4507 case CHIP_VEGA10: 4508 case CHIP_VEGA12: 4509 case CHIP_VEGA20: 4510 if (dce110_register_irq_handlers(dm->adev)) { 4511 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4512 goto fail; 4513 } 4514 break; 4515 default: 4516 switch (adev->ip_versions[DCE_HWIP][0]) { 4517 case IP_VERSION(1, 0, 0): 4518 case IP_VERSION(1, 0, 1): 4519 case IP_VERSION(2, 0, 2): 4520 case IP_VERSION(2, 0, 3): 4521 case IP_VERSION(2, 0, 0): 4522 case IP_VERSION(2, 1, 0): 4523 case IP_VERSION(3, 0, 0): 4524 case IP_VERSION(3, 0, 2): 4525 case IP_VERSION(3, 0, 3): 4526 case IP_VERSION(3, 0, 1): 4527 case IP_VERSION(3, 1, 2): 4528 case IP_VERSION(3, 1, 3): 4529 case IP_VERSION(3, 1, 4): 4530 case IP_VERSION(3, 1, 5): 4531 case IP_VERSION(3, 1, 6): 4532 case IP_VERSION(3, 2, 0): 4533 case IP_VERSION(3, 2, 1): 4534 if (dcn10_register_irq_handlers(dm->adev)) { 4535 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4536 goto fail; 4537 } 4538 break; 4539 default: 4540 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4541 adev->ip_versions[DCE_HWIP][0]); 4542 goto fail; 4543 } 4544 break; 4545 } 4546 4547 return 0; 4548 fail: 4549 kfree(aencoder); 4550 kfree(aconnector); 4551 4552 return -EINVAL; 4553 } 4554 4555 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4556 { 4557 drm_atomic_private_obj_fini(&dm->atomic_obj); 4558 return; 4559 } 4560 4561 /****************************************************************************** 4562 * amdgpu_display_funcs functions 4563 *****************************************************************************/ 4564 4565 /* 4566 * dm_bandwidth_update - program display watermarks 4567 * 4568 * @adev: amdgpu_device pointer 4569 * 4570 * Calculate and program the display watermarks and line buffer allocation. 4571 */ 4572 static void dm_bandwidth_update(struct amdgpu_device *adev) 4573 { 4574 /* TODO: implement later */ 4575 } 4576 4577 static const struct amdgpu_display_funcs dm_display_funcs = { 4578 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4579 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4580 .backlight_set_level = NULL, /* never called for DC */ 4581 .backlight_get_level = NULL, /* never called for DC */ 4582 .hpd_sense = NULL,/* called unconditionally */ 4583 .hpd_set_polarity = NULL, /* called unconditionally */ 4584 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4585 .page_flip_get_scanoutpos = 4586 dm_crtc_get_scanoutpos,/* called unconditionally */ 4587 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4588 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4589 }; 4590 4591 #if defined(CONFIG_DEBUG_KERNEL_DC) 4592 4593 static ssize_t s3_debug_store(struct device *device, 4594 struct device_attribute *attr, 4595 const char *buf, 4596 size_t count) 4597 { 4598 int ret; 4599 int s3_state; 4600 struct drm_device *drm_dev = dev_get_drvdata(device); 4601 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4602 4603 ret = kstrtoint(buf, 0, &s3_state); 4604 4605 if (ret == 0) { 4606 if (s3_state) { 4607 dm_resume(adev); 4608 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4609 } else 4610 dm_suspend(adev); 4611 } 4612 4613 return ret == 0 ? count : 0; 4614 } 4615 4616 DEVICE_ATTR_WO(s3_debug); 4617 4618 #endif 4619 4620 static int dm_init_microcode(struct amdgpu_device *adev) 4621 { 4622 char *fw_name_dmub; 4623 int r; 4624 4625 switch (adev->ip_versions[DCE_HWIP][0]) { 4626 case IP_VERSION(2, 1, 0): 4627 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4628 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4629 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4630 break; 4631 case IP_VERSION(3, 0, 0): 4632 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4633 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4634 else 4635 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4636 break; 4637 case IP_VERSION(3, 0, 1): 4638 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4639 break; 4640 case IP_VERSION(3, 0, 2): 4641 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4642 break; 4643 case IP_VERSION(3, 0, 3): 4644 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4645 break; 4646 case IP_VERSION(3, 1, 2): 4647 case IP_VERSION(3, 1, 3): 4648 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4649 break; 4650 case IP_VERSION(3, 1, 4): 4651 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4652 break; 4653 case IP_VERSION(3, 1, 5): 4654 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4655 break; 4656 case IP_VERSION(3, 1, 6): 4657 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4658 break; 4659 case IP_VERSION(3, 2, 0): 4660 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4661 break; 4662 case IP_VERSION(3, 2, 1): 4663 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4664 break; 4665 default: 4666 /* ASIC doesn't support DMUB. */ 4667 return 0; 4668 } 4669 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4670 if (r) 4671 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4672 return r; 4673 } 4674 4675 static int dm_early_init(void *handle) 4676 { 4677 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4678 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4679 struct atom_context *ctx = mode_info->atom_context; 4680 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4681 u16 data_offset; 4682 4683 /* if there is no object header, skip DM */ 4684 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4685 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4686 dev_info(adev->dev, "No object header, skipping DM\n"); 4687 return -ENOENT; 4688 } 4689 4690 switch (adev->asic_type) { 4691 #if defined(CONFIG_DRM_AMD_DC_SI) 4692 case CHIP_TAHITI: 4693 case CHIP_PITCAIRN: 4694 case CHIP_VERDE: 4695 adev->mode_info.num_crtc = 6; 4696 adev->mode_info.num_hpd = 6; 4697 adev->mode_info.num_dig = 6; 4698 break; 4699 case CHIP_OLAND: 4700 adev->mode_info.num_crtc = 2; 4701 adev->mode_info.num_hpd = 2; 4702 adev->mode_info.num_dig = 2; 4703 break; 4704 #endif 4705 case CHIP_BONAIRE: 4706 case CHIP_HAWAII: 4707 adev->mode_info.num_crtc = 6; 4708 adev->mode_info.num_hpd = 6; 4709 adev->mode_info.num_dig = 6; 4710 break; 4711 case CHIP_KAVERI: 4712 adev->mode_info.num_crtc = 4; 4713 adev->mode_info.num_hpd = 6; 4714 adev->mode_info.num_dig = 7; 4715 break; 4716 case CHIP_KABINI: 4717 case CHIP_MULLINS: 4718 adev->mode_info.num_crtc = 2; 4719 adev->mode_info.num_hpd = 6; 4720 adev->mode_info.num_dig = 6; 4721 break; 4722 case CHIP_FIJI: 4723 case CHIP_TONGA: 4724 adev->mode_info.num_crtc = 6; 4725 adev->mode_info.num_hpd = 6; 4726 adev->mode_info.num_dig = 7; 4727 break; 4728 case CHIP_CARRIZO: 4729 adev->mode_info.num_crtc = 3; 4730 adev->mode_info.num_hpd = 6; 4731 adev->mode_info.num_dig = 9; 4732 break; 4733 case CHIP_STONEY: 4734 adev->mode_info.num_crtc = 2; 4735 adev->mode_info.num_hpd = 6; 4736 adev->mode_info.num_dig = 9; 4737 break; 4738 case CHIP_POLARIS11: 4739 case CHIP_POLARIS12: 4740 adev->mode_info.num_crtc = 5; 4741 adev->mode_info.num_hpd = 5; 4742 adev->mode_info.num_dig = 5; 4743 break; 4744 case CHIP_POLARIS10: 4745 case CHIP_VEGAM: 4746 adev->mode_info.num_crtc = 6; 4747 adev->mode_info.num_hpd = 6; 4748 adev->mode_info.num_dig = 6; 4749 break; 4750 case CHIP_VEGA10: 4751 case CHIP_VEGA12: 4752 case CHIP_VEGA20: 4753 adev->mode_info.num_crtc = 6; 4754 adev->mode_info.num_hpd = 6; 4755 adev->mode_info.num_dig = 6; 4756 break; 4757 default: 4758 4759 switch (adev->ip_versions[DCE_HWIP][0]) { 4760 case IP_VERSION(2, 0, 2): 4761 case IP_VERSION(3, 0, 0): 4762 adev->mode_info.num_crtc = 6; 4763 adev->mode_info.num_hpd = 6; 4764 adev->mode_info.num_dig = 6; 4765 break; 4766 case IP_VERSION(2, 0, 0): 4767 case IP_VERSION(3, 0, 2): 4768 adev->mode_info.num_crtc = 5; 4769 adev->mode_info.num_hpd = 5; 4770 adev->mode_info.num_dig = 5; 4771 break; 4772 case IP_VERSION(2, 0, 3): 4773 case IP_VERSION(3, 0, 3): 4774 adev->mode_info.num_crtc = 2; 4775 adev->mode_info.num_hpd = 2; 4776 adev->mode_info.num_dig = 2; 4777 break; 4778 case IP_VERSION(1, 0, 0): 4779 case IP_VERSION(1, 0, 1): 4780 case IP_VERSION(3, 0, 1): 4781 case IP_VERSION(2, 1, 0): 4782 case IP_VERSION(3, 1, 2): 4783 case IP_VERSION(3, 1, 3): 4784 case IP_VERSION(3, 1, 4): 4785 case IP_VERSION(3, 1, 5): 4786 case IP_VERSION(3, 1, 6): 4787 case IP_VERSION(3, 2, 0): 4788 case IP_VERSION(3, 2, 1): 4789 adev->mode_info.num_crtc = 4; 4790 adev->mode_info.num_hpd = 4; 4791 adev->mode_info.num_dig = 4; 4792 break; 4793 default: 4794 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4795 adev->ip_versions[DCE_HWIP][0]); 4796 return -EINVAL; 4797 } 4798 break; 4799 } 4800 4801 if (adev->mode_info.funcs == NULL) 4802 adev->mode_info.funcs = &dm_display_funcs; 4803 4804 /* 4805 * Note: Do NOT change adev->audio_endpt_rreg and 4806 * adev->audio_endpt_wreg because they are initialised in 4807 * amdgpu_device_init() 4808 */ 4809 #if defined(CONFIG_DEBUG_KERNEL_DC) 4810 device_create_file( 4811 adev_to_drm(adev)->dev, 4812 &dev_attr_s3_debug); 4813 #endif 4814 adev->dc_enabled = true; 4815 4816 return dm_init_microcode(adev); 4817 } 4818 4819 static bool modereset_required(struct drm_crtc_state *crtc_state) 4820 { 4821 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4822 } 4823 4824 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4825 { 4826 drm_encoder_cleanup(encoder); 4827 kfree(encoder); 4828 } 4829 4830 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4831 .destroy = amdgpu_dm_encoder_destroy, 4832 }; 4833 4834 static int 4835 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4836 const enum surface_pixel_format format, 4837 enum dc_color_space *color_space) 4838 { 4839 bool full_range; 4840 4841 *color_space = COLOR_SPACE_SRGB; 4842 4843 /* DRM color properties only affect non-RGB formats. */ 4844 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4845 return 0; 4846 4847 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4848 4849 switch (plane_state->color_encoding) { 4850 case DRM_COLOR_YCBCR_BT601: 4851 if (full_range) 4852 *color_space = COLOR_SPACE_YCBCR601; 4853 else 4854 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4855 break; 4856 4857 case DRM_COLOR_YCBCR_BT709: 4858 if (full_range) 4859 *color_space = COLOR_SPACE_YCBCR709; 4860 else 4861 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4862 break; 4863 4864 case DRM_COLOR_YCBCR_BT2020: 4865 if (full_range) 4866 *color_space = COLOR_SPACE_2020_YCBCR; 4867 else 4868 return -EINVAL; 4869 break; 4870 4871 default: 4872 return -EINVAL; 4873 } 4874 4875 return 0; 4876 } 4877 4878 static int 4879 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4880 const struct drm_plane_state *plane_state, 4881 const u64 tiling_flags, 4882 struct dc_plane_info *plane_info, 4883 struct dc_plane_address *address, 4884 bool tmz_surface, 4885 bool force_disable_dcc) 4886 { 4887 const struct drm_framebuffer *fb = plane_state->fb; 4888 const struct amdgpu_framebuffer *afb = 4889 to_amdgpu_framebuffer(plane_state->fb); 4890 int ret; 4891 4892 memset(plane_info, 0, sizeof(*plane_info)); 4893 4894 switch (fb->format->format) { 4895 case DRM_FORMAT_C8: 4896 plane_info->format = 4897 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4898 break; 4899 case DRM_FORMAT_RGB565: 4900 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4901 break; 4902 case DRM_FORMAT_XRGB8888: 4903 case DRM_FORMAT_ARGB8888: 4904 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4905 break; 4906 case DRM_FORMAT_XRGB2101010: 4907 case DRM_FORMAT_ARGB2101010: 4908 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4909 break; 4910 case DRM_FORMAT_XBGR2101010: 4911 case DRM_FORMAT_ABGR2101010: 4912 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4913 break; 4914 case DRM_FORMAT_XBGR8888: 4915 case DRM_FORMAT_ABGR8888: 4916 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4917 break; 4918 case DRM_FORMAT_NV21: 4919 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4920 break; 4921 case DRM_FORMAT_NV12: 4922 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4923 break; 4924 case DRM_FORMAT_P010: 4925 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4926 break; 4927 case DRM_FORMAT_XRGB16161616F: 4928 case DRM_FORMAT_ARGB16161616F: 4929 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4930 break; 4931 case DRM_FORMAT_XBGR16161616F: 4932 case DRM_FORMAT_ABGR16161616F: 4933 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4934 break; 4935 case DRM_FORMAT_XRGB16161616: 4936 case DRM_FORMAT_ARGB16161616: 4937 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4938 break; 4939 case DRM_FORMAT_XBGR16161616: 4940 case DRM_FORMAT_ABGR16161616: 4941 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4942 break; 4943 default: 4944 DRM_ERROR( 4945 "Unsupported screen format %p4cc\n", 4946 &fb->format->format); 4947 return -EINVAL; 4948 } 4949 4950 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 4951 case DRM_MODE_ROTATE_0: 4952 plane_info->rotation = ROTATION_ANGLE_0; 4953 break; 4954 case DRM_MODE_ROTATE_90: 4955 plane_info->rotation = ROTATION_ANGLE_90; 4956 break; 4957 case DRM_MODE_ROTATE_180: 4958 plane_info->rotation = ROTATION_ANGLE_180; 4959 break; 4960 case DRM_MODE_ROTATE_270: 4961 plane_info->rotation = ROTATION_ANGLE_270; 4962 break; 4963 default: 4964 plane_info->rotation = ROTATION_ANGLE_0; 4965 break; 4966 } 4967 4968 4969 plane_info->visible = true; 4970 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 4971 4972 plane_info->layer_index = plane_state->normalized_zpos; 4973 4974 ret = fill_plane_color_attributes(plane_state, plane_info->format, 4975 &plane_info->color_space); 4976 if (ret) 4977 return ret; 4978 4979 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 4980 plane_info->rotation, tiling_flags, 4981 &plane_info->tiling_info, 4982 &plane_info->plane_size, 4983 &plane_info->dcc, address, 4984 tmz_surface, force_disable_dcc); 4985 if (ret) 4986 return ret; 4987 4988 amdgpu_dm_plane_fill_blending_from_plane_state( 4989 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 4990 &plane_info->global_alpha, &plane_info->global_alpha_value); 4991 4992 return 0; 4993 } 4994 4995 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 4996 struct dc_plane_state *dc_plane_state, 4997 struct drm_plane_state *plane_state, 4998 struct drm_crtc_state *crtc_state) 4999 { 5000 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5001 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5002 struct dc_scaling_info scaling_info; 5003 struct dc_plane_info plane_info; 5004 int ret; 5005 bool force_disable_dcc = false; 5006 5007 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5008 if (ret) 5009 return ret; 5010 5011 dc_plane_state->src_rect = scaling_info.src_rect; 5012 dc_plane_state->dst_rect = scaling_info.dst_rect; 5013 dc_plane_state->clip_rect = scaling_info.clip_rect; 5014 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5015 5016 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5017 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5018 afb->tiling_flags, 5019 &plane_info, 5020 &dc_plane_state->address, 5021 afb->tmz_surface, 5022 force_disable_dcc); 5023 if (ret) 5024 return ret; 5025 5026 dc_plane_state->format = plane_info.format; 5027 dc_plane_state->color_space = plane_info.color_space; 5028 dc_plane_state->format = plane_info.format; 5029 dc_plane_state->plane_size = plane_info.plane_size; 5030 dc_plane_state->rotation = plane_info.rotation; 5031 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5032 dc_plane_state->stereo_format = plane_info.stereo_format; 5033 dc_plane_state->tiling_info = plane_info.tiling_info; 5034 dc_plane_state->visible = plane_info.visible; 5035 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5036 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5037 dc_plane_state->global_alpha = plane_info.global_alpha; 5038 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5039 dc_plane_state->dcc = plane_info.dcc; 5040 dc_plane_state->layer_index = plane_info.layer_index; 5041 dc_plane_state->flip_int_enabled = true; 5042 5043 /* 5044 * Always set input transfer function, since plane state is refreshed 5045 * every time. 5046 */ 5047 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5048 if (ret) 5049 return ret; 5050 5051 return 0; 5052 } 5053 5054 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5055 struct rect *dirty_rect, int32_t x, 5056 s32 y, s32 width, s32 height, 5057 int *i, bool ffu) 5058 { 5059 if (*i > DC_MAX_DIRTY_RECTS) 5060 return; 5061 5062 if (*i == DC_MAX_DIRTY_RECTS) 5063 goto out; 5064 5065 dirty_rect->x = x; 5066 dirty_rect->y = y; 5067 dirty_rect->width = width; 5068 dirty_rect->height = height; 5069 5070 if (ffu) 5071 drm_dbg(plane->dev, 5072 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5073 plane->base.id, width, height); 5074 else 5075 drm_dbg(plane->dev, 5076 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5077 plane->base.id, x, y, width, height); 5078 5079 out: 5080 (*i)++; 5081 } 5082 5083 /** 5084 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5085 * 5086 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5087 * remote fb 5088 * @old_plane_state: Old state of @plane 5089 * @new_plane_state: New state of @plane 5090 * @crtc_state: New state of CRTC connected to the @plane 5091 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5092 * @dirty_regions_changed: dirty regions changed 5093 * 5094 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5095 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5096 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5097 * amdgpu_dm's. 5098 * 5099 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5100 * plane with regions that require flushing to the eDP remote buffer. In 5101 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5102 * implicitly provide damage clips without any client support via the plane 5103 * bounds. 5104 */ 5105 static void fill_dc_dirty_rects(struct drm_plane *plane, 5106 struct drm_plane_state *old_plane_state, 5107 struct drm_plane_state *new_plane_state, 5108 struct drm_crtc_state *crtc_state, 5109 struct dc_flip_addrs *flip_addrs, 5110 bool *dirty_regions_changed) 5111 { 5112 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5113 struct rect *dirty_rects = flip_addrs->dirty_rects; 5114 u32 num_clips; 5115 struct drm_mode_rect *clips; 5116 bool bb_changed; 5117 bool fb_changed; 5118 u32 i = 0; 5119 *dirty_regions_changed = false; 5120 5121 /* 5122 * Cursor plane has it's own dirty rect update interface. See 5123 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5124 */ 5125 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5126 return; 5127 5128 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5129 clips = drm_plane_get_damage_clips(new_plane_state); 5130 5131 if (!dm_crtc_state->mpo_requested) { 5132 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5133 goto ffu; 5134 5135 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5136 fill_dc_dirty_rect(new_plane_state->plane, 5137 &dirty_rects[flip_addrs->dirty_rect_count], 5138 clips->x1, clips->y1, 5139 clips->x2 - clips->x1, clips->y2 - clips->y1, 5140 &flip_addrs->dirty_rect_count, 5141 false); 5142 return; 5143 } 5144 5145 /* 5146 * MPO is requested. Add entire plane bounding box to dirty rects if 5147 * flipped to or damaged. 5148 * 5149 * If plane is moved or resized, also add old bounding box to dirty 5150 * rects. 5151 */ 5152 fb_changed = old_plane_state->fb->base.id != 5153 new_plane_state->fb->base.id; 5154 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5155 old_plane_state->crtc_y != new_plane_state->crtc_y || 5156 old_plane_state->crtc_w != new_plane_state->crtc_w || 5157 old_plane_state->crtc_h != new_plane_state->crtc_h); 5158 5159 drm_dbg(plane->dev, 5160 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5161 new_plane_state->plane->base.id, 5162 bb_changed, fb_changed, num_clips); 5163 5164 *dirty_regions_changed = bb_changed; 5165 5166 if (bb_changed) { 5167 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5168 new_plane_state->crtc_x, 5169 new_plane_state->crtc_y, 5170 new_plane_state->crtc_w, 5171 new_plane_state->crtc_h, &i, false); 5172 5173 /* Add old plane bounding-box if plane is moved or resized */ 5174 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5175 old_plane_state->crtc_x, 5176 old_plane_state->crtc_y, 5177 old_plane_state->crtc_w, 5178 old_plane_state->crtc_h, &i, false); 5179 } 5180 5181 if (num_clips) { 5182 for (; i < num_clips; clips++) 5183 fill_dc_dirty_rect(new_plane_state->plane, 5184 &dirty_rects[i], clips->x1, 5185 clips->y1, clips->x2 - clips->x1, 5186 clips->y2 - clips->y1, &i, false); 5187 } else if (fb_changed && !bb_changed) { 5188 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5189 new_plane_state->crtc_x, 5190 new_plane_state->crtc_y, 5191 new_plane_state->crtc_w, 5192 new_plane_state->crtc_h, &i, false); 5193 } 5194 5195 if (i > DC_MAX_DIRTY_RECTS) 5196 goto ffu; 5197 5198 flip_addrs->dirty_rect_count = i; 5199 return; 5200 5201 ffu: 5202 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5203 dm_crtc_state->base.mode.crtc_hdisplay, 5204 dm_crtc_state->base.mode.crtc_vdisplay, 5205 &flip_addrs->dirty_rect_count, true); 5206 } 5207 5208 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5209 const struct dm_connector_state *dm_state, 5210 struct dc_stream_state *stream) 5211 { 5212 enum amdgpu_rmx_type rmx_type; 5213 5214 struct rect src = { 0 }; /* viewport in composition space*/ 5215 struct rect dst = { 0 }; /* stream addressable area */ 5216 5217 /* no mode. nothing to be done */ 5218 if (!mode) 5219 return; 5220 5221 /* Full screen scaling by default */ 5222 src.width = mode->hdisplay; 5223 src.height = mode->vdisplay; 5224 dst.width = stream->timing.h_addressable; 5225 dst.height = stream->timing.v_addressable; 5226 5227 if (dm_state) { 5228 rmx_type = dm_state->scaling; 5229 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5230 if (src.width * dst.height < 5231 src.height * dst.width) { 5232 /* height needs less upscaling/more downscaling */ 5233 dst.width = src.width * 5234 dst.height / src.height; 5235 } else { 5236 /* width needs less upscaling/more downscaling */ 5237 dst.height = src.height * 5238 dst.width / src.width; 5239 } 5240 } else if (rmx_type == RMX_CENTER) { 5241 dst = src; 5242 } 5243 5244 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5245 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5246 5247 if (dm_state->underscan_enable) { 5248 dst.x += dm_state->underscan_hborder / 2; 5249 dst.y += dm_state->underscan_vborder / 2; 5250 dst.width -= dm_state->underscan_hborder; 5251 dst.height -= dm_state->underscan_vborder; 5252 } 5253 } 5254 5255 stream->src = src; 5256 stream->dst = dst; 5257 5258 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5259 dst.x, dst.y, dst.width, dst.height); 5260 5261 } 5262 5263 static enum dc_color_depth 5264 convert_color_depth_from_display_info(const struct drm_connector *connector, 5265 bool is_y420, int requested_bpc) 5266 { 5267 u8 bpc; 5268 5269 if (is_y420) { 5270 bpc = 8; 5271 5272 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5273 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5274 bpc = 16; 5275 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5276 bpc = 12; 5277 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5278 bpc = 10; 5279 } else { 5280 bpc = (uint8_t)connector->display_info.bpc; 5281 /* Assume 8 bpc by default if no bpc is specified. */ 5282 bpc = bpc ? bpc : 8; 5283 } 5284 5285 if (requested_bpc > 0) { 5286 /* 5287 * Cap display bpc based on the user requested value. 5288 * 5289 * The value for state->max_bpc may not correctly updated 5290 * depending on when the connector gets added to the state 5291 * or if this was called outside of atomic check, so it 5292 * can't be used directly. 5293 */ 5294 bpc = min_t(u8, bpc, requested_bpc); 5295 5296 /* Round down to the nearest even number. */ 5297 bpc = bpc - (bpc & 1); 5298 } 5299 5300 switch (bpc) { 5301 case 0: 5302 /* 5303 * Temporary Work around, DRM doesn't parse color depth for 5304 * EDID revision before 1.4 5305 * TODO: Fix edid parsing 5306 */ 5307 return COLOR_DEPTH_888; 5308 case 6: 5309 return COLOR_DEPTH_666; 5310 case 8: 5311 return COLOR_DEPTH_888; 5312 case 10: 5313 return COLOR_DEPTH_101010; 5314 case 12: 5315 return COLOR_DEPTH_121212; 5316 case 14: 5317 return COLOR_DEPTH_141414; 5318 case 16: 5319 return COLOR_DEPTH_161616; 5320 default: 5321 return COLOR_DEPTH_UNDEFINED; 5322 } 5323 } 5324 5325 static enum dc_aspect_ratio 5326 get_aspect_ratio(const struct drm_display_mode *mode_in) 5327 { 5328 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5329 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5330 } 5331 5332 static enum dc_color_space 5333 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing) 5334 { 5335 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5336 5337 switch (dc_crtc_timing->pixel_encoding) { 5338 case PIXEL_ENCODING_YCBCR422: 5339 case PIXEL_ENCODING_YCBCR444: 5340 case PIXEL_ENCODING_YCBCR420: 5341 { 5342 /* 5343 * 27030khz is the separation point between HDTV and SDTV 5344 * according to HDMI spec, we use YCbCr709 and YCbCr601 5345 * respectively 5346 */ 5347 if (dc_crtc_timing->pix_clk_100hz > 270300) { 5348 if (dc_crtc_timing->flags.Y_ONLY) 5349 color_space = 5350 COLOR_SPACE_YCBCR709_LIMITED; 5351 else 5352 color_space = COLOR_SPACE_YCBCR709; 5353 } else { 5354 if (dc_crtc_timing->flags.Y_ONLY) 5355 color_space = 5356 COLOR_SPACE_YCBCR601_LIMITED; 5357 else 5358 color_space = COLOR_SPACE_YCBCR601; 5359 } 5360 5361 } 5362 break; 5363 case PIXEL_ENCODING_RGB: 5364 color_space = COLOR_SPACE_SRGB; 5365 break; 5366 5367 default: 5368 WARN_ON(1); 5369 break; 5370 } 5371 5372 return color_space; 5373 } 5374 5375 static bool adjust_colour_depth_from_display_info( 5376 struct dc_crtc_timing *timing_out, 5377 const struct drm_display_info *info) 5378 { 5379 enum dc_color_depth depth = timing_out->display_color_depth; 5380 int normalized_clk; 5381 do { 5382 normalized_clk = timing_out->pix_clk_100hz / 10; 5383 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5384 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5385 normalized_clk /= 2; 5386 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5387 switch (depth) { 5388 case COLOR_DEPTH_888: 5389 break; 5390 case COLOR_DEPTH_101010: 5391 normalized_clk = (normalized_clk * 30) / 24; 5392 break; 5393 case COLOR_DEPTH_121212: 5394 normalized_clk = (normalized_clk * 36) / 24; 5395 break; 5396 case COLOR_DEPTH_161616: 5397 normalized_clk = (normalized_clk * 48) / 24; 5398 break; 5399 default: 5400 /* The above depths are the only ones valid for HDMI. */ 5401 return false; 5402 } 5403 if (normalized_clk <= info->max_tmds_clock) { 5404 timing_out->display_color_depth = depth; 5405 return true; 5406 } 5407 } while (--depth > COLOR_DEPTH_666); 5408 return false; 5409 } 5410 5411 static void fill_stream_properties_from_drm_display_mode( 5412 struct dc_stream_state *stream, 5413 const struct drm_display_mode *mode_in, 5414 const struct drm_connector *connector, 5415 const struct drm_connector_state *connector_state, 5416 const struct dc_stream_state *old_stream, 5417 int requested_bpc) 5418 { 5419 struct dc_crtc_timing *timing_out = &stream->timing; 5420 const struct drm_display_info *info = &connector->display_info; 5421 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5422 struct hdmi_vendor_infoframe hv_frame; 5423 struct hdmi_avi_infoframe avi_frame; 5424 5425 memset(&hv_frame, 0, sizeof(hv_frame)); 5426 memset(&avi_frame, 0, sizeof(avi_frame)); 5427 5428 timing_out->h_border_left = 0; 5429 timing_out->h_border_right = 0; 5430 timing_out->v_border_top = 0; 5431 timing_out->v_border_bottom = 0; 5432 /* TODO: un-hardcode */ 5433 if (drm_mode_is_420_only(info, mode_in) 5434 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5435 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5436 else if (drm_mode_is_420_also(info, mode_in) 5437 && aconnector->force_yuv420_output) 5438 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5439 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5440 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5441 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5442 else 5443 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5444 5445 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5446 timing_out->display_color_depth = convert_color_depth_from_display_info( 5447 connector, 5448 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5449 requested_bpc); 5450 timing_out->scan_type = SCANNING_TYPE_NODATA; 5451 timing_out->hdmi_vic = 0; 5452 5453 if (old_stream) { 5454 timing_out->vic = old_stream->timing.vic; 5455 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5456 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5457 } else { 5458 timing_out->vic = drm_match_cea_mode(mode_in); 5459 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5460 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5461 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5462 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5463 } 5464 5465 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5466 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5467 timing_out->vic = avi_frame.video_code; 5468 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5469 timing_out->hdmi_vic = hv_frame.vic; 5470 } 5471 5472 if (is_freesync_video_mode(mode_in, aconnector)) { 5473 timing_out->h_addressable = mode_in->hdisplay; 5474 timing_out->h_total = mode_in->htotal; 5475 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5476 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5477 timing_out->v_total = mode_in->vtotal; 5478 timing_out->v_addressable = mode_in->vdisplay; 5479 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5480 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5481 timing_out->pix_clk_100hz = mode_in->clock * 10; 5482 } else { 5483 timing_out->h_addressable = mode_in->crtc_hdisplay; 5484 timing_out->h_total = mode_in->crtc_htotal; 5485 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5486 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5487 timing_out->v_total = mode_in->crtc_vtotal; 5488 timing_out->v_addressable = mode_in->crtc_vdisplay; 5489 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5490 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5491 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5492 } 5493 5494 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5495 5496 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5497 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5498 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5499 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5500 drm_mode_is_420_also(info, mode_in) && 5501 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5502 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5503 adjust_colour_depth_from_display_info(timing_out, info); 5504 } 5505 } 5506 5507 stream->output_color_space = get_output_color_space(timing_out); 5508 } 5509 5510 static void fill_audio_info(struct audio_info *audio_info, 5511 const struct drm_connector *drm_connector, 5512 const struct dc_sink *dc_sink) 5513 { 5514 int i = 0; 5515 int cea_revision = 0; 5516 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5517 5518 audio_info->manufacture_id = edid_caps->manufacturer_id; 5519 audio_info->product_id = edid_caps->product_id; 5520 5521 cea_revision = drm_connector->display_info.cea_rev; 5522 5523 strscpy(audio_info->display_name, 5524 edid_caps->display_name, 5525 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5526 5527 if (cea_revision >= 3) { 5528 audio_info->mode_count = edid_caps->audio_mode_count; 5529 5530 for (i = 0; i < audio_info->mode_count; ++i) { 5531 audio_info->modes[i].format_code = 5532 (enum audio_format_code) 5533 (edid_caps->audio_modes[i].format_code); 5534 audio_info->modes[i].channel_count = 5535 edid_caps->audio_modes[i].channel_count; 5536 audio_info->modes[i].sample_rates.all = 5537 edid_caps->audio_modes[i].sample_rate; 5538 audio_info->modes[i].sample_size = 5539 edid_caps->audio_modes[i].sample_size; 5540 } 5541 } 5542 5543 audio_info->flags.all = edid_caps->speaker_flags; 5544 5545 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5546 if (drm_connector->latency_present[0]) { 5547 audio_info->video_latency = drm_connector->video_latency[0]; 5548 audio_info->audio_latency = drm_connector->audio_latency[0]; 5549 } 5550 5551 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5552 5553 } 5554 5555 static void 5556 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5557 struct drm_display_mode *dst_mode) 5558 { 5559 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5560 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5561 dst_mode->crtc_clock = src_mode->crtc_clock; 5562 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5563 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5564 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5565 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5566 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5567 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5568 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5569 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5570 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5571 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5572 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5573 } 5574 5575 static void 5576 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5577 const struct drm_display_mode *native_mode, 5578 bool scale_enabled) 5579 { 5580 if (scale_enabled) { 5581 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5582 } else if (native_mode->clock == drm_mode->clock && 5583 native_mode->htotal == drm_mode->htotal && 5584 native_mode->vtotal == drm_mode->vtotal) { 5585 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5586 } else { 5587 /* no scaling nor amdgpu inserted, no need to patch */ 5588 } 5589 } 5590 5591 static struct dc_sink * 5592 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5593 { 5594 struct dc_sink_init_data sink_init_data = { 0 }; 5595 struct dc_sink *sink = NULL; 5596 sink_init_data.link = aconnector->dc_link; 5597 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5598 5599 sink = dc_sink_create(&sink_init_data); 5600 if (!sink) { 5601 DRM_ERROR("Failed to create sink!\n"); 5602 return NULL; 5603 } 5604 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5605 5606 return sink; 5607 } 5608 5609 static void set_multisync_trigger_params( 5610 struct dc_stream_state *stream) 5611 { 5612 struct dc_stream_state *master = NULL; 5613 5614 if (stream->triggered_crtc_reset.enabled) { 5615 master = stream->triggered_crtc_reset.event_source; 5616 stream->triggered_crtc_reset.event = 5617 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5618 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5619 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5620 } 5621 } 5622 5623 static void set_master_stream(struct dc_stream_state *stream_set[], 5624 int stream_count) 5625 { 5626 int j, highest_rfr = 0, master_stream = 0; 5627 5628 for (j = 0; j < stream_count; j++) { 5629 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5630 int refresh_rate = 0; 5631 5632 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5633 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5634 if (refresh_rate > highest_rfr) { 5635 highest_rfr = refresh_rate; 5636 master_stream = j; 5637 } 5638 } 5639 } 5640 for (j = 0; j < stream_count; j++) { 5641 if (stream_set[j]) 5642 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5643 } 5644 } 5645 5646 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5647 { 5648 int i = 0; 5649 struct dc_stream_state *stream; 5650 5651 if (context->stream_count < 2) 5652 return; 5653 for (i = 0; i < context->stream_count ; i++) { 5654 if (!context->streams[i]) 5655 continue; 5656 /* 5657 * TODO: add a function to read AMD VSDB bits and set 5658 * crtc_sync_master.multi_sync_enabled flag 5659 * For now it's set to false 5660 */ 5661 } 5662 5663 set_master_stream(context->streams, context->stream_count); 5664 5665 for (i = 0; i < context->stream_count ; i++) { 5666 stream = context->streams[i]; 5667 5668 if (!stream) 5669 continue; 5670 5671 set_multisync_trigger_params(stream); 5672 } 5673 } 5674 5675 /** 5676 * DOC: FreeSync Video 5677 * 5678 * When a userspace application wants to play a video, the content follows a 5679 * standard format definition that usually specifies the FPS for that format. 5680 * The below list illustrates some video format and the expected FPS, 5681 * respectively: 5682 * 5683 * - TV/NTSC (23.976 FPS) 5684 * - Cinema (24 FPS) 5685 * - TV/PAL (25 FPS) 5686 * - TV/NTSC (29.97 FPS) 5687 * - TV/NTSC (30 FPS) 5688 * - Cinema HFR (48 FPS) 5689 * - TV/PAL (50 FPS) 5690 * - Commonly used (60 FPS) 5691 * - Multiples of 24 (48,72,96 FPS) 5692 * 5693 * The list of standards video format is not huge and can be added to the 5694 * connector modeset list beforehand. With that, userspace can leverage 5695 * FreeSync to extends the front porch in order to attain the target refresh 5696 * rate. Such a switch will happen seamlessly, without screen blanking or 5697 * reprogramming of the output in any other way. If the userspace requests a 5698 * modesetting change compatible with FreeSync modes that only differ in the 5699 * refresh rate, DC will skip the full update and avoid blink during the 5700 * transition. For example, the video player can change the modesetting from 5701 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5702 * causing any display blink. This same concept can be applied to a mode 5703 * setting change. 5704 */ 5705 static struct drm_display_mode * 5706 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5707 bool use_probed_modes) 5708 { 5709 struct drm_display_mode *m, *m_pref = NULL; 5710 u16 current_refresh, highest_refresh; 5711 struct list_head *list_head = use_probed_modes ? 5712 &aconnector->base.probed_modes : 5713 &aconnector->base.modes; 5714 5715 if (aconnector->freesync_vid_base.clock != 0) 5716 return &aconnector->freesync_vid_base; 5717 5718 /* Find the preferred mode */ 5719 list_for_each_entry (m, list_head, head) { 5720 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5721 m_pref = m; 5722 break; 5723 } 5724 } 5725 5726 if (!m_pref) { 5727 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5728 m_pref = list_first_entry_or_null( 5729 &aconnector->base.modes, struct drm_display_mode, head); 5730 if (!m_pref) { 5731 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5732 return NULL; 5733 } 5734 } 5735 5736 highest_refresh = drm_mode_vrefresh(m_pref); 5737 5738 /* 5739 * Find the mode with highest refresh rate with same resolution. 5740 * For some monitors, preferred mode is not the mode with highest 5741 * supported refresh rate. 5742 */ 5743 list_for_each_entry (m, list_head, head) { 5744 current_refresh = drm_mode_vrefresh(m); 5745 5746 if (m->hdisplay == m_pref->hdisplay && 5747 m->vdisplay == m_pref->vdisplay && 5748 highest_refresh < current_refresh) { 5749 highest_refresh = current_refresh; 5750 m_pref = m; 5751 } 5752 } 5753 5754 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5755 return m_pref; 5756 } 5757 5758 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5759 struct amdgpu_dm_connector *aconnector) 5760 { 5761 struct drm_display_mode *high_mode; 5762 int timing_diff; 5763 5764 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5765 if (!high_mode || !mode) 5766 return false; 5767 5768 timing_diff = high_mode->vtotal - mode->vtotal; 5769 5770 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5771 high_mode->hdisplay != mode->hdisplay || 5772 high_mode->vdisplay != mode->vdisplay || 5773 high_mode->hsync_start != mode->hsync_start || 5774 high_mode->hsync_end != mode->hsync_end || 5775 high_mode->htotal != mode->htotal || 5776 high_mode->hskew != mode->hskew || 5777 high_mode->vscan != mode->vscan || 5778 high_mode->vsync_start - mode->vsync_start != timing_diff || 5779 high_mode->vsync_end - mode->vsync_end != timing_diff) 5780 return false; 5781 else 5782 return true; 5783 } 5784 5785 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5786 struct dc_sink *sink, struct dc_stream_state *stream, 5787 struct dsc_dec_dpcd_caps *dsc_caps) 5788 { 5789 stream->timing.flags.DSC = 0; 5790 dsc_caps->is_dsc_supported = false; 5791 5792 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5793 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5794 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5795 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5796 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5797 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5798 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5799 dsc_caps); 5800 } 5801 } 5802 5803 5804 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5805 struct dc_sink *sink, struct dc_stream_state *stream, 5806 struct dsc_dec_dpcd_caps *dsc_caps, 5807 uint32_t max_dsc_target_bpp_limit_override) 5808 { 5809 const struct dc_link_settings *verified_link_cap = NULL; 5810 u32 link_bw_in_kbps; 5811 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5812 struct dc *dc = sink->ctx->dc; 5813 struct dc_dsc_bw_range bw_range = {0}; 5814 struct dc_dsc_config dsc_cfg = {0}; 5815 struct dc_dsc_config_options dsc_options = {0}; 5816 5817 dc_dsc_get_default_config_option(dc, &dsc_options); 5818 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5819 5820 verified_link_cap = dc_link_get_link_cap(stream->link); 5821 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5822 edp_min_bpp_x16 = 8 * 16; 5823 edp_max_bpp_x16 = 8 * 16; 5824 5825 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5826 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5827 5828 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5829 edp_min_bpp_x16 = edp_max_bpp_x16; 5830 5831 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5832 dc->debug.dsc_min_slice_height_override, 5833 edp_min_bpp_x16, edp_max_bpp_x16, 5834 dsc_caps, 5835 &stream->timing, 5836 &bw_range)) { 5837 5838 if (bw_range.max_kbps < link_bw_in_kbps) { 5839 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5840 dsc_caps, 5841 &dsc_options, 5842 0, 5843 &stream->timing, 5844 &dsc_cfg)) { 5845 stream->timing.dsc_cfg = dsc_cfg; 5846 stream->timing.flags.DSC = 1; 5847 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5848 } 5849 return; 5850 } 5851 } 5852 5853 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5854 dsc_caps, 5855 &dsc_options, 5856 link_bw_in_kbps, 5857 &stream->timing, 5858 &dsc_cfg)) { 5859 stream->timing.dsc_cfg = dsc_cfg; 5860 stream->timing.flags.DSC = 1; 5861 } 5862 } 5863 5864 5865 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5866 struct dc_sink *sink, struct dc_stream_state *stream, 5867 struct dsc_dec_dpcd_caps *dsc_caps) 5868 { 5869 struct drm_connector *drm_connector = &aconnector->base; 5870 u32 link_bandwidth_kbps; 5871 struct dc *dc = sink->ctx->dc; 5872 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5873 u32 dsc_max_supported_bw_in_kbps; 5874 u32 max_dsc_target_bpp_limit_override = 5875 drm_connector->display_info.max_dsc_bpp; 5876 struct dc_dsc_config_options dsc_options = {0}; 5877 5878 dc_dsc_get_default_config_option(dc, &dsc_options); 5879 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5880 5881 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5882 dc_link_get_link_cap(aconnector->dc_link)); 5883 5884 /* Set DSC policy according to dsc_clock_en */ 5885 dc_dsc_policy_set_enable_dsc_when_not_needed( 5886 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5887 5888 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5889 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5890 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5891 5892 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5893 5894 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5895 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5896 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5897 dsc_caps, 5898 &dsc_options, 5899 link_bandwidth_kbps, 5900 &stream->timing, 5901 &stream->timing.dsc_cfg)) { 5902 stream->timing.flags.DSC = 1; 5903 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5904 } 5905 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5906 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing); 5907 max_supported_bw_in_kbps = link_bandwidth_kbps; 5908 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5909 5910 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5911 max_supported_bw_in_kbps > 0 && 5912 dsc_max_supported_bw_in_kbps > 0) 5913 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5914 dsc_caps, 5915 &dsc_options, 5916 dsc_max_supported_bw_in_kbps, 5917 &stream->timing, 5918 &stream->timing.dsc_cfg)) { 5919 stream->timing.flags.DSC = 1; 5920 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5921 __func__, drm_connector->name); 5922 } 5923 } 5924 } 5925 5926 /* Overwrite the stream flag if DSC is enabled through debugfs */ 5927 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 5928 stream->timing.flags.DSC = 1; 5929 5930 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 5931 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 5932 5933 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 5934 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 5935 5936 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 5937 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 5938 } 5939 5940 static struct dc_stream_state * 5941 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 5942 const struct drm_display_mode *drm_mode, 5943 const struct dm_connector_state *dm_state, 5944 const struct dc_stream_state *old_stream, 5945 int requested_bpc) 5946 { 5947 struct drm_display_mode *preferred_mode = NULL; 5948 struct drm_connector *drm_connector; 5949 const struct drm_connector_state *con_state = 5950 dm_state ? &dm_state->base : NULL; 5951 struct dc_stream_state *stream = NULL; 5952 struct drm_display_mode mode; 5953 struct drm_display_mode saved_mode; 5954 struct drm_display_mode *freesync_mode = NULL; 5955 bool native_mode_found = false; 5956 bool recalculate_timing = false; 5957 bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false; 5958 int mode_refresh; 5959 int preferred_refresh = 0; 5960 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 5961 struct dsc_dec_dpcd_caps dsc_caps; 5962 5963 struct dc_sink *sink = NULL; 5964 5965 drm_mode_init(&mode, drm_mode); 5966 memset(&saved_mode, 0, sizeof(saved_mode)); 5967 5968 if (aconnector == NULL) { 5969 DRM_ERROR("aconnector is NULL!\n"); 5970 return stream; 5971 } 5972 5973 drm_connector = &aconnector->base; 5974 5975 if (!aconnector->dc_sink) { 5976 sink = create_fake_sink(aconnector); 5977 if (!sink) 5978 return stream; 5979 } else { 5980 sink = aconnector->dc_sink; 5981 dc_sink_retain(sink); 5982 } 5983 5984 stream = dc_create_stream_for_sink(sink); 5985 5986 if (stream == NULL) { 5987 DRM_ERROR("Failed to create stream for sink!\n"); 5988 goto finish; 5989 } 5990 5991 stream->dm_stream_context = aconnector; 5992 5993 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 5994 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 5995 5996 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 5997 /* Search for preferred mode */ 5998 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 5999 native_mode_found = true; 6000 break; 6001 } 6002 } 6003 if (!native_mode_found) 6004 preferred_mode = list_first_entry_or_null( 6005 &aconnector->base.modes, 6006 struct drm_display_mode, 6007 head); 6008 6009 mode_refresh = drm_mode_vrefresh(&mode); 6010 6011 if (preferred_mode == NULL) { 6012 /* 6013 * This may not be an error, the use case is when we have no 6014 * usermode calls to reset and set mode upon hotplug. In this 6015 * case, we call set mode ourselves to restore the previous mode 6016 * and the modelist may not be filled in in time. 6017 */ 6018 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6019 } else { 6020 recalculate_timing = amdgpu_freesync_vid_mode && 6021 is_freesync_video_mode(&mode, aconnector); 6022 if (recalculate_timing) { 6023 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6024 drm_mode_copy(&saved_mode, &mode); 6025 drm_mode_copy(&mode, freesync_mode); 6026 } else { 6027 decide_crtc_timing_for_drm_display_mode( 6028 &mode, preferred_mode, scale); 6029 6030 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6031 } 6032 } 6033 6034 if (recalculate_timing) 6035 drm_mode_set_crtcinfo(&saved_mode, 0); 6036 else if (!dm_state) 6037 drm_mode_set_crtcinfo(&mode, 0); 6038 6039 /* 6040 * If scaling is enabled and refresh rate didn't change 6041 * we copy the vic and polarities of the old timings 6042 */ 6043 if (!scale || mode_refresh != preferred_refresh) 6044 fill_stream_properties_from_drm_display_mode( 6045 stream, &mode, &aconnector->base, con_state, NULL, 6046 requested_bpc); 6047 else 6048 fill_stream_properties_from_drm_display_mode( 6049 stream, &mode, &aconnector->base, con_state, old_stream, 6050 requested_bpc); 6051 6052 if (aconnector->timing_changed) { 6053 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6054 __func__, 6055 stream->timing.display_color_depth, 6056 aconnector->timing_requested->display_color_depth); 6057 stream->timing = *aconnector->timing_requested; 6058 } 6059 6060 /* SST DSC determination policy */ 6061 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6062 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6063 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6064 6065 update_stream_scaling_settings(&mode, dm_state, stream); 6066 6067 fill_audio_info( 6068 &stream->audio_info, 6069 drm_connector, 6070 sink); 6071 6072 update_stream_signal(stream, sink); 6073 6074 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6075 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6076 6077 if (stream->link->psr_settings.psr_feature_enabled) { 6078 // 6079 // should decide stream support vsc sdp colorimetry capability 6080 // before building vsc info packet 6081 // 6082 stream->use_vsc_sdp_for_colorimetry = false; 6083 if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 6084 stream->use_vsc_sdp_for_colorimetry = 6085 aconnector->dc_sink->is_vsc_sdp_colorimetry_supported; 6086 } else { 6087 if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED) 6088 stream->use_vsc_sdp_for_colorimetry = true; 6089 } 6090 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6091 tf = TRANSFER_FUNC_GAMMA_22; 6092 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6093 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6094 6095 } 6096 finish: 6097 dc_sink_release(sink); 6098 6099 return stream; 6100 } 6101 6102 static enum drm_connector_status 6103 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6104 { 6105 bool connected; 6106 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6107 6108 /* 6109 * Notes: 6110 * 1. This interface is NOT called in context of HPD irq. 6111 * 2. This interface *is called* in context of user-mode ioctl. Which 6112 * makes it a bad place for *any* MST-related activity. 6113 */ 6114 6115 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6116 !aconnector->fake_enable) 6117 connected = (aconnector->dc_sink != NULL); 6118 else 6119 connected = (aconnector->base.force == DRM_FORCE_ON || 6120 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6121 6122 update_subconnector_property(aconnector); 6123 6124 return (connected ? connector_status_connected : 6125 connector_status_disconnected); 6126 } 6127 6128 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6129 struct drm_connector_state *connector_state, 6130 struct drm_property *property, 6131 uint64_t val) 6132 { 6133 struct drm_device *dev = connector->dev; 6134 struct amdgpu_device *adev = drm_to_adev(dev); 6135 struct dm_connector_state *dm_old_state = 6136 to_dm_connector_state(connector->state); 6137 struct dm_connector_state *dm_new_state = 6138 to_dm_connector_state(connector_state); 6139 6140 int ret = -EINVAL; 6141 6142 if (property == dev->mode_config.scaling_mode_property) { 6143 enum amdgpu_rmx_type rmx_type; 6144 6145 switch (val) { 6146 case DRM_MODE_SCALE_CENTER: 6147 rmx_type = RMX_CENTER; 6148 break; 6149 case DRM_MODE_SCALE_ASPECT: 6150 rmx_type = RMX_ASPECT; 6151 break; 6152 case DRM_MODE_SCALE_FULLSCREEN: 6153 rmx_type = RMX_FULL; 6154 break; 6155 case DRM_MODE_SCALE_NONE: 6156 default: 6157 rmx_type = RMX_OFF; 6158 break; 6159 } 6160 6161 if (dm_old_state->scaling == rmx_type) 6162 return 0; 6163 6164 dm_new_state->scaling = rmx_type; 6165 ret = 0; 6166 } else if (property == adev->mode_info.underscan_hborder_property) { 6167 dm_new_state->underscan_hborder = val; 6168 ret = 0; 6169 } else if (property == adev->mode_info.underscan_vborder_property) { 6170 dm_new_state->underscan_vborder = val; 6171 ret = 0; 6172 } else if (property == adev->mode_info.underscan_property) { 6173 dm_new_state->underscan_enable = val; 6174 ret = 0; 6175 } else if (property == adev->mode_info.abm_level_property) { 6176 dm_new_state->abm_level = val; 6177 ret = 0; 6178 } 6179 6180 return ret; 6181 } 6182 6183 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6184 const struct drm_connector_state *state, 6185 struct drm_property *property, 6186 uint64_t *val) 6187 { 6188 struct drm_device *dev = connector->dev; 6189 struct amdgpu_device *adev = drm_to_adev(dev); 6190 struct dm_connector_state *dm_state = 6191 to_dm_connector_state(state); 6192 int ret = -EINVAL; 6193 6194 if (property == dev->mode_config.scaling_mode_property) { 6195 switch (dm_state->scaling) { 6196 case RMX_CENTER: 6197 *val = DRM_MODE_SCALE_CENTER; 6198 break; 6199 case RMX_ASPECT: 6200 *val = DRM_MODE_SCALE_ASPECT; 6201 break; 6202 case RMX_FULL: 6203 *val = DRM_MODE_SCALE_FULLSCREEN; 6204 break; 6205 case RMX_OFF: 6206 default: 6207 *val = DRM_MODE_SCALE_NONE; 6208 break; 6209 } 6210 ret = 0; 6211 } else if (property == adev->mode_info.underscan_hborder_property) { 6212 *val = dm_state->underscan_hborder; 6213 ret = 0; 6214 } else if (property == adev->mode_info.underscan_vborder_property) { 6215 *val = dm_state->underscan_vborder; 6216 ret = 0; 6217 } else if (property == adev->mode_info.underscan_property) { 6218 *val = dm_state->underscan_enable; 6219 ret = 0; 6220 } else if (property == adev->mode_info.abm_level_property) { 6221 *val = dm_state->abm_level; 6222 ret = 0; 6223 } 6224 6225 return ret; 6226 } 6227 6228 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6229 { 6230 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6231 6232 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6233 } 6234 6235 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6236 { 6237 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6238 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6239 struct amdgpu_display_manager *dm = &adev->dm; 6240 6241 /* 6242 * Call only if mst_mgr was initialized before since it's not done 6243 * for all connector types. 6244 */ 6245 if (aconnector->mst_mgr.dev) 6246 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6247 6248 if (aconnector->bl_idx != -1) { 6249 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6250 dm->backlight_dev[aconnector->bl_idx] = NULL; 6251 } 6252 6253 if (aconnector->dc_em_sink) 6254 dc_sink_release(aconnector->dc_em_sink); 6255 aconnector->dc_em_sink = NULL; 6256 if (aconnector->dc_sink) 6257 dc_sink_release(aconnector->dc_sink); 6258 aconnector->dc_sink = NULL; 6259 6260 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6261 drm_connector_unregister(connector); 6262 drm_connector_cleanup(connector); 6263 if (aconnector->i2c) { 6264 i2c_del_adapter(&aconnector->i2c->base); 6265 kfree(aconnector->i2c); 6266 } 6267 kfree(aconnector->dm_dp_aux.aux.name); 6268 6269 kfree(connector); 6270 } 6271 6272 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6273 { 6274 struct dm_connector_state *state = 6275 to_dm_connector_state(connector->state); 6276 6277 if (connector->state) 6278 __drm_atomic_helper_connector_destroy_state(connector->state); 6279 6280 kfree(state); 6281 6282 state = kzalloc(sizeof(*state), GFP_KERNEL); 6283 6284 if (state) { 6285 state->scaling = RMX_OFF; 6286 state->underscan_enable = false; 6287 state->underscan_hborder = 0; 6288 state->underscan_vborder = 0; 6289 state->base.max_requested_bpc = 8; 6290 state->vcpi_slots = 0; 6291 state->pbn = 0; 6292 6293 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6294 state->abm_level = amdgpu_dm_abm_level; 6295 6296 __drm_atomic_helper_connector_reset(connector, &state->base); 6297 } 6298 } 6299 6300 struct drm_connector_state * 6301 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6302 { 6303 struct dm_connector_state *state = 6304 to_dm_connector_state(connector->state); 6305 6306 struct dm_connector_state *new_state = 6307 kmemdup(state, sizeof(*state), GFP_KERNEL); 6308 6309 if (!new_state) 6310 return NULL; 6311 6312 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6313 6314 new_state->freesync_capable = state->freesync_capable; 6315 new_state->abm_level = state->abm_level; 6316 new_state->scaling = state->scaling; 6317 new_state->underscan_enable = state->underscan_enable; 6318 new_state->underscan_hborder = state->underscan_hborder; 6319 new_state->underscan_vborder = state->underscan_vborder; 6320 new_state->vcpi_slots = state->vcpi_slots; 6321 new_state->pbn = state->pbn; 6322 return &new_state->base; 6323 } 6324 6325 static int 6326 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6327 { 6328 struct amdgpu_dm_connector *amdgpu_dm_connector = 6329 to_amdgpu_dm_connector(connector); 6330 int r; 6331 6332 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6333 6334 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6335 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6336 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6337 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6338 if (r) 6339 return r; 6340 } 6341 6342 #if defined(CONFIG_DEBUG_FS) 6343 connector_debugfs_init(amdgpu_dm_connector); 6344 #endif 6345 6346 return 0; 6347 } 6348 6349 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6350 .reset = amdgpu_dm_connector_funcs_reset, 6351 .detect = amdgpu_dm_connector_detect, 6352 .fill_modes = drm_helper_probe_single_connector_modes, 6353 .destroy = amdgpu_dm_connector_destroy, 6354 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6355 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6356 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6357 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6358 .late_register = amdgpu_dm_connector_late_register, 6359 .early_unregister = amdgpu_dm_connector_unregister 6360 }; 6361 6362 static int get_modes(struct drm_connector *connector) 6363 { 6364 return amdgpu_dm_connector_get_modes(connector); 6365 } 6366 6367 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6368 { 6369 struct dc_sink_init_data init_params = { 6370 .link = aconnector->dc_link, 6371 .sink_signal = SIGNAL_TYPE_VIRTUAL 6372 }; 6373 struct edid *edid; 6374 6375 if (!aconnector->base.edid_blob_ptr) { 6376 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6377 aconnector->base.name); 6378 6379 aconnector->base.force = DRM_FORCE_OFF; 6380 return; 6381 } 6382 6383 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6384 6385 aconnector->edid = edid; 6386 6387 aconnector->dc_em_sink = dc_link_add_remote_sink( 6388 aconnector->dc_link, 6389 (uint8_t *)edid, 6390 (edid->extensions + 1) * EDID_LENGTH, 6391 &init_params); 6392 6393 if (aconnector->base.force == DRM_FORCE_ON) { 6394 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6395 aconnector->dc_link->local_sink : 6396 aconnector->dc_em_sink; 6397 dc_sink_retain(aconnector->dc_sink); 6398 } 6399 } 6400 6401 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6402 { 6403 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6404 6405 /* 6406 * In case of headless boot with force on for DP managed connector 6407 * Those settings have to be != 0 to get initial modeset 6408 */ 6409 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6410 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6411 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6412 } 6413 6414 create_eml_sink(aconnector); 6415 } 6416 6417 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6418 struct dc_stream_state *stream) 6419 { 6420 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6421 struct dc_plane_state *dc_plane_state = NULL; 6422 struct dc_state *dc_state = NULL; 6423 6424 if (!stream) 6425 goto cleanup; 6426 6427 dc_plane_state = dc_create_plane_state(dc); 6428 if (!dc_plane_state) 6429 goto cleanup; 6430 6431 dc_state = dc_create_state(dc); 6432 if (!dc_state) 6433 goto cleanup; 6434 6435 /* populate stream to plane */ 6436 dc_plane_state->src_rect.height = stream->src.height; 6437 dc_plane_state->src_rect.width = stream->src.width; 6438 dc_plane_state->dst_rect.height = stream->src.height; 6439 dc_plane_state->dst_rect.width = stream->src.width; 6440 dc_plane_state->clip_rect.height = stream->src.height; 6441 dc_plane_state->clip_rect.width = stream->src.width; 6442 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6443 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6444 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6445 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6446 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6447 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6448 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6449 dc_plane_state->rotation = ROTATION_ANGLE_0; 6450 dc_plane_state->is_tiling_rotated = false; 6451 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6452 6453 dc_result = dc_validate_stream(dc, stream); 6454 if (dc_result == DC_OK) 6455 dc_result = dc_validate_plane(dc, dc_plane_state); 6456 6457 if (dc_result == DC_OK) 6458 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6459 6460 if (dc_result == DC_OK && !dc_add_plane_to_context( 6461 dc, 6462 stream, 6463 dc_plane_state, 6464 dc_state)) 6465 dc_result = DC_FAIL_ATTACH_SURFACES; 6466 6467 if (dc_result == DC_OK) 6468 dc_result = dc_validate_global_state(dc, dc_state, true); 6469 6470 cleanup: 6471 if (dc_state) 6472 dc_release_state(dc_state); 6473 6474 if (dc_plane_state) 6475 dc_plane_state_release(dc_plane_state); 6476 6477 return dc_result; 6478 } 6479 6480 struct dc_stream_state * 6481 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6482 const struct drm_display_mode *drm_mode, 6483 const struct dm_connector_state *dm_state, 6484 const struct dc_stream_state *old_stream) 6485 { 6486 struct drm_connector *connector = &aconnector->base; 6487 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6488 struct dc_stream_state *stream; 6489 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6490 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6491 enum dc_status dc_result = DC_OK; 6492 6493 do { 6494 stream = create_stream_for_sink(aconnector, drm_mode, 6495 dm_state, old_stream, 6496 requested_bpc); 6497 if (stream == NULL) { 6498 DRM_ERROR("Failed to create stream for sink!\n"); 6499 break; 6500 } 6501 6502 dc_result = dc_validate_stream(adev->dm.dc, stream); 6503 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6504 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6505 6506 if (dc_result == DC_OK) 6507 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6508 6509 if (dc_result != DC_OK) { 6510 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6511 drm_mode->hdisplay, 6512 drm_mode->vdisplay, 6513 drm_mode->clock, 6514 dc_result, 6515 dc_status_to_str(dc_result)); 6516 6517 dc_stream_release(stream); 6518 stream = NULL; 6519 requested_bpc -= 2; /* lower bpc to retry validation */ 6520 } 6521 6522 } while (stream == NULL && requested_bpc >= 6); 6523 6524 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6525 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6526 6527 aconnector->force_yuv420_output = true; 6528 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6529 dm_state, old_stream); 6530 aconnector->force_yuv420_output = false; 6531 } 6532 6533 return stream; 6534 } 6535 6536 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6537 struct drm_display_mode *mode) 6538 { 6539 int result = MODE_ERROR; 6540 struct dc_sink *dc_sink; 6541 /* TODO: Unhardcode stream count */ 6542 struct dc_stream_state *stream; 6543 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6544 6545 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6546 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6547 return result; 6548 6549 /* 6550 * Only run this the first time mode_valid is called to initilialize 6551 * EDID mgmt 6552 */ 6553 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6554 !aconnector->dc_em_sink) 6555 handle_edid_mgmt(aconnector); 6556 6557 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6558 6559 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6560 aconnector->base.force != DRM_FORCE_ON) { 6561 DRM_ERROR("dc_sink is NULL!\n"); 6562 goto fail; 6563 } 6564 6565 stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL); 6566 if (stream) { 6567 dc_stream_release(stream); 6568 result = MODE_OK; 6569 } 6570 6571 fail: 6572 /* TODO: error handling*/ 6573 return result; 6574 } 6575 6576 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6577 struct dc_info_packet *out) 6578 { 6579 struct hdmi_drm_infoframe frame; 6580 unsigned char buf[30]; /* 26 + 4 */ 6581 ssize_t len; 6582 int ret, i; 6583 6584 memset(out, 0, sizeof(*out)); 6585 6586 if (!state->hdr_output_metadata) 6587 return 0; 6588 6589 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6590 if (ret) 6591 return ret; 6592 6593 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6594 if (len < 0) 6595 return (int)len; 6596 6597 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6598 if (len != 30) 6599 return -EINVAL; 6600 6601 /* Prepare the infopacket for DC. */ 6602 switch (state->connector->connector_type) { 6603 case DRM_MODE_CONNECTOR_HDMIA: 6604 out->hb0 = 0x87; /* type */ 6605 out->hb1 = 0x01; /* version */ 6606 out->hb2 = 0x1A; /* length */ 6607 out->sb[0] = buf[3]; /* checksum */ 6608 i = 1; 6609 break; 6610 6611 case DRM_MODE_CONNECTOR_DisplayPort: 6612 case DRM_MODE_CONNECTOR_eDP: 6613 out->hb0 = 0x00; /* sdp id, zero */ 6614 out->hb1 = 0x87; /* type */ 6615 out->hb2 = 0x1D; /* payload len - 1 */ 6616 out->hb3 = (0x13 << 2); /* sdp version */ 6617 out->sb[0] = 0x01; /* version */ 6618 out->sb[1] = 0x1A; /* length */ 6619 i = 2; 6620 break; 6621 6622 default: 6623 return -EINVAL; 6624 } 6625 6626 memcpy(&out->sb[i], &buf[4], 26); 6627 out->valid = true; 6628 6629 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6630 sizeof(out->sb), false); 6631 6632 return 0; 6633 } 6634 6635 static int 6636 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6637 struct drm_atomic_state *state) 6638 { 6639 struct drm_connector_state *new_con_state = 6640 drm_atomic_get_new_connector_state(state, conn); 6641 struct drm_connector_state *old_con_state = 6642 drm_atomic_get_old_connector_state(state, conn); 6643 struct drm_crtc *crtc = new_con_state->crtc; 6644 struct drm_crtc_state *new_crtc_state; 6645 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6646 int ret; 6647 6648 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6649 6650 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6651 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6652 if (ret < 0) 6653 return ret; 6654 } 6655 6656 if (!crtc) 6657 return 0; 6658 6659 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6660 struct dc_info_packet hdr_infopacket; 6661 6662 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6663 if (ret) 6664 return ret; 6665 6666 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6667 if (IS_ERR(new_crtc_state)) 6668 return PTR_ERR(new_crtc_state); 6669 6670 /* 6671 * DC considers the stream backends changed if the 6672 * static metadata changes. Forcing the modeset also 6673 * gives a simple way for userspace to switch from 6674 * 8bpc to 10bpc when setting the metadata to enter 6675 * or exit HDR. 6676 * 6677 * Changing the static metadata after it's been 6678 * set is permissible, however. So only force a 6679 * modeset if we're entering or exiting HDR. 6680 */ 6681 new_crtc_state->mode_changed = 6682 !old_con_state->hdr_output_metadata || 6683 !new_con_state->hdr_output_metadata; 6684 } 6685 6686 return 0; 6687 } 6688 6689 static const struct drm_connector_helper_funcs 6690 amdgpu_dm_connector_helper_funcs = { 6691 /* 6692 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6693 * modes will be filtered by drm_mode_validate_size(), and those modes 6694 * are missing after user start lightdm. So we need to renew modes list. 6695 * in get_modes call back, not just return the modes count 6696 */ 6697 .get_modes = get_modes, 6698 .mode_valid = amdgpu_dm_connector_mode_valid, 6699 .atomic_check = amdgpu_dm_connector_atomic_check, 6700 }; 6701 6702 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6703 { 6704 6705 } 6706 6707 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6708 { 6709 switch (display_color_depth) { 6710 case COLOR_DEPTH_666: 6711 return 6; 6712 case COLOR_DEPTH_888: 6713 return 8; 6714 case COLOR_DEPTH_101010: 6715 return 10; 6716 case COLOR_DEPTH_121212: 6717 return 12; 6718 case COLOR_DEPTH_141414: 6719 return 14; 6720 case COLOR_DEPTH_161616: 6721 return 16; 6722 default: 6723 break; 6724 } 6725 return 0; 6726 } 6727 6728 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6729 struct drm_crtc_state *crtc_state, 6730 struct drm_connector_state *conn_state) 6731 { 6732 struct drm_atomic_state *state = crtc_state->state; 6733 struct drm_connector *connector = conn_state->connector; 6734 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6735 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6736 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6737 struct drm_dp_mst_topology_mgr *mst_mgr; 6738 struct drm_dp_mst_port *mst_port; 6739 struct drm_dp_mst_topology_state *mst_state; 6740 enum dc_color_depth color_depth; 6741 int clock, bpp = 0; 6742 bool is_y420 = false; 6743 6744 if (!aconnector->mst_output_port || !aconnector->dc_sink) 6745 return 0; 6746 6747 mst_port = aconnector->mst_output_port; 6748 mst_mgr = &aconnector->mst_root->mst_mgr; 6749 6750 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6751 return 0; 6752 6753 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6754 if (IS_ERR(mst_state)) 6755 return PTR_ERR(mst_state); 6756 6757 if (!mst_state->pbn_div) 6758 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6759 6760 if (!state->duplicated) { 6761 int max_bpc = conn_state->max_requested_bpc; 6762 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6763 aconnector->force_yuv420_output; 6764 color_depth = convert_color_depth_from_display_info(connector, 6765 is_y420, 6766 max_bpc); 6767 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6768 clock = adjusted_mode->clock; 6769 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false); 6770 } 6771 6772 dm_new_connector_state->vcpi_slots = 6773 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6774 dm_new_connector_state->pbn); 6775 if (dm_new_connector_state->vcpi_slots < 0) { 6776 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6777 return dm_new_connector_state->vcpi_slots; 6778 } 6779 return 0; 6780 } 6781 6782 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6783 .disable = dm_encoder_helper_disable, 6784 .atomic_check = dm_encoder_helper_atomic_check 6785 }; 6786 6787 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6788 struct dc_state *dc_state, 6789 struct dsc_mst_fairness_vars *vars) 6790 { 6791 struct dc_stream_state *stream = NULL; 6792 struct drm_connector *connector; 6793 struct drm_connector_state *new_con_state; 6794 struct amdgpu_dm_connector *aconnector; 6795 struct dm_connector_state *dm_conn_state; 6796 int i, j, ret; 6797 int vcpi, pbn_div, pbn, slot_num = 0; 6798 6799 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6800 6801 aconnector = to_amdgpu_dm_connector(connector); 6802 6803 if (!aconnector->mst_output_port) 6804 continue; 6805 6806 if (!new_con_state || !new_con_state->crtc) 6807 continue; 6808 6809 dm_conn_state = to_dm_connector_state(new_con_state); 6810 6811 for (j = 0; j < dc_state->stream_count; j++) { 6812 stream = dc_state->streams[j]; 6813 if (!stream) 6814 continue; 6815 6816 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6817 break; 6818 6819 stream = NULL; 6820 } 6821 6822 if (!stream) 6823 continue; 6824 6825 pbn_div = dm_mst_get_pbn_divider(stream->link); 6826 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6827 for (j = 0; j < dc_state->stream_count; j++) { 6828 if (vars[j].aconnector == aconnector) { 6829 pbn = vars[j].pbn; 6830 break; 6831 } 6832 } 6833 6834 if (j == dc_state->stream_count) 6835 continue; 6836 6837 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6838 6839 if (stream->timing.flags.DSC != 1) { 6840 dm_conn_state->pbn = pbn; 6841 dm_conn_state->vcpi_slots = slot_num; 6842 6843 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6844 dm_conn_state->pbn, false); 6845 if (ret < 0) 6846 return ret; 6847 6848 continue; 6849 } 6850 6851 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6852 if (vcpi < 0) 6853 return vcpi; 6854 6855 dm_conn_state->pbn = pbn; 6856 dm_conn_state->vcpi_slots = vcpi; 6857 } 6858 return 0; 6859 } 6860 6861 static int to_drm_connector_type(enum signal_type st) 6862 { 6863 switch (st) { 6864 case SIGNAL_TYPE_HDMI_TYPE_A: 6865 return DRM_MODE_CONNECTOR_HDMIA; 6866 case SIGNAL_TYPE_EDP: 6867 return DRM_MODE_CONNECTOR_eDP; 6868 case SIGNAL_TYPE_LVDS: 6869 return DRM_MODE_CONNECTOR_LVDS; 6870 case SIGNAL_TYPE_RGB: 6871 return DRM_MODE_CONNECTOR_VGA; 6872 case SIGNAL_TYPE_DISPLAY_PORT: 6873 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6874 return DRM_MODE_CONNECTOR_DisplayPort; 6875 case SIGNAL_TYPE_DVI_DUAL_LINK: 6876 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6877 return DRM_MODE_CONNECTOR_DVID; 6878 case SIGNAL_TYPE_VIRTUAL: 6879 return DRM_MODE_CONNECTOR_VIRTUAL; 6880 6881 default: 6882 return DRM_MODE_CONNECTOR_Unknown; 6883 } 6884 } 6885 6886 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 6887 { 6888 struct drm_encoder *encoder; 6889 6890 /* There is only one encoder per connector */ 6891 drm_connector_for_each_possible_encoder(connector, encoder) 6892 return encoder; 6893 6894 return NULL; 6895 } 6896 6897 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 6898 { 6899 struct drm_encoder *encoder; 6900 struct amdgpu_encoder *amdgpu_encoder; 6901 6902 encoder = amdgpu_dm_connector_to_encoder(connector); 6903 6904 if (encoder == NULL) 6905 return; 6906 6907 amdgpu_encoder = to_amdgpu_encoder(encoder); 6908 6909 amdgpu_encoder->native_mode.clock = 0; 6910 6911 if (!list_empty(&connector->probed_modes)) { 6912 struct drm_display_mode *preferred_mode = NULL; 6913 6914 list_for_each_entry(preferred_mode, 6915 &connector->probed_modes, 6916 head) { 6917 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 6918 amdgpu_encoder->native_mode = *preferred_mode; 6919 6920 break; 6921 } 6922 6923 } 6924 } 6925 6926 static struct drm_display_mode * 6927 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 6928 char *name, 6929 int hdisplay, int vdisplay) 6930 { 6931 struct drm_device *dev = encoder->dev; 6932 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6933 struct drm_display_mode *mode = NULL; 6934 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6935 6936 mode = drm_mode_duplicate(dev, native_mode); 6937 6938 if (mode == NULL) 6939 return NULL; 6940 6941 mode->hdisplay = hdisplay; 6942 mode->vdisplay = vdisplay; 6943 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 6944 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 6945 6946 return mode; 6947 6948 } 6949 6950 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 6951 struct drm_connector *connector) 6952 { 6953 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6954 struct drm_display_mode *mode = NULL; 6955 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6956 struct amdgpu_dm_connector *amdgpu_dm_connector = 6957 to_amdgpu_dm_connector(connector); 6958 int i; 6959 int n; 6960 struct mode_size { 6961 char name[DRM_DISPLAY_MODE_LEN]; 6962 int w; 6963 int h; 6964 } common_modes[] = { 6965 { "640x480", 640, 480}, 6966 { "800x600", 800, 600}, 6967 { "1024x768", 1024, 768}, 6968 { "1280x720", 1280, 720}, 6969 { "1280x800", 1280, 800}, 6970 {"1280x1024", 1280, 1024}, 6971 { "1440x900", 1440, 900}, 6972 {"1680x1050", 1680, 1050}, 6973 {"1600x1200", 1600, 1200}, 6974 {"1920x1080", 1920, 1080}, 6975 {"1920x1200", 1920, 1200} 6976 }; 6977 6978 n = ARRAY_SIZE(common_modes); 6979 6980 for (i = 0; i < n; i++) { 6981 struct drm_display_mode *curmode = NULL; 6982 bool mode_existed = false; 6983 6984 if (common_modes[i].w > native_mode->hdisplay || 6985 common_modes[i].h > native_mode->vdisplay || 6986 (common_modes[i].w == native_mode->hdisplay && 6987 common_modes[i].h == native_mode->vdisplay)) 6988 continue; 6989 6990 list_for_each_entry(curmode, &connector->probed_modes, head) { 6991 if (common_modes[i].w == curmode->hdisplay && 6992 common_modes[i].h == curmode->vdisplay) { 6993 mode_existed = true; 6994 break; 6995 } 6996 } 6997 6998 if (mode_existed) 6999 continue; 7000 7001 mode = amdgpu_dm_create_common_mode(encoder, 7002 common_modes[i].name, common_modes[i].w, 7003 common_modes[i].h); 7004 if (!mode) 7005 continue; 7006 7007 drm_mode_probed_add(connector, mode); 7008 amdgpu_dm_connector->num_modes++; 7009 } 7010 } 7011 7012 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7013 { 7014 struct drm_encoder *encoder; 7015 struct amdgpu_encoder *amdgpu_encoder; 7016 const struct drm_display_mode *native_mode; 7017 7018 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7019 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7020 return; 7021 7022 mutex_lock(&connector->dev->mode_config.mutex); 7023 amdgpu_dm_connector_get_modes(connector); 7024 mutex_unlock(&connector->dev->mode_config.mutex); 7025 7026 encoder = amdgpu_dm_connector_to_encoder(connector); 7027 if (!encoder) 7028 return; 7029 7030 amdgpu_encoder = to_amdgpu_encoder(encoder); 7031 7032 native_mode = &amdgpu_encoder->native_mode; 7033 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7034 return; 7035 7036 drm_connector_set_panel_orientation_with_quirk(connector, 7037 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7038 native_mode->hdisplay, 7039 native_mode->vdisplay); 7040 } 7041 7042 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7043 struct edid *edid) 7044 { 7045 struct amdgpu_dm_connector *amdgpu_dm_connector = 7046 to_amdgpu_dm_connector(connector); 7047 7048 if (edid) { 7049 /* empty probed_modes */ 7050 INIT_LIST_HEAD(&connector->probed_modes); 7051 amdgpu_dm_connector->num_modes = 7052 drm_add_edid_modes(connector, edid); 7053 7054 /* sorting the probed modes before calling function 7055 * amdgpu_dm_get_native_mode() since EDID can have 7056 * more than one preferred mode. The modes that are 7057 * later in the probed mode list could be of higher 7058 * and preferred resolution. For example, 3840x2160 7059 * resolution in base EDID preferred timing and 4096x2160 7060 * preferred resolution in DID extension block later. 7061 */ 7062 drm_mode_sort(&connector->probed_modes); 7063 amdgpu_dm_get_native_mode(connector); 7064 7065 /* Freesync capabilities are reset by calling 7066 * drm_add_edid_modes() and need to be 7067 * restored here. 7068 */ 7069 amdgpu_dm_update_freesync_caps(connector, edid); 7070 } else { 7071 amdgpu_dm_connector->num_modes = 0; 7072 } 7073 } 7074 7075 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7076 struct drm_display_mode *mode) 7077 { 7078 struct drm_display_mode *m; 7079 7080 list_for_each_entry (m, &aconnector->base.probed_modes, head) { 7081 if (drm_mode_equal(m, mode)) 7082 return true; 7083 } 7084 7085 return false; 7086 } 7087 7088 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7089 { 7090 const struct drm_display_mode *m; 7091 struct drm_display_mode *new_mode; 7092 uint i; 7093 u32 new_modes_count = 0; 7094 7095 /* Standard FPS values 7096 * 7097 * 23.976 - TV/NTSC 7098 * 24 - Cinema 7099 * 25 - TV/PAL 7100 * 29.97 - TV/NTSC 7101 * 30 - TV/NTSC 7102 * 48 - Cinema HFR 7103 * 50 - TV/PAL 7104 * 60 - Commonly used 7105 * 48,72,96,120 - Multiples of 24 7106 */ 7107 static const u32 common_rates[] = { 7108 23976, 24000, 25000, 29970, 30000, 7109 48000, 50000, 60000, 72000, 96000, 120000 7110 }; 7111 7112 /* 7113 * Find mode with highest refresh rate with the same resolution 7114 * as the preferred mode. Some monitors report a preferred mode 7115 * with lower resolution than the highest refresh rate supported. 7116 */ 7117 7118 m = get_highest_refresh_rate_mode(aconnector, true); 7119 if (!m) 7120 return 0; 7121 7122 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7123 u64 target_vtotal, target_vtotal_diff; 7124 u64 num, den; 7125 7126 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7127 continue; 7128 7129 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7130 common_rates[i] > aconnector->max_vfreq * 1000) 7131 continue; 7132 7133 num = (unsigned long long)m->clock * 1000 * 1000; 7134 den = common_rates[i] * (unsigned long long)m->htotal; 7135 target_vtotal = div_u64(num, den); 7136 target_vtotal_diff = target_vtotal - m->vtotal; 7137 7138 /* Check for illegal modes */ 7139 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7140 m->vsync_end + target_vtotal_diff < m->vsync_start || 7141 m->vtotal + target_vtotal_diff < m->vsync_end) 7142 continue; 7143 7144 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7145 if (!new_mode) 7146 goto out; 7147 7148 new_mode->vtotal += (u16)target_vtotal_diff; 7149 new_mode->vsync_start += (u16)target_vtotal_diff; 7150 new_mode->vsync_end += (u16)target_vtotal_diff; 7151 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7152 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7153 7154 if (!is_duplicate_mode(aconnector, new_mode)) { 7155 drm_mode_probed_add(&aconnector->base, new_mode); 7156 new_modes_count += 1; 7157 } else 7158 drm_mode_destroy(aconnector->base.dev, new_mode); 7159 } 7160 out: 7161 return new_modes_count; 7162 } 7163 7164 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7165 struct edid *edid) 7166 { 7167 struct amdgpu_dm_connector *amdgpu_dm_connector = 7168 to_amdgpu_dm_connector(connector); 7169 7170 if (!(amdgpu_freesync_vid_mode && edid)) 7171 return; 7172 7173 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7174 amdgpu_dm_connector->num_modes += 7175 add_fs_modes(amdgpu_dm_connector); 7176 } 7177 7178 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7179 { 7180 struct amdgpu_dm_connector *amdgpu_dm_connector = 7181 to_amdgpu_dm_connector(connector); 7182 struct drm_encoder *encoder; 7183 struct edid *edid = amdgpu_dm_connector->edid; 7184 struct dc_link_settings *verified_link_cap = 7185 &amdgpu_dm_connector->dc_link->verified_link_cap; 7186 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7187 7188 encoder = amdgpu_dm_connector_to_encoder(connector); 7189 7190 if (!drm_edid_is_valid(edid)) { 7191 amdgpu_dm_connector->num_modes = 7192 drm_add_modes_noedid(connector, 640, 480); 7193 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7194 amdgpu_dm_connector->num_modes += 7195 drm_add_modes_noedid(connector, 1920, 1080); 7196 } else { 7197 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7198 amdgpu_dm_connector_add_common_modes(encoder, connector); 7199 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7200 } 7201 amdgpu_dm_fbc_init(connector); 7202 7203 return amdgpu_dm_connector->num_modes; 7204 } 7205 7206 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7207 struct amdgpu_dm_connector *aconnector, 7208 int connector_type, 7209 struct dc_link *link, 7210 int link_index) 7211 { 7212 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7213 7214 /* 7215 * Some of the properties below require access to state, like bpc. 7216 * Allocate some default initial connector state with our reset helper. 7217 */ 7218 if (aconnector->base.funcs->reset) 7219 aconnector->base.funcs->reset(&aconnector->base); 7220 7221 aconnector->connector_id = link_index; 7222 aconnector->bl_idx = -1; 7223 aconnector->dc_link = link; 7224 aconnector->base.interlace_allowed = false; 7225 aconnector->base.doublescan_allowed = false; 7226 aconnector->base.stereo_allowed = false; 7227 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7228 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7229 aconnector->audio_inst = -1; 7230 aconnector->pack_sdp_v1_3 = false; 7231 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7232 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7233 mutex_init(&aconnector->hpd_lock); 7234 7235 /* 7236 * configure support HPD hot plug connector_>polled default value is 0 7237 * which means HPD hot plug not supported 7238 */ 7239 switch (connector_type) { 7240 case DRM_MODE_CONNECTOR_HDMIA: 7241 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7242 aconnector->base.ycbcr_420_allowed = 7243 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7244 break; 7245 case DRM_MODE_CONNECTOR_DisplayPort: 7246 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7247 link->link_enc = link_enc_cfg_get_link_enc(link); 7248 ASSERT(link->link_enc); 7249 if (link->link_enc) 7250 aconnector->base.ycbcr_420_allowed = 7251 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7252 break; 7253 case DRM_MODE_CONNECTOR_DVID: 7254 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7255 break; 7256 default: 7257 break; 7258 } 7259 7260 drm_object_attach_property(&aconnector->base.base, 7261 dm->ddev->mode_config.scaling_mode_property, 7262 DRM_MODE_SCALE_NONE); 7263 7264 drm_object_attach_property(&aconnector->base.base, 7265 adev->mode_info.underscan_property, 7266 UNDERSCAN_OFF); 7267 drm_object_attach_property(&aconnector->base.base, 7268 adev->mode_info.underscan_hborder_property, 7269 0); 7270 drm_object_attach_property(&aconnector->base.base, 7271 adev->mode_info.underscan_vborder_property, 7272 0); 7273 7274 if (!aconnector->mst_root) 7275 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7276 7277 aconnector->base.state->max_bpc = 16; 7278 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7279 7280 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7281 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7282 drm_object_attach_property(&aconnector->base.base, 7283 adev->mode_info.abm_level_property, 0); 7284 } 7285 7286 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7287 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7288 connector_type == DRM_MODE_CONNECTOR_eDP) { 7289 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7290 7291 if (!aconnector->mst_root) 7292 drm_connector_attach_vrr_capable_property(&aconnector->base); 7293 7294 if (adev->dm.hdcp_workqueue) 7295 drm_connector_attach_content_protection_property(&aconnector->base, true); 7296 } 7297 } 7298 7299 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7300 struct i2c_msg *msgs, int num) 7301 { 7302 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7303 struct ddc_service *ddc_service = i2c->ddc_service; 7304 struct i2c_command cmd; 7305 int i; 7306 int result = -EIO; 7307 7308 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7309 7310 if (!cmd.payloads) 7311 return result; 7312 7313 cmd.number_of_payloads = num; 7314 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7315 cmd.speed = 100; 7316 7317 for (i = 0; i < num; i++) { 7318 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7319 cmd.payloads[i].address = msgs[i].addr; 7320 cmd.payloads[i].length = msgs[i].len; 7321 cmd.payloads[i].data = msgs[i].buf; 7322 } 7323 7324 if (dc_submit_i2c( 7325 ddc_service->ctx->dc, 7326 ddc_service->link->link_index, 7327 &cmd)) 7328 result = num; 7329 7330 kfree(cmd.payloads); 7331 return result; 7332 } 7333 7334 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7335 { 7336 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7337 } 7338 7339 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7340 .master_xfer = amdgpu_dm_i2c_xfer, 7341 .functionality = amdgpu_dm_i2c_func, 7342 }; 7343 7344 static struct amdgpu_i2c_adapter * 7345 create_i2c(struct ddc_service *ddc_service, 7346 int link_index, 7347 int *res) 7348 { 7349 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7350 struct amdgpu_i2c_adapter *i2c; 7351 7352 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7353 if (!i2c) 7354 return NULL; 7355 i2c->base.owner = THIS_MODULE; 7356 i2c->base.class = I2C_CLASS_DDC; 7357 i2c->base.dev.parent = &adev->pdev->dev; 7358 i2c->base.algo = &amdgpu_dm_i2c_algo; 7359 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7360 i2c_set_adapdata(&i2c->base, i2c); 7361 i2c->ddc_service = ddc_service; 7362 7363 return i2c; 7364 } 7365 7366 7367 /* 7368 * Note: this function assumes that dc_link_detect() was called for the 7369 * dc_link which will be represented by this aconnector. 7370 */ 7371 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7372 struct amdgpu_dm_connector *aconnector, 7373 u32 link_index, 7374 struct amdgpu_encoder *aencoder) 7375 { 7376 int res = 0; 7377 int connector_type; 7378 struct dc *dc = dm->dc; 7379 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7380 struct amdgpu_i2c_adapter *i2c; 7381 7382 link->priv = aconnector; 7383 7384 DRM_DEBUG_DRIVER("%s()\n", __func__); 7385 7386 i2c = create_i2c(link->ddc, link->link_index, &res); 7387 if (!i2c) { 7388 DRM_ERROR("Failed to create i2c adapter data\n"); 7389 return -ENOMEM; 7390 } 7391 7392 aconnector->i2c = i2c; 7393 res = i2c_add_adapter(&i2c->base); 7394 7395 if (res) { 7396 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7397 goto out_free; 7398 } 7399 7400 connector_type = to_drm_connector_type(link->connector_signal); 7401 7402 res = drm_connector_init_with_ddc( 7403 dm->ddev, 7404 &aconnector->base, 7405 &amdgpu_dm_connector_funcs, 7406 connector_type, 7407 &i2c->base); 7408 7409 if (res) { 7410 DRM_ERROR("connector_init failed\n"); 7411 aconnector->connector_id = -1; 7412 goto out_free; 7413 } 7414 7415 drm_connector_helper_add( 7416 &aconnector->base, 7417 &amdgpu_dm_connector_helper_funcs); 7418 7419 amdgpu_dm_connector_init_helper( 7420 dm, 7421 aconnector, 7422 connector_type, 7423 link, 7424 link_index); 7425 7426 drm_connector_attach_encoder( 7427 &aconnector->base, &aencoder->base); 7428 7429 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7430 || connector_type == DRM_MODE_CONNECTOR_eDP) 7431 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7432 7433 out_free: 7434 if (res) { 7435 kfree(i2c); 7436 aconnector->i2c = NULL; 7437 } 7438 return res; 7439 } 7440 7441 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7442 { 7443 switch (adev->mode_info.num_crtc) { 7444 case 1: 7445 return 0x1; 7446 case 2: 7447 return 0x3; 7448 case 3: 7449 return 0x7; 7450 case 4: 7451 return 0xf; 7452 case 5: 7453 return 0x1f; 7454 case 6: 7455 default: 7456 return 0x3f; 7457 } 7458 } 7459 7460 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7461 struct amdgpu_encoder *aencoder, 7462 uint32_t link_index) 7463 { 7464 struct amdgpu_device *adev = drm_to_adev(dev); 7465 7466 int res = drm_encoder_init(dev, 7467 &aencoder->base, 7468 &amdgpu_dm_encoder_funcs, 7469 DRM_MODE_ENCODER_TMDS, 7470 NULL); 7471 7472 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7473 7474 if (!res) 7475 aencoder->encoder_id = link_index; 7476 else 7477 aencoder->encoder_id = -1; 7478 7479 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7480 7481 return res; 7482 } 7483 7484 static void manage_dm_interrupts(struct amdgpu_device *adev, 7485 struct amdgpu_crtc *acrtc, 7486 bool enable) 7487 { 7488 /* 7489 * We have no guarantee that the frontend index maps to the same 7490 * backend index - some even map to more than one. 7491 * 7492 * TODO: Use a different interrupt or check DC itself for the mapping. 7493 */ 7494 int irq_type = 7495 amdgpu_display_crtc_idx_to_irq_type( 7496 adev, 7497 acrtc->crtc_id); 7498 7499 if (enable) { 7500 drm_crtc_vblank_on(&acrtc->base); 7501 amdgpu_irq_get( 7502 adev, 7503 &adev->pageflip_irq, 7504 irq_type); 7505 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7506 amdgpu_irq_get( 7507 adev, 7508 &adev->vline0_irq, 7509 irq_type); 7510 #endif 7511 } else { 7512 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7513 amdgpu_irq_put( 7514 adev, 7515 &adev->vline0_irq, 7516 irq_type); 7517 #endif 7518 amdgpu_irq_put( 7519 adev, 7520 &adev->pageflip_irq, 7521 irq_type); 7522 drm_crtc_vblank_off(&acrtc->base); 7523 } 7524 } 7525 7526 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7527 struct amdgpu_crtc *acrtc) 7528 { 7529 int irq_type = 7530 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7531 7532 /** 7533 * This reads the current state for the IRQ and force reapplies 7534 * the setting to hardware. 7535 */ 7536 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7537 } 7538 7539 static bool 7540 is_scaling_state_different(const struct dm_connector_state *dm_state, 7541 const struct dm_connector_state *old_dm_state) 7542 { 7543 if (dm_state->scaling != old_dm_state->scaling) 7544 return true; 7545 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7546 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7547 return true; 7548 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7549 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7550 return true; 7551 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7552 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7553 return true; 7554 return false; 7555 } 7556 7557 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7558 struct drm_crtc_state *old_crtc_state, 7559 struct drm_connector_state *new_conn_state, 7560 struct drm_connector_state *old_conn_state, 7561 const struct drm_connector *connector, 7562 struct hdcp_workqueue *hdcp_w) 7563 { 7564 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7565 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7566 7567 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7568 connector->index, connector->status, connector->dpms); 7569 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7570 old_conn_state->content_protection, new_conn_state->content_protection); 7571 7572 if (old_crtc_state) 7573 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7574 old_crtc_state->enable, 7575 old_crtc_state->active, 7576 old_crtc_state->mode_changed, 7577 old_crtc_state->active_changed, 7578 old_crtc_state->connectors_changed); 7579 7580 if (new_crtc_state) 7581 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7582 new_crtc_state->enable, 7583 new_crtc_state->active, 7584 new_crtc_state->mode_changed, 7585 new_crtc_state->active_changed, 7586 new_crtc_state->connectors_changed); 7587 7588 /* hdcp content type change */ 7589 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7590 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7591 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7592 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7593 return true; 7594 } 7595 7596 /* CP is being re enabled, ignore this */ 7597 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7598 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7599 if (new_crtc_state && new_crtc_state->mode_changed) { 7600 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7601 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7602 return true; 7603 } 7604 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7605 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7606 return false; 7607 } 7608 7609 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7610 * 7611 * Handles: UNDESIRED -> ENABLED 7612 */ 7613 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7614 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7615 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7616 7617 /* Stream removed and re-enabled 7618 * 7619 * Can sometimes overlap with the HPD case, 7620 * thus set update_hdcp to false to avoid 7621 * setting HDCP multiple times. 7622 * 7623 * Handles: DESIRED -> DESIRED (Special case) 7624 */ 7625 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7626 new_conn_state->crtc && new_conn_state->crtc->enabled && 7627 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7628 dm_con_state->update_hdcp = false; 7629 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7630 __func__); 7631 return true; 7632 } 7633 7634 /* Hot-plug, headless s3, dpms 7635 * 7636 * Only start HDCP if the display is connected/enabled. 7637 * update_hdcp flag will be set to false until the next 7638 * HPD comes in. 7639 * 7640 * Handles: DESIRED -> DESIRED (Special case) 7641 */ 7642 if (dm_con_state->update_hdcp && 7643 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7644 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7645 dm_con_state->update_hdcp = false; 7646 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7647 __func__); 7648 return true; 7649 } 7650 7651 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7652 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7653 if (new_crtc_state && new_crtc_state->mode_changed) { 7654 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7655 __func__); 7656 return true; 7657 } 7658 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7659 __func__); 7660 return false; 7661 } 7662 7663 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7664 return false; 7665 } 7666 7667 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7668 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7669 __func__); 7670 return true; 7671 } 7672 7673 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7674 return false; 7675 } 7676 7677 static void remove_stream(struct amdgpu_device *adev, 7678 struct amdgpu_crtc *acrtc, 7679 struct dc_stream_state *stream) 7680 { 7681 /* this is the update mode case */ 7682 7683 acrtc->otg_inst = -1; 7684 acrtc->enabled = false; 7685 } 7686 7687 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7688 { 7689 7690 assert_spin_locked(&acrtc->base.dev->event_lock); 7691 WARN_ON(acrtc->event); 7692 7693 acrtc->event = acrtc->base.state->event; 7694 7695 /* Set the flip status */ 7696 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7697 7698 /* Mark this event as consumed */ 7699 acrtc->base.state->event = NULL; 7700 7701 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7702 acrtc->crtc_id); 7703 } 7704 7705 static void update_freesync_state_on_stream( 7706 struct amdgpu_display_manager *dm, 7707 struct dm_crtc_state *new_crtc_state, 7708 struct dc_stream_state *new_stream, 7709 struct dc_plane_state *surface, 7710 u32 flip_timestamp_in_us) 7711 { 7712 struct mod_vrr_params vrr_params; 7713 struct dc_info_packet vrr_infopacket = {0}; 7714 struct amdgpu_device *adev = dm->adev; 7715 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7716 unsigned long flags; 7717 bool pack_sdp_v1_3 = false; 7718 struct amdgpu_dm_connector *aconn; 7719 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7720 7721 if (!new_stream) 7722 return; 7723 7724 /* 7725 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7726 * For now it's sufficient to just guard against these conditions. 7727 */ 7728 7729 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7730 return; 7731 7732 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7733 vrr_params = acrtc->dm_irq_params.vrr_params; 7734 7735 if (surface) { 7736 mod_freesync_handle_preflip( 7737 dm->freesync_module, 7738 surface, 7739 new_stream, 7740 flip_timestamp_in_us, 7741 &vrr_params); 7742 7743 if (adev->family < AMDGPU_FAMILY_AI && 7744 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7745 mod_freesync_handle_v_update(dm->freesync_module, 7746 new_stream, &vrr_params); 7747 7748 /* Need to call this before the frame ends. */ 7749 dc_stream_adjust_vmin_vmax(dm->dc, 7750 new_crtc_state->stream, 7751 &vrr_params.adjust); 7752 } 7753 } 7754 7755 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7756 7757 if (aconn && aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 7758 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7759 7760 if (aconn->vsdb_info.amd_vsdb_version == 1) 7761 packet_type = PACKET_TYPE_FS_V1; 7762 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7763 packet_type = PACKET_TYPE_FS_V2; 7764 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7765 packet_type = PACKET_TYPE_FS_V3; 7766 7767 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7768 &new_stream->adaptive_sync_infopacket); 7769 } 7770 7771 mod_freesync_build_vrr_infopacket( 7772 dm->freesync_module, 7773 new_stream, 7774 &vrr_params, 7775 packet_type, 7776 TRANSFER_FUNC_UNKNOWN, 7777 &vrr_infopacket, 7778 pack_sdp_v1_3); 7779 7780 new_crtc_state->freesync_vrr_info_changed |= 7781 (memcmp(&new_crtc_state->vrr_infopacket, 7782 &vrr_infopacket, 7783 sizeof(vrr_infopacket)) != 0); 7784 7785 acrtc->dm_irq_params.vrr_params = vrr_params; 7786 new_crtc_state->vrr_infopacket = vrr_infopacket; 7787 7788 new_stream->vrr_infopacket = vrr_infopacket; 7789 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7790 7791 if (new_crtc_state->freesync_vrr_info_changed) 7792 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7793 new_crtc_state->base.crtc->base.id, 7794 (int)new_crtc_state->base.vrr_enabled, 7795 (int)vrr_params.state); 7796 7797 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7798 } 7799 7800 static void update_stream_irq_parameters( 7801 struct amdgpu_display_manager *dm, 7802 struct dm_crtc_state *new_crtc_state) 7803 { 7804 struct dc_stream_state *new_stream = new_crtc_state->stream; 7805 struct mod_vrr_params vrr_params; 7806 struct mod_freesync_config config = new_crtc_state->freesync_config; 7807 struct amdgpu_device *adev = dm->adev; 7808 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7809 unsigned long flags; 7810 7811 if (!new_stream) 7812 return; 7813 7814 /* 7815 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7816 * For now it's sufficient to just guard against these conditions. 7817 */ 7818 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7819 return; 7820 7821 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7822 vrr_params = acrtc->dm_irq_params.vrr_params; 7823 7824 if (new_crtc_state->vrr_supported && 7825 config.min_refresh_in_uhz && 7826 config.max_refresh_in_uhz) { 7827 /* 7828 * if freesync compatible mode was set, config.state will be set 7829 * in atomic check 7830 */ 7831 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7832 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7833 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7834 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7835 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7836 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7837 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7838 } else { 7839 config.state = new_crtc_state->base.vrr_enabled ? 7840 VRR_STATE_ACTIVE_VARIABLE : 7841 VRR_STATE_INACTIVE; 7842 } 7843 } else { 7844 config.state = VRR_STATE_UNSUPPORTED; 7845 } 7846 7847 mod_freesync_build_vrr_params(dm->freesync_module, 7848 new_stream, 7849 &config, &vrr_params); 7850 7851 new_crtc_state->freesync_config = config; 7852 /* Copy state for access from DM IRQ handler */ 7853 acrtc->dm_irq_params.freesync_config = config; 7854 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7855 acrtc->dm_irq_params.vrr_params = vrr_params; 7856 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7857 } 7858 7859 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 7860 struct dm_crtc_state *new_state) 7861 { 7862 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 7863 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 7864 7865 if (!old_vrr_active && new_vrr_active) { 7866 /* Transition VRR inactive -> active: 7867 * While VRR is active, we must not disable vblank irq, as a 7868 * reenable after disable would compute bogus vblank/pflip 7869 * timestamps if it likely happened inside display front-porch. 7870 * 7871 * We also need vupdate irq for the actual core vblank handling 7872 * at end of vblank. 7873 */ 7874 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 7875 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 7876 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 7877 __func__, new_state->base.crtc->base.id); 7878 } else if (old_vrr_active && !new_vrr_active) { 7879 /* Transition VRR active -> inactive: 7880 * Allow vblank irq disable again for fixed refresh rate. 7881 */ 7882 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 7883 drm_crtc_vblank_put(new_state->base.crtc); 7884 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 7885 __func__, new_state->base.crtc->base.id); 7886 } 7887 } 7888 7889 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 7890 { 7891 struct drm_plane *plane; 7892 struct drm_plane_state *old_plane_state; 7893 int i; 7894 7895 /* 7896 * TODO: Make this per-stream so we don't issue redundant updates for 7897 * commits with multiple streams. 7898 */ 7899 for_each_old_plane_in_state(state, plane, old_plane_state, i) 7900 if (plane->type == DRM_PLANE_TYPE_CURSOR) 7901 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 7902 } 7903 7904 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 7905 struct dc_state *dc_state, 7906 struct drm_device *dev, 7907 struct amdgpu_display_manager *dm, 7908 struct drm_crtc *pcrtc, 7909 bool wait_for_vblank) 7910 { 7911 u32 i; 7912 u64 timestamp_ns = ktime_get_ns(); 7913 struct drm_plane *plane; 7914 struct drm_plane_state *old_plane_state, *new_plane_state; 7915 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 7916 struct drm_crtc_state *new_pcrtc_state = 7917 drm_atomic_get_new_crtc_state(state, pcrtc); 7918 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 7919 struct dm_crtc_state *dm_old_crtc_state = 7920 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 7921 int planes_count = 0, vpos, hpos; 7922 unsigned long flags; 7923 u32 target_vblank, last_flip_vblank; 7924 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 7925 bool cursor_update = false; 7926 bool pflip_present = false; 7927 bool dirty_rects_changed = false; 7928 struct { 7929 struct dc_surface_update surface_updates[MAX_SURFACES]; 7930 struct dc_plane_info plane_infos[MAX_SURFACES]; 7931 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 7932 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 7933 struct dc_stream_update stream_update; 7934 } *bundle; 7935 7936 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 7937 7938 if (!bundle) { 7939 dm_error("Failed to allocate update bundle\n"); 7940 goto cleanup; 7941 } 7942 7943 /* 7944 * Disable the cursor first if we're disabling all the planes. 7945 * It'll remain on the screen after the planes are re-enabled 7946 * if we don't. 7947 */ 7948 if (acrtc_state->active_planes == 0) 7949 amdgpu_dm_commit_cursors(state); 7950 7951 /* update planes when needed */ 7952 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 7953 struct drm_crtc *crtc = new_plane_state->crtc; 7954 struct drm_crtc_state *new_crtc_state; 7955 struct drm_framebuffer *fb = new_plane_state->fb; 7956 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 7957 bool plane_needs_flip; 7958 struct dc_plane_state *dc_plane; 7959 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 7960 7961 /* Cursor plane is handled after stream updates */ 7962 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 7963 if ((fb && crtc == pcrtc) || 7964 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 7965 cursor_update = true; 7966 7967 continue; 7968 } 7969 7970 if (!fb || !crtc || pcrtc != crtc) 7971 continue; 7972 7973 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 7974 if (!new_crtc_state->active) 7975 continue; 7976 7977 dc_plane = dm_new_plane_state->dc_state; 7978 if (!dc_plane) 7979 continue; 7980 7981 bundle->surface_updates[planes_count].surface = dc_plane; 7982 if (new_pcrtc_state->color_mgmt_changed) { 7983 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 7984 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 7985 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 7986 } 7987 7988 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 7989 &bundle->scaling_infos[planes_count]); 7990 7991 bundle->surface_updates[planes_count].scaling_info = 7992 &bundle->scaling_infos[planes_count]; 7993 7994 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 7995 7996 pflip_present = pflip_present || plane_needs_flip; 7997 7998 if (!plane_needs_flip) { 7999 planes_count += 1; 8000 continue; 8001 } 8002 8003 fill_dc_plane_info_and_addr( 8004 dm->adev, new_plane_state, 8005 afb->tiling_flags, 8006 &bundle->plane_infos[planes_count], 8007 &bundle->flip_addrs[planes_count].address, 8008 afb->tmz_surface, false); 8009 8010 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8011 new_plane_state->plane->index, 8012 bundle->plane_infos[planes_count].dcc.enable); 8013 8014 bundle->surface_updates[planes_count].plane_info = 8015 &bundle->plane_infos[planes_count]; 8016 8017 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8018 fill_dc_dirty_rects(plane, old_plane_state, 8019 new_plane_state, new_crtc_state, 8020 &bundle->flip_addrs[planes_count], 8021 &dirty_rects_changed); 8022 8023 /* 8024 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8025 * and enabled it again after dirty regions are stable to avoid video glitch. 8026 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8027 * during the PSR-SU was disabled. 8028 */ 8029 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8030 acrtc_attach->dm_irq_params.allow_psr_entry && 8031 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8032 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8033 #endif 8034 dirty_rects_changed) { 8035 mutex_lock(&dm->dc_lock); 8036 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8037 timestamp_ns; 8038 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8039 amdgpu_dm_psr_disable(acrtc_state->stream); 8040 mutex_unlock(&dm->dc_lock); 8041 } 8042 } 8043 8044 /* 8045 * Only allow immediate flips for fast updates that don't 8046 * change FB pitch, DCC state, rotation or mirroing. 8047 */ 8048 bundle->flip_addrs[planes_count].flip_immediate = 8049 crtc->state->async_flip && 8050 acrtc_state->update_type == UPDATE_TYPE_FAST; 8051 8052 timestamp_ns = ktime_get_ns(); 8053 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8054 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8055 bundle->surface_updates[planes_count].surface = dc_plane; 8056 8057 if (!bundle->surface_updates[planes_count].surface) { 8058 DRM_ERROR("No surface for CRTC: id=%d\n", 8059 acrtc_attach->crtc_id); 8060 continue; 8061 } 8062 8063 if (plane == pcrtc->primary) 8064 update_freesync_state_on_stream( 8065 dm, 8066 acrtc_state, 8067 acrtc_state->stream, 8068 dc_plane, 8069 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8070 8071 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8072 __func__, 8073 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8074 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8075 8076 planes_count += 1; 8077 8078 } 8079 8080 if (pflip_present) { 8081 if (!vrr_active) { 8082 /* Use old throttling in non-vrr fixed refresh rate mode 8083 * to keep flip scheduling based on target vblank counts 8084 * working in a backwards compatible way, e.g., for 8085 * clients using the GLX_OML_sync_control extension or 8086 * DRI3/Present extension with defined target_msc. 8087 */ 8088 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8089 } 8090 else { 8091 /* For variable refresh rate mode only: 8092 * Get vblank of last completed flip to avoid > 1 vrr 8093 * flips per video frame by use of throttling, but allow 8094 * flip programming anywhere in the possibly large 8095 * variable vrr vblank interval for fine-grained flip 8096 * timing control and more opportunity to avoid stutter 8097 * on late submission of flips. 8098 */ 8099 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8100 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8101 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8102 } 8103 8104 target_vblank = last_flip_vblank + wait_for_vblank; 8105 8106 /* 8107 * Wait until we're out of the vertical blank period before the one 8108 * targeted by the flip 8109 */ 8110 while ((acrtc_attach->enabled && 8111 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8112 0, &vpos, &hpos, NULL, 8113 NULL, &pcrtc->hwmode) 8114 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8115 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8116 (int)(target_vblank - 8117 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8118 usleep_range(1000, 1100); 8119 } 8120 8121 /** 8122 * Prepare the flip event for the pageflip interrupt to handle. 8123 * 8124 * This only works in the case where we've already turned on the 8125 * appropriate hardware blocks (eg. HUBP) so in the transition case 8126 * from 0 -> n planes we have to skip a hardware generated event 8127 * and rely on sending it from software. 8128 */ 8129 if (acrtc_attach->base.state->event && 8130 acrtc_state->active_planes > 0) { 8131 drm_crtc_vblank_get(pcrtc); 8132 8133 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8134 8135 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8136 prepare_flip_isr(acrtc_attach); 8137 8138 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8139 } 8140 8141 if (acrtc_state->stream) { 8142 if (acrtc_state->freesync_vrr_info_changed) 8143 bundle->stream_update.vrr_infopacket = 8144 &acrtc_state->stream->vrr_infopacket; 8145 } 8146 } else if (cursor_update && acrtc_state->active_planes > 0 && 8147 acrtc_attach->base.state->event) { 8148 drm_crtc_vblank_get(pcrtc); 8149 8150 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8151 8152 acrtc_attach->event = acrtc_attach->base.state->event; 8153 acrtc_attach->base.state->event = NULL; 8154 8155 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8156 } 8157 8158 /* Update the planes if changed or disable if we don't have any. */ 8159 if ((planes_count || acrtc_state->active_planes == 0) && 8160 acrtc_state->stream) { 8161 /* 8162 * If PSR or idle optimizations are enabled then flush out 8163 * any pending work before hardware programming. 8164 */ 8165 if (dm->vblank_control_workqueue) 8166 flush_workqueue(dm->vblank_control_workqueue); 8167 8168 bundle->stream_update.stream = acrtc_state->stream; 8169 if (new_pcrtc_state->mode_changed) { 8170 bundle->stream_update.src = acrtc_state->stream->src; 8171 bundle->stream_update.dst = acrtc_state->stream->dst; 8172 } 8173 8174 if (new_pcrtc_state->color_mgmt_changed) { 8175 /* 8176 * TODO: This isn't fully correct since we've actually 8177 * already modified the stream in place. 8178 */ 8179 bundle->stream_update.gamut_remap = 8180 &acrtc_state->stream->gamut_remap_matrix; 8181 bundle->stream_update.output_csc_transform = 8182 &acrtc_state->stream->csc_color_matrix; 8183 bundle->stream_update.out_transfer_func = 8184 acrtc_state->stream->out_transfer_func; 8185 } 8186 8187 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8188 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8189 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8190 8191 /* 8192 * If FreeSync state on the stream has changed then we need to 8193 * re-adjust the min/max bounds now that DC doesn't handle this 8194 * as part of commit. 8195 */ 8196 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8197 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8198 dc_stream_adjust_vmin_vmax( 8199 dm->dc, acrtc_state->stream, 8200 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8201 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8202 } 8203 mutex_lock(&dm->dc_lock); 8204 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8205 acrtc_state->stream->link->psr_settings.psr_allow_active) 8206 amdgpu_dm_psr_disable(acrtc_state->stream); 8207 8208 update_planes_and_stream_adapter(dm->dc, 8209 acrtc_state->update_type, 8210 planes_count, 8211 acrtc_state->stream, 8212 &bundle->stream_update, 8213 bundle->surface_updates); 8214 8215 /** 8216 * Enable or disable the interrupts on the backend. 8217 * 8218 * Most pipes are put into power gating when unused. 8219 * 8220 * When power gating is enabled on a pipe we lose the 8221 * interrupt enablement state when power gating is disabled. 8222 * 8223 * So we need to update the IRQ control state in hardware 8224 * whenever the pipe turns on (since it could be previously 8225 * power gated) or off (since some pipes can't be power gated 8226 * on some ASICs). 8227 */ 8228 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8229 dm_update_pflip_irq_state(drm_to_adev(dev), 8230 acrtc_attach); 8231 8232 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8233 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8234 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8235 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8236 8237 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8238 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8239 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8240 struct amdgpu_dm_connector *aconn = 8241 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8242 8243 if (aconn->psr_skip_count > 0) 8244 aconn->psr_skip_count--; 8245 8246 /* Allow PSR when skip count is 0. */ 8247 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8248 8249 /* 8250 * If sink supports PSR SU, there is no need to rely on 8251 * a vblank event disable request to enable PSR. PSR SU 8252 * can be enabled immediately once OS demonstrates an 8253 * adequate number of fast atomic commits to notify KMD 8254 * of update events. See `vblank_control_worker()`. 8255 */ 8256 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8257 acrtc_attach->dm_irq_params.allow_psr_entry && 8258 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8259 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8260 #endif 8261 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8262 (timestamp_ns - 8263 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8264 500000000) 8265 amdgpu_dm_psr_enable(acrtc_state->stream); 8266 } else { 8267 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8268 } 8269 8270 mutex_unlock(&dm->dc_lock); 8271 } 8272 8273 /* 8274 * Update cursor state *after* programming all the planes. 8275 * This avoids redundant programming in the case where we're going 8276 * to be disabling a single plane - those pipes are being disabled. 8277 */ 8278 if (acrtc_state->active_planes) 8279 amdgpu_dm_commit_cursors(state); 8280 8281 cleanup: 8282 kfree(bundle); 8283 } 8284 8285 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8286 struct drm_atomic_state *state) 8287 { 8288 struct amdgpu_device *adev = drm_to_adev(dev); 8289 struct amdgpu_dm_connector *aconnector; 8290 struct drm_connector *connector; 8291 struct drm_connector_state *old_con_state, *new_con_state; 8292 struct drm_crtc_state *new_crtc_state; 8293 struct dm_crtc_state *new_dm_crtc_state; 8294 const struct dc_stream_status *status; 8295 int i, inst; 8296 8297 /* Notify device removals. */ 8298 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8299 if (old_con_state->crtc != new_con_state->crtc) { 8300 /* CRTC changes require notification. */ 8301 goto notify; 8302 } 8303 8304 if (!new_con_state->crtc) 8305 continue; 8306 8307 new_crtc_state = drm_atomic_get_new_crtc_state( 8308 state, new_con_state->crtc); 8309 8310 if (!new_crtc_state) 8311 continue; 8312 8313 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8314 continue; 8315 8316 notify: 8317 aconnector = to_amdgpu_dm_connector(connector); 8318 8319 mutex_lock(&adev->dm.audio_lock); 8320 inst = aconnector->audio_inst; 8321 aconnector->audio_inst = -1; 8322 mutex_unlock(&adev->dm.audio_lock); 8323 8324 amdgpu_dm_audio_eld_notify(adev, inst); 8325 } 8326 8327 /* Notify audio device additions. */ 8328 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8329 if (!new_con_state->crtc) 8330 continue; 8331 8332 new_crtc_state = drm_atomic_get_new_crtc_state( 8333 state, new_con_state->crtc); 8334 8335 if (!new_crtc_state) 8336 continue; 8337 8338 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8339 continue; 8340 8341 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8342 if (!new_dm_crtc_state->stream) 8343 continue; 8344 8345 status = dc_stream_get_status(new_dm_crtc_state->stream); 8346 if (!status) 8347 continue; 8348 8349 aconnector = to_amdgpu_dm_connector(connector); 8350 8351 mutex_lock(&adev->dm.audio_lock); 8352 inst = status->audio_inst; 8353 aconnector->audio_inst = inst; 8354 mutex_unlock(&adev->dm.audio_lock); 8355 8356 amdgpu_dm_audio_eld_notify(adev, inst); 8357 } 8358 } 8359 8360 /* 8361 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8362 * @crtc_state: the DRM CRTC state 8363 * @stream_state: the DC stream state. 8364 * 8365 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8366 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8367 */ 8368 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8369 struct dc_stream_state *stream_state) 8370 { 8371 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8372 } 8373 8374 /** 8375 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8376 * @state: The atomic state to commit 8377 * 8378 * This will tell DC to commit the constructed DC state from atomic_check, 8379 * programming the hardware. Any failures here implies a hardware failure, since 8380 * atomic check should have filtered anything non-kosher. 8381 */ 8382 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8383 { 8384 struct drm_device *dev = state->dev; 8385 struct amdgpu_device *adev = drm_to_adev(dev); 8386 struct amdgpu_display_manager *dm = &adev->dm; 8387 struct dm_atomic_state *dm_state; 8388 struct dc_state *dc_state = NULL, *dc_state_temp = NULL; 8389 u32 i, j; 8390 struct drm_crtc *crtc; 8391 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8392 unsigned long flags; 8393 bool wait_for_vblank = true; 8394 struct drm_connector *connector; 8395 struct drm_connector_state *old_con_state, *new_con_state; 8396 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8397 int crtc_disable_count = 0; 8398 bool mode_set_reset_required = false; 8399 int r; 8400 8401 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8402 8403 r = drm_atomic_helper_wait_for_fences(dev, state, false); 8404 if (unlikely(r)) 8405 DRM_ERROR("Waiting for fences timed out!"); 8406 8407 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8408 drm_dp_mst_atomic_wait_for_dependencies(state); 8409 8410 dm_state = dm_atomic_get_new_state(state); 8411 if (dm_state && dm_state->context) { 8412 dc_state = dm_state->context; 8413 } else { 8414 /* No state changes, retain current state. */ 8415 dc_state_temp = dc_create_state(dm->dc); 8416 ASSERT(dc_state_temp); 8417 dc_state = dc_state_temp; 8418 dc_resource_state_copy_construct_current(dm->dc, dc_state); 8419 } 8420 8421 for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state, 8422 new_crtc_state, i) { 8423 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8424 8425 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8426 8427 if (old_crtc_state->active && 8428 (!new_crtc_state->active || 8429 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8430 manage_dm_interrupts(adev, acrtc, false); 8431 dc_stream_release(dm_old_crtc_state->stream); 8432 } 8433 } 8434 8435 drm_atomic_helper_calc_timestamping_constants(state); 8436 8437 /* update changed items */ 8438 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8439 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8440 8441 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8442 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8443 8444 drm_dbg_state(state->dev, 8445 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 8446 "planes_changed:%d, mode_changed:%d,active_changed:%d," 8447 "connectors_changed:%d\n", 8448 acrtc->crtc_id, 8449 new_crtc_state->enable, 8450 new_crtc_state->active, 8451 new_crtc_state->planes_changed, 8452 new_crtc_state->mode_changed, 8453 new_crtc_state->active_changed, 8454 new_crtc_state->connectors_changed); 8455 8456 /* Disable cursor if disabling crtc */ 8457 if (old_crtc_state->active && !new_crtc_state->active) { 8458 struct dc_cursor_position position; 8459 8460 memset(&position, 0, sizeof(position)); 8461 mutex_lock(&dm->dc_lock); 8462 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8463 mutex_unlock(&dm->dc_lock); 8464 } 8465 8466 /* Copy all transient state flags into dc state */ 8467 if (dm_new_crtc_state->stream) { 8468 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8469 dm_new_crtc_state->stream); 8470 } 8471 8472 /* handles headless hotplug case, updating new_state and 8473 * aconnector as needed 8474 */ 8475 8476 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8477 8478 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8479 8480 if (!dm_new_crtc_state->stream) { 8481 /* 8482 * this could happen because of issues with 8483 * userspace notifications delivery. 8484 * In this case userspace tries to set mode on 8485 * display which is disconnected in fact. 8486 * dc_sink is NULL in this case on aconnector. 8487 * We expect reset mode will come soon. 8488 * 8489 * This can also happen when unplug is done 8490 * during resume sequence ended 8491 * 8492 * In this case, we want to pretend we still 8493 * have a sink to keep the pipe running so that 8494 * hw state is consistent with the sw state 8495 */ 8496 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8497 __func__, acrtc->base.base.id); 8498 continue; 8499 } 8500 8501 if (dm_old_crtc_state->stream) 8502 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8503 8504 pm_runtime_get_noresume(dev->dev); 8505 8506 acrtc->enabled = true; 8507 acrtc->hw_mode = new_crtc_state->mode; 8508 crtc->hwmode = new_crtc_state->mode; 8509 mode_set_reset_required = true; 8510 } else if (modereset_required(new_crtc_state)) { 8511 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8512 /* i.e. reset mode */ 8513 if (dm_old_crtc_state->stream) 8514 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8515 8516 mode_set_reset_required = true; 8517 } 8518 } /* for_each_crtc_in_state() */ 8519 8520 if (dc_state) { 8521 /* if there mode set or reset, disable eDP PSR */ 8522 if (mode_set_reset_required) { 8523 if (dm->vblank_control_workqueue) 8524 flush_workqueue(dm->vblank_control_workqueue); 8525 8526 amdgpu_dm_psr_disable_all(dm); 8527 } 8528 8529 dm_enable_per_frame_crtc_master_sync(dc_state); 8530 mutex_lock(&dm->dc_lock); 8531 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8532 8533 /* Allow idle optimization when vblank count is 0 for display off */ 8534 if (dm->active_vblank_irq_count == 0) 8535 dc_allow_idle_optimizations(dm->dc, true); 8536 mutex_unlock(&dm->dc_lock); 8537 } 8538 8539 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8540 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8541 8542 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8543 8544 if (dm_new_crtc_state->stream != NULL) { 8545 const struct dc_stream_status *status = 8546 dc_stream_get_status(dm_new_crtc_state->stream); 8547 8548 if (!status) 8549 status = dc_stream_get_status_from_state(dc_state, 8550 dm_new_crtc_state->stream); 8551 if (!status) 8552 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8553 else 8554 acrtc->otg_inst = status->primary_otg_inst; 8555 } 8556 } 8557 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8558 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8559 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8560 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8561 8562 if (!adev->dm.hdcp_workqueue) 8563 continue; 8564 8565 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8566 8567 if (!connector) 8568 continue; 8569 8570 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8571 connector->index, connector->status, connector->dpms); 8572 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8573 old_con_state->content_protection, new_con_state->content_protection); 8574 8575 if (aconnector->dc_sink) { 8576 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8577 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8578 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8579 aconnector->dc_sink->edid_caps.display_name); 8580 } 8581 } 8582 8583 new_crtc_state = NULL; 8584 old_crtc_state = NULL; 8585 8586 if (acrtc) { 8587 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8588 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8589 } 8590 8591 if (old_crtc_state) 8592 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8593 old_crtc_state->enable, 8594 old_crtc_state->active, 8595 old_crtc_state->mode_changed, 8596 old_crtc_state->active_changed, 8597 old_crtc_state->connectors_changed); 8598 8599 if (new_crtc_state) 8600 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8601 new_crtc_state->enable, 8602 new_crtc_state->active, 8603 new_crtc_state->mode_changed, 8604 new_crtc_state->active_changed, 8605 new_crtc_state->connectors_changed); 8606 } 8607 8608 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8609 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8610 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8611 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8612 8613 if (!adev->dm.hdcp_workqueue) 8614 continue; 8615 8616 new_crtc_state = NULL; 8617 old_crtc_state = NULL; 8618 8619 if (acrtc) { 8620 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8621 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8622 } 8623 8624 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8625 8626 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8627 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8628 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8629 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8630 dm_new_con_state->update_hdcp = true; 8631 continue; 8632 } 8633 8634 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8635 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8636 /* when display is unplugged from mst hub, connctor will 8637 * be destroyed within dm_dp_mst_connector_destroy. connector 8638 * hdcp perperties, like type, undesired, desired, enabled, 8639 * will be lost. So, save hdcp properties into hdcp_work within 8640 * amdgpu_dm_atomic_commit_tail. if the same display is 8641 * plugged back with same display index, its hdcp properties 8642 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8643 */ 8644 8645 bool enable_encryption = false; 8646 8647 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8648 enable_encryption = true; 8649 8650 if (aconnector->dc_link && aconnector->dc_sink && 8651 aconnector->dc_link->type == dc_connection_mst_branch) { 8652 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8653 struct hdcp_workqueue *hdcp_w = 8654 &hdcp_work[aconnector->dc_link->link_index]; 8655 8656 hdcp_w->hdcp_content_type[connector->index] = 8657 new_con_state->hdcp_content_type; 8658 hdcp_w->content_protection[connector->index] = 8659 new_con_state->content_protection; 8660 } 8661 8662 if (new_crtc_state && new_crtc_state->mode_changed && 8663 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8664 enable_encryption = true; 8665 8666 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8667 8668 hdcp_update_display( 8669 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8670 new_con_state->hdcp_content_type, enable_encryption); 8671 } 8672 } 8673 8674 /* Handle connector state changes */ 8675 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8676 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8677 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8678 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8679 struct dc_surface_update dummy_updates[MAX_SURFACES]; 8680 struct dc_stream_update stream_update; 8681 struct dc_info_packet hdr_packet; 8682 struct dc_stream_status *status = NULL; 8683 bool abm_changed, hdr_changed, scaling_changed; 8684 8685 memset(&dummy_updates, 0, sizeof(dummy_updates)); 8686 memset(&stream_update, 0, sizeof(stream_update)); 8687 8688 if (acrtc) { 8689 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8690 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8691 } 8692 8693 /* Skip any modesets/resets */ 8694 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8695 continue; 8696 8697 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8698 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8699 8700 scaling_changed = is_scaling_state_different(dm_new_con_state, 8701 dm_old_con_state); 8702 8703 abm_changed = dm_new_crtc_state->abm_level != 8704 dm_old_crtc_state->abm_level; 8705 8706 hdr_changed = 8707 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8708 8709 if (!scaling_changed && !abm_changed && !hdr_changed) 8710 continue; 8711 8712 stream_update.stream = dm_new_crtc_state->stream; 8713 if (scaling_changed) { 8714 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8715 dm_new_con_state, dm_new_crtc_state->stream); 8716 8717 stream_update.src = dm_new_crtc_state->stream->src; 8718 stream_update.dst = dm_new_crtc_state->stream->dst; 8719 } 8720 8721 if (abm_changed) { 8722 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8723 8724 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8725 } 8726 8727 if (hdr_changed) { 8728 fill_hdr_info_packet(new_con_state, &hdr_packet); 8729 stream_update.hdr_static_metadata = &hdr_packet; 8730 } 8731 8732 status = dc_stream_get_status(dm_new_crtc_state->stream); 8733 8734 if (WARN_ON(!status)) 8735 continue; 8736 8737 WARN_ON(!status->plane_count); 8738 8739 /* 8740 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8741 * Here we create an empty update on each plane. 8742 * To fix this, DC should permit updating only stream properties. 8743 */ 8744 for (j = 0; j < status->plane_count; j++) 8745 dummy_updates[j].surface = status->plane_states[0]; 8746 8747 8748 mutex_lock(&dm->dc_lock); 8749 dc_update_planes_and_stream(dm->dc, 8750 dummy_updates, 8751 status->plane_count, 8752 dm_new_crtc_state->stream, 8753 &stream_update); 8754 mutex_unlock(&dm->dc_lock); 8755 } 8756 8757 /** 8758 * Enable interrupts for CRTCs that are newly enabled or went through 8759 * a modeset. It was intentionally deferred until after the front end 8760 * state was modified to wait until the OTG was on and so the IRQ 8761 * handlers didn't access stale or invalid state. 8762 */ 8763 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8764 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8765 #ifdef CONFIG_DEBUG_FS 8766 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8767 #endif 8768 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8769 if (old_crtc_state->active && !new_crtc_state->active) 8770 crtc_disable_count++; 8771 8772 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8773 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8774 8775 /* For freesync config update on crtc state and params for irq */ 8776 update_stream_irq_parameters(dm, dm_new_crtc_state); 8777 8778 #ifdef CONFIG_DEBUG_FS 8779 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8780 cur_crc_src = acrtc->dm_irq_params.crc_src; 8781 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8782 #endif 8783 8784 if (new_crtc_state->active && 8785 (!old_crtc_state->active || 8786 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8787 dc_stream_retain(dm_new_crtc_state->stream); 8788 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8789 manage_dm_interrupts(adev, acrtc, true); 8790 } 8791 /* Handle vrr on->off / off->on transitions */ 8792 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8793 8794 #ifdef CONFIG_DEBUG_FS 8795 if (new_crtc_state->active && 8796 (!old_crtc_state->active || 8797 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8798 /** 8799 * Frontend may have changed so reapply the CRC capture 8800 * settings for the stream. 8801 */ 8802 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8803 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8804 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8805 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8806 acrtc->dm_irq_params.window_param.update_win = true; 8807 8808 /** 8809 * It takes 2 frames for HW to stably generate CRC when 8810 * resuming from suspend, so we set skip_frame_cnt 2. 8811 */ 8812 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8813 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8814 } 8815 #endif 8816 if (amdgpu_dm_crtc_configure_crc_source( 8817 crtc, dm_new_crtc_state, cur_crc_src)) 8818 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8819 } 8820 } 8821 #endif 8822 } 8823 8824 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8825 if (new_crtc_state->async_flip) 8826 wait_for_vblank = false; 8827 8828 /* update planes when needed per crtc*/ 8829 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8830 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8831 8832 if (dm_new_crtc_state->stream) 8833 amdgpu_dm_commit_planes(state, dc_state, dev, 8834 dm, crtc, wait_for_vblank); 8835 } 8836 8837 /* Update audio instances for each connector. */ 8838 amdgpu_dm_commit_audio(dev, state); 8839 8840 /* restore the backlight level */ 8841 for (i = 0; i < dm->num_of_edps; i++) { 8842 if (dm->backlight_dev[i] && 8843 (dm->actual_brightness[i] != dm->brightness[i])) 8844 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 8845 } 8846 8847 /* 8848 * send vblank event on all events not handled in flip and 8849 * mark consumed event for drm_atomic_helper_commit_hw_done 8850 */ 8851 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8852 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8853 8854 if (new_crtc_state->event) 8855 drm_send_event_locked(dev, &new_crtc_state->event->base); 8856 8857 new_crtc_state->event = NULL; 8858 } 8859 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8860 8861 /* Signal HW programming completion */ 8862 drm_atomic_helper_commit_hw_done(state); 8863 8864 if (wait_for_vblank) 8865 drm_atomic_helper_wait_for_flip_done(dev, state); 8866 8867 drm_atomic_helper_cleanup_planes(dev, state); 8868 8869 /* return the stolen vga memory back to VRAM */ 8870 if (!adev->mman.keep_stolen_vga_memory) 8871 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 8872 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 8873 8874 /* 8875 * Finally, drop a runtime PM reference for each newly disabled CRTC, 8876 * so we can put the GPU into runtime suspend if we're not driving any 8877 * displays anymore 8878 */ 8879 for (i = 0; i < crtc_disable_count; i++) 8880 pm_runtime_put_autosuspend(dev->dev); 8881 pm_runtime_mark_last_busy(dev->dev); 8882 8883 if (dc_state_temp) 8884 dc_release_state(dc_state_temp); 8885 } 8886 8887 static int dm_force_atomic_commit(struct drm_connector *connector) 8888 { 8889 int ret = 0; 8890 struct drm_device *ddev = connector->dev; 8891 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 8892 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 8893 struct drm_plane *plane = disconnected_acrtc->base.primary; 8894 struct drm_connector_state *conn_state; 8895 struct drm_crtc_state *crtc_state; 8896 struct drm_plane_state *plane_state; 8897 8898 if (!state) 8899 return -ENOMEM; 8900 8901 state->acquire_ctx = ddev->mode_config.acquire_ctx; 8902 8903 /* Construct an atomic state to restore previous display setting */ 8904 8905 /* 8906 * Attach connectors to drm_atomic_state 8907 */ 8908 conn_state = drm_atomic_get_connector_state(state, connector); 8909 8910 ret = PTR_ERR_OR_ZERO(conn_state); 8911 if (ret) 8912 goto out; 8913 8914 /* Attach crtc to drm_atomic_state*/ 8915 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 8916 8917 ret = PTR_ERR_OR_ZERO(crtc_state); 8918 if (ret) 8919 goto out; 8920 8921 /* force a restore */ 8922 crtc_state->mode_changed = true; 8923 8924 /* Attach plane to drm_atomic_state */ 8925 plane_state = drm_atomic_get_plane_state(state, plane); 8926 8927 ret = PTR_ERR_OR_ZERO(plane_state); 8928 if (ret) 8929 goto out; 8930 8931 /* Call commit internally with the state we just constructed */ 8932 ret = drm_atomic_commit(state); 8933 8934 out: 8935 drm_atomic_state_put(state); 8936 if (ret) 8937 DRM_ERROR("Restoring old state failed with %i\n", ret); 8938 8939 return ret; 8940 } 8941 8942 /* 8943 * This function handles all cases when set mode does not come upon hotplug. 8944 * This includes when a display is unplugged then plugged back into the 8945 * same port and when running without usermode desktop manager supprot 8946 */ 8947 void dm_restore_drm_connector_state(struct drm_device *dev, 8948 struct drm_connector *connector) 8949 { 8950 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8951 struct amdgpu_crtc *disconnected_acrtc; 8952 struct dm_crtc_state *acrtc_state; 8953 8954 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 8955 return; 8956 8957 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 8958 if (!disconnected_acrtc) 8959 return; 8960 8961 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 8962 if (!acrtc_state->stream) 8963 return; 8964 8965 /* 8966 * If the previous sink is not released and different from the current, 8967 * we deduce we are in a state where we can not rely on usermode call 8968 * to turn on the display, so we do it here 8969 */ 8970 if (acrtc_state->stream->sink != aconnector->dc_sink) 8971 dm_force_atomic_commit(&aconnector->base); 8972 } 8973 8974 /* 8975 * Grabs all modesetting locks to serialize against any blocking commits, 8976 * Waits for completion of all non blocking commits. 8977 */ 8978 static int do_aquire_global_lock(struct drm_device *dev, 8979 struct drm_atomic_state *state) 8980 { 8981 struct drm_crtc *crtc; 8982 struct drm_crtc_commit *commit; 8983 long ret; 8984 8985 /* 8986 * Adding all modeset locks to aquire_ctx will 8987 * ensure that when the framework release it the 8988 * extra locks we are locking here will get released to 8989 */ 8990 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 8991 if (ret) 8992 return ret; 8993 8994 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 8995 spin_lock(&crtc->commit_lock); 8996 commit = list_first_entry_or_null(&crtc->commit_list, 8997 struct drm_crtc_commit, commit_entry); 8998 if (commit) 8999 drm_crtc_commit_get(commit); 9000 spin_unlock(&crtc->commit_lock); 9001 9002 if (!commit) 9003 continue; 9004 9005 /* 9006 * Make sure all pending HW programming completed and 9007 * page flips done 9008 */ 9009 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 9010 9011 if (ret > 0) 9012 ret = wait_for_completion_interruptible_timeout( 9013 &commit->flip_done, 10*HZ); 9014 9015 if (ret == 0) 9016 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done " 9017 "timed out\n", crtc->base.id, crtc->name); 9018 9019 drm_crtc_commit_put(commit); 9020 } 9021 9022 return ret < 0 ? ret : 0; 9023 } 9024 9025 static void get_freesync_config_for_crtc( 9026 struct dm_crtc_state *new_crtc_state, 9027 struct dm_connector_state *new_con_state) 9028 { 9029 struct mod_freesync_config config = {0}; 9030 struct amdgpu_dm_connector *aconnector = 9031 to_amdgpu_dm_connector(new_con_state->base.connector); 9032 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9033 int vrefresh = drm_mode_vrefresh(mode); 9034 bool fs_vid_mode = false; 9035 9036 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9037 vrefresh >= aconnector->min_vfreq && 9038 vrefresh <= aconnector->max_vfreq; 9039 9040 if (new_crtc_state->vrr_supported) { 9041 new_crtc_state->stream->ignore_msa_timing_param = true; 9042 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9043 9044 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9045 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9046 config.vsif_supported = true; 9047 config.btr = true; 9048 9049 if (fs_vid_mode) { 9050 config.state = VRR_STATE_ACTIVE_FIXED; 9051 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9052 goto out; 9053 } else if (new_crtc_state->base.vrr_enabled) { 9054 config.state = VRR_STATE_ACTIVE_VARIABLE; 9055 } else { 9056 config.state = VRR_STATE_INACTIVE; 9057 } 9058 } 9059 out: 9060 new_crtc_state->freesync_config = config; 9061 } 9062 9063 static void reset_freesync_config_for_crtc( 9064 struct dm_crtc_state *new_crtc_state) 9065 { 9066 new_crtc_state->vrr_supported = false; 9067 9068 memset(&new_crtc_state->vrr_infopacket, 0, 9069 sizeof(new_crtc_state->vrr_infopacket)); 9070 } 9071 9072 static bool 9073 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9074 struct drm_crtc_state *new_crtc_state) 9075 { 9076 const struct drm_display_mode *old_mode, *new_mode; 9077 9078 if (!old_crtc_state || !new_crtc_state) 9079 return false; 9080 9081 old_mode = &old_crtc_state->mode; 9082 new_mode = &new_crtc_state->mode; 9083 9084 if (old_mode->clock == new_mode->clock && 9085 old_mode->hdisplay == new_mode->hdisplay && 9086 old_mode->vdisplay == new_mode->vdisplay && 9087 old_mode->htotal == new_mode->htotal && 9088 old_mode->vtotal != new_mode->vtotal && 9089 old_mode->hsync_start == new_mode->hsync_start && 9090 old_mode->vsync_start != new_mode->vsync_start && 9091 old_mode->hsync_end == new_mode->hsync_end && 9092 old_mode->vsync_end != new_mode->vsync_end && 9093 old_mode->hskew == new_mode->hskew && 9094 old_mode->vscan == new_mode->vscan && 9095 (old_mode->vsync_end - old_mode->vsync_start) == 9096 (new_mode->vsync_end - new_mode->vsync_start)) 9097 return true; 9098 9099 return false; 9100 } 9101 9102 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) { 9103 u64 num, den, res; 9104 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9105 9106 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9107 9108 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9109 den = (unsigned long long)new_crtc_state->mode.htotal * 9110 (unsigned long long)new_crtc_state->mode.vtotal; 9111 9112 res = div_u64(num, den); 9113 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9114 } 9115 9116 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9117 struct drm_atomic_state *state, 9118 struct drm_crtc *crtc, 9119 struct drm_crtc_state *old_crtc_state, 9120 struct drm_crtc_state *new_crtc_state, 9121 bool enable, 9122 bool *lock_and_validation_needed) 9123 { 9124 struct dm_atomic_state *dm_state = NULL; 9125 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9126 struct dc_stream_state *new_stream; 9127 int ret = 0; 9128 9129 /* 9130 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9131 * update changed items 9132 */ 9133 struct amdgpu_crtc *acrtc = NULL; 9134 struct amdgpu_dm_connector *aconnector = NULL; 9135 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9136 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9137 9138 new_stream = NULL; 9139 9140 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9141 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9142 acrtc = to_amdgpu_crtc(crtc); 9143 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9144 9145 /* TODO This hack should go away */ 9146 if (aconnector && enable) { 9147 /* Make sure fake sink is created in plug-in scenario */ 9148 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9149 &aconnector->base); 9150 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9151 &aconnector->base); 9152 9153 if (IS_ERR(drm_new_conn_state)) { 9154 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9155 goto fail; 9156 } 9157 9158 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9159 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9160 9161 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9162 goto skip_modeset; 9163 9164 new_stream = create_validate_stream_for_sink(aconnector, 9165 &new_crtc_state->mode, 9166 dm_new_conn_state, 9167 dm_old_crtc_state->stream); 9168 9169 /* 9170 * we can have no stream on ACTION_SET if a display 9171 * was disconnected during S3, in this case it is not an 9172 * error, the OS will be updated after detection, and 9173 * will do the right thing on next atomic commit 9174 */ 9175 9176 if (!new_stream) { 9177 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9178 __func__, acrtc->base.base.id); 9179 ret = -ENOMEM; 9180 goto fail; 9181 } 9182 9183 /* 9184 * TODO: Check VSDB bits to decide whether this should 9185 * be enabled or not. 9186 */ 9187 new_stream->triggered_crtc_reset.enabled = 9188 dm->force_timing_sync; 9189 9190 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9191 9192 ret = fill_hdr_info_packet(drm_new_conn_state, 9193 &new_stream->hdr_static_metadata); 9194 if (ret) 9195 goto fail; 9196 9197 /* 9198 * If we already removed the old stream from the context 9199 * (and set the new stream to NULL) then we can't reuse 9200 * the old stream even if the stream and scaling are unchanged. 9201 * We'll hit the BUG_ON and black screen. 9202 * 9203 * TODO: Refactor this function to allow this check to work 9204 * in all conditions. 9205 */ 9206 if (amdgpu_freesync_vid_mode && 9207 dm_new_crtc_state->stream && 9208 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9209 goto skip_modeset; 9210 9211 if (dm_new_crtc_state->stream && 9212 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9213 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9214 new_crtc_state->mode_changed = false; 9215 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9216 new_crtc_state->mode_changed); 9217 } 9218 } 9219 9220 /* mode_changed flag may get updated above, need to check again */ 9221 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9222 goto skip_modeset; 9223 9224 drm_dbg_state(state->dev, 9225 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 9226 "planes_changed:%d, mode_changed:%d,active_changed:%d," 9227 "connectors_changed:%d\n", 9228 acrtc->crtc_id, 9229 new_crtc_state->enable, 9230 new_crtc_state->active, 9231 new_crtc_state->planes_changed, 9232 new_crtc_state->mode_changed, 9233 new_crtc_state->active_changed, 9234 new_crtc_state->connectors_changed); 9235 9236 /* Remove stream for any changed/disabled CRTC */ 9237 if (!enable) { 9238 9239 if (!dm_old_crtc_state->stream) 9240 goto skip_modeset; 9241 9242 /* Unset freesync video if it was active before */ 9243 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9244 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9245 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9246 } 9247 9248 /* Now check if we should set freesync video mode */ 9249 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 9250 is_timing_unchanged_for_freesync(new_crtc_state, 9251 old_crtc_state)) { 9252 new_crtc_state->mode_changed = false; 9253 DRM_DEBUG_DRIVER( 9254 "Mode change not required for front porch change, " 9255 "setting mode_changed to %d", 9256 new_crtc_state->mode_changed); 9257 9258 set_freesync_fixed_config(dm_new_crtc_state); 9259 9260 goto skip_modeset; 9261 } else if (amdgpu_freesync_vid_mode && aconnector && 9262 is_freesync_video_mode(&new_crtc_state->mode, 9263 aconnector)) { 9264 struct drm_display_mode *high_mode; 9265 9266 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9267 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) { 9268 set_freesync_fixed_config(dm_new_crtc_state); 9269 } 9270 } 9271 9272 ret = dm_atomic_get_state(state, &dm_state); 9273 if (ret) 9274 goto fail; 9275 9276 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9277 crtc->base.id); 9278 9279 /* i.e. reset mode */ 9280 if (dc_remove_stream_from_ctx( 9281 dm->dc, 9282 dm_state->context, 9283 dm_old_crtc_state->stream) != DC_OK) { 9284 ret = -EINVAL; 9285 goto fail; 9286 } 9287 9288 dc_stream_release(dm_old_crtc_state->stream); 9289 dm_new_crtc_state->stream = NULL; 9290 9291 reset_freesync_config_for_crtc(dm_new_crtc_state); 9292 9293 *lock_and_validation_needed = true; 9294 9295 } else {/* Add stream for any updated/enabled CRTC */ 9296 /* 9297 * Quick fix to prevent NULL pointer on new_stream when 9298 * added MST connectors not found in existing crtc_state in the chained mode 9299 * TODO: need to dig out the root cause of that 9300 */ 9301 if (!aconnector) 9302 goto skip_modeset; 9303 9304 if (modereset_required(new_crtc_state)) 9305 goto skip_modeset; 9306 9307 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9308 dm_old_crtc_state->stream)) { 9309 9310 WARN_ON(dm_new_crtc_state->stream); 9311 9312 ret = dm_atomic_get_state(state, &dm_state); 9313 if (ret) 9314 goto fail; 9315 9316 dm_new_crtc_state->stream = new_stream; 9317 9318 dc_stream_retain(new_stream); 9319 9320 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9321 crtc->base.id); 9322 9323 if (dc_add_stream_to_ctx( 9324 dm->dc, 9325 dm_state->context, 9326 dm_new_crtc_state->stream) != DC_OK) { 9327 ret = -EINVAL; 9328 goto fail; 9329 } 9330 9331 *lock_and_validation_needed = true; 9332 } 9333 } 9334 9335 skip_modeset: 9336 /* Release extra reference */ 9337 if (new_stream) 9338 dc_stream_release(new_stream); 9339 9340 /* 9341 * We want to do dc stream updates that do not require a 9342 * full modeset below. 9343 */ 9344 if (!(enable && aconnector && new_crtc_state->active)) 9345 return 0; 9346 /* 9347 * Given above conditions, the dc state cannot be NULL because: 9348 * 1. We're in the process of enabling CRTCs (just been added 9349 * to the dc context, or already is on the context) 9350 * 2. Has a valid connector attached, and 9351 * 3. Is currently active and enabled. 9352 * => The dc stream state currently exists. 9353 */ 9354 BUG_ON(dm_new_crtc_state->stream == NULL); 9355 9356 /* Scaling or underscan settings */ 9357 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9358 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9359 update_stream_scaling_settings( 9360 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9361 9362 /* ABM settings */ 9363 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9364 9365 /* 9366 * Color management settings. We also update color properties 9367 * when a modeset is needed, to ensure it gets reprogrammed. 9368 */ 9369 if (dm_new_crtc_state->base.color_mgmt_changed || 9370 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9371 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9372 if (ret) 9373 goto fail; 9374 } 9375 9376 /* Update Freesync settings. */ 9377 get_freesync_config_for_crtc(dm_new_crtc_state, 9378 dm_new_conn_state); 9379 9380 return ret; 9381 9382 fail: 9383 if (new_stream) 9384 dc_stream_release(new_stream); 9385 return ret; 9386 } 9387 9388 static bool should_reset_plane(struct drm_atomic_state *state, 9389 struct drm_plane *plane, 9390 struct drm_plane_state *old_plane_state, 9391 struct drm_plane_state *new_plane_state) 9392 { 9393 struct drm_plane *other; 9394 struct drm_plane_state *old_other_state, *new_other_state; 9395 struct drm_crtc_state *new_crtc_state; 9396 int i; 9397 9398 /* 9399 * TODO: Remove this hack once the checks below are sufficient 9400 * enough to determine when we need to reset all the planes on 9401 * the stream. 9402 */ 9403 if (state->allow_modeset) 9404 return true; 9405 9406 /* Exit early if we know that we're adding or removing the plane. */ 9407 if (old_plane_state->crtc != new_plane_state->crtc) 9408 return true; 9409 9410 /* old crtc == new_crtc == NULL, plane not in context. */ 9411 if (!new_plane_state->crtc) 9412 return false; 9413 9414 new_crtc_state = 9415 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9416 9417 if (!new_crtc_state) 9418 return true; 9419 9420 /* CRTC Degamma changes currently require us to recreate planes. */ 9421 if (new_crtc_state->color_mgmt_changed) 9422 return true; 9423 9424 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9425 return true; 9426 9427 /* 9428 * If there are any new primary or overlay planes being added or 9429 * removed then the z-order can potentially change. To ensure 9430 * correct z-order and pipe acquisition the current DC architecture 9431 * requires us to remove and recreate all existing planes. 9432 * 9433 * TODO: Come up with a more elegant solution for this. 9434 */ 9435 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9436 struct amdgpu_framebuffer *old_afb, *new_afb; 9437 if (other->type == DRM_PLANE_TYPE_CURSOR) 9438 continue; 9439 9440 if (old_other_state->crtc != new_plane_state->crtc && 9441 new_other_state->crtc != new_plane_state->crtc) 9442 continue; 9443 9444 if (old_other_state->crtc != new_other_state->crtc) 9445 return true; 9446 9447 /* Src/dst size and scaling updates. */ 9448 if (old_other_state->src_w != new_other_state->src_w || 9449 old_other_state->src_h != new_other_state->src_h || 9450 old_other_state->crtc_w != new_other_state->crtc_w || 9451 old_other_state->crtc_h != new_other_state->crtc_h) 9452 return true; 9453 9454 /* Rotation / mirroring updates. */ 9455 if (old_other_state->rotation != new_other_state->rotation) 9456 return true; 9457 9458 /* Blending updates. */ 9459 if (old_other_state->pixel_blend_mode != 9460 new_other_state->pixel_blend_mode) 9461 return true; 9462 9463 /* Alpha updates. */ 9464 if (old_other_state->alpha != new_other_state->alpha) 9465 return true; 9466 9467 /* Colorspace changes. */ 9468 if (old_other_state->color_range != new_other_state->color_range || 9469 old_other_state->color_encoding != new_other_state->color_encoding) 9470 return true; 9471 9472 /* Framebuffer checks fall at the end. */ 9473 if (!old_other_state->fb || !new_other_state->fb) 9474 continue; 9475 9476 /* Pixel format changes can require bandwidth updates. */ 9477 if (old_other_state->fb->format != new_other_state->fb->format) 9478 return true; 9479 9480 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9481 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9482 9483 /* Tiling and DCC changes also require bandwidth updates. */ 9484 if (old_afb->tiling_flags != new_afb->tiling_flags || 9485 old_afb->base.modifier != new_afb->base.modifier) 9486 return true; 9487 } 9488 9489 return false; 9490 } 9491 9492 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9493 struct drm_plane_state *new_plane_state, 9494 struct drm_framebuffer *fb) 9495 { 9496 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9497 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9498 unsigned int pitch; 9499 bool linear; 9500 9501 if (fb->width > new_acrtc->max_cursor_width || 9502 fb->height > new_acrtc->max_cursor_height) { 9503 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9504 new_plane_state->fb->width, 9505 new_plane_state->fb->height); 9506 return -EINVAL; 9507 } 9508 if (new_plane_state->src_w != fb->width << 16 || 9509 new_plane_state->src_h != fb->height << 16) { 9510 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9511 return -EINVAL; 9512 } 9513 9514 /* Pitch in pixels */ 9515 pitch = fb->pitches[0] / fb->format->cpp[0]; 9516 9517 if (fb->width != pitch) { 9518 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9519 fb->width, pitch); 9520 return -EINVAL; 9521 } 9522 9523 switch (pitch) { 9524 case 64: 9525 case 128: 9526 case 256: 9527 /* FB pitch is supported by cursor plane */ 9528 break; 9529 default: 9530 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9531 return -EINVAL; 9532 } 9533 9534 /* Core DRM takes care of checking FB modifiers, so we only need to 9535 * check tiling flags when the FB doesn't have a modifier. */ 9536 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9537 if (adev->family < AMDGPU_FAMILY_AI) { 9538 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9539 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9540 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9541 } else { 9542 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9543 } 9544 if (!linear) { 9545 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9546 return -EINVAL; 9547 } 9548 } 9549 9550 return 0; 9551 } 9552 9553 static int dm_update_plane_state(struct dc *dc, 9554 struct drm_atomic_state *state, 9555 struct drm_plane *plane, 9556 struct drm_plane_state *old_plane_state, 9557 struct drm_plane_state *new_plane_state, 9558 bool enable, 9559 bool *lock_and_validation_needed, 9560 bool *is_top_most_overlay) 9561 { 9562 9563 struct dm_atomic_state *dm_state = NULL; 9564 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9565 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9566 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9567 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9568 struct amdgpu_crtc *new_acrtc; 9569 bool needs_reset; 9570 int ret = 0; 9571 9572 9573 new_plane_crtc = new_plane_state->crtc; 9574 old_plane_crtc = old_plane_state->crtc; 9575 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9576 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9577 9578 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9579 if (!enable || !new_plane_crtc || 9580 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9581 return 0; 9582 9583 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9584 9585 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9586 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9587 return -EINVAL; 9588 } 9589 9590 if (new_plane_state->fb) { 9591 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9592 new_plane_state->fb); 9593 if (ret) 9594 return ret; 9595 } 9596 9597 return 0; 9598 } 9599 9600 needs_reset = should_reset_plane(state, plane, old_plane_state, 9601 new_plane_state); 9602 9603 /* Remove any changed/removed planes */ 9604 if (!enable) { 9605 if (!needs_reset) 9606 return 0; 9607 9608 if (!old_plane_crtc) 9609 return 0; 9610 9611 old_crtc_state = drm_atomic_get_old_crtc_state( 9612 state, old_plane_crtc); 9613 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9614 9615 if (!dm_old_crtc_state->stream) 9616 return 0; 9617 9618 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9619 plane->base.id, old_plane_crtc->base.id); 9620 9621 ret = dm_atomic_get_state(state, &dm_state); 9622 if (ret) 9623 return ret; 9624 9625 if (!dc_remove_plane_from_context( 9626 dc, 9627 dm_old_crtc_state->stream, 9628 dm_old_plane_state->dc_state, 9629 dm_state->context)) { 9630 9631 return -EINVAL; 9632 } 9633 9634 if (dm_old_plane_state->dc_state) 9635 dc_plane_state_release(dm_old_plane_state->dc_state); 9636 9637 dm_new_plane_state->dc_state = NULL; 9638 9639 *lock_and_validation_needed = true; 9640 9641 } else { /* Add new planes */ 9642 struct dc_plane_state *dc_new_plane_state; 9643 9644 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9645 return 0; 9646 9647 if (!new_plane_crtc) 9648 return 0; 9649 9650 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9651 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9652 9653 if (!dm_new_crtc_state->stream) 9654 return 0; 9655 9656 if (!needs_reset) 9657 return 0; 9658 9659 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9660 if (ret) 9661 return ret; 9662 9663 WARN_ON(dm_new_plane_state->dc_state); 9664 9665 dc_new_plane_state = dc_create_plane_state(dc); 9666 if (!dc_new_plane_state) 9667 return -ENOMEM; 9668 9669 /* Block top most plane from being a video plane */ 9670 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9671 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9672 return -EINVAL; 9673 else 9674 *is_top_most_overlay = false; 9675 } 9676 9677 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9678 plane->base.id, new_plane_crtc->base.id); 9679 9680 ret = fill_dc_plane_attributes( 9681 drm_to_adev(new_plane_crtc->dev), 9682 dc_new_plane_state, 9683 new_plane_state, 9684 new_crtc_state); 9685 if (ret) { 9686 dc_plane_state_release(dc_new_plane_state); 9687 return ret; 9688 } 9689 9690 ret = dm_atomic_get_state(state, &dm_state); 9691 if (ret) { 9692 dc_plane_state_release(dc_new_plane_state); 9693 return ret; 9694 } 9695 9696 /* 9697 * Any atomic check errors that occur after this will 9698 * not need a release. The plane state will be attached 9699 * to the stream, and therefore part of the atomic 9700 * state. It'll be released when the atomic state is 9701 * cleaned. 9702 */ 9703 if (!dc_add_plane_to_context( 9704 dc, 9705 dm_new_crtc_state->stream, 9706 dc_new_plane_state, 9707 dm_state->context)) { 9708 9709 dc_plane_state_release(dc_new_plane_state); 9710 return -EINVAL; 9711 } 9712 9713 dm_new_plane_state->dc_state = dc_new_plane_state; 9714 9715 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9716 9717 /* Tell DC to do a full surface update every time there 9718 * is a plane change. Inefficient, but works for now. 9719 */ 9720 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9721 9722 *lock_and_validation_needed = true; 9723 } 9724 9725 9726 return ret; 9727 } 9728 9729 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9730 int *src_w, int *src_h) 9731 { 9732 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9733 case DRM_MODE_ROTATE_90: 9734 case DRM_MODE_ROTATE_270: 9735 *src_w = plane_state->src_h >> 16; 9736 *src_h = plane_state->src_w >> 16; 9737 break; 9738 case DRM_MODE_ROTATE_0: 9739 case DRM_MODE_ROTATE_180: 9740 default: 9741 *src_w = plane_state->src_w >> 16; 9742 *src_h = plane_state->src_h >> 16; 9743 break; 9744 } 9745 } 9746 9747 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9748 struct drm_crtc *crtc, 9749 struct drm_crtc_state *new_crtc_state) 9750 { 9751 struct drm_plane *cursor = crtc->cursor, *underlying; 9752 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9753 int i; 9754 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9755 int cursor_src_w, cursor_src_h; 9756 int underlying_src_w, underlying_src_h; 9757 9758 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9759 * cursor per pipe but it's going to inherit the scaling and 9760 * positioning from the underlying pipe. Check the cursor plane's 9761 * blending properties match the underlying planes'. */ 9762 9763 new_cursor_state = drm_atomic_get_new_plane_state(state, cursor); 9764 if (!new_cursor_state || !new_cursor_state->fb) { 9765 return 0; 9766 } 9767 9768 dm_get_oriented_plane_size(new_cursor_state, &cursor_src_w, &cursor_src_h); 9769 cursor_scale_w = new_cursor_state->crtc_w * 1000 / cursor_src_w; 9770 cursor_scale_h = new_cursor_state->crtc_h * 1000 / cursor_src_h; 9771 9772 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9773 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9774 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9775 continue; 9776 9777 /* Ignore disabled planes */ 9778 if (!new_underlying_state->fb) 9779 continue; 9780 9781 dm_get_oriented_plane_size(new_underlying_state, 9782 &underlying_src_w, &underlying_src_h); 9783 underlying_scale_w = new_underlying_state->crtc_w * 1000 / underlying_src_w; 9784 underlying_scale_h = new_underlying_state->crtc_h * 1000 / underlying_src_h; 9785 9786 if (cursor_scale_w != underlying_scale_w || 9787 cursor_scale_h != underlying_scale_h) { 9788 drm_dbg_atomic(crtc->dev, 9789 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 9790 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 9791 return -EINVAL; 9792 } 9793 9794 /* If this plane covers the whole CRTC, no need to check planes underneath */ 9795 if (new_underlying_state->crtc_x <= 0 && 9796 new_underlying_state->crtc_y <= 0 && 9797 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 9798 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 9799 break; 9800 } 9801 9802 return 0; 9803 } 9804 9805 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 9806 { 9807 struct drm_connector *connector; 9808 struct drm_connector_state *conn_state, *old_conn_state; 9809 struct amdgpu_dm_connector *aconnector = NULL; 9810 int i; 9811 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 9812 if (!conn_state->crtc) 9813 conn_state = old_conn_state; 9814 9815 if (conn_state->crtc != crtc) 9816 continue; 9817 9818 aconnector = to_amdgpu_dm_connector(connector); 9819 if (!aconnector->mst_output_port || !aconnector->mst_root) 9820 aconnector = NULL; 9821 else 9822 break; 9823 } 9824 9825 if (!aconnector) 9826 return 0; 9827 9828 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 9829 } 9830 9831 /** 9832 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 9833 * 9834 * @dev: The DRM device 9835 * @state: The atomic state to commit 9836 * 9837 * Validate that the given atomic state is programmable by DC into hardware. 9838 * This involves constructing a &struct dc_state reflecting the new hardware 9839 * state we wish to commit, then querying DC to see if it is programmable. It's 9840 * important not to modify the existing DC state. Otherwise, atomic_check 9841 * may unexpectedly commit hardware changes. 9842 * 9843 * When validating the DC state, it's important that the right locks are 9844 * acquired. For full updates case which removes/adds/updates streams on one 9845 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 9846 * that any such full update commit will wait for completion of any outstanding 9847 * flip using DRMs synchronization events. 9848 * 9849 * Note that DM adds the affected connectors for all CRTCs in state, when that 9850 * might not seem necessary. This is because DC stream creation requires the 9851 * DC sink, which is tied to the DRM connector state. Cleaning this up should 9852 * be possible but non-trivial - a possible TODO item. 9853 * 9854 * Return: -Error code if validation failed. 9855 */ 9856 static int amdgpu_dm_atomic_check(struct drm_device *dev, 9857 struct drm_atomic_state *state) 9858 { 9859 struct amdgpu_device *adev = drm_to_adev(dev); 9860 struct dm_atomic_state *dm_state = NULL; 9861 struct dc *dc = adev->dm.dc; 9862 struct drm_connector *connector; 9863 struct drm_connector_state *old_con_state, *new_con_state; 9864 struct drm_crtc *crtc; 9865 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9866 struct drm_plane *plane; 9867 struct drm_plane_state *old_plane_state, *new_plane_state; 9868 enum dc_status status; 9869 int ret, i; 9870 bool lock_and_validation_needed = false; 9871 bool is_top_most_overlay = true; 9872 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9873 struct drm_dp_mst_topology_mgr *mgr; 9874 struct drm_dp_mst_topology_state *mst_state; 9875 struct dsc_mst_fairness_vars vars[MAX_PIPES]; 9876 9877 trace_amdgpu_dm_atomic_check_begin(state); 9878 9879 ret = drm_atomic_helper_check_modeset(dev, state); 9880 if (ret) { 9881 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 9882 goto fail; 9883 } 9884 9885 /* Check connector changes */ 9886 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9887 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 9888 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 9889 9890 /* Skip connectors that are disabled or part of modeset already. */ 9891 if (!new_con_state->crtc) 9892 continue; 9893 9894 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 9895 if (IS_ERR(new_crtc_state)) { 9896 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 9897 ret = PTR_ERR(new_crtc_state); 9898 goto fail; 9899 } 9900 9901 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 9902 dm_old_con_state->scaling != dm_new_con_state->scaling) 9903 new_crtc_state->connectors_changed = true; 9904 } 9905 9906 if (dc_resource_is_dsc_encoding_supported(dc)) { 9907 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9908 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9909 ret = add_affected_mst_dsc_crtcs(state, crtc); 9910 if (ret) { 9911 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 9912 goto fail; 9913 } 9914 } 9915 } 9916 } 9917 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9918 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9919 9920 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 9921 !new_crtc_state->color_mgmt_changed && 9922 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 9923 dm_old_crtc_state->dsc_force_changed == false) 9924 continue; 9925 9926 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 9927 if (ret) { 9928 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 9929 goto fail; 9930 } 9931 9932 if (!new_crtc_state->enable) 9933 continue; 9934 9935 ret = drm_atomic_add_affected_connectors(state, crtc); 9936 if (ret) { 9937 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 9938 goto fail; 9939 } 9940 9941 ret = drm_atomic_add_affected_planes(state, crtc); 9942 if (ret) { 9943 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 9944 goto fail; 9945 } 9946 9947 if (dm_old_crtc_state->dsc_force_changed) 9948 new_crtc_state->mode_changed = true; 9949 } 9950 9951 /* 9952 * Add all primary and overlay planes on the CRTC to the state 9953 * whenever a plane is enabled to maintain correct z-ordering 9954 * and to enable fast surface updates. 9955 */ 9956 drm_for_each_crtc(crtc, dev) { 9957 bool modified = false; 9958 9959 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9960 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9961 continue; 9962 9963 if (new_plane_state->crtc == crtc || 9964 old_plane_state->crtc == crtc) { 9965 modified = true; 9966 break; 9967 } 9968 } 9969 9970 if (!modified) 9971 continue; 9972 9973 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 9974 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9975 continue; 9976 9977 new_plane_state = 9978 drm_atomic_get_plane_state(state, plane); 9979 9980 if (IS_ERR(new_plane_state)) { 9981 ret = PTR_ERR(new_plane_state); 9982 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 9983 goto fail; 9984 } 9985 } 9986 } 9987 9988 /* 9989 * DC consults the zpos (layer_index in DC terminology) to determine the 9990 * hw plane on which to enable the hw cursor (see 9991 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 9992 * atomic state, so call drm helper to normalize zpos. 9993 */ 9994 ret = drm_atomic_normalize_zpos(dev, state); 9995 if (ret) { 9996 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 9997 goto fail; 9998 } 9999 10000 /* Remove exiting planes if they are modified */ 10001 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10002 ret = dm_update_plane_state(dc, state, plane, 10003 old_plane_state, 10004 new_plane_state, 10005 false, 10006 &lock_and_validation_needed, 10007 &is_top_most_overlay); 10008 if (ret) { 10009 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10010 goto fail; 10011 } 10012 } 10013 10014 /* Disable all crtcs which require disable */ 10015 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10016 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10017 old_crtc_state, 10018 new_crtc_state, 10019 false, 10020 &lock_and_validation_needed); 10021 if (ret) { 10022 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10023 goto fail; 10024 } 10025 } 10026 10027 /* Enable all crtcs which require enable */ 10028 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10029 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10030 old_crtc_state, 10031 new_crtc_state, 10032 true, 10033 &lock_and_validation_needed); 10034 if (ret) { 10035 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10036 goto fail; 10037 } 10038 } 10039 10040 /* Add new/modified planes */ 10041 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10042 ret = dm_update_plane_state(dc, state, plane, 10043 old_plane_state, 10044 new_plane_state, 10045 true, 10046 &lock_and_validation_needed, 10047 &is_top_most_overlay); 10048 if (ret) { 10049 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10050 goto fail; 10051 } 10052 } 10053 10054 if (dc_resource_is_dsc_encoding_supported(dc)) { 10055 ret = pre_validate_dsc(state, &dm_state, vars); 10056 if (ret != 0) 10057 goto fail; 10058 } 10059 10060 /* Run this here since we want to validate the streams we created */ 10061 ret = drm_atomic_helper_check_planes(dev, state); 10062 if (ret) { 10063 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10064 goto fail; 10065 } 10066 10067 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10068 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10069 if (dm_new_crtc_state->mpo_requested) 10070 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10071 } 10072 10073 /* Check cursor planes scaling */ 10074 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10075 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10076 if (ret) { 10077 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10078 goto fail; 10079 } 10080 } 10081 10082 if (state->legacy_cursor_update) { 10083 /* 10084 * This is a fast cursor update coming from the plane update 10085 * helper, check if it can be done asynchronously for better 10086 * performance. 10087 */ 10088 state->async_update = 10089 !drm_atomic_helper_async_check(dev, state); 10090 10091 /* 10092 * Skip the remaining global validation if this is an async 10093 * update. Cursor updates can be done without affecting 10094 * state or bandwidth calcs and this avoids the performance 10095 * penalty of locking the private state object and 10096 * allocating a new dc_state. 10097 */ 10098 if (state->async_update) 10099 return 0; 10100 } 10101 10102 /* Check scaling and underscan changes*/ 10103 /* TODO Removed scaling changes validation due to inability to commit 10104 * new stream into context w\o causing full reset. Need to 10105 * decide how to handle. 10106 */ 10107 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10108 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10109 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10110 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10111 10112 /* Skip any modesets/resets */ 10113 if (!acrtc || drm_atomic_crtc_needs_modeset( 10114 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10115 continue; 10116 10117 /* Skip any thing not scale or underscan changes */ 10118 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10119 continue; 10120 10121 lock_and_validation_needed = true; 10122 } 10123 10124 /* set the slot info for each mst_state based on the link encoding format */ 10125 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10126 struct amdgpu_dm_connector *aconnector; 10127 struct drm_connector *connector; 10128 struct drm_connector_list_iter iter; 10129 u8 link_coding_cap; 10130 10131 drm_connector_list_iter_begin(dev, &iter); 10132 drm_for_each_connector_iter(connector, &iter) { 10133 if (connector->index == mst_state->mgr->conn_base_id) { 10134 aconnector = to_amdgpu_dm_connector(connector); 10135 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10136 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10137 10138 break; 10139 } 10140 } 10141 drm_connector_list_iter_end(&iter); 10142 } 10143 10144 /** 10145 * Streams and planes are reset when there are changes that affect 10146 * bandwidth. Anything that affects bandwidth needs to go through 10147 * DC global validation to ensure that the configuration can be applied 10148 * to hardware. 10149 * 10150 * We have to currently stall out here in atomic_check for outstanding 10151 * commits to finish in this case because our IRQ handlers reference 10152 * DRM state directly - we can end up disabling interrupts too early 10153 * if we don't. 10154 * 10155 * TODO: Remove this stall and drop DM state private objects. 10156 */ 10157 if (lock_and_validation_needed) { 10158 ret = dm_atomic_get_state(state, &dm_state); 10159 if (ret) { 10160 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10161 goto fail; 10162 } 10163 10164 ret = do_aquire_global_lock(dev, state); 10165 if (ret) { 10166 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10167 goto fail; 10168 } 10169 10170 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10171 if (ret) { 10172 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10173 ret = -EINVAL; 10174 goto fail; 10175 } 10176 10177 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10178 if (ret) { 10179 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10180 goto fail; 10181 } 10182 10183 /* 10184 * Perform validation of MST topology in the state: 10185 * We need to perform MST atomic check before calling 10186 * dc_validate_global_state(), or there is a chance 10187 * to get stuck in an infinite loop and hang eventually. 10188 */ 10189 ret = drm_dp_mst_atomic_check(state); 10190 if (ret) { 10191 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10192 goto fail; 10193 } 10194 status = dc_validate_global_state(dc, dm_state->context, true); 10195 if (status != DC_OK) { 10196 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10197 dc_status_to_str(status), status); 10198 ret = -EINVAL; 10199 goto fail; 10200 } 10201 } else { 10202 /* 10203 * The commit is a fast update. Fast updates shouldn't change 10204 * the DC context, affect global validation, and can have their 10205 * commit work done in parallel with other commits not touching 10206 * the same resource. If we have a new DC context as part of 10207 * the DM atomic state from validation we need to free it and 10208 * retain the existing one instead. 10209 * 10210 * Furthermore, since the DM atomic state only contains the DC 10211 * context and can safely be annulled, we can free the state 10212 * and clear the associated private object now to free 10213 * some memory and avoid a possible use-after-free later. 10214 */ 10215 10216 for (i = 0; i < state->num_private_objs; i++) { 10217 struct drm_private_obj *obj = state->private_objs[i].ptr; 10218 10219 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10220 int j = state->num_private_objs-1; 10221 10222 dm_atomic_destroy_state(obj, 10223 state->private_objs[i].state); 10224 10225 /* If i is not at the end of the array then the 10226 * last element needs to be moved to where i was 10227 * before the array can safely be truncated. 10228 */ 10229 if (i != j) 10230 state->private_objs[i] = 10231 state->private_objs[j]; 10232 10233 state->private_objs[j].ptr = NULL; 10234 state->private_objs[j].state = NULL; 10235 state->private_objs[j].old_state = NULL; 10236 state->private_objs[j].new_state = NULL; 10237 10238 state->num_private_objs = j; 10239 break; 10240 } 10241 } 10242 } 10243 10244 /* Store the overall update type for use later in atomic check. */ 10245 for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) { 10246 struct dm_crtc_state *dm_new_crtc_state = 10247 to_dm_crtc_state(new_crtc_state); 10248 10249 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10250 UPDATE_TYPE_FULL : 10251 UPDATE_TYPE_FAST; 10252 } 10253 10254 /* Must be success */ 10255 WARN_ON(ret); 10256 10257 trace_amdgpu_dm_atomic_check_finish(state, ret); 10258 10259 return ret; 10260 10261 fail: 10262 if (ret == -EDEADLK) 10263 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10264 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10265 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10266 else 10267 DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret); 10268 10269 trace_amdgpu_dm_atomic_check_finish(state, ret); 10270 10271 return ret; 10272 } 10273 10274 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10275 struct amdgpu_dm_connector *amdgpu_dm_connector) 10276 { 10277 u8 dpcd_data; 10278 bool capable = false; 10279 10280 if (amdgpu_dm_connector->dc_link && 10281 dm_helpers_dp_read_dpcd( 10282 NULL, 10283 amdgpu_dm_connector->dc_link, 10284 DP_DOWN_STREAM_PORT_COUNT, 10285 &dpcd_data, 10286 sizeof(dpcd_data))) { 10287 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10288 } 10289 10290 return capable; 10291 } 10292 10293 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10294 unsigned int offset, 10295 unsigned int total_length, 10296 u8 *data, 10297 unsigned int length, 10298 struct amdgpu_hdmi_vsdb_info *vsdb) 10299 { 10300 bool res; 10301 union dmub_rb_cmd cmd; 10302 struct dmub_cmd_send_edid_cea *input; 10303 struct dmub_cmd_edid_cea_output *output; 10304 10305 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10306 return false; 10307 10308 memset(&cmd, 0, sizeof(cmd)); 10309 10310 input = &cmd.edid_cea.data.input; 10311 10312 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10313 cmd.edid_cea.header.sub_type = 0; 10314 cmd.edid_cea.header.payload_bytes = 10315 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10316 input->offset = offset; 10317 input->length = length; 10318 input->cea_total_length = total_length; 10319 memcpy(input->payload, data, length); 10320 10321 res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 10322 if (!res) { 10323 DRM_ERROR("EDID CEA parser failed\n"); 10324 return false; 10325 } 10326 10327 output = &cmd.edid_cea.data.output; 10328 10329 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10330 if (!output->ack.success) { 10331 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10332 output->ack.offset); 10333 } 10334 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10335 if (!output->amd_vsdb.vsdb_found) 10336 return false; 10337 10338 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10339 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10340 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10341 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10342 } else { 10343 DRM_WARN("Unknown EDID CEA parser results\n"); 10344 return false; 10345 } 10346 10347 return true; 10348 } 10349 10350 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10351 u8 *edid_ext, int len, 10352 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10353 { 10354 int i; 10355 10356 /* send extension block to DMCU for parsing */ 10357 for (i = 0; i < len; i += 8) { 10358 bool res; 10359 int offset; 10360 10361 /* send 8 bytes a time */ 10362 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10363 return false; 10364 10365 if (i+8 == len) { 10366 /* EDID block sent completed, expect result */ 10367 int version, min_rate, max_rate; 10368 10369 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10370 if (res) { 10371 /* amd vsdb found */ 10372 vsdb_info->freesync_supported = 1; 10373 vsdb_info->amd_vsdb_version = version; 10374 vsdb_info->min_refresh_rate_hz = min_rate; 10375 vsdb_info->max_refresh_rate_hz = max_rate; 10376 return true; 10377 } 10378 /* not amd vsdb */ 10379 return false; 10380 } 10381 10382 /* check for ack*/ 10383 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10384 if (!res) 10385 return false; 10386 } 10387 10388 return false; 10389 } 10390 10391 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10392 u8 *edid_ext, int len, 10393 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10394 { 10395 int i; 10396 10397 /* send extension block to DMCU for parsing */ 10398 for (i = 0; i < len; i += 8) { 10399 /* send 8 bytes a time */ 10400 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10401 return false; 10402 } 10403 10404 return vsdb_info->freesync_supported; 10405 } 10406 10407 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10408 u8 *edid_ext, int len, 10409 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10410 { 10411 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10412 bool ret; 10413 10414 mutex_lock(&adev->dm.dc_lock); 10415 if (adev->dm.dmub_srv) 10416 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10417 else 10418 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10419 mutex_unlock(&adev->dm.dc_lock); 10420 return ret; 10421 } 10422 10423 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10424 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10425 { 10426 u8 *edid_ext = NULL; 10427 int i; 10428 bool valid_vsdb_found = false; 10429 10430 /*----- drm_find_cea_extension() -----*/ 10431 /* No EDID or EDID extensions */ 10432 if (edid == NULL || edid->extensions == 0) 10433 return -ENODEV; 10434 10435 /* Find CEA extension */ 10436 for (i = 0; i < edid->extensions; i++) { 10437 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10438 if (edid_ext[0] == CEA_EXT) 10439 break; 10440 } 10441 10442 if (i == edid->extensions) 10443 return -ENODEV; 10444 10445 /*----- cea_db_offsets() -----*/ 10446 if (edid_ext[0] != CEA_EXT) 10447 return -ENODEV; 10448 10449 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10450 10451 return valid_vsdb_found ? i : -ENODEV; 10452 } 10453 10454 /** 10455 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10456 * 10457 * @connector: Connector to query. 10458 * @edid: EDID from monitor 10459 * 10460 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10461 * track of some of the display information in the internal data struct used by 10462 * amdgpu_dm. This function checks which type of connector we need to set the 10463 * FreeSync parameters. 10464 */ 10465 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10466 struct edid *edid) 10467 { 10468 int i = 0; 10469 struct detailed_timing *timing; 10470 struct detailed_non_pixel *data; 10471 struct detailed_data_monitor_range *range; 10472 struct amdgpu_dm_connector *amdgpu_dm_connector = 10473 to_amdgpu_dm_connector(connector); 10474 struct dm_connector_state *dm_con_state = NULL; 10475 struct dc_sink *sink; 10476 10477 struct drm_device *dev = connector->dev; 10478 struct amdgpu_device *adev = drm_to_adev(dev); 10479 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10480 bool freesync_capable = false; 10481 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10482 10483 if (!connector->state) { 10484 DRM_ERROR("%s - Connector has no state", __func__); 10485 goto update; 10486 } 10487 10488 sink = amdgpu_dm_connector->dc_sink ? 10489 amdgpu_dm_connector->dc_sink : 10490 amdgpu_dm_connector->dc_em_sink; 10491 10492 if (!edid || !sink) { 10493 dm_con_state = to_dm_connector_state(connector->state); 10494 10495 amdgpu_dm_connector->min_vfreq = 0; 10496 amdgpu_dm_connector->max_vfreq = 0; 10497 amdgpu_dm_connector->pixel_clock_mhz = 0; 10498 connector->display_info.monitor_range.min_vfreq = 0; 10499 connector->display_info.monitor_range.max_vfreq = 0; 10500 freesync_capable = false; 10501 10502 goto update; 10503 } 10504 10505 dm_con_state = to_dm_connector_state(connector->state); 10506 10507 if (!adev->dm.freesync_module) 10508 goto update; 10509 10510 if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT 10511 || sink->sink_signal == SIGNAL_TYPE_EDP) { 10512 bool edid_check_required = false; 10513 10514 if (edid) { 10515 edid_check_required = is_dp_capable_without_timing_msa( 10516 adev->dm.dc, 10517 amdgpu_dm_connector); 10518 } 10519 10520 if (edid_check_required == true && (edid->version > 1 || 10521 (edid->version == 1 && edid->revision > 1))) { 10522 for (i = 0; i < 4; i++) { 10523 10524 timing = &edid->detailed_timings[i]; 10525 data = &timing->data.other_data; 10526 range = &data->data.range; 10527 /* 10528 * Check if monitor has continuous frequency mode 10529 */ 10530 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10531 continue; 10532 /* 10533 * Check for flag range limits only. If flag == 1 then 10534 * no additional timing information provided. 10535 * Default GTF, GTF Secondary curve and CVT are not 10536 * supported 10537 */ 10538 if (range->flags != 1) 10539 continue; 10540 10541 amdgpu_dm_connector->min_vfreq = range->min_vfreq; 10542 amdgpu_dm_connector->max_vfreq = range->max_vfreq; 10543 amdgpu_dm_connector->pixel_clock_mhz = 10544 range->pixel_clock_mhz * 10; 10545 10546 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10547 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10548 10549 break; 10550 } 10551 10552 if (amdgpu_dm_connector->max_vfreq - 10553 amdgpu_dm_connector->min_vfreq > 10) { 10554 10555 freesync_capable = true; 10556 } 10557 } 10558 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10559 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10560 if (i >= 0 && vsdb_info.freesync_supported) { 10561 timing = &edid->detailed_timings[i]; 10562 data = &timing->data.other_data; 10563 10564 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10565 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10566 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10567 freesync_capable = true; 10568 10569 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10570 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10571 } 10572 } 10573 10574 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10575 10576 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10577 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10578 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10579 10580 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10581 amdgpu_dm_connector->as_type = as_type; 10582 amdgpu_dm_connector->vsdb_info = vsdb_info; 10583 10584 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10585 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10586 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10587 freesync_capable = true; 10588 10589 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10590 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10591 } 10592 } 10593 10594 update: 10595 if (dm_con_state) 10596 dm_con_state->freesync_capable = freesync_capable; 10597 10598 if (connector->vrr_capable_property) 10599 drm_connector_set_vrr_capable_property(connector, 10600 freesync_capable); 10601 } 10602 10603 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10604 { 10605 struct amdgpu_device *adev = drm_to_adev(dev); 10606 struct dc *dc = adev->dm.dc; 10607 int i; 10608 10609 mutex_lock(&adev->dm.dc_lock); 10610 if (dc->current_state) { 10611 for (i = 0; i < dc->current_state->stream_count; ++i) 10612 dc->current_state->streams[i] 10613 ->triggered_crtc_reset.enabled = 10614 adev->dm.force_timing_sync; 10615 10616 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10617 dc_trigger_sync(dc, dc->current_state); 10618 } 10619 mutex_unlock(&adev->dm.dc_lock); 10620 } 10621 10622 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10623 u32 value, const char *func_name) 10624 { 10625 #ifdef DM_CHECK_ADDR_0 10626 if (address == 0) { 10627 DC_ERR("invalid register write. address = 0"); 10628 return; 10629 } 10630 #endif 10631 cgs_write_register(ctx->cgs_device, address, value); 10632 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10633 } 10634 10635 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10636 const char *func_name) 10637 { 10638 u32 value; 10639 #ifdef DM_CHECK_ADDR_0 10640 if (address == 0) { 10641 DC_ERR("invalid register read; address = 0\n"); 10642 return 0; 10643 } 10644 #endif 10645 10646 if (ctx->dmub_srv && 10647 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10648 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10649 ASSERT(false); 10650 return 0; 10651 } 10652 10653 value = cgs_read_register(ctx->cgs_device, address); 10654 10655 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10656 10657 return value; 10658 } 10659 10660 int amdgpu_dm_process_dmub_aux_transfer_sync( 10661 struct dc_context *ctx, 10662 unsigned int link_index, 10663 struct aux_payload *payload, 10664 enum aux_return_code_type *operation_result) 10665 { 10666 struct amdgpu_device *adev = ctx->driver_context; 10667 struct dmub_notification *p_notify = adev->dm.dmub_notify; 10668 int ret = -1; 10669 10670 mutex_lock(&adev->dm.dpia_aux_lock); 10671 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 10672 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 10673 goto out; 10674 } 10675 10676 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10677 DRM_ERROR("wait_for_completion_timeout timeout!"); 10678 *operation_result = AUX_RET_ERROR_TIMEOUT; 10679 goto out; 10680 } 10681 10682 if (p_notify->result != AUX_RET_SUCCESS) { 10683 /* 10684 * Transient states before tunneling is enabled could 10685 * lead to this error. We can ignore this for now. 10686 */ 10687 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 10688 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 10689 payload->address, payload->length, 10690 p_notify->result); 10691 } 10692 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10693 goto out; 10694 } 10695 10696 10697 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 10698 if (!payload->write && p_notify->aux_reply.length && 10699 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 10700 10701 if (payload->length != p_notify->aux_reply.length) { 10702 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 10703 p_notify->aux_reply.length, 10704 payload->address, payload->length); 10705 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10706 goto out; 10707 } 10708 10709 memcpy(payload->data, p_notify->aux_reply.data, 10710 p_notify->aux_reply.length); 10711 } 10712 10713 /* success */ 10714 ret = p_notify->aux_reply.length; 10715 *operation_result = p_notify->result; 10716 out: 10717 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10718 mutex_unlock(&adev->dm.dpia_aux_lock); 10719 return ret; 10720 } 10721 10722 int amdgpu_dm_process_dmub_set_config_sync( 10723 struct dc_context *ctx, 10724 unsigned int link_index, 10725 struct set_config_cmd_payload *payload, 10726 enum set_config_status *operation_result) 10727 { 10728 struct amdgpu_device *adev = ctx->driver_context; 10729 bool is_cmd_complete; 10730 int ret; 10731 10732 mutex_lock(&adev->dm.dpia_aux_lock); 10733 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 10734 link_index, payload, adev->dm.dmub_notify); 10735 10736 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10737 ret = 0; 10738 *operation_result = adev->dm.dmub_notify->sc_status; 10739 } else { 10740 DRM_ERROR("wait_for_completion_timeout timeout!"); 10741 ret = -1; 10742 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 10743 } 10744 10745 if (!is_cmd_complete) 10746 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10747 mutex_unlock(&adev->dm.dpia_aux_lock); 10748 return ret; 10749 } 10750 10751 /* 10752 * Check whether seamless boot is supported. 10753 * 10754 * So far we only support seamless boot on CHIP_VANGOGH. 10755 * If everything goes well, we may consider expanding 10756 * seamless boot to other ASICs. 10757 */ 10758 bool check_seamless_boot_capability(struct amdgpu_device *adev) 10759 { 10760 switch (adev->ip_versions[DCE_HWIP][0]) { 10761 case IP_VERSION(3, 0, 1): 10762 if (!adev->mman.keep_stolen_vga_memory) 10763 return true; 10764 break; 10765 default: 10766 break; 10767 } 10768 10769 return false; 10770 } 10771 10772 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 10773 { 10774 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 10775 } 10776 10777 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 10778 { 10779 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 10780 } 10781