1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 if (crtc >= adev->mode_info.num_crtc) 249 return 0; 250 else { 251 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 252 253 if (acrtc->dm_irq_params.stream == NULL) { 254 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 255 crtc); 256 return 0; 257 } 258 259 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 260 } 261 } 262 263 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 264 u32 *vbl, u32 *position) 265 { 266 u32 v_blank_start, v_blank_end, h_position, v_position; 267 268 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 269 return -EINVAL; 270 else { 271 struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc]; 272 273 if (acrtc->dm_irq_params.stream == NULL) { 274 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 275 crtc); 276 return 0; 277 } 278 279 /* 280 * TODO rework base driver to use values directly. 281 * for now parse it back into reg-format 282 */ 283 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 284 &v_blank_start, 285 &v_blank_end, 286 &h_position, 287 &v_position); 288 289 *position = v_position | (h_position << 16); 290 *vbl = v_blank_start | (v_blank_end << 16); 291 } 292 293 return 0; 294 } 295 296 static bool dm_is_idle(void *handle) 297 { 298 /* XXX todo */ 299 return true; 300 } 301 302 static int dm_wait_for_idle(void *handle) 303 { 304 /* XXX todo */ 305 return 0; 306 } 307 308 static bool dm_check_soft_reset(void *handle) 309 { 310 return false; 311 } 312 313 static int dm_soft_reset(void *handle) 314 { 315 /* XXX todo */ 316 return 0; 317 } 318 319 static struct amdgpu_crtc * 320 get_crtc_by_otg_inst(struct amdgpu_device *adev, 321 int otg_inst) 322 { 323 struct drm_device *dev = adev_to_drm(adev); 324 struct drm_crtc *crtc; 325 struct amdgpu_crtc *amdgpu_crtc; 326 327 if (WARN_ON(otg_inst == -1)) 328 return adev->mode_info.crtcs[0]; 329 330 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 331 amdgpu_crtc = to_amdgpu_crtc(crtc); 332 333 if (amdgpu_crtc->otg_inst == otg_inst) 334 return amdgpu_crtc; 335 } 336 337 return NULL; 338 } 339 340 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 341 struct dm_crtc_state *new_state) 342 { 343 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 344 return true; 345 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 346 return true; 347 else 348 return false; 349 } 350 351 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 352 int planes_count) 353 { 354 int i, j; 355 356 for (i = 0, j = planes_count - 1; i < j; i++, j--) 357 swap(array_of_surface_update[i], array_of_surface_update[j]); 358 } 359 360 /** 361 * update_planes_and_stream_adapter() - Send planes to be updated in DC 362 * 363 * DC has a generic way to update planes and stream via 364 * dc_update_planes_and_stream function; however, DM might need some 365 * adjustments and preparation before calling it. This function is a wrapper 366 * for the dc_update_planes_and_stream that does any required configuration 367 * before passing control to DC. 368 */ 369 static inline bool update_planes_and_stream_adapter(struct dc *dc, 370 int update_type, 371 int planes_count, 372 struct dc_stream_state *stream, 373 struct dc_stream_update *stream_update, 374 struct dc_surface_update *array_of_surface_update) 375 { 376 reverse_planes_order(array_of_surface_update, planes_count); 377 378 /* 379 * Previous frame finished and HW is ready for optimization. 380 */ 381 if (update_type == UPDATE_TYPE_FAST) 382 dc_post_update_surfaces_to_stream(dc); 383 384 return dc_update_planes_and_stream(dc, 385 array_of_surface_update, 386 planes_count, 387 stream, 388 stream_update); 389 } 390 391 /** 392 * dm_pflip_high_irq() - Handle pageflip interrupt 393 * @interrupt_params: ignored 394 * 395 * Handles the pageflip interrupt by notifying all interested parties 396 * that the pageflip has been completed. 397 */ 398 static void dm_pflip_high_irq(void *interrupt_params) 399 { 400 struct amdgpu_crtc *amdgpu_crtc; 401 struct common_irq_params *irq_params = interrupt_params; 402 struct amdgpu_device *adev = irq_params->adev; 403 unsigned long flags; 404 struct drm_pending_vblank_event *e; 405 u32 vpos, hpos, v_blank_start, v_blank_end; 406 bool vrr_active; 407 408 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 409 410 /* IRQ could occur when in initial stage */ 411 /* TODO work and BO cleanup */ 412 if (amdgpu_crtc == NULL) { 413 DC_LOG_PFLIP("CRTC is null, returning.\n"); 414 return; 415 } 416 417 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 418 419 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){ 420 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n", 421 amdgpu_crtc->pflip_status, 422 AMDGPU_FLIP_SUBMITTED, 423 amdgpu_crtc->crtc_id, 424 amdgpu_crtc); 425 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 426 return; 427 } 428 429 /* page flip completed. */ 430 e = amdgpu_crtc->event; 431 amdgpu_crtc->event = NULL; 432 433 WARN_ON(!e); 434 435 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 436 437 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 438 if (!vrr_active || 439 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 440 &v_blank_end, &hpos, &vpos) || 441 (vpos < v_blank_start)) { 442 /* Update to correct count and vblank timestamp if racing with 443 * vblank irq. This also updates to the correct vblank timestamp 444 * even in VRR mode, as scanout is past the front-porch atm. 445 */ 446 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 447 448 /* Wake up userspace by sending the pageflip event with proper 449 * count and timestamp of vblank of flip completion. 450 */ 451 if (e) { 452 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 453 454 /* Event sent, so done with vblank for this flip */ 455 drm_crtc_vblank_put(&amdgpu_crtc->base); 456 } 457 } else if (e) { 458 /* VRR active and inside front-porch: vblank count and 459 * timestamp for pageflip event will only be up to date after 460 * drm_crtc_handle_vblank() has been executed from late vblank 461 * irq handler after start of back-porch (vline 0). We queue the 462 * pageflip event for send-out by drm_crtc_handle_vblank() with 463 * updated timestamp and count, once it runs after us. 464 * 465 * We need to open-code this instead of using the helper 466 * drm_crtc_arm_vblank_event(), as that helper would 467 * call drm_crtc_accurate_vblank_count(), which we must 468 * not call in VRR mode while we are in front-porch! 469 */ 470 471 /* sequence will be replaced by real count during send-out. */ 472 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 473 e->pipe = amdgpu_crtc->crtc_id; 474 475 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 476 e = NULL; 477 } 478 479 /* Keep track of vblank of this flip for flip throttling. We use the 480 * cooked hw counter, as that one incremented at start of this vblank 481 * of pageflip completion, so last_flip_vblank is the forbidden count 482 * for queueing new pageflips if vsync + VRR is enabled. 483 */ 484 amdgpu_crtc->dm_irq_params.last_flip_vblank = 485 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 486 487 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 488 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 489 490 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 491 amdgpu_crtc->crtc_id, amdgpu_crtc, 492 vrr_active, (int) !e); 493 } 494 495 static void dm_vupdate_high_irq(void *interrupt_params) 496 { 497 struct common_irq_params *irq_params = interrupt_params; 498 struct amdgpu_device *adev = irq_params->adev; 499 struct amdgpu_crtc *acrtc; 500 struct drm_device *drm_dev; 501 struct drm_vblank_crtc *vblank; 502 ktime_t frame_duration_ns, previous_timestamp; 503 unsigned long flags; 504 int vrr_active; 505 506 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 507 508 if (acrtc) { 509 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 510 drm_dev = acrtc->base.dev; 511 vblank = &drm_dev->vblank[acrtc->base.index]; 512 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 513 frame_duration_ns = vblank->time - previous_timestamp; 514 515 if (frame_duration_ns > 0) { 516 trace_amdgpu_refresh_rate_track(acrtc->base.index, 517 frame_duration_ns, 518 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 519 atomic64_set(&irq_params->previous_timestamp, vblank->time); 520 } 521 522 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 523 acrtc->crtc_id, 524 vrr_active); 525 526 /* Core vblank handling is done here after end of front-porch in 527 * vrr mode, as vblank timestamping will give valid results 528 * while now done after front-porch. This will also deliver 529 * page-flip completion events that have been queued to us 530 * if a pageflip happened inside front-porch. 531 */ 532 if (vrr_active) { 533 amdgpu_dm_crtc_handle_vblank(acrtc); 534 535 /* BTR processing for pre-DCE12 ASICs */ 536 if (acrtc->dm_irq_params.stream && 537 adev->family < AMDGPU_FAMILY_AI) { 538 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 539 mod_freesync_handle_v_update( 540 adev->dm.freesync_module, 541 acrtc->dm_irq_params.stream, 542 &acrtc->dm_irq_params.vrr_params); 543 544 dc_stream_adjust_vmin_vmax( 545 adev->dm.dc, 546 acrtc->dm_irq_params.stream, 547 &acrtc->dm_irq_params.vrr_params.adjust); 548 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 549 } 550 } 551 } 552 } 553 554 /** 555 * dm_crtc_high_irq() - Handles CRTC interrupt 556 * @interrupt_params: used for determining the CRTC instance 557 * 558 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 559 * event handler. 560 */ 561 static void dm_crtc_high_irq(void *interrupt_params) 562 { 563 struct common_irq_params *irq_params = interrupt_params; 564 struct amdgpu_device *adev = irq_params->adev; 565 struct amdgpu_crtc *acrtc; 566 unsigned long flags; 567 int vrr_active; 568 569 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 570 if (!acrtc) 571 return; 572 573 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 574 575 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 576 vrr_active, acrtc->dm_irq_params.active_planes); 577 578 /** 579 * Core vblank handling at start of front-porch is only possible 580 * in non-vrr mode, as only there vblank timestamping will give 581 * valid results while done in front-porch. Otherwise defer it 582 * to dm_vupdate_high_irq after end of front-porch. 583 */ 584 if (!vrr_active) 585 amdgpu_dm_crtc_handle_vblank(acrtc); 586 587 /** 588 * Following stuff must happen at start of vblank, for crc 589 * computation and below-the-range btr support in vrr mode. 590 */ 591 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 592 593 /* BTR updates need to happen before VUPDATE on Vega and above. */ 594 if (adev->family < AMDGPU_FAMILY_AI) 595 return; 596 597 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 598 599 if (acrtc->dm_irq_params.stream && 600 acrtc->dm_irq_params.vrr_params.supported && 601 acrtc->dm_irq_params.freesync_config.state == 602 VRR_STATE_ACTIVE_VARIABLE) { 603 mod_freesync_handle_v_update(adev->dm.freesync_module, 604 acrtc->dm_irq_params.stream, 605 &acrtc->dm_irq_params.vrr_params); 606 607 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 608 &acrtc->dm_irq_params.vrr_params.adjust); 609 } 610 611 /* 612 * If there aren't any active_planes then DCH HUBP may be clock-gated. 613 * In that case, pageflip completion interrupts won't fire and pageflip 614 * completion events won't get delivered. Prevent this by sending 615 * pending pageflip events from here if a flip is still pending. 616 * 617 * If any planes are enabled, use dm_pflip_high_irq() instead, to 618 * avoid race conditions between flip programming and completion, 619 * which could cause too early flip completion events. 620 */ 621 if (adev->family >= AMDGPU_FAMILY_RV && 622 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 623 acrtc->dm_irq_params.active_planes == 0) { 624 if (acrtc->event) { 625 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 626 acrtc->event = NULL; 627 drm_crtc_vblank_put(&acrtc->base); 628 } 629 acrtc->pflip_status = AMDGPU_FLIP_NONE; 630 } 631 632 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 633 } 634 635 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 636 /** 637 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 638 * DCN generation ASICs 639 * @interrupt_params: interrupt parameters 640 * 641 * Used to set crc window/read out crc value at vertical line 0 position 642 */ 643 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 644 { 645 struct common_irq_params *irq_params = interrupt_params; 646 struct amdgpu_device *adev = irq_params->adev; 647 struct amdgpu_crtc *acrtc; 648 649 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 650 651 if (!acrtc) 652 return; 653 654 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 655 } 656 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 657 658 /** 659 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 660 * @adev: amdgpu_device pointer 661 * @notify: dmub notification structure 662 * 663 * Dmub AUX or SET_CONFIG command completion processing callback 664 * Copies dmub notification to DM which is to be read by AUX command. 665 * issuing thread and also signals the event to wake up the thread. 666 */ 667 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 668 struct dmub_notification *notify) 669 { 670 if (adev->dm.dmub_notify) 671 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 672 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 673 complete(&adev->dm.dmub_aux_transfer_done); 674 } 675 676 /** 677 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 678 * @adev: amdgpu_device pointer 679 * @notify: dmub notification structure 680 * 681 * Dmub Hpd interrupt processing callback. Gets displayindex through the 682 * ink index and calls helper to do the processing. 683 */ 684 static void dmub_hpd_callback(struct amdgpu_device *adev, 685 struct dmub_notification *notify) 686 { 687 struct amdgpu_dm_connector *aconnector; 688 struct amdgpu_dm_connector *hpd_aconnector = NULL; 689 struct drm_connector *connector; 690 struct drm_connector_list_iter iter; 691 struct dc_link *link; 692 u8 link_index = 0; 693 struct drm_device *dev; 694 695 if (adev == NULL) 696 return; 697 698 if (notify == NULL) { 699 DRM_ERROR("DMUB HPD callback notification was NULL"); 700 return; 701 } 702 703 if (notify->link_index > adev->dm.dc->link_count) { 704 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 705 return; 706 } 707 708 link_index = notify->link_index; 709 link = adev->dm.dc->links[link_index]; 710 dev = adev->dm.ddev; 711 712 drm_connector_list_iter_begin(dev, &iter); 713 drm_for_each_connector_iter(connector, &iter) { 714 aconnector = to_amdgpu_dm_connector(connector); 715 if (link && aconnector->dc_link == link) { 716 if (notify->type == DMUB_NOTIFICATION_HPD) 717 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 718 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 719 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 720 else 721 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 722 notify->type, link_index); 723 724 hpd_aconnector = aconnector; 725 break; 726 } 727 } 728 drm_connector_list_iter_end(&iter); 729 730 if (hpd_aconnector) { 731 if (notify->type == DMUB_NOTIFICATION_HPD) 732 handle_hpd_irq_helper(hpd_aconnector); 733 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 734 handle_hpd_rx_irq(hpd_aconnector); 735 } 736 } 737 738 /** 739 * register_dmub_notify_callback - Sets callback for DMUB notify 740 * @adev: amdgpu_device pointer 741 * @type: Type of dmub notification 742 * @callback: Dmub interrupt callback function 743 * @dmub_int_thread_offload: offload indicator 744 * 745 * API to register a dmub callback handler for a dmub notification 746 * Also sets indicator whether callback processing to be offloaded. 747 * to dmub interrupt handling thread 748 * Return: true if successfully registered, false if there is existing registration 749 */ 750 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 751 enum dmub_notification_type type, 752 dmub_notify_interrupt_callback_t callback, 753 bool dmub_int_thread_offload) 754 { 755 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 756 adev->dm.dmub_callback[type] = callback; 757 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 758 } else 759 return false; 760 761 return true; 762 } 763 764 static void dm_handle_hpd_work(struct work_struct *work) 765 { 766 struct dmub_hpd_work *dmub_hpd_wrk; 767 768 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 769 770 if (!dmub_hpd_wrk->dmub_notify) { 771 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 772 return; 773 } 774 775 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 776 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 777 dmub_hpd_wrk->dmub_notify); 778 } 779 780 kfree(dmub_hpd_wrk->dmub_notify); 781 kfree(dmub_hpd_wrk); 782 783 } 784 785 #define DMUB_TRACE_MAX_READ 64 786 /** 787 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 788 * @interrupt_params: used for determining the Outbox instance 789 * 790 * Handles the Outbox Interrupt 791 * event handler. 792 */ 793 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 794 { 795 struct dmub_notification notify; 796 struct common_irq_params *irq_params = interrupt_params; 797 struct amdgpu_device *adev = irq_params->adev; 798 struct amdgpu_display_manager *dm = &adev->dm; 799 struct dmcub_trace_buf_entry entry = { 0 }; 800 u32 count = 0; 801 struct dmub_hpd_work *dmub_hpd_wrk; 802 struct dc_link *plink = NULL; 803 804 if (dc_enable_dmub_notifications(adev->dm.dc) && 805 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 806 807 do { 808 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 809 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 810 DRM_ERROR("DM: notify type %d invalid!", notify.type); 811 continue; 812 } 813 if (!dm->dmub_callback[notify.type]) { 814 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 815 continue; 816 } 817 if (dm->dmub_thread_offload[notify.type] == true) { 818 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 819 if (!dmub_hpd_wrk) { 820 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 821 return; 822 } 823 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 824 GFP_ATOMIC); 825 if (!dmub_hpd_wrk->dmub_notify) { 826 kfree(dmub_hpd_wrk); 827 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 828 return; 829 } 830 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 831 dmub_hpd_wrk->adev = adev; 832 if (notify.type == DMUB_NOTIFICATION_HPD) { 833 plink = adev->dm.dc->links[notify.link_index]; 834 if (plink) { 835 plink->hpd_status = 836 notify.hpd_status == DP_HPD_PLUG; 837 } 838 } 839 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 840 } else { 841 dm->dmub_callback[notify.type](adev, ¬ify); 842 } 843 } while (notify.pending_notification); 844 } 845 846 847 do { 848 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 849 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 850 entry.param0, entry.param1); 851 852 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 853 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 854 } else 855 break; 856 857 count++; 858 859 } while (count <= DMUB_TRACE_MAX_READ); 860 861 if (count > DMUB_TRACE_MAX_READ) 862 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 863 } 864 865 static int dm_set_clockgating_state(void *handle, 866 enum amd_clockgating_state state) 867 { 868 return 0; 869 } 870 871 static int dm_set_powergating_state(void *handle, 872 enum amd_powergating_state state) 873 { 874 return 0; 875 } 876 877 /* Prototypes of private functions */ 878 static int dm_early_init(void* handle); 879 880 /* Allocate memory for FBC compressed data */ 881 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 882 { 883 struct drm_device *dev = connector->dev; 884 struct amdgpu_device *adev = drm_to_adev(dev); 885 struct dm_compressor_info *compressor = &adev->dm.compressor; 886 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 887 struct drm_display_mode *mode; 888 unsigned long max_size = 0; 889 890 if (adev->dm.dc->fbc_compressor == NULL) 891 return; 892 893 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 894 return; 895 896 if (compressor->bo_ptr) 897 return; 898 899 900 list_for_each_entry(mode, &connector->modes, head) { 901 if (max_size < mode->htotal * mode->vtotal) 902 max_size = mode->htotal * mode->vtotal; 903 } 904 905 if (max_size) { 906 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 907 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 908 &compressor->gpu_addr, &compressor->cpu_addr); 909 910 if (r) 911 DRM_ERROR("DM: Failed to initialize FBC\n"); 912 else { 913 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 914 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 915 } 916 917 } 918 919 } 920 921 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 922 int pipe, bool *enabled, 923 unsigned char *buf, int max_bytes) 924 { 925 struct drm_device *dev = dev_get_drvdata(kdev); 926 struct amdgpu_device *adev = drm_to_adev(dev); 927 struct drm_connector *connector; 928 struct drm_connector_list_iter conn_iter; 929 struct amdgpu_dm_connector *aconnector; 930 int ret = 0; 931 932 *enabled = false; 933 934 mutex_lock(&adev->dm.audio_lock); 935 936 drm_connector_list_iter_begin(dev, &conn_iter); 937 drm_for_each_connector_iter(connector, &conn_iter) { 938 aconnector = to_amdgpu_dm_connector(connector); 939 if (aconnector->audio_inst != port) 940 continue; 941 942 *enabled = true; 943 ret = drm_eld_size(connector->eld); 944 memcpy(buf, connector->eld, min(max_bytes, ret)); 945 946 break; 947 } 948 drm_connector_list_iter_end(&conn_iter); 949 950 mutex_unlock(&adev->dm.audio_lock); 951 952 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 953 954 return ret; 955 } 956 957 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 958 .get_eld = amdgpu_dm_audio_component_get_eld, 959 }; 960 961 static int amdgpu_dm_audio_component_bind(struct device *kdev, 962 struct device *hda_kdev, void *data) 963 { 964 struct drm_device *dev = dev_get_drvdata(kdev); 965 struct amdgpu_device *adev = drm_to_adev(dev); 966 struct drm_audio_component *acomp = data; 967 968 acomp->ops = &amdgpu_dm_audio_component_ops; 969 acomp->dev = kdev; 970 adev->dm.audio_component = acomp; 971 972 return 0; 973 } 974 975 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 976 struct device *hda_kdev, void *data) 977 { 978 struct drm_device *dev = dev_get_drvdata(kdev); 979 struct amdgpu_device *adev = drm_to_adev(dev); 980 struct drm_audio_component *acomp = data; 981 982 acomp->ops = NULL; 983 acomp->dev = NULL; 984 adev->dm.audio_component = NULL; 985 } 986 987 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 988 .bind = amdgpu_dm_audio_component_bind, 989 .unbind = amdgpu_dm_audio_component_unbind, 990 }; 991 992 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 993 { 994 int i, ret; 995 996 if (!amdgpu_audio) 997 return 0; 998 999 adev->mode_info.audio.enabled = true; 1000 1001 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1002 1003 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1004 adev->mode_info.audio.pin[i].channels = -1; 1005 adev->mode_info.audio.pin[i].rate = -1; 1006 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1007 adev->mode_info.audio.pin[i].status_bits = 0; 1008 adev->mode_info.audio.pin[i].category_code = 0; 1009 adev->mode_info.audio.pin[i].connected = false; 1010 adev->mode_info.audio.pin[i].id = 1011 adev->dm.dc->res_pool->audios[i]->inst; 1012 adev->mode_info.audio.pin[i].offset = 0; 1013 } 1014 1015 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1016 if (ret < 0) 1017 return ret; 1018 1019 adev->dm.audio_registered = true; 1020 1021 return 0; 1022 } 1023 1024 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1025 { 1026 if (!amdgpu_audio) 1027 return; 1028 1029 if (!adev->mode_info.audio.enabled) 1030 return; 1031 1032 if (adev->dm.audio_registered) { 1033 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1034 adev->dm.audio_registered = false; 1035 } 1036 1037 /* TODO: Disable audio? */ 1038 1039 adev->mode_info.audio.enabled = false; 1040 } 1041 1042 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1043 { 1044 struct drm_audio_component *acomp = adev->dm.audio_component; 1045 1046 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1047 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1048 1049 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1050 pin, -1); 1051 } 1052 } 1053 1054 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1055 { 1056 const struct dmcub_firmware_header_v1_0 *hdr; 1057 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1058 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1059 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1060 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1061 struct abm *abm = adev->dm.dc->res_pool->abm; 1062 struct dmub_srv_hw_params hw_params; 1063 enum dmub_status status; 1064 const unsigned char *fw_inst_const, *fw_bss_data; 1065 u32 i, fw_inst_const_size, fw_bss_data_size; 1066 bool has_hw_support; 1067 1068 if (!dmub_srv) 1069 /* DMUB isn't supported on the ASIC. */ 1070 return 0; 1071 1072 if (!fb_info) { 1073 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1074 return -EINVAL; 1075 } 1076 1077 if (!dmub_fw) { 1078 /* Firmware required for DMUB support. */ 1079 DRM_ERROR("No firmware provided for DMUB.\n"); 1080 return -EINVAL; 1081 } 1082 1083 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1084 if (status != DMUB_STATUS_OK) { 1085 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1086 return -EINVAL; 1087 } 1088 1089 if (!has_hw_support) { 1090 DRM_INFO("DMUB unsupported on ASIC\n"); 1091 return 0; 1092 } 1093 1094 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1095 status = dmub_srv_hw_reset(dmub_srv); 1096 if (status != DMUB_STATUS_OK) 1097 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1098 1099 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1100 1101 fw_inst_const = dmub_fw->data + 1102 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1103 PSP_HEADER_BYTES; 1104 1105 fw_bss_data = dmub_fw->data + 1106 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1107 le32_to_cpu(hdr->inst_const_bytes); 1108 1109 /* Copy firmware and bios info into FB memory. */ 1110 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1111 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1112 1113 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1114 1115 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1116 * amdgpu_ucode_init_single_fw will load dmub firmware 1117 * fw_inst_const part to cw0; otherwise, the firmware back door load 1118 * will be done by dm_dmub_hw_init 1119 */ 1120 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1121 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1122 fw_inst_const_size); 1123 } 1124 1125 if (fw_bss_data_size) 1126 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1127 fw_bss_data, fw_bss_data_size); 1128 1129 /* Copy firmware bios info into FB memory. */ 1130 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1131 adev->bios_size); 1132 1133 /* Reset regions that need to be reset. */ 1134 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1135 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1136 1137 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1138 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1139 1140 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1141 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1142 1143 /* Initialize hardware. */ 1144 memset(&hw_params, 0, sizeof(hw_params)); 1145 hw_params.fb_base = adev->gmc.fb_start; 1146 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1147 1148 /* backdoor load firmware and trigger dmub running */ 1149 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1150 hw_params.load_inst_const = true; 1151 1152 if (dmcu) 1153 hw_params.psp_version = dmcu->psp_version; 1154 1155 for (i = 0; i < fb_info->num_fb; ++i) 1156 hw_params.fb[i] = &fb_info->fb[i]; 1157 1158 switch (adev->ip_versions[DCE_HWIP][0]) { 1159 case IP_VERSION(3, 1, 3): 1160 case IP_VERSION(3, 1, 4): 1161 hw_params.dpia_supported = true; 1162 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1163 break; 1164 default: 1165 break; 1166 } 1167 1168 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1169 if (status != DMUB_STATUS_OK) { 1170 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1171 return -EINVAL; 1172 } 1173 1174 /* Wait for firmware load to finish. */ 1175 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1176 if (status != DMUB_STATUS_OK) 1177 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1178 1179 /* Init DMCU and ABM if available. */ 1180 if (dmcu && abm) { 1181 dmcu->funcs->dmcu_init(dmcu); 1182 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1183 } 1184 1185 if (!adev->dm.dc->ctx->dmub_srv) 1186 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1187 if (!adev->dm.dc->ctx->dmub_srv) { 1188 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1189 return -ENOMEM; 1190 } 1191 1192 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1193 adev->dm.dmcub_fw_version); 1194 1195 return 0; 1196 } 1197 1198 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1199 { 1200 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1201 enum dmub_status status; 1202 bool init; 1203 1204 if (!dmub_srv) { 1205 /* DMUB isn't supported on the ASIC. */ 1206 return; 1207 } 1208 1209 status = dmub_srv_is_hw_init(dmub_srv, &init); 1210 if (status != DMUB_STATUS_OK) 1211 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1212 1213 if (status == DMUB_STATUS_OK && init) { 1214 /* Wait for firmware load to finish. */ 1215 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1216 if (status != DMUB_STATUS_OK) 1217 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1218 } else { 1219 /* Perform the full hardware initialization. */ 1220 dm_dmub_hw_init(adev); 1221 } 1222 } 1223 1224 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1225 { 1226 u64 pt_base; 1227 u32 logical_addr_low; 1228 u32 logical_addr_high; 1229 u32 agp_base, agp_bot, agp_top; 1230 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1231 1232 memset(pa_config, 0, sizeof(*pa_config)); 1233 1234 agp_base = 0; 1235 agp_bot = adev->gmc.agp_start >> 24; 1236 agp_top = adev->gmc.agp_end >> 24; 1237 1238 /* AGP aperture is disabled */ 1239 if (agp_bot == agp_top) { 1240 logical_addr_low = adev->gmc.fb_start >> 18; 1241 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1242 /* 1243 * Raven2 has a HW issue that it is unable to use the vram which 1244 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1245 * workaround that increase system aperture high address (add 1) 1246 * to get rid of the VM fault and hardware hang. 1247 */ 1248 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1249 else 1250 logical_addr_high = adev->gmc.fb_end >> 18; 1251 } else { 1252 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1253 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 1254 /* 1255 * Raven2 has a HW issue that it is unable to use the vram which 1256 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1257 * workaround that increase system aperture high address (add 1) 1258 * to get rid of the VM fault and hardware hang. 1259 */ 1260 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1261 else 1262 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1263 } 1264 1265 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1266 1267 page_table_start.high_part = (u32)(adev->gmc.gart_start >> 44) & 0xF; 1268 page_table_start.low_part = (u32)(adev->gmc.gart_start >> 12); 1269 page_table_end.high_part = (u32)(adev->gmc.gart_end >> 44) & 0xF; 1270 page_table_end.low_part = (u32)(adev->gmc.gart_end >> 12); 1271 page_table_base.high_part = upper_32_bits(pt_base) & 0xF; 1272 page_table_base.low_part = lower_32_bits(pt_base); 1273 1274 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1275 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1276 1277 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24 ; 1278 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1279 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1280 1281 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1282 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1283 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1284 1285 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1286 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1287 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1288 1289 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1290 1291 } 1292 1293 static void force_connector_state( 1294 struct amdgpu_dm_connector *aconnector, 1295 enum drm_connector_force force_state) 1296 { 1297 struct drm_connector *connector = &aconnector->base; 1298 1299 mutex_lock(&connector->dev->mode_config.mutex); 1300 aconnector->base.force = force_state; 1301 mutex_unlock(&connector->dev->mode_config.mutex); 1302 1303 mutex_lock(&aconnector->hpd_lock); 1304 drm_kms_helper_connector_hotplug_event(connector); 1305 mutex_unlock(&aconnector->hpd_lock); 1306 } 1307 1308 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1309 { 1310 struct hpd_rx_irq_offload_work *offload_work; 1311 struct amdgpu_dm_connector *aconnector; 1312 struct dc_link *dc_link; 1313 struct amdgpu_device *adev; 1314 enum dc_connection_type new_connection_type = dc_connection_none; 1315 unsigned long flags; 1316 union test_response test_response; 1317 1318 memset(&test_response, 0, sizeof(test_response)); 1319 1320 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1321 aconnector = offload_work->offload_wq->aconnector; 1322 1323 if (!aconnector) { 1324 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1325 goto skip; 1326 } 1327 1328 adev = drm_to_adev(aconnector->base.dev); 1329 dc_link = aconnector->dc_link; 1330 1331 mutex_lock(&aconnector->hpd_lock); 1332 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1333 DRM_ERROR("KMS: Failed to detect connector\n"); 1334 mutex_unlock(&aconnector->hpd_lock); 1335 1336 if (new_connection_type == dc_connection_none) 1337 goto skip; 1338 1339 if (amdgpu_in_reset(adev)) 1340 goto skip; 1341 1342 mutex_lock(&adev->dm.dc_lock); 1343 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1344 dc_link_dp_handle_automated_test(dc_link); 1345 1346 if (aconnector->timing_changed) { 1347 /* force connector disconnect and reconnect */ 1348 force_connector_state(aconnector, DRM_FORCE_OFF); 1349 msleep(100); 1350 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1351 } 1352 1353 test_response.bits.ACK = 1; 1354 1355 core_link_write_dpcd( 1356 dc_link, 1357 DP_TEST_RESPONSE, 1358 &test_response.raw, 1359 sizeof(test_response)); 1360 } 1361 else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1362 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1363 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1364 /* offload_work->data is from handle_hpd_rx_irq-> 1365 * schedule_hpd_rx_offload_work.this is defer handle 1366 * for hpd short pulse. upon here, link status may be 1367 * changed, need get latest link status from dpcd 1368 * registers. if link status is good, skip run link 1369 * training again. 1370 */ 1371 union hpd_irq_data irq_data; 1372 1373 memset(&irq_data, 0, sizeof(irq_data)); 1374 1375 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1376 * request be added to work queue if link lost at end of dc_link_ 1377 * dp_handle_link_loss 1378 */ 1379 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1380 offload_work->offload_wq->is_handling_link_loss = false; 1381 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1382 1383 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1384 dc_link_check_link_loss_status(dc_link, &irq_data)) 1385 dc_link_dp_handle_link_loss(dc_link); 1386 } 1387 mutex_unlock(&adev->dm.dc_lock); 1388 1389 skip: 1390 kfree(offload_work); 1391 1392 } 1393 1394 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1395 { 1396 int max_caps = dc->caps.max_links; 1397 int i = 0; 1398 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1399 1400 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1401 1402 if (!hpd_rx_offload_wq) 1403 return NULL; 1404 1405 1406 for (i = 0; i < max_caps; i++) { 1407 hpd_rx_offload_wq[i].wq = 1408 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1409 1410 if (hpd_rx_offload_wq[i].wq == NULL) { 1411 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1412 goto out_err; 1413 } 1414 1415 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1416 } 1417 1418 return hpd_rx_offload_wq; 1419 1420 out_err: 1421 for (i = 0; i < max_caps; i++) { 1422 if (hpd_rx_offload_wq[i].wq) 1423 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1424 } 1425 kfree(hpd_rx_offload_wq); 1426 return NULL; 1427 } 1428 1429 struct amdgpu_stutter_quirk { 1430 u16 chip_vendor; 1431 u16 chip_device; 1432 u16 subsys_vendor; 1433 u16 subsys_device; 1434 u8 revision; 1435 }; 1436 1437 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1438 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1439 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1440 { 0, 0, 0, 0, 0 }, 1441 }; 1442 1443 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1444 { 1445 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1446 1447 while (p && p->chip_device != 0) { 1448 if (pdev->vendor == p->chip_vendor && 1449 pdev->device == p->chip_device && 1450 pdev->subsystem_vendor == p->subsys_vendor && 1451 pdev->subsystem_device == p->subsys_device && 1452 pdev->revision == p->revision) { 1453 return true; 1454 } 1455 ++p; 1456 } 1457 return false; 1458 } 1459 1460 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1461 { 1462 .matches = { 1463 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1464 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1465 }, 1466 }, 1467 { 1468 .matches = { 1469 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1470 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1471 }, 1472 }, 1473 { 1474 .matches = { 1475 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1476 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1477 }, 1478 }, 1479 { 1480 .matches = { 1481 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1482 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1483 }, 1484 }, 1485 { 1486 .matches = { 1487 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1488 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1489 }, 1490 }, 1491 { 1492 .matches = { 1493 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1494 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1495 }, 1496 }, 1497 { 1498 .matches = { 1499 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1500 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1501 }, 1502 }, 1503 { 1504 .matches = { 1505 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1506 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1507 }, 1508 }, 1509 { 1510 .matches = { 1511 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1512 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1513 }, 1514 }, 1515 {} 1516 /* TODO: refactor this from a fixed table to a dynamic option */ 1517 }; 1518 1519 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1520 { 1521 const struct dmi_system_id *dmi_id; 1522 1523 dm->aux_hpd_discon_quirk = false; 1524 1525 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1526 if (dmi_id) { 1527 dm->aux_hpd_discon_quirk = true; 1528 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1529 } 1530 } 1531 1532 static int amdgpu_dm_init(struct amdgpu_device *adev) 1533 { 1534 struct dc_init_data init_data; 1535 struct dc_callback_init init_params; 1536 int r; 1537 1538 adev->dm.ddev = adev_to_drm(adev); 1539 adev->dm.adev = adev; 1540 1541 /* Zero all the fields */ 1542 memset(&init_data, 0, sizeof(init_data)); 1543 memset(&init_params, 0, sizeof(init_params)); 1544 1545 mutex_init(&adev->dm.dpia_aux_lock); 1546 mutex_init(&adev->dm.dc_lock); 1547 mutex_init(&adev->dm.audio_lock); 1548 1549 if(amdgpu_dm_irq_init(adev)) { 1550 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1551 goto error; 1552 } 1553 1554 init_data.asic_id.chip_family = adev->family; 1555 1556 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1557 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1558 init_data.asic_id.chip_id = adev->pdev->device; 1559 1560 init_data.asic_id.vram_width = adev->gmc.vram_width; 1561 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1562 init_data.asic_id.atombios_base_address = 1563 adev->mode_info.atom_context->bios; 1564 1565 init_data.driver = adev; 1566 1567 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1568 1569 if (!adev->dm.cgs_device) { 1570 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1571 goto error; 1572 } 1573 1574 init_data.cgs_device = adev->dm.cgs_device; 1575 1576 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1577 1578 switch (adev->ip_versions[DCE_HWIP][0]) { 1579 case IP_VERSION(2, 1, 0): 1580 switch (adev->dm.dmcub_fw_version) { 1581 case 0: /* development */ 1582 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1583 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1584 init_data.flags.disable_dmcu = false; 1585 break; 1586 default: 1587 init_data.flags.disable_dmcu = true; 1588 } 1589 break; 1590 case IP_VERSION(2, 0, 3): 1591 init_data.flags.disable_dmcu = true; 1592 break; 1593 default: 1594 break; 1595 } 1596 1597 switch (adev->asic_type) { 1598 case CHIP_CARRIZO: 1599 case CHIP_STONEY: 1600 init_data.flags.gpu_vm_support = true; 1601 break; 1602 default: 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(1, 0, 0): 1605 case IP_VERSION(1, 0, 1): 1606 /* enable S/G on PCO and RV2 */ 1607 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1608 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1609 init_data.flags.gpu_vm_support = true; 1610 break; 1611 case IP_VERSION(2, 1, 0): 1612 case IP_VERSION(3, 0, 1): 1613 case IP_VERSION(3, 1, 2): 1614 case IP_VERSION(3, 1, 3): 1615 case IP_VERSION(3, 1, 4): 1616 case IP_VERSION(3, 1, 5): 1617 case IP_VERSION(3, 1, 6): 1618 init_data.flags.gpu_vm_support = true; 1619 break; 1620 default: 1621 break; 1622 } 1623 break; 1624 } 1625 if (init_data.flags.gpu_vm_support && 1626 (amdgpu_sg_display == 0)) 1627 init_data.flags.gpu_vm_support = false; 1628 1629 if (init_data.flags.gpu_vm_support) 1630 adev->mode_info.gpu_vm_support = true; 1631 1632 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1633 init_data.flags.fbc_support = true; 1634 1635 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1636 init_data.flags.multi_mon_pp_mclk_switch = true; 1637 1638 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1639 init_data.flags.disable_fractional_pwm = true; 1640 1641 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1642 init_data.flags.edp_no_power_sequencing = true; 1643 1644 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1645 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1646 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1647 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1648 1649 /* Disable SubVP + DRR config by default */ 1650 init_data.flags.disable_subvp_drr = true; 1651 if (amdgpu_dc_feature_mask & DC_ENABLE_SUBVP_DRR) 1652 init_data.flags.disable_subvp_drr = false; 1653 1654 init_data.flags.seamless_boot_edp_requested = false; 1655 1656 if (check_seamless_boot_capability(adev)) { 1657 init_data.flags.seamless_boot_edp_requested = true; 1658 init_data.flags.allow_seamless_boot_optimization = true; 1659 DRM_INFO("Seamless boot condition check passed\n"); 1660 } 1661 1662 init_data.flags.enable_mipi_converter_optimization = true; 1663 1664 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1665 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1666 1667 INIT_LIST_HEAD(&adev->dm.da_list); 1668 1669 retrieve_dmi_info(&adev->dm); 1670 1671 /* Display Core create. */ 1672 adev->dm.dc = dc_create(&init_data); 1673 1674 if (adev->dm.dc) { 1675 DRM_INFO("Display Core initialized with v%s!\n", DC_VER); 1676 } else { 1677 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER); 1678 goto error; 1679 } 1680 1681 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1682 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1683 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1684 } 1685 1686 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1687 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1688 if (dm_should_disable_stutter(adev->pdev)) 1689 adev->dm.dc->debug.disable_stutter = true; 1690 1691 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1692 adev->dm.dc->debug.disable_stutter = true; 1693 1694 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) { 1695 adev->dm.dc->debug.disable_dsc = true; 1696 } 1697 1698 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1699 adev->dm.dc->debug.disable_clock_gate = true; 1700 1701 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1702 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1703 1704 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1705 1706 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1707 adev->dm.dc->debug.ignore_cable_id = true; 1708 1709 /* TODO: There is a new drm mst change where the freedom of 1710 * vc_next_start_slot update is revoked/moved into drm, instead of in 1711 * driver. This forces us to make sure to get vc_next_start_slot updated 1712 * in drm function each time without considering if mst_state is active 1713 * or not. Otherwise, next time hotplug will give wrong start_slot 1714 * number. We are implementing a temporary solution to even notify drm 1715 * mst deallocation when link is no longer of MST type when uncommitting 1716 * the stream so we will have more time to work on a proper solution. 1717 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1718 * should notify drm to do a complete "reset" of its states and stop 1719 * calling further drm mst functions when link is no longer of an MST 1720 * type. This could happen when we unplug an MST hubs/displays. When 1721 * uncommit stream comes later after unplug, we should just reset 1722 * hardware states only. 1723 */ 1724 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1725 1726 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1727 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1728 1729 r = dm_dmub_hw_init(adev); 1730 if (r) { 1731 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1732 goto error; 1733 } 1734 1735 dc_hardware_init(adev->dm.dc); 1736 1737 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1738 if (!adev->dm.hpd_rx_offload_wq) { 1739 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1740 goto error; 1741 } 1742 1743 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1744 struct dc_phy_addr_space_config pa_config; 1745 1746 mmhub_read_system_context(adev, &pa_config); 1747 1748 // Call the DC init_memory func 1749 dc_setup_system_context(adev->dm.dc, &pa_config); 1750 } 1751 1752 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1753 if (!adev->dm.freesync_module) { 1754 DRM_ERROR( 1755 "amdgpu: failed to initialize freesync_module.\n"); 1756 } else 1757 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1758 adev->dm.freesync_module); 1759 1760 amdgpu_dm_init_color_mod(); 1761 1762 if (adev->dm.dc->caps.max_links > 0) { 1763 adev->dm.vblank_control_workqueue = 1764 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1765 if (!adev->dm.vblank_control_workqueue) 1766 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1767 } 1768 1769 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1770 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1771 1772 if (!adev->dm.hdcp_workqueue) 1773 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1774 else 1775 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1776 1777 dc_init_callbacks(adev->dm.dc, &init_params); 1778 } 1779 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1780 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1781 if (!adev->dm.secure_display_ctxs) { 1782 DRM_ERROR("amdgpu: failed to initialize secure_display_ctxs.\n"); 1783 } 1784 #endif 1785 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1786 init_completion(&adev->dm.dmub_aux_transfer_done); 1787 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1788 if (!adev->dm.dmub_notify) { 1789 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1790 goto error; 1791 } 1792 1793 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1794 if (!adev->dm.delayed_hpd_wq) { 1795 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1796 goto error; 1797 } 1798 1799 amdgpu_dm_outbox_init(adev); 1800 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1801 dmub_aux_setconfig_callback, false)) { 1802 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1803 goto error; 1804 } 1805 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) { 1806 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1807 goto error; 1808 } 1809 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) { 1810 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 1811 goto error; 1812 } 1813 } 1814 1815 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1816 * It is expected that DMUB will resend any pending notifications at this point, for 1817 * example HPD from DPIA. 1818 */ 1819 if (dc_is_dmub_outbox_supported(adev->dm.dc)) 1820 dc_enable_dmub_outbox(adev->dm.dc); 1821 1822 if (amdgpu_dm_initialize_drm_device(adev)) { 1823 DRM_ERROR( 1824 "amdgpu: failed to initialize sw for display support.\n"); 1825 goto error; 1826 } 1827 1828 /* create fake encoders for MST */ 1829 dm_dp_create_fake_mst_encoders(adev); 1830 1831 /* TODO: Add_display_info? */ 1832 1833 /* TODO use dynamic cursor width */ 1834 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1835 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1836 1837 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1838 DRM_ERROR( 1839 "amdgpu: failed to initialize sw for display support.\n"); 1840 goto error; 1841 } 1842 1843 1844 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1845 1846 return 0; 1847 error: 1848 amdgpu_dm_fini(adev); 1849 1850 return -EINVAL; 1851 } 1852 1853 static int amdgpu_dm_early_fini(void *handle) 1854 { 1855 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1856 1857 amdgpu_dm_audio_fini(adev); 1858 1859 return 0; 1860 } 1861 1862 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1863 { 1864 int i; 1865 1866 if (adev->dm.vblank_control_workqueue) { 1867 destroy_workqueue(adev->dm.vblank_control_workqueue); 1868 adev->dm.vblank_control_workqueue = NULL; 1869 } 1870 1871 amdgpu_dm_destroy_drm_device(&adev->dm); 1872 1873 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1874 if (adev->dm.secure_display_ctxs) { 1875 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1876 if (adev->dm.secure_display_ctxs[i].crtc) { 1877 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1878 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1879 } 1880 } 1881 kfree(adev->dm.secure_display_ctxs); 1882 adev->dm.secure_display_ctxs = NULL; 1883 } 1884 #endif 1885 if (adev->dm.hdcp_workqueue) { 1886 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1887 adev->dm.hdcp_workqueue = NULL; 1888 } 1889 1890 if (adev->dm.dc) 1891 dc_deinit_callbacks(adev->dm.dc); 1892 1893 if (adev->dm.dc) 1894 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1895 1896 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1897 kfree(adev->dm.dmub_notify); 1898 adev->dm.dmub_notify = NULL; 1899 destroy_workqueue(adev->dm.delayed_hpd_wq); 1900 adev->dm.delayed_hpd_wq = NULL; 1901 } 1902 1903 if (adev->dm.dmub_bo) 1904 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1905 &adev->dm.dmub_bo_gpu_addr, 1906 &adev->dm.dmub_bo_cpu_addr); 1907 1908 if (adev->dm.hpd_rx_offload_wq) { 1909 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1910 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1911 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1912 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1913 } 1914 } 1915 1916 kfree(adev->dm.hpd_rx_offload_wq); 1917 adev->dm.hpd_rx_offload_wq = NULL; 1918 } 1919 1920 /* DC Destroy TODO: Replace destroy DAL */ 1921 if (adev->dm.dc) 1922 dc_destroy(&adev->dm.dc); 1923 /* 1924 * TODO: pageflip, vlank interrupt 1925 * 1926 * amdgpu_dm_irq_fini(adev); 1927 */ 1928 1929 if (adev->dm.cgs_device) { 1930 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1931 adev->dm.cgs_device = NULL; 1932 } 1933 if (adev->dm.freesync_module) { 1934 mod_freesync_destroy(adev->dm.freesync_module); 1935 adev->dm.freesync_module = NULL; 1936 } 1937 1938 mutex_destroy(&adev->dm.audio_lock); 1939 mutex_destroy(&adev->dm.dc_lock); 1940 mutex_destroy(&adev->dm.dpia_aux_lock); 1941 1942 return; 1943 } 1944 1945 static int load_dmcu_fw(struct amdgpu_device *adev) 1946 { 1947 const char *fw_name_dmcu = NULL; 1948 int r; 1949 const struct dmcu_firmware_header_v1_0 *hdr; 1950 1951 switch(adev->asic_type) { 1952 #if defined(CONFIG_DRM_AMD_DC_SI) 1953 case CHIP_TAHITI: 1954 case CHIP_PITCAIRN: 1955 case CHIP_VERDE: 1956 case CHIP_OLAND: 1957 #endif 1958 case CHIP_BONAIRE: 1959 case CHIP_HAWAII: 1960 case CHIP_KAVERI: 1961 case CHIP_KABINI: 1962 case CHIP_MULLINS: 1963 case CHIP_TONGA: 1964 case CHIP_FIJI: 1965 case CHIP_CARRIZO: 1966 case CHIP_STONEY: 1967 case CHIP_POLARIS11: 1968 case CHIP_POLARIS10: 1969 case CHIP_POLARIS12: 1970 case CHIP_VEGAM: 1971 case CHIP_VEGA10: 1972 case CHIP_VEGA12: 1973 case CHIP_VEGA20: 1974 return 0; 1975 case CHIP_NAVI12: 1976 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1977 break; 1978 case CHIP_RAVEN: 1979 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1980 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1981 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1982 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1983 else 1984 return 0; 1985 break; 1986 default: 1987 switch (adev->ip_versions[DCE_HWIP][0]) { 1988 case IP_VERSION(2, 0, 2): 1989 case IP_VERSION(2, 0, 3): 1990 case IP_VERSION(2, 0, 0): 1991 case IP_VERSION(2, 1, 0): 1992 case IP_VERSION(3, 0, 0): 1993 case IP_VERSION(3, 0, 2): 1994 case IP_VERSION(3, 0, 3): 1995 case IP_VERSION(3, 0, 1): 1996 case IP_VERSION(3, 1, 2): 1997 case IP_VERSION(3, 1, 3): 1998 case IP_VERSION(3, 1, 4): 1999 case IP_VERSION(3, 1, 5): 2000 case IP_VERSION(3, 1, 6): 2001 case IP_VERSION(3, 2, 0): 2002 case IP_VERSION(3, 2, 1): 2003 return 0; 2004 default: 2005 break; 2006 } 2007 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2008 return -EINVAL; 2009 } 2010 2011 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2012 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2013 return 0; 2014 } 2015 2016 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2017 if (r == -ENODEV) { 2018 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2019 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2020 adev->dm.fw_dmcu = NULL; 2021 return 0; 2022 } 2023 if (r) { 2024 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2025 fw_name_dmcu); 2026 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2027 return r; 2028 } 2029 2030 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2031 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2032 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2033 adev->firmware.fw_size += 2034 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2035 2036 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2037 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2038 adev->firmware.fw_size += 2039 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2040 2041 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2042 2043 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2044 2045 return 0; 2046 } 2047 2048 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2049 { 2050 struct amdgpu_device *adev = ctx; 2051 2052 return dm_read_reg(adev->dm.dc->ctx, address); 2053 } 2054 2055 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2056 uint32_t value) 2057 { 2058 struct amdgpu_device *adev = ctx; 2059 2060 return dm_write_reg(adev->dm.dc->ctx, address, value); 2061 } 2062 2063 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2064 { 2065 struct dmub_srv_create_params create_params; 2066 struct dmub_srv_region_params region_params; 2067 struct dmub_srv_region_info region_info; 2068 struct dmub_srv_fb_params fb_params; 2069 struct dmub_srv_fb_info *fb_info; 2070 struct dmub_srv *dmub_srv; 2071 const struct dmcub_firmware_header_v1_0 *hdr; 2072 enum dmub_asic dmub_asic; 2073 enum dmub_status status; 2074 int r; 2075 2076 switch (adev->ip_versions[DCE_HWIP][0]) { 2077 case IP_VERSION(2, 1, 0): 2078 dmub_asic = DMUB_ASIC_DCN21; 2079 break; 2080 case IP_VERSION(3, 0, 0): 2081 dmub_asic = DMUB_ASIC_DCN30; 2082 break; 2083 case IP_VERSION(3, 0, 1): 2084 dmub_asic = DMUB_ASIC_DCN301; 2085 break; 2086 case IP_VERSION(3, 0, 2): 2087 dmub_asic = DMUB_ASIC_DCN302; 2088 break; 2089 case IP_VERSION(3, 0, 3): 2090 dmub_asic = DMUB_ASIC_DCN303; 2091 break; 2092 case IP_VERSION(3, 1, 2): 2093 case IP_VERSION(3, 1, 3): 2094 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2095 break; 2096 case IP_VERSION(3, 1, 4): 2097 dmub_asic = DMUB_ASIC_DCN314; 2098 break; 2099 case IP_VERSION(3, 1, 5): 2100 dmub_asic = DMUB_ASIC_DCN315; 2101 break; 2102 case IP_VERSION(3, 1, 6): 2103 dmub_asic = DMUB_ASIC_DCN316; 2104 break; 2105 case IP_VERSION(3, 2, 0): 2106 dmub_asic = DMUB_ASIC_DCN32; 2107 break; 2108 case IP_VERSION(3, 2, 1): 2109 dmub_asic = DMUB_ASIC_DCN321; 2110 break; 2111 default: 2112 /* ASIC doesn't support DMUB. */ 2113 return 0; 2114 } 2115 2116 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2117 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2118 2119 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2120 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2121 AMDGPU_UCODE_ID_DMCUB; 2122 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2123 adev->dm.dmub_fw; 2124 adev->firmware.fw_size += 2125 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2126 2127 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2128 adev->dm.dmcub_fw_version); 2129 } 2130 2131 2132 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2133 dmub_srv = adev->dm.dmub_srv; 2134 2135 if (!dmub_srv) { 2136 DRM_ERROR("Failed to allocate DMUB service!\n"); 2137 return -ENOMEM; 2138 } 2139 2140 memset(&create_params, 0, sizeof(create_params)); 2141 create_params.user_ctx = adev; 2142 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2143 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2144 create_params.asic = dmub_asic; 2145 2146 /* Create the DMUB service. */ 2147 status = dmub_srv_create(dmub_srv, &create_params); 2148 if (status != DMUB_STATUS_OK) { 2149 DRM_ERROR("Error creating DMUB service: %d\n", status); 2150 return -EINVAL; 2151 } 2152 2153 /* Calculate the size of all the regions for the DMUB service. */ 2154 memset(®ion_params, 0, sizeof(region_params)); 2155 2156 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2157 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2158 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2159 region_params.vbios_size = adev->bios_size; 2160 region_params.fw_bss_data = region_params.bss_data_size ? 2161 adev->dm.dmub_fw->data + 2162 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2163 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2164 region_params.fw_inst_const = 2165 adev->dm.dmub_fw->data + 2166 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2167 PSP_HEADER_BYTES; 2168 2169 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2170 ®ion_info); 2171 2172 if (status != DMUB_STATUS_OK) { 2173 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2174 return -EINVAL; 2175 } 2176 2177 /* 2178 * Allocate a framebuffer based on the total size of all the regions. 2179 * TODO: Move this into GART. 2180 */ 2181 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2182 AMDGPU_GEM_DOMAIN_VRAM | 2183 AMDGPU_GEM_DOMAIN_GTT, 2184 &adev->dm.dmub_bo, 2185 &adev->dm.dmub_bo_gpu_addr, 2186 &adev->dm.dmub_bo_cpu_addr); 2187 if (r) 2188 return r; 2189 2190 /* Rebase the regions on the framebuffer address. */ 2191 memset(&fb_params, 0, sizeof(fb_params)); 2192 fb_params.cpu_addr = adev->dm.dmub_bo_cpu_addr; 2193 fb_params.gpu_addr = adev->dm.dmub_bo_gpu_addr; 2194 fb_params.region_info = ®ion_info; 2195 2196 adev->dm.dmub_fb_info = 2197 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2198 fb_info = adev->dm.dmub_fb_info; 2199 2200 if (!fb_info) { 2201 DRM_ERROR( 2202 "Failed to allocate framebuffer info for DMUB service!\n"); 2203 return -ENOMEM; 2204 } 2205 2206 status = dmub_srv_calc_fb_info(dmub_srv, &fb_params, fb_info); 2207 if (status != DMUB_STATUS_OK) { 2208 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2209 return -EINVAL; 2210 } 2211 2212 return 0; 2213 } 2214 2215 static int dm_sw_init(void *handle) 2216 { 2217 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2218 int r; 2219 2220 r = dm_dmub_sw_init(adev); 2221 if (r) 2222 return r; 2223 2224 return load_dmcu_fw(adev); 2225 } 2226 2227 static int dm_sw_fini(void *handle) 2228 { 2229 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2230 2231 kfree(adev->dm.dmub_fb_info); 2232 adev->dm.dmub_fb_info = NULL; 2233 2234 if (adev->dm.dmub_srv) { 2235 dmub_srv_destroy(adev->dm.dmub_srv); 2236 adev->dm.dmub_srv = NULL; 2237 } 2238 2239 amdgpu_ucode_release(&adev->dm.dmub_fw); 2240 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2241 2242 return 0; 2243 } 2244 2245 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2246 { 2247 struct amdgpu_dm_connector *aconnector; 2248 struct drm_connector *connector; 2249 struct drm_connector_list_iter iter; 2250 int ret = 0; 2251 2252 drm_connector_list_iter_begin(dev, &iter); 2253 drm_for_each_connector_iter(connector, &iter) { 2254 aconnector = to_amdgpu_dm_connector(connector); 2255 if (aconnector->dc_link->type == dc_connection_mst_branch && 2256 aconnector->mst_mgr.aux) { 2257 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2258 aconnector, 2259 aconnector->base.base.id); 2260 2261 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2262 if (ret < 0) { 2263 DRM_ERROR("DM_MST: Failed to start MST\n"); 2264 aconnector->dc_link->type = 2265 dc_connection_single; 2266 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2267 aconnector->dc_link); 2268 break; 2269 } 2270 } 2271 } 2272 drm_connector_list_iter_end(&iter); 2273 2274 return ret; 2275 } 2276 2277 static int dm_late_init(void *handle) 2278 { 2279 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2280 2281 struct dmcu_iram_parameters params; 2282 unsigned int linear_lut[16]; 2283 int i; 2284 struct dmcu *dmcu = NULL; 2285 2286 dmcu = adev->dm.dc->res_pool->dmcu; 2287 2288 for (i = 0; i < 16; i++) 2289 linear_lut[i] = 0xFFFF * i / 15; 2290 2291 params.set = 0; 2292 params.backlight_ramping_override = false; 2293 params.backlight_ramping_start = 0xCCCC; 2294 params.backlight_ramping_reduction = 0xCCCCCCCC; 2295 params.backlight_lut_array_size = 16; 2296 params.backlight_lut_array = linear_lut; 2297 2298 /* Min backlight level after ABM reduction, Don't allow below 1% 2299 * 0xFFFF x 0.01 = 0x28F 2300 */ 2301 params.min_abm_backlight = 0x28F; 2302 /* In the case where abm is implemented on dmcub, 2303 * dmcu object will be null. 2304 * ABM 2.4 and up are implemented on dmcub. 2305 */ 2306 if (dmcu) { 2307 if (!dmcu_load_iram(dmcu, params)) 2308 return -EINVAL; 2309 } else if (adev->dm.dc->ctx->dmub_srv) { 2310 struct dc_link *edp_links[MAX_NUM_EDP]; 2311 int edp_num; 2312 2313 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2314 for (i = 0; i < edp_num; i++) { 2315 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2316 return -EINVAL; 2317 } 2318 } 2319 2320 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2321 } 2322 2323 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2324 { 2325 struct amdgpu_dm_connector *aconnector; 2326 struct drm_connector *connector; 2327 struct drm_connector_list_iter iter; 2328 struct drm_dp_mst_topology_mgr *mgr; 2329 int ret; 2330 bool need_hotplug = false; 2331 2332 drm_connector_list_iter_begin(dev, &iter); 2333 drm_for_each_connector_iter(connector, &iter) { 2334 aconnector = to_amdgpu_dm_connector(connector); 2335 if (aconnector->dc_link->type != dc_connection_mst_branch || 2336 aconnector->mst_root) 2337 continue; 2338 2339 mgr = &aconnector->mst_mgr; 2340 2341 if (suspend) { 2342 drm_dp_mst_topology_mgr_suspend(mgr); 2343 } else { 2344 /* if extended timeout is supported in hardware, 2345 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2346 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2347 */ 2348 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2349 if (!dp_is_lttpr_present(aconnector->dc_link)) 2350 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2351 2352 ret = drm_dp_mst_topology_mgr_resume(mgr, true); 2353 if (ret < 0) { 2354 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2355 aconnector->dc_link); 2356 need_hotplug = true; 2357 } 2358 } 2359 } 2360 drm_connector_list_iter_end(&iter); 2361 2362 if (need_hotplug) 2363 drm_kms_helper_hotplug_event(dev); 2364 } 2365 2366 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2367 { 2368 int ret = 0; 2369 2370 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2371 * on window driver dc implementation. 2372 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2373 * should be passed to smu during boot up and resume from s3. 2374 * boot up: dc calculate dcn watermark clock settings within dc_create, 2375 * dcn20_resource_construct 2376 * then call pplib functions below to pass the settings to smu: 2377 * smu_set_watermarks_for_clock_ranges 2378 * smu_set_watermarks_table 2379 * navi10_set_watermarks_table 2380 * smu_write_watermarks_table 2381 * 2382 * For Renoir, clock settings of dcn watermark are also fixed values. 2383 * dc has implemented different flow for window driver: 2384 * dc_hardware_init / dc_set_power_state 2385 * dcn10_init_hw 2386 * notify_wm_ranges 2387 * set_wm_ranges 2388 * -- Linux 2389 * smu_set_watermarks_for_clock_ranges 2390 * renoir_set_watermarks_table 2391 * smu_write_watermarks_table 2392 * 2393 * For Linux, 2394 * dc_hardware_init -> amdgpu_dm_init 2395 * dc_set_power_state --> dm_resume 2396 * 2397 * therefore, this function apply to navi10/12/14 but not Renoir 2398 * * 2399 */ 2400 switch (adev->ip_versions[DCE_HWIP][0]) { 2401 case IP_VERSION(2, 0, 2): 2402 case IP_VERSION(2, 0, 0): 2403 break; 2404 default: 2405 return 0; 2406 } 2407 2408 ret = amdgpu_dpm_write_watermarks_table(adev); 2409 if (ret) { 2410 DRM_ERROR("Failed to update WMTABLE!\n"); 2411 return ret; 2412 } 2413 2414 return 0; 2415 } 2416 2417 /** 2418 * dm_hw_init() - Initialize DC device 2419 * @handle: The base driver device containing the amdgpu_dm device. 2420 * 2421 * Initialize the &struct amdgpu_display_manager device. This involves calling 2422 * the initializers of each DM component, then populating the struct with them. 2423 * 2424 * Although the function implies hardware initialization, both hardware and 2425 * software are initialized here. Splitting them out to their relevant init 2426 * hooks is a future TODO item. 2427 * 2428 * Some notable things that are initialized here: 2429 * 2430 * - Display Core, both software and hardware 2431 * - DC modules that we need (freesync and color management) 2432 * - DRM software states 2433 * - Interrupt sources and handlers 2434 * - Vblank support 2435 * - Debug FS entries, if enabled 2436 */ 2437 static int dm_hw_init(void *handle) 2438 { 2439 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2440 /* Create DAL display manager */ 2441 amdgpu_dm_init(adev); 2442 amdgpu_dm_hpd_init(adev); 2443 2444 return 0; 2445 } 2446 2447 /** 2448 * dm_hw_fini() - Teardown DC device 2449 * @handle: The base driver device containing the amdgpu_dm device. 2450 * 2451 * Teardown components within &struct amdgpu_display_manager that require 2452 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2453 * were loaded. Also flush IRQ workqueues and disable them. 2454 */ 2455 static int dm_hw_fini(void *handle) 2456 { 2457 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2458 2459 amdgpu_dm_hpd_fini(adev); 2460 2461 amdgpu_dm_irq_fini(adev); 2462 amdgpu_dm_fini(adev); 2463 return 0; 2464 } 2465 2466 2467 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2468 struct dc_state *state, bool enable) 2469 { 2470 enum dc_irq_source irq_source; 2471 struct amdgpu_crtc *acrtc; 2472 int rc = -EBUSY; 2473 int i = 0; 2474 2475 for (i = 0; i < state->stream_count; i++) { 2476 acrtc = get_crtc_by_otg_inst( 2477 adev, state->stream_status[i].primary_otg_inst); 2478 2479 if (acrtc && state->stream_status[i].plane_count != 0) { 2480 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2481 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2482 DRM_DEBUG_VBL("crtc %d - vupdate irq %sabling: r=%d\n", 2483 acrtc->crtc_id, enable ? "en" : "dis", rc); 2484 if (rc) 2485 DRM_WARN("Failed to %s pflip interrupts\n", 2486 enable ? "enable" : "disable"); 2487 2488 if (enable) { 2489 rc = amdgpu_dm_crtc_enable_vblank(&acrtc->base); 2490 if (rc) 2491 DRM_WARN("Failed to enable vblank interrupts\n"); 2492 } else { 2493 amdgpu_dm_crtc_disable_vblank(&acrtc->base); 2494 } 2495 2496 } 2497 } 2498 2499 } 2500 2501 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2502 { 2503 struct dc_state *context = NULL; 2504 enum dc_status res = DC_ERROR_UNEXPECTED; 2505 int i; 2506 struct dc_stream_state *del_streams[MAX_PIPES]; 2507 int del_streams_count = 0; 2508 2509 memset(del_streams, 0, sizeof(del_streams)); 2510 2511 context = dc_create_state(dc); 2512 if (context == NULL) 2513 goto context_alloc_fail; 2514 2515 dc_resource_state_copy_construct_current(dc, context); 2516 2517 /* First remove from context all streams */ 2518 for (i = 0; i < context->stream_count; i++) { 2519 struct dc_stream_state *stream = context->streams[i]; 2520 2521 del_streams[del_streams_count++] = stream; 2522 } 2523 2524 /* Remove all planes for removed streams and then remove the streams */ 2525 for (i = 0; i < del_streams_count; i++) { 2526 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2527 res = DC_FAIL_DETACH_SURFACES; 2528 goto fail; 2529 } 2530 2531 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2532 if (res != DC_OK) 2533 goto fail; 2534 } 2535 2536 res = dc_commit_streams(dc, context->streams, context->stream_count); 2537 2538 fail: 2539 dc_release_state(context); 2540 2541 context_alloc_fail: 2542 return res; 2543 } 2544 2545 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2546 { 2547 int i; 2548 2549 if (dm->hpd_rx_offload_wq) { 2550 for (i = 0; i < dm->dc->caps.max_links; i++) 2551 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2552 } 2553 } 2554 2555 static int dm_suspend(void *handle) 2556 { 2557 struct amdgpu_device *adev = handle; 2558 struct amdgpu_display_manager *dm = &adev->dm; 2559 int ret = 0; 2560 2561 if (amdgpu_in_reset(adev)) { 2562 mutex_lock(&dm->dc_lock); 2563 2564 dc_allow_idle_optimizations(adev->dm.dc, false); 2565 2566 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2567 2568 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2569 2570 amdgpu_dm_commit_zero_streams(dm->dc); 2571 2572 amdgpu_dm_irq_suspend(adev); 2573 2574 hpd_rx_irq_work_suspend(dm); 2575 2576 return ret; 2577 } 2578 2579 WARN_ON(adev->dm.cached_state); 2580 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2581 2582 s3_handle_mst(adev_to_drm(adev), true); 2583 2584 amdgpu_dm_irq_suspend(adev); 2585 2586 hpd_rx_irq_work_suspend(dm); 2587 2588 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2589 2590 return 0; 2591 } 2592 2593 struct amdgpu_dm_connector * 2594 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2595 struct drm_crtc *crtc) 2596 { 2597 u32 i; 2598 struct drm_connector_state *new_con_state; 2599 struct drm_connector *connector; 2600 struct drm_crtc *crtc_from_state; 2601 2602 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2603 crtc_from_state = new_con_state->crtc; 2604 2605 if (crtc_from_state == crtc) 2606 return to_amdgpu_dm_connector(connector); 2607 } 2608 2609 return NULL; 2610 } 2611 2612 static void emulated_link_detect(struct dc_link *link) 2613 { 2614 struct dc_sink_init_data sink_init_data = { 0 }; 2615 struct display_sink_capability sink_caps = { 0 }; 2616 enum dc_edid_status edid_status; 2617 struct dc_context *dc_ctx = link->ctx; 2618 struct dc_sink *sink = NULL; 2619 struct dc_sink *prev_sink = NULL; 2620 2621 link->type = dc_connection_none; 2622 prev_sink = link->local_sink; 2623 2624 if (prev_sink) 2625 dc_sink_release(prev_sink); 2626 2627 switch (link->connector_signal) { 2628 case SIGNAL_TYPE_HDMI_TYPE_A: { 2629 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2630 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2631 break; 2632 } 2633 2634 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2635 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2636 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2637 break; 2638 } 2639 2640 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2641 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2642 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2643 break; 2644 } 2645 2646 case SIGNAL_TYPE_LVDS: { 2647 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2648 sink_caps.signal = SIGNAL_TYPE_LVDS; 2649 break; 2650 } 2651 2652 case SIGNAL_TYPE_EDP: { 2653 sink_caps.transaction_type = 2654 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2655 sink_caps.signal = SIGNAL_TYPE_EDP; 2656 break; 2657 } 2658 2659 case SIGNAL_TYPE_DISPLAY_PORT: { 2660 sink_caps.transaction_type = 2661 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2662 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2663 break; 2664 } 2665 2666 default: 2667 DC_ERROR("Invalid connector type! signal:%d\n", 2668 link->connector_signal); 2669 return; 2670 } 2671 2672 sink_init_data.link = link; 2673 sink_init_data.sink_signal = sink_caps.signal; 2674 2675 sink = dc_sink_create(&sink_init_data); 2676 if (!sink) { 2677 DC_ERROR("Failed to create sink!\n"); 2678 return; 2679 } 2680 2681 /* dc_sink_create returns a new reference */ 2682 link->local_sink = sink; 2683 2684 edid_status = dm_helpers_read_local_edid( 2685 link->ctx, 2686 link, 2687 sink); 2688 2689 if (edid_status != EDID_OK) 2690 DC_ERROR("Failed to read EDID"); 2691 2692 } 2693 2694 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2695 struct amdgpu_display_manager *dm) 2696 { 2697 struct { 2698 struct dc_surface_update surface_updates[MAX_SURFACES]; 2699 struct dc_plane_info plane_infos[MAX_SURFACES]; 2700 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2701 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2702 struct dc_stream_update stream_update; 2703 } * bundle; 2704 int k, m; 2705 2706 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2707 2708 if (!bundle) { 2709 dm_error("Failed to allocate update bundle\n"); 2710 goto cleanup; 2711 } 2712 2713 for (k = 0; k < dc_state->stream_count; k++) { 2714 bundle->stream_update.stream = dc_state->streams[k]; 2715 2716 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2717 bundle->surface_updates[m].surface = 2718 dc_state->stream_status->plane_states[m]; 2719 bundle->surface_updates[m].surface->force_full_update = 2720 true; 2721 } 2722 2723 update_planes_and_stream_adapter(dm->dc, 2724 UPDATE_TYPE_FULL, 2725 dc_state->stream_status->plane_count, 2726 dc_state->streams[k], 2727 &bundle->stream_update, 2728 bundle->surface_updates); 2729 } 2730 2731 cleanup: 2732 kfree(bundle); 2733 2734 return; 2735 } 2736 2737 static int dm_resume(void *handle) 2738 { 2739 struct amdgpu_device *adev = handle; 2740 struct drm_device *ddev = adev_to_drm(adev); 2741 struct amdgpu_display_manager *dm = &adev->dm; 2742 struct amdgpu_dm_connector *aconnector; 2743 struct drm_connector *connector; 2744 struct drm_connector_list_iter iter; 2745 struct drm_crtc *crtc; 2746 struct drm_crtc_state *new_crtc_state; 2747 struct dm_crtc_state *dm_new_crtc_state; 2748 struct drm_plane *plane; 2749 struct drm_plane_state *new_plane_state; 2750 struct dm_plane_state *dm_new_plane_state; 2751 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2752 enum dc_connection_type new_connection_type = dc_connection_none; 2753 struct dc_state *dc_state; 2754 int i, r, j; 2755 2756 if (amdgpu_in_reset(adev)) { 2757 dc_state = dm->cached_dc_state; 2758 2759 /* 2760 * The dc->current_state is backed up into dm->cached_dc_state 2761 * before we commit 0 streams. 2762 * 2763 * DC will clear link encoder assignments on the real state 2764 * but the changes won't propagate over to the copy we made 2765 * before the 0 streams commit. 2766 * 2767 * DC expects that link encoder assignments are *not* valid 2768 * when committing a state, so as a workaround we can copy 2769 * off of the current state. 2770 * 2771 * We lose the previous assignments, but we had already 2772 * commit 0 streams anyway. 2773 */ 2774 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2775 2776 r = dm_dmub_hw_init(adev); 2777 if (r) 2778 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2779 2780 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2781 dc_resume(dm->dc); 2782 2783 amdgpu_dm_irq_resume_early(adev); 2784 2785 for (i = 0; i < dc_state->stream_count; i++) { 2786 dc_state->streams[i]->mode_changed = true; 2787 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2788 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2789 = 0xffffffff; 2790 } 2791 } 2792 2793 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2794 amdgpu_dm_outbox_init(adev); 2795 dc_enable_dmub_outbox(adev->dm.dc); 2796 } 2797 2798 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2799 2800 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2801 2802 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2803 2804 dc_release_state(dm->cached_dc_state); 2805 dm->cached_dc_state = NULL; 2806 2807 amdgpu_dm_irq_resume_late(adev); 2808 2809 mutex_unlock(&dm->dc_lock); 2810 2811 return 0; 2812 } 2813 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2814 dc_release_state(dm_state->context); 2815 dm_state->context = dc_create_state(dm->dc); 2816 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2817 dc_resource_state_construct(dm->dc, dm_state->context); 2818 2819 /* Before powering on DC we need to re-initialize DMUB. */ 2820 dm_dmub_hw_resume(adev); 2821 2822 /* Re-enable outbox interrupts for DPIA. */ 2823 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2824 amdgpu_dm_outbox_init(adev); 2825 dc_enable_dmub_outbox(adev->dm.dc); 2826 } 2827 2828 /* power on hardware */ 2829 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2830 2831 /* program HPD filter */ 2832 dc_resume(dm->dc); 2833 2834 /* 2835 * early enable HPD Rx IRQ, should be done before set mode as short 2836 * pulse interrupts are used for MST 2837 */ 2838 amdgpu_dm_irq_resume_early(adev); 2839 2840 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2841 s3_handle_mst(ddev, false); 2842 2843 /* Do detection*/ 2844 drm_connector_list_iter_begin(ddev, &iter); 2845 drm_for_each_connector_iter(connector, &iter) { 2846 aconnector = to_amdgpu_dm_connector(connector); 2847 2848 if (!aconnector->dc_link) 2849 continue; 2850 2851 /* 2852 * this is the case when traversing through already created 2853 * MST connectors, should be skipped 2854 */ 2855 if (aconnector->dc_link->type == dc_connection_mst_branch) 2856 continue; 2857 2858 mutex_lock(&aconnector->hpd_lock); 2859 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2860 DRM_ERROR("KMS: Failed to detect connector\n"); 2861 2862 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2863 emulated_link_detect(aconnector->dc_link); 2864 } else { 2865 mutex_lock(&dm->dc_lock); 2866 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2867 mutex_unlock(&dm->dc_lock); 2868 } 2869 2870 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2871 aconnector->fake_enable = false; 2872 2873 if (aconnector->dc_sink) 2874 dc_sink_release(aconnector->dc_sink); 2875 aconnector->dc_sink = NULL; 2876 amdgpu_dm_update_connector_after_detect(aconnector); 2877 mutex_unlock(&aconnector->hpd_lock); 2878 } 2879 drm_connector_list_iter_end(&iter); 2880 2881 /* Force mode set in atomic commit */ 2882 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2883 new_crtc_state->active_changed = true; 2884 2885 /* 2886 * atomic_check is expected to create the dc states. We need to release 2887 * them here, since they were duplicated as part of the suspend 2888 * procedure. 2889 */ 2890 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2891 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2892 if (dm_new_crtc_state->stream) { 2893 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2894 dc_stream_release(dm_new_crtc_state->stream); 2895 dm_new_crtc_state->stream = NULL; 2896 } 2897 } 2898 2899 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2900 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2901 if (dm_new_plane_state->dc_state) { 2902 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2903 dc_plane_state_release(dm_new_plane_state->dc_state); 2904 dm_new_plane_state->dc_state = NULL; 2905 } 2906 } 2907 2908 drm_atomic_helper_resume(ddev, dm->cached_state); 2909 2910 dm->cached_state = NULL; 2911 2912 amdgpu_dm_irq_resume_late(adev); 2913 2914 amdgpu_dm_smu_write_watermarks_table(adev); 2915 2916 return 0; 2917 } 2918 2919 /** 2920 * DOC: DM Lifecycle 2921 * 2922 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 2923 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 2924 * the base driver's device list to be initialized and torn down accordingly. 2925 * 2926 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 2927 */ 2928 2929 static const struct amd_ip_funcs amdgpu_dm_funcs = { 2930 .name = "dm", 2931 .early_init = dm_early_init, 2932 .late_init = dm_late_init, 2933 .sw_init = dm_sw_init, 2934 .sw_fini = dm_sw_fini, 2935 .early_fini = amdgpu_dm_early_fini, 2936 .hw_init = dm_hw_init, 2937 .hw_fini = dm_hw_fini, 2938 .suspend = dm_suspend, 2939 .resume = dm_resume, 2940 .is_idle = dm_is_idle, 2941 .wait_for_idle = dm_wait_for_idle, 2942 .check_soft_reset = dm_check_soft_reset, 2943 .soft_reset = dm_soft_reset, 2944 .set_clockgating_state = dm_set_clockgating_state, 2945 .set_powergating_state = dm_set_powergating_state, 2946 }; 2947 2948 const struct amdgpu_ip_block_version dm_ip_block = 2949 { 2950 .type = AMD_IP_BLOCK_TYPE_DCE, 2951 .major = 1, 2952 .minor = 0, 2953 .rev = 0, 2954 .funcs = &amdgpu_dm_funcs, 2955 }; 2956 2957 2958 /** 2959 * DOC: atomic 2960 * 2961 * *WIP* 2962 */ 2963 2964 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 2965 .fb_create = amdgpu_display_user_framebuffer_create, 2966 .get_format_info = amdgpu_dm_plane_get_format_info, 2967 .atomic_check = amdgpu_dm_atomic_check, 2968 .atomic_commit = drm_atomic_helper_commit, 2969 }; 2970 2971 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 2972 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 2973 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 2974 }; 2975 2976 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 2977 { 2978 struct amdgpu_dm_backlight_caps *caps; 2979 struct drm_connector *conn_base; 2980 struct amdgpu_device *adev; 2981 struct drm_luminance_range_info *luminance_range; 2982 2983 if (aconnector->bl_idx == -1 || 2984 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 2985 return; 2986 2987 conn_base = &aconnector->base; 2988 adev = drm_to_adev(conn_base->dev); 2989 2990 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 2991 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 2992 caps->aux_support = false; 2993 2994 if (caps->ext_caps->bits.oled == 1 /*|| 2995 caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 2996 caps->ext_caps->bits.hdr_aux_backlight_control == 1*/) 2997 caps->aux_support = true; 2998 2999 if (amdgpu_backlight == 0) 3000 caps->aux_support = false; 3001 else if (amdgpu_backlight == 1) 3002 caps->aux_support = true; 3003 3004 luminance_range = &conn_base->display_info.luminance_range; 3005 3006 if (luminance_range->max_luminance) { 3007 caps->aux_min_input_signal = luminance_range->min_luminance; 3008 caps->aux_max_input_signal = luminance_range->max_luminance; 3009 } else { 3010 caps->aux_min_input_signal = 0; 3011 caps->aux_max_input_signal = 512; 3012 } 3013 } 3014 3015 void amdgpu_dm_update_connector_after_detect( 3016 struct amdgpu_dm_connector *aconnector) 3017 { 3018 struct drm_connector *connector = &aconnector->base; 3019 struct drm_device *dev = connector->dev; 3020 struct dc_sink *sink; 3021 3022 /* MST handled by drm_mst framework */ 3023 if (aconnector->mst_mgr.mst_state == true) 3024 return; 3025 3026 sink = aconnector->dc_link->local_sink; 3027 if (sink) 3028 dc_sink_retain(sink); 3029 3030 /* 3031 * Edid mgmt connector gets first update only in mode_valid hook and then 3032 * the connector sink is set to either fake or physical sink depends on link status. 3033 * Skip if already done during boot. 3034 */ 3035 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3036 && aconnector->dc_em_sink) { 3037 3038 /* 3039 * For S3 resume with headless use eml_sink to fake stream 3040 * because on resume connector->sink is set to NULL 3041 */ 3042 mutex_lock(&dev->mode_config.mutex); 3043 3044 if (sink) { 3045 if (aconnector->dc_sink) { 3046 amdgpu_dm_update_freesync_caps(connector, NULL); 3047 /* 3048 * retain and release below are used to 3049 * bump up refcount for sink because the link doesn't point 3050 * to it anymore after disconnect, so on next crtc to connector 3051 * reshuffle by UMD we will get into unwanted dc_sink release 3052 */ 3053 dc_sink_release(aconnector->dc_sink); 3054 } 3055 aconnector->dc_sink = sink; 3056 dc_sink_retain(aconnector->dc_sink); 3057 amdgpu_dm_update_freesync_caps(connector, 3058 aconnector->edid); 3059 } else { 3060 amdgpu_dm_update_freesync_caps(connector, NULL); 3061 if (!aconnector->dc_sink) { 3062 aconnector->dc_sink = aconnector->dc_em_sink; 3063 dc_sink_retain(aconnector->dc_sink); 3064 } 3065 } 3066 3067 mutex_unlock(&dev->mode_config.mutex); 3068 3069 if (sink) 3070 dc_sink_release(sink); 3071 return; 3072 } 3073 3074 /* 3075 * TODO: temporary guard to look for proper fix 3076 * if this sink is MST sink, we should not do anything 3077 */ 3078 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3079 dc_sink_release(sink); 3080 return; 3081 } 3082 3083 if (aconnector->dc_sink == sink) { 3084 /* 3085 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3086 * Do nothing!! 3087 */ 3088 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3089 aconnector->connector_id); 3090 if (sink) 3091 dc_sink_release(sink); 3092 return; 3093 } 3094 3095 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3096 aconnector->connector_id, aconnector->dc_sink, sink); 3097 3098 mutex_lock(&dev->mode_config.mutex); 3099 3100 /* 3101 * 1. Update status of the drm connector 3102 * 2. Send an event and let userspace tell us what to do 3103 */ 3104 if (sink) { 3105 /* 3106 * TODO: check if we still need the S3 mode update workaround. 3107 * If yes, put it here. 3108 */ 3109 if (aconnector->dc_sink) { 3110 amdgpu_dm_update_freesync_caps(connector, NULL); 3111 dc_sink_release(aconnector->dc_sink); 3112 } 3113 3114 aconnector->dc_sink = sink; 3115 dc_sink_retain(aconnector->dc_sink); 3116 if (sink->dc_edid.length == 0) { 3117 aconnector->edid = NULL; 3118 if (aconnector->dc_link->aux_mode) { 3119 drm_dp_cec_unset_edid( 3120 &aconnector->dm_dp_aux.aux); 3121 } 3122 } else { 3123 aconnector->edid = 3124 (struct edid *)sink->dc_edid.raw_edid; 3125 3126 if (aconnector->dc_link->aux_mode) 3127 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3128 aconnector->edid); 3129 } 3130 3131 aconnector->timing_requested = kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3132 if (!aconnector->timing_requested) 3133 dm_error("%s: failed to create aconnector->requested_timing\n", __func__); 3134 3135 drm_connector_update_edid_property(connector, aconnector->edid); 3136 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3137 update_connector_ext_caps(aconnector); 3138 } else { 3139 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3140 amdgpu_dm_update_freesync_caps(connector, NULL); 3141 drm_connector_update_edid_property(connector, NULL); 3142 aconnector->num_modes = 0; 3143 dc_sink_release(aconnector->dc_sink); 3144 aconnector->dc_sink = NULL; 3145 aconnector->edid = NULL; 3146 kfree(aconnector->timing_requested); 3147 aconnector->timing_requested = NULL; 3148 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3149 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3150 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3151 } 3152 3153 mutex_unlock(&dev->mode_config.mutex); 3154 3155 update_subconnector_property(aconnector); 3156 3157 if (sink) 3158 dc_sink_release(sink); 3159 } 3160 3161 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3162 { 3163 struct drm_connector *connector = &aconnector->base; 3164 struct drm_device *dev = connector->dev; 3165 enum dc_connection_type new_connection_type = dc_connection_none; 3166 struct amdgpu_device *adev = drm_to_adev(dev); 3167 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3168 bool ret = false; 3169 3170 if (adev->dm.disable_hpd_irq) 3171 return; 3172 3173 /* 3174 * In case of failure or MST no need to update connector status or notify the OS 3175 * since (for MST case) MST does this in its own context. 3176 */ 3177 mutex_lock(&aconnector->hpd_lock); 3178 3179 if (adev->dm.hdcp_workqueue) { 3180 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3181 dm_con_state->update_hdcp = true; 3182 } 3183 if (aconnector->fake_enable) 3184 aconnector->fake_enable = false; 3185 3186 aconnector->timing_changed = false; 3187 3188 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3189 DRM_ERROR("KMS: Failed to detect connector\n"); 3190 3191 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3192 emulated_link_detect(aconnector->dc_link); 3193 3194 drm_modeset_lock_all(dev); 3195 dm_restore_drm_connector_state(dev, connector); 3196 drm_modeset_unlock_all(dev); 3197 3198 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3199 drm_kms_helper_connector_hotplug_event(connector); 3200 } else { 3201 mutex_lock(&adev->dm.dc_lock); 3202 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3203 mutex_unlock(&adev->dm.dc_lock); 3204 if (ret) { 3205 amdgpu_dm_update_connector_after_detect(aconnector); 3206 3207 drm_modeset_lock_all(dev); 3208 dm_restore_drm_connector_state(dev, connector); 3209 drm_modeset_unlock_all(dev); 3210 3211 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3212 drm_kms_helper_connector_hotplug_event(connector); 3213 } 3214 } 3215 mutex_unlock(&aconnector->hpd_lock); 3216 3217 } 3218 3219 static void handle_hpd_irq(void *param) 3220 { 3221 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3222 3223 handle_hpd_irq_helper(aconnector); 3224 3225 } 3226 3227 static void dm_handle_mst_sideband_msg(struct amdgpu_dm_connector *aconnector) 3228 { 3229 u8 esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 }; 3230 u8 dret; 3231 bool new_irq_handled = false; 3232 int dpcd_addr; 3233 int dpcd_bytes_to_read; 3234 3235 const int max_process_count = 30; 3236 int process_count = 0; 3237 3238 const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link); 3239 3240 if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) { 3241 dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT; 3242 /* DPCD 0x200 - 0x201 for downstream IRQ */ 3243 dpcd_addr = DP_SINK_COUNT; 3244 } else { 3245 dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI; 3246 /* DPCD 0x2002 - 0x2005 for downstream IRQ */ 3247 dpcd_addr = DP_SINK_COUNT_ESI; 3248 } 3249 3250 dret = drm_dp_dpcd_read( 3251 &aconnector->dm_dp_aux.aux, 3252 dpcd_addr, 3253 esi, 3254 dpcd_bytes_to_read); 3255 3256 while (dret == dpcd_bytes_to_read && 3257 process_count < max_process_count) { 3258 u8 retry; 3259 dret = 0; 3260 3261 process_count++; 3262 3263 DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]); 3264 /* handle HPD short pulse irq */ 3265 if (aconnector->mst_mgr.mst_state) 3266 drm_dp_mst_hpd_irq( 3267 &aconnector->mst_mgr, 3268 esi, 3269 &new_irq_handled); 3270 3271 if (new_irq_handled) { 3272 /* ACK at DPCD to notify down stream */ 3273 const int ack_dpcd_bytes_to_write = 3274 dpcd_bytes_to_read - 1; 3275 3276 for (retry = 0; retry < 3; retry++) { 3277 u8 wret; 3278 3279 wret = drm_dp_dpcd_write( 3280 &aconnector->dm_dp_aux.aux, 3281 dpcd_addr + 1, 3282 &esi[1], 3283 ack_dpcd_bytes_to_write); 3284 if (wret == ack_dpcd_bytes_to_write) 3285 break; 3286 } 3287 3288 /* check if there is new irq to be handled */ 3289 dret = drm_dp_dpcd_read( 3290 &aconnector->dm_dp_aux.aux, 3291 dpcd_addr, 3292 esi, 3293 dpcd_bytes_to_read); 3294 3295 new_irq_handled = false; 3296 } else { 3297 break; 3298 } 3299 } 3300 3301 if (process_count == max_process_count) 3302 DRM_DEBUG_DRIVER("Loop exceeded max iterations\n"); 3303 } 3304 3305 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3306 union hpd_irq_data hpd_irq_data) 3307 { 3308 struct hpd_rx_irq_offload_work *offload_work = 3309 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3310 3311 if (!offload_work) { 3312 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3313 return; 3314 } 3315 3316 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3317 offload_work->data = hpd_irq_data; 3318 offload_work->offload_wq = offload_wq; 3319 3320 queue_work(offload_wq->wq, &offload_work->work); 3321 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3322 } 3323 3324 static void handle_hpd_rx_irq(void *param) 3325 { 3326 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3327 struct drm_connector *connector = &aconnector->base; 3328 struct drm_device *dev = connector->dev; 3329 struct dc_link *dc_link = aconnector->dc_link; 3330 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3331 bool result = false; 3332 enum dc_connection_type new_connection_type = dc_connection_none; 3333 struct amdgpu_device *adev = drm_to_adev(dev); 3334 union hpd_irq_data hpd_irq_data; 3335 bool link_loss = false; 3336 bool has_left_work = false; 3337 int idx = dc_link->link_index; 3338 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3339 3340 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3341 3342 if (adev->dm.disable_hpd_irq) 3343 return; 3344 3345 /* 3346 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3347 * conflict, after implement i2c helper, this mutex should be 3348 * retired. 3349 */ 3350 mutex_lock(&aconnector->hpd_lock); 3351 3352 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3353 &link_loss, true, &has_left_work); 3354 3355 if (!has_left_work) 3356 goto out; 3357 3358 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3359 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3360 goto out; 3361 } 3362 3363 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3364 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3365 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3366 dm_handle_mst_sideband_msg(aconnector); 3367 goto out; 3368 } 3369 3370 if (link_loss) { 3371 bool skip = false; 3372 3373 spin_lock(&offload_wq->offload_lock); 3374 skip = offload_wq->is_handling_link_loss; 3375 3376 if (!skip) 3377 offload_wq->is_handling_link_loss = true; 3378 3379 spin_unlock(&offload_wq->offload_lock); 3380 3381 if (!skip) 3382 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3383 3384 goto out; 3385 } 3386 } 3387 3388 out: 3389 if (result && !is_mst_root_connector) { 3390 /* Downstream Port status changed. */ 3391 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3392 DRM_ERROR("KMS: Failed to detect connector\n"); 3393 3394 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3395 emulated_link_detect(dc_link); 3396 3397 if (aconnector->fake_enable) 3398 aconnector->fake_enable = false; 3399 3400 amdgpu_dm_update_connector_after_detect(aconnector); 3401 3402 3403 drm_modeset_lock_all(dev); 3404 dm_restore_drm_connector_state(dev, connector); 3405 drm_modeset_unlock_all(dev); 3406 3407 drm_kms_helper_connector_hotplug_event(connector); 3408 } else { 3409 bool ret = false; 3410 3411 mutex_lock(&adev->dm.dc_lock); 3412 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3413 mutex_unlock(&adev->dm.dc_lock); 3414 3415 if (ret) { 3416 if (aconnector->fake_enable) 3417 aconnector->fake_enable = false; 3418 3419 amdgpu_dm_update_connector_after_detect(aconnector); 3420 3421 drm_modeset_lock_all(dev); 3422 dm_restore_drm_connector_state(dev, connector); 3423 drm_modeset_unlock_all(dev); 3424 3425 drm_kms_helper_connector_hotplug_event(connector); 3426 } 3427 } 3428 } 3429 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3430 if (adev->dm.hdcp_workqueue) 3431 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3432 } 3433 3434 if (dc_link->type != dc_connection_mst_branch) 3435 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3436 3437 mutex_unlock(&aconnector->hpd_lock); 3438 } 3439 3440 static void register_hpd_handlers(struct amdgpu_device *adev) 3441 { 3442 struct drm_device *dev = adev_to_drm(adev); 3443 struct drm_connector *connector; 3444 struct amdgpu_dm_connector *aconnector; 3445 const struct dc_link *dc_link; 3446 struct dc_interrupt_params int_params = {0}; 3447 3448 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3449 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3450 3451 list_for_each_entry(connector, 3452 &dev->mode_config.connector_list, head) { 3453 3454 aconnector = to_amdgpu_dm_connector(connector); 3455 dc_link = aconnector->dc_link; 3456 3457 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) { 3458 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3459 int_params.irq_source = dc_link->irq_source_hpd; 3460 3461 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3462 handle_hpd_irq, 3463 (void *) aconnector); 3464 } 3465 3466 if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) { 3467 3468 /* Also register for DP short pulse (hpd_rx). */ 3469 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3470 int_params.irq_source = dc_link->irq_source_hpd_rx; 3471 3472 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3473 handle_hpd_rx_irq, 3474 (void *) aconnector); 3475 3476 if (adev->dm.hpd_rx_offload_wq) 3477 adev->dm.hpd_rx_offload_wq[dc_link->link_index].aconnector = 3478 aconnector; 3479 } 3480 } 3481 } 3482 3483 #if defined(CONFIG_DRM_AMD_DC_SI) 3484 /* Register IRQ sources and initialize IRQ callbacks */ 3485 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3486 { 3487 struct dc *dc = adev->dm.dc; 3488 struct common_irq_params *c_irq_params; 3489 struct dc_interrupt_params int_params = {0}; 3490 int r; 3491 int i; 3492 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3493 3494 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3495 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3496 3497 /* 3498 * Actions of amdgpu_irq_add_id(): 3499 * 1. Register a set() function with base driver. 3500 * Base driver will call set() function to enable/disable an 3501 * interrupt in DC hardware. 3502 * 2. Register amdgpu_dm_irq_handler(). 3503 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3504 * coming from DC hardware. 3505 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3506 * for acknowledging and handling. */ 3507 3508 /* Use VBLANK interrupt */ 3509 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3510 r = amdgpu_irq_add_id(adev, client_id, i+1 , &adev->crtc_irq); 3511 if (r) { 3512 DRM_ERROR("Failed to add crtc irq id!\n"); 3513 return r; 3514 } 3515 3516 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3517 int_params.irq_source = 3518 dc_interrupt_to_irq_source(dc, i+1 , 0); 3519 3520 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3521 3522 c_irq_params->adev = adev; 3523 c_irq_params->irq_src = int_params.irq_source; 3524 3525 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3526 dm_crtc_high_irq, c_irq_params); 3527 } 3528 3529 /* Use GRPH_PFLIP interrupt */ 3530 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3531 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3532 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3533 if (r) { 3534 DRM_ERROR("Failed to add page flip irq id!\n"); 3535 return r; 3536 } 3537 3538 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3539 int_params.irq_source = 3540 dc_interrupt_to_irq_source(dc, i, 0); 3541 3542 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3543 3544 c_irq_params->adev = adev; 3545 c_irq_params->irq_src = int_params.irq_source; 3546 3547 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3548 dm_pflip_high_irq, c_irq_params); 3549 3550 } 3551 3552 /* HPD */ 3553 r = amdgpu_irq_add_id(adev, client_id, 3554 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3555 if (r) { 3556 DRM_ERROR("Failed to add hpd irq id!\n"); 3557 return r; 3558 } 3559 3560 register_hpd_handlers(adev); 3561 3562 return 0; 3563 } 3564 #endif 3565 3566 /* Register IRQ sources and initialize IRQ callbacks */ 3567 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3568 { 3569 struct dc *dc = adev->dm.dc; 3570 struct common_irq_params *c_irq_params; 3571 struct dc_interrupt_params int_params = {0}; 3572 int r; 3573 int i; 3574 unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3575 3576 if (adev->family >= AMDGPU_FAMILY_AI) 3577 client_id = SOC15_IH_CLIENTID_DCE; 3578 3579 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3580 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3581 3582 /* 3583 * Actions of amdgpu_irq_add_id(): 3584 * 1. Register a set() function with base driver. 3585 * Base driver will call set() function to enable/disable an 3586 * interrupt in DC hardware. 3587 * 2. Register amdgpu_dm_irq_handler(). 3588 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3589 * coming from DC hardware. 3590 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3591 * for acknowledging and handling. */ 3592 3593 /* Use VBLANK interrupt */ 3594 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3595 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3596 if (r) { 3597 DRM_ERROR("Failed to add crtc irq id!\n"); 3598 return r; 3599 } 3600 3601 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3602 int_params.irq_source = 3603 dc_interrupt_to_irq_source(dc, i, 0); 3604 3605 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3606 3607 c_irq_params->adev = adev; 3608 c_irq_params->irq_src = int_params.irq_source; 3609 3610 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3611 dm_crtc_high_irq, c_irq_params); 3612 } 3613 3614 /* Use VUPDATE interrupt */ 3615 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3616 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3617 if (r) { 3618 DRM_ERROR("Failed to add vupdate irq id!\n"); 3619 return r; 3620 } 3621 3622 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3623 int_params.irq_source = 3624 dc_interrupt_to_irq_source(dc, i, 0); 3625 3626 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3627 3628 c_irq_params->adev = adev; 3629 c_irq_params->irq_src = int_params.irq_source; 3630 3631 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3632 dm_vupdate_high_irq, c_irq_params); 3633 } 3634 3635 /* Use GRPH_PFLIP interrupt */ 3636 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3637 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3638 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3639 if (r) { 3640 DRM_ERROR("Failed to add page flip irq id!\n"); 3641 return r; 3642 } 3643 3644 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3645 int_params.irq_source = 3646 dc_interrupt_to_irq_source(dc, i, 0); 3647 3648 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3649 3650 c_irq_params->adev = adev; 3651 c_irq_params->irq_src = int_params.irq_source; 3652 3653 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3654 dm_pflip_high_irq, c_irq_params); 3655 3656 } 3657 3658 /* HPD */ 3659 r = amdgpu_irq_add_id(adev, client_id, 3660 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3661 if (r) { 3662 DRM_ERROR("Failed to add hpd irq id!\n"); 3663 return r; 3664 } 3665 3666 register_hpd_handlers(adev); 3667 3668 return 0; 3669 } 3670 3671 /* Register IRQ sources and initialize IRQ callbacks */ 3672 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3673 { 3674 struct dc *dc = adev->dm.dc; 3675 struct common_irq_params *c_irq_params; 3676 struct dc_interrupt_params int_params = {0}; 3677 int r; 3678 int i; 3679 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3680 static const unsigned int vrtl_int_srcid[] = { 3681 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3682 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3683 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3684 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3685 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3686 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3687 }; 3688 #endif 3689 3690 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3691 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3692 3693 /* 3694 * Actions of amdgpu_irq_add_id(): 3695 * 1. Register a set() function with base driver. 3696 * Base driver will call set() function to enable/disable an 3697 * interrupt in DC hardware. 3698 * 2. Register amdgpu_dm_irq_handler(). 3699 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3700 * coming from DC hardware. 3701 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3702 * for acknowledging and handling. 3703 */ 3704 3705 /* Use VSTARTUP interrupt */ 3706 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3707 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3708 i++) { 3709 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3710 3711 if (r) { 3712 DRM_ERROR("Failed to add crtc irq id!\n"); 3713 return r; 3714 } 3715 3716 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3717 int_params.irq_source = 3718 dc_interrupt_to_irq_source(dc, i, 0); 3719 3720 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3721 3722 c_irq_params->adev = adev; 3723 c_irq_params->irq_src = int_params.irq_source; 3724 3725 amdgpu_dm_irq_register_interrupt( 3726 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3727 } 3728 3729 /* Use otg vertical line interrupt */ 3730 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3731 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3732 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3733 vrtl_int_srcid[i], &adev->vline0_irq); 3734 3735 if (r) { 3736 DRM_ERROR("Failed to add vline0 irq id!\n"); 3737 return r; 3738 } 3739 3740 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3741 int_params.irq_source = 3742 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3743 3744 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3745 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3746 break; 3747 } 3748 3749 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3750 - DC_IRQ_SOURCE_DC1_VLINE0]; 3751 3752 c_irq_params->adev = adev; 3753 c_irq_params->irq_src = int_params.irq_source; 3754 3755 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3756 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3757 } 3758 #endif 3759 3760 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3761 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3762 * to trigger at end of each vblank, regardless of state of the lock, 3763 * matching DCE behaviour. 3764 */ 3765 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3766 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3767 i++) { 3768 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3769 3770 if (r) { 3771 DRM_ERROR("Failed to add vupdate irq id!\n"); 3772 return r; 3773 } 3774 3775 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3776 int_params.irq_source = 3777 dc_interrupt_to_irq_source(dc, i, 0); 3778 3779 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3780 3781 c_irq_params->adev = adev; 3782 c_irq_params->irq_src = int_params.irq_source; 3783 3784 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3785 dm_vupdate_high_irq, c_irq_params); 3786 } 3787 3788 /* Use GRPH_PFLIP interrupt */ 3789 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3790 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3791 i++) { 3792 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3793 if (r) { 3794 DRM_ERROR("Failed to add page flip irq id!\n"); 3795 return r; 3796 } 3797 3798 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3799 int_params.irq_source = 3800 dc_interrupt_to_irq_source(dc, i, 0); 3801 3802 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3803 3804 c_irq_params->adev = adev; 3805 c_irq_params->irq_src = int_params.irq_source; 3806 3807 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3808 dm_pflip_high_irq, c_irq_params); 3809 3810 } 3811 3812 /* HPD */ 3813 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3814 &adev->hpd_irq); 3815 if (r) { 3816 DRM_ERROR("Failed to add hpd irq id!\n"); 3817 return r; 3818 } 3819 3820 register_hpd_handlers(adev); 3821 3822 return 0; 3823 } 3824 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3825 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3826 { 3827 struct dc *dc = adev->dm.dc; 3828 struct common_irq_params *c_irq_params; 3829 struct dc_interrupt_params int_params = {0}; 3830 int r, i; 3831 3832 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3833 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3834 3835 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3836 &adev->dmub_outbox_irq); 3837 if (r) { 3838 DRM_ERROR("Failed to add outbox irq id!\n"); 3839 return r; 3840 } 3841 3842 if (dc->ctx->dmub_srv) { 3843 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3844 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3845 int_params.irq_source = 3846 dc_interrupt_to_irq_source(dc, i, 0); 3847 3848 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3849 3850 c_irq_params->adev = adev; 3851 c_irq_params->irq_src = int_params.irq_source; 3852 3853 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3854 dm_dmub_outbox1_low_irq, c_irq_params); 3855 } 3856 3857 return 0; 3858 } 3859 3860 /* 3861 * Acquires the lock for the atomic state object and returns 3862 * the new atomic state. 3863 * 3864 * This should only be called during atomic check. 3865 */ 3866 int dm_atomic_get_state(struct drm_atomic_state *state, 3867 struct dm_atomic_state **dm_state) 3868 { 3869 struct drm_device *dev = state->dev; 3870 struct amdgpu_device *adev = drm_to_adev(dev); 3871 struct amdgpu_display_manager *dm = &adev->dm; 3872 struct drm_private_state *priv_state; 3873 3874 if (*dm_state) 3875 return 0; 3876 3877 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3878 if (IS_ERR(priv_state)) 3879 return PTR_ERR(priv_state); 3880 3881 *dm_state = to_dm_atomic_state(priv_state); 3882 3883 return 0; 3884 } 3885 3886 static struct dm_atomic_state * 3887 dm_atomic_get_new_state(struct drm_atomic_state *state) 3888 { 3889 struct drm_device *dev = state->dev; 3890 struct amdgpu_device *adev = drm_to_adev(dev); 3891 struct amdgpu_display_manager *dm = &adev->dm; 3892 struct drm_private_obj *obj; 3893 struct drm_private_state *new_obj_state; 3894 int i; 3895 3896 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3897 if (obj->funcs == dm->atomic_obj.funcs) 3898 return to_dm_atomic_state(new_obj_state); 3899 } 3900 3901 return NULL; 3902 } 3903 3904 static struct drm_private_state * 3905 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3906 { 3907 struct dm_atomic_state *old_state, *new_state; 3908 3909 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3910 if (!new_state) 3911 return NULL; 3912 3913 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3914 3915 old_state = to_dm_atomic_state(obj->state); 3916 3917 if (old_state && old_state->context) 3918 new_state->context = dc_copy_state(old_state->context); 3919 3920 if (!new_state->context) { 3921 kfree(new_state); 3922 return NULL; 3923 } 3924 3925 return &new_state->base; 3926 } 3927 3928 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3929 struct drm_private_state *state) 3930 { 3931 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3932 3933 if (dm_state && dm_state->context) 3934 dc_release_state(dm_state->context); 3935 3936 kfree(dm_state); 3937 } 3938 3939 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3940 .atomic_duplicate_state = dm_atomic_duplicate_state, 3941 .atomic_destroy_state = dm_atomic_destroy_state, 3942 }; 3943 3944 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3945 { 3946 struct dm_atomic_state *state; 3947 int r; 3948 3949 adev->mode_info.mode_config_initialized = true; 3950 3951 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3952 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3953 3954 adev_to_drm(adev)->mode_config.max_width = 16384; 3955 adev_to_drm(adev)->mode_config.max_height = 16384; 3956 3957 adev_to_drm(adev)->mode_config.preferred_depth = 24; 3958 if (adev->asic_type == CHIP_HAWAII) 3959 /* disable prefer shadow for now due to hibernation issues */ 3960 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 3961 else 3962 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 3963 /* indicates support for immediate flip */ 3964 adev_to_drm(adev)->mode_config.async_page_flip = true; 3965 3966 state = kzalloc(sizeof(*state), GFP_KERNEL); 3967 if (!state) 3968 return -ENOMEM; 3969 3970 state->context = dc_create_state(adev->dm.dc); 3971 if (!state->context) { 3972 kfree(state); 3973 return -ENOMEM; 3974 } 3975 3976 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 3977 3978 drm_atomic_private_obj_init(adev_to_drm(adev), 3979 &adev->dm.atomic_obj, 3980 &state->base, 3981 &dm_atomic_state_funcs); 3982 3983 r = amdgpu_display_modeset_create_props(adev); 3984 if (r) { 3985 dc_release_state(state->context); 3986 kfree(state); 3987 return r; 3988 } 3989 3990 r = amdgpu_dm_audio_init(adev); 3991 if (r) { 3992 dc_release_state(state->context); 3993 kfree(state); 3994 return r; 3995 } 3996 3997 return 0; 3998 } 3999 4000 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4001 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4002 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4003 4004 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4005 int bl_idx) 4006 { 4007 #if defined(CONFIG_ACPI) 4008 struct amdgpu_dm_backlight_caps caps; 4009 4010 memset(&caps, 0, sizeof(caps)); 4011 4012 if (dm->backlight_caps[bl_idx].caps_valid) 4013 return; 4014 4015 amdgpu_acpi_get_backlight_caps(&caps); 4016 if (caps.caps_valid) { 4017 dm->backlight_caps[bl_idx].caps_valid = true; 4018 if (caps.aux_support) 4019 return; 4020 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4021 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4022 } else { 4023 dm->backlight_caps[bl_idx].min_input_signal = 4024 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4025 dm->backlight_caps[bl_idx].max_input_signal = 4026 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4027 } 4028 #else 4029 if (dm->backlight_caps[bl_idx].aux_support) 4030 return; 4031 4032 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4033 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4034 #endif 4035 } 4036 4037 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4038 unsigned *min, unsigned *max) 4039 { 4040 if (!caps) 4041 return 0; 4042 4043 if (caps->aux_support) { 4044 // Firmware limits are in nits, DC API wants millinits. 4045 *max = 1000 * caps->aux_max_input_signal; 4046 *min = 1000 * caps->aux_min_input_signal; 4047 } else { 4048 // Firmware limits are 8-bit, PWM control is 16-bit. 4049 *max = 0x101 * caps->max_input_signal; 4050 *min = 0x101 * caps->min_input_signal; 4051 } 4052 return 1; 4053 } 4054 4055 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4056 uint32_t brightness) 4057 { 4058 unsigned min, max; 4059 4060 if (!get_brightness_range(caps, &min, &max)) 4061 return brightness; 4062 4063 // Rescale 0..255 to min..max 4064 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4065 AMDGPU_MAX_BL_LEVEL); 4066 } 4067 4068 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4069 uint32_t brightness) 4070 { 4071 unsigned min, max; 4072 4073 if (!get_brightness_range(caps, &min, &max)) 4074 return brightness; 4075 4076 if (brightness < min) 4077 return 0; 4078 // Rescale min..max to 0..255 4079 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4080 max - min); 4081 } 4082 4083 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4084 int bl_idx, 4085 u32 user_brightness) 4086 { 4087 struct amdgpu_dm_backlight_caps caps; 4088 struct dc_link *link; 4089 u32 brightness; 4090 bool rc; 4091 4092 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4093 caps = dm->backlight_caps[bl_idx]; 4094 4095 dm->brightness[bl_idx] = user_brightness; 4096 /* update scratch register */ 4097 if (bl_idx == 0) 4098 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4099 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4100 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4101 4102 /* Change brightness based on AUX property */ 4103 if (caps.aux_support) { 4104 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4105 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4106 if (!rc) 4107 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4108 } else { 4109 rc = dc_link_set_backlight_level(link, brightness, 0); 4110 if (!rc) 4111 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4112 } 4113 4114 if (rc) 4115 dm->actual_brightness[bl_idx] = user_brightness; 4116 } 4117 4118 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4119 { 4120 struct amdgpu_display_manager *dm = bl_get_data(bd); 4121 int i; 4122 4123 for (i = 0; i < dm->num_of_edps; i++) { 4124 if (bd == dm->backlight_dev[i]) 4125 break; 4126 } 4127 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4128 i = 0; 4129 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4130 4131 return 0; 4132 } 4133 4134 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4135 int bl_idx) 4136 { 4137 struct amdgpu_dm_backlight_caps caps; 4138 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4139 4140 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4141 caps = dm->backlight_caps[bl_idx]; 4142 4143 if (caps.aux_support) { 4144 u32 avg, peak; 4145 bool rc; 4146 4147 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4148 if (!rc) 4149 return dm->brightness[bl_idx]; 4150 return convert_brightness_to_user(&caps, avg); 4151 } else { 4152 int ret = dc_link_get_backlight_level(link); 4153 4154 if (ret == DC_ERROR_UNEXPECTED) 4155 return dm->brightness[bl_idx]; 4156 return convert_brightness_to_user(&caps, ret); 4157 } 4158 } 4159 4160 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4161 { 4162 struct amdgpu_display_manager *dm = bl_get_data(bd); 4163 int i; 4164 4165 for (i = 0; i < dm->num_of_edps; i++) { 4166 if (bd == dm->backlight_dev[i]) 4167 break; 4168 } 4169 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4170 i = 0; 4171 return amdgpu_dm_backlight_get_level(dm, i); 4172 } 4173 4174 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4175 .options = BL_CORE_SUSPENDRESUME, 4176 .get_brightness = amdgpu_dm_backlight_get_brightness, 4177 .update_status = amdgpu_dm_backlight_update_status, 4178 }; 4179 4180 static void 4181 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4182 { 4183 struct drm_device *drm = aconnector->base.dev; 4184 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4185 struct backlight_properties props = { 0 }; 4186 char bl_name[16]; 4187 4188 if (aconnector->bl_idx == -1) 4189 return; 4190 4191 if (!acpi_video_backlight_use_native()) { 4192 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4193 /* Try registering an ACPI video backlight device instead. */ 4194 acpi_video_register_backlight(); 4195 return; 4196 } 4197 4198 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4199 props.brightness = AMDGPU_MAX_BL_LEVEL; 4200 props.type = BACKLIGHT_RAW; 4201 4202 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4203 drm->primary->index + aconnector->bl_idx); 4204 4205 dm->backlight_dev[aconnector->bl_idx] = 4206 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4207 &amdgpu_dm_backlight_ops, &props); 4208 4209 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4210 DRM_ERROR("DM: Backlight registration failed!\n"); 4211 dm->backlight_dev[aconnector->bl_idx] = NULL; 4212 } else 4213 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4214 } 4215 4216 static int initialize_plane(struct amdgpu_display_manager *dm, 4217 struct amdgpu_mode_info *mode_info, int plane_id, 4218 enum drm_plane_type plane_type, 4219 const struct dc_plane_cap *plane_cap) 4220 { 4221 struct drm_plane *plane; 4222 unsigned long possible_crtcs; 4223 int ret = 0; 4224 4225 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4226 if (!plane) { 4227 DRM_ERROR("KMS: Failed to allocate plane\n"); 4228 return -ENOMEM; 4229 } 4230 plane->type = plane_type; 4231 4232 /* 4233 * HACK: IGT tests expect that the primary plane for a CRTC 4234 * can only have one possible CRTC. Only expose support for 4235 * any CRTC if they're not going to be used as a primary plane 4236 * for a CRTC - like overlay or underlay planes. 4237 */ 4238 possible_crtcs = 1 << plane_id; 4239 if (plane_id >= dm->dc->caps.max_streams) 4240 possible_crtcs = 0xff; 4241 4242 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4243 4244 if (ret) { 4245 DRM_ERROR("KMS: Failed to initialize plane\n"); 4246 kfree(plane); 4247 return ret; 4248 } 4249 4250 if (mode_info) 4251 mode_info->planes[plane_id] = plane; 4252 4253 return ret; 4254 } 4255 4256 4257 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4258 struct amdgpu_dm_connector *aconnector) 4259 { 4260 struct dc_link *link = aconnector->dc_link; 4261 int bl_idx = dm->num_of_edps; 4262 4263 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4264 link->type == dc_connection_none) 4265 return; 4266 4267 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4268 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4269 return; 4270 } 4271 4272 aconnector->bl_idx = bl_idx; 4273 4274 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4275 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4276 dm->backlight_link[bl_idx] = link; 4277 dm->num_of_edps++; 4278 4279 update_connector_ext_caps(aconnector); 4280 } 4281 4282 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4283 4284 /* 4285 * In this architecture, the association 4286 * connector -> encoder -> crtc 4287 * id not really requried. The crtc and connector will hold the 4288 * display_index as an abstraction to use with DAL component 4289 * 4290 * Returns 0 on success 4291 */ 4292 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4293 { 4294 struct amdgpu_display_manager *dm = &adev->dm; 4295 s32 i; 4296 struct amdgpu_dm_connector *aconnector = NULL; 4297 struct amdgpu_encoder *aencoder = NULL; 4298 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4299 u32 link_cnt; 4300 s32 primary_planes; 4301 enum dc_connection_type new_connection_type = dc_connection_none; 4302 const struct dc_plane_cap *plane; 4303 bool psr_feature_enabled = false; 4304 int max_overlay = dm->dc->caps.max_slave_planes; 4305 4306 dm->display_indexes_num = dm->dc->caps.max_streams; 4307 /* Update the actual used number of crtc */ 4308 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4309 4310 amdgpu_dm_set_irq_funcs(adev); 4311 4312 link_cnt = dm->dc->caps.max_links; 4313 if (amdgpu_dm_mode_config_init(dm->adev)) { 4314 DRM_ERROR("DM: Failed to initialize mode config\n"); 4315 return -EINVAL; 4316 } 4317 4318 /* There is one primary plane per CRTC */ 4319 primary_planes = dm->dc->caps.max_streams; 4320 ASSERT(primary_planes <= AMDGPU_MAX_PLANES); 4321 4322 /* 4323 * Initialize primary planes, implicit planes for legacy IOCTLS. 4324 * Order is reversed to match iteration order in atomic check. 4325 */ 4326 for (i = (primary_planes - 1); i >= 0; i--) { 4327 plane = &dm->dc->caps.planes[i]; 4328 4329 if (initialize_plane(dm, mode_info, i, 4330 DRM_PLANE_TYPE_PRIMARY, plane)) { 4331 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4332 goto fail; 4333 } 4334 } 4335 4336 /* 4337 * Initialize overlay planes, index starting after primary planes. 4338 * These planes have a higher DRM index than the primary planes since 4339 * they should be considered as having a higher z-order. 4340 * Order is reversed to match iteration order in atomic check. 4341 * 4342 * Only support DCN for now, and only expose one so we don't encourage 4343 * userspace to use up all the pipes. 4344 */ 4345 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4346 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4347 4348 /* Do not create overlay if MPO disabled */ 4349 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4350 break; 4351 4352 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4353 continue; 4354 4355 if (!plane->pixel_format_support.argb8888) 4356 continue; 4357 4358 if (max_overlay-- == 0) 4359 break; 4360 4361 if (initialize_plane(dm, NULL, primary_planes + i, 4362 DRM_PLANE_TYPE_OVERLAY, plane)) { 4363 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4364 goto fail; 4365 } 4366 } 4367 4368 for (i = 0; i < dm->dc->caps.max_streams; i++) 4369 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4370 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4371 goto fail; 4372 } 4373 4374 /* Use Outbox interrupt */ 4375 switch (adev->ip_versions[DCE_HWIP][0]) { 4376 case IP_VERSION(3, 0, 0): 4377 case IP_VERSION(3, 1, 2): 4378 case IP_VERSION(3, 1, 3): 4379 case IP_VERSION(3, 1, 4): 4380 case IP_VERSION(3, 1, 5): 4381 case IP_VERSION(3, 1, 6): 4382 case IP_VERSION(3, 2, 0): 4383 case IP_VERSION(3, 2, 1): 4384 case IP_VERSION(2, 1, 0): 4385 if (register_outbox_irq_handlers(dm->adev)) { 4386 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4387 goto fail; 4388 } 4389 break; 4390 default: 4391 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4392 adev->ip_versions[DCE_HWIP][0]); 4393 } 4394 4395 /* Determine whether to enable PSR support by default. */ 4396 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4397 switch (adev->ip_versions[DCE_HWIP][0]) { 4398 case IP_VERSION(3, 1, 2): 4399 case IP_VERSION(3, 1, 3): 4400 case IP_VERSION(3, 1, 4): 4401 case IP_VERSION(3, 1, 5): 4402 case IP_VERSION(3, 1, 6): 4403 case IP_VERSION(3, 2, 0): 4404 case IP_VERSION(3, 2, 1): 4405 psr_feature_enabled = true; 4406 break; 4407 default: 4408 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4409 break; 4410 } 4411 } 4412 4413 /* loops over all connectors on the board */ 4414 for (i = 0; i < link_cnt; i++) { 4415 struct dc_link *link = NULL; 4416 4417 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4418 DRM_ERROR( 4419 "KMS: Cannot support more than %d display indexes\n", 4420 AMDGPU_DM_MAX_DISPLAY_INDEX); 4421 continue; 4422 } 4423 4424 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4425 if (!aconnector) 4426 goto fail; 4427 4428 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4429 if (!aencoder) 4430 goto fail; 4431 4432 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4433 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4434 goto fail; 4435 } 4436 4437 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4438 DRM_ERROR("KMS: Failed to initialize connector\n"); 4439 goto fail; 4440 } 4441 4442 link = dc_get_link_at_index(dm->dc, i); 4443 4444 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4445 DRM_ERROR("KMS: Failed to detect connector\n"); 4446 4447 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4448 emulated_link_detect(link); 4449 amdgpu_dm_update_connector_after_detect(aconnector); 4450 } else { 4451 bool ret = false; 4452 4453 mutex_lock(&dm->dc_lock); 4454 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4455 mutex_unlock(&dm->dc_lock); 4456 4457 if (ret) { 4458 amdgpu_dm_update_connector_after_detect(aconnector); 4459 setup_backlight_device(dm, aconnector); 4460 4461 if (psr_feature_enabled) 4462 amdgpu_dm_set_psr_caps(link); 4463 4464 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4465 * PSR is also supported. 4466 */ 4467 if (link->psr_settings.psr_feature_enabled) 4468 adev_to_drm(adev)->vblank_disable_immediate = false; 4469 } 4470 } 4471 amdgpu_set_panel_orientation(&aconnector->base); 4472 } 4473 4474 /* If we didn't find a panel, notify the acpi video detection */ 4475 if (dm->adev->flags & AMD_IS_APU && dm->num_of_edps == 0) 4476 acpi_video_report_nolcd(); 4477 4478 /* Software is initialized. Now we can register interrupt handlers. */ 4479 switch (adev->asic_type) { 4480 #if defined(CONFIG_DRM_AMD_DC_SI) 4481 case CHIP_TAHITI: 4482 case CHIP_PITCAIRN: 4483 case CHIP_VERDE: 4484 case CHIP_OLAND: 4485 if (dce60_register_irq_handlers(dm->adev)) { 4486 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4487 goto fail; 4488 } 4489 break; 4490 #endif 4491 case CHIP_BONAIRE: 4492 case CHIP_HAWAII: 4493 case CHIP_KAVERI: 4494 case CHIP_KABINI: 4495 case CHIP_MULLINS: 4496 case CHIP_TONGA: 4497 case CHIP_FIJI: 4498 case CHIP_CARRIZO: 4499 case CHIP_STONEY: 4500 case CHIP_POLARIS11: 4501 case CHIP_POLARIS10: 4502 case CHIP_POLARIS12: 4503 case CHIP_VEGAM: 4504 case CHIP_VEGA10: 4505 case CHIP_VEGA12: 4506 case CHIP_VEGA20: 4507 if (dce110_register_irq_handlers(dm->adev)) { 4508 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4509 goto fail; 4510 } 4511 break; 4512 default: 4513 switch (adev->ip_versions[DCE_HWIP][0]) { 4514 case IP_VERSION(1, 0, 0): 4515 case IP_VERSION(1, 0, 1): 4516 case IP_VERSION(2, 0, 2): 4517 case IP_VERSION(2, 0, 3): 4518 case IP_VERSION(2, 0, 0): 4519 case IP_VERSION(2, 1, 0): 4520 case IP_VERSION(3, 0, 0): 4521 case IP_VERSION(3, 0, 2): 4522 case IP_VERSION(3, 0, 3): 4523 case IP_VERSION(3, 0, 1): 4524 case IP_VERSION(3, 1, 2): 4525 case IP_VERSION(3, 1, 3): 4526 case IP_VERSION(3, 1, 4): 4527 case IP_VERSION(3, 1, 5): 4528 case IP_VERSION(3, 1, 6): 4529 case IP_VERSION(3, 2, 0): 4530 case IP_VERSION(3, 2, 1): 4531 if (dcn10_register_irq_handlers(dm->adev)) { 4532 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4533 goto fail; 4534 } 4535 break; 4536 default: 4537 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4538 adev->ip_versions[DCE_HWIP][0]); 4539 goto fail; 4540 } 4541 break; 4542 } 4543 4544 return 0; 4545 fail: 4546 kfree(aencoder); 4547 kfree(aconnector); 4548 4549 return -EINVAL; 4550 } 4551 4552 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4553 { 4554 drm_atomic_private_obj_fini(&dm->atomic_obj); 4555 return; 4556 } 4557 4558 /****************************************************************************** 4559 * amdgpu_display_funcs functions 4560 *****************************************************************************/ 4561 4562 /* 4563 * dm_bandwidth_update - program display watermarks 4564 * 4565 * @adev: amdgpu_device pointer 4566 * 4567 * Calculate and program the display watermarks and line buffer allocation. 4568 */ 4569 static void dm_bandwidth_update(struct amdgpu_device *adev) 4570 { 4571 /* TODO: implement later */ 4572 } 4573 4574 static const struct amdgpu_display_funcs dm_display_funcs = { 4575 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4576 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4577 .backlight_set_level = NULL, /* never called for DC */ 4578 .backlight_get_level = NULL, /* never called for DC */ 4579 .hpd_sense = NULL,/* called unconditionally */ 4580 .hpd_set_polarity = NULL, /* called unconditionally */ 4581 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4582 .page_flip_get_scanoutpos = 4583 dm_crtc_get_scanoutpos,/* called unconditionally */ 4584 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4585 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4586 }; 4587 4588 #if defined(CONFIG_DEBUG_KERNEL_DC) 4589 4590 static ssize_t s3_debug_store(struct device *device, 4591 struct device_attribute *attr, 4592 const char *buf, 4593 size_t count) 4594 { 4595 int ret; 4596 int s3_state; 4597 struct drm_device *drm_dev = dev_get_drvdata(device); 4598 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4599 4600 ret = kstrtoint(buf, 0, &s3_state); 4601 4602 if (ret == 0) { 4603 if (s3_state) { 4604 dm_resume(adev); 4605 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4606 } else 4607 dm_suspend(adev); 4608 } 4609 4610 return ret == 0 ? count : 0; 4611 } 4612 4613 DEVICE_ATTR_WO(s3_debug); 4614 4615 #endif 4616 4617 static int dm_init_microcode(struct amdgpu_device *adev) 4618 { 4619 char *fw_name_dmub; 4620 int r; 4621 4622 switch (adev->ip_versions[DCE_HWIP][0]) { 4623 case IP_VERSION(2, 1, 0): 4624 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4625 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4626 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4627 break; 4628 case IP_VERSION(3, 0, 0): 4629 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4630 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4631 else 4632 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4633 break; 4634 case IP_VERSION(3, 0, 1): 4635 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4636 break; 4637 case IP_VERSION(3, 0, 2): 4638 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4639 break; 4640 case IP_VERSION(3, 0, 3): 4641 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4642 break; 4643 case IP_VERSION(3, 1, 2): 4644 case IP_VERSION(3, 1, 3): 4645 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4646 break; 4647 case IP_VERSION(3, 1, 4): 4648 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4649 break; 4650 case IP_VERSION(3, 1, 5): 4651 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4652 break; 4653 case IP_VERSION(3, 1, 6): 4654 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4655 break; 4656 case IP_VERSION(3, 2, 0): 4657 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4658 break; 4659 case IP_VERSION(3, 2, 1): 4660 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4661 break; 4662 default: 4663 /* ASIC doesn't support DMUB. */ 4664 return 0; 4665 } 4666 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4667 if (r) 4668 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4669 return r; 4670 } 4671 4672 static int dm_early_init(void *handle) 4673 { 4674 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4675 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4676 struct atom_context *ctx = mode_info->atom_context; 4677 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4678 u16 data_offset; 4679 4680 /* if there is no object header, skip DM */ 4681 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4682 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4683 dev_info(adev->dev, "No object header, skipping DM\n"); 4684 return -ENOENT; 4685 } 4686 4687 switch (adev->asic_type) { 4688 #if defined(CONFIG_DRM_AMD_DC_SI) 4689 case CHIP_TAHITI: 4690 case CHIP_PITCAIRN: 4691 case CHIP_VERDE: 4692 adev->mode_info.num_crtc = 6; 4693 adev->mode_info.num_hpd = 6; 4694 adev->mode_info.num_dig = 6; 4695 break; 4696 case CHIP_OLAND: 4697 adev->mode_info.num_crtc = 2; 4698 adev->mode_info.num_hpd = 2; 4699 adev->mode_info.num_dig = 2; 4700 break; 4701 #endif 4702 case CHIP_BONAIRE: 4703 case CHIP_HAWAII: 4704 adev->mode_info.num_crtc = 6; 4705 adev->mode_info.num_hpd = 6; 4706 adev->mode_info.num_dig = 6; 4707 break; 4708 case CHIP_KAVERI: 4709 adev->mode_info.num_crtc = 4; 4710 adev->mode_info.num_hpd = 6; 4711 adev->mode_info.num_dig = 7; 4712 break; 4713 case CHIP_KABINI: 4714 case CHIP_MULLINS: 4715 adev->mode_info.num_crtc = 2; 4716 adev->mode_info.num_hpd = 6; 4717 adev->mode_info.num_dig = 6; 4718 break; 4719 case CHIP_FIJI: 4720 case CHIP_TONGA: 4721 adev->mode_info.num_crtc = 6; 4722 adev->mode_info.num_hpd = 6; 4723 adev->mode_info.num_dig = 7; 4724 break; 4725 case CHIP_CARRIZO: 4726 adev->mode_info.num_crtc = 3; 4727 adev->mode_info.num_hpd = 6; 4728 adev->mode_info.num_dig = 9; 4729 break; 4730 case CHIP_STONEY: 4731 adev->mode_info.num_crtc = 2; 4732 adev->mode_info.num_hpd = 6; 4733 adev->mode_info.num_dig = 9; 4734 break; 4735 case CHIP_POLARIS11: 4736 case CHIP_POLARIS12: 4737 adev->mode_info.num_crtc = 5; 4738 adev->mode_info.num_hpd = 5; 4739 adev->mode_info.num_dig = 5; 4740 break; 4741 case CHIP_POLARIS10: 4742 case CHIP_VEGAM: 4743 adev->mode_info.num_crtc = 6; 4744 adev->mode_info.num_hpd = 6; 4745 adev->mode_info.num_dig = 6; 4746 break; 4747 case CHIP_VEGA10: 4748 case CHIP_VEGA12: 4749 case CHIP_VEGA20: 4750 adev->mode_info.num_crtc = 6; 4751 adev->mode_info.num_hpd = 6; 4752 adev->mode_info.num_dig = 6; 4753 break; 4754 default: 4755 4756 switch (adev->ip_versions[DCE_HWIP][0]) { 4757 case IP_VERSION(2, 0, 2): 4758 case IP_VERSION(3, 0, 0): 4759 adev->mode_info.num_crtc = 6; 4760 adev->mode_info.num_hpd = 6; 4761 adev->mode_info.num_dig = 6; 4762 break; 4763 case IP_VERSION(2, 0, 0): 4764 case IP_VERSION(3, 0, 2): 4765 adev->mode_info.num_crtc = 5; 4766 adev->mode_info.num_hpd = 5; 4767 adev->mode_info.num_dig = 5; 4768 break; 4769 case IP_VERSION(2, 0, 3): 4770 case IP_VERSION(3, 0, 3): 4771 adev->mode_info.num_crtc = 2; 4772 adev->mode_info.num_hpd = 2; 4773 adev->mode_info.num_dig = 2; 4774 break; 4775 case IP_VERSION(1, 0, 0): 4776 case IP_VERSION(1, 0, 1): 4777 case IP_VERSION(3, 0, 1): 4778 case IP_VERSION(2, 1, 0): 4779 case IP_VERSION(3, 1, 2): 4780 case IP_VERSION(3, 1, 3): 4781 case IP_VERSION(3, 1, 4): 4782 case IP_VERSION(3, 1, 5): 4783 case IP_VERSION(3, 1, 6): 4784 case IP_VERSION(3, 2, 0): 4785 case IP_VERSION(3, 2, 1): 4786 adev->mode_info.num_crtc = 4; 4787 adev->mode_info.num_hpd = 4; 4788 adev->mode_info.num_dig = 4; 4789 break; 4790 default: 4791 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4792 adev->ip_versions[DCE_HWIP][0]); 4793 return -EINVAL; 4794 } 4795 break; 4796 } 4797 4798 if (adev->mode_info.funcs == NULL) 4799 adev->mode_info.funcs = &dm_display_funcs; 4800 4801 /* 4802 * Note: Do NOT change adev->audio_endpt_rreg and 4803 * adev->audio_endpt_wreg because they are initialised in 4804 * amdgpu_device_init() 4805 */ 4806 #if defined(CONFIG_DEBUG_KERNEL_DC) 4807 device_create_file( 4808 adev_to_drm(adev)->dev, 4809 &dev_attr_s3_debug); 4810 #endif 4811 adev->dc_enabled = true; 4812 4813 return dm_init_microcode(adev); 4814 } 4815 4816 static bool modereset_required(struct drm_crtc_state *crtc_state) 4817 { 4818 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4819 } 4820 4821 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4822 { 4823 drm_encoder_cleanup(encoder); 4824 kfree(encoder); 4825 } 4826 4827 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4828 .destroy = amdgpu_dm_encoder_destroy, 4829 }; 4830 4831 static int 4832 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4833 const enum surface_pixel_format format, 4834 enum dc_color_space *color_space) 4835 { 4836 bool full_range; 4837 4838 *color_space = COLOR_SPACE_SRGB; 4839 4840 /* DRM color properties only affect non-RGB formats. */ 4841 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4842 return 0; 4843 4844 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4845 4846 switch (plane_state->color_encoding) { 4847 case DRM_COLOR_YCBCR_BT601: 4848 if (full_range) 4849 *color_space = COLOR_SPACE_YCBCR601; 4850 else 4851 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4852 break; 4853 4854 case DRM_COLOR_YCBCR_BT709: 4855 if (full_range) 4856 *color_space = COLOR_SPACE_YCBCR709; 4857 else 4858 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4859 break; 4860 4861 case DRM_COLOR_YCBCR_BT2020: 4862 if (full_range) 4863 *color_space = COLOR_SPACE_2020_YCBCR; 4864 else 4865 return -EINVAL; 4866 break; 4867 4868 default: 4869 return -EINVAL; 4870 } 4871 4872 return 0; 4873 } 4874 4875 static int 4876 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4877 const struct drm_plane_state *plane_state, 4878 const u64 tiling_flags, 4879 struct dc_plane_info *plane_info, 4880 struct dc_plane_address *address, 4881 bool tmz_surface, 4882 bool force_disable_dcc) 4883 { 4884 const struct drm_framebuffer *fb = plane_state->fb; 4885 const struct amdgpu_framebuffer *afb = 4886 to_amdgpu_framebuffer(plane_state->fb); 4887 int ret; 4888 4889 memset(plane_info, 0, sizeof(*plane_info)); 4890 4891 switch (fb->format->format) { 4892 case DRM_FORMAT_C8: 4893 plane_info->format = 4894 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4895 break; 4896 case DRM_FORMAT_RGB565: 4897 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4898 break; 4899 case DRM_FORMAT_XRGB8888: 4900 case DRM_FORMAT_ARGB8888: 4901 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4902 break; 4903 case DRM_FORMAT_XRGB2101010: 4904 case DRM_FORMAT_ARGB2101010: 4905 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4906 break; 4907 case DRM_FORMAT_XBGR2101010: 4908 case DRM_FORMAT_ABGR2101010: 4909 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4910 break; 4911 case DRM_FORMAT_XBGR8888: 4912 case DRM_FORMAT_ABGR8888: 4913 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4914 break; 4915 case DRM_FORMAT_NV21: 4916 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4917 break; 4918 case DRM_FORMAT_NV12: 4919 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4920 break; 4921 case DRM_FORMAT_P010: 4922 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4923 break; 4924 case DRM_FORMAT_XRGB16161616F: 4925 case DRM_FORMAT_ARGB16161616F: 4926 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4927 break; 4928 case DRM_FORMAT_XBGR16161616F: 4929 case DRM_FORMAT_ABGR16161616F: 4930 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4931 break; 4932 case DRM_FORMAT_XRGB16161616: 4933 case DRM_FORMAT_ARGB16161616: 4934 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4935 break; 4936 case DRM_FORMAT_XBGR16161616: 4937 case DRM_FORMAT_ABGR16161616: 4938 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4939 break; 4940 default: 4941 DRM_ERROR( 4942 "Unsupported screen format %p4cc\n", 4943 &fb->format->format); 4944 return -EINVAL; 4945 } 4946 4947 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 4948 case DRM_MODE_ROTATE_0: 4949 plane_info->rotation = ROTATION_ANGLE_0; 4950 break; 4951 case DRM_MODE_ROTATE_90: 4952 plane_info->rotation = ROTATION_ANGLE_90; 4953 break; 4954 case DRM_MODE_ROTATE_180: 4955 plane_info->rotation = ROTATION_ANGLE_180; 4956 break; 4957 case DRM_MODE_ROTATE_270: 4958 plane_info->rotation = ROTATION_ANGLE_270; 4959 break; 4960 default: 4961 plane_info->rotation = ROTATION_ANGLE_0; 4962 break; 4963 } 4964 4965 4966 plane_info->visible = true; 4967 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 4968 4969 plane_info->layer_index = plane_state->normalized_zpos; 4970 4971 ret = fill_plane_color_attributes(plane_state, plane_info->format, 4972 &plane_info->color_space); 4973 if (ret) 4974 return ret; 4975 4976 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 4977 plane_info->rotation, tiling_flags, 4978 &plane_info->tiling_info, 4979 &plane_info->plane_size, 4980 &plane_info->dcc, address, 4981 tmz_surface, force_disable_dcc); 4982 if (ret) 4983 return ret; 4984 4985 amdgpu_dm_plane_fill_blending_from_plane_state( 4986 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 4987 &plane_info->global_alpha, &plane_info->global_alpha_value); 4988 4989 return 0; 4990 } 4991 4992 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 4993 struct dc_plane_state *dc_plane_state, 4994 struct drm_plane_state *plane_state, 4995 struct drm_crtc_state *crtc_state) 4996 { 4997 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 4998 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 4999 struct dc_scaling_info scaling_info; 5000 struct dc_plane_info plane_info; 5001 int ret; 5002 bool force_disable_dcc = false; 5003 5004 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5005 if (ret) 5006 return ret; 5007 5008 dc_plane_state->src_rect = scaling_info.src_rect; 5009 dc_plane_state->dst_rect = scaling_info.dst_rect; 5010 dc_plane_state->clip_rect = scaling_info.clip_rect; 5011 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5012 5013 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5014 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5015 afb->tiling_flags, 5016 &plane_info, 5017 &dc_plane_state->address, 5018 afb->tmz_surface, 5019 force_disable_dcc); 5020 if (ret) 5021 return ret; 5022 5023 dc_plane_state->format = plane_info.format; 5024 dc_plane_state->color_space = plane_info.color_space; 5025 dc_plane_state->format = plane_info.format; 5026 dc_plane_state->plane_size = plane_info.plane_size; 5027 dc_plane_state->rotation = plane_info.rotation; 5028 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5029 dc_plane_state->stereo_format = plane_info.stereo_format; 5030 dc_plane_state->tiling_info = plane_info.tiling_info; 5031 dc_plane_state->visible = plane_info.visible; 5032 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5033 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5034 dc_plane_state->global_alpha = plane_info.global_alpha; 5035 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5036 dc_plane_state->dcc = plane_info.dcc; 5037 dc_plane_state->layer_index = plane_info.layer_index; 5038 dc_plane_state->flip_int_enabled = true; 5039 5040 /* 5041 * Always set input transfer function, since plane state is refreshed 5042 * every time. 5043 */ 5044 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5045 if (ret) 5046 return ret; 5047 5048 return 0; 5049 } 5050 5051 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5052 struct rect *dirty_rect, int32_t x, 5053 s32 y, s32 width, s32 height, 5054 int *i, bool ffu) 5055 { 5056 if (*i > DC_MAX_DIRTY_RECTS) 5057 return; 5058 5059 if (*i == DC_MAX_DIRTY_RECTS) 5060 goto out; 5061 5062 dirty_rect->x = x; 5063 dirty_rect->y = y; 5064 dirty_rect->width = width; 5065 dirty_rect->height = height; 5066 5067 if (ffu) 5068 drm_dbg(plane->dev, 5069 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5070 plane->base.id, width, height); 5071 else 5072 drm_dbg(plane->dev, 5073 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5074 plane->base.id, x, y, width, height); 5075 5076 out: 5077 (*i)++; 5078 } 5079 5080 /** 5081 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5082 * 5083 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5084 * remote fb 5085 * @old_plane_state: Old state of @plane 5086 * @new_plane_state: New state of @plane 5087 * @crtc_state: New state of CRTC connected to the @plane 5088 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5089 * @dirty_regions_changed: dirty regions changed 5090 * 5091 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5092 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5093 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5094 * amdgpu_dm's. 5095 * 5096 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5097 * plane with regions that require flushing to the eDP remote buffer. In 5098 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5099 * implicitly provide damage clips without any client support via the plane 5100 * bounds. 5101 */ 5102 static void fill_dc_dirty_rects(struct drm_plane *plane, 5103 struct drm_plane_state *old_plane_state, 5104 struct drm_plane_state *new_plane_state, 5105 struct drm_crtc_state *crtc_state, 5106 struct dc_flip_addrs *flip_addrs, 5107 bool *dirty_regions_changed) 5108 { 5109 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5110 struct rect *dirty_rects = flip_addrs->dirty_rects; 5111 u32 num_clips; 5112 struct drm_mode_rect *clips; 5113 bool bb_changed; 5114 bool fb_changed; 5115 u32 i = 0; 5116 *dirty_regions_changed = false; 5117 5118 /* 5119 * Cursor plane has it's own dirty rect update interface. See 5120 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5121 */ 5122 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5123 return; 5124 5125 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5126 clips = drm_plane_get_damage_clips(new_plane_state); 5127 5128 if (!dm_crtc_state->mpo_requested) { 5129 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5130 goto ffu; 5131 5132 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5133 fill_dc_dirty_rect(new_plane_state->plane, 5134 &dirty_rects[flip_addrs->dirty_rect_count], 5135 clips->x1, clips->y1, 5136 clips->x2 - clips->x1, clips->y2 - clips->y1, 5137 &flip_addrs->dirty_rect_count, 5138 false); 5139 return; 5140 } 5141 5142 /* 5143 * MPO is requested. Add entire plane bounding box to dirty rects if 5144 * flipped to or damaged. 5145 * 5146 * If plane is moved or resized, also add old bounding box to dirty 5147 * rects. 5148 */ 5149 fb_changed = old_plane_state->fb->base.id != 5150 new_plane_state->fb->base.id; 5151 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5152 old_plane_state->crtc_y != new_plane_state->crtc_y || 5153 old_plane_state->crtc_w != new_plane_state->crtc_w || 5154 old_plane_state->crtc_h != new_plane_state->crtc_h); 5155 5156 drm_dbg(plane->dev, 5157 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5158 new_plane_state->plane->base.id, 5159 bb_changed, fb_changed, num_clips); 5160 5161 *dirty_regions_changed = bb_changed; 5162 5163 if (bb_changed) { 5164 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5165 new_plane_state->crtc_x, 5166 new_plane_state->crtc_y, 5167 new_plane_state->crtc_w, 5168 new_plane_state->crtc_h, &i, false); 5169 5170 /* Add old plane bounding-box if plane is moved or resized */ 5171 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5172 old_plane_state->crtc_x, 5173 old_plane_state->crtc_y, 5174 old_plane_state->crtc_w, 5175 old_plane_state->crtc_h, &i, false); 5176 } 5177 5178 if (num_clips) { 5179 for (; i < num_clips; clips++) 5180 fill_dc_dirty_rect(new_plane_state->plane, 5181 &dirty_rects[i], clips->x1, 5182 clips->y1, clips->x2 - clips->x1, 5183 clips->y2 - clips->y1, &i, false); 5184 } else if (fb_changed && !bb_changed) { 5185 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5186 new_plane_state->crtc_x, 5187 new_plane_state->crtc_y, 5188 new_plane_state->crtc_w, 5189 new_plane_state->crtc_h, &i, false); 5190 } 5191 5192 if (i > DC_MAX_DIRTY_RECTS) 5193 goto ffu; 5194 5195 flip_addrs->dirty_rect_count = i; 5196 return; 5197 5198 ffu: 5199 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5200 dm_crtc_state->base.mode.crtc_hdisplay, 5201 dm_crtc_state->base.mode.crtc_vdisplay, 5202 &flip_addrs->dirty_rect_count, true); 5203 } 5204 5205 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5206 const struct dm_connector_state *dm_state, 5207 struct dc_stream_state *stream) 5208 { 5209 enum amdgpu_rmx_type rmx_type; 5210 5211 struct rect src = { 0 }; /* viewport in composition space*/ 5212 struct rect dst = { 0 }; /* stream addressable area */ 5213 5214 /* no mode. nothing to be done */ 5215 if (!mode) 5216 return; 5217 5218 /* Full screen scaling by default */ 5219 src.width = mode->hdisplay; 5220 src.height = mode->vdisplay; 5221 dst.width = stream->timing.h_addressable; 5222 dst.height = stream->timing.v_addressable; 5223 5224 if (dm_state) { 5225 rmx_type = dm_state->scaling; 5226 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5227 if (src.width * dst.height < 5228 src.height * dst.width) { 5229 /* height needs less upscaling/more downscaling */ 5230 dst.width = src.width * 5231 dst.height / src.height; 5232 } else { 5233 /* width needs less upscaling/more downscaling */ 5234 dst.height = src.height * 5235 dst.width / src.width; 5236 } 5237 } else if (rmx_type == RMX_CENTER) { 5238 dst = src; 5239 } 5240 5241 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5242 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5243 5244 if (dm_state->underscan_enable) { 5245 dst.x += dm_state->underscan_hborder / 2; 5246 dst.y += dm_state->underscan_vborder / 2; 5247 dst.width -= dm_state->underscan_hborder; 5248 dst.height -= dm_state->underscan_vborder; 5249 } 5250 } 5251 5252 stream->src = src; 5253 stream->dst = dst; 5254 5255 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5256 dst.x, dst.y, dst.width, dst.height); 5257 5258 } 5259 5260 static enum dc_color_depth 5261 convert_color_depth_from_display_info(const struct drm_connector *connector, 5262 bool is_y420, int requested_bpc) 5263 { 5264 u8 bpc; 5265 5266 if (is_y420) { 5267 bpc = 8; 5268 5269 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5270 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5271 bpc = 16; 5272 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5273 bpc = 12; 5274 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5275 bpc = 10; 5276 } else { 5277 bpc = (uint8_t)connector->display_info.bpc; 5278 /* Assume 8 bpc by default if no bpc is specified. */ 5279 bpc = bpc ? bpc : 8; 5280 } 5281 5282 if (requested_bpc > 0) { 5283 /* 5284 * Cap display bpc based on the user requested value. 5285 * 5286 * The value for state->max_bpc may not correctly updated 5287 * depending on when the connector gets added to the state 5288 * or if this was called outside of atomic check, so it 5289 * can't be used directly. 5290 */ 5291 bpc = min_t(u8, bpc, requested_bpc); 5292 5293 /* Round down to the nearest even number. */ 5294 bpc = bpc - (bpc & 1); 5295 } 5296 5297 switch (bpc) { 5298 case 0: 5299 /* 5300 * Temporary Work around, DRM doesn't parse color depth for 5301 * EDID revision before 1.4 5302 * TODO: Fix edid parsing 5303 */ 5304 return COLOR_DEPTH_888; 5305 case 6: 5306 return COLOR_DEPTH_666; 5307 case 8: 5308 return COLOR_DEPTH_888; 5309 case 10: 5310 return COLOR_DEPTH_101010; 5311 case 12: 5312 return COLOR_DEPTH_121212; 5313 case 14: 5314 return COLOR_DEPTH_141414; 5315 case 16: 5316 return COLOR_DEPTH_161616; 5317 default: 5318 return COLOR_DEPTH_UNDEFINED; 5319 } 5320 } 5321 5322 static enum dc_aspect_ratio 5323 get_aspect_ratio(const struct drm_display_mode *mode_in) 5324 { 5325 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5326 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5327 } 5328 5329 static enum dc_color_space 5330 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing) 5331 { 5332 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5333 5334 switch (dc_crtc_timing->pixel_encoding) { 5335 case PIXEL_ENCODING_YCBCR422: 5336 case PIXEL_ENCODING_YCBCR444: 5337 case PIXEL_ENCODING_YCBCR420: 5338 { 5339 /* 5340 * 27030khz is the separation point between HDTV and SDTV 5341 * according to HDMI spec, we use YCbCr709 and YCbCr601 5342 * respectively 5343 */ 5344 if (dc_crtc_timing->pix_clk_100hz > 270300) { 5345 if (dc_crtc_timing->flags.Y_ONLY) 5346 color_space = 5347 COLOR_SPACE_YCBCR709_LIMITED; 5348 else 5349 color_space = COLOR_SPACE_YCBCR709; 5350 } else { 5351 if (dc_crtc_timing->flags.Y_ONLY) 5352 color_space = 5353 COLOR_SPACE_YCBCR601_LIMITED; 5354 else 5355 color_space = COLOR_SPACE_YCBCR601; 5356 } 5357 5358 } 5359 break; 5360 case PIXEL_ENCODING_RGB: 5361 color_space = COLOR_SPACE_SRGB; 5362 break; 5363 5364 default: 5365 WARN_ON(1); 5366 break; 5367 } 5368 5369 return color_space; 5370 } 5371 5372 static bool adjust_colour_depth_from_display_info( 5373 struct dc_crtc_timing *timing_out, 5374 const struct drm_display_info *info) 5375 { 5376 enum dc_color_depth depth = timing_out->display_color_depth; 5377 int normalized_clk; 5378 do { 5379 normalized_clk = timing_out->pix_clk_100hz / 10; 5380 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5381 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5382 normalized_clk /= 2; 5383 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5384 switch (depth) { 5385 case COLOR_DEPTH_888: 5386 break; 5387 case COLOR_DEPTH_101010: 5388 normalized_clk = (normalized_clk * 30) / 24; 5389 break; 5390 case COLOR_DEPTH_121212: 5391 normalized_clk = (normalized_clk * 36) / 24; 5392 break; 5393 case COLOR_DEPTH_161616: 5394 normalized_clk = (normalized_clk * 48) / 24; 5395 break; 5396 default: 5397 /* The above depths are the only ones valid for HDMI. */ 5398 return false; 5399 } 5400 if (normalized_clk <= info->max_tmds_clock) { 5401 timing_out->display_color_depth = depth; 5402 return true; 5403 } 5404 } while (--depth > COLOR_DEPTH_666); 5405 return false; 5406 } 5407 5408 static void fill_stream_properties_from_drm_display_mode( 5409 struct dc_stream_state *stream, 5410 const struct drm_display_mode *mode_in, 5411 const struct drm_connector *connector, 5412 const struct drm_connector_state *connector_state, 5413 const struct dc_stream_state *old_stream, 5414 int requested_bpc) 5415 { 5416 struct dc_crtc_timing *timing_out = &stream->timing; 5417 const struct drm_display_info *info = &connector->display_info; 5418 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5419 struct hdmi_vendor_infoframe hv_frame; 5420 struct hdmi_avi_infoframe avi_frame; 5421 5422 memset(&hv_frame, 0, sizeof(hv_frame)); 5423 memset(&avi_frame, 0, sizeof(avi_frame)); 5424 5425 timing_out->h_border_left = 0; 5426 timing_out->h_border_right = 0; 5427 timing_out->v_border_top = 0; 5428 timing_out->v_border_bottom = 0; 5429 /* TODO: un-hardcode */ 5430 if (drm_mode_is_420_only(info, mode_in) 5431 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5432 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5433 else if (drm_mode_is_420_also(info, mode_in) 5434 && aconnector->force_yuv420_output) 5435 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5436 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5437 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5438 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5439 else 5440 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5441 5442 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5443 timing_out->display_color_depth = convert_color_depth_from_display_info( 5444 connector, 5445 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5446 requested_bpc); 5447 timing_out->scan_type = SCANNING_TYPE_NODATA; 5448 timing_out->hdmi_vic = 0; 5449 5450 if (old_stream) { 5451 timing_out->vic = old_stream->timing.vic; 5452 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5453 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5454 } else { 5455 timing_out->vic = drm_match_cea_mode(mode_in); 5456 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5457 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5458 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5459 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5460 } 5461 5462 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5463 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5464 timing_out->vic = avi_frame.video_code; 5465 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5466 timing_out->hdmi_vic = hv_frame.vic; 5467 } 5468 5469 if (is_freesync_video_mode(mode_in, aconnector)) { 5470 timing_out->h_addressable = mode_in->hdisplay; 5471 timing_out->h_total = mode_in->htotal; 5472 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5473 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5474 timing_out->v_total = mode_in->vtotal; 5475 timing_out->v_addressable = mode_in->vdisplay; 5476 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5477 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5478 timing_out->pix_clk_100hz = mode_in->clock * 10; 5479 } else { 5480 timing_out->h_addressable = mode_in->crtc_hdisplay; 5481 timing_out->h_total = mode_in->crtc_htotal; 5482 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5483 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5484 timing_out->v_total = mode_in->crtc_vtotal; 5485 timing_out->v_addressable = mode_in->crtc_vdisplay; 5486 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5487 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5488 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5489 } 5490 5491 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5492 5493 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5494 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5495 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5496 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5497 drm_mode_is_420_also(info, mode_in) && 5498 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5499 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5500 adjust_colour_depth_from_display_info(timing_out, info); 5501 } 5502 } 5503 5504 stream->output_color_space = get_output_color_space(timing_out); 5505 } 5506 5507 static void fill_audio_info(struct audio_info *audio_info, 5508 const struct drm_connector *drm_connector, 5509 const struct dc_sink *dc_sink) 5510 { 5511 int i = 0; 5512 int cea_revision = 0; 5513 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5514 5515 audio_info->manufacture_id = edid_caps->manufacturer_id; 5516 audio_info->product_id = edid_caps->product_id; 5517 5518 cea_revision = drm_connector->display_info.cea_rev; 5519 5520 strscpy(audio_info->display_name, 5521 edid_caps->display_name, 5522 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5523 5524 if (cea_revision >= 3) { 5525 audio_info->mode_count = edid_caps->audio_mode_count; 5526 5527 for (i = 0; i < audio_info->mode_count; ++i) { 5528 audio_info->modes[i].format_code = 5529 (enum audio_format_code) 5530 (edid_caps->audio_modes[i].format_code); 5531 audio_info->modes[i].channel_count = 5532 edid_caps->audio_modes[i].channel_count; 5533 audio_info->modes[i].sample_rates.all = 5534 edid_caps->audio_modes[i].sample_rate; 5535 audio_info->modes[i].sample_size = 5536 edid_caps->audio_modes[i].sample_size; 5537 } 5538 } 5539 5540 audio_info->flags.all = edid_caps->speaker_flags; 5541 5542 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5543 if (drm_connector->latency_present[0]) { 5544 audio_info->video_latency = drm_connector->video_latency[0]; 5545 audio_info->audio_latency = drm_connector->audio_latency[0]; 5546 } 5547 5548 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5549 5550 } 5551 5552 static void 5553 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5554 struct drm_display_mode *dst_mode) 5555 { 5556 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5557 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5558 dst_mode->crtc_clock = src_mode->crtc_clock; 5559 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5560 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5561 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5562 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5563 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5564 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5565 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5566 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5567 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5568 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5569 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5570 } 5571 5572 static void 5573 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5574 const struct drm_display_mode *native_mode, 5575 bool scale_enabled) 5576 { 5577 if (scale_enabled) { 5578 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5579 } else if (native_mode->clock == drm_mode->clock && 5580 native_mode->htotal == drm_mode->htotal && 5581 native_mode->vtotal == drm_mode->vtotal) { 5582 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5583 } else { 5584 /* no scaling nor amdgpu inserted, no need to patch */ 5585 } 5586 } 5587 5588 static struct dc_sink * 5589 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5590 { 5591 struct dc_sink_init_data sink_init_data = { 0 }; 5592 struct dc_sink *sink = NULL; 5593 sink_init_data.link = aconnector->dc_link; 5594 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5595 5596 sink = dc_sink_create(&sink_init_data); 5597 if (!sink) { 5598 DRM_ERROR("Failed to create sink!\n"); 5599 return NULL; 5600 } 5601 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5602 5603 return sink; 5604 } 5605 5606 static void set_multisync_trigger_params( 5607 struct dc_stream_state *stream) 5608 { 5609 struct dc_stream_state *master = NULL; 5610 5611 if (stream->triggered_crtc_reset.enabled) { 5612 master = stream->triggered_crtc_reset.event_source; 5613 stream->triggered_crtc_reset.event = 5614 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5615 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5616 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5617 } 5618 } 5619 5620 static void set_master_stream(struct dc_stream_state *stream_set[], 5621 int stream_count) 5622 { 5623 int j, highest_rfr = 0, master_stream = 0; 5624 5625 for (j = 0; j < stream_count; j++) { 5626 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5627 int refresh_rate = 0; 5628 5629 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5630 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5631 if (refresh_rate > highest_rfr) { 5632 highest_rfr = refresh_rate; 5633 master_stream = j; 5634 } 5635 } 5636 } 5637 for (j = 0; j < stream_count; j++) { 5638 if (stream_set[j]) 5639 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5640 } 5641 } 5642 5643 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5644 { 5645 int i = 0; 5646 struct dc_stream_state *stream; 5647 5648 if (context->stream_count < 2) 5649 return; 5650 for (i = 0; i < context->stream_count ; i++) { 5651 if (!context->streams[i]) 5652 continue; 5653 /* 5654 * TODO: add a function to read AMD VSDB bits and set 5655 * crtc_sync_master.multi_sync_enabled flag 5656 * For now it's set to false 5657 */ 5658 } 5659 5660 set_master_stream(context->streams, context->stream_count); 5661 5662 for (i = 0; i < context->stream_count ; i++) { 5663 stream = context->streams[i]; 5664 5665 if (!stream) 5666 continue; 5667 5668 set_multisync_trigger_params(stream); 5669 } 5670 } 5671 5672 /** 5673 * DOC: FreeSync Video 5674 * 5675 * When a userspace application wants to play a video, the content follows a 5676 * standard format definition that usually specifies the FPS for that format. 5677 * The below list illustrates some video format and the expected FPS, 5678 * respectively: 5679 * 5680 * - TV/NTSC (23.976 FPS) 5681 * - Cinema (24 FPS) 5682 * - TV/PAL (25 FPS) 5683 * - TV/NTSC (29.97 FPS) 5684 * - TV/NTSC (30 FPS) 5685 * - Cinema HFR (48 FPS) 5686 * - TV/PAL (50 FPS) 5687 * - Commonly used (60 FPS) 5688 * - Multiples of 24 (48,72,96 FPS) 5689 * 5690 * The list of standards video format is not huge and can be added to the 5691 * connector modeset list beforehand. With that, userspace can leverage 5692 * FreeSync to extends the front porch in order to attain the target refresh 5693 * rate. Such a switch will happen seamlessly, without screen blanking or 5694 * reprogramming of the output in any other way. If the userspace requests a 5695 * modesetting change compatible with FreeSync modes that only differ in the 5696 * refresh rate, DC will skip the full update and avoid blink during the 5697 * transition. For example, the video player can change the modesetting from 5698 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5699 * causing any display blink. This same concept can be applied to a mode 5700 * setting change. 5701 */ 5702 static struct drm_display_mode * 5703 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5704 bool use_probed_modes) 5705 { 5706 struct drm_display_mode *m, *m_pref = NULL; 5707 u16 current_refresh, highest_refresh; 5708 struct list_head *list_head = use_probed_modes ? 5709 &aconnector->base.probed_modes : 5710 &aconnector->base.modes; 5711 5712 if (aconnector->freesync_vid_base.clock != 0) 5713 return &aconnector->freesync_vid_base; 5714 5715 /* Find the preferred mode */ 5716 list_for_each_entry (m, list_head, head) { 5717 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5718 m_pref = m; 5719 break; 5720 } 5721 } 5722 5723 if (!m_pref) { 5724 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5725 m_pref = list_first_entry_or_null( 5726 &aconnector->base.modes, struct drm_display_mode, head); 5727 if (!m_pref) { 5728 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5729 return NULL; 5730 } 5731 } 5732 5733 highest_refresh = drm_mode_vrefresh(m_pref); 5734 5735 /* 5736 * Find the mode with highest refresh rate with same resolution. 5737 * For some monitors, preferred mode is not the mode with highest 5738 * supported refresh rate. 5739 */ 5740 list_for_each_entry (m, list_head, head) { 5741 current_refresh = drm_mode_vrefresh(m); 5742 5743 if (m->hdisplay == m_pref->hdisplay && 5744 m->vdisplay == m_pref->vdisplay && 5745 highest_refresh < current_refresh) { 5746 highest_refresh = current_refresh; 5747 m_pref = m; 5748 } 5749 } 5750 5751 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5752 return m_pref; 5753 } 5754 5755 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5756 struct amdgpu_dm_connector *aconnector) 5757 { 5758 struct drm_display_mode *high_mode; 5759 int timing_diff; 5760 5761 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5762 if (!high_mode || !mode) 5763 return false; 5764 5765 timing_diff = high_mode->vtotal - mode->vtotal; 5766 5767 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5768 high_mode->hdisplay != mode->hdisplay || 5769 high_mode->vdisplay != mode->vdisplay || 5770 high_mode->hsync_start != mode->hsync_start || 5771 high_mode->hsync_end != mode->hsync_end || 5772 high_mode->htotal != mode->htotal || 5773 high_mode->hskew != mode->hskew || 5774 high_mode->vscan != mode->vscan || 5775 high_mode->vsync_start - mode->vsync_start != timing_diff || 5776 high_mode->vsync_end - mode->vsync_end != timing_diff) 5777 return false; 5778 else 5779 return true; 5780 } 5781 5782 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5783 struct dc_sink *sink, struct dc_stream_state *stream, 5784 struct dsc_dec_dpcd_caps *dsc_caps) 5785 { 5786 stream->timing.flags.DSC = 0; 5787 dsc_caps->is_dsc_supported = false; 5788 5789 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5790 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5791 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5792 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5793 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5794 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5795 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5796 dsc_caps); 5797 } 5798 } 5799 5800 5801 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5802 struct dc_sink *sink, struct dc_stream_state *stream, 5803 struct dsc_dec_dpcd_caps *dsc_caps, 5804 uint32_t max_dsc_target_bpp_limit_override) 5805 { 5806 const struct dc_link_settings *verified_link_cap = NULL; 5807 u32 link_bw_in_kbps; 5808 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5809 struct dc *dc = sink->ctx->dc; 5810 struct dc_dsc_bw_range bw_range = {0}; 5811 struct dc_dsc_config dsc_cfg = {0}; 5812 struct dc_dsc_config_options dsc_options = {0}; 5813 5814 dc_dsc_get_default_config_option(dc, &dsc_options); 5815 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5816 5817 verified_link_cap = dc_link_get_link_cap(stream->link); 5818 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5819 edp_min_bpp_x16 = 8 * 16; 5820 edp_max_bpp_x16 = 8 * 16; 5821 5822 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5823 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5824 5825 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5826 edp_min_bpp_x16 = edp_max_bpp_x16; 5827 5828 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5829 dc->debug.dsc_min_slice_height_override, 5830 edp_min_bpp_x16, edp_max_bpp_x16, 5831 dsc_caps, 5832 &stream->timing, 5833 &bw_range)) { 5834 5835 if (bw_range.max_kbps < link_bw_in_kbps) { 5836 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5837 dsc_caps, 5838 &dsc_options, 5839 0, 5840 &stream->timing, 5841 &dsc_cfg)) { 5842 stream->timing.dsc_cfg = dsc_cfg; 5843 stream->timing.flags.DSC = 1; 5844 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5845 } 5846 return; 5847 } 5848 } 5849 5850 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5851 dsc_caps, 5852 &dsc_options, 5853 link_bw_in_kbps, 5854 &stream->timing, 5855 &dsc_cfg)) { 5856 stream->timing.dsc_cfg = dsc_cfg; 5857 stream->timing.flags.DSC = 1; 5858 } 5859 } 5860 5861 5862 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5863 struct dc_sink *sink, struct dc_stream_state *stream, 5864 struct dsc_dec_dpcd_caps *dsc_caps) 5865 { 5866 struct drm_connector *drm_connector = &aconnector->base; 5867 u32 link_bandwidth_kbps; 5868 struct dc *dc = sink->ctx->dc; 5869 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5870 u32 dsc_max_supported_bw_in_kbps; 5871 u32 max_dsc_target_bpp_limit_override = 5872 drm_connector->display_info.max_dsc_bpp; 5873 struct dc_dsc_config_options dsc_options = {0}; 5874 5875 dc_dsc_get_default_config_option(dc, &dsc_options); 5876 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5877 5878 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5879 dc_link_get_link_cap(aconnector->dc_link)); 5880 5881 /* Set DSC policy according to dsc_clock_en */ 5882 dc_dsc_policy_set_enable_dsc_when_not_needed( 5883 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5884 5885 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5886 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5887 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5888 5889 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5890 5891 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5892 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5893 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5894 dsc_caps, 5895 &dsc_options, 5896 link_bandwidth_kbps, 5897 &stream->timing, 5898 &stream->timing.dsc_cfg)) { 5899 stream->timing.flags.DSC = 1; 5900 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5901 } 5902 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5903 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing); 5904 max_supported_bw_in_kbps = link_bandwidth_kbps; 5905 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5906 5907 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5908 max_supported_bw_in_kbps > 0 && 5909 dsc_max_supported_bw_in_kbps > 0) 5910 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5911 dsc_caps, 5912 &dsc_options, 5913 dsc_max_supported_bw_in_kbps, 5914 &stream->timing, 5915 &stream->timing.dsc_cfg)) { 5916 stream->timing.flags.DSC = 1; 5917 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5918 __func__, drm_connector->name); 5919 } 5920 } 5921 } 5922 5923 /* Overwrite the stream flag if DSC is enabled through debugfs */ 5924 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 5925 stream->timing.flags.DSC = 1; 5926 5927 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 5928 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 5929 5930 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 5931 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 5932 5933 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 5934 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 5935 } 5936 5937 static struct dc_stream_state * 5938 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 5939 const struct drm_display_mode *drm_mode, 5940 const struct dm_connector_state *dm_state, 5941 const struct dc_stream_state *old_stream, 5942 int requested_bpc) 5943 { 5944 struct drm_display_mode *preferred_mode = NULL; 5945 struct drm_connector *drm_connector; 5946 const struct drm_connector_state *con_state = 5947 dm_state ? &dm_state->base : NULL; 5948 struct dc_stream_state *stream = NULL; 5949 struct drm_display_mode mode; 5950 struct drm_display_mode saved_mode; 5951 struct drm_display_mode *freesync_mode = NULL; 5952 bool native_mode_found = false; 5953 bool recalculate_timing = false; 5954 bool scale = dm_state ? (dm_state->scaling != RMX_OFF) : false; 5955 int mode_refresh; 5956 int preferred_refresh = 0; 5957 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 5958 struct dsc_dec_dpcd_caps dsc_caps; 5959 5960 struct dc_sink *sink = NULL; 5961 5962 drm_mode_init(&mode, drm_mode); 5963 memset(&saved_mode, 0, sizeof(saved_mode)); 5964 5965 if (aconnector == NULL) { 5966 DRM_ERROR("aconnector is NULL!\n"); 5967 return stream; 5968 } 5969 5970 drm_connector = &aconnector->base; 5971 5972 if (!aconnector->dc_sink) { 5973 sink = create_fake_sink(aconnector); 5974 if (!sink) 5975 return stream; 5976 } else { 5977 sink = aconnector->dc_sink; 5978 dc_sink_retain(sink); 5979 } 5980 5981 stream = dc_create_stream_for_sink(sink); 5982 5983 if (stream == NULL) { 5984 DRM_ERROR("Failed to create stream for sink!\n"); 5985 goto finish; 5986 } 5987 5988 stream->dm_stream_context = aconnector; 5989 5990 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 5991 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 5992 5993 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 5994 /* Search for preferred mode */ 5995 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 5996 native_mode_found = true; 5997 break; 5998 } 5999 } 6000 if (!native_mode_found) 6001 preferred_mode = list_first_entry_or_null( 6002 &aconnector->base.modes, 6003 struct drm_display_mode, 6004 head); 6005 6006 mode_refresh = drm_mode_vrefresh(&mode); 6007 6008 if (preferred_mode == NULL) { 6009 /* 6010 * This may not be an error, the use case is when we have no 6011 * usermode calls to reset and set mode upon hotplug. In this 6012 * case, we call set mode ourselves to restore the previous mode 6013 * and the modelist may not be filled in in time. 6014 */ 6015 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6016 } else { 6017 recalculate_timing = amdgpu_freesync_vid_mode && 6018 is_freesync_video_mode(&mode, aconnector); 6019 if (recalculate_timing) { 6020 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6021 drm_mode_copy(&saved_mode, &mode); 6022 drm_mode_copy(&mode, freesync_mode); 6023 } else { 6024 decide_crtc_timing_for_drm_display_mode( 6025 &mode, preferred_mode, scale); 6026 6027 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6028 } 6029 } 6030 6031 if (recalculate_timing) 6032 drm_mode_set_crtcinfo(&saved_mode, 0); 6033 else if (!dm_state) 6034 drm_mode_set_crtcinfo(&mode, 0); 6035 6036 /* 6037 * If scaling is enabled and refresh rate didn't change 6038 * we copy the vic and polarities of the old timings 6039 */ 6040 if (!scale || mode_refresh != preferred_refresh) 6041 fill_stream_properties_from_drm_display_mode( 6042 stream, &mode, &aconnector->base, con_state, NULL, 6043 requested_bpc); 6044 else 6045 fill_stream_properties_from_drm_display_mode( 6046 stream, &mode, &aconnector->base, con_state, old_stream, 6047 requested_bpc); 6048 6049 if (aconnector->timing_changed) { 6050 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6051 __func__, 6052 stream->timing.display_color_depth, 6053 aconnector->timing_requested->display_color_depth); 6054 stream->timing = *aconnector->timing_requested; 6055 } 6056 6057 /* SST DSC determination policy */ 6058 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6059 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6060 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6061 6062 update_stream_scaling_settings(&mode, dm_state, stream); 6063 6064 fill_audio_info( 6065 &stream->audio_info, 6066 drm_connector, 6067 sink); 6068 6069 update_stream_signal(stream, sink); 6070 6071 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6072 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6073 6074 if (stream->link->psr_settings.psr_feature_enabled) { 6075 // 6076 // should decide stream support vsc sdp colorimetry capability 6077 // before building vsc info packet 6078 // 6079 stream->use_vsc_sdp_for_colorimetry = false; 6080 if (aconnector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 6081 stream->use_vsc_sdp_for_colorimetry = 6082 aconnector->dc_sink->is_vsc_sdp_colorimetry_supported; 6083 } else { 6084 if (stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED) 6085 stream->use_vsc_sdp_for_colorimetry = true; 6086 } 6087 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6088 tf = TRANSFER_FUNC_GAMMA_22; 6089 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6090 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6091 6092 } 6093 finish: 6094 dc_sink_release(sink); 6095 6096 return stream; 6097 } 6098 6099 static enum drm_connector_status 6100 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6101 { 6102 bool connected; 6103 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6104 6105 /* 6106 * Notes: 6107 * 1. This interface is NOT called in context of HPD irq. 6108 * 2. This interface *is called* in context of user-mode ioctl. Which 6109 * makes it a bad place for *any* MST-related activity. 6110 */ 6111 6112 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6113 !aconnector->fake_enable) 6114 connected = (aconnector->dc_sink != NULL); 6115 else 6116 connected = (aconnector->base.force == DRM_FORCE_ON || 6117 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6118 6119 update_subconnector_property(aconnector); 6120 6121 return (connected ? connector_status_connected : 6122 connector_status_disconnected); 6123 } 6124 6125 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6126 struct drm_connector_state *connector_state, 6127 struct drm_property *property, 6128 uint64_t val) 6129 { 6130 struct drm_device *dev = connector->dev; 6131 struct amdgpu_device *adev = drm_to_adev(dev); 6132 struct dm_connector_state *dm_old_state = 6133 to_dm_connector_state(connector->state); 6134 struct dm_connector_state *dm_new_state = 6135 to_dm_connector_state(connector_state); 6136 6137 int ret = -EINVAL; 6138 6139 if (property == dev->mode_config.scaling_mode_property) { 6140 enum amdgpu_rmx_type rmx_type; 6141 6142 switch (val) { 6143 case DRM_MODE_SCALE_CENTER: 6144 rmx_type = RMX_CENTER; 6145 break; 6146 case DRM_MODE_SCALE_ASPECT: 6147 rmx_type = RMX_ASPECT; 6148 break; 6149 case DRM_MODE_SCALE_FULLSCREEN: 6150 rmx_type = RMX_FULL; 6151 break; 6152 case DRM_MODE_SCALE_NONE: 6153 default: 6154 rmx_type = RMX_OFF; 6155 break; 6156 } 6157 6158 if (dm_old_state->scaling == rmx_type) 6159 return 0; 6160 6161 dm_new_state->scaling = rmx_type; 6162 ret = 0; 6163 } else if (property == adev->mode_info.underscan_hborder_property) { 6164 dm_new_state->underscan_hborder = val; 6165 ret = 0; 6166 } else if (property == adev->mode_info.underscan_vborder_property) { 6167 dm_new_state->underscan_vborder = val; 6168 ret = 0; 6169 } else if (property == adev->mode_info.underscan_property) { 6170 dm_new_state->underscan_enable = val; 6171 ret = 0; 6172 } else if (property == adev->mode_info.abm_level_property) { 6173 dm_new_state->abm_level = val; 6174 ret = 0; 6175 } 6176 6177 return ret; 6178 } 6179 6180 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6181 const struct drm_connector_state *state, 6182 struct drm_property *property, 6183 uint64_t *val) 6184 { 6185 struct drm_device *dev = connector->dev; 6186 struct amdgpu_device *adev = drm_to_adev(dev); 6187 struct dm_connector_state *dm_state = 6188 to_dm_connector_state(state); 6189 int ret = -EINVAL; 6190 6191 if (property == dev->mode_config.scaling_mode_property) { 6192 switch (dm_state->scaling) { 6193 case RMX_CENTER: 6194 *val = DRM_MODE_SCALE_CENTER; 6195 break; 6196 case RMX_ASPECT: 6197 *val = DRM_MODE_SCALE_ASPECT; 6198 break; 6199 case RMX_FULL: 6200 *val = DRM_MODE_SCALE_FULLSCREEN; 6201 break; 6202 case RMX_OFF: 6203 default: 6204 *val = DRM_MODE_SCALE_NONE; 6205 break; 6206 } 6207 ret = 0; 6208 } else if (property == adev->mode_info.underscan_hborder_property) { 6209 *val = dm_state->underscan_hborder; 6210 ret = 0; 6211 } else if (property == adev->mode_info.underscan_vborder_property) { 6212 *val = dm_state->underscan_vborder; 6213 ret = 0; 6214 } else if (property == adev->mode_info.underscan_property) { 6215 *val = dm_state->underscan_enable; 6216 ret = 0; 6217 } else if (property == adev->mode_info.abm_level_property) { 6218 *val = dm_state->abm_level; 6219 ret = 0; 6220 } 6221 6222 return ret; 6223 } 6224 6225 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6226 { 6227 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6228 6229 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6230 } 6231 6232 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6233 { 6234 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6235 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6236 struct amdgpu_display_manager *dm = &adev->dm; 6237 6238 /* 6239 * Call only if mst_mgr was initialized before since it's not done 6240 * for all connector types. 6241 */ 6242 if (aconnector->mst_mgr.dev) 6243 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6244 6245 if (aconnector->bl_idx != -1) { 6246 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6247 dm->backlight_dev[aconnector->bl_idx] = NULL; 6248 } 6249 6250 if (aconnector->dc_em_sink) 6251 dc_sink_release(aconnector->dc_em_sink); 6252 aconnector->dc_em_sink = NULL; 6253 if (aconnector->dc_sink) 6254 dc_sink_release(aconnector->dc_sink); 6255 aconnector->dc_sink = NULL; 6256 6257 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6258 drm_connector_unregister(connector); 6259 drm_connector_cleanup(connector); 6260 if (aconnector->i2c) { 6261 i2c_del_adapter(&aconnector->i2c->base); 6262 kfree(aconnector->i2c); 6263 } 6264 kfree(aconnector->dm_dp_aux.aux.name); 6265 6266 kfree(connector); 6267 } 6268 6269 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6270 { 6271 struct dm_connector_state *state = 6272 to_dm_connector_state(connector->state); 6273 6274 if (connector->state) 6275 __drm_atomic_helper_connector_destroy_state(connector->state); 6276 6277 kfree(state); 6278 6279 state = kzalloc(sizeof(*state), GFP_KERNEL); 6280 6281 if (state) { 6282 state->scaling = RMX_OFF; 6283 state->underscan_enable = false; 6284 state->underscan_hborder = 0; 6285 state->underscan_vborder = 0; 6286 state->base.max_requested_bpc = 8; 6287 state->vcpi_slots = 0; 6288 state->pbn = 0; 6289 6290 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6291 state->abm_level = amdgpu_dm_abm_level; 6292 6293 __drm_atomic_helper_connector_reset(connector, &state->base); 6294 } 6295 } 6296 6297 struct drm_connector_state * 6298 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6299 { 6300 struct dm_connector_state *state = 6301 to_dm_connector_state(connector->state); 6302 6303 struct dm_connector_state *new_state = 6304 kmemdup(state, sizeof(*state), GFP_KERNEL); 6305 6306 if (!new_state) 6307 return NULL; 6308 6309 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6310 6311 new_state->freesync_capable = state->freesync_capable; 6312 new_state->abm_level = state->abm_level; 6313 new_state->scaling = state->scaling; 6314 new_state->underscan_enable = state->underscan_enable; 6315 new_state->underscan_hborder = state->underscan_hborder; 6316 new_state->underscan_vborder = state->underscan_vborder; 6317 new_state->vcpi_slots = state->vcpi_slots; 6318 new_state->pbn = state->pbn; 6319 return &new_state->base; 6320 } 6321 6322 static int 6323 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6324 { 6325 struct amdgpu_dm_connector *amdgpu_dm_connector = 6326 to_amdgpu_dm_connector(connector); 6327 int r; 6328 6329 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6330 6331 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6332 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6333 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6334 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6335 if (r) 6336 return r; 6337 } 6338 6339 #if defined(CONFIG_DEBUG_FS) 6340 connector_debugfs_init(amdgpu_dm_connector); 6341 #endif 6342 6343 return 0; 6344 } 6345 6346 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6347 .reset = amdgpu_dm_connector_funcs_reset, 6348 .detect = amdgpu_dm_connector_detect, 6349 .fill_modes = drm_helper_probe_single_connector_modes, 6350 .destroy = amdgpu_dm_connector_destroy, 6351 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6352 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6353 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6354 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6355 .late_register = amdgpu_dm_connector_late_register, 6356 .early_unregister = amdgpu_dm_connector_unregister 6357 }; 6358 6359 static int get_modes(struct drm_connector *connector) 6360 { 6361 return amdgpu_dm_connector_get_modes(connector); 6362 } 6363 6364 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6365 { 6366 struct dc_sink_init_data init_params = { 6367 .link = aconnector->dc_link, 6368 .sink_signal = SIGNAL_TYPE_VIRTUAL 6369 }; 6370 struct edid *edid; 6371 6372 if (!aconnector->base.edid_blob_ptr) { 6373 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6374 aconnector->base.name); 6375 6376 aconnector->base.force = DRM_FORCE_OFF; 6377 return; 6378 } 6379 6380 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6381 6382 aconnector->edid = edid; 6383 6384 aconnector->dc_em_sink = dc_link_add_remote_sink( 6385 aconnector->dc_link, 6386 (uint8_t *)edid, 6387 (edid->extensions + 1) * EDID_LENGTH, 6388 &init_params); 6389 6390 if (aconnector->base.force == DRM_FORCE_ON) { 6391 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6392 aconnector->dc_link->local_sink : 6393 aconnector->dc_em_sink; 6394 dc_sink_retain(aconnector->dc_sink); 6395 } 6396 } 6397 6398 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6399 { 6400 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6401 6402 /* 6403 * In case of headless boot with force on for DP managed connector 6404 * Those settings have to be != 0 to get initial modeset 6405 */ 6406 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6407 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6408 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6409 } 6410 6411 create_eml_sink(aconnector); 6412 } 6413 6414 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6415 struct dc_stream_state *stream) 6416 { 6417 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6418 struct dc_plane_state *dc_plane_state = NULL; 6419 struct dc_state *dc_state = NULL; 6420 6421 if (!stream) 6422 goto cleanup; 6423 6424 dc_plane_state = dc_create_plane_state(dc); 6425 if (!dc_plane_state) 6426 goto cleanup; 6427 6428 dc_state = dc_create_state(dc); 6429 if (!dc_state) 6430 goto cleanup; 6431 6432 /* populate stream to plane */ 6433 dc_plane_state->src_rect.height = stream->src.height; 6434 dc_plane_state->src_rect.width = stream->src.width; 6435 dc_plane_state->dst_rect.height = stream->src.height; 6436 dc_plane_state->dst_rect.width = stream->src.width; 6437 dc_plane_state->clip_rect.height = stream->src.height; 6438 dc_plane_state->clip_rect.width = stream->src.width; 6439 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6440 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6441 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6442 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6443 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6444 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6445 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6446 dc_plane_state->rotation = ROTATION_ANGLE_0; 6447 dc_plane_state->is_tiling_rotated = false; 6448 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6449 6450 dc_result = dc_validate_stream(dc, stream); 6451 if (dc_result == DC_OK) 6452 dc_result = dc_validate_plane(dc, dc_plane_state); 6453 6454 if (dc_result == DC_OK) 6455 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6456 6457 if (dc_result == DC_OK && !dc_add_plane_to_context( 6458 dc, 6459 stream, 6460 dc_plane_state, 6461 dc_state)) 6462 dc_result = DC_FAIL_ATTACH_SURFACES; 6463 6464 if (dc_result == DC_OK) 6465 dc_result = dc_validate_global_state(dc, dc_state, true); 6466 6467 cleanup: 6468 if (dc_state) 6469 dc_release_state(dc_state); 6470 6471 if (dc_plane_state) 6472 dc_plane_state_release(dc_plane_state); 6473 6474 return dc_result; 6475 } 6476 6477 struct dc_stream_state * 6478 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6479 const struct drm_display_mode *drm_mode, 6480 const struct dm_connector_state *dm_state, 6481 const struct dc_stream_state *old_stream) 6482 { 6483 struct drm_connector *connector = &aconnector->base; 6484 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6485 struct dc_stream_state *stream; 6486 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6487 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6488 enum dc_status dc_result = DC_OK; 6489 6490 do { 6491 stream = create_stream_for_sink(aconnector, drm_mode, 6492 dm_state, old_stream, 6493 requested_bpc); 6494 if (stream == NULL) { 6495 DRM_ERROR("Failed to create stream for sink!\n"); 6496 break; 6497 } 6498 6499 dc_result = dc_validate_stream(adev->dm.dc, stream); 6500 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6501 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6502 6503 if (dc_result == DC_OK) 6504 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6505 6506 if (dc_result != DC_OK) { 6507 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6508 drm_mode->hdisplay, 6509 drm_mode->vdisplay, 6510 drm_mode->clock, 6511 dc_result, 6512 dc_status_to_str(dc_result)); 6513 6514 dc_stream_release(stream); 6515 stream = NULL; 6516 requested_bpc -= 2; /* lower bpc to retry validation */ 6517 } 6518 6519 } while (stream == NULL && requested_bpc >= 6); 6520 6521 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6522 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6523 6524 aconnector->force_yuv420_output = true; 6525 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6526 dm_state, old_stream); 6527 aconnector->force_yuv420_output = false; 6528 } 6529 6530 return stream; 6531 } 6532 6533 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6534 struct drm_display_mode *mode) 6535 { 6536 int result = MODE_ERROR; 6537 struct dc_sink *dc_sink; 6538 /* TODO: Unhardcode stream count */ 6539 struct dc_stream_state *stream; 6540 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6541 6542 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6543 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6544 return result; 6545 6546 /* 6547 * Only run this the first time mode_valid is called to initilialize 6548 * EDID mgmt 6549 */ 6550 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6551 !aconnector->dc_em_sink) 6552 handle_edid_mgmt(aconnector); 6553 6554 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6555 6556 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6557 aconnector->base.force != DRM_FORCE_ON) { 6558 DRM_ERROR("dc_sink is NULL!\n"); 6559 goto fail; 6560 } 6561 6562 stream = create_validate_stream_for_sink(aconnector, mode, NULL, NULL); 6563 if (stream) { 6564 dc_stream_release(stream); 6565 result = MODE_OK; 6566 } 6567 6568 fail: 6569 /* TODO: error handling*/ 6570 return result; 6571 } 6572 6573 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6574 struct dc_info_packet *out) 6575 { 6576 struct hdmi_drm_infoframe frame; 6577 unsigned char buf[30]; /* 26 + 4 */ 6578 ssize_t len; 6579 int ret, i; 6580 6581 memset(out, 0, sizeof(*out)); 6582 6583 if (!state->hdr_output_metadata) 6584 return 0; 6585 6586 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6587 if (ret) 6588 return ret; 6589 6590 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6591 if (len < 0) 6592 return (int)len; 6593 6594 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6595 if (len != 30) 6596 return -EINVAL; 6597 6598 /* Prepare the infopacket for DC. */ 6599 switch (state->connector->connector_type) { 6600 case DRM_MODE_CONNECTOR_HDMIA: 6601 out->hb0 = 0x87; /* type */ 6602 out->hb1 = 0x01; /* version */ 6603 out->hb2 = 0x1A; /* length */ 6604 out->sb[0] = buf[3]; /* checksum */ 6605 i = 1; 6606 break; 6607 6608 case DRM_MODE_CONNECTOR_DisplayPort: 6609 case DRM_MODE_CONNECTOR_eDP: 6610 out->hb0 = 0x00; /* sdp id, zero */ 6611 out->hb1 = 0x87; /* type */ 6612 out->hb2 = 0x1D; /* payload len - 1 */ 6613 out->hb3 = (0x13 << 2); /* sdp version */ 6614 out->sb[0] = 0x01; /* version */ 6615 out->sb[1] = 0x1A; /* length */ 6616 i = 2; 6617 break; 6618 6619 default: 6620 return -EINVAL; 6621 } 6622 6623 memcpy(&out->sb[i], &buf[4], 26); 6624 out->valid = true; 6625 6626 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6627 sizeof(out->sb), false); 6628 6629 return 0; 6630 } 6631 6632 static int 6633 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6634 struct drm_atomic_state *state) 6635 { 6636 struct drm_connector_state *new_con_state = 6637 drm_atomic_get_new_connector_state(state, conn); 6638 struct drm_connector_state *old_con_state = 6639 drm_atomic_get_old_connector_state(state, conn); 6640 struct drm_crtc *crtc = new_con_state->crtc; 6641 struct drm_crtc_state *new_crtc_state; 6642 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6643 int ret; 6644 6645 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6646 6647 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6648 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6649 if (ret < 0) 6650 return ret; 6651 } 6652 6653 if (!crtc) 6654 return 0; 6655 6656 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6657 struct dc_info_packet hdr_infopacket; 6658 6659 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6660 if (ret) 6661 return ret; 6662 6663 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6664 if (IS_ERR(new_crtc_state)) 6665 return PTR_ERR(new_crtc_state); 6666 6667 /* 6668 * DC considers the stream backends changed if the 6669 * static metadata changes. Forcing the modeset also 6670 * gives a simple way for userspace to switch from 6671 * 8bpc to 10bpc when setting the metadata to enter 6672 * or exit HDR. 6673 * 6674 * Changing the static metadata after it's been 6675 * set is permissible, however. So only force a 6676 * modeset if we're entering or exiting HDR. 6677 */ 6678 new_crtc_state->mode_changed = 6679 !old_con_state->hdr_output_metadata || 6680 !new_con_state->hdr_output_metadata; 6681 } 6682 6683 return 0; 6684 } 6685 6686 static const struct drm_connector_helper_funcs 6687 amdgpu_dm_connector_helper_funcs = { 6688 /* 6689 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6690 * modes will be filtered by drm_mode_validate_size(), and those modes 6691 * are missing after user start lightdm. So we need to renew modes list. 6692 * in get_modes call back, not just return the modes count 6693 */ 6694 .get_modes = get_modes, 6695 .mode_valid = amdgpu_dm_connector_mode_valid, 6696 .atomic_check = amdgpu_dm_connector_atomic_check, 6697 }; 6698 6699 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6700 { 6701 6702 } 6703 6704 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6705 { 6706 switch (display_color_depth) { 6707 case COLOR_DEPTH_666: 6708 return 6; 6709 case COLOR_DEPTH_888: 6710 return 8; 6711 case COLOR_DEPTH_101010: 6712 return 10; 6713 case COLOR_DEPTH_121212: 6714 return 12; 6715 case COLOR_DEPTH_141414: 6716 return 14; 6717 case COLOR_DEPTH_161616: 6718 return 16; 6719 default: 6720 break; 6721 } 6722 return 0; 6723 } 6724 6725 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6726 struct drm_crtc_state *crtc_state, 6727 struct drm_connector_state *conn_state) 6728 { 6729 struct drm_atomic_state *state = crtc_state->state; 6730 struct drm_connector *connector = conn_state->connector; 6731 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6732 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6733 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6734 struct drm_dp_mst_topology_mgr *mst_mgr; 6735 struct drm_dp_mst_port *mst_port; 6736 struct drm_dp_mst_topology_state *mst_state; 6737 enum dc_color_depth color_depth; 6738 int clock, bpp = 0; 6739 bool is_y420 = false; 6740 6741 if (!aconnector->mst_output_port || !aconnector->dc_sink) 6742 return 0; 6743 6744 mst_port = aconnector->mst_output_port; 6745 mst_mgr = &aconnector->mst_root->mst_mgr; 6746 6747 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6748 return 0; 6749 6750 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6751 if (IS_ERR(mst_state)) 6752 return PTR_ERR(mst_state); 6753 6754 if (!mst_state->pbn_div) 6755 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6756 6757 if (!state->duplicated) { 6758 int max_bpc = conn_state->max_requested_bpc; 6759 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6760 aconnector->force_yuv420_output; 6761 color_depth = convert_color_depth_from_display_info(connector, 6762 is_y420, 6763 max_bpc); 6764 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6765 clock = adjusted_mode->clock; 6766 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp, false); 6767 } 6768 6769 dm_new_connector_state->vcpi_slots = 6770 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6771 dm_new_connector_state->pbn); 6772 if (dm_new_connector_state->vcpi_slots < 0) { 6773 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6774 return dm_new_connector_state->vcpi_slots; 6775 } 6776 return 0; 6777 } 6778 6779 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6780 .disable = dm_encoder_helper_disable, 6781 .atomic_check = dm_encoder_helper_atomic_check 6782 }; 6783 6784 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6785 struct dc_state *dc_state, 6786 struct dsc_mst_fairness_vars *vars) 6787 { 6788 struct dc_stream_state *stream = NULL; 6789 struct drm_connector *connector; 6790 struct drm_connector_state *new_con_state; 6791 struct amdgpu_dm_connector *aconnector; 6792 struct dm_connector_state *dm_conn_state; 6793 int i, j, ret; 6794 int vcpi, pbn_div, pbn, slot_num = 0; 6795 6796 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6797 6798 aconnector = to_amdgpu_dm_connector(connector); 6799 6800 if (!aconnector->mst_output_port) 6801 continue; 6802 6803 if (!new_con_state || !new_con_state->crtc) 6804 continue; 6805 6806 dm_conn_state = to_dm_connector_state(new_con_state); 6807 6808 for (j = 0; j < dc_state->stream_count; j++) { 6809 stream = dc_state->streams[j]; 6810 if (!stream) 6811 continue; 6812 6813 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6814 break; 6815 6816 stream = NULL; 6817 } 6818 6819 if (!stream) 6820 continue; 6821 6822 pbn_div = dm_mst_get_pbn_divider(stream->link); 6823 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6824 for (j = 0; j < dc_state->stream_count; j++) { 6825 if (vars[j].aconnector == aconnector) { 6826 pbn = vars[j].pbn; 6827 break; 6828 } 6829 } 6830 6831 if (j == dc_state->stream_count) 6832 continue; 6833 6834 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6835 6836 if (stream->timing.flags.DSC != 1) { 6837 dm_conn_state->pbn = pbn; 6838 dm_conn_state->vcpi_slots = slot_num; 6839 6840 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6841 dm_conn_state->pbn, false); 6842 if (ret < 0) 6843 return ret; 6844 6845 continue; 6846 } 6847 6848 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6849 if (vcpi < 0) 6850 return vcpi; 6851 6852 dm_conn_state->pbn = pbn; 6853 dm_conn_state->vcpi_slots = vcpi; 6854 } 6855 return 0; 6856 } 6857 6858 static int to_drm_connector_type(enum signal_type st) 6859 { 6860 switch (st) { 6861 case SIGNAL_TYPE_HDMI_TYPE_A: 6862 return DRM_MODE_CONNECTOR_HDMIA; 6863 case SIGNAL_TYPE_EDP: 6864 return DRM_MODE_CONNECTOR_eDP; 6865 case SIGNAL_TYPE_LVDS: 6866 return DRM_MODE_CONNECTOR_LVDS; 6867 case SIGNAL_TYPE_RGB: 6868 return DRM_MODE_CONNECTOR_VGA; 6869 case SIGNAL_TYPE_DISPLAY_PORT: 6870 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6871 return DRM_MODE_CONNECTOR_DisplayPort; 6872 case SIGNAL_TYPE_DVI_DUAL_LINK: 6873 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6874 return DRM_MODE_CONNECTOR_DVID; 6875 case SIGNAL_TYPE_VIRTUAL: 6876 return DRM_MODE_CONNECTOR_VIRTUAL; 6877 6878 default: 6879 return DRM_MODE_CONNECTOR_Unknown; 6880 } 6881 } 6882 6883 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 6884 { 6885 struct drm_encoder *encoder; 6886 6887 /* There is only one encoder per connector */ 6888 drm_connector_for_each_possible_encoder(connector, encoder) 6889 return encoder; 6890 6891 return NULL; 6892 } 6893 6894 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 6895 { 6896 struct drm_encoder *encoder; 6897 struct amdgpu_encoder *amdgpu_encoder; 6898 6899 encoder = amdgpu_dm_connector_to_encoder(connector); 6900 6901 if (encoder == NULL) 6902 return; 6903 6904 amdgpu_encoder = to_amdgpu_encoder(encoder); 6905 6906 amdgpu_encoder->native_mode.clock = 0; 6907 6908 if (!list_empty(&connector->probed_modes)) { 6909 struct drm_display_mode *preferred_mode = NULL; 6910 6911 list_for_each_entry(preferred_mode, 6912 &connector->probed_modes, 6913 head) { 6914 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 6915 amdgpu_encoder->native_mode = *preferred_mode; 6916 6917 break; 6918 } 6919 6920 } 6921 } 6922 6923 static struct drm_display_mode * 6924 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 6925 char *name, 6926 int hdisplay, int vdisplay) 6927 { 6928 struct drm_device *dev = encoder->dev; 6929 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6930 struct drm_display_mode *mode = NULL; 6931 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6932 6933 mode = drm_mode_duplicate(dev, native_mode); 6934 6935 if (mode == NULL) 6936 return NULL; 6937 6938 mode->hdisplay = hdisplay; 6939 mode->vdisplay = vdisplay; 6940 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 6941 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 6942 6943 return mode; 6944 6945 } 6946 6947 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 6948 struct drm_connector *connector) 6949 { 6950 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 6951 struct drm_display_mode *mode = NULL; 6952 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 6953 struct amdgpu_dm_connector *amdgpu_dm_connector = 6954 to_amdgpu_dm_connector(connector); 6955 int i; 6956 int n; 6957 struct mode_size { 6958 char name[DRM_DISPLAY_MODE_LEN]; 6959 int w; 6960 int h; 6961 } common_modes[] = { 6962 { "640x480", 640, 480}, 6963 { "800x600", 800, 600}, 6964 { "1024x768", 1024, 768}, 6965 { "1280x720", 1280, 720}, 6966 { "1280x800", 1280, 800}, 6967 {"1280x1024", 1280, 1024}, 6968 { "1440x900", 1440, 900}, 6969 {"1680x1050", 1680, 1050}, 6970 {"1600x1200", 1600, 1200}, 6971 {"1920x1080", 1920, 1080}, 6972 {"1920x1200", 1920, 1200} 6973 }; 6974 6975 n = ARRAY_SIZE(common_modes); 6976 6977 for (i = 0; i < n; i++) { 6978 struct drm_display_mode *curmode = NULL; 6979 bool mode_existed = false; 6980 6981 if (common_modes[i].w > native_mode->hdisplay || 6982 common_modes[i].h > native_mode->vdisplay || 6983 (common_modes[i].w == native_mode->hdisplay && 6984 common_modes[i].h == native_mode->vdisplay)) 6985 continue; 6986 6987 list_for_each_entry(curmode, &connector->probed_modes, head) { 6988 if (common_modes[i].w == curmode->hdisplay && 6989 common_modes[i].h == curmode->vdisplay) { 6990 mode_existed = true; 6991 break; 6992 } 6993 } 6994 6995 if (mode_existed) 6996 continue; 6997 6998 mode = amdgpu_dm_create_common_mode(encoder, 6999 common_modes[i].name, common_modes[i].w, 7000 common_modes[i].h); 7001 if (!mode) 7002 continue; 7003 7004 drm_mode_probed_add(connector, mode); 7005 amdgpu_dm_connector->num_modes++; 7006 } 7007 } 7008 7009 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7010 { 7011 struct drm_encoder *encoder; 7012 struct amdgpu_encoder *amdgpu_encoder; 7013 const struct drm_display_mode *native_mode; 7014 7015 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7016 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7017 return; 7018 7019 mutex_lock(&connector->dev->mode_config.mutex); 7020 amdgpu_dm_connector_get_modes(connector); 7021 mutex_unlock(&connector->dev->mode_config.mutex); 7022 7023 encoder = amdgpu_dm_connector_to_encoder(connector); 7024 if (!encoder) 7025 return; 7026 7027 amdgpu_encoder = to_amdgpu_encoder(encoder); 7028 7029 native_mode = &amdgpu_encoder->native_mode; 7030 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7031 return; 7032 7033 drm_connector_set_panel_orientation_with_quirk(connector, 7034 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7035 native_mode->hdisplay, 7036 native_mode->vdisplay); 7037 } 7038 7039 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7040 struct edid *edid) 7041 { 7042 struct amdgpu_dm_connector *amdgpu_dm_connector = 7043 to_amdgpu_dm_connector(connector); 7044 7045 if (edid) { 7046 /* empty probed_modes */ 7047 INIT_LIST_HEAD(&connector->probed_modes); 7048 amdgpu_dm_connector->num_modes = 7049 drm_add_edid_modes(connector, edid); 7050 7051 /* sorting the probed modes before calling function 7052 * amdgpu_dm_get_native_mode() since EDID can have 7053 * more than one preferred mode. The modes that are 7054 * later in the probed mode list could be of higher 7055 * and preferred resolution. For example, 3840x2160 7056 * resolution in base EDID preferred timing and 4096x2160 7057 * preferred resolution in DID extension block later. 7058 */ 7059 drm_mode_sort(&connector->probed_modes); 7060 amdgpu_dm_get_native_mode(connector); 7061 7062 /* Freesync capabilities are reset by calling 7063 * drm_add_edid_modes() and need to be 7064 * restored here. 7065 */ 7066 amdgpu_dm_update_freesync_caps(connector, edid); 7067 } else { 7068 amdgpu_dm_connector->num_modes = 0; 7069 } 7070 } 7071 7072 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7073 struct drm_display_mode *mode) 7074 { 7075 struct drm_display_mode *m; 7076 7077 list_for_each_entry (m, &aconnector->base.probed_modes, head) { 7078 if (drm_mode_equal(m, mode)) 7079 return true; 7080 } 7081 7082 return false; 7083 } 7084 7085 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7086 { 7087 const struct drm_display_mode *m; 7088 struct drm_display_mode *new_mode; 7089 uint i; 7090 u32 new_modes_count = 0; 7091 7092 /* Standard FPS values 7093 * 7094 * 23.976 - TV/NTSC 7095 * 24 - Cinema 7096 * 25 - TV/PAL 7097 * 29.97 - TV/NTSC 7098 * 30 - TV/NTSC 7099 * 48 - Cinema HFR 7100 * 50 - TV/PAL 7101 * 60 - Commonly used 7102 * 48,72,96,120 - Multiples of 24 7103 */ 7104 static const u32 common_rates[] = { 7105 23976, 24000, 25000, 29970, 30000, 7106 48000, 50000, 60000, 72000, 96000, 120000 7107 }; 7108 7109 /* 7110 * Find mode with highest refresh rate with the same resolution 7111 * as the preferred mode. Some monitors report a preferred mode 7112 * with lower resolution than the highest refresh rate supported. 7113 */ 7114 7115 m = get_highest_refresh_rate_mode(aconnector, true); 7116 if (!m) 7117 return 0; 7118 7119 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7120 u64 target_vtotal, target_vtotal_diff; 7121 u64 num, den; 7122 7123 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7124 continue; 7125 7126 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7127 common_rates[i] > aconnector->max_vfreq * 1000) 7128 continue; 7129 7130 num = (unsigned long long)m->clock * 1000 * 1000; 7131 den = common_rates[i] * (unsigned long long)m->htotal; 7132 target_vtotal = div_u64(num, den); 7133 target_vtotal_diff = target_vtotal - m->vtotal; 7134 7135 /* Check for illegal modes */ 7136 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7137 m->vsync_end + target_vtotal_diff < m->vsync_start || 7138 m->vtotal + target_vtotal_diff < m->vsync_end) 7139 continue; 7140 7141 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7142 if (!new_mode) 7143 goto out; 7144 7145 new_mode->vtotal += (u16)target_vtotal_diff; 7146 new_mode->vsync_start += (u16)target_vtotal_diff; 7147 new_mode->vsync_end += (u16)target_vtotal_diff; 7148 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7149 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7150 7151 if (!is_duplicate_mode(aconnector, new_mode)) { 7152 drm_mode_probed_add(&aconnector->base, new_mode); 7153 new_modes_count += 1; 7154 } else 7155 drm_mode_destroy(aconnector->base.dev, new_mode); 7156 } 7157 out: 7158 return new_modes_count; 7159 } 7160 7161 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7162 struct edid *edid) 7163 { 7164 struct amdgpu_dm_connector *amdgpu_dm_connector = 7165 to_amdgpu_dm_connector(connector); 7166 7167 if (!(amdgpu_freesync_vid_mode && edid)) 7168 return; 7169 7170 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7171 amdgpu_dm_connector->num_modes += 7172 add_fs_modes(amdgpu_dm_connector); 7173 } 7174 7175 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7176 { 7177 struct amdgpu_dm_connector *amdgpu_dm_connector = 7178 to_amdgpu_dm_connector(connector); 7179 struct drm_encoder *encoder; 7180 struct edid *edid = amdgpu_dm_connector->edid; 7181 struct dc_link_settings *verified_link_cap = 7182 &amdgpu_dm_connector->dc_link->verified_link_cap; 7183 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7184 7185 encoder = amdgpu_dm_connector_to_encoder(connector); 7186 7187 if (!drm_edid_is_valid(edid)) { 7188 amdgpu_dm_connector->num_modes = 7189 drm_add_modes_noedid(connector, 640, 480); 7190 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7191 amdgpu_dm_connector->num_modes += 7192 drm_add_modes_noedid(connector, 1920, 1080); 7193 } else { 7194 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7195 amdgpu_dm_connector_add_common_modes(encoder, connector); 7196 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7197 } 7198 amdgpu_dm_fbc_init(connector); 7199 7200 return amdgpu_dm_connector->num_modes; 7201 } 7202 7203 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7204 struct amdgpu_dm_connector *aconnector, 7205 int connector_type, 7206 struct dc_link *link, 7207 int link_index) 7208 { 7209 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7210 7211 /* 7212 * Some of the properties below require access to state, like bpc. 7213 * Allocate some default initial connector state with our reset helper. 7214 */ 7215 if (aconnector->base.funcs->reset) 7216 aconnector->base.funcs->reset(&aconnector->base); 7217 7218 aconnector->connector_id = link_index; 7219 aconnector->bl_idx = -1; 7220 aconnector->dc_link = link; 7221 aconnector->base.interlace_allowed = false; 7222 aconnector->base.doublescan_allowed = false; 7223 aconnector->base.stereo_allowed = false; 7224 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7225 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7226 aconnector->audio_inst = -1; 7227 aconnector->pack_sdp_v1_3 = false; 7228 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7229 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7230 mutex_init(&aconnector->hpd_lock); 7231 7232 /* 7233 * configure support HPD hot plug connector_>polled default value is 0 7234 * which means HPD hot plug not supported 7235 */ 7236 switch (connector_type) { 7237 case DRM_MODE_CONNECTOR_HDMIA: 7238 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7239 aconnector->base.ycbcr_420_allowed = 7240 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7241 break; 7242 case DRM_MODE_CONNECTOR_DisplayPort: 7243 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7244 link->link_enc = link_enc_cfg_get_link_enc(link); 7245 ASSERT(link->link_enc); 7246 if (link->link_enc) 7247 aconnector->base.ycbcr_420_allowed = 7248 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7249 break; 7250 case DRM_MODE_CONNECTOR_DVID: 7251 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7252 break; 7253 default: 7254 break; 7255 } 7256 7257 drm_object_attach_property(&aconnector->base.base, 7258 dm->ddev->mode_config.scaling_mode_property, 7259 DRM_MODE_SCALE_NONE); 7260 7261 drm_object_attach_property(&aconnector->base.base, 7262 adev->mode_info.underscan_property, 7263 UNDERSCAN_OFF); 7264 drm_object_attach_property(&aconnector->base.base, 7265 adev->mode_info.underscan_hborder_property, 7266 0); 7267 drm_object_attach_property(&aconnector->base.base, 7268 adev->mode_info.underscan_vborder_property, 7269 0); 7270 7271 if (!aconnector->mst_root) 7272 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7273 7274 aconnector->base.state->max_bpc = 16; 7275 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7276 7277 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7278 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7279 drm_object_attach_property(&aconnector->base.base, 7280 adev->mode_info.abm_level_property, 0); 7281 } 7282 7283 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7284 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7285 connector_type == DRM_MODE_CONNECTOR_eDP) { 7286 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7287 7288 if (!aconnector->mst_root) 7289 drm_connector_attach_vrr_capable_property(&aconnector->base); 7290 7291 if (adev->dm.hdcp_workqueue) 7292 drm_connector_attach_content_protection_property(&aconnector->base, true); 7293 } 7294 } 7295 7296 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7297 struct i2c_msg *msgs, int num) 7298 { 7299 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7300 struct ddc_service *ddc_service = i2c->ddc_service; 7301 struct i2c_command cmd; 7302 int i; 7303 int result = -EIO; 7304 7305 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7306 7307 if (!cmd.payloads) 7308 return result; 7309 7310 cmd.number_of_payloads = num; 7311 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7312 cmd.speed = 100; 7313 7314 for (i = 0; i < num; i++) { 7315 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7316 cmd.payloads[i].address = msgs[i].addr; 7317 cmd.payloads[i].length = msgs[i].len; 7318 cmd.payloads[i].data = msgs[i].buf; 7319 } 7320 7321 if (dc_submit_i2c( 7322 ddc_service->ctx->dc, 7323 ddc_service->link->link_index, 7324 &cmd)) 7325 result = num; 7326 7327 kfree(cmd.payloads); 7328 return result; 7329 } 7330 7331 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7332 { 7333 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7334 } 7335 7336 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7337 .master_xfer = amdgpu_dm_i2c_xfer, 7338 .functionality = amdgpu_dm_i2c_func, 7339 }; 7340 7341 static struct amdgpu_i2c_adapter * 7342 create_i2c(struct ddc_service *ddc_service, 7343 int link_index, 7344 int *res) 7345 { 7346 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7347 struct amdgpu_i2c_adapter *i2c; 7348 7349 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7350 if (!i2c) 7351 return NULL; 7352 i2c->base.owner = THIS_MODULE; 7353 i2c->base.class = I2C_CLASS_DDC; 7354 i2c->base.dev.parent = &adev->pdev->dev; 7355 i2c->base.algo = &amdgpu_dm_i2c_algo; 7356 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7357 i2c_set_adapdata(&i2c->base, i2c); 7358 i2c->ddc_service = ddc_service; 7359 7360 return i2c; 7361 } 7362 7363 7364 /* 7365 * Note: this function assumes that dc_link_detect() was called for the 7366 * dc_link which will be represented by this aconnector. 7367 */ 7368 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7369 struct amdgpu_dm_connector *aconnector, 7370 u32 link_index, 7371 struct amdgpu_encoder *aencoder) 7372 { 7373 int res = 0; 7374 int connector_type; 7375 struct dc *dc = dm->dc; 7376 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7377 struct amdgpu_i2c_adapter *i2c; 7378 7379 link->priv = aconnector; 7380 7381 DRM_DEBUG_DRIVER("%s()\n", __func__); 7382 7383 i2c = create_i2c(link->ddc, link->link_index, &res); 7384 if (!i2c) { 7385 DRM_ERROR("Failed to create i2c adapter data\n"); 7386 return -ENOMEM; 7387 } 7388 7389 aconnector->i2c = i2c; 7390 res = i2c_add_adapter(&i2c->base); 7391 7392 if (res) { 7393 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7394 goto out_free; 7395 } 7396 7397 connector_type = to_drm_connector_type(link->connector_signal); 7398 7399 res = drm_connector_init_with_ddc( 7400 dm->ddev, 7401 &aconnector->base, 7402 &amdgpu_dm_connector_funcs, 7403 connector_type, 7404 &i2c->base); 7405 7406 if (res) { 7407 DRM_ERROR("connector_init failed\n"); 7408 aconnector->connector_id = -1; 7409 goto out_free; 7410 } 7411 7412 drm_connector_helper_add( 7413 &aconnector->base, 7414 &amdgpu_dm_connector_helper_funcs); 7415 7416 amdgpu_dm_connector_init_helper( 7417 dm, 7418 aconnector, 7419 connector_type, 7420 link, 7421 link_index); 7422 7423 drm_connector_attach_encoder( 7424 &aconnector->base, &aencoder->base); 7425 7426 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7427 || connector_type == DRM_MODE_CONNECTOR_eDP) 7428 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7429 7430 out_free: 7431 if (res) { 7432 kfree(i2c); 7433 aconnector->i2c = NULL; 7434 } 7435 return res; 7436 } 7437 7438 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7439 { 7440 switch (adev->mode_info.num_crtc) { 7441 case 1: 7442 return 0x1; 7443 case 2: 7444 return 0x3; 7445 case 3: 7446 return 0x7; 7447 case 4: 7448 return 0xf; 7449 case 5: 7450 return 0x1f; 7451 case 6: 7452 default: 7453 return 0x3f; 7454 } 7455 } 7456 7457 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7458 struct amdgpu_encoder *aencoder, 7459 uint32_t link_index) 7460 { 7461 struct amdgpu_device *adev = drm_to_adev(dev); 7462 7463 int res = drm_encoder_init(dev, 7464 &aencoder->base, 7465 &amdgpu_dm_encoder_funcs, 7466 DRM_MODE_ENCODER_TMDS, 7467 NULL); 7468 7469 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7470 7471 if (!res) 7472 aencoder->encoder_id = link_index; 7473 else 7474 aencoder->encoder_id = -1; 7475 7476 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7477 7478 return res; 7479 } 7480 7481 static void manage_dm_interrupts(struct amdgpu_device *adev, 7482 struct amdgpu_crtc *acrtc, 7483 bool enable) 7484 { 7485 /* 7486 * We have no guarantee that the frontend index maps to the same 7487 * backend index - some even map to more than one. 7488 * 7489 * TODO: Use a different interrupt or check DC itself for the mapping. 7490 */ 7491 int irq_type = 7492 amdgpu_display_crtc_idx_to_irq_type( 7493 adev, 7494 acrtc->crtc_id); 7495 7496 if (enable) { 7497 drm_crtc_vblank_on(&acrtc->base); 7498 amdgpu_irq_get( 7499 adev, 7500 &adev->pageflip_irq, 7501 irq_type); 7502 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7503 amdgpu_irq_get( 7504 adev, 7505 &adev->vline0_irq, 7506 irq_type); 7507 #endif 7508 } else { 7509 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7510 amdgpu_irq_put( 7511 adev, 7512 &adev->vline0_irq, 7513 irq_type); 7514 #endif 7515 amdgpu_irq_put( 7516 adev, 7517 &adev->pageflip_irq, 7518 irq_type); 7519 drm_crtc_vblank_off(&acrtc->base); 7520 } 7521 } 7522 7523 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7524 struct amdgpu_crtc *acrtc) 7525 { 7526 int irq_type = 7527 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7528 7529 /** 7530 * This reads the current state for the IRQ and force reapplies 7531 * the setting to hardware. 7532 */ 7533 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7534 } 7535 7536 static bool 7537 is_scaling_state_different(const struct dm_connector_state *dm_state, 7538 const struct dm_connector_state *old_dm_state) 7539 { 7540 if (dm_state->scaling != old_dm_state->scaling) 7541 return true; 7542 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7543 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7544 return true; 7545 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7546 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7547 return true; 7548 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7549 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7550 return true; 7551 return false; 7552 } 7553 7554 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7555 struct drm_crtc_state *old_crtc_state, 7556 struct drm_connector_state *new_conn_state, 7557 struct drm_connector_state *old_conn_state, 7558 const struct drm_connector *connector, 7559 struct hdcp_workqueue *hdcp_w) 7560 { 7561 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7562 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7563 7564 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7565 connector->index, connector->status, connector->dpms); 7566 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7567 old_conn_state->content_protection, new_conn_state->content_protection); 7568 7569 if (old_crtc_state) 7570 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7571 old_crtc_state->enable, 7572 old_crtc_state->active, 7573 old_crtc_state->mode_changed, 7574 old_crtc_state->active_changed, 7575 old_crtc_state->connectors_changed); 7576 7577 if (new_crtc_state) 7578 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7579 new_crtc_state->enable, 7580 new_crtc_state->active, 7581 new_crtc_state->mode_changed, 7582 new_crtc_state->active_changed, 7583 new_crtc_state->connectors_changed); 7584 7585 /* hdcp content type change */ 7586 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7587 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7588 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7589 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7590 return true; 7591 } 7592 7593 /* CP is being re enabled, ignore this */ 7594 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7595 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7596 if (new_crtc_state && new_crtc_state->mode_changed) { 7597 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7598 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7599 return true; 7600 } 7601 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7602 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7603 return false; 7604 } 7605 7606 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7607 * 7608 * Handles: UNDESIRED -> ENABLED 7609 */ 7610 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7611 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7612 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7613 7614 /* Stream removed and re-enabled 7615 * 7616 * Can sometimes overlap with the HPD case, 7617 * thus set update_hdcp to false to avoid 7618 * setting HDCP multiple times. 7619 * 7620 * Handles: DESIRED -> DESIRED (Special case) 7621 */ 7622 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7623 new_conn_state->crtc && new_conn_state->crtc->enabled && 7624 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7625 dm_con_state->update_hdcp = false; 7626 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7627 __func__); 7628 return true; 7629 } 7630 7631 /* Hot-plug, headless s3, dpms 7632 * 7633 * Only start HDCP if the display is connected/enabled. 7634 * update_hdcp flag will be set to false until the next 7635 * HPD comes in. 7636 * 7637 * Handles: DESIRED -> DESIRED (Special case) 7638 */ 7639 if (dm_con_state->update_hdcp && 7640 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7641 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7642 dm_con_state->update_hdcp = false; 7643 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7644 __func__); 7645 return true; 7646 } 7647 7648 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7649 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7650 if (new_crtc_state && new_crtc_state->mode_changed) { 7651 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7652 __func__); 7653 return true; 7654 } 7655 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7656 __func__); 7657 return false; 7658 } 7659 7660 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7661 return false; 7662 } 7663 7664 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7665 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7666 __func__); 7667 return true; 7668 } 7669 7670 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7671 return false; 7672 } 7673 7674 static void remove_stream(struct amdgpu_device *adev, 7675 struct amdgpu_crtc *acrtc, 7676 struct dc_stream_state *stream) 7677 { 7678 /* this is the update mode case */ 7679 7680 acrtc->otg_inst = -1; 7681 acrtc->enabled = false; 7682 } 7683 7684 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7685 { 7686 7687 assert_spin_locked(&acrtc->base.dev->event_lock); 7688 WARN_ON(acrtc->event); 7689 7690 acrtc->event = acrtc->base.state->event; 7691 7692 /* Set the flip status */ 7693 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7694 7695 /* Mark this event as consumed */ 7696 acrtc->base.state->event = NULL; 7697 7698 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7699 acrtc->crtc_id); 7700 } 7701 7702 static void update_freesync_state_on_stream( 7703 struct amdgpu_display_manager *dm, 7704 struct dm_crtc_state *new_crtc_state, 7705 struct dc_stream_state *new_stream, 7706 struct dc_plane_state *surface, 7707 u32 flip_timestamp_in_us) 7708 { 7709 struct mod_vrr_params vrr_params; 7710 struct dc_info_packet vrr_infopacket = {0}; 7711 struct amdgpu_device *adev = dm->adev; 7712 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7713 unsigned long flags; 7714 bool pack_sdp_v1_3 = false; 7715 struct amdgpu_dm_connector *aconn; 7716 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7717 7718 if (!new_stream) 7719 return; 7720 7721 /* 7722 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7723 * For now it's sufficient to just guard against these conditions. 7724 */ 7725 7726 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7727 return; 7728 7729 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7730 vrr_params = acrtc->dm_irq_params.vrr_params; 7731 7732 if (surface) { 7733 mod_freesync_handle_preflip( 7734 dm->freesync_module, 7735 surface, 7736 new_stream, 7737 flip_timestamp_in_us, 7738 &vrr_params); 7739 7740 if (adev->family < AMDGPU_FAMILY_AI && 7741 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7742 mod_freesync_handle_v_update(dm->freesync_module, 7743 new_stream, &vrr_params); 7744 7745 /* Need to call this before the frame ends. */ 7746 dc_stream_adjust_vmin_vmax(dm->dc, 7747 new_crtc_state->stream, 7748 &vrr_params.adjust); 7749 } 7750 } 7751 7752 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7753 7754 if (aconn && aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 7755 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7756 7757 if (aconn->vsdb_info.amd_vsdb_version == 1) 7758 packet_type = PACKET_TYPE_FS_V1; 7759 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7760 packet_type = PACKET_TYPE_FS_V2; 7761 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7762 packet_type = PACKET_TYPE_FS_V3; 7763 7764 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7765 &new_stream->adaptive_sync_infopacket); 7766 } 7767 7768 mod_freesync_build_vrr_infopacket( 7769 dm->freesync_module, 7770 new_stream, 7771 &vrr_params, 7772 packet_type, 7773 TRANSFER_FUNC_UNKNOWN, 7774 &vrr_infopacket, 7775 pack_sdp_v1_3); 7776 7777 new_crtc_state->freesync_vrr_info_changed |= 7778 (memcmp(&new_crtc_state->vrr_infopacket, 7779 &vrr_infopacket, 7780 sizeof(vrr_infopacket)) != 0); 7781 7782 acrtc->dm_irq_params.vrr_params = vrr_params; 7783 new_crtc_state->vrr_infopacket = vrr_infopacket; 7784 7785 new_stream->vrr_infopacket = vrr_infopacket; 7786 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7787 7788 if (new_crtc_state->freesync_vrr_info_changed) 7789 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7790 new_crtc_state->base.crtc->base.id, 7791 (int)new_crtc_state->base.vrr_enabled, 7792 (int)vrr_params.state); 7793 7794 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7795 } 7796 7797 static void update_stream_irq_parameters( 7798 struct amdgpu_display_manager *dm, 7799 struct dm_crtc_state *new_crtc_state) 7800 { 7801 struct dc_stream_state *new_stream = new_crtc_state->stream; 7802 struct mod_vrr_params vrr_params; 7803 struct mod_freesync_config config = new_crtc_state->freesync_config; 7804 struct amdgpu_device *adev = dm->adev; 7805 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7806 unsigned long flags; 7807 7808 if (!new_stream) 7809 return; 7810 7811 /* 7812 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7813 * For now it's sufficient to just guard against these conditions. 7814 */ 7815 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7816 return; 7817 7818 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7819 vrr_params = acrtc->dm_irq_params.vrr_params; 7820 7821 if (new_crtc_state->vrr_supported && 7822 config.min_refresh_in_uhz && 7823 config.max_refresh_in_uhz) { 7824 /* 7825 * if freesync compatible mode was set, config.state will be set 7826 * in atomic check 7827 */ 7828 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7829 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7830 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7831 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7832 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7833 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7834 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7835 } else { 7836 config.state = new_crtc_state->base.vrr_enabled ? 7837 VRR_STATE_ACTIVE_VARIABLE : 7838 VRR_STATE_INACTIVE; 7839 } 7840 } else { 7841 config.state = VRR_STATE_UNSUPPORTED; 7842 } 7843 7844 mod_freesync_build_vrr_params(dm->freesync_module, 7845 new_stream, 7846 &config, &vrr_params); 7847 7848 new_crtc_state->freesync_config = config; 7849 /* Copy state for access from DM IRQ handler */ 7850 acrtc->dm_irq_params.freesync_config = config; 7851 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7852 acrtc->dm_irq_params.vrr_params = vrr_params; 7853 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7854 } 7855 7856 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 7857 struct dm_crtc_state *new_state) 7858 { 7859 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 7860 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 7861 7862 if (!old_vrr_active && new_vrr_active) { 7863 /* Transition VRR inactive -> active: 7864 * While VRR is active, we must not disable vblank irq, as a 7865 * reenable after disable would compute bogus vblank/pflip 7866 * timestamps if it likely happened inside display front-porch. 7867 * 7868 * We also need vupdate irq for the actual core vblank handling 7869 * at end of vblank. 7870 */ 7871 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 7872 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 7873 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 7874 __func__, new_state->base.crtc->base.id); 7875 } else if (old_vrr_active && !new_vrr_active) { 7876 /* Transition VRR active -> inactive: 7877 * Allow vblank irq disable again for fixed refresh rate. 7878 */ 7879 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 7880 drm_crtc_vblank_put(new_state->base.crtc); 7881 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 7882 __func__, new_state->base.crtc->base.id); 7883 } 7884 } 7885 7886 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 7887 { 7888 struct drm_plane *plane; 7889 struct drm_plane_state *old_plane_state; 7890 int i; 7891 7892 /* 7893 * TODO: Make this per-stream so we don't issue redundant updates for 7894 * commits with multiple streams. 7895 */ 7896 for_each_old_plane_in_state(state, plane, old_plane_state, i) 7897 if (plane->type == DRM_PLANE_TYPE_CURSOR) 7898 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 7899 } 7900 7901 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 7902 struct dc_state *dc_state, 7903 struct drm_device *dev, 7904 struct amdgpu_display_manager *dm, 7905 struct drm_crtc *pcrtc, 7906 bool wait_for_vblank) 7907 { 7908 u32 i; 7909 u64 timestamp_ns = ktime_get_ns(); 7910 struct drm_plane *plane; 7911 struct drm_plane_state *old_plane_state, *new_plane_state; 7912 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 7913 struct drm_crtc_state *new_pcrtc_state = 7914 drm_atomic_get_new_crtc_state(state, pcrtc); 7915 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 7916 struct dm_crtc_state *dm_old_crtc_state = 7917 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 7918 int planes_count = 0, vpos, hpos; 7919 unsigned long flags; 7920 u32 target_vblank, last_flip_vblank; 7921 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 7922 bool cursor_update = false; 7923 bool pflip_present = false; 7924 bool dirty_rects_changed = false; 7925 struct { 7926 struct dc_surface_update surface_updates[MAX_SURFACES]; 7927 struct dc_plane_info plane_infos[MAX_SURFACES]; 7928 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 7929 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 7930 struct dc_stream_update stream_update; 7931 } *bundle; 7932 7933 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 7934 7935 if (!bundle) { 7936 dm_error("Failed to allocate update bundle\n"); 7937 goto cleanup; 7938 } 7939 7940 /* 7941 * Disable the cursor first if we're disabling all the planes. 7942 * It'll remain on the screen after the planes are re-enabled 7943 * if we don't. 7944 */ 7945 if (acrtc_state->active_planes == 0) 7946 amdgpu_dm_commit_cursors(state); 7947 7948 /* update planes when needed */ 7949 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 7950 struct drm_crtc *crtc = new_plane_state->crtc; 7951 struct drm_crtc_state *new_crtc_state; 7952 struct drm_framebuffer *fb = new_plane_state->fb; 7953 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 7954 bool plane_needs_flip; 7955 struct dc_plane_state *dc_plane; 7956 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 7957 7958 /* Cursor plane is handled after stream updates */ 7959 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 7960 if ((fb && crtc == pcrtc) || 7961 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 7962 cursor_update = true; 7963 7964 continue; 7965 } 7966 7967 if (!fb || !crtc || pcrtc != crtc) 7968 continue; 7969 7970 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 7971 if (!new_crtc_state->active) 7972 continue; 7973 7974 dc_plane = dm_new_plane_state->dc_state; 7975 7976 bundle->surface_updates[planes_count].surface = dc_plane; 7977 if (new_pcrtc_state->color_mgmt_changed) { 7978 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 7979 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 7980 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 7981 } 7982 7983 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 7984 &bundle->scaling_infos[planes_count]); 7985 7986 bundle->surface_updates[planes_count].scaling_info = 7987 &bundle->scaling_infos[planes_count]; 7988 7989 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 7990 7991 pflip_present = pflip_present || plane_needs_flip; 7992 7993 if (!plane_needs_flip) { 7994 planes_count += 1; 7995 continue; 7996 } 7997 7998 fill_dc_plane_info_and_addr( 7999 dm->adev, new_plane_state, 8000 afb->tiling_flags, 8001 &bundle->plane_infos[planes_count], 8002 &bundle->flip_addrs[planes_count].address, 8003 afb->tmz_surface, false); 8004 8005 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8006 new_plane_state->plane->index, 8007 bundle->plane_infos[planes_count].dcc.enable); 8008 8009 bundle->surface_updates[planes_count].plane_info = 8010 &bundle->plane_infos[planes_count]; 8011 8012 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8013 fill_dc_dirty_rects(plane, old_plane_state, 8014 new_plane_state, new_crtc_state, 8015 &bundle->flip_addrs[planes_count], 8016 &dirty_rects_changed); 8017 8018 /* 8019 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8020 * and enabled it again after dirty regions are stable to avoid video glitch. 8021 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8022 * during the PSR-SU was disabled. 8023 */ 8024 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8025 acrtc_attach->dm_irq_params.allow_psr_entry && 8026 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8027 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8028 #endif 8029 dirty_rects_changed) { 8030 mutex_lock(&dm->dc_lock); 8031 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8032 timestamp_ns; 8033 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8034 amdgpu_dm_psr_disable(acrtc_state->stream); 8035 mutex_unlock(&dm->dc_lock); 8036 } 8037 } 8038 8039 /* 8040 * Only allow immediate flips for fast updates that don't 8041 * change FB pitch, DCC state, rotation or mirroing. 8042 */ 8043 bundle->flip_addrs[planes_count].flip_immediate = 8044 crtc->state->async_flip && 8045 acrtc_state->update_type == UPDATE_TYPE_FAST; 8046 8047 timestamp_ns = ktime_get_ns(); 8048 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8049 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8050 bundle->surface_updates[planes_count].surface = dc_plane; 8051 8052 if (!bundle->surface_updates[planes_count].surface) { 8053 DRM_ERROR("No surface for CRTC: id=%d\n", 8054 acrtc_attach->crtc_id); 8055 continue; 8056 } 8057 8058 if (plane == pcrtc->primary) 8059 update_freesync_state_on_stream( 8060 dm, 8061 acrtc_state, 8062 acrtc_state->stream, 8063 dc_plane, 8064 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8065 8066 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8067 __func__, 8068 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8069 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8070 8071 planes_count += 1; 8072 8073 } 8074 8075 if (pflip_present) { 8076 if (!vrr_active) { 8077 /* Use old throttling in non-vrr fixed refresh rate mode 8078 * to keep flip scheduling based on target vblank counts 8079 * working in a backwards compatible way, e.g., for 8080 * clients using the GLX_OML_sync_control extension or 8081 * DRI3/Present extension with defined target_msc. 8082 */ 8083 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8084 } 8085 else { 8086 /* For variable refresh rate mode only: 8087 * Get vblank of last completed flip to avoid > 1 vrr 8088 * flips per video frame by use of throttling, but allow 8089 * flip programming anywhere in the possibly large 8090 * variable vrr vblank interval for fine-grained flip 8091 * timing control and more opportunity to avoid stutter 8092 * on late submission of flips. 8093 */ 8094 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8095 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8096 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8097 } 8098 8099 target_vblank = last_flip_vblank + wait_for_vblank; 8100 8101 /* 8102 * Wait until we're out of the vertical blank period before the one 8103 * targeted by the flip 8104 */ 8105 while ((acrtc_attach->enabled && 8106 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8107 0, &vpos, &hpos, NULL, 8108 NULL, &pcrtc->hwmode) 8109 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8110 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8111 (int)(target_vblank - 8112 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8113 usleep_range(1000, 1100); 8114 } 8115 8116 /** 8117 * Prepare the flip event for the pageflip interrupt to handle. 8118 * 8119 * This only works in the case where we've already turned on the 8120 * appropriate hardware blocks (eg. HUBP) so in the transition case 8121 * from 0 -> n planes we have to skip a hardware generated event 8122 * and rely on sending it from software. 8123 */ 8124 if (acrtc_attach->base.state->event && 8125 acrtc_state->active_planes > 0) { 8126 drm_crtc_vblank_get(pcrtc); 8127 8128 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8129 8130 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8131 prepare_flip_isr(acrtc_attach); 8132 8133 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8134 } 8135 8136 if (acrtc_state->stream) { 8137 if (acrtc_state->freesync_vrr_info_changed) 8138 bundle->stream_update.vrr_infopacket = 8139 &acrtc_state->stream->vrr_infopacket; 8140 } 8141 } else if (cursor_update && acrtc_state->active_planes > 0 && 8142 acrtc_attach->base.state->event) { 8143 drm_crtc_vblank_get(pcrtc); 8144 8145 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8146 8147 acrtc_attach->event = acrtc_attach->base.state->event; 8148 acrtc_attach->base.state->event = NULL; 8149 8150 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8151 } 8152 8153 /* Update the planes if changed or disable if we don't have any. */ 8154 if ((planes_count || acrtc_state->active_planes == 0) && 8155 acrtc_state->stream) { 8156 /* 8157 * If PSR or idle optimizations are enabled then flush out 8158 * any pending work before hardware programming. 8159 */ 8160 if (dm->vblank_control_workqueue) 8161 flush_workqueue(dm->vblank_control_workqueue); 8162 8163 bundle->stream_update.stream = acrtc_state->stream; 8164 if (new_pcrtc_state->mode_changed) { 8165 bundle->stream_update.src = acrtc_state->stream->src; 8166 bundle->stream_update.dst = acrtc_state->stream->dst; 8167 } 8168 8169 if (new_pcrtc_state->color_mgmt_changed) { 8170 /* 8171 * TODO: This isn't fully correct since we've actually 8172 * already modified the stream in place. 8173 */ 8174 bundle->stream_update.gamut_remap = 8175 &acrtc_state->stream->gamut_remap_matrix; 8176 bundle->stream_update.output_csc_transform = 8177 &acrtc_state->stream->csc_color_matrix; 8178 bundle->stream_update.out_transfer_func = 8179 acrtc_state->stream->out_transfer_func; 8180 } 8181 8182 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8183 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8184 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8185 8186 /* 8187 * If FreeSync state on the stream has changed then we need to 8188 * re-adjust the min/max bounds now that DC doesn't handle this 8189 * as part of commit. 8190 */ 8191 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8192 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8193 dc_stream_adjust_vmin_vmax( 8194 dm->dc, acrtc_state->stream, 8195 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8196 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8197 } 8198 mutex_lock(&dm->dc_lock); 8199 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8200 acrtc_state->stream->link->psr_settings.psr_allow_active) 8201 amdgpu_dm_psr_disable(acrtc_state->stream); 8202 8203 update_planes_and_stream_adapter(dm->dc, 8204 acrtc_state->update_type, 8205 planes_count, 8206 acrtc_state->stream, 8207 &bundle->stream_update, 8208 bundle->surface_updates); 8209 8210 /** 8211 * Enable or disable the interrupts on the backend. 8212 * 8213 * Most pipes are put into power gating when unused. 8214 * 8215 * When power gating is enabled on a pipe we lose the 8216 * interrupt enablement state when power gating is disabled. 8217 * 8218 * So we need to update the IRQ control state in hardware 8219 * whenever the pipe turns on (since it could be previously 8220 * power gated) or off (since some pipes can't be power gated 8221 * on some ASICs). 8222 */ 8223 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8224 dm_update_pflip_irq_state(drm_to_adev(dev), 8225 acrtc_attach); 8226 8227 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8228 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8229 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8230 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8231 8232 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8233 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8234 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8235 struct amdgpu_dm_connector *aconn = 8236 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8237 8238 if (aconn->psr_skip_count > 0) 8239 aconn->psr_skip_count--; 8240 8241 /* Allow PSR when skip count is 0. */ 8242 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8243 8244 /* 8245 * If sink supports PSR SU, there is no need to rely on 8246 * a vblank event disable request to enable PSR. PSR SU 8247 * can be enabled immediately once OS demonstrates an 8248 * adequate number of fast atomic commits to notify KMD 8249 * of update events. See `vblank_control_worker()`. 8250 */ 8251 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8252 acrtc_attach->dm_irq_params.allow_psr_entry && 8253 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8254 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8255 #endif 8256 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8257 (timestamp_ns - 8258 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8259 500000000) 8260 amdgpu_dm_psr_enable(acrtc_state->stream); 8261 } else { 8262 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8263 } 8264 8265 mutex_unlock(&dm->dc_lock); 8266 } 8267 8268 /* 8269 * Update cursor state *after* programming all the planes. 8270 * This avoids redundant programming in the case where we're going 8271 * to be disabling a single plane - those pipes are being disabled. 8272 */ 8273 if (acrtc_state->active_planes) 8274 amdgpu_dm_commit_cursors(state); 8275 8276 cleanup: 8277 kfree(bundle); 8278 } 8279 8280 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8281 struct drm_atomic_state *state) 8282 { 8283 struct amdgpu_device *adev = drm_to_adev(dev); 8284 struct amdgpu_dm_connector *aconnector; 8285 struct drm_connector *connector; 8286 struct drm_connector_state *old_con_state, *new_con_state; 8287 struct drm_crtc_state *new_crtc_state; 8288 struct dm_crtc_state *new_dm_crtc_state; 8289 const struct dc_stream_status *status; 8290 int i, inst; 8291 8292 /* Notify device removals. */ 8293 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8294 if (old_con_state->crtc != new_con_state->crtc) { 8295 /* CRTC changes require notification. */ 8296 goto notify; 8297 } 8298 8299 if (!new_con_state->crtc) 8300 continue; 8301 8302 new_crtc_state = drm_atomic_get_new_crtc_state( 8303 state, new_con_state->crtc); 8304 8305 if (!new_crtc_state) 8306 continue; 8307 8308 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8309 continue; 8310 8311 notify: 8312 aconnector = to_amdgpu_dm_connector(connector); 8313 8314 mutex_lock(&adev->dm.audio_lock); 8315 inst = aconnector->audio_inst; 8316 aconnector->audio_inst = -1; 8317 mutex_unlock(&adev->dm.audio_lock); 8318 8319 amdgpu_dm_audio_eld_notify(adev, inst); 8320 } 8321 8322 /* Notify audio device additions. */ 8323 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8324 if (!new_con_state->crtc) 8325 continue; 8326 8327 new_crtc_state = drm_atomic_get_new_crtc_state( 8328 state, new_con_state->crtc); 8329 8330 if (!new_crtc_state) 8331 continue; 8332 8333 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8334 continue; 8335 8336 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8337 if (!new_dm_crtc_state->stream) 8338 continue; 8339 8340 status = dc_stream_get_status(new_dm_crtc_state->stream); 8341 if (!status) 8342 continue; 8343 8344 aconnector = to_amdgpu_dm_connector(connector); 8345 8346 mutex_lock(&adev->dm.audio_lock); 8347 inst = status->audio_inst; 8348 aconnector->audio_inst = inst; 8349 mutex_unlock(&adev->dm.audio_lock); 8350 8351 amdgpu_dm_audio_eld_notify(adev, inst); 8352 } 8353 } 8354 8355 /* 8356 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8357 * @crtc_state: the DRM CRTC state 8358 * @stream_state: the DC stream state. 8359 * 8360 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8361 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8362 */ 8363 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8364 struct dc_stream_state *stream_state) 8365 { 8366 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8367 } 8368 8369 /** 8370 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8371 * @state: The atomic state to commit 8372 * 8373 * This will tell DC to commit the constructed DC state from atomic_check, 8374 * programming the hardware. Any failures here implies a hardware failure, since 8375 * atomic check should have filtered anything non-kosher. 8376 */ 8377 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8378 { 8379 struct drm_device *dev = state->dev; 8380 struct amdgpu_device *adev = drm_to_adev(dev); 8381 struct amdgpu_display_manager *dm = &adev->dm; 8382 struct dm_atomic_state *dm_state; 8383 struct dc_state *dc_state = NULL, *dc_state_temp = NULL; 8384 u32 i, j; 8385 struct drm_crtc *crtc; 8386 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8387 unsigned long flags; 8388 bool wait_for_vblank = true; 8389 struct drm_connector *connector; 8390 struct drm_connector_state *old_con_state, *new_con_state; 8391 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8392 int crtc_disable_count = 0; 8393 bool mode_set_reset_required = false; 8394 int r; 8395 8396 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8397 8398 r = drm_atomic_helper_wait_for_fences(dev, state, false); 8399 if (unlikely(r)) 8400 DRM_ERROR("Waiting for fences timed out!"); 8401 8402 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8403 drm_dp_mst_atomic_wait_for_dependencies(state); 8404 8405 dm_state = dm_atomic_get_new_state(state); 8406 if (dm_state && dm_state->context) { 8407 dc_state = dm_state->context; 8408 } else { 8409 /* No state changes, retain current state. */ 8410 dc_state_temp = dc_create_state(dm->dc); 8411 ASSERT(dc_state_temp); 8412 dc_state = dc_state_temp; 8413 dc_resource_state_copy_construct_current(dm->dc, dc_state); 8414 } 8415 8416 for_each_oldnew_crtc_in_state (state, crtc, old_crtc_state, 8417 new_crtc_state, i) { 8418 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8419 8420 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8421 8422 if (old_crtc_state->active && 8423 (!new_crtc_state->active || 8424 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8425 manage_dm_interrupts(adev, acrtc, false); 8426 dc_stream_release(dm_old_crtc_state->stream); 8427 } 8428 } 8429 8430 drm_atomic_helper_calc_timestamping_constants(state); 8431 8432 /* update changed items */ 8433 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8434 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8435 8436 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8437 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8438 8439 drm_dbg_state(state->dev, 8440 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 8441 "planes_changed:%d, mode_changed:%d,active_changed:%d," 8442 "connectors_changed:%d\n", 8443 acrtc->crtc_id, 8444 new_crtc_state->enable, 8445 new_crtc_state->active, 8446 new_crtc_state->planes_changed, 8447 new_crtc_state->mode_changed, 8448 new_crtc_state->active_changed, 8449 new_crtc_state->connectors_changed); 8450 8451 /* Disable cursor if disabling crtc */ 8452 if (old_crtc_state->active && !new_crtc_state->active) { 8453 struct dc_cursor_position position; 8454 8455 memset(&position, 0, sizeof(position)); 8456 mutex_lock(&dm->dc_lock); 8457 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8458 mutex_unlock(&dm->dc_lock); 8459 } 8460 8461 /* Copy all transient state flags into dc state */ 8462 if (dm_new_crtc_state->stream) { 8463 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8464 dm_new_crtc_state->stream); 8465 } 8466 8467 /* handles headless hotplug case, updating new_state and 8468 * aconnector as needed 8469 */ 8470 8471 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8472 8473 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8474 8475 if (!dm_new_crtc_state->stream) { 8476 /* 8477 * this could happen because of issues with 8478 * userspace notifications delivery. 8479 * In this case userspace tries to set mode on 8480 * display which is disconnected in fact. 8481 * dc_sink is NULL in this case on aconnector. 8482 * We expect reset mode will come soon. 8483 * 8484 * This can also happen when unplug is done 8485 * during resume sequence ended 8486 * 8487 * In this case, we want to pretend we still 8488 * have a sink to keep the pipe running so that 8489 * hw state is consistent with the sw state 8490 */ 8491 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8492 __func__, acrtc->base.base.id); 8493 continue; 8494 } 8495 8496 if (dm_old_crtc_state->stream) 8497 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8498 8499 pm_runtime_get_noresume(dev->dev); 8500 8501 acrtc->enabled = true; 8502 acrtc->hw_mode = new_crtc_state->mode; 8503 crtc->hwmode = new_crtc_state->mode; 8504 mode_set_reset_required = true; 8505 } else if (modereset_required(new_crtc_state)) { 8506 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8507 /* i.e. reset mode */ 8508 if (dm_old_crtc_state->stream) 8509 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8510 8511 mode_set_reset_required = true; 8512 } 8513 } /* for_each_crtc_in_state() */ 8514 8515 if (dc_state) { 8516 /* if there mode set or reset, disable eDP PSR */ 8517 if (mode_set_reset_required) { 8518 if (dm->vblank_control_workqueue) 8519 flush_workqueue(dm->vblank_control_workqueue); 8520 8521 amdgpu_dm_psr_disable_all(dm); 8522 } 8523 8524 dm_enable_per_frame_crtc_master_sync(dc_state); 8525 mutex_lock(&dm->dc_lock); 8526 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8527 8528 /* Allow idle optimization when vblank count is 0 for display off */ 8529 if (dm->active_vblank_irq_count == 0) 8530 dc_allow_idle_optimizations(dm->dc, true); 8531 mutex_unlock(&dm->dc_lock); 8532 } 8533 8534 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8535 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8536 8537 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8538 8539 if (dm_new_crtc_state->stream != NULL) { 8540 const struct dc_stream_status *status = 8541 dc_stream_get_status(dm_new_crtc_state->stream); 8542 8543 if (!status) 8544 status = dc_stream_get_status_from_state(dc_state, 8545 dm_new_crtc_state->stream); 8546 if (!status) 8547 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8548 else 8549 acrtc->otg_inst = status->primary_otg_inst; 8550 } 8551 } 8552 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8553 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8554 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8555 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8556 8557 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8558 8559 if (!connector) 8560 continue; 8561 8562 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8563 connector->index, connector->status, connector->dpms); 8564 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8565 old_con_state->content_protection, new_con_state->content_protection); 8566 8567 if (aconnector->dc_sink) { 8568 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8569 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8570 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8571 aconnector->dc_sink->edid_caps.display_name); 8572 } 8573 } 8574 8575 new_crtc_state = NULL; 8576 old_crtc_state = NULL; 8577 8578 if (acrtc) { 8579 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8580 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8581 } 8582 8583 if (old_crtc_state) 8584 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8585 old_crtc_state->enable, 8586 old_crtc_state->active, 8587 old_crtc_state->mode_changed, 8588 old_crtc_state->active_changed, 8589 old_crtc_state->connectors_changed); 8590 8591 if (new_crtc_state) 8592 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8593 new_crtc_state->enable, 8594 new_crtc_state->active, 8595 new_crtc_state->mode_changed, 8596 new_crtc_state->active_changed, 8597 new_crtc_state->connectors_changed); 8598 } 8599 8600 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8601 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8602 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8603 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8604 8605 new_crtc_state = NULL; 8606 old_crtc_state = NULL; 8607 8608 if (acrtc) { 8609 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8610 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8611 } 8612 8613 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8614 8615 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8616 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8617 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8618 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8619 dm_new_con_state->update_hdcp = true; 8620 continue; 8621 } 8622 8623 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8624 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8625 /* when display is unplugged from mst hub, connctor will 8626 * be destroyed within dm_dp_mst_connector_destroy. connector 8627 * hdcp perperties, like type, undesired, desired, enabled, 8628 * will be lost. So, save hdcp properties into hdcp_work within 8629 * amdgpu_dm_atomic_commit_tail. if the same display is 8630 * plugged back with same display index, its hdcp properties 8631 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8632 */ 8633 8634 bool enable_encryption = false; 8635 8636 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8637 enable_encryption = true; 8638 8639 if (aconnector->dc_link && aconnector->dc_sink && 8640 aconnector->dc_link->type == dc_connection_mst_branch) { 8641 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8642 struct hdcp_workqueue *hdcp_w = 8643 &hdcp_work[aconnector->dc_link->link_index]; 8644 8645 hdcp_w->hdcp_content_type[connector->index] = 8646 new_con_state->hdcp_content_type; 8647 hdcp_w->content_protection[connector->index] = 8648 new_con_state->content_protection; 8649 } 8650 8651 if (new_crtc_state && new_crtc_state->mode_changed && 8652 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8653 enable_encryption = true; 8654 8655 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8656 8657 hdcp_update_display( 8658 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8659 new_con_state->hdcp_content_type, enable_encryption); 8660 } 8661 } 8662 8663 /* Handle connector state changes */ 8664 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8665 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8666 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8667 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8668 struct dc_surface_update dummy_updates[MAX_SURFACES]; 8669 struct dc_stream_update stream_update; 8670 struct dc_info_packet hdr_packet; 8671 struct dc_stream_status *status = NULL; 8672 bool abm_changed, hdr_changed, scaling_changed; 8673 8674 memset(&dummy_updates, 0, sizeof(dummy_updates)); 8675 memset(&stream_update, 0, sizeof(stream_update)); 8676 8677 if (acrtc) { 8678 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8679 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8680 } 8681 8682 /* Skip any modesets/resets */ 8683 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8684 continue; 8685 8686 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8687 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8688 8689 scaling_changed = is_scaling_state_different(dm_new_con_state, 8690 dm_old_con_state); 8691 8692 abm_changed = dm_new_crtc_state->abm_level != 8693 dm_old_crtc_state->abm_level; 8694 8695 hdr_changed = 8696 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8697 8698 if (!scaling_changed && !abm_changed && !hdr_changed) 8699 continue; 8700 8701 stream_update.stream = dm_new_crtc_state->stream; 8702 if (scaling_changed) { 8703 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8704 dm_new_con_state, dm_new_crtc_state->stream); 8705 8706 stream_update.src = dm_new_crtc_state->stream->src; 8707 stream_update.dst = dm_new_crtc_state->stream->dst; 8708 } 8709 8710 if (abm_changed) { 8711 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8712 8713 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8714 } 8715 8716 if (hdr_changed) { 8717 fill_hdr_info_packet(new_con_state, &hdr_packet); 8718 stream_update.hdr_static_metadata = &hdr_packet; 8719 } 8720 8721 status = dc_stream_get_status(dm_new_crtc_state->stream); 8722 8723 if (WARN_ON(!status)) 8724 continue; 8725 8726 WARN_ON(!status->plane_count); 8727 8728 /* 8729 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8730 * Here we create an empty update on each plane. 8731 * To fix this, DC should permit updating only stream properties. 8732 */ 8733 for (j = 0; j < status->plane_count; j++) 8734 dummy_updates[j].surface = status->plane_states[0]; 8735 8736 8737 mutex_lock(&dm->dc_lock); 8738 dc_update_planes_and_stream(dm->dc, 8739 dummy_updates, 8740 status->plane_count, 8741 dm_new_crtc_state->stream, 8742 &stream_update); 8743 mutex_unlock(&dm->dc_lock); 8744 } 8745 8746 /** 8747 * Enable interrupts for CRTCs that are newly enabled or went through 8748 * a modeset. It was intentionally deferred until after the front end 8749 * state was modified to wait until the OTG was on and so the IRQ 8750 * handlers didn't access stale or invalid state. 8751 */ 8752 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8753 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8754 #ifdef CONFIG_DEBUG_FS 8755 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8756 #endif 8757 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8758 if (old_crtc_state->active && !new_crtc_state->active) 8759 crtc_disable_count++; 8760 8761 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8762 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8763 8764 /* For freesync config update on crtc state and params for irq */ 8765 update_stream_irq_parameters(dm, dm_new_crtc_state); 8766 8767 #ifdef CONFIG_DEBUG_FS 8768 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8769 cur_crc_src = acrtc->dm_irq_params.crc_src; 8770 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8771 #endif 8772 8773 if (new_crtc_state->active && 8774 (!old_crtc_state->active || 8775 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8776 dc_stream_retain(dm_new_crtc_state->stream); 8777 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8778 manage_dm_interrupts(adev, acrtc, true); 8779 } 8780 /* Handle vrr on->off / off->on transitions */ 8781 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8782 8783 #ifdef CONFIG_DEBUG_FS 8784 if (new_crtc_state->active && 8785 (!old_crtc_state->active || 8786 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8787 /** 8788 * Frontend may have changed so reapply the CRC capture 8789 * settings for the stream. 8790 */ 8791 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8792 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8793 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8794 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8795 acrtc->dm_irq_params.window_param.update_win = true; 8796 8797 /** 8798 * It takes 2 frames for HW to stably generate CRC when 8799 * resuming from suspend, so we set skip_frame_cnt 2. 8800 */ 8801 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8802 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8803 } 8804 #endif 8805 if (amdgpu_dm_crtc_configure_crc_source( 8806 crtc, dm_new_crtc_state, cur_crc_src)) 8807 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8808 } 8809 } 8810 #endif 8811 } 8812 8813 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8814 if (new_crtc_state->async_flip) 8815 wait_for_vblank = false; 8816 8817 /* update planes when needed per crtc*/ 8818 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8819 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8820 8821 if (dm_new_crtc_state->stream) 8822 amdgpu_dm_commit_planes(state, dc_state, dev, 8823 dm, crtc, wait_for_vblank); 8824 } 8825 8826 /* Update audio instances for each connector. */ 8827 amdgpu_dm_commit_audio(dev, state); 8828 8829 /* restore the backlight level */ 8830 for (i = 0; i < dm->num_of_edps; i++) { 8831 if (dm->backlight_dev[i] && 8832 (dm->actual_brightness[i] != dm->brightness[i])) 8833 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 8834 } 8835 8836 /* 8837 * send vblank event on all events not handled in flip and 8838 * mark consumed event for drm_atomic_helper_commit_hw_done 8839 */ 8840 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8841 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8842 8843 if (new_crtc_state->event) 8844 drm_send_event_locked(dev, &new_crtc_state->event->base); 8845 8846 new_crtc_state->event = NULL; 8847 } 8848 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8849 8850 /* Signal HW programming completion */ 8851 drm_atomic_helper_commit_hw_done(state); 8852 8853 if (wait_for_vblank) 8854 drm_atomic_helper_wait_for_flip_done(dev, state); 8855 8856 drm_atomic_helper_cleanup_planes(dev, state); 8857 8858 /* return the stolen vga memory back to VRAM */ 8859 if (!adev->mman.keep_stolen_vga_memory) 8860 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 8861 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 8862 8863 /* 8864 * Finally, drop a runtime PM reference for each newly disabled CRTC, 8865 * so we can put the GPU into runtime suspend if we're not driving any 8866 * displays anymore 8867 */ 8868 for (i = 0; i < crtc_disable_count; i++) 8869 pm_runtime_put_autosuspend(dev->dev); 8870 pm_runtime_mark_last_busy(dev->dev); 8871 8872 if (dc_state_temp) 8873 dc_release_state(dc_state_temp); 8874 } 8875 8876 static int dm_force_atomic_commit(struct drm_connector *connector) 8877 { 8878 int ret = 0; 8879 struct drm_device *ddev = connector->dev; 8880 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 8881 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 8882 struct drm_plane *plane = disconnected_acrtc->base.primary; 8883 struct drm_connector_state *conn_state; 8884 struct drm_crtc_state *crtc_state; 8885 struct drm_plane_state *plane_state; 8886 8887 if (!state) 8888 return -ENOMEM; 8889 8890 state->acquire_ctx = ddev->mode_config.acquire_ctx; 8891 8892 /* Construct an atomic state to restore previous display setting */ 8893 8894 /* 8895 * Attach connectors to drm_atomic_state 8896 */ 8897 conn_state = drm_atomic_get_connector_state(state, connector); 8898 8899 ret = PTR_ERR_OR_ZERO(conn_state); 8900 if (ret) 8901 goto out; 8902 8903 /* Attach crtc to drm_atomic_state*/ 8904 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 8905 8906 ret = PTR_ERR_OR_ZERO(crtc_state); 8907 if (ret) 8908 goto out; 8909 8910 /* force a restore */ 8911 crtc_state->mode_changed = true; 8912 8913 /* Attach plane to drm_atomic_state */ 8914 plane_state = drm_atomic_get_plane_state(state, plane); 8915 8916 ret = PTR_ERR_OR_ZERO(plane_state); 8917 if (ret) 8918 goto out; 8919 8920 /* Call commit internally with the state we just constructed */ 8921 ret = drm_atomic_commit(state); 8922 8923 out: 8924 drm_atomic_state_put(state); 8925 if (ret) 8926 DRM_ERROR("Restoring old state failed with %i\n", ret); 8927 8928 return ret; 8929 } 8930 8931 /* 8932 * This function handles all cases when set mode does not come upon hotplug. 8933 * This includes when a display is unplugged then plugged back into the 8934 * same port and when running without usermode desktop manager supprot 8935 */ 8936 void dm_restore_drm_connector_state(struct drm_device *dev, 8937 struct drm_connector *connector) 8938 { 8939 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8940 struct amdgpu_crtc *disconnected_acrtc; 8941 struct dm_crtc_state *acrtc_state; 8942 8943 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 8944 return; 8945 8946 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 8947 if (!disconnected_acrtc) 8948 return; 8949 8950 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 8951 if (!acrtc_state->stream) 8952 return; 8953 8954 /* 8955 * If the previous sink is not released and different from the current, 8956 * we deduce we are in a state where we can not rely on usermode call 8957 * to turn on the display, so we do it here 8958 */ 8959 if (acrtc_state->stream->sink != aconnector->dc_sink) 8960 dm_force_atomic_commit(&aconnector->base); 8961 } 8962 8963 /* 8964 * Grabs all modesetting locks to serialize against any blocking commits, 8965 * Waits for completion of all non blocking commits. 8966 */ 8967 static int do_aquire_global_lock(struct drm_device *dev, 8968 struct drm_atomic_state *state) 8969 { 8970 struct drm_crtc *crtc; 8971 struct drm_crtc_commit *commit; 8972 long ret; 8973 8974 /* 8975 * Adding all modeset locks to aquire_ctx will 8976 * ensure that when the framework release it the 8977 * extra locks we are locking here will get released to 8978 */ 8979 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 8980 if (ret) 8981 return ret; 8982 8983 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 8984 spin_lock(&crtc->commit_lock); 8985 commit = list_first_entry_or_null(&crtc->commit_list, 8986 struct drm_crtc_commit, commit_entry); 8987 if (commit) 8988 drm_crtc_commit_get(commit); 8989 spin_unlock(&crtc->commit_lock); 8990 8991 if (!commit) 8992 continue; 8993 8994 /* 8995 * Make sure all pending HW programming completed and 8996 * page flips done 8997 */ 8998 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 8999 9000 if (ret > 0) 9001 ret = wait_for_completion_interruptible_timeout( 9002 &commit->flip_done, 10*HZ); 9003 9004 if (ret == 0) 9005 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done " 9006 "timed out\n", crtc->base.id, crtc->name); 9007 9008 drm_crtc_commit_put(commit); 9009 } 9010 9011 return ret < 0 ? ret : 0; 9012 } 9013 9014 static void get_freesync_config_for_crtc( 9015 struct dm_crtc_state *new_crtc_state, 9016 struct dm_connector_state *new_con_state) 9017 { 9018 struct mod_freesync_config config = {0}; 9019 struct amdgpu_dm_connector *aconnector = 9020 to_amdgpu_dm_connector(new_con_state->base.connector); 9021 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9022 int vrefresh = drm_mode_vrefresh(mode); 9023 bool fs_vid_mode = false; 9024 9025 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9026 vrefresh >= aconnector->min_vfreq && 9027 vrefresh <= aconnector->max_vfreq; 9028 9029 if (new_crtc_state->vrr_supported) { 9030 new_crtc_state->stream->ignore_msa_timing_param = true; 9031 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9032 9033 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9034 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9035 config.vsif_supported = true; 9036 config.btr = true; 9037 9038 if (fs_vid_mode) { 9039 config.state = VRR_STATE_ACTIVE_FIXED; 9040 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9041 goto out; 9042 } else if (new_crtc_state->base.vrr_enabled) { 9043 config.state = VRR_STATE_ACTIVE_VARIABLE; 9044 } else { 9045 config.state = VRR_STATE_INACTIVE; 9046 } 9047 } 9048 out: 9049 new_crtc_state->freesync_config = config; 9050 } 9051 9052 static void reset_freesync_config_for_crtc( 9053 struct dm_crtc_state *new_crtc_state) 9054 { 9055 new_crtc_state->vrr_supported = false; 9056 9057 memset(&new_crtc_state->vrr_infopacket, 0, 9058 sizeof(new_crtc_state->vrr_infopacket)); 9059 } 9060 9061 static bool 9062 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9063 struct drm_crtc_state *new_crtc_state) 9064 { 9065 const struct drm_display_mode *old_mode, *new_mode; 9066 9067 if (!old_crtc_state || !new_crtc_state) 9068 return false; 9069 9070 old_mode = &old_crtc_state->mode; 9071 new_mode = &new_crtc_state->mode; 9072 9073 if (old_mode->clock == new_mode->clock && 9074 old_mode->hdisplay == new_mode->hdisplay && 9075 old_mode->vdisplay == new_mode->vdisplay && 9076 old_mode->htotal == new_mode->htotal && 9077 old_mode->vtotal != new_mode->vtotal && 9078 old_mode->hsync_start == new_mode->hsync_start && 9079 old_mode->vsync_start != new_mode->vsync_start && 9080 old_mode->hsync_end == new_mode->hsync_end && 9081 old_mode->vsync_end != new_mode->vsync_end && 9082 old_mode->hskew == new_mode->hskew && 9083 old_mode->vscan == new_mode->vscan && 9084 (old_mode->vsync_end - old_mode->vsync_start) == 9085 (new_mode->vsync_end - new_mode->vsync_start)) 9086 return true; 9087 9088 return false; 9089 } 9090 9091 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) { 9092 u64 num, den, res; 9093 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9094 9095 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9096 9097 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9098 den = (unsigned long long)new_crtc_state->mode.htotal * 9099 (unsigned long long)new_crtc_state->mode.vtotal; 9100 9101 res = div_u64(num, den); 9102 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9103 } 9104 9105 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9106 struct drm_atomic_state *state, 9107 struct drm_crtc *crtc, 9108 struct drm_crtc_state *old_crtc_state, 9109 struct drm_crtc_state *new_crtc_state, 9110 bool enable, 9111 bool *lock_and_validation_needed) 9112 { 9113 struct dm_atomic_state *dm_state = NULL; 9114 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9115 struct dc_stream_state *new_stream; 9116 int ret = 0; 9117 9118 /* 9119 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9120 * update changed items 9121 */ 9122 struct amdgpu_crtc *acrtc = NULL; 9123 struct amdgpu_dm_connector *aconnector = NULL; 9124 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9125 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9126 9127 new_stream = NULL; 9128 9129 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9130 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9131 acrtc = to_amdgpu_crtc(crtc); 9132 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9133 9134 /* TODO This hack should go away */ 9135 if (aconnector && enable) { 9136 /* Make sure fake sink is created in plug-in scenario */ 9137 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9138 &aconnector->base); 9139 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9140 &aconnector->base); 9141 9142 if (IS_ERR(drm_new_conn_state)) { 9143 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9144 goto fail; 9145 } 9146 9147 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9148 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9149 9150 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9151 goto skip_modeset; 9152 9153 new_stream = create_validate_stream_for_sink(aconnector, 9154 &new_crtc_state->mode, 9155 dm_new_conn_state, 9156 dm_old_crtc_state->stream); 9157 9158 /* 9159 * we can have no stream on ACTION_SET if a display 9160 * was disconnected during S3, in this case it is not an 9161 * error, the OS will be updated after detection, and 9162 * will do the right thing on next atomic commit 9163 */ 9164 9165 if (!new_stream) { 9166 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9167 __func__, acrtc->base.base.id); 9168 ret = -ENOMEM; 9169 goto fail; 9170 } 9171 9172 /* 9173 * TODO: Check VSDB bits to decide whether this should 9174 * be enabled or not. 9175 */ 9176 new_stream->triggered_crtc_reset.enabled = 9177 dm->force_timing_sync; 9178 9179 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9180 9181 ret = fill_hdr_info_packet(drm_new_conn_state, 9182 &new_stream->hdr_static_metadata); 9183 if (ret) 9184 goto fail; 9185 9186 /* 9187 * If we already removed the old stream from the context 9188 * (and set the new stream to NULL) then we can't reuse 9189 * the old stream even if the stream and scaling are unchanged. 9190 * We'll hit the BUG_ON and black screen. 9191 * 9192 * TODO: Refactor this function to allow this check to work 9193 * in all conditions. 9194 */ 9195 if (amdgpu_freesync_vid_mode && 9196 dm_new_crtc_state->stream && 9197 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9198 goto skip_modeset; 9199 9200 if (dm_new_crtc_state->stream && 9201 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9202 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9203 new_crtc_state->mode_changed = false; 9204 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9205 new_crtc_state->mode_changed); 9206 } 9207 } 9208 9209 /* mode_changed flag may get updated above, need to check again */ 9210 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9211 goto skip_modeset; 9212 9213 drm_dbg_state(state->dev, 9214 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, " 9215 "planes_changed:%d, mode_changed:%d,active_changed:%d," 9216 "connectors_changed:%d\n", 9217 acrtc->crtc_id, 9218 new_crtc_state->enable, 9219 new_crtc_state->active, 9220 new_crtc_state->planes_changed, 9221 new_crtc_state->mode_changed, 9222 new_crtc_state->active_changed, 9223 new_crtc_state->connectors_changed); 9224 9225 /* Remove stream for any changed/disabled CRTC */ 9226 if (!enable) { 9227 9228 if (!dm_old_crtc_state->stream) 9229 goto skip_modeset; 9230 9231 /* Unset freesync video if it was active before */ 9232 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9233 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9234 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9235 } 9236 9237 /* Now check if we should set freesync video mode */ 9238 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 9239 is_timing_unchanged_for_freesync(new_crtc_state, 9240 old_crtc_state)) { 9241 new_crtc_state->mode_changed = false; 9242 DRM_DEBUG_DRIVER( 9243 "Mode change not required for front porch change, " 9244 "setting mode_changed to %d", 9245 new_crtc_state->mode_changed); 9246 9247 set_freesync_fixed_config(dm_new_crtc_state); 9248 9249 goto skip_modeset; 9250 } else if (amdgpu_freesync_vid_mode && aconnector && 9251 is_freesync_video_mode(&new_crtc_state->mode, 9252 aconnector)) { 9253 struct drm_display_mode *high_mode; 9254 9255 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9256 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) { 9257 set_freesync_fixed_config(dm_new_crtc_state); 9258 } 9259 } 9260 9261 ret = dm_atomic_get_state(state, &dm_state); 9262 if (ret) 9263 goto fail; 9264 9265 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9266 crtc->base.id); 9267 9268 /* i.e. reset mode */ 9269 if (dc_remove_stream_from_ctx( 9270 dm->dc, 9271 dm_state->context, 9272 dm_old_crtc_state->stream) != DC_OK) { 9273 ret = -EINVAL; 9274 goto fail; 9275 } 9276 9277 dc_stream_release(dm_old_crtc_state->stream); 9278 dm_new_crtc_state->stream = NULL; 9279 9280 reset_freesync_config_for_crtc(dm_new_crtc_state); 9281 9282 *lock_and_validation_needed = true; 9283 9284 } else {/* Add stream for any updated/enabled CRTC */ 9285 /* 9286 * Quick fix to prevent NULL pointer on new_stream when 9287 * added MST connectors not found in existing crtc_state in the chained mode 9288 * TODO: need to dig out the root cause of that 9289 */ 9290 if (!aconnector) 9291 goto skip_modeset; 9292 9293 if (modereset_required(new_crtc_state)) 9294 goto skip_modeset; 9295 9296 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9297 dm_old_crtc_state->stream)) { 9298 9299 WARN_ON(dm_new_crtc_state->stream); 9300 9301 ret = dm_atomic_get_state(state, &dm_state); 9302 if (ret) 9303 goto fail; 9304 9305 dm_new_crtc_state->stream = new_stream; 9306 9307 dc_stream_retain(new_stream); 9308 9309 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9310 crtc->base.id); 9311 9312 if (dc_add_stream_to_ctx( 9313 dm->dc, 9314 dm_state->context, 9315 dm_new_crtc_state->stream) != DC_OK) { 9316 ret = -EINVAL; 9317 goto fail; 9318 } 9319 9320 *lock_and_validation_needed = true; 9321 } 9322 } 9323 9324 skip_modeset: 9325 /* Release extra reference */ 9326 if (new_stream) 9327 dc_stream_release(new_stream); 9328 9329 /* 9330 * We want to do dc stream updates that do not require a 9331 * full modeset below. 9332 */ 9333 if (!(enable && aconnector && new_crtc_state->active)) 9334 return 0; 9335 /* 9336 * Given above conditions, the dc state cannot be NULL because: 9337 * 1. We're in the process of enabling CRTCs (just been added 9338 * to the dc context, or already is on the context) 9339 * 2. Has a valid connector attached, and 9340 * 3. Is currently active and enabled. 9341 * => The dc stream state currently exists. 9342 */ 9343 BUG_ON(dm_new_crtc_state->stream == NULL); 9344 9345 /* Scaling or underscan settings */ 9346 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9347 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9348 update_stream_scaling_settings( 9349 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9350 9351 /* ABM settings */ 9352 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9353 9354 /* 9355 * Color management settings. We also update color properties 9356 * when a modeset is needed, to ensure it gets reprogrammed. 9357 */ 9358 if (dm_new_crtc_state->base.color_mgmt_changed || 9359 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9360 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9361 if (ret) 9362 goto fail; 9363 } 9364 9365 /* Update Freesync settings. */ 9366 get_freesync_config_for_crtc(dm_new_crtc_state, 9367 dm_new_conn_state); 9368 9369 return ret; 9370 9371 fail: 9372 if (new_stream) 9373 dc_stream_release(new_stream); 9374 return ret; 9375 } 9376 9377 static bool should_reset_plane(struct drm_atomic_state *state, 9378 struct drm_plane *plane, 9379 struct drm_plane_state *old_plane_state, 9380 struct drm_plane_state *new_plane_state) 9381 { 9382 struct drm_plane *other; 9383 struct drm_plane_state *old_other_state, *new_other_state; 9384 struct drm_crtc_state *new_crtc_state; 9385 int i; 9386 9387 /* 9388 * TODO: Remove this hack once the checks below are sufficient 9389 * enough to determine when we need to reset all the planes on 9390 * the stream. 9391 */ 9392 if (state->allow_modeset) 9393 return true; 9394 9395 /* Exit early if we know that we're adding or removing the plane. */ 9396 if (old_plane_state->crtc != new_plane_state->crtc) 9397 return true; 9398 9399 /* old crtc == new_crtc == NULL, plane not in context. */ 9400 if (!new_plane_state->crtc) 9401 return false; 9402 9403 new_crtc_state = 9404 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9405 9406 if (!new_crtc_state) 9407 return true; 9408 9409 /* CRTC Degamma changes currently require us to recreate planes. */ 9410 if (new_crtc_state->color_mgmt_changed) 9411 return true; 9412 9413 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9414 return true; 9415 9416 /* 9417 * If there are any new primary or overlay planes being added or 9418 * removed then the z-order can potentially change. To ensure 9419 * correct z-order and pipe acquisition the current DC architecture 9420 * requires us to remove and recreate all existing planes. 9421 * 9422 * TODO: Come up with a more elegant solution for this. 9423 */ 9424 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9425 struct amdgpu_framebuffer *old_afb, *new_afb; 9426 if (other->type == DRM_PLANE_TYPE_CURSOR) 9427 continue; 9428 9429 if (old_other_state->crtc != new_plane_state->crtc && 9430 new_other_state->crtc != new_plane_state->crtc) 9431 continue; 9432 9433 if (old_other_state->crtc != new_other_state->crtc) 9434 return true; 9435 9436 /* Src/dst size and scaling updates. */ 9437 if (old_other_state->src_w != new_other_state->src_w || 9438 old_other_state->src_h != new_other_state->src_h || 9439 old_other_state->crtc_w != new_other_state->crtc_w || 9440 old_other_state->crtc_h != new_other_state->crtc_h) 9441 return true; 9442 9443 /* Rotation / mirroring updates. */ 9444 if (old_other_state->rotation != new_other_state->rotation) 9445 return true; 9446 9447 /* Blending updates. */ 9448 if (old_other_state->pixel_blend_mode != 9449 new_other_state->pixel_blend_mode) 9450 return true; 9451 9452 /* Alpha updates. */ 9453 if (old_other_state->alpha != new_other_state->alpha) 9454 return true; 9455 9456 /* Colorspace changes. */ 9457 if (old_other_state->color_range != new_other_state->color_range || 9458 old_other_state->color_encoding != new_other_state->color_encoding) 9459 return true; 9460 9461 /* Framebuffer checks fall at the end. */ 9462 if (!old_other_state->fb || !new_other_state->fb) 9463 continue; 9464 9465 /* Pixel format changes can require bandwidth updates. */ 9466 if (old_other_state->fb->format != new_other_state->fb->format) 9467 return true; 9468 9469 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9470 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9471 9472 /* Tiling and DCC changes also require bandwidth updates. */ 9473 if (old_afb->tiling_flags != new_afb->tiling_flags || 9474 old_afb->base.modifier != new_afb->base.modifier) 9475 return true; 9476 } 9477 9478 return false; 9479 } 9480 9481 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9482 struct drm_plane_state *new_plane_state, 9483 struct drm_framebuffer *fb) 9484 { 9485 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9486 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9487 unsigned int pitch; 9488 bool linear; 9489 9490 if (fb->width > new_acrtc->max_cursor_width || 9491 fb->height > new_acrtc->max_cursor_height) { 9492 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9493 new_plane_state->fb->width, 9494 new_plane_state->fb->height); 9495 return -EINVAL; 9496 } 9497 if (new_plane_state->src_w != fb->width << 16 || 9498 new_plane_state->src_h != fb->height << 16) { 9499 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9500 return -EINVAL; 9501 } 9502 9503 /* Pitch in pixels */ 9504 pitch = fb->pitches[0] / fb->format->cpp[0]; 9505 9506 if (fb->width != pitch) { 9507 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9508 fb->width, pitch); 9509 return -EINVAL; 9510 } 9511 9512 switch (pitch) { 9513 case 64: 9514 case 128: 9515 case 256: 9516 /* FB pitch is supported by cursor plane */ 9517 break; 9518 default: 9519 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9520 return -EINVAL; 9521 } 9522 9523 /* Core DRM takes care of checking FB modifiers, so we only need to 9524 * check tiling flags when the FB doesn't have a modifier. */ 9525 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9526 if (adev->family < AMDGPU_FAMILY_AI) { 9527 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9528 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9529 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9530 } else { 9531 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9532 } 9533 if (!linear) { 9534 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9535 return -EINVAL; 9536 } 9537 } 9538 9539 return 0; 9540 } 9541 9542 static int dm_update_plane_state(struct dc *dc, 9543 struct drm_atomic_state *state, 9544 struct drm_plane *plane, 9545 struct drm_plane_state *old_plane_state, 9546 struct drm_plane_state *new_plane_state, 9547 bool enable, 9548 bool *lock_and_validation_needed, 9549 bool *is_top_most_overlay) 9550 { 9551 9552 struct dm_atomic_state *dm_state = NULL; 9553 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9554 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9555 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9556 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9557 struct amdgpu_crtc *new_acrtc; 9558 bool needs_reset; 9559 int ret = 0; 9560 9561 9562 new_plane_crtc = new_plane_state->crtc; 9563 old_plane_crtc = old_plane_state->crtc; 9564 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9565 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9566 9567 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9568 if (!enable || !new_plane_crtc || 9569 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9570 return 0; 9571 9572 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9573 9574 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9575 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9576 return -EINVAL; 9577 } 9578 9579 if (new_plane_state->fb) { 9580 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9581 new_plane_state->fb); 9582 if (ret) 9583 return ret; 9584 } 9585 9586 return 0; 9587 } 9588 9589 needs_reset = should_reset_plane(state, plane, old_plane_state, 9590 new_plane_state); 9591 9592 /* Remove any changed/removed planes */ 9593 if (!enable) { 9594 if (!needs_reset) 9595 return 0; 9596 9597 if (!old_plane_crtc) 9598 return 0; 9599 9600 old_crtc_state = drm_atomic_get_old_crtc_state( 9601 state, old_plane_crtc); 9602 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9603 9604 if (!dm_old_crtc_state->stream) 9605 return 0; 9606 9607 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9608 plane->base.id, old_plane_crtc->base.id); 9609 9610 ret = dm_atomic_get_state(state, &dm_state); 9611 if (ret) 9612 return ret; 9613 9614 if (!dc_remove_plane_from_context( 9615 dc, 9616 dm_old_crtc_state->stream, 9617 dm_old_plane_state->dc_state, 9618 dm_state->context)) { 9619 9620 return -EINVAL; 9621 } 9622 9623 9624 dc_plane_state_release(dm_old_plane_state->dc_state); 9625 dm_new_plane_state->dc_state = NULL; 9626 9627 *lock_and_validation_needed = true; 9628 9629 } else { /* Add new planes */ 9630 struct dc_plane_state *dc_new_plane_state; 9631 9632 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9633 return 0; 9634 9635 if (!new_plane_crtc) 9636 return 0; 9637 9638 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9639 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9640 9641 if (!dm_new_crtc_state->stream) 9642 return 0; 9643 9644 if (!needs_reset) 9645 return 0; 9646 9647 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9648 if (ret) 9649 return ret; 9650 9651 WARN_ON(dm_new_plane_state->dc_state); 9652 9653 dc_new_plane_state = dc_create_plane_state(dc); 9654 if (!dc_new_plane_state) 9655 return -ENOMEM; 9656 9657 /* Block top most plane from being a video plane */ 9658 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9659 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9660 return -EINVAL; 9661 else 9662 *is_top_most_overlay = false; 9663 } 9664 9665 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9666 plane->base.id, new_plane_crtc->base.id); 9667 9668 ret = fill_dc_plane_attributes( 9669 drm_to_adev(new_plane_crtc->dev), 9670 dc_new_plane_state, 9671 new_plane_state, 9672 new_crtc_state); 9673 if (ret) { 9674 dc_plane_state_release(dc_new_plane_state); 9675 return ret; 9676 } 9677 9678 ret = dm_atomic_get_state(state, &dm_state); 9679 if (ret) { 9680 dc_plane_state_release(dc_new_plane_state); 9681 return ret; 9682 } 9683 9684 /* 9685 * Any atomic check errors that occur after this will 9686 * not need a release. The plane state will be attached 9687 * to the stream, and therefore part of the atomic 9688 * state. It'll be released when the atomic state is 9689 * cleaned. 9690 */ 9691 if (!dc_add_plane_to_context( 9692 dc, 9693 dm_new_crtc_state->stream, 9694 dc_new_plane_state, 9695 dm_state->context)) { 9696 9697 dc_plane_state_release(dc_new_plane_state); 9698 return -EINVAL; 9699 } 9700 9701 dm_new_plane_state->dc_state = dc_new_plane_state; 9702 9703 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9704 9705 /* Tell DC to do a full surface update every time there 9706 * is a plane change. Inefficient, but works for now. 9707 */ 9708 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9709 9710 *lock_and_validation_needed = true; 9711 } 9712 9713 9714 return ret; 9715 } 9716 9717 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9718 int *src_w, int *src_h) 9719 { 9720 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9721 case DRM_MODE_ROTATE_90: 9722 case DRM_MODE_ROTATE_270: 9723 *src_w = plane_state->src_h >> 16; 9724 *src_h = plane_state->src_w >> 16; 9725 break; 9726 case DRM_MODE_ROTATE_0: 9727 case DRM_MODE_ROTATE_180: 9728 default: 9729 *src_w = plane_state->src_w >> 16; 9730 *src_h = plane_state->src_h >> 16; 9731 break; 9732 } 9733 } 9734 9735 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9736 struct drm_crtc *crtc, 9737 struct drm_crtc_state *new_crtc_state) 9738 { 9739 struct drm_plane *cursor = crtc->cursor, *underlying; 9740 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9741 int i; 9742 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9743 int cursor_src_w, cursor_src_h; 9744 int underlying_src_w, underlying_src_h; 9745 9746 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9747 * cursor per pipe but it's going to inherit the scaling and 9748 * positioning from the underlying pipe. Check the cursor plane's 9749 * blending properties match the underlying planes'. */ 9750 9751 new_cursor_state = drm_atomic_get_new_plane_state(state, cursor); 9752 if (!new_cursor_state || !new_cursor_state->fb) { 9753 return 0; 9754 } 9755 9756 dm_get_oriented_plane_size(new_cursor_state, &cursor_src_w, &cursor_src_h); 9757 cursor_scale_w = new_cursor_state->crtc_w * 1000 / cursor_src_w; 9758 cursor_scale_h = new_cursor_state->crtc_h * 1000 / cursor_src_h; 9759 9760 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9761 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9762 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9763 continue; 9764 9765 /* Ignore disabled planes */ 9766 if (!new_underlying_state->fb) 9767 continue; 9768 9769 dm_get_oriented_plane_size(new_underlying_state, 9770 &underlying_src_w, &underlying_src_h); 9771 underlying_scale_w = new_underlying_state->crtc_w * 1000 / underlying_src_w; 9772 underlying_scale_h = new_underlying_state->crtc_h * 1000 / underlying_src_h; 9773 9774 if (cursor_scale_w != underlying_scale_w || 9775 cursor_scale_h != underlying_scale_h) { 9776 drm_dbg_atomic(crtc->dev, 9777 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 9778 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 9779 return -EINVAL; 9780 } 9781 9782 /* If this plane covers the whole CRTC, no need to check planes underneath */ 9783 if (new_underlying_state->crtc_x <= 0 && 9784 new_underlying_state->crtc_y <= 0 && 9785 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 9786 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 9787 break; 9788 } 9789 9790 return 0; 9791 } 9792 9793 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 9794 { 9795 struct drm_connector *connector; 9796 struct drm_connector_state *conn_state, *old_conn_state; 9797 struct amdgpu_dm_connector *aconnector = NULL; 9798 int i; 9799 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 9800 if (!conn_state->crtc) 9801 conn_state = old_conn_state; 9802 9803 if (conn_state->crtc != crtc) 9804 continue; 9805 9806 aconnector = to_amdgpu_dm_connector(connector); 9807 if (!aconnector->mst_output_port || !aconnector->mst_root) 9808 aconnector = NULL; 9809 else 9810 break; 9811 } 9812 9813 if (!aconnector) 9814 return 0; 9815 9816 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 9817 } 9818 9819 /** 9820 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 9821 * 9822 * @dev: The DRM device 9823 * @state: The atomic state to commit 9824 * 9825 * Validate that the given atomic state is programmable by DC into hardware. 9826 * This involves constructing a &struct dc_state reflecting the new hardware 9827 * state we wish to commit, then querying DC to see if it is programmable. It's 9828 * important not to modify the existing DC state. Otherwise, atomic_check 9829 * may unexpectedly commit hardware changes. 9830 * 9831 * When validating the DC state, it's important that the right locks are 9832 * acquired. For full updates case which removes/adds/updates streams on one 9833 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 9834 * that any such full update commit will wait for completion of any outstanding 9835 * flip using DRMs synchronization events. 9836 * 9837 * Note that DM adds the affected connectors for all CRTCs in state, when that 9838 * might not seem necessary. This is because DC stream creation requires the 9839 * DC sink, which is tied to the DRM connector state. Cleaning this up should 9840 * be possible but non-trivial - a possible TODO item. 9841 * 9842 * Return: -Error code if validation failed. 9843 */ 9844 static int amdgpu_dm_atomic_check(struct drm_device *dev, 9845 struct drm_atomic_state *state) 9846 { 9847 struct amdgpu_device *adev = drm_to_adev(dev); 9848 struct dm_atomic_state *dm_state = NULL; 9849 struct dc *dc = adev->dm.dc; 9850 struct drm_connector *connector; 9851 struct drm_connector_state *old_con_state, *new_con_state; 9852 struct drm_crtc *crtc; 9853 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9854 struct drm_plane *plane; 9855 struct drm_plane_state *old_plane_state, *new_plane_state; 9856 enum dc_status status; 9857 int ret, i; 9858 bool lock_and_validation_needed = false; 9859 bool is_top_most_overlay = true; 9860 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9861 struct drm_dp_mst_topology_mgr *mgr; 9862 struct drm_dp_mst_topology_state *mst_state; 9863 struct dsc_mst_fairness_vars vars[MAX_PIPES]; 9864 9865 trace_amdgpu_dm_atomic_check_begin(state); 9866 9867 ret = drm_atomic_helper_check_modeset(dev, state); 9868 if (ret) { 9869 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 9870 goto fail; 9871 } 9872 9873 /* Check connector changes */ 9874 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9875 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 9876 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 9877 9878 /* Skip connectors that are disabled or part of modeset already. */ 9879 if (!new_con_state->crtc) 9880 continue; 9881 9882 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 9883 if (IS_ERR(new_crtc_state)) { 9884 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 9885 ret = PTR_ERR(new_crtc_state); 9886 goto fail; 9887 } 9888 9889 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 9890 dm_old_con_state->scaling != dm_new_con_state->scaling) 9891 new_crtc_state->connectors_changed = true; 9892 } 9893 9894 if (dc_resource_is_dsc_encoding_supported(dc)) { 9895 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9896 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9897 ret = add_affected_mst_dsc_crtcs(state, crtc); 9898 if (ret) { 9899 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 9900 goto fail; 9901 } 9902 } 9903 } 9904 } 9905 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9906 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9907 9908 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 9909 !new_crtc_state->color_mgmt_changed && 9910 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 9911 dm_old_crtc_state->dsc_force_changed == false) 9912 continue; 9913 9914 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 9915 if (ret) { 9916 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 9917 goto fail; 9918 } 9919 9920 if (!new_crtc_state->enable) 9921 continue; 9922 9923 ret = drm_atomic_add_affected_connectors(state, crtc); 9924 if (ret) { 9925 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 9926 goto fail; 9927 } 9928 9929 ret = drm_atomic_add_affected_planes(state, crtc); 9930 if (ret) { 9931 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 9932 goto fail; 9933 } 9934 9935 if (dm_old_crtc_state->dsc_force_changed) 9936 new_crtc_state->mode_changed = true; 9937 } 9938 9939 /* 9940 * Add all primary and overlay planes on the CRTC to the state 9941 * whenever a plane is enabled to maintain correct z-ordering 9942 * and to enable fast surface updates. 9943 */ 9944 drm_for_each_crtc(crtc, dev) { 9945 bool modified = false; 9946 9947 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9948 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9949 continue; 9950 9951 if (new_plane_state->crtc == crtc || 9952 old_plane_state->crtc == crtc) { 9953 modified = true; 9954 break; 9955 } 9956 } 9957 9958 if (!modified) 9959 continue; 9960 9961 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 9962 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9963 continue; 9964 9965 new_plane_state = 9966 drm_atomic_get_plane_state(state, plane); 9967 9968 if (IS_ERR(new_plane_state)) { 9969 ret = PTR_ERR(new_plane_state); 9970 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 9971 goto fail; 9972 } 9973 } 9974 } 9975 9976 /* 9977 * DC consults the zpos (layer_index in DC terminology) to determine the 9978 * hw plane on which to enable the hw cursor (see 9979 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 9980 * atomic state, so call drm helper to normalize zpos. 9981 */ 9982 ret = drm_atomic_normalize_zpos(dev, state); 9983 if (ret) { 9984 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 9985 goto fail; 9986 } 9987 9988 /* Remove exiting planes if they are modified */ 9989 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 9990 ret = dm_update_plane_state(dc, state, plane, 9991 old_plane_state, 9992 new_plane_state, 9993 false, 9994 &lock_and_validation_needed, 9995 &is_top_most_overlay); 9996 if (ret) { 9997 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 9998 goto fail; 9999 } 10000 } 10001 10002 /* Disable all crtcs which require disable */ 10003 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10004 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10005 old_crtc_state, 10006 new_crtc_state, 10007 false, 10008 &lock_and_validation_needed); 10009 if (ret) { 10010 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10011 goto fail; 10012 } 10013 } 10014 10015 /* Enable all crtcs which require enable */ 10016 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10017 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10018 old_crtc_state, 10019 new_crtc_state, 10020 true, 10021 &lock_and_validation_needed); 10022 if (ret) { 10023 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10024 goto fail; 10025 } 10026 } 10027 10028 /* Add new/modified planes */ 10029 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10030 ret = dm_update_plane_state(dc, state, plane, 10031 old_plane_state, 10032 new_plane_state, 10033 true, 10034 &lock_and_validation_needed, 10035 &is_top_most_overlay); 10036 if (ret) { 10037 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10038 goto fail; 10039 } 10040 } 10041 10042 if (dc_resource_is_dsc_encoding_supported(dc)) { 10043 ret = pre_validate_dsc(state, &dm_state, vars); 10044 if (ret != 0) 10045 goto fail; 10046 } 10047 10048 /* Run this here since we want to validate the streams we created */ 10049 ret = drm_atomic_helper_check_planes(dev, state); 10050 if (ret) { 10051 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10052 goto fail; 10053 } 10054 10055 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10056 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10057 if (dm_new_crtc_state->mpo_requested) 10058 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10059 } 10060 10061 /* Check cursor planes scaling */ 10062 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10063 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10064 if (ret) { 10065 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10066 goto fail; 10067 } 10068 } 10069 10070 if (state->legacy_cursor_update) { 10071 /* 10072 * This is a fast cursor update coming from the plane update 10073 * helper, check if it can be done asynchronously for better 10074 * performance. 10075 */ 10076 state->async_update = 10077 !drm_atomic_helper_async_check(dev, state); 10078 10079 /* 10080 * Skip the remaining global validation if this is an async 10081 * update. Cursor updates can be done without affecting 10082 * state or bandwidth calcs and this avoids the performance 10083 * penalty of locking the private state object and 10084 * allocating a new dc_state. 10085 */ 10086 if (state->async_update) 10087 return 0; 10088 } 10089 10090 /* Check scaling and underscan changes*/ 10091 /* TODO Removed scaling changes validation due to inability to commit 10092 * new stream into context w\o causing full reset. Need to 10093 * decide how to handle. 10094 */ 10095 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10096 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10097 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10098 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10099 10100 /* Skip any modesets/resets */ 10101 if (!acrtc || drm_atomic_crtc_needs_modeset( 10102 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10103 continue; 10104 10105 /* Skip any thing not scale or underscan changes */ 10106 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10107 continue; 10108 10109 lock_and_validation_needed = true; 10110 } 10111 10112 /* set the slot info for each mst_state based on the link encoding format */ 10113 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10114 struct amdgpu_dm_connector *aconnector; 10115 struct drm_connector *connector; 10116 struct drm_connector_list_iter iter; 10117 u8 link_coding_cap; 10118 10119 drm_connector_list_iter_begin(dev, &iter); 10120 drm_for_each_connector_iter(connector, &iter) { 10121 if (connector->index == mst_state->mgr->conn_base_id) { 10122 aconnector = to_amdgpu_dm_connector(connector); 10123 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10124 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10125 10126 break; 10127 } 10128 } 10129 drm_connector_list_iter_end(&iter); 10130 } 10131 10132 /** 10133 * Streams and planes are reset when there are changes that affect 10134 * bandwidth. Anything that affects bandwidth needs to go through 10135 * DC global validation to ensure that the configuration can be applied 10136 * to hardware. 10137 * 10138 * We have to currently stall out here in atomic_check for outstanding 10139 * commits to finish in this case because our IRQ handlers reference 10140 * DRM state directly - we can end up disabling interrupts too early 10141 * if we don't. 10142 * 10143 * TODO: Remove this stall and drop DM state private objects. 10144 */ 10145 if (lock_and_validation_needed) { 10146 ret = dm_atomic_get_state(state, &dm_state); 10147 if (ret) { 10148 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10149 goto fail; 10150 } 10151 10152 ret = do_aquire_global_lock(dev, state); 10153 if (ret) { 10154 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10155 goto fail; 10156 } 10157 10158 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10159 if (ret) { 10160 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10161 goto fail; 10162 } 10163 10164 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10165 if (ret) { 10166 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10167 goto fail; 10168 } 10169 10170 /* 10171 * Perform validation of MST topology in the state: 10172 * We need to perform MST atomic check before calling 10173 * dc_validate_global_state(), or there is a chance 10174 * to get stuck in an infinite loop and hang eventually. 10175 */ 10176 ret = drm_dp_mst_atomic_check(state); 10177 if (ret) { 10178 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10179 goto fail; 10180 } 10181 status = dc_validate_global_state(dc, dm_state->context, true); 10182 if (status != DC_OK) { 10183 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10184 dc_status_to_str(status), status); 10185 ret = -EINVAL; 10186 goto fail; 10187 } 10188 } else { 10189 /* 10190 * The commit is a fast update. Fast updates shouldn't change 10191 * the DC context, affect global validation, and can have their 10192 * commit work done in parallel with other commits not touching 10193 * the same resource. If we have a new DC context as part of 10194 * the DM atomic state from validation we need to free it and 10195 * retain the existing one instead. 10196 * 10197 * Furthermore, since the DM atomic state only contains the DC 10198 * context and can safely be annulled, we can free the state 10199 * and clear the associated private object now to free 10200 * some memory and avoid a possible use-after-free later. 10201 */ 10202 10203 for (i = 0; i < state->num_private_objs; i++) { 10204 struct drm_private_obj *obj = state->private_objs[i].ptr; 10205 10206 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10207 int j = state->num_private_objs-1; 10208 10209 dm_atomic_destroy_state(obj, 10210 state->private_objs[i].state); 10211 10212 /* If i is not at the end of the array then the 10213 * last element needs to be moved to where i was 10214 * before the array can safely be truncated. 10215 */ 10216 if (i != j) 10217 state->private_objs[i] = 10218 state->private_objs[j]; 10219 10220 state->private_objs[j].ptr = NULL; 10221 state->private_objs[j].state = NULL; 10222 state->private_objs[j].old_state = NULL; 10223 state->private_objs[j].new_state = NULL; 10224 10225 state->num_private_objs = j; 10226 break; 10227 } 10228 } 10229 } 10230 10231 /* Store the overall update type for use later in atomic check. */ 10232 for_each_new_crtc_in_state (state, crtc, new_crtc_state, i) { 10233 struct dm_crtc_state *dm_new_crtc_state = 10234 to_dm_crtc_state(new_crtc_state); 10235 10236 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10237 UPDATE_TYPE_FULL : 10238 UPDATE_TYPE_FAST; 10239 } 10240 10241 /* Must be success */ 10242 WARN_ON(ret); 10243 10244 trace_amdgpu_dm_atomic_check_finish(state, ret); 10245 10246 return ret; 10247 10248 fail: 10249 if (ret == -EDEADLK) 10250 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10251 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10252 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10253 else 10254 DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret); 10255 10256 trace_amdgpu_dm_atomic_check_finish(state, ret); 10257 10258 return ret; 10259 } 10260 10261 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10262 struct amdgpu_dm_connector *amdgpu_dm_connector) 10263 { 10264 u8 dpcd_data; 10265 bool capable = false; 10266 10267 if (amdgpu_dm_connector->dc_link && 10268 dm_helpers_dp_read_dpcd( 10269 NULL, 10270 amdgpu_dm_connector->dc_link, 10271 DP_DOWN_STREAM_PORT_COUNT, 10272 &dpcd_data, 10273 sizeof(dpcd_data))) { 10274 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10275 } 10276 10277 return capable; 10278 } 10279 10280 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10281 unsigned int offset, 10282 unsigned int total_length, 10283 u8 *data, 10284 unsigned int length, 10285 struct amdgpu_hdmi_vsdb_info *vsdb) 10286 { 10287 bool res; 10288 union dmub_rb_cmd cmd; 10289 struct dmub_cmd_send_edid_cea *input; 10290 struct dmub_cmd_edid_cea_output *output; 10291 10292 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10293 return false; 10294 10295 memset(&cmd, 0, sizeof(cmd)); 10296 10297 input = &cmd.edid_cea.data.input; 10298 10299 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10300 cmd.edid_cea.header.sub_type = 0; 10301 cmd.edid_cea.header.payload_bytes = 10302 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10303 input->offset = offset; 10304 input->length = length; 10305 input->cea_total_length = total_length; 10306 memcpy(input->payload, data, length); 10307 10308 res = dc_dmub_srv_cmd_with_reply_data(dm->dc->ctx->dmub_srv, &cmd); 10309 if (!res) { 10310 DRM_ERROR("EDID CEA parser failed\n"); 10311 return false; 10312 } 10313 10314 output = &cmd.edid_cea.data.output; 10315 10316 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10317 if (!output->ack.success) { 10318 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10319 output->ack.offset); 10320 } 10321 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10322 if (!output->amd_vsdb.vsdb_found) 10323 return false; 10324 10325 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10326 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10327 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10328 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10329 } else { 10330 DRM_WARN("Unknown EDID CEA parser results\n"); 10331 return false; 10332 } 10333 10334 return true; 10335 } 10336 10337 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10338 u8 *edid_ext, int len, 10339 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10340 { 10341 int i; 10342 10343 /* send extension block to DMCU for parsing */ 10344 for (i = 0; i < len; i += 8) { 10345 bool res; 10346 int offset; 10347 10348 /* send 8 bytes a time */ 10349 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10350 return false; 10351 10352 if (i+8 == len) { 10353 /* EDID block sent completed, expect result */ 10354 int version, min_rate, max_rate; 10355 10356 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10357 if (res) { 10358 /* amd vsdb found */ 10359 vsdb_info->freesync_supported = 1; 10360 vsdb_info->amd_vsdb_version = version; 10361 vsdb_info->min_refresh_rate_hz = min_rate; 10362 vsdb_info->max_refresh_rate_hz = max_rate; 10363 return true; 10364 } 10365 /* not amd vsdb */ 10366 return false; 10367 } 10368 10369 /* check for ack*/ 10370 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10371 if (!res) 10372 return false; 10373 } 10374 10375 return false; 10376 } 10377 10378 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10379 u8 *edid_ext, int len, 10380 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10381 { 10382 int i; 10383 10384 /* send extension block to DMCU for parsing */ 10385 for (i = 0; i < len; i += 8) { 10386 /* send 8 bytes a time */ 10387 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10388 return false; 10389 } 10390 10391 return vsdb_info->freesync_supported; 10392 } 10393 10394 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10395 u8 *edid_ext, int len, 10396 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10397 { 10398 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10399 bool ret; 10400 10401 mutex_lock(&adev->dm.dc_lock); 10402 if (adev->dm.dmub_srv) 10403 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10404 else 10405 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10406 mutex_unlock(&adev->dm.dc_lock); 10407 return ret; 10408 } 10409 10410 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10411 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10412 { 10413 u8 *edid_ext = NULL; 10414 int i; 10415 bool valid_vsdb_found = false; 10416 10417 /*----- drm_find_cea_extension() -----*/ 10418 /* No EDID or EDID extensions */ 10419 if (edid == NULL || edid->extensions == 0) 10420 return -ENODEV; 10421 10422 /* Find CEA extension */ 10423 for (i = 0; i < edid->extensions; i++) { 10424 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10425 if (edid_ext[0] == CEA_EXT) 10426 break; 10427 } 10428 10429 if (i == edid->extensions) 10430 return -ENODEV; 10431 10432 /*----- cea_db_offsets() -----*/ 10433 if (edid_ext[0] != CEA_EXT) 10434 return -ENODEV; 10435 10436 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10437 10438 return valid_vsdb_found ? i : -ENODEV; 10439 } 10440 10441 /** 10442 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10443 * 10444 * @connector: Connector to query. 10445 * @edid: EDID from monitor 10446 * 10447 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10448 * track of some of the display information in the internal data struct used by 10449 * amdgpu_dm. This function checks which type of connector we need to set the 10450 * FreeSync parameters. 10451 */ 10452 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10453 struct edid *edid) 10454 { 10455 int i = 0; 10456 struct detailed_timing *timing; 10457 struct detailed_non_pixel *data; 10458 struct detailed_data_monitor_range *range; 10459 struct amdgpu_dm_connector *amdgpu_dm_connector = 10460 to_amdgpu_dm_connector(connector); 10461 struct dm_connector_state *dm_con_state = NULL; 10462 struct dc_sink *sink; 10463 10464 struct drm_device *dev = connector->dev; 10465 struct amdgpu_device *adev = drm_to_adev(dev); 10466 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10467 bool freesync_capable = false; 10468 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10469 10470 if (!connector->state) { 10471 DRM_ERROR("%s - Connector has no state", __func__); 10472 goto update; 10473 } 10474 10475 sink = amdgpu_dm_connector->dc_sink ? 10476 amdgpu_dm_connector->dc_sink : 10477 amdgpu_dm_connector->dc_em_sink; 10478 10479 if (!edid || !sink) { 10480 dm_con_state = to_dm_connector_state(connector->state); 10481 10482 amdgpu_dm_connector->min_vfreq = 0; 10483 amdgpu_dm_connector->max_vfreq = 0; 10484 amdgpu_dm_connector->pixel_clock_mhz = 0; 10485 connector->display_info.monitor_range.min_vfreq = 0; 10486 connector->display_info.monitor_range.max_vfreq = 0; 10487 freesync_capable = false; 10488 10489 goto update; 10490 } 10491 10492 dm_con_state = to_dm_connector_state(connector->state); 10493 10494 if (!adev->dm.freesync_module) 10495 goto update; 10496 10497 if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT 10498 || sink->sink_signal == SIGNAL_TYPE_EDP) { 10499 bool edid_check_required = false; 10500 10501 if (edid) { 10502 edid_check_required = is_dp_capable_without_timing_msa( 10503 adev->dm.dc, 10504 amdgpu_dm_connector); 10505 } 10506 10507 if (edid_check_required == true && (edid->version > 1 || 10508 (edid->version == 1 && edid->revision > 1))) { 10509 for (i = 0; i < 4; i++) { 10510 10511 timing = &edid->detailed_timings[i]; 10512 data = &timing->data.other_data; 10513 range = &data->data.range; 10514 /* 10515 * Check if monitor has continuous frequency mode 10516 */ 10517 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10518 continue; 10519 /* 10520 * Check for flag range limits only. If flag == 1 then 10521 * no additional timing information provided. 10522 * Default GTF, GTF Secondary curve and CVT are not 10523 * supported 10524 */ 10525 if (range->flags != 1) 10526 continue; 10527 10528 amdgpu_dm_connector->min_vfreq = range->min_vfreq; 10529 amdgpu_dm_connector->max_vfreq = range->max_vfreq; 10530 amdgpu_dm_connector->pixel_clock_mhz = 10531 range->pixel_clock_mhz * 10; 10532 10533 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10534 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10535 10536 break; 10537 } 10538 10539 if (amdgpu_dm_connector->max_vfreq - 10540 amdgpu_dm_connector->min_vfreq > 10) { 10541 10542 freesync_capable = true; 10543 } 10544 } 10545 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10546 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10547 if (i >= 0 && vsdb_info.freesync_supported) { 10548 timing = &edid->detailed_timings[i]; 10549 data = &timing->data.other_data; 10550 10551 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10552 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10553 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10554 freesync_capable = true; 10555 10556 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10557 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10558 } 10559 } 10560 10561 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10562 10563 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10564 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10565 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10566 10567 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10568 amdgpu_dm_connector->as_type = as_type; 10569 amdgpu_dm_connector->vsdb_info = vsdb_info; 10570 10571 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10572 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10573 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10574 freesync_capable = true; 10575 10576 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10577 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10578 } 10579 } 10580 10581 update: 10582 if (dm_con_state) 10583 dm_con_state->freesync_capable = freesync_capable; 10584 10585 if (connector->vrr_capable_property) 10586 drm_connector_set_vrr_capable_property(connector, 10587 freesync_capable); 10588 } 10589 10590 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10591 { 10592 struct amdgpu_device *adev = drm_to_adev(dev); 10593 struct dc *dc = adev->dm.dc; 10594 int i; 10595 10596 mutex_lock(&adev->dm.dc_lock); 10597 if (dc->current_state) { 10598 for (i = 0; i < dc->current_state->stream_count; ++i) 10599 dc->current_state->streams[i] 10600 ->triggered_crtc_reset.enabled = 10601 adev->dm.force_timing_sync; 10602 10603 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10604 dc_trigger_sync(dc, dc->current_state); 10605 } 10606 mutex_unlock(&adev->dm.dc_lock); 10607 } 10608 10609 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10610 u32 value, const char *func_name) 10611 { 10612 #ifdef DM_CHECK_ADDR_0 10613 if (address == 0) { 10614 DC_ERR("invalid register write. address = 0"); 10615 return; 10616 } 10617 #endif 10618 cgs_write_register(ctx->cgs_device, address, value); 10619 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10620 } 10621 10622 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10623 const char *func_name) 10624 { 10625 u32 value; 10626 #ifdef DM_CHECK_ADDR_0 10627 if (address == 0) { 10628 DC_ERR("invalid register read; address = 0\n"); 10629 return 0; 10630 } 10631 #endif 10632 10633 if (ctx->dmub_srv && 10634 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10635 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10636 ASSERT(false); 10637 return 0; 10638 } 10639 10640 value = cgs_read_register(ctx->cgs_device, address); 10641 10642 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10643 10644 return value; 10645 } 10646 10647 int amdgpu_dm_process_dmub_aux_transfer_sync( 10648 struct dc_context *ctx, 10649 unsigned int link_index, 10650 struct aux_payload *payload, 10651 enum aux_return_code_type *operation_result) 10652 { 10653 struct amdgpu_device *adev = ctx->driver_context; 10654 struct dmub_notification *p_notify = adev->dm.dmub_notify; 10655 int ret = -1; 10656 10657 mutex_lock(&adev->dm.dpia_aux_lock); 10658 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 10659 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 10660 goto out; 10661 } 10662 10663 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10664 DRM_ERROR("wait_for_completion_timeout timeout!"); 10665 *operation_result = AUX_RET_ERROR_TIMEOUT; 10666 goto out; 10667 } 10668 10669 if (p_notify->result != AUX_RET_SUCCESS) { 10670 /* 10671 * Transient states before tunneling is enabled could 10672 * lead to this error. We can ignore this for now. 10673 */ 10674 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 10675 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 10676 payload->address, payload->length, 10677 p_notify->result); 10678 } 10679 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10680 goto out; 10681 } 10682 10683 10684 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 10685 if (!payload->write && p_notify->aux_reply.length && 10686 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 10687 10688 if (payload->length != p_notify->aux_reply.length) { 10689 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 10690 p_notify->aux_reply.length, 10691 payload->address, payload->length); 10692 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 10693 goto out; 10694 } 10695 10696 memcpy(payload->data, p_notify->aux_reply.data, 10697 p_notify->aux_reply.length); 10698 } 10699 10700 /* success */ 10701 ret = p_notify->aux_reply.length; 10702 *operation_result = p_notify->result; 10703 out: 10704 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10705 mutex_unlock(&adev->dm.dpia_aux_lock); 10706 return ret; 10707 } 10708 10709 int amdgpu_dm_process_dmub_set_config_sync( 10710 struct dc_context *ctx, 10711 unsigned int link_index, 10712 struct set_config_cmd_payload *payload, 10713 enum set_config_status *operation_result) 10714 { 10715 struct amdgpu_device *adev = ctx->driver_context; 10716 bool is_cmd_complete; 10717 int ret; 10718 10719 mutex_lock(&adev->dm.dpia_aux_lock); 10720 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 10721 link_index, payload, adev->dm.dmub_notify); 10722 10723 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 10724 ret = 0; 10725 *operation_result = adev->dm.dmub_notify->sc_status; 10726 } else { 10727 DRM_ERROR("wait_for_completion_timeout timeout!"); 10728 ret = -1; 10729 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 10730 } 10731 10732 if (!is_cmd_complete) 10733 reinit_completion(&adev->dm.dmub_aux_transfer_done); 10734 mutex_unlock(&adev->dm.dpia_aux_lock); 10735 return ret; 10736 } 10737 10738 /* 10739 * Check whether seamless boot is supported. 10740 * 10741 * So far we only support seamless boot on CHIP_VANGOGH. 10742 * If everything goes well, we may consider expanding 10743 * seamless boot to other ASICs. 10744 */ 10745 bool check_seamless_boot_capability(struct amdgpu_device *adev) 10746 { 10747 switch (adev->ip_versions[DCE_HWIP][0]) { 10748 case IP_VERSION(3, 0, 1): 10749 if (!adev->mman.keep_stolen_vga_memory) 10750 return true; 10751 break; 10752 default: 10753 break; 10754 } 10755 10756 return false; 10757 } 10758