1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "amdgpu_dm_trace.h" 41 #include "dpcd_defs.h" 42 #include "link/protocols/link_dpcd.h" 43 #include "link_service_types.h" 44 #include "link/protocols/link_dp_capability.h" 45 #include "link/protocols/link_ddc.h" 46 47 #include "vid.h" 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_pm.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 69 #include "ivsrcid/ivsrcid_vislands30.h" 70 71 #include <linux/backlight.h> 72 #include <linux/module.h> 73 #include <linux/moduleparam.h> 74 #include <linux/types.h> 75 #include <linux/pm_runtime.h> 76 #include <linux/pci.h> 77 #include <linux/firmware.h> 78 #include <linux/component.h> 79 #include <linux/dmi.h> 80 81 #include <drm/display/drm_dp_mst_helper.h> 82 #include <drm/display/drm_hdmi_helper.h> 83 #include <drm/drm_atomic.h> 84 #include <drm/drm_atomic_uapi.h> 85 #include <drm/drm_atomic_helper.h> 86 #include <drm/drm_blend.h> 87 #include <drm/drm_fourcc.h> 88 #include <drm/drm_edid.h> 89 #include <drm/drm_vblank.h> 90 #include <drm/drm_audio_component.h> 91 #include <drm/drm_gem_atomic_helper.h> 92 #include <drm/drm_plane_helper.h> 93 94 #include <acpi/video.h> 95 96 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 97 98 #include "dcn/dcn_1_0_offset.h" 99 #include "dcn/dcn_1_0_sh_mask.h" 100 #include "soc15_hw_ip.h" 101 #include "soc15_common.h" 102 #include "vega10_ip_offset.h" 103 104 #include "gc/gc_11_0_0_offset.h" 105 #include "gc/gc_11_0_0_sh_mask.h" 106 107 #include "modules/inc/mod_freesync.h" 108 #include "modules/power/power_helpers.h" 109 110 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 111 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 112 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 113 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 114 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 115 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 116 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 117 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 118 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 119 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 120 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 121 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 122 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 123 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 124 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 125 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 126 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 127 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 128 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 129 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 130 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 131 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 132 133 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 135 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 137 138 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 139 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 140 141 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 142 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 143 144 /* Number of bytes in PSP header for firmware. */ 145 #define PSP_HEADER_BYTES 0x100 146 147 /* Number of bytes in PSP footer for firmware. */ 148 #define PSP_FOOTER_BYTES 0x100 149 150 /** 151 * DOC: overview 152 * 153 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 154 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 155 * requests into DC requests, and DC responses into DRM responses. 156 * 157 * The root control structure is &struct amdgpu_display_manager. 158 */ 159 160 /* basic init/fini API */ 161 static int amdgpu_dm_init(struct amdgpu_device *adev); 162 static void amdgpu_dm_fini(struct amdgpu_device *adev); 163 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 164 165 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 166 { 167 switch (link->dpcd_caps.dongle_type) { 168 case DISPLAY_DONGLE_NONE: 169 return DRM_MODE_SUBCONNECTOR_Native; 170 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 171 return DRM_MODE_SUBCONNECTOR_VGA; 172 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 173 case DISPLAY_DONGLE_DP_DVI_DONGLE: 174 return DRM_MODE_SUBCONNECTOR_DVID; 175 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 176 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 177 return DRM_MODE_SUBCONNECTOR_HDMIA; 178 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 179 default: 180 return DRM_MODE_SUBCONNECTOR_Unknown; 181 } 182 } 183 184 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 185 { 186 struct dc_link *link = aconnector->dc_link; 187 struct drm_connector *connector = &aconnector->base; 188 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 189 190 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 191 return; 192 193 if (aconnector->dc_sink) 194 subconnector = get_subconnector_type(link); 195 196 drm_object_property_set_value(&connector->base, 197 connector->dev->mode_config.dp_subconnector_property, 198 subconnector); 199 } 200 201 /* 202 * initializes drm_device display related structures, based on the information 203 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 204 * drm_encoder, drm_mode_config 205 * 206 * Returns 0 on success 207 */ 208 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 209 /* removes and deallocates the drm structures, created by the above function */ 210 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 211 212 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 213 struct amdgpu_dm_connector *amdgpu_dm_connector, 214 u32 link_index, 215 struct amdgpu_encoder *amdgpu_encoder); 216 static int amdgpu_dm_encoder_init(struct drm_device *dev, 217 struct amdgpu_encoder *aencoder, 218 uint32_t link_index); 219 220 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 221 222 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 223 224 static int amdgpu_dm_atomic_check(struct drm_device *dev, 225 struct drm_atomic_state *state); 226 227 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 228 static void handle_hpd_rx_irq(void *param); 229 230 static bool 231 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 232 struct drm_crtc_state *new_crtc_state); 233 /* 234 * dm_vblank_get_counter 235 * 236 * @brief 237 * Get counter for number of vertical blanks 238 * 239 * @param 240 * struct amdgpu_device *adev - [in] desired amdgpu device 241 * int disp_idx - [in] which CRTC to get the counter from 242 * 243 * @return 244 * Counter for vertical blanks 245 */ 246 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 247 { 248 struct amdgpu_crtc *acrtc = NULL; 249 250 if (crtc >= adev->mode_info.num_crtc) 251 return 0; 252 253 acrtc = adev->mode_info.crtcs[crtc]; 254 255 if (!acrtc->dm_irq_params.stream) { 256 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 257 crtc); 258 return 0; 259 } 260 261 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 262 } 263 264 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 265 u32 *vbl, u32 *position) 266 { 267 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 268 struct amdgpu_crtc *acrtc = NULL; 269 270 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 271 return -EINVAL; 272 273 acrtc = adev->mode_info.crtcs[crtc]; 274 275 if (!acrtc->dm_irq_params.stream) { 276 DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n", 277 crtc); 278 return 0; 279 } 280 281 /* 282 * TODO rework base driver to use values directly. 283 * for now parse it back into reg-format 284 */ 285 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 286 &v_blank_start, 287 &v_blank_end, 288 &h_position, 289 &v_position); 290 291 *position = v_position | (h_position << 16); 292 *vbl = v_blank_start | (v_blank_end << 16); 293 294 return 0; 295 } 296 297 static bool dm_is_idle(void *handle) 298 { 299 /* XXX todo */ 300 return true; 301 } 302 303 static int dm_wait_for_idle(void *handle) 304 { 305 /* XXX todo */ 306 return 0; 307 } 308 309 static bool dm_check_soft_reset(void *handle) 310 { 311 return false; 312 } 313 314 static int dm_soft_reset(void *handle) 315 { 316 /* XXX todo */ 317 return 0; 318 } 319 320 static struct amdgpu_crtc * 321 get_crtc_by_otg_inst(struct amdgpu_device *adev, 322 int otg_inst) 323 { 324 struct drm_device *dev = adev_to_drm(adev); 325 struct drm_crtc *crtc; 326 struct amdgpu_crtc *amdgpu_crtc; 327 328 if (WARN_ON(otg_inst == -1)) 329 return adev->mode_info.crtcs[0]; 330 331 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 332 amdgpu_crtc = to_amdgpu_crtc(crtc); 333 334 if (amdgpu_crtc->otg_inst == otg_inst) 335 return amdgpu_crtc; 336 } 337 338 return NULL; 339 } 340 341 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 342 struct dm_crtc_state *new_state) 343 { 344 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 345 return true; 346 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 347 return true; 348 else 349 return false; 350 } 351 352 static inline void reverse_planes_order(struct dc_surface_update *array_of_surface_update, 353 int planes_count) 354 { 355 int i, j; 356 357 for (i = 0, j = planes_count - 1; i < j; i++, j--) 358 swap(array_of_surface_update[i], array_of_surface_update[j]); 359 } 360 361 /** 362 * update_planes_and_stream_adapter() - Send planes to be updated in DC 363 * 364 * DC has a generic way to update planes and stream via 365 * dc_update_planes_and_stream function; however, DM might need some 366 * adjustments and preparation before calling it. This function is a wrapper 367 * for the dc_update_planes_and_stream that does any required configuration 368 * before passing control to DC. 369 * 370 * @dc: Display Core control structure 371 * @update_type: specify whether it is FULL/MEDIUM/FAST update 372 * @planes_count: planes count to update 373 * @stream: stream state 374 * @stream_update: stream update 375 * @array_of_surface_update: dc surface update pointer 376 * 377 */ 378 static inline bool update_planes_and_stream_adapter(struct dc *dc, 379 int update_type, 380 int planes_count, 381 struct dc_stream_state *stream, 382 struct dc_stream_update *stream_update, 383 struct dc_surface_update *array_of_surface_update) 384 { 385 reverse_planes_order(array_of_surface_update, planes_count); 386 387 /* 388 * Previous frame finished and HW is ready for optimization. 389 */ 390 if (update_type == UPDATE_TYPE_FAST) 391 dc_post_update_surfaces_to_stream(dc); 392 393 return dc_update_planes_and_stream(dc, 394 array_of_surface_update, 395 planes_count, 396 stream, 397 stream_update); 398 } 399 400 /** 401 * dm_pflip_high_irq() - Handle pageflip interrupt 402 * @interrupt_params: ignored 403 * 404 * Handles the pageflip interrupt by notifying all interested parties 405 * that the pageflip has been completed. 406 */ 407 static void dm_pflip_high_irq(void *interrupt_params) 408 { 409 struct amdgpu_crtc *amdgpu_crtc; 410 struct common_irq_params *irq_params = interrupt_params; 411 struct amdgpu_device *adev = irq_params->adev; 412 unsigned long flags; 413 struct drm_pending_vblank_event *e; 414 u32 vpos, hpos, v_blank_start, v_blank_end; 415 bool vrr_active; 416 417 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 418 419 /* IRQ could occur when in initial stage */ 420 /* TODO work and BO cleanup */ 421 if (amdgpu_crtc == NULL) { 422 DC_LOG_PFLIP("CRTC is null, returning.\n"); 423 return; 424 } 425 426 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 427 428 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 429 DC_LOG_PFLIP("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 430 amdgpu_crtc->pflip_status, 431 AMDGPU_FLIP_SUBMITTED, 432 amdgpu_crtc->crtc_id, 433 amdgpu_crtc); 434 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 435 return; 436 } 437 438 /* page flip completed. */ 439 e = amdgpu_crtc->event; 440 amdgpu_crtc->event = NULL; 441 442 WARN_ON(!e); 443 444 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 445 446 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 447 if (!vrr_active || 448 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 449 &v_blank_end, &hpos, &vpos) || 450 (vpos < v_blank_start)) { 451 /* Update to correct count and vblank timestamp if racing with 452 * vblank irq. This also updates to the correct vblank timestamp 453 * even in VRR mode, as scanout is past the front-porch atm. 454 */ 455 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 456 457 /* Wake up userspace by sending the pageflip event with proper 458 * count and timestamp of vblank of flip completion. 459 */ 460 if (e) { 461 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 462 463 /* Event sent, so done with vblank for this flip */ 464 drm_crtc_vblank_put(&amdgpu_crtc->base); 465 } 466 } else if (e) { 467 /* VRR active and inside front-porch: vblank count and 468 * timestamp for pageflip event will only be up to date after 469 * drm_crtc_handle_vblank() has been executed from late vblank 470 * irq handler after start of back-porch (vline 0). We queue the 471 * pageflip event for send-out by drm_crtc_handle_vblank() with 472 * updated timestamp and count, once it runs after us. 473 * 474 * We need to open-code this instead of using the helper 475 * drm_crtc_arm_vblank_event(), as that helper would 476 * call drm_crtc_accurate_vblank_count(), which we must 477 * not call in VRR mode while we are in front-porch! 478 */ 479 480 /* sequence will be replaced by real count during send-out. */ 481 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 482 e->pipe = amdgpu_crtc->crtc_id; 483 484 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 485 e = NULL; 486 } 487 488 /* Keep track of vblank of this flip for flip throttling. We use the 489 * cooked hw counter, as that one incremented at start of this vblank 490 * of pageflip completion, so last_flip_vblank is the forbidden count 491 * for queueing new pageflips if vsync + VRR is enabled. 492 */ 493 amdgpu_crtc->dm_irq_params.last_flip_vblank = 494 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 495 496 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 497 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 498 499 DC_LOG_PFLIP("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 500 amdgpu_crtc->crtc_id, amdgpu_crtc, 501 vrr_active, (int) !e); 502 } 503 504 static void dm_vupdate_high_irq(void *interrupt_params) 505 { 506 struct common_irq_params *irq_params = interrupt_params; 507 struct amdgpu_device *adev = irq_params->adev; 508 struct amdgpu_crtc *acrtc; 509 struct drm_device *drm_dev; 510 struct drm_vblank_crtc *vblank; 511 ktime_t frame_duration_ns, previous_timestamp; 512 unsigned long flags; 513 int vrr_active; 514 515 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 516 517 if (acrtc) { 518 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 519 drm_dev = acrtc->base.dev; 520 vblank = &drm_dev->vblank[acrtc->base.index]; 521 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 522 frame_duration_ns = vblank->time - previous_timestamp; 523 524 if (frame_duration_ns > 0) { 525 trace_amdgpu_refresh_rate_track(acrtc->base.index, 526 frame_duration_ns, 527 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 528 atomic64_set(&irq_params->previous_timestamp, vblank->time); 529 } 530 531 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d\n", 532 acrtc->crtc_id, 533 vrr_active); 534 535 /* Core vblank handling is done here after end of front-porch in 536 * vrr mode, as vblank timestamping will give valid results 537 * while now done after front-porch. This will also deliver 538 * page-flip completion events that have been queued to us 539 * if a pageflip happened inside front-porch. 540 */ 541 if (vrr_active) { 542 amdgpu_dm_crtc_handle_vblank(acrtc); 543 544 /* BTR processing for pre-DCE12 ASICs */ 545 if (acrtc->dm_irq_params.stream && 546 adev->family < AMDGPU_FAMILY_AI) { 547 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 548 mod_freesync_handle_v_update( 549 adev->dm.freesync_module, 550 acrtc->dm_irq_params.stream, 551 &acrtc->dm_irq_params.vrr_params); 552 553 dc_stream_adjust_vmin_vmax( 554 adev->dm.dc, 555 acrtc->dm_irq_params.stream, 556 &acrtc->dm_irq_params.vrr_params.adjust); 557 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 558 } 559 } 560 } 561 } 562 563 /** 564 * dm_crtc_high_irq() - Handles CRTC interrupt 565 * @interrupt_params: used for determining the CRTC instance 566 * 567 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 568 * event handler. 569 */ 570 static void dm_crtc_high_irq(void *interrupt_params) 571 { 572 struct common_irq_params *irq_params = interrupt_params; 573 struct amdgpu_device *adev = irq_params->adev; 574 struct amdgpu_crtc *acrtc; 575 unsigned long flags; 576 int vrr_active; 577 578 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 579 if (!acrtc) 580 return; 581 582 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 583 584 DC_LOG_VBLANK("crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 585 vrr_active, acrtc->dm_irq_params.active_planes); 586 587 /** 588 * Core vblank handling at start of front-porch is only possible 589 * in non-vrr mode, as only there vblank timestamping will give 590 * valid results while done in front-porch. Otherwise defer it 591 * to dm_vupdate_high_irq after end of front-porch. 592 */ 593 if (!vrr_active) 594 amdgpu_dm_crtc_handle_vblank(acrtc); 595 596 /** 597 * Following stuff must happen at start of vblank, for crc 598 * computation and below-the-range btr support in vrr mode. 599 */ 600 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 601 602 /* BTR updates need to happen before VUPDATE on Vega and above. */ 603 if (adev->family < AMDGPU_FAMILY_AI) 604 return; 605 606 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 607 608 if (acrtc->dm_irq_params.stream && 609 acrtc->dm_irq_params.vrr_params.supported && 610 acrtc->dm_irq_params.freesync_config.state == 611 VRR_STATE_ACTIVE_VARIABLE) { 612 mod_freesync_handle_v_update(adev->dm.freesync_module, 613 acrtc->dm_irq_params.stream, 614 &acrtc->dm_irq_params.vrr_params); 615 616 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 617 &acrtc->dm_irq_params.vrr_params.adjust); 618 } 619 620 /* 621 * If there aren't any active_planes then DCH HUBP may be clock-gated. 622 * In that case, pageflip completion interrupts won't fire and pageflip 623 * completion events won't get delivered. Prevent this by sending 624 * pending pageflip events from here if a flip is still pending. 625 * 626 * If any planes are enabled, use dm_pflip_high_irq() instead, to 627 * avoid race conditions between flip programming and completion, 628 * which could cause too early flip completion events. 629 */ 630 if (adev->family >= AMDGPU_FAMILY_RV && 631 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 632 acrtc->dm_irq_params.active_planes == 0) { 633 if (acrtc->event) { 634 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 635 acrtc->event = NULL; 636 drm_crtc_vblank_put(&acrtc->base); 637 } 638 acrtc->pflip_status = AMDGPU_FLIP_NONE; 639 } 640 641 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 642 } 643 644 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 645 /** 646 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 647 * DCN generation ASICs 648 * @interrupt_params: interrupt parameters 649 * 650 * Used to set crc window/read out crc value at vertical line 0 position 651 */ 652 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 653 { 654 struct common_irq_params *irq_params = interrupt_params; 655 struct amdgpu_device *adev = irq_params->adev; 656 struct amdgpu_crtc *acrtc; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 659 660 if (!acrtc) 661 return; 662 663 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 664 } 665 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 666 667 /** 668 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 669 * @adev: amdgpu_device pointer 670 * @notify: dmub notification structure 671 * 672 * Dmub AUX or SET_CONFIG command completion processing callback 673 * Copies dmub notification to DM which is to be read by AUX command. 674 * issuing thread and also signals the event to wake up the thread. 675 */ 676 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 677 struct dmub_notification *notify) 678 { 679 if (adev->dm.dmub_notify) 680 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 681 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 682 complete(&adev->dm.dmub_aux_transfer_done); 683 } 684 685 /** 686 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 687 * @adev: amdgpu_device pointer 688 * @notify: dmub notification structure 689 * 690 * Dmub Hpd interrupt processing callback. Gets displayindex through the 691 * ink index and calls helper to do the processing. 692 */ 693 static void dmub_hpd_callback(struct amdgpu_device *adev, 694 struct dmub_notification *notify) 695 { 696 struct amdgpu_dm_connector *aconnector; 697 struct amdgpu_dm_connector *hpd_aconnector = NULL; 698 struct drm_connector *connector; 699 struct drm_connector_list_iter iter; 700 struct dc_link *link; 701 u8 link_index = 0; 702 struct drm_device *dev; 703 704 if (adev == NULL) 705 return; 706 707 if (notify == NULL) { 708 DRM_ERROR("DMUB HPD callback notification was NULL"); 709 return; 710 } 711 712 if (notify->link_index > adev->dm.dc->link_count) { 713 DRM_ERROR("DMUB HPD index (%u)is abnormal", notify->link_index); 714 return; 715 } 716 717 link_index = notify->link_index; 718 link = adev->dm.dc->links[link_index]; 719 dev = adev->dm.ddev; 720 721 drm_connector_list_iter_begin(dev, &iter); 722 drm_for_each_connector_iter(connector, &iter) { 723 aconnector = to_amdgpu_dm_connector(connector); 724 if (link && aconnector->dc_link == link) { 725 if (notify->type == DMUB_NOTIFICATION_HPD) 726 DRM_INFO("DMUB HPD callback: link_index=%u\n", link_index); 727 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 728 DRM_INFO("DMUB HPD IRQ callback: link_index=%u\n", link_index); 729 else 730 DRM_WARN("DMUB Unknown HPD callback type %d, link_index=%u\n", 731 notify->type, link_index); 732 733 hpd_aconnector = aconnector; 734 break; 735 } 736 } 737 drm_connector_list_iter_end(&iter); 738 739 if (hpd_aconnector) { 740 if (notify->type == DMUB_NOTIFICATION_HPD) 741 handle_hpd_irq_helper(hpd_aconnector); 742 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 743 handle_hpd_rx_irq(hpd_aconnector); 744 } 745 } 746 747 /** 748 * register_dmub_notify_callback - Sets callback for DMUB notify 749 * @adev: amdgpu_device pointer 750 * @type: Type of dmub notification 751 * @callback: Dmub interrupt callback function 752 * @dmub_int_thread_offload: offload indicator 753 * 754 * API to register a dmub callback handler for a dmub notification 755 * Also sets indicator whether callback processing to be offloaded. 756 * to dmub interrupt handling thread 757 * Return: true if successfully registered, false if there is existing registration 758 */ 759 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 760 enum dmub_notification_type type, 761 dmub_notify_interrupt_callback_t callback, 762 bool dmub_int_thread_offload) 763 { 764 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 765 adev->dm.dmub_callback[type] = callback; 766 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 767 } else 768 return false; 769 770 return true; 771 } 772 773 static void dm_handle_hpd_work(struct work_struct *work) 774 { 775 struct dmub_hpd_work *dmub_hpd_wrk; 776 777 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 778 779 if (!dmub_hpd_wrk->dmub_notify) { 780 DRM_ERROR("dmub_hpd_wrk dmub_notify is NULL"); 781 return; 782 } 783 784 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 785 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 786 dmub_hpd_wrk->dmub_notify); 787 } 788 789 kfree(dmub_hpd_wrk->dmub_notify); 790 kfree(dmub_hpd_wrk); 791 792 } 793 794 #define DMUB_TRACE_MAX_READ 64 795 /** 796 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 797 * @interrupt_params: used for determining the Outbox instance 798 * 799 * Handles the Outbox Interrupt 800 * event handler. 801 */ 802 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 803 { 804 struct dmub_notification notify = {0}; 805 struct common_irq_params *irq_params = interrupt_params; 806 struct amdgpu_device *adev = irq_params->adev; 807 struct amdgpu_display_manager *dm = &adev->dm; 808 struct dmcub_trace_buf_entry entry = { 0 }; 809 u32 count = 0; 810 struct dmub_hpd_work *dmub_hpd_wrk; 811 struct dc_link *plink = NULL; 812 813 if (dc_enable_dmub_notifications(adev->dm.dc) && 814 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 815 816 do { 817 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 818 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 819 DRM_ERROR("DM: notify type %d invalid!", notify.type); 820 continue; 821 } 822 if (!dm->dmub_callback[notify.type]) { 823 DRM_DEBUG_DRIVER("DMUB notification skipped, no handler: type=%d\n", notify.type); 824 continue; 825 } 826 if (dm->dmub_thread_offload[notify.type] == true) { 827 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 828 if (!dmub_hpd_wrk) { 829 DRM_ERROR("Failed to allocate dmub_hpd_wrk"); 830 return; 831 } 832 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 833 GFP_ATOMIC); 834 if (!dmub_hpd_wrk->dmub_notify) { 835 kfree(dmub_hpd_wrk); 836 DRM_ERROR("Failed to allocate dmub_hpd_wrk->dmub_notify"); 837 return; 838 } 839 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 840 dmub_hpd_wrk->adev = adev; 841 if (notify.type == DMUB_NOTIFICATION_HPD) { 842 plink = adev->dm.dc->links[notify.link_index]; 843 if (plink) { 844 plink->hpd_status = 845 notify.hpd_status == DP_HPD_PLUG; 846 } 847 } 848 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 849 } else { 850 dm->dmub_callback[notify.type](adev, ¬ify); 851 } 852 } while (notify.pending_notification); 853 } 854 855 856 do { 857 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 858 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 859 entry.param0, entry.param1); 860 861 DRM_DEBUG_DRIVER("trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 862 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 863 } else 864 break; 865 866 count++; 867 868 } while (count <= DMUB_TRACE_MAX_READ); 869 870 if (count > DMUB_TRACE_MAX_READ) 871 DRM_DEBUG_DRIVER("Warning : count > DMUB_TRACE_MAX_READ"); 872 } 873 874 static int dm_set_clockgating_state(void *handle, 875 enum amd_clockgating_state state) 876 { 877 return 0; 878 } 879 880 static int dm_set_powergating_state(void *handle, 881 enum amd_powergating_state state) 882 { 883 return 0; 884 } 885 886 /* Prototypes of private functions */ 887 static int dm_early_init(void *handle); 888 889 /* Allocate memory for FBC compressed data */ 890 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 891 { 892 struct drm_device *dev = connector->dev; 893 struct amdgpu_device *adev = drm_to_adev(dev); 894 struct dm_compressor_info *compressor = &adev->dm.compressor; 895 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 896 struct drm_display_mode *mode; 897 unsigned long max_size = 0; 898 899 if (adev->dm.dc->fbc_compressor == NULL) 900 return; 901 902 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 903 return; 904 905 if (compressor->bo_ptr) 906 return; 907 908 909 list_for_each_entry(mode, &connector->modes, head) { 910 if (max_size < mode->htotal * mode->vtotal) 911 max_size = mode->htotal * mode->vtotal; 912 } 913 914 if (max_size) { 915 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 916 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 917 &compressor->gpu_addr, &compressor->cpu_addr); 918 919 if (r) 920 DRM_ERROR("DM: Failed to initialize FBC\n"); 921 else { 922 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 923 DRM_INFO("DM: FBC alloc %lu\n", max_size*4); 924 } 925 926 } 927 928 } 929 930 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 931 int pipe, bool *enabled, 932 unsigned char *buf, int max_bytes) 933 { 934 struct drm_device *dev = dev_get_drvdata(kdev); 935 struct amdgpu_device *adev = drm_to_adev(dev); 936 struct drm_connector *connector; 937 struct drm_connector_list_iter conn_iter; 938 struct amdgpu_dm_connector *aconnector; 939 int ret = 0; 940 941 *enabled = false; 942 943 mutex_lock(&adev->dm.audio_lock); 944 945 drm_connector_list_iter_begin(dev, &conn_iter); 946 drm_for_each_connector_iter(connector, &conn_iter) { 947 aconnector = to_amdgpu_dm_connector(connector); 948 if (aconnector->audio_inst != port) 949 continue; 950 951 *enabled = true; 952 ret = drm_eld_size(connector->eld); 953 memcpy(buf, connector->eld, min(max_bytes, ret)); 954 955 break; 956 } 957 drm_connector_list_iter_end(&conn_iter); 958 959 mutex_unlock(&adev->dm.audio_lock); 960 961 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 962 963 return ret; 964 } 965 966 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 967 .get_eld = amdgpu_dm_audio_component_get_eld, 968 }; 969 970 static int amdgpu_dm_audio_component_bind(struct device *kdev, 971 struct device *hda_kdev, void *data) 972 { 973 struct drm_device *dev = dev_get_drvdata(kdev); 974 struct amdgpu_device *adev = drm_to_adev(dev); 975 struct drm_audio_component *acomp = data; 976 977 acomp->ops = &amdgpu_dm_audio_component_ops; 978 acomp->dev = kdev; 979 adev->dm.audio_component = acomp; 980 981 return 0; 982 } 983 984 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 985 struct device *hda_kdev, void *data) 986 { 987 struct drm_device *dev = dev_get_drvdata(kdev); 988 struct amdgpu_device *adev = drm_to_adev(dev); 989 struct drm_audio_component *acomp = data; 990 991 acomp->ops = NULL; 992 acomp->dev = NULL; 993 adev->dm.audio_component = NULL; 994 } 995 996 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 997 .bind = amdgpu_dm_audio_component_bind, 998 .unbind = amdgpu_dm_audio_component_unbind, 999 }; 1000 1001 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1002 { 1003 int i, ret; 1004 1005 if (!amdgpu_audio) 1006 return 0; 1007 1008 adev->mode_info.audio.enabled = true; 1009 1010 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1011 1012 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1013 adev->mode_info.audio.pin[i].channels = -1; 1014 adev->mode_info.audio.pin[i].rate = -1; 1015 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1016 adev->mode_info.audio.pin[i].status_bits = 0; 1017 adev->mode_info.audio.pin[i].category_code = 0; 1018 adev->mode_info.audio.pin[i].connected = false; 1019 adev->mode_info.audio.pin[i].id = 1020 adev->dm.dc->res_pool->audios[i]->inst; 1021 adev->mode_info.audio.pin[i].offset = 0; 1022 } 1023 1024 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1025 if (ret < 0) 1026 return ret; 1027 1028 adev->dm.audio_registered = true; 1029 1030 return 0; 1031 } 1032 1033 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1034 { 1035 if (!amdgpu_audio) 1036 return; 1037 1038 if (!adev->mode_info.audio.enabled) 1039 return; 1040 1041 if (adev->dm.audio_registered) { 1042 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1043 adev->dm.audio_registered = false; 1044 } 1045 1046 /* TODO: Disable audio? */ 1047 1048 adev->mode_info.audio.enabled = false; 1049 } 1050 1051 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1052 { 1053 struct drm_audio_component *acomp = adev->dm.audio_component; 1054 1055 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1056 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1057 1058 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1059 pin, -1); 1060 } 1061 } 1062 1063 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1064 { 1065 const struct dmcub_firmware_header_v1_0 *hdr; 1066 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1067 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1068 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1069 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1070 struct abm *abm = adev->dm.dc->res_pool->abm; 1071 struct dmub_srv_hw_params hw_params; 1072 enum dmub_status status; 1073 const unsigned char *fw_inst_const, *fw_bss_data; 1074 u32 i, fw_inst_const_size, fw_bss_data_size; 1075 bool has_hw_support; 1076 1077 if (!dmub_srv) 1078 /* DMUB isn't supported on the ASIC. */ 1079 return 0; 1080 1081 if (!fb_info) { 1082 DRM_ERROR("No framebuffer info for DMUB service.\n"); 1083 return -EINVAL; 1084 } 1085 1086 if (!dmub_fw) { 1087 /* Firmware required for DMUB support. */ 1088 DRM_ERROR("No firmware provided for DMUB.\n"); 1089 return -EINVAL; 1090 } 1091 1092 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1093 if (status != DMUB_STATUS_OK) { 1094 DRM_ERROR("Error checking HW support for DMUB: %d\n", status); 1095 return -EINVAL; 1096 } 1097 1098 if (!has_hw_support) { 1099 DRM_INFO("DMUB unsupported on ASIC\n"); 1100 return 0; 1101 } 1102 1103 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1104 status = dmub_srv_hw_reset(dmub_srv); 1105 if (status != DMUB_STATUS_OK) 1106 DRM_WARN("Error resetting DMUB HW: %d\n", status); 1107 1108 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1109 1110 fw_inst_const = dmub_fw->data + 1111 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1112 PSP_HEADER_BYTES; 1113 1114 fw_bss_data = dmub_fw->data + 1115 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1116 le32_to_cpu(hdr->inst_const_bytes); 1117 1118 /* Copy firmware and bios info into FB memory. */ 1119 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1120 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1121 1122 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1123 1124 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1125 * amdgpu_ucode_init_single_fw will load dmub firmware 1126 * fw_inst_const part to cw0; otherwise, the firmware back door load 1127 * will be done by dm_dmub_hw_init 1128 */ 1129 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1130 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1131 fw_inst_const_size); 1132 } 1133 1134 if (fw_bss_data_size) 1135 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1136 fw_bss_data, fw_bss_data_size); 1137 1138 /* Copy firmware bios info into FB memory. */ 1139 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1140 adev->bios_size); 1141 1142 /* Reset regions that need to be reset. */ 1143 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1144 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1145 1146 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1147 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1148 1149 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1150 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1151 1152 /* Initialize hardware. */ 1153 memset(&hw_params, 0, sizeof(hw_params)); 1154 hw_params.fb_base = adev->gmc.fb_start; 1155 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1156 1157 /* backdoor load firmware and trigger dmub running */ 1158 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1159 hw_params.load_inst_const = true; 1160 1161 if (dmcu) 1162 hw_params.psp_version = dmcu->psp_version; 1163 1164 for (i = 0; i < fb_info->num_fb; ++i) 1165 hw_params.fb[i] = &fb_info->fb[i]; 1166 1167 switch (adev->ip_versions[DCE_HWIP][0]) { 1168 case IP_VERSION(3, 1, 3): 1169 case IP_VERSION(3, 1, 4): 1170 hw_params.dpia_supported = true; 1171 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1172 break; 1173 default: 1174 break; 1175 } 1176 1177 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1178 if (status != DMUB_STATUS_OK) { 1179 DRM_ERROR("Error initializing DMUB HW: %d\n", status); 1180 return -EINVAL; 1181 } 1182 1183 /* Wait for firmware load to finish. */ 1184 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1185 if (status != DMUB_STATUS_OK) 1186 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1187 1188 /* Init DMCU and ABM if available. */ 1189 if (dmcu && abm) { 1190 dmcu->funcs->dmcu_init(dmcu); 1191 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1192 } 1193 1194 if (!adev->dm.dc->ctx->dmub_srv) 1195 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1196 if (!adev->dm.dc->ctx->dmub_srv) { 1197 DRM_ERROR("Couldn't allocate DC DMUB server!\n"); 1198 return -ENOMEM; 1199 } 1200 1201 DRM_INFO("DMUB hardware initialized: version=0x%08X\n", 1202 adev->dm.dmcub_fw_version); 1203 1204 return 0; 1205 } 1206 1207 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1208 { 1209 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1210 enum dmub_status status; 1211 bool init; 1212 1213 if (!dmub_srv) { 1214 /* DMUB isn't supported on the ASIC. */ 1215 return; 1216 } 1217 1218 status = dmub_srv_is_hw_init(dmub_srv, &init); 1219 if (status != DMUB_STATUS_OK) 1220 DRM_WARN("DMUB hardware init check failed: %d\n", status); 1221 1222 if (status == DMUB_STATUS_OK && init) { 1223 /* Wait for firmware load to finish. */ 1224 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1225 if (status != DMUB_STATUS_OK) 1226 DRM_WARN("Wait for DMUB auto-load failed: %d\n", status); 1227 } else { 1228 /* Perform the full hardware initialization. */ 1229 dm_dmub_hw_init(adev); 1230 } 1231 } 1232 1233 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1234 { 1235 u64 pt_base; 1236 u32 logical_addr_low; 1237 u32 logical_addr_high; 1238 u32 agp_base, agp_bot, agp_top; 1239 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1240 1241 memset(pa_config, 0, sizeof(*pa_config)); 1242 1243 agp_base = 0; 1244 agp_bot = adev->gmc.agp_start >> 24; 1245 agp_top = adev->gmc.agp_end >> 24; 1246 1247 /* AGP aperture is disabled */ 1248 if (agp_bot == agp_top) { 1249 logical_addr_low = adev->gmc.fb_start >> 18; 1250 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1251 AMD_APU_IS_RENOIR | 1252 AMD_APU_IS_GREEN_SARDINE)) 1253 /* 1254 * Raven2 has a HW issue that it is unable to use the vram which 1255 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1256 * workaround that increase system aperture high address (add 1) 1257 * to get rid of the VM fault and hardware hang. 1258 */ 1259 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1260 else 1261 logical_addr_high = adev->gmc.fb_end >> 18; 1262 } else { 1263 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1264 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1265 AMD_APU_IS_RENOIR | 1266 AMD_APU_IS_GREEN_SARDINE)) 1267 /* 1268 * Raven2 has a HW issue that it is unable to use the vram which 1269 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1270 * workaround that increase system aperture high address (add 1) 1271 * to get rid of the VM fault and hardware hang. 1272 */ 1273 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1274 else 1275 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1276 } 1277 1278 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1279 1280 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1281 AMDGPU_GPU_PAGE_SHIFT); 1282 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1283 AMDGPU_GPU_PAGE_SHIFT); 1284 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1285 AMDGPU_GPU_PAGE_SHIFT); 1286 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1287 AMDGPU_GPU_PAGE_SHIFT); 1288 page_table_base.high_part = upper_32_bits(pt_base); 1289 page_table_base.low_part = lower_32_bits(pt_base); 1290 1291 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1292 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1293 1294 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1295 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1296 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1297 1298 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1299 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1300 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1301 1302 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1303 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1304 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1305 1306 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1307 1308 } 1309 1310 static void force_connector_state( 1311 struct amdgpu_dm_connector *aconnector, 1312 enum drm_connector_force force_state) 1313 { 1314 struct drm_connector *connector = &aconnector->base; 1315 1316 mutex_lock(&connector->dev->mode_config.mutex); 1317 aconnector->base.force = force_state; 1318 mutex_unlock(&connector->dev->mode_config.mutex); 1319 1320 mutex_lock(&aconnector->hpd_lock); 1321 drm_kms_helper_connector_hotplug_event(connector); 1322 mutex_unlock(&aconnector->hpd_lock); 1323 } 1324 1325 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1326 { 1327 struct hpd_rx_irq_offload_work *offload_work; 1328 struct amdgpu_dm_connector *aconnector; 1329 struct dc_link *dc_link; 1330 struct amdgpu_device *adev; 1331 enum dc_connection_type new_connection_type = dc_connection_none; 1332 unsigned long flags; 1333 union test_response test_response; 1334 1335 memset(&test_response, 0, sizeof(test_response)); 1336 1337 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1338 aconnector = offload_work->offload_wq->aconnector; 1339 1340 if (!aconnector) { 1341 DRM_ERROR("Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1342 goto skip; 1343 } 1344 1345 adev = drm_to_adev(aconnector->base.dev); 1346 dc_link = aconnector->dc_link; 1347 1348 mutex_lock(&aconnector->hpd_lock); 1349 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1350 DRM_ERROR("KMS: Failed to detect connector\n"); 1351 mutex_unlock(&aconnector->hpd_lock); 1352 1353 if (new_connection_type == dc_connection_none) 1354 goto skip; 1355 1356 if (amdgpu_in_reset(adev)) 1357 goto skip; 1358 1359 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1360 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1361 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1362 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1363 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1364 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1365 goto skip; 1366 } 1367 1368 mutex_lock(&adev->dm.dc_lock); 1369 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1370 dc_link_dp_handle_automated_test(dc_link); 1371 1372 if (aconnector->timing_changed) { 1373 /* force connector disconnect and reconnect */ 1374 force_connector_state(aconnector, DRM_FORCE_OFF); 1375 msleep(100); 1376 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1377 } 1378 1379 test_response.bits.ACK = 1; 1380 1381 core_link_write_dpcd( 1382 dc_link, 1383 DP_TEST_RESPONSE, 1384 &test_response.raw, 1385 sizeof(test_response)); 1386 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1387 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1388 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1389 /* offload_work->data is from handle_hpd_rx_irq-> 1390 * schedule_hpd_rx_offload_work.this is defer handle 1391 * for hpd short pulse. upon here, link status may be 1392 * changed, need get latest link status from dpcd 1393 * registers. if link status is good, skip run link 1394 * training again. 1395 */ 1396 union hpd_irq_data irq_data; 1397 1398 memset(&irq_data, 0, sizeof(irq_data)); 1399 1400 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1401 * request be added to work queue if link lost at end of dc_link_ 1402 * dp_handle_link_loss 1403 */ 1404 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1405 offload_work->offload_wq->is_handling_link_loss = false; 1406 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1407 1408 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1409 dc_link_check_link_loss_status(dc_link, &irq_data)) 1410 dc_link_dp_handle_link_loss(dc_link); 1411 } 1412 mutex_unlock(&adev->dm.dc_lock); 1413 1414 skip: 1415 kfree(offload_work); 1416 1417 } 1418 1419 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct dc *dc) 1420 { 1421 int max_caps = dc->caps.max_links; 1422 int i = 0; 1423 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1424 1425 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1426 1427 if (!hpd_rx_offload_wq) 1428 return NULL; 1429 1430 1431 for (i = 0; i < max_caps; i++) { 1432 hpd_rx_offload_wq[i].wq = 1433 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1434 1435 if (hpd_rx_offload_wq[i].wq == NULL) { 1436 DRM_ERROR("create amdgpu_dm_hpd_rx_offload_wq fail!"); 1437 goto out_err; 1438 } 1439 1440 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1441 } 1442 1443 return hpd_rx_offload_wq; 1444 1445 out_err: 1446 for (i = 0; i < max_caps; i++) { 1447 if (hpd_rx_offload_wq[i].wq) 1448 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1449 } 1450 kfree(hpd_rx_offload_wq); 1451 return NULL; 1452 } 1453 1454 struct amdgpu_stutter_quirk { 1455 u16 chip_vendor; 1456 u16 chip_device; 1457 u16 subsys_vendor; 1458 u16 subsys_device; 1459 u8 revision; 1460 }; 1461 1462 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1463 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1464 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1465 { 0, 0, 0, 0, 0 }, 1466 }; 1467 1468 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1469 { 1470 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1471 1472 while (p && p->chip_device != 0) { 1473 if (pdev->vendor == p->chip_vendor && 1474 pdev->device == p->chip_device && 1475 pdev->subsystem_vendor == p->subsys_vendor && 1476 pdev->subsystem_device == p->subsys_device && 1477 pdev->revision == p->revision) { 1478 return true; 1479 } 1480 ++p; 1481 } 1482 return false; 1483 } 1484 1485 static const struct dmi_system_id hpd_disconnect_quirk_table[] = { 1486 { 1487 .matches = { 1488 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1489 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3660"), 1490 }, 1491 }, 1492 { 1493 .matches = { 1494 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1495 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3260"), 1496 }, 1497 }, 1498 { 1499 .matches = { 1500 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1501 DMI_MATCH(DMI_PRODUCT_NAME, "Precision 3460"), 1502 }, 1503 }, 1504 { 1505 .matches = { 1506 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1507 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower Plus 7010"), 1508 }, 1509 }, 1510 { 1511 .matches = { 1512 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1513 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Tower 7010"), 1514 }, 1515 }, 1516 { 1517 .matches = { 1518 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1519 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF Plus 7010"), 1520 }, 1521 }, 1522 { 1523 .matches = { 1524 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1525 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex SFF 7010"), 1526 }, 1527 }, 1528 { 1529 .matches = { 1530 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1531 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro Plus 7010"), 1532 }, 1533 }, 1534 { 1535 .matches = { 1536 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), 1537 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex Micro 7010"), 1538 }, 1539 }, 1540 {} 1541 /* TODO: refactor this from a fixed table to a dynamic option */ 1542 }; 1543 1544 static void retrieve_dmi_info(struct amdgpu_display_manager *dm) 1545 { 1546 const struct dmi_system_id *dmi_id; 1547 1548 dm->aux_hpd_discon_quirk = false; 1549 1550 dmi_id = dmi_first_match(hpd_disconnect_quirk_table); 1551 if (dmi_id) { 1552 dm->aux_hpd_discon_quirk = true; 1553 DRM_INFO("aux_hpd_discon_quirk attached\n"); 1554 } 1555 } 1556 1557 static int amdgpu_dm_init(struct amdgpu_device *adev) 1558 { 1559 struct dc_init_data init_data; 1560 struct dc_callback_init init_params; 1561 int r; 1562 1563 adev->dm.ddev = adev_to_drm(adev); 1564 adev->dm.adev = adev; 1565 1566 /* Zero all the fields */ 1567 memset(&init_data, 0, sizeof(init_data)); 1568 memset(&init_params, 0, sizeof(init_params)); 1569 1570 mutex_init(&adev->dm.dpia_aux_lock); 1571 mutex_init(&adev->dm.dc_lock); 1572 mutex_init(&adev->dm.audio_lock); 1573 1574 if (amdgpu_dm_irq_init(adev)) { 1575 DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n"); 1576 goto error; 1577 } 1578 1579 init_data.asic_id.chip_family = adev->family; 1580 1581 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1582 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1583 init_data.asic_id.chip_id = adev->pdev->device; 1584 1585 init_data.asic_id.vram_width = adev->gmc.vram_width; 1586 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1587 init_data.asic_id.atombios_base_address = 1588 adev->mode_info.atom_context->bios; 1589 1590 init_data.driver = adev; 1591 1592 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 1593 1594 if (!adev->dm.cgs_device) { 1595 DRM_ERROR("amdgpu: failed to create cgs device.\n"); 1596 goto error; 1597 } 1598 1599 init_data.cgs_device = adev->dm.cgs_device; 1600 1601 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1602 1603 switch (adev->ip_versions[DCE_HWIP][0]) { 1604 case IP_VERSION(2, 1, 0): 1605 switch (adev->dm.dmcub_fw_version) { 1606 case 0: /* development */ 1607 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1608 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1609 init_data.flags.disable_dmcu = false; 1610 break; 1611 default: 1612 init_data.flags.disable_dmcu = true; 1613 } 1614 break; 1615 case IP_VERSION(2, 0, 3): 1616 init_data.flags.disable_dmcu = true; 1617 break; 1618 default: 1619 break; 1620 } 1621 1622 switch (adev->asic_type) { 1623 case CHIP_CARRIZO: 1624 case CHIP_STONEY: 1625 init_data.flags.gpu_vm_support = true; 1626 break; 1627 default: 1628 switch (adev->ip_versions[DCE_HWIP][0]) { 1629 case IP_VERSION(1, 0, 0): 1630 case IP_VERSION(1, 0, 1): 1631 /* enable S/G on PCO and RV2 */ 1632 if ((adev->apu_flags & AMD_APU_IS_RAVEN2) || 1633 (adev->apu_flags & AMD_APU_IS_PICASSO)) 1634 init_data.flags.gpu_vm_support = true; 1635 break; 1636 case IP_VERSION(2, 1, 0): 1637 case IP_VERSION(3, 0, 1): 1638 case IP_VERSION(3, 1, 2): 1639 case IP_VERSION(3, 1, 3): 1640 case IP_VERSION(3, 1, 4): 1641 case IP_VERSION(3, 1, 5): 1642 case IP_VERSION(3, 1, 6): 1643 init_data.flags.gpu_vm_support = true; 1644 break; 1645 default: 1646 break; 1647 } 1648 break; 1649 } 1650 if (init_data.flags.gpu_vm_support && 1651 (amdgpu_sg_display == 0)) 1652 init_data.flags.gpu_vm_support = false; 1653 1654 if (init_data.flags.gpu_vm_support) 1655 adev->mode_info.gpu_vm_support = true; 1656 1657 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1658 init_data.flags.fbc_support = true; 1659 1660 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1661 init_data.flags.multi_mon_pp_mclk_switch = true; 1662 1663 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1664 init_data.flags.disable_fractional_pwm = true; 1665 1666 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1667 init_data.flags.edp_no_power_sequencing = true; 1668 1669 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1670 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1671 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1672 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1673 1674 init_data.flags.seamless_boot_edp_requested = false; 1675 1676 if (check_seamless_boot_capability(adev)) { 1677 init_data.flags.seamless_boot_edp_requested = true; 1678 init_data.flags.allow_seamless_boot_optimization = true; 1679 DRM_INFO("Seamless boot condition check passed\n"); 1680 } 1681 1682 init_data.flags.enable_mipi_converter_optimization = true; 1683 1684 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1685 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1686 1687 INIT_LIST_HEAD(&adev->dm.da_list); 1688 1689 retrieve_dmi_info(&adev->dm); 1690 1691 /* Display Core create. */ 1692 adev->dm.dc = dc_create(&init_data); 1693 1694 if (adev->dm.dc) { 1695 DRM_INFO("Display Core v%s initialized on %s\n", DC_VER, 1696 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1697 } else { 1698 DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER); 1699 goto error; 1700 } 1701 1702 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1703 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1704 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1705 } 1706 1707 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1708 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1709 if (dm_should_disable_stutter(adev->pdev)) 1710 adev->dm.dc->debug.disable_stutter = true; 1711 1712 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1713 adev->dm.dc->debug.disable_stutter = true; 1714 1715 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 1716 adev->dm.dc->debug.disable_dsc = true; 1717 1718 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 1719 adev->dm.dc->debug.disable_clock_gate = true; 1720 1721 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 1722 adev->dm.dc->debug.force_subvp_mclk_switch = true; 1723 1724 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 1725 1726 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 1727 adev->dm.dc->debug.ignore_cable_id = true; 1728 1729 /* TODO: There is a new drm mst change where the freedom of 1730 * vc_next_start_slot update is revoked/moved into drm, instead of in 1731 * driver. This forces us to make sure to get vc_next_start_slot updated 1732 * in drm function each time without considering if mst_state is active 1733 * or not. Otherwise, next time hotplug will give wrong start_slot 1734 * number. We are implementing a temporary solution to even notify drm 1735 * mst deallocation when link is no longer of MST type when uncommitting 1736 * the stream so we will have more time to work on a proper solution. 1737 * Ideally when dm_helpers_dp_mst_stop_top_mgr message is triggered, we 1738 * should notify drm to do a complete "reset" of its states and stop 1739 * calling further drm mst functions when link is no longer of an MST 1740 * type. This could happen when we unplug an MST hubs/displays. When 1741 * uncommit stream comes later after unplug, we should just reset 1742 * hardware states only. 1743 */ 1744 adev->dm.dc->debug.temp_mst_deallocation_sequence = true; 1745 1746 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 1747 DRM_INFO("DP-HDMI FRL PCON supported\n"); 1748 1749 r = dm_dmub_hw_init(adev); 1750 if (r) { 1751 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 1752 goto error; 1753 } 1754 1755 dc_hardware_init(adev->dm.dc); 1756 1757 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev->dm.dc); 1758 if (!adev->dm.hpd_rx_offload_wq) { 1759 DRM_ERROR("amdgpu: failed to create hpd rx offload workqueue.\n"); 1760 goto error; 1761 } 1762 1763 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 1764 struct dc_phy_addr_space_config pa_config; 1765 1766 mmhub_read_system_context(adev, &pa_config); 1767 1768 // Call the DC init_memory func 1769 dc_setup_system_context(adev->dm.dc, &pa_config); 1770 } 1771 1772 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 1773 if (!adev->dm.freesync_module) { 1774 DRM_ERROR( 1775 "amdgpu: failed to initialize freesync_module.\n"); 1776 } else 1777 DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n", 1778 adev->dm.freesync_module); 1779 1780 amdgpu_dm_init_color_mod(); 1781 1782 if (adev->dm.dc->caps.max_links > 0) { 1783 adev->dm.vblank_control_workqueue = 1784 create_singlethread_workqueue("dm_vblank_control_workqueue"); 1785 if (!adev->dm.vblank_control_workqueue) 1786 DRM_ERROR("amdgpu: failed to initialize vblank_workqueue.\n"); 1787 } 1788 1789 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 1790 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 1791 1792 if (!adev->dm.hdcp_workqueue) 1793 DRM_ERROR("amdgpu: failed to initialize hdcp_workqueue.\n"); 1794 else 1795 DRM_DEBUG_DRIVER("amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 1796 1797 dc_init_callbacks(adev->dm.dc, &init_params); 1798 } 1799 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 1800 init_completion(&adev->dm.dmub_aux_transfer_done); 1801 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 1802 if (!adev->dm.dmub_notify) { 1803 DRM_INFO("amdgpu: fail to allocate adev->dm.dmub_notify"); 1804 goto error; 1805 } 1806 1807 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 1808 if (!adev->dm.delayed_hpd_wq) { 1809 DRM_ERROR("amdgpu: failed to create hpd offload workqueue.\n"); 1810 goto error; 1811 } 1812 1813 amdgpu_dm_outbox_init(adev); 1814 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 1815 dmub_aux_setconfig_callback, false)) { 1816 DRM_ERROR("amdgpu: fail to register dmub aux callback"); 1817 goto error; 1818 } 1819 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 1820 * It is expected that DMUB will resend any pending notifications at this point. Note 1821 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 1822 * align legacy interface initialization sequence. Connection status will be proactivly 1823 * detected once in the amdgpu_dm_initialize_drm_device. 1824 */ 1825 dc_enable_dmub_outbox(adev->dm.dc); 1826 1827 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 1828 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 1829 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 1830 } 1831 1832 if (amdgpu_dm_initialize_drm_device(adev)) { 1833 DRM_ERROR( 1834 "amdgpu: failed to initialize sw for display support.\n"); 1835 goto error; 1836 } 1837 1838 /* create fake encoders for MST */ 1839 dm_dp_create_fake_mst_encoders(adev); 1840 1841 /* TODO: Add_display_info? */ 1842 1843 /* TODO use dynamic cursor width */ 1844 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 1845 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 1846 1847 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 1848 DRM_ERROR( 1849 "amdgpu: failed to initialize sw for display support.\n"); 1850 goto error; 1851 } 1852 1853 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1854 adev->dm.secure_display_ctxs = amdgpu_dm_crtc_secure_display_create_contexts(adev); 1855 if (!adev->dm.secure_display_ctxs) 1856 DRM_ERROR("amdgpu: failed to initialize secure display contexts.\n"); 1857 #endif 1858 1859 DRM_DEBUG_DRIVER("KMS initialized.\n"); 1860 1861 return 0; 1862 error: 1863 amdgpu_dm_fini(adev); 1864 1865 return -EINVAL; 1866 } 1867 1868 static int amdgpu_dm_early_fini(void *handle) 1869 { 1870 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1871 1872 amdgpu_dm_audio_fini(adev); 1873 1874 return 0; 1875 } 1876 1877 static void amdgpu_dm_fini(struct amdgpu_device *adev) 1878 { 1879 int i; 1880 1881 if (adev->dm.vblank_control_workqueue) { 1882 destroy_workqueue(adev->dm.vblank_control_workqueue); 1883 adev->dm.vblank_control_workqueue = NULL; 1884 } 1885 1886 amdgpu_dm_destroy_drm_device(&adev->dm); 1887 1888 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 1889 if (adev->dm.secure_display_ctxs) { 1890 for (i = 0; i < adev->mode_info.num_crtc; i++) { 1891 if (adev->dm.secure_display_ctxs[i].crtc) { 1892 flush_work(&adev->dm.secure_display_ctxs[i].notify_ta_work); 1893 flush_work(&adev->dm.secure_display_ctxs[i].forward_roi_work); 1894 } 1895 } 1896 kfree(adev->dm.secure_display_ctxs); 1897 adev->dm.secure_display_ctxs = NULL; 1898 } 1899 #endif 1900 if (adev->dm.hdcp_workqueue) { 1901 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 1902 adev->dm.hdcp_workqueue = NULL; 1903 } 1904 1905 if (adev->dm.dc) { 1906 dc_deinit_callbacks(adev->dm.dc); 1907 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 1908 if (dc_enable_dmub_notifications(adev->dm.dc)) { 1909 kfree(adev->dm.dmub_notify); 1910 adev->dm.dmub_notify = NULL; 1911 destroy_workqueue(adev->dm.delayed_hpd_wq); 1912 adev->dm.delayed_hpd_wq = NULL; 1913 } 1914 } 1915 1916 if (adev->dm.dmub_bo) 1917 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 1918 &adev->dm.dmub_bo_gpu_addr, 1919 &adev->dm.dmub_bo_cpu_addr); 1920 1921 if (adev->dm.hpd_rx_offload_wq) { 1922 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 1923 if (adev->dm.hpd_rx_offload_wq[i].wq) { 1924 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 1925 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 1926 } 1927 } 1928 1929 kfree(adev->dm.hpd_rx_offload_wq); 1930 adev->dm.hpd_rx_offload_wq = NULL; 1931 } 1932 1933 /* DC Destroy TODO: Replace destroy DAL */ 1934 if (adev->dm.dc) 1935 dc_destroy(&adev->dm.dc); 1936 /* 1937 * TODO: pageflip, vlank interrupt 1938 * 1939 * amdgpu_dm_irq_fini(adev); 1940 */ 1941 1942 if (adev->dm.cgs_device) { 1943 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 1944 adev->dm.cgs_device = NULL; 1945 } 1946 if (adev->dm.freesync_module) { 1947 mod_freesync_destroy(adev->dm.freesync_module); 1948 adev->dm.freesync_module = NULL; 1949 } 1950 1951 mutex_destroy(&adev->dm.audio_lock); 1952 mutex_destroy(&adev->dm.dc_lock); 1953 mutex_destroy(&adev->dm.dpia_aux_lock); 1954 } 1955 1956 static int load_dmcu_fw(struct amdgpu_device *adev) 1957 { 1958 const char *fw_name_dmcu = NULL; 1959 int r; 1960 const struct dmcu_firmware_header_v1_0 *hdr; 1961 1962 switch (adev->asic_type) { 1963 #if defined(CONFIG_DRM_AMD_DC_SI) 1964 case CHIP_TAHITI: 1965 case CHIP_PITCAIRN: 1966 case CHIP_VERDE: 1967 case CHIP_OLAND: 1968 #endif 1969 case CHIP_BONAIRE: 1970 case CHIP_HAWAII: 1971 case CHIP_KAVERI: 1972 case CHIP_KABINI: 1973 case CHIP_MULLINS: 1974 case CHIP_TONGA: 1975 case CHIP_FIJI: 1976 case CHIP_CARRIZO: 1977 case CHIP_STONEY: 1978 case CHIP_POLARIS11: 1979 case CHIP_POLARIS10: 1980 case CHIP_POLARIS12: 1981 case CHIP_VEGAM: 1982 case CHIP_VEGA10: 1983 case CHIP_VEGA12: 1984 case CHIP_VEGA20: 1985 return 0; 1986 case CHIP_NAVI12: 1987 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 1988 break; 1989 case CHIP_RAVEN: 1990 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 1991 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1992 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 1993 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 1994 else 1995 return 0; 1996 break; 1997 default: 1998 switch (adev->ip_versions[DCE_HWIP][0]) { 1999 case IP_VERSION(2, 0, 2): 2000 case IP_VERSION(2, 0, 3): 2001 case IP_VERSION(2, 0, 0): 2002 case IP_VERSION(2, 1, 0): 2003 case IP_VERSION(3, 0, 0): 2004 case IP_VERSION(3, 0, 2): 2005 case IP_VERSION(3, 0, 3): 2006 case IP_VERSION(3, 0, 1): 2007 case IP_VERSION(3, 1, 2): 2008 case IP_VERSION(3, 1, 3): 2009 case IP_VERSION(3, 1, 4): 2010 case IP_VERSION(3, 1, 5): 2011 case IP_VERSION(3, 1, 6): 2012 case IP_VERSION(3, 2, 0): 2013 case IP_VERSION(3, 2, 1): 2014 return 0; 2015 default: 2016 break; 2017 } 2018 DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type); 2019 return -EINVAL; 2020 } 2021 2022 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2023 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2024 return 0; 2025 } 2026 2027 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, fw_name_dmcu); 2028 if (r == -ENODEV) { 2029 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2030 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2031 adev->dm.fw_dmcu = NULL; 2032 return 0; 2033 } 2034 if (r) { 2035 dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n", 2036 fw_name_dmcu); 2037 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2038 return r; 2039 } 2040 2041 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2042 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2043 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2044 adev->firmware.fw_size += 2045 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2046 2047 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2048 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2049 adev->firmware.fw_size += 2050 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2051 2052 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2053 2054 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2055 2056 return 0; 2057 } 2058 2059 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2060 { 2061 struct amdgpu_device *adev = ctx; 2062 2063 return dm_read_reg(adev->dm.dc->ctx, address); 2064 } 2065 2066 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2067 uint32_t value) 2068 { 2069 struct amdgpu_device *adev = ctx; 2070 2071 return dm_write_reg(adev->dm.dc->ctx, address, value); 2072 } 2073 2074 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2075 { 2076 struct dmub_srv_create_params create_params; 2077 struct dmub_srv_region_params region_params; 2078 struct dmub_srv_region_info region_info; 2079 struct dmub_srv_memory_params memory_params; 2080 struct dmub_srv_fb_info *fb_info; 2081 struct dmub_srv *dmub_srv; 2082 const struct dmcub_firmware_header_v1_0 *hdr; 2083 enum dmub_asic dmub_asic; 2084 enum dmub_status status; 2085 int r; 2086 2087 switch (adev->ip_versions[DCE_HWIP][0]) { 2088 case IP_VERSION(2, 1, 0): 2089 dmub_asic = DMUB_ASIC_DCN21; 2090 break; 2091 case IP_VERSION(3, 0, 0): 2092 dmub_asic = DMUB_ASIC_DCN30; 2093 break; 2094 case IP_VERSION(3, 0, 1): 2095 dmub_asic = DMUB_ASIC_DCN301; 2096 break; 2097 case IP_VERSION(3, 0, 2): 2098 dmub_asic = DMUB_ASIC_DCN302; 2099 break; 2100 case IP_VERSION(3, 0, 3): 2101 dmub_asic = DMUB_ASIC_DCN303; 2102 break; 2103 case IP_VERSION(3, 1, 2): 2104 case IP_VERSION(3, 1, 3): 2105 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2106 break; 2107 case IP_VERSION(3, 1, 4): 2108 dmub_asic = DMUB_ASIC_DCN314; 2109 break; 2110 case IP_VERSION(3, 1, 5): 2111 dmub_asic = DMUB_ASIC_DCN315; 2112 break; 2113 case IP_VERSION(3, 1, 6): 2114 dmub_asic = DMUB_ASIC_DCN316; 2115 break; 2116 case IP_VERSION(3, 2, 0): 2117 dmub_asic = DMUB_ASIC_DCN32; 2118 break; 2119 case IP_VERSION(3, 2, 1): 2120 dmub_asic = DMUB_ASIC_DCN321; 2121 break; 2122 default: 2123 /* ASIC doesn't support DMUB. */ 2124 return 0; 2125 } 2126 2127 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2128 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2129 2130 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2131 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2132 AMDGPU_UCODE_ID_DMCUB; 2133 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2134 adev->dm.dmub_fw; 2135 adev->firmware.fw_size += 2136 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2137 2138 DRM_INFO("Loading DMUB firmware via PSP: version=0x%08X\n", 2139 adev->dm.dmcub_fw_version); 2140 } 2141 2142 2143 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2144 dmub_srv = adev->dm.dmub_srv; 2145 2146 if (!dmub_srv) { 2147 DRM_ERROR("Failed to allocate DMUB service!\n"); 2148 return -ENOMEM; 2149 } 2150 2151 memset(&create_params, 0, sizeof(create_params)); 2152 create_params.user_ctx = adev; 2153 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2154 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2155 create_params.asic = dmub_asic; 2156 2157 /* Create the DMUB service. */ 2158 status = dmub_srv_create(dmub_srv, &create_params); 2159 if (status != DMUB_STATUS_OK) { 2160 DRM_ERROR("Error creating DMUB service: %d\n", status); 2161 return -EINVAL; 2162 } 2163 2164 /* Calculate the size of all the regions for the DMUB service. */ 2165 memset(®ion_params, 0, sizeof(region_params)); 2166 2167 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2168 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2169 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2170 region_params.vbios_size = adev->bios_size; 2171 region_params.fw_bss_data = region_params.bss_data_size ? 2172 adev->dm.dmub_fw->data + 2173 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2174 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2175 region_params.fw_inst_const = 2176 adev->dm.dmub_fw->data + 2177 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2178 PSP_HEADER_BYTES; 2179 region_params.is_mailbox_in_inbox = false; 2180 2181 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2182 ®ion_info); 2183 2184 if (status != DMUB_STATUS_OK) { 2185 DRM_ERROR("Error calculating DMUB region info: %d\n", status); 2186 return -EINVAL; 2187 } 2188 2189 /* 2190 * Allocate a framebuffer based on the total size of all the regions. 2191 * TODO: Move this into GART. 2192 */ 2193 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2194 AMDGPU_GEM_DOMAIN_VRAM | 2195 AMDGPU_GEM_DOMAIN_GTT, 2196 &adev->dm.dmub_bo, 2197 &adev->dm.dmub_bo_gpu_addr, 2198 &adev->dm.dmub_bo_cpu_addr); 2199 if (r) 2200 return r; 2201 2202 /* Rebase the regions on the framebuffer address. */ 2203 memset(&memory_params, 0, sizeof(memory_params)); 2204 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2205 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2206 memory_params.region_info = ®ion_info; 2207 2208 adev->dm.dmub_fb_info = 2209 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2210 fb_info = adev->dm.dmub_fb_info; 2211 2212 if (!fb_info) { 2213 DRM_ERROR( 2214 "Failed to allocate framebuffer info for DMUB service!\n"); 2215 return -ENOMEM; 2216 } 2217 2218 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2219 if (status != DMUB_STATUS_OK) { 2220 DRM_ERROR("Error calculating DMUB FB info: %d\n", status); 2221 return -EINVAL; 2222 } 2223 2224 return 0; 2225 } 2226 2227 static int dm_sw_init(void *handle) 2228 { 2229 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2230 int r; 2231 2232 r = dm_dmub_sw_init(adev); 2233 if (r) 2234 return r; 2235 2236 return load_dmcu_fw(adev); 2237 } 2238 2239 static int dm_sw_fini(void *handle) 2240 { 2241 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2242 2243 kfree(adev->dm.dmub_fb_info); 2244 adev->dm.dmub_fb_info = NULL; 2245 2246 if (adev->dm.dmub_srv) { 2247 dmub_srv_destroy(adev->dm.dmub_srv); 2248 kfree(adev->dm.dmub_srv); 2249 adev->dm.dmub_srv = NULL; 2250 } 2251 2252 amdgpu_ucode_release(&adev->dm.dmub_fw); 2253 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2254 2255 return 0; 2256 } 2257 2258 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2259 { 2260 struct amdgpu_dm_connector *aconnector; 2261 struct drm_connector *connector; 2262 struct drm_connector_list_iter iter; 2263 int ret = 0; 2264 2265 drm_connector_list_iter_begin(dev, &iter); 2266 drm_for_each_connector_iter(connector, &iter) { 2267 aconnector = to_amdgpu_dm_connector(connector); 2268 if (aconnector->dc_link->type == dc_connection_mst_branch && 2269 aconnector->mst_mgr.aux) { 2270 DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n", 2271 aconnector, 2272 aconnector->base.base.id); 2273 2274 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2275 if (ret < 0) { 2276 DRM_ERROR("DM_MST: Failed to start MST\n"); 2277 aconnector->dc_link->type = 2278 dc_connection_single; 2279 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2280 aconnector->dc_link); 2281 break; 2282 } 2283 } 2284 } 2285 drm_connector_list_iter_end(&iter); 2286 2287 return ret; 2288 } 2289 2290 static int dm_late_init(void *handle) 2291 { 2292 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2293 2294 struct dmcu_iram_parameters params; 2295 unsigned int linear_lut[16]; 2296 int i; 2297 struct dmcu *dmcu = NULL; 2298 2299 dmcu = adev->dm.dc->res_pool->dmcu; 2300 2301 for (i = 0; i < 16; i++) 2302 linear_lut[i] = 0xFFFF * i / 15; 2303 2304 params.set = 0; 2305 params.backlight_ramping_override = false; 2306 params.backlight_ramping_start = 0xCCCC; 2307 params.backlight_ramping_reduction = 0xCCCCCCCC; 2308 params.backlight_lut_array_size = 16; 2309 params.backlight_lut_array = linear_lut; 2310 2311 /* Min backlight level after ABM reduction, Don't allow below 1% 2312 * 0xFFFF x 0.01 = 0x28F 2313 */ 2314 params.min_abm_backlight = 0x28F; 2315 /* In the case where abm is implemented on dmcub, 2316 * dmcu object will be null. 2317 * ABM 2.4 and up are implemented on dmcub. 2318 */ 2319 if (dmcu) { 2320 if (!dmcu_load_iram(dmcu, params)) 2321 return -EINVAL; 2322 } else if (adev->dm.dc->ctx->dmub_srv) { 2323 struct dc_link *edp_links[MAX_NUM_EDP]; 2324 int edp_num; 2325 2326 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2327 for (i = 0; i < edp_num; i++) { 2328 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2329 return -EINVAL; 2330 } 2331 } 2332 2333 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2334 } 2335 2336 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2337 { 2338 int ret; 2339 u8 guid[16]; 2340 u64 tmp64; 2341 2342 mutex_lock(&mgr->lock); 2343 if (!mgr->mst_primary) 2344 goto out_fail; 2345 2346 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2347 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2348 goto out_fail; 2349 } 2350 2351 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2352 DP_MST_EN | 2353 DP_UP_REQ_EN | 2354 DP_UPSTREAM_IS_SRC); 2355 if (ret < 0) { 2356 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2357 goto out_fail; 2358 } 2359 2360 /* Some hubs forget their guids after they resume */ 2361 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, guid, 16); 2362 if (ret != 16) { 2363 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2364 goto out_fail; 2365 } 2366 2367 if (memchr_inv(guid, 0, 16) == NULL) { 2368 tmp64 = get_jiffies_64(); 2369 memcpy(&guid[0], &tmp64, sizeof(u64)); 2370 memcpy(&guid[8], &tmp64, sizeof(u64)); 2371 2372 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, guid, 16); 2373 2374 if (ret != 16) { 2375 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2376 goto out_fail; 2377 } 2378 } 2379 2380 memcpy(mgr->mst_primary->guid, guid, 16); 2381 2382 out_fail: 2383 mutex_unlock(&mgr->lock); 2384 } 2385 2386 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2387 { 2388 struct amdgpu_dm_connector *aconnector; 2389 struct drm_connector *connector; 2390 struct drm_connector_list_iter iter; 2391 struct drm_dp_mst_topology_mgr *mgr; 2392 2393 drm_connector_list_iter_begin(dev, &iter); 2394 drm_for_each_connector_iter(connector, &iter) { 2395 aconnector = to_amdgpu_dm_connector(connector); 2396 if (aconnector->dc_link->type != dc_connection_mst_branch || 2397 aconnector->mst_root) 2398 continue; 2399 2400 mgr = &aconnector->mst_mgr; 2401 2402 if (suspend) { 2403 drm_dp_mst_topology_mgr_suspend(mgr); 2404 } else { 2405 /* if extended timeout is supported in hardware, 2406 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2407 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2408 */ 2409 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2410 if (!dp_is_lttpr_present(aconnector->dc_link)) 2411 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2412 2413 /* TODO: move resume_mst_branch_status() into drm mst resume again 2414 * once topology probing work is pulled out from mst resume into mst 2415 * resume 2nd step. mst resume 2nd step should be called after old 2416 * state getting restored (i.e. drm_atomic_helper_resume()). 2417 */ 2418 resume_mst_branch_status(mgr); 2419 } 2420 } 2421 drm_connector_list_iter_end(&iter); 2422 } 2423 2424 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2425 { 2426 int ret = 0; 2427 2428 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2429 * on window driver dc implementation. 2430 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2431 * should be passed to smu during boot up and resume from s3. 2432 * boot up: dc calculate dcn watermark clock settings within dc_create, 2433 * dcn20_resource_construct 2434 * then call pplib functions below to pass the settings to smu: 2435 * smu_set_watermarks_for_clock_ranges 2436 * smu_set_watermarks_table 2437 * navi10_set_watermarks_table 2438 * smu_write_watermarks_table 2439 * 2440 * For Renoir, clock settings of dcn watermark are also fixed values. 2441 * dc has implemented different flow for window driver: 2442 * dc_hardware_init / dc_set_power_state 2443 * dcn10_init_hw 2444 * notify_wm_ranges 2445 * set_wm_ranges 2446 * -- Linux 2447 * smu_set_watermarks_for_clock_ranges 2448 * renoir_set_watermarks_table 2449 * smu_write_watermarks_table 2450 * 2451 * For Linux, 2452 * dc_hardware_init -> amdgpu_dm_init 2453 * dc_set_power_state --> dm_resume 2454 * 2455 * therefore, this function apply to navi10/12/14 but not Renoir 2456 * * 2457 */ 2458 switch (adev->ip_versions[DCE_HWIP][0]) { 2459 case IP_VERSION(2, 0, 2): 2460 case IP_VERSION(2, 0, 0): 2461 break; 2462 default: 2463 return 0; 2464 } 2465 2466 ret = amdgpu_dpm_write_watermarks_table(adev); 2467 if (ret) { 2468 DRM_ERROR("Failed to update WMTABLE!\n"); 2469 return ret; 2470 } 2471 2472 return 0; 2473 } 2474 2475 /** 2476 * dm_hw_init() - Initialize DC device 2477 * @handle: The base driver device containing the amdgpu_dm device. 2478 * 2479 * Initialize the &struct amdgpu_display_manager device. This involves calling 2480 * the initializers of each DM component, then populating the struct with them. 2481 * 2482 * Although the function implies hardware initialization, both hardware and 2483 * software are initialized here. Splitting them out to their relevant init 2484 * hooks is a future TODO item. 2485 * 2486 * Some notable things that are initialized here: 2487 * 2488 * - Display Core, both software and hardware 2489 * - DC modules that we need (freesync and color management) 2490 * - DRM software states 2491 * - Interrupt sources and handlers 2492 * - Vblank support 2493 * - Debug FS entries, if enabled 2494 */ 2495 static int dm_hw_init(void *handle) 2496 { 2497 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2498 /* Create DAL display manager */ 2499 amdgpu_dm_init(adev); 2500 amdgpu_dm_hpd_init(adev); 2501 2502 return 0; 2503 } 2504 2505 /** 2506 * dm_hw_fini() - Teardown DC device 2507 * @handle: The base driver device containing the amdgpu_dm device. 2508 * 2509 * Teardown components within &struct amdgpu_display_manager that require 2510 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2511 * were loaded. Also flush IRQ workqueues and disable them. 2512 */ 2513 static int dm_hw_fini(void *handle) 2514 { 2515 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 2516 2517 amdgpu_dm_hpd_fini(adev); 2518 2519 amdgpu_dm_irq_fini(adev); 2520 amdgpu_dm_fini(adev); 2521 return 0; 2522 } 2523 2524 2525 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2526 struct dc_state *state, bool enable) 2527 { 2528 enum dc_irq_source irq_source; 2529 struct amdgpu_crtc *acrtc; 2530 int rc = -EBUSY; 2531 int i = 0; 2532 2533 for (i = 0; i < state->stream_count; i++) { 2534 acrtc = get_crtc_by_otg_inst( 2535 adev, state->stream_status[i].primary_otg_inst); 2536 2537 if (acrtc && state->stream_status[i].plane_count != 0) { 2538 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2539 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2540 if (rc) 2541 DRM_WARN("Failed to %s pflip interrupts\n", 2542 enable ? "enable" : "disable"); 2543 2544 if (enable) { 2545 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 2546 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 2547 } else 2548 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 2549 2550 if (rc) 2551 DRM_WARN("Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 2552 2553 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 2554 /* During gpu-reset we disable and then enable vblank irq, so 2555 * don't use amdgpu_irq_get/put() to avoid refcount change. 2556 */ 2557 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 2558 DRM_WARN("Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 2559 } 2560 } 2561 2562 } 2563 2564 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 2565 { 2566 struct dc_state *context = NULL; 2567 enum dc_status res = DC_ERROR_UNEXPECTED; 2568 int i; 2569 struct dc_stream_state *del_streams[MAX_PIPES]; 2570 int del_streams_count = 0; 2571 2572 memset(del_streams, 0, sizeof(del_streams)); 2573 2574 context = dc_create_state(dc); 2575 if (context == NULL) 2576 goto context_alloc_fail; 2577 2578 dc_resource_state_copy_construct_current(dc, context); 2579 2580 /* First remove from context all streams */ 2581 for (i = 0; i < context->stream_count; i++) { 2582 struct dc_stream_state *stream = context->streams[i]; 2583 2584 del_streams[del_streams_count++] = stream; 2585 } 2586 2587 /* Remove all planes for removed streams and then remove the streams */ 2588 for (i = 0; i < del_streams_count; i++) { 2589 if (!dc_rem_all_planes_for_stream(dc, del_streams[i], context)) { 2590 res = DC_FAIL_DETACH_SURFACES; 2591 goto fail; 2592 } 2593 2594 res = dc_remove_stream_from_ctx(dc, context, del_streams[i]); 2595 if (res != DC_OK) 2596 goto fail; 2597 } 2598 2599 res = dc_commit_streams(dc, context->streams, context->stream_count); 2600 2601 fail: 2602 dc_release_state(context); 2603 2604 context_alloc_fail: 2605 return res; 2606 } 2607 2608 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 2609 { 2610 int i; 2611 2612 if (dm->hpd_rx_offload_wq) { 2613 for (i = 0; i < dm->dc->caps.max_links; i++) 2614 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 2615 } 2616 } 2617 2618 static int dm_suspend(void *handle) 2619 { 2620 struct amdgpu_device *adev = handle; 2621 struct amdgpu_display_manager *dm = &adev->dm; 2622 int ret = 0; 2623 2624 if (amdgpu_in_reset(adev)) { 2625 mutex_lock(&dm->dc_lock); 2626 2627 dc_allow_idle_optimizations(adev->dm.dc, false); 2628 2629 dm->cached_dc_state = dc_copy_state(dm->dc->current_state); 2630 2631 if (dm->cached_dc_state) 2632 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 2633 2634 amdgpu_dm_commit_zero_streams(dm->dc); 2635 2636 amdgpu_dm_irq_suspend(adev); 2637 2638 hpd_rx_irq_work_suspend(dm); 2639 2640 return ret; 2641 } 2642 2643 WARN_ON(adev->dm.cached_state); 2644 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 2645 2646 s3_handle_mst(adev_to_drm(adev), true); 2647 2648 amdgpu_dm_irq_suspend(adev); 2649 2650 hpd_rx_irq_work_suspend(dm); 2651 2652 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 2653 2654 return 0; 2655 } 2656 2657 struct amdgpu_dm_connector * 2658 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 2659 struct drm_crtc *crtc) 2660 { 2661 u32 i; 2662 struct drm_connector_state *new_con_state; 2663 struct drm_connector *connector; 2664 struct drm_crtc *crtc_from_state; 2665 2666 for_each_new_connector_in_state(state, connector, new_con_state, i) { 2667 crtc_from_state = new_con_state->crtc; 2668 2669 if (crtc_from_state == crtc) 2670 return to_amdgpu_dm_connector(connector); 2671 } 2672 2673 return NULL; 2674 } 2675 2676 static void emulated_link_detect(struct dc_link *link) 2677 { 2678 struct dc_sink_init_data sink_init_data = { 0 }; 2679 struct display_sink_capability sink_caps = { 0 }; 2680 enum dc_edid_status edid_status; 2681 struct dc_context *dc_ctx = link->ctx; 2682 struct dc_sink *sink = NULL; 2683 struct dc_sink *prev_sink = NULL; 2684 2685 link->type = dc_connection_none; 2686 prev_sink = link->local_sink; 2687 2688 if (prev_sink) 2689 dc_sink_release(prev_sink); 2690 2691 switch (link->connector_signal) { 2692 case SIGNAL_TYPE_HDMI_TYPE_A: { 2693 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2694 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 2695 break; 2696 } 2697 2698 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 2699 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2700 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 2701 break; 2702 } 2703 2704 case SIGNAL_TYPE_DVI_DUAL_LINK: { 2705 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2706 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 2707 break; 2708 } 2709 2710 case SIGNAL_TYPE_LVDS: { 2711 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 2712 sink_caps.signal = SIGNAL_TYPE_LVDS; 2713 break; 2714 } 2715 2716 case SIGNAL_TYPE_EDP: { 2717 sink_caps.transaction_type = 2718 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2719 sink_caps.signal = SIGNAL_TYPE_EDP; 2720 break; 2721 } 2722 2723 case SIGNAL_TYPE_DISPLAY_PORT: { 2724 sink_caps.transaction_type = 2725 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 2726 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 2727 break; 2728 } 2729 2730 default: 2731 DC_ERROR("Invalid connector type! signal:%d\n", 2732 link->connector_signal); 2733 return; 2734 } 2735 2736 sink_init_data.link = link; 2737 sink_init_data.sink_signal = sink_caps.signal; 2738 2739 sink = dc_sink_create(&sink_init_data); 2740 if (!sink) { 2741 DC_ERROR("Failed to create sink!\n"); 2742 return; 2743 } 2744 2745 /* dc_sink_create returns a new reference */ 2746 link->local_sink = sink; 2747 2748 edid_status = dm_helpers_read_local_edid( 2749 link->ctx, 2750 link, 2751 sink); 2752 2753 if (edid_status != EDID_OK) 2754 DC_ERROR("Failed to read EDID"); 2755 2756 } 2757 2758 static void dm_gpureset_commit_state(struct dc_state *dc_state, 2759 struct amdgpu_display_manager *dm) 2760 { 2761 struct { 2762 struct dc_surface_update surface_updates[MAX_SURFACES]; 2763 struct dc_plane_info plane_infos[MAX_SURFACES]; 2764 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 2765 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 2766 struct dc_stream_update stream_update; 2767 } *bundle; 2768 int k, m; 2769 2770 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 2771 2772 if (!bundle) { 2773 dm_error("Failed to allocate update bundle\n"); 2774 goto cleanup; 2775 } 2776 2777 for (k = 0; k < dc_state->stream_count; k++) { 2778 bundle->stream_update.stream = dc_state->streams[k]; 2779 2780 for (m = 0; m < dc_state->stream_status->plane_count; m++) { 2781 bundle->surface_updates[m].surface = 2782 dc_state->stream_status->plane_states[m]; 2783 bundle->surface_updates[m].surface->force_full_update = 2784 true; 2785 } 2786 2787 update_planes_and_stream_adapter(dm->dc, 2788 UPDATE_TYPE_FULL, 2789 dc_state->stream_status->plane_count, 2790 dc_state->streams[k], 2791 &bundle->stream_update, 2792 bundle->surface_updates); 2793 } 2794 2795 cleanup: 2796 kfree(bundle); 2797 } 2798 2799 static int dm_resume(void *handle) 2800 { 2801 struct amdgpu_device *adev = handle; 2802 struct drm_device *ddev = adev_to_drm(adev); 2803 struct amdgpu_display_manager *dm = &adev->dm; 2804 struct amdgpu_dm_connector *aconnector; 2805 struct drm_connector *connector; 2806 struct drm_connector_list_iter iter; 2807 struct drm_crtc *crtc; 2808 struct drm_crtc_state *new_crtc_state; 2809 struct dm_crtc_state *dm_new_crtc_state; 2810 struct drm_plane *plane; 2811 struct drm_plane_state *new_plane_state; 2812 struct dm_plane_state *dm_new_plane_state; 2813 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 2814 enum dc_connection_type new_connection_type = dc_connection_none; 2815 struct dc_state *dc_state; 2816 int i, r, j, ret; 2817 bool need_hotplug = false; 2818 2819 if (amdgpu_in_reset(adev)) { 2820 dc_state = dm->cached_dc_state; 2821 2822 /* 2823 * The dc->current_state is backed up into dm->cached_dc_state 2824 * before we commit 0 streams. 2825 * 2826 * DC will clear link encoder assignments on the real state 2827 * but the changes won't propagate over to the copy we made 2828 * before the 0 streams commit. 2829 * 2830 * DC expects that link encoder assignments are *not* valid 2831 * when committing a state, so as a workaround we can copy 2832 * off of the current state. 2833 * 2834 * We lose the previous assignments, but we had already 2835 * commit 0 streams anyway. 2836 */ 2837 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 2838 2839 r = dm_dmub_hw_init(adev); 2840 if (r) 2841 DRM_ERROR("DMUB interface failed to initialize: status=%d\n", r); 2842 2843 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2844 dc_resume(dm->dc); 2845 2846 amdgpu_dm_irq_resume_early(adev); 2847 2848 for (i = 0; i < dc_state->stream_count; i++) { 2849 dc_state->streams[i]->mode_changed = true; 2850 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 2851 dc_state->stream_status[i].plane_states[j]->update_flags.raw 2852 = 0xffffffff; 2853 } 2854 } 2855 2856 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2857 amdgpu_dm_outbox_init(adev); 2858 dc_enable_dmub_outbox(adev->dm.dc); 2859 } 2860 2861 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 2862 2863 dm_gpureset_commit_state(dm->cached_dc_state, dm); 2864 2865 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 2866 2867 dc_release_state(dm->cached_dc_state); 2868 dm->cached_dc_state = NULL; 2869 2870 amdgpu_dm_irq_resume_late(adev); 2871 2872 mutex_unlock(&dm->dc_lock); 2873 2874 return 0; 2875 } 2876 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 2877 dc_release_state(dm_state->context); 2878 dm_state->context = dc_create_state(dm->dc); 2879 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 2880 dc_resource_state_construct(dm->dc, dm_state->context); 2881 2882 /* Before powering on DC we need to re-initialize DMUB. */ 2883 dm_dmub_hw_resume(adev); 2884 2885 /* Re-enable outbox interrupts for DPIA. */ 2886 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2887 amdgpu_dm_outbox_init(adev); 2888 dc_enable_dmub_outbox(adev->dm.dc); 2889 } 2890 2891 /* power on hardware */ 2892 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 2893 2894 /* program HPD filter */ 2895 dc_resume(dm->dc); 2896 2897 /* 2898 * early enable HPD Rx IRQ, should be done before set mode as short 2899 * pulse interrupts are used for MST 2900 */ 2901 amdgpu_dm_irq_resume_early(adev); 2902 2903 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 2904 s3_handle_mst(ddev, false); 2905 2906 /* Do detection*/ 2907 drm_connector_list_iter_begin(ddev, &iter); 2908 drm_for_each_connector_iter(connector, &iter) { 2909 aconnector = to_amdgpu_dm_connector(connector); 2910 2911 if (!aconnector->dc_link) 2912 continue; 2913 2914 /* 2915 * this is the case when traversing through already created end sink 2916 * MST connectors, should be skipped 2917 */ 2918 if (aconnector && aconnector->mst_root) 2919 continue; 2920 2921 mutex_lock(&aconnector->hpd_lock); 2922 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 2923 DRM_ERROR("KMS: Failed to detect connector\n"); 2924 2925 if (aconnector->base.force && new_connection_type == dc_connection_none) { 2926 emulated_link_detect(aconnector->dc_link); 2927 } else { 2928 mutex_lock(&dm->dc_lock); 2929 dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 2930 mutex_unlock(&dm->dc_lock); 2931 } 2932 2933 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 2934 aconnector->fake_enable = false; 2935 2936 if (aconnector->dc_sink) 2937 dc_sink_release(aconnector->dc_sink); 2938 aconnector->dc_sink = NULL; 2939 amdgpu_dm_update_connector_after_detect(aconnector); 2940 mutex_unlock(&aconnector->hpd_lock); 2941 } 2942 drm_connector_list_iter_end(&iter); 2943 2944 /* Force mode set in atomic commit */ 2945 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) 2946 new_crtc_state->active_changed = true; 2947 2948 /* 2949 * atomic_check is expected to create the dc states. We need to release 2950 * them here, since they were duplicated as part of the suspend 2951 * procedure. 2952 */ 2953 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 2954 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 2955 if (dm_new_crtc_state->stream) { 2956 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 2957 dc_stream_release(dm_new_crtc_state->stream); 2958 dm_new_crtc_state->stream = NULL; 2959 } 2960 dm_new_crtc_state->base.color_mgmt_changed = true; 2961 } 2962 2963 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 2964 dm_new_plane_state = to_dm_plane_state(new_plane_state); 2965 if (dm_new_plane_state->dc_state) { 2966 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 2967 dc_plane_state_release(dm_new_plane_state->dc_state); 2968 dm_new_plane_state->dc_state = NULL; 2969 } 2970 } 2971 2972 drm_atomic_helper_resume(ddev, dm->cached_state); 2973 2974 dm->cached_state = NULL; 2975 2976 /* Do mst topology probing after resuming cached state*/ 2977 drm_connector_list_iter_begin(ddev, &iter); 2978 drm_for_each_connector_iter(connector, &iter) { 2979 2980 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2981 continue; 2982 2983 aconnector = to_amdgpu_dm_connector(connector); 2984 if (aconnector->dc_link->type != dc_connection_mst_branch || 2985 aconnector->mst_root) 2986 continue; 2987 2988 ret = drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr, true); 2989 2990 if (ret < 0) { 2991 dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2992 aconnector->dc_link); 2993 need_hotplug = true; 2994 } 2995 } 2996 drm_connector_list_iter_end(&iter); 2997 2998 if (need_hotplug) 2999 drm_kms_helper_hotplug_event(ddev); 3000 3001 amdgpu_dm_irq_resume_late(adev); 3002 3003 amdgpu_dm_smu_write_watermarks_table(adev); 3004 3005 return 0; 3006 } 3007 3008 /** 3009 * DOC: DM Lifecycle 3010 * 3011 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3012 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3013 * the base driver's device list to be initialized and torn down accordingly. 3014 * 3015 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3016 */ 3017 3018 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3019 .name = "dm", 3020 .early_init = dm_early_init, 3021 .late_init = dm_late_init, 3022 .sw_init = dm_sw_init, 3023 .sw_fini = dm_sw_fini, 3024 .early_fini = amdgpu_dm_early_fini, 3025 .hw_init = dm_hw_init, 3026 .hw_fini = dm_hw_fini, 3027 .suspend = dm_suspend, 3028 .resume = dm_resume, 3029 .is_idle = dm_is_idle, 3030 .wait_for_idle = dm_wait_for_idle, 3031 .check_soft_reset = dm_check_soft_reset, 3032 .soft_reset = dm_soft_reset, 3033 .set_clockgating_state = dm_set_clockgating_state, 3034 .set_powergating_state = dm_set_powergating_state, 3035 }; 3036 3037 const struct amdgpu_ip_block_version dm_ip_block = { 3038 .type = AMD_IP_BLOCK_TYPE_DCE, 3039 .major = 1, 3040 .minor = 0, 3041 .rev = 0, 3042 .funcs = &amdgpu_dm_funcs, 3043 }; 3044 3045 3046 /** 3047 * DOC: atomic 3048 * 3049 * *WIP* 3050 */ 3051 3052 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3053 .fb_create = amdgpu_display_user_framebuffer_create, 3054 .get_format_info = amdgpu_dm_plane_get_format_info, 3055 .atomic_check = amdgpu_dm_atomic_check, 3056 .atomic_commit = drm_atomic_helper_commit, 3057 }; 3058 3059 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3060 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3061 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3062 }; 3063 3064 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3065 { 3066 struct amdgpu_dm_backlight_caps *caps; 3067 struct drm_connector *conn_base; 3068 struct amdgpu_device *adev; 3069 struct drm_luminance_range_info *luminance_range; 3070 3071 if (aconnector->bl_idx == -1 || 3072 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3073 return; 3074 3075 conn_base = &aconnector->base; 3076 adev = drm_to_adev(conn_base->dev); 3077 3078 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3079 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3080 caps->aux_support = false; 3081 3082 if (caps->ext_caps->bits.oled == 1 3083 /* 3084 * || 3085 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3086 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3087 */) 3088 caps->aux_support = true; 3089 3090 if (amdgpu_backlight == 0) 3091 caps->aux_support = false; 3092 else if (amdgpu_backlight == 1) 3093 caps->aux_support = true; 3094 3095 luminance_range = &conn_base->display_info.luminance_range; 3096 3097 if (luminance_range->max_luminance) { 3098 caps->aux_min_input_signal = luminance_range->min_luminance; 3099 caps->aux_max_input_signal = luminance_range->max_luminance; 3100 } else { 3101 caps->aux_min_input_signal = 0; 3102 caps->aux_max_input_signal = 512; 3103 } 3104 } 3105 3106 void amdgpu_dm_update_connector_after_detect( 3107 struct amdgpu_dm_connector *aconnector) 3108 { 3109 struct drm_connector *connector = &aconnector->base; 3110 struct drm_device *dev = connector->dev; 3111 struct dc_sink *sink; 3112 3113 /* MST handled by drm_mst framework */ 3114 if (aconnector->mst_mgr.mst_state == true) 3115 return; 3116 3117 sink = aconnector->dc_link->local_sink; 3118 if (sink) 3119 dc_sink_retain(sink); 3120 3121 /* 3122 * Edid mgmt connector gets first update only in mode_valid hook and then 3123 * the connector sink is set to either fake or physical sink depends on link status. 3124 * Skip if already done during boot. 3125 */ 3126 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3127 && aconnector->dc_em_sink) { 3128 3129 /* 3130 * For S3 resume with headless use eml_sink to fake stream 3131 * because on resume connector->sink is set to NULL 3132 */ 3133 mutex_lock(&dev->mode_config.mutex); 3134 3135 if (sink) { 3136 if (aconnector->dc_sink) { 3137 amdgpu_dm_update_freesync_caps(connector, NULL); 3138 /* 3139 * retain and release below are used to 3140 * bump up refcount for sink because the link doesn't point 3141 * to it anymore after disconnect, so on next crtc to connector 3142 * reshuffle by UMD we will get into unwanted dc_sink release 3143 */ 3144 dc_sink_release(aconnector->dc_sink); 3145 } 3146 aconnector->dc_sink = sink; 3147 dc_sink_retain(aconnector->dc_sink); 3148 amdgpu_dm_update_freesync_caps(connector, 3149 aconnector->edid); 3150 } else { 3151 amdgpu_dm_update_freesync_caps(connector, NULL); 3152 if (!aconnector->dc_sink) { 3153 aconnector->dc_sink = aconnector->dc_em_sink; 3154 dc_sink_retain(aconnector->dc_sink); 3155 } 3156 } 3157 3158 mutex_unlock(&dev->mode_config.mutex); 3159 3160 if (sink) 3161 dc_sink_release(sink); 3162 return; 3163 } 3164 3165 /* 3166 * TODO: temporary guard to look for proper fix 3167 * if this sink is MST sink, we should not do anything 3168 */ 3169 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) { 3170 dc_sink_release(sink); 3171 return; 3172 } 3173 3174 if (aconnector->dc_sink == sink) { 3175 /* 3176 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3177 * Do nothing!! 3178 */ 3179 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n", 3180 aconnector->connector_id); 3181 if (sink) 3182 dc_sink_release(sink); 3183 return; 3184 } 3185 3186 DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3187 aconnector->connector_id, aconnector->dc_sink, sink); 3188 3189 mutex_lock(&dev->mode_config.mutex); 3190 3191 /* 3192 * 1. Update status of the drm connector 3193 * 2. Send an event and let userspace tell us what to do 3194 */ 3195 if (sink) { 3196 /* 3197 * TODO: check if we still need the S3 mode update workaround. 3198 * If yes, put it here. 3199 */ 3200 if (aconnector->dc_sink) { 3201 amdgpu_dm_update_freesync_caps(connector, NULL); 3202 dc_sink_release(aconnector->dc_sink); 3203 } 3204 3205 aconnector->dc_sink = sink; 3206 dc_sink_retain(aconnector->dc_sink); 3207 if (sink->dc_edid.length == 0) { 3208 aconnector->edid = NULL; 3209 if (aconnector->dc_link->aux_mode) { 3210 drm_dp_cec_unset_edid( 3211 &aconnector->dm_dp_aux.aux); 3212 } 3213 } else { 3214 aconnector->edid = 3215 (struct edid *)sink->dc_edid.raw_edid; 3216 3217 if (aconnector->dc_link->aux_mode) 3218 drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux, 3219 aconnector->edid); 3220 } 3221 3222 if (!aconnector->timing_requested) { 3223 aconnector->timing_requested = 3224 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3225 if (!aconnector->timing_requested) 3226 dm_error("failed to create aconnector->requested_timing\n"); 3227 } 3228 3229 drm_connector_update_edid_property(connector, aconnector->edid); 3230 amdgpu_dm_update_freesync_caps(connector, aconnector->edid); 3231 update_connector_ext_caps(aconnector); 3232 } else { 3233 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3234 amdgpu_dm_update_freesync_caps(connector, NULL); 3235 drm_connector_update_edid_property(connector, NULL); 3236 aconnector->num_modes = 0; 3237 dc_sink_release(aconnector->dc_sink); 3238 aconnector->dc_sink = NULL; 3239 aconnector->edid = NULL; 3240 kfree(aconnector->timing_requested); 3241 aconnector->timing_requested = NULL; 3242 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3243 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3244 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3245 } 3246 3247 mutex_unlock(&dev->mode_config.mutex); 3248 3249 update_subconnector_property(aconnector); 3250 3251 if (sink) 3252 dc_sink_release(sink); 3253 } 3254 3255 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3256 { 3257 struct drm_connector *connector = &aconnector->base; 3258 struct drm_device *dev = connector->dev; 3259 enum dc_connection_type new_connection_type = dc_connection_none; 3260 struct amdgpu_device *adev = drm_to_adev(dev); 3261 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3262 bool ret = false; 3263 3264 if (adev->dm.disable_hpd_irq) 3265 return; 3266 3267 /* 3268 * In case of failure or MST no need to update connector status or notify the OS 3269 * since (for MST case) MST does this in its own context. 3270 */ 3271 mutex_lock(&aconnector->hpd_lock); 3272 3273 if (adev->dm.hdcp_workqueue) { 3274 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3275 dm_con_state->update_hdcp = true; 3276 } 3277 if (aconnector->fake_enable) 3278 aconnector->fake_enable = false; 3279 3280 aconnector->timing_changed = false; 3281 3282 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3283 DRM_ERROR("KMS: Failed to detect connector\n"); 3284 3285 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3286 emulated_link_detect(aconnector->dc_link); 3287 3288 drm_modeset_lock_all(dev); 3289 dm_restore_drm_connector_state(dev, connector); 3290 drm_modeset_unlock_all(dev); 3291 3292 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3293 drm_kms_helper_connector_hotplug_event(connector); 3294 } else { 3295 mutex_lock(&adev->dm.dc_lock); 3296 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3297 mutex_unlock(&adev->dm.dc_lock); 3298 if (ret) { 3299 amdgpu_dm_update_connector_after_detect(aconnector); 3300 3301 drm_modeset_lock_all(dev); 3302 dm_restore_drm_connector_state(dev, connector); 3303 drm_modeset_unlock_all(dev); 3304 3305 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3306 drm_kms_helper_connector_hotplug_event(connector); 3307 } 3308 } 3309 mutex_unlock(&aconnector->hpd_lock); 3310 3311 } 3312 3313 static void handle_hpd_irq(void *param) 3314 { 3315 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3316 3317 handle_hpd_irq_helper(aconnector); 3318 3319 } 3320 3321 static void schedule_hpd_rx_offload_work(struct hpd_rx_irq_offload_work_queue *offload_wq, 3322 union hpd_irq_data hpd_irq_data) 3323 { 3324 struct hpd_rx_irq_offload_work *offload_work = 3325 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3326 3327 if (!offload_work) { 3328 DRM_ERROR("Failed to allocate hpd_rx_irq_offload_work.\n"); 3329 return; 3330 } 3331 3332 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3333 offload_work->data = hpd_irq_data; 3334 offload_work->offload_wq = offload_wq; 3335 3336 queue_work(offload_wq->wq, &offload_work->work); 3337 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3338 } 3339 3340 static void handle_hpd_rx_irq(void *param) 3341 { 3342 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3343 struct drm_connector *connector = &aconnector->base; 3344 struct drm_device *dev = connector->dev; 3345 struct dc_link *dc_link = aconnector->dc_link; 3346 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3347 bool result = false; 3348 enum dc_connection_type new_connection_type = dc_connection_none; 3349 struct amdgpu_device *adev = drm_to_adev(dev); 3350 union hpd_irq_data hpd_irq_data; 3351 bool link_loss = false; 3352 bool has_left_work = false; 3353 int idx = dc_link->link_index; 3354 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3355 3356 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3357 3358 if (adev->dm.disable_hpd_irq) 3359 return; 3360 3361 /* 3362 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3363 * conflict, after implement i2c helper, this mutex should be 3364 * retired. 3365 */ 3366 mutex_lock(&aconnector->hpd_lock); 3367 3368 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3369 &link_loss, true, &has_left_work); 3370 3371 if (!has_left_work) 3372 goto out; 3373 3374 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3375 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3376 goto out; 3377 } 3378 3379 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3380 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3381 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3382 bool skip = false; 3383 3384 /* 3385 * DOWN_REP_MSG_RDY is also handled by polling method 3386 * mgr->cbs->poll_hpd_irq() 3387 */ 3388 spin_lock(&offload_wq->offload_lock); 3389 skip = offload_wq->is_handling_mst_msg_rdy_event; 3390 3391 if (!skip) 3392 offload_wq->is_handling_mst_msg_rdy_event = true; 3393 3394 spin_unlock(&offload_wq->offload_lock); 3395 3396 if (!skip) 3397 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3398 3399 goto out; 3400 } 3401 3402 if (link_loss) { 3403 bool skip = false; 3404 3405 spin_lock(&offload_wq->offload_lock); 3406 skip = offload_wq->is_handling_link_loss; 3407 3408 if (!skip) 3409 offload_wq->is_handling_link_loss = true; 3410 3411 spin_unlock(&offload_wq->offload_lock); 3412 3413 if (!skip) 3414 schedule_hpd_rx_offload_work(offload_wq, hpd_irq_data); 3415 3416 goto out; 3417 } 3418 } 3419 3420 out: 3421 if (result && !is_mst_root_connector) { 3422 /* Downstream Port status changed. */ 3423 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3424 DRM_ERROR("KMS: Failed to detect connector\n"); 3425 3426 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3427 emulated_link_detect(dc_link); 3428 3429 if (aconnector->fake_enable) 3430 aconnector->fake_enable = false; 3431 3432 amdgpu_dm_update_connector_after_detect(aconnector); 3433 3434 3435 drm_modeset_lock_all(dev); 3436 dm_restore_drm_connector_state(dev, connector); 3437 drm_modeset_unlock_all(dev); 3438 3439 drm_kms_helper_connector_hotplug_event(connector); 3440 } else { 3441 bool ret = false; 3442 3443 mutex_lock(&adev->dm.dc_lock); 3444 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 3445 mutex_unlock(&adev->dm.dc_lock); 3446 3447 if (ret) { 3448 if (aconnector->fake_enable) 3449 aconnector->fake_enable = false; 3450 3451 amdgpu_dm_update_connector_after_detect(aconnector); 3452 3453 drm_modeset_lock_all(dev); 3454 dm_restore_drm_connector_state(dev, connector); 3455 drm_modeset_unlock_all(dev); 3456 3457 drm_kms_helper_connector_hotplug_event(connector); 3458 } 3459 } 3460 } 3461 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 3462 if (adev->dm.hdcp_workqueue) 3463 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 3464 } 3465 3466 if (dc_link->type != dc_connection_mst_branch) 3467 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 3468 3469 mutex_unlock(&aconnector->hpd_lock); 3470 } 3471 3472 static void register_hpd_handlers(struct amdgpu_device *adev) 3473 { 3474 struct drm_device *dev = adev_to_drm(adev); 3475 struct drm_connector *connector; 3476 struct amdgpu_dm_connector *aconnector; 3477 const struct dc_link *dc_link; 3478 struct dc_interrupt_params int_params = {0}; 3479 3480 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3481 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3482 3483 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3484 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, dmub_hpd_callback, true)) 3485 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3486 3487 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, dmub_hpd_callback, true)) 3488 DRM_ERROR("amdgpu: fail to register dmub hpd callback"); 3489 } 3490 3491 list_for_each_entry(connector, 3492 &dev->mode_config.connector_list, head) { 3493 3494 aconnector = to_amdgpu_dm_connector(connector); 3495 dc_link = aconnector->dc_link; 3496 3497 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 3498 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3499 int_params.irq_source = dc_link->irq_source_hpd; 3500 3501 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3502 handle_hpd_irq, 3503 (void *) aconnector); 3504 } 3505 3506 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 3507 3508 /* Also register for DP short pulse (hpd_rx). */ 3509 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3510 int_params.irq_source = dc_link->irq_source_hpd_rx; 3511 3512 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3513 handle_hpd_rx_irq, 3514 (void *) aconnector); 3515 } 3516 } 3517 } 3518 3519 #if defined(CONFIG_DRM_AMD_DC_SI) 3520 /* Register IRQ sources and initialize IRQ callbacks */ 3521 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 3522 { 3523 struct dc *dc = adev->dm.dc; 3524 struct common_irq_params *c_irq_params; 3525 struct dc_interrupt_params int_params = {0}; 3526 int r; 3527 int i; 3528 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3529 3530 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3531 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3532 3533 /* 3534 * Actions of amdgpu_irq_add_id(): 3535 * 1. Register a set() function with base driver. 3536 * Base driver will call set() function to enable/disable an 3537 * interrupt in DC hardware. 3538 * 2. Register amdgpu_dm_irq_handler(). 3539 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3540 * coming from DC hardware. 3541 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3542 * for acknowledging and handling. 3543 */ 3544 3545 /* Use VBLANK interrupt */ 3546 for (i = 0; i < adev->mode_info.num_crtc; i++) { 3547 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 3548 if (r) { 3549 DRM_ERROR("Failed to add crtc irq id!\n"); 3550 return r; 3551 } 3552 3553 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3554 int_params.irq_source = 3555 dc_interrupt_to_irq_source(dc, i + 1, 0); 3556 3557 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3558 3559 c_irq_params->adev = adev; 3560 c_irq_params->irq_src = int_params.irq_source; 3561 3562 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3563 dm_crtc_high_irq, c_irq_params); 3564 } 3565 3566 /* Use GRPH_PFLIP interrupt */ 3567 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3568 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3569 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3570 if (r) { 3571 DRM_ERROR("Failed to add page flip irq id!\n"); 3572 return r; 3573 } 3574 3575 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3576 int_params.irq_source = 3577 dc_interrupt_to_irq_source(dc, i, 0); 3578 3579 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3580 3581 c_irq_params->adev = adev; 3582 c_irq_params->irq_src = int_params.irq_source; 3583 3584 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3585 dm_pflip_high_irq, c_irq_params); 3586 3587 } 3588 3589 /* HPD */ 3590 r = amdgpu_irq_add_id(adev, client_id, 3591 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3592 if (r) { 3593 DRM_ERROR("Failed to add hpd irq id!\n"); 3594 return r; 3595 } 3596 3597 register_hpd_handlers(adev); 3598 3599 return 0; 3600 } 3601 #endif 3602 3603 /* Register IRQ sources and initialize IRQ callbacks */ 3604 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 3605 { 3606 struct dc *dc = adev->dm.dc; 3607 struct common_irq_params *c_irq_params; 3608 struct dc_interrupt_params int_params = {0}; 3609 int r; 3610 int i; 3611 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 3612 3613 if (adev->family >= AMDGPU_FAMILY_AI) 3614 client_id = SOC15_IH_CLIENTID_DCE; 3615 3616 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3617 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3618 3619 /* 3620 * Actions of amdgpu_irq_add_id(): 3621 * 1. Register a set() function with base driver. 3622 * Base driver will call set() function to enable/disable an 3623 * interrupt in DC hardware. 3624 * 2. Register amdgpu_dm_irq_handler(). 3625 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3626 * coming from DC hardware. 3627 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3628 * for acknowledging and handling. 3629 */ 3630 3631 /* Use VBLANK interrupt */ 3632 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 3633 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 3634 if (r) { 3635 DRM_ERROR("Failed to add crtc irq id!\n"); 3636 return r; 3637 } 3638 3639 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3640 int_params.irq_source = 3641 dc_interrupt_to_irq_source(dc, i, 0); 3642 3643 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3644 3645 c_irq_params->adev = adev; 3646 c_irq_params->irq_src = int_params.irq_source; 3647 3648 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3649 dm_crtc_high_irq, c_irq_params); 3650 } 3651 3652 /* Use VUPDATE interrupt */ 3653 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 3654 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 3655 if (r) { 3656 DRM_ERROR("Failed to add vupdate irq id!\n"); 3657 return r; 3658 } 3659 3660 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3661 int_params.irq_source = 3662 dc_interrupt_to_irq_source(dc, i, 0); 3663 3664 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3665 3666 c_irq_params->adev = adev; 3667 c_irq_params->irq_src = int_params.irq_source; 3668 3669 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3670 dm_vupdate_high_irq, c_irq_params); 3671 } 3672 3673 /* Use GRPH_PFLIP interrupt */ 3674 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 3675 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 3676 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 3677 if (r) { 3678 DRM_ERROR("Failed to add page flip irq id!\n"); 3679 return r; 3680 } 3681 3682 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3683 int_params.irq_source = 3684 dc_interrupt_to_irq_source(dc, i, 0); 3685 3686 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3687 3688 c_irq_params->adev = adev; 3689 c_irq_params->irq_src = int_params.irq_source; 3690 3691 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3692 dm_pflip_high_irq, c_irq_params); 3693 3694 } 3695 3696 /* HPD */ 3697 r = amdgpu_irq_add_id(adev, client_id, 3698 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 3699 if (r) { 3700 DRM_ERROR("Failed to add hpd irq id!\n"); 3701 return r; 3702 } 3703 3704 register_hpd_handlers(adev); 3705 3706 return 0; 3707 } 3708 3709 /* Register IRQ sources and initialize IRQ callbacks */ 3710 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 3711 { 3712 struct dc *dc = adev->dm.dc; 3713 struct common_irq_params *c_irq_params; 3714 struct dc_interrupt_params int_params = {0}; 3715 int r; 3716 int i; 3717 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3718 static const unsigned int vrtl_int_srcid[] = { 3719 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 3720 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 3721 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 3722 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 3723 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 3724 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 3725 }; 3726 #endif 3727 3728 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3729 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3730 3731 /* 3732 * Actions of amdgpu_irq_add_id(): 3733 * 1. Register a set() function with base driver. 3734 * Base driver will call set() function to enable/disable an 3735 * interrupt in DC hardware. 3736 * 2. Register amdgpu_dm_irq_handler(). 3737 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 3738 * coming from DC hardware. 3739 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 3740 * for acknowledging and handling. 3741 */ 3742 3743 /* Use VSTARTUP interrupt */ 3744 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 3745 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 3746 i++) { 3747 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 3748 3749 if (r) { 3750 DRM_ERROR("Failed to add crtc irq id!\n"); 3751 return r; 3752 } 3753 3754 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3755 int_params.irq_source = 3756 dc_interrupt_to_irq_source(dc, i, 0); 3757 3758 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 3759 3760 c_irq_params->adev = adev; 3761 c_irq_params->irq_src = int_params.irq_source; 3762 3763 amdgpu_dm_irq_register_interrupt( 3764 adev, &int_params, dm_crtc_high_irq, c_irq_params); 3765 } 3766 3767 /* Use otg vertical line interrupt */ 3768 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 3769 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 3770 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 3771 vrtl_int_srcid[i], &adev->vline0_irq); 3772 3773 if (r) { 3774 DRM_ERROR("Failed to add vline0 irq id!\n"); 3775 return r; 3776 } 3777 3778 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3779 int_params.irq_source = 3780 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 3781 3782 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID) { 3783 DRM_ERROR("Failed to register vline0 irq %d!\n", vrtl_int_srcid[i]); 3784 break; 3785 } 3786 3787 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 3788 - DC_IRQ_SOURCE_DC1_VLINE0]; 3789 3790 c_irq_params->adev = adev; 3791 c_irq_params->irq_src = int_params.irq_source; 3792 3793 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3794 dm_dcn_vertical_interrupt0_high_irq, c_irq_params); 3795 } 3796 #endif 3797 3798 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 3799 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 3800 * to trigger at end of each vblank, regardless of state of the lock, 3801 * matching DCE behaviour. 3802 */ 3803 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 3804 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 3805 i++) { 3806 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 3807 3808 if (r) { 3809 DRM_ERROR("Failed to add vupdate irq id!\n"); 3810 return r; 3811 } 3812 3813 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3814 int_params.irq_source = 3815 dc_interrupt_to_irq_source(dc, i, 0); 3816 3817 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 3818 3819 c_irq_params->adev = adev; 3820 c_irq_params->irq_src = int_params.irq_source; 3821 3822 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3823 dm_vupdate_high_irq, c_irq_params); 3824 } 3825 3826 /* Use GRPH_PFLIP interrupt */ 3827 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 3828 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 3829 i++) { 3830 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 3831 if (r) { 3832 DRM_ERROR("Failed to add page flip irq id!\n"); 3833 return r; 3834 } 3835 3836 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 3837 int_params.irq_source = 3838 dc_interrupt_to_irq_source(dc, i, 0); 3839 3840 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 3841 3842 c_irq_params->adev = adev; 3843 c_irq_params->irq_src = int_params.irq_source; 3844 3845 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3846 dm_pflip_high_irq, c_irq_params); 3847 3848 } 3849 3850 /* HPD */ 3851 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 3852 &adev->hpd_irq); 3853 if (r) { 3854 DRM_ERROR("Failed to add hpd irq id!\n"); 3855 return r; 3856 } 3857 3858 register_hpd_handlers(adev); 3859 3860 return 0; 3861 } 3862 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 3863 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 3864 { 3865 struct dc *dc = adev->dm.dc; 3866 struct common_irq_params *c_irq_params; 3867 struct dc_interrupt_params int_params = {0}; 3868 int r, i; 3869 3870 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 3871 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 3872 3873 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 3874 &adev->dmub_outbox_irq); 3875 if (r) { 3876 DRM_ERROR("Failed to add outbox irq id!\n"); 3877 return r; 3878 } 3879 3880 if (dc->ctx->dmub_srv) { 3881 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 3882 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 3883 int_params.irq_source = 3884 dc_interrupt_to_irq_source(dc, i, 0); 3885 3886 c_irq_params = &adev->dm.dmub_outbox_params[0]; 3887 3888 c_irq_params->adev = adev; 3889 c_irq_params->irq_src = int_params.irq_source; 3890 3891 amdgpu_dm_irq_register_interrupt(adev, &int_params, 3892 dm_dmub_outbox1_low_irq, c_irq_params); 3893 } 3894 3895 return 0; 3896 } 3897 3898 /* 3899 * Acquires the lock for the atomic state object and returns 3900 * the new atomic state. 3901 * 3902 * This should only be called during atomic check. 3903 */ 3904 int dm_atomic_get_state(struct drm_atomic_state *state, 3905 struct dm_atomic_state **dm_state) 3906 { 3907 struct drm_device *dev = state->dev; 3908 struct amdgpu_device *adev = drm_to_adev(dev); 3909 struct amdgpu_display_manager *dm = &adev->dm; 3910 struct drm_private_state *priv_state; 3911 3912 if (*dm_state) 3913 return 0; 3914 3915 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 3916 if (IS_ERR(priv_state)) 3917 return PTR_ERR(priv_state); 3918 3919 *dm_state = to_dm_atomic_state(priv_state); 3920 3921 return 0; 3922 } 3923 3924 static struct dm_atomic_state * 3925 dm_atomic_get_new_state(struct drm_atomic_state *state) 3926 { 3927 struct drm_device *dev = state->dev; 3928 struct amdgpu_device *adev = drm_to_adev(dev); 3929 struct amdgpu_display_manager *dm = &adev->dm; 3930 struct drm_private_obj *obj; 3931 struct drm_private_state *new_obj_state; 3932 int i; 3933 3934 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 3935 if (obj->funcs == dm->atomic_obj.funcs) 3936 return to_dm_atomic_state(new_obj_state); 3937 } 3938 3939 return NULL; 3940 } 3941 3942 static struct drm_private_state * 3943 dm_atomic_duplicate_state(struct drm_private_obj *obj) 3944 { 3945 struct dm_atomic_state *old_state, *new_state; 3946 3947 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 3948 if (!new_state) 3949 return NULL; 3950 3951 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 3952 3953 old_state = to_dm_atomic_state(obj->state); 3954 3955 if (old_state && old_state->context) 3956 new_state->context = dc_copy_state(old_state->context); 3957 3958 if (!new_state->context) { 3959 kfree(new_state); 3960 return NULL; 3961 } 3962 3963 return &new_state->base; 3964 } 3965 3966 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 3967 struct drm_private_state *state) 3968 { 3969 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 3970 3971 if (dm_state && dm_state->context) 3972 dc_release_state(dm_state->context); 3973 3974 kfree(dm_state); 3975 } 3976 3977 static struct drm_private_state_funcs dm_atomic_state_funcs = { 3978 .atomic_duplicate_state = dm_atomic_duplicate_state, 3979 .atomic_destroy_state = dm_atomic_destroy_state, 3980 }; 3981 3982 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 3983 { 3984 struct dm_atomic_state *state; 3985 int r; 3986 3987 adev->mode_info.mode_config_initialized = true; 3988 3989 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 3990 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 3991 3992 adev_to_drm(adev)->mode_config.max_width = 16384; 3993 adev_to_drm(adev)->mode_config.max_height = 16384; 3994 3995 adev_to_drm(adev)->mode_config.preferred_depth = 24; 3996 if (adev->asic_type == CHIP_HAWAII) 3997 /* disable prefer shadow for now due to hibernation issues */ 3998 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 3999 else 4000 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4001 /* indicates support for immediate flip */ 4002 adev_to_drm(adev)->mode_config.async_page_flip = true; 4003 4004 state = kzalloc(sizeof(*state), GFP_KERNEL); 4005 if (!state) 4006 return -ENOMEM; 4007 4008 state->context = dc_create_state(adev->dm.dc); 4009 if (!state->context) { 4010 kfree(state); 4011 return -ENOMEM; 4012 } 4013 4014 dc_resource_state_copy_construct_current(adev->dm.dc, state->context); 4015 4016 drm_atomic_private_obj_init(adev_to_drm(adev), 4017 &adev->dm.atomic_obj, 4018 &state->base, 4019 &dm_atomic_state_funcs); 4020 4021 r = amdgpu_display_modeset_create_props(adev); 4022 if (r) { 4023 dc_release_state(state->context); 4024 kfree(state); 4025 return r; 4026 } 4027 4028 r = amdgpu_dm_audio_init(adev); 4029 if (r) { 4030 dc_release_state(state->context); 4031 kfree(state); 4032 return r; 4033 } 4034 4035 return 0; 4036 } 4037 4038 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4039 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4040 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4041 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4042 4043 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4044 int bl_idx) 4045 { 4046 #if defined(CONFIG_ACPI) 4047 struct amdgpu_dm_backlight_caps caps; 4048 4049 memset(&caps, 0, sizeof(caps)); 4050 4051 if (dm->backlight_caps[bl_idx].caps_valid) 4052 return; 4053 4054 amdgpu_acpi_get_backlight_caps(&caps); 4055 4056 /* validate the firmware value is sane */ 4057 if (caps.caps_valid) { 4058 int spread = caps.max_input_signal - caps.min_input_signal; 4059 4060 if (caps.max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4061 caps.min_input_signal < AMDGPU_DM_DEFAULT_MIN_BACKLIGHT || 4062 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4063 spread < AMDGPU_DM_MIN_SPREAD) { 4064 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4065 caps.min_input_signal, caps.max_input_signal); 4066 caps.caps_valid = false; 4067 } 4068 } 4069 4070 if (caps.caps_valid) { 4071 dm->backlight_caps[bl_idx].caps_valid = true; 4072 if (caps.aux_support) 4073 return; 4074 dm->backlight_caps[bl_idx].min_input_signal = caps.min_input_signal; 4075 dm->backlight_caps[bl_idx].max_input_signal = caps.max_input_signal; 4076 } else { 4077 dm->backlight_caps[bl_idx].min_input_signal = 4078 AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4079 dm->backlight_caps[bl_idx].max_input_signal = 4080 AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4081 } 4082 #else 4083 if (dm->backlight_caps[bl_idx].aux_support) 4084 return; 4085 4086 dm->backlight_caps[bl_idx].min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4087 dm->backlight_caps[bl_idx].max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4088 #endif 4089 } 4090 4091 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4092 unsigned int *min, unsigned int *max) 4093 { 4094 if (!caps) 4095 return 0; 4096 4097 if (caps->aux_support) { 4098 // Firmware limits are in nits, DC API wants millinits. 4099 *max = 1000 * caps->aux_max_input_signal; 4100 *min = 1000 * caps->aux_min_input_signal; 4101 } else { 4102 // Firmware limits are 8-bit, PWM control is 16-bit. 4103 *max = 0x101 * caps->max_input_signal; 4104 *min = 0x101 * caps->min_input_signal; 4105 } 4106 return 1; 4107 } 4108 4109 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4110 uint32_t brightness) 4111 { 4112 unsigned int min, max; 4113 4114 if (!get_brightness_range(caps, &min, &max)) 4115 return brightness; 4116 4117 // Rescale 0..255 to min..max 4118 return min + DIV_ROUND_CLOSEST((max - min) * brightness, 4119 AMDGPU_MAX_BL_LEVEL); 4120 } 4121 4122 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4123 uint32_t brightness) 4124 { 4125 unsigned int min, max; 4126 4127 if (!get_brightness_range(caps, &min, &max)) 4128 return brightness; 4129 4130 if (brightness < min) 4131 return 0; 4132 // Rescale min..max to 0..255 4133 return DIV_ROUND_CLOSEST(AMDGPU_MAX_BL_LEVEL * (brightness - min), 4134 max - min); 4135 } 4136 4137 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4138 int bl_idx, 4139 u32 user_brightness) 4140 { 4141 struct amdgpu_dm_backlight_caps caps; 4142 struct dc_link *link; 4143 u32 brightness; 4144 bool rc; 4145 4146 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4147 caps = dm->backlight_caps[bl_idx]; 4148 4149 dm->brightness[bl_idx] = user_brightness; 4150 /* update scratch register */ 4151 if (bl_idx == 0) 4152 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4153 brightness = convert_brightness_from_user(&caps, dm->brightness[bl_idx]); 4154 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4155 4156 /* Change brightness based on AUX property */ 4157 if (caps.aux_support) { 4158 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4159 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4160 if (!rc) 4161 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4162 } else { 4163 rc = dc_link_set_backlight_level(link, brightness, 0); 4164 if (!rc) 4165 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4166 } 4167 4168 if (rc) 4169 dm->actual_brightness[bl_idx] = user_brightness; 4170 } 4171 4172 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4173 { 4174 struct amdgpu_display_manager *dm = bl_get_data(bd); 4175 int i; 4176 4177 for (i = 0; i < dm->num_of_edps; i++) { 4178 if (bd == dm->backlight_dev[i]) 4179 break; 4180 } 4181 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4182 i = 0; 4183 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4184 4185 return 0; 4186 } 4187 4188 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4189 int bl_idx) 4190 { 4191 int ret; 4192 struct amdgpu_dm_backlight_caps caps; 4193 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4194 4195 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4196 caps = dm->backlight_caps[bl_idx]; 4197 4198 if (caps.aux_support) { 4199 u32 avg, peak; 4200 bool rc; 4201 4202 rc = dc_link_get_backlight_level_nits(link, &avg, &peak); 4203 if (!rc) 4204 return dm->brightness[bl_idx]; 4205 return convert_brightness_to_user(&caps, avg); 4206 } 4207 4208 ret = dc_link_get_backlight_level(link); 4209 4210 if (ret == DC_ERROR_UNEXPECTED) 4211 return dm->brightness[bl_idx]; 4212 4213 return convert_brightness_to_user(&caps, ret); 4214 } 4215 4216 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4217 { 4218 struct amdgpu_display_manager *dm = bl_get_data(bd); 4219 int i; 4220 4221 for (i = 0; i < dm->num_of_edps; i++) { 4222 if (bd == dm->backlight_dev[i]) 4223 break; 4224 } 4225 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4226 i = 0; 4227 return amdgpu_dm_backlight_get_level(dm, i); 4228 } 4229 4230 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4231 .options = BL_CORE_SUSPENDRESUME, 4232 .get_brightness = amdgpu_dm_backlight_get_brightness, 4233 .update_status = amdgpu_dm_backlight_update_status, 4234 }; 4235 4236 static void 4237 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4238 { 4239 struct drm_device *drm = aconnector->base.dev; 4240 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4241 struct backlight_properties props = { 0 }; 4242 char bl_name[16]; 4243 4244 if (aconnector->bl_idx == -1) 4245 return; 4246 4247 if (!acpi_video_backlight_use_native()) { 4248 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4249 /* Try registering an ACPI video backlight device instead. */ 4250 acpi_video_register_backlight(); 4251 return; 4252 } 4253 4254 props.max_brightness = AMDGPU_MAX_BL_LEVEL; 4255 props.brightness = AMDGPU_MAX_BL_LEVEL; 4256 props.type = BACKLIGHT_RAW; 4257 4258 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 4259 drm->primary->index + aconnector->bl_idx); 4260 4261 dm->backlight_dev[aconnector->bl_idx] = 4262 backlight_device_register(bl_name, aconnector->base.kdev, dm, 4263 &amdgpu_dm_backlight_ops, &props); 4264 4265 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 4266 DRM_ERROR("DM: Backlight registration failed!\n"); 4267 dm->backlight_dev[aconnector->bl_idx] = NULL; 4268 } else 4269 DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name); 4270 } 4271 4272 static int initialize_plane(struct amdgpu_display_manager *dm, 4273 struct amdgpu_mode_info *mode_info, int plane_id, 4274 enum drm_plane_type plane_type, 4275 const struct dc_plane_cap *plane_cap) 4276 { 4277 struct drm_plane *plane; 4278 unsigned long possible_crtcs; 4279 int ret = 0; 4280 4281 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 4282 if (!plane) { 4283 DRM_ERROR("KMS: Failed to allocate plane\n"); 4284 return -ENOMEM; 4285 } 4286 plane->type = plane_type; 4287 4288 /* 4289 * HACK: IGT tests expect that the primary plane for a CRTC 4290 * can only have one possible CRTC. Only expose support for 4291 * any CRTC if they're not going to be used as a primary plane 4292 * for a CRTC - like overlay or underlay planes. 4293 */ 4294 possible_crtcs = 1 << plane_id; 4295 if (plane_id >= dm->dc->caps.max_streams) 4296 possible_crtcs = 0xff; 4297 4298 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 4299 4300 if (ret) { 4301 DRM_ERROR("KMS: Failed to initialize plane\n"); 4302 kfree(plane); 4303 return ret; 4304 } 4305 4306 if (mode_info) 4307 mode_info->planes[plane_id] = plane; 4308 4309 return ret; 4310 } 4311 4312 4313 static void setup_backlight_device(struct amdgpu_display_manager *dm, 4314 struct amdgpu_dm_connector *aconnector) 4315 { 4316 struct dc_link *link = aconnector->dc_link; 4317 int bl_idx = dm->num_of_edps; 4318 4319 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 4320 link->type == dc_connection_none) 4321 return; 4322 4323 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 4324 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 4325 return; 4326 } 4327 4328 aconnector->bl_idx = bl_idx; 4329 4330 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4331 dm->brightness[bl_idx] = AMDGPU_MAX_BL_LEVEL; 4332 dm->backlight_link[bl_idx] = link; 4333 dm->num_of_edps++; 4334 4335 update_connector_ext_caps(aconnector); 4336 } 4337 4338 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 4339 4340 /* 4341 * In this architecture, the association 4342 * connector -> encoder -> crtc 4343 * id not really requried. The crtc and connector will hold the 4344 * display_index as an abstraction to use with DAL component 4345 * 4346 * Returns 0 on success 4347 */ 4348 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 4349 { 4350 struct amdgpu_display_manager *dm = &adev->dm; 4351 s32 i; 4352 struct amdgpu_dm_connector *aconnector = NULL; 4353 struct amdgpu_encoder *aencoder = NULL; 4354 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4355 u32 link_cnt; 4356 s32 primary_planes; 4357 enum dc_connection_type new_connection_type = dc_connection_none; 4358 const struct dc_plane_cap *plane; 4359 bool psr_feature_enabled = false; 4360 int max_overlay = dm->dc->caps.max_slave_planes; 4361 4362 dm->display_indexes_num = dm->dc->caps.max_streams; 4363 /* Update the actual used number of crtc */ 4364 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 4365 4366 amdgpu_dm_set_irq_funcs(adev); 4367 4368 link_cnt = dm->dc->caps.max_links; 4369 if (amdgpu_dm_mode_config_init(dm->adev)) { 4370 DRM_ERROR("DM: Failed to initialize mode config\n"); 4371 return -EINVAL; 4372 } 4373 4374 /* There is one primary plane per CRTC */ 4375 primary_planes = dm->dc->caps.max_streams; 4376 if (primary_planes > AMDGPU_MAX_PLANES) { 4377 DRM_ERROR("DM: Plane nums out of 6 planes\n"); 4378 return -EINVAL; 4379 } 4380 4381 /* 4382 * Initialize primary planes, implicit planes for legacy IOCTLS. 4383 * Order is reversed to match iteration order in atomic check. 4384 */ 4385 for (i = (primary_planes - 1); i >= 0; i--) { 4386 plane = &dm->dc->caps.planes[i]; 4387 4388 if (initialize_plane(dm, mode_info, i, 4389 DRM_PLANE_TYPE_PRIMARY, plane)) { 4390 DRM_ERROR("KMS: Failed to initialize primary plane\n"); 4391 goto fail; 4392 } 4393 } 4394 4395 /* 4396 * Initialize overlay planes, index starting after primary planes. 4397 * These planes have a higher DRM index than the primary planes since 4398 * they should be considered as having a higher z-order. 4399 * Order is reversed to match iteration order in atomic check. 4400 * 4401 * Only support DCN for now, and only expose one so we don't encourage 4402 * userspace to use up all the pipes. 4403 */ 4404 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 4405 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 4406 4407 /* Do not create overlay if MPO disabled */ 4408 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 4409 break; 4410 4411 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 4412 continue; 4413 4414 if (!plane->pixel_format_support.argb8888) 4415 continue; 4416 4417 if (max_overlay-- == 0) 4418 break; 4419 4420 if (initialize_plane(dm, NULL, primary_planes + i, 4421 DRM_PLANE_TYPE_OVERLAY, plane)) { 4422 DRM_ERROR("KMS: Failed to initialize overlay plane\n"); 4423 goto fail; 4424 } 4425 } 4426 4427 for (i = 0; i < dm->dc->caps.max_streams; i++) 4428 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 4429 DRM_ERROR("KMS: Failed to initialize crtc\n"); 4430 goto fail; 4431 } 4432 4433 /* Use Outbox interrupt */ 4434 switch (adev->ip_versions[DCE_HWIP][0]) { 4435 case IP_VERSION(3, 0, 0): 4436 case IP_VERSION(3, 1, 2): 4437 case IP_VERSION(3, 1, 3): 4438 case IP_VERSION(3, 1, 4): 4439 case IP_VERSION(3, 1, 5): 4440 case IP_VERSION(3, 1, 6): 4441 case IP_VERSION(3, 2, 0): 4442 case IP_VERSION(3, 2, 1): 4443 case IP_VERSION(2, 1, 0): 4444 if (register_outbox_irq_handlers(dm->adev)) { 4445 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4446 goto fail; 4447 } 4448 break; 4449 default: 4450 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 4451 adev->ip_versions[DCE_HWIP][0]); 4452 } 4453 4454 /* Determine whether to enable PSR support by default. */ 4455 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 4456 switch (adev->ip_versions[DCE_HWIP][0]) { 4457 case IP_VERSION(3, 1, 2): 4458 case IP_VERSION(3, 1, 3): 4459 case IP_VERSION(3, 1, 4): 4460 case IP_VERSION(3, 1, 5): 4461 case IP_VERSION(3, 1, 6): 4462 case IP_VERSION(3, 2, 0): 4463 case IP_VERSION(3, 2, 1): 4464 psr_feature_enabled = true; 4465 break; 4466 default: 4467 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 4468 break; 4469 } 4470 } 4471 4472 /* loops over all connectors on the board */ 4473 for (i = 0; i < link_cnt; i++) { 4474 struct dc_link *link = NULL; 4475 4476 if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) { 4477 DRM_ERROR( 4478 "KMS: Cannot support more than %d display indexes\n", 4479 AMDGPU_DM_MAX_DISPLAY_INDEX); 4480 continue; 4481 } 4482 4483 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 4484 if (!aconnector) 4485 goto fail; 4486 4487 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 4488 if (!aencoder) 4489 goto fail; 4490 4491 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 4492 DRM_ERROR("KMS: Failed to initialize encoder\n"); 4493 goto fail; 4494 } 4495 4496 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 4497 DRM_ERROR("KMS: Failed to initialize connector\n"); 4498 goto fail; 4499 } 4500 4501 link = dc_get_link_at_index(dm->dc, i); 4502 4503 if (dm->hpd_rx_offload_wq) 4504 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 4505 aconnector; 4506 4507 if (!dc_link_detect_connection_type(link, &new_connection_type)) 4508 DRM_ERROR("KMS: Failed to detect connector\n"); 4509 4510 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4511 emulated_link_detect(link); 4512 amdgpu_dm_update_connector_after_detect(aconnector); 4513 } else { 4514 bool ret = false; 4515 4516 mutex_lock(&dm->dc_lock); 4517 ret = dc_link_detect(link, DETECT_REASON_BOOT); 4518 mutex_unlock(&dm->dc_lock); 4519 4520 if (ret) { 4521 amdgpu_dm_update_connector_after_detect(aconnector); 4522 setup_backlight_device(dm, aconnector); 4523 4524 if (psr_feature_enabled) 4525 amdgpu_dm_set_psr_caps(link); 4526 4527 /* TODO: Fix vblank control helpers to delay PSR entry to allow this when 4528 * PSR is also supported. 4529 */ 4530 if (link->psr_settings.psr_feature_enabled) 4531 adev_to_drm(adev)->vblank_disable_immediate = false; 4532 } 4533 } 4534 amdgpu_set_panel_orientation(&aconnector->base); 4535 } 4536 4537 /* Software is initialized. Now we can register interrupt handlers. */ 4538 switch (adev->asic_type) { 4539 #if defined(CONFIG_DRM_AMD_DC_SI) 4540 case CHIP_TAHITI: 4541 case CHIP_PITCAIRN: 4542 case CHIP_VERDE: 4543 case CHIP_OLAND: 4544 if (dce60_register_irq_handlers(dm->adev)) { 4545 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4546 goto fail; 4547 } 4548 break; 4549 #endif 4550 case CHIP_BONAIRE: 4551 case CHIP_HAWAII: 4552 case CHIP_KAVERI: 4553 case CHIP_KABINI: 4554 case CHIP_MULLINS: 4555 case CHIP_TONGA: 4556 case CHIP_FIJI: 4557 case CHIP_CARRIZO: 4558 case CHIP_STONEY: 4559 case CHIP_POLARIS11: 4560 case CHIP_POLARIS10: 4561 case CHIP_POLARIS12: 4562 case CHIP_VEGAM: 4563 case CHIP_VEGA10: 4564 case CHIP_VEGA12: 4565 case CHIP_VEGA20: 4566 if (dce110_register_irq_handlers(dm->adev)) { 4567 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4568 goto fail; 4569 } 4570 break; 4571 default: 4572 switch (adev->ip_versions[DCE_HWIP][0]) { 4573 case IP_VERSION(1, 0, 0): 4574 case IP_VERSION(1, 0, 1): 4575 case IP_VERSION(2, 0, 2): 4576 case IP_VERSION(2, 0, 3): 4577 case IP_VERSION(2, 0, 0): 4578 case IP_VERSION(2, 1, 0): 4579 case IP_VERSION(3, 0, 0): 4580 case IP_VERSION(3, 0, 2): 4581 case IP_VERSION(3, 0, 3): 4582 case IP_VERSION(3, 0, 1): 4583 case IP_VERSION(3, 1, 2): 4584 case IP_VERSION(3, 1, 3): 4585 case IP_VERSION(3, 1, 4): 4586 case IP_VERSION(3, 1, 5): 4587 case IP_VERSION(3, 1, 6): 4588 case IP_VERSION(3, 2, 0): 4589 case IP_VERSION(3, 2, 1): 4590 if (dcn10_register_irq_handlers(dm->adev)) { 4591 DRM_ERROR("DM: Failed to initialize IRQ\n"); 4592 goto fail; 4593 } 4594 break; 4595 default: 4596 DRM_ERROR("Unsupported DCE IP versions: 0x%X\n", 4597 adev->ip_versions[DCE_HWIP][0]); 4598 goto fail; 4599 } 4600 break; 4601 } 4602 4603 return 0; 4604 fail: 4605 kfree(aencoder); 4606 kfree(aconnector); 4607 4608 return -EINVAL; 4609 } 4610 4611 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 4612 { 4613 drm_atomic_private_obj_fini(&dm->atomic_obj); 4614 } 4615 4616 /****************************************************************************** 4617 * amdgpu_display_funcs functions 4618 *****************************************************************************/ 4619 4620 /* 4621 * dm_bandwidth_update - program display watermarks 4622 * 4623 * @adev: amdgpu_device pointer 4624 * 4625 * Calculate and program the display watermarks and line buffer allocation. 4626 */ 4627 static void dm_bandwidth_update(struct amdgpu_device *adev) 4628 { 4629 /* TODO: implement later */ 4630 } 4631 4632 static const struct amdgpu_display_funcs dm_display_funcs = { 4633 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 4634 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 4635 .backlight_set_level = NULL, /* never called for DC */ 4636 .backlight_get_level = NULL, /* never called for DC */ 4637 .hpd_sense = NULL,/* called unconditionally */ 4638 .hpd_set_polarity = NULL, /* called unconditionally */ 4639 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 4640 .page_flip_get_scanoutpos = 4641 dm_crtc_get_scanoutpos,/* called unconditionally */ 4642 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 4643 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 4644 }; 4645 4646 #if defined(CONFIG_DEBUG_KERNEL_DC) 4647 4648 static ssize_t s3_debug_store(struct device *device, 4649 struct device_attribute *attr, 4650 const char *buf, 4651 size_t count) 4652 { 4653 int ret; 4654 int s3_state; 4655 struct drm_device *drm_dev = dev_get_drvdata(device); 4656 struct amdgpu_device *adev = drm_to_adev(drm_dev); 4657 4658 ret = kstrtoint(buf, 0, &s3_state); 4659 4660 if (ret == 0) { 4661 if (s3_state) { 4662 dm_resume(adev); 4663 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 4664 } else 4665 dm_suspend(adev); 4666 } 4667 4668 return ret == 0 ? count : 0; 4669 } 4670 4671 DEVICE_ATTR_WO(s3_debug); 4672 4673 #endif 4674 4675 static int dm_init_microcode(struct amdgpu_device *adev) 4676 { 4677 char *fw_name_dmub; 4678 int r; 4679 4680 switch (adev->ip_versions[DCE_HWIP][0]) { 4681 case IP_VERSION(2, 1, 0): 4682 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 4683 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 4684 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 4685 break; 4686 case IP_VERSION(3, 0, 0): 4687 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 3, 0)) 4688 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 4689 else 4690 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 4691 break; 4692 case IP_VERSION(3, 0, 1): 4693 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 4694 break; 4695 case IP_VERSION(3, 0, 2): 4696 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 4697 break; 4698 case IP_VERSION(3, 0, 3): 4699 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 4700 break; 4701 case IP_VERSION(3, 1, 2): 4702 case IP_VERSION(3, 1, 3): 4703 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 4704 break; 4705 case IP_VERSION(3, 1, 4): 4706 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 4707 break; 4708 case IP_VERSION(3, 1, 5): 4709 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 4710 break; 4711 case IP_VERSION(3, 1, 6): 4712 fw_name_dmub = FIRMWARE_DCN316_DMUB; 4713 break; 4714 case IP_VERSION(3, 2, 0): 4715 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 4716 break; 4717 case IP_VERSION(3, 2, 1): 4718 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 4719 break; 4720 default: 4721 /* ASIC doesn't support DMUB. */ 4722 return 0; 4723 } 4724 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, fw_name_dmub); 4725 if (r) 4726 DRM_ERROR("DMUB firmware loading failed: %d\n", r); 4727 return r; 4728 } 4729 4730 static int dm_early_init(void *handle) 4731 { 4732 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4733 struct amdgpu_mode_info *mode_info = &adev->mode_info; 4734 struct atom_context *ctx = mode_info->atom_context; 4735 int index = GetIndexIntoMasterTable(DATA, Object_Header); 4736 u16 data_offset; 4737 4738 /* if there is no object header, skip DM */ 4739 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 4740 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 4741 dev_info(adev->dev, "No object header, skipping DM\n"); 4742 return -ENOENT; 4743 } 4744 4745 switch (adev->asic_type) { 4746 #if defined(CONFIG_DRM_AMD_DC_SI) 4747 case CHIP_TAHITI: 4748 case CHIP_PITCAIRN: 4749 case CHIP_VERDE: 4750 adev->mode_info.num_crtc = 6; 4751 adev->mode_info.num_hpd = 6; 4752 adev->mode_info.num_dig = 6; 4753 break; 4754 case CHIP_OLAND: 4755 adev->mode_info.num_crtc = 2; 4756 adev->mode_info.num_hpd = 2; 4757 adev->mode_info.num_dig = 2; 4758 break; 4759 #endif 4760 case CHIP_BONAIRE: 4761 case CHIP_HAWAII: 4762 adev->mode_info.num_crtc = 6; 4763 adev->mode_info.num_hpd = 6; 4764 adev->mode_info.num_dig = 6; 4765 break; 4766 case CHIP_KAVERI: 4767 adev->mode_info.num_crtc = 4; 4768 adev->mode_info.num_hpd = 6; 4769 adev->mode_info.num_dig = 7; 4770 break; 4771 case CHIP_KABINI: 4772 case CHIP_MULLINS: 4773 adev->mode_info.num_crtc = 2; 4774 adev->mode_info.num_hpd = 6; 4775 adev->mode_info.num_dig = 6; 4776 break; 4777 case CHIP_FIJI: 4778 case CHIP_TONGA: 4779 adev->mode_info.num_crtc = 6; 4780 adev->mode_info.num_hpd = 6; 4781 adev->mode_info.num_dig = 7; 4782 break; 4783 case CHIP_CARRIZO: 4784 adev->mode_info.num_crtc = 3; 4785 adev->mode_info.num_hpd = 6; 4786 adev->mode_info.num_dig = 9; 4787 break; 4788 case CHIP_STONEY: 4789 adev->mode_info.num_crtc = 2; 4790 adev->mode_info.num_hpd = 6; 4791 adev->mode_info.num_dig = 9; 4792 break; 4793 case CHIP_POLARIS11: 4794 case CHIP_POLARIS12: 4795 adev->mode_info.num_crtc = 5; 4796 adev->mode_info.num_hpd = 5; 4797 adev->mode_info.num_dig = 5; 4798 break; 4799 case CHIP_POLARIS10: 4800 case CHIP_VEGAM: 4801 adev->mode_info.num_crtc = 6; 4802 adev->mode_info.num_hpd = 6; 4803 adev->mode_info.num_dig = 6; 4804 break; 4805 case CHIP_VEGA10: 4806 case CHIP_VEGA12: 4807 case CHIP_VEGA20: 4808 adev->mode_info.num_crtc = 6; 4809 adev->mode_info.num_hpd = 6; 4810 adev->mode_info.num_dig = 6; 4811 break; 4812 default: 4813 4814 switch (adev->ip_versions[DCE_HWIP][0]) { 4815 case IP_VERSION(2, 0, 2): 4816 case IP_VERSION(3, 0, 0): 4817 adev->mode_info.num_crtc = 6; 4818 adev->mode_info.num_hpd = 6; 4819 adev->mode_info.num_dig = 6; 4820 break; 4821 case IP_VERSION(2, 0, 0): 4822 case IP_VERSION(3, 0, 2): 4823 adev->mode_info.num_crtc = 5; 4824 adev->mode_info.num_hpd = 5; 4825 adev->mode_info.num_dig = 5; 4826 break; 4827 case IP_VERSION(2, 0, 3): 4828 case IP_VERSION(3, 0, 3): 4829 adev->mode_info.num_crtc = 2; 4830 adev->mode_info.num_hpd = 2; 4831 adev->mode_info.num_dig = 2; 4832 break; 4833 case IP_VERSION(1, 0, 0): 4834 case IP_VERSION(1, 0, 1): 4835 case IP_VERSION(3, 0, 1): 4836 case IP_VERSION(2, 1, 0): 4837 case IP_VERSION(3, 1, 2): 4838 case IP_VERSION(3, 1, 3): 4839 case IP_VERSION(3, 1, 4): 4840 case IP_VERSION(3, 1, 5): 4841 case IP_VERSION(3, 1, 6): 4842 case IP_VERSION(3, 2, 0): 4843 case IP_VERSION(3, 2, 1): 4844 adev->mode_info.num_crtc = 4; 4845 adev->mode_info.num_hpd = 4; 4846 adev->mode_info.num_dig = 4; 4847 break; 4848 default: 4849 DRM_ERROR("Unsupported DCE IP versions: 0x%x\n", 4850 adev->ip_versions[DCE_HWIP][0]); 4851 return -EINVAL; 4852 } 4853 break; 4854 } 4855 4856 if (adev->mode_info.funcs == NULL) 4857 adev->mode_info.funcs = &dm_display_funcs; 4858 4859 /* 4860 * Note: Do NOT change adev->audio_endpt_rreg and 4861 * adev->audio_endpt_wreg because they are initialised in 4862 * amdgpu_device_init() 4863 */ 4864 #if defined(CONFIG_DEBUG_KERNEL_DC) 4865 device_create_file( 4866 adev_to_drm(adev)->dev, 4867 &dev_attr_s3_debug); 4868 #endif 4869 adev->dc_enabled = true; 4870 4871 return dm_init_microcode(adev); 4872 } 4873 4874 static bool modereset_required(struct drm_crtc_state *crtc_state) 4875 { 4876 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 4877 } 4878 4879 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 4880 { 4881 drm_encoder_cleanup(encoder); 4882 kfree(encoder); 4883 } 4884 4885 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 4886 .destroy = amdgpu_dm_encoder_destroy, 4887 }; 4888 4889 static int 4890 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 4891 const enum surface_pixel_format format, 4892 enum dc_color_space *color_space) 4893 { 4894 bool full_range; 4895 4896 *color_space = COLOR_SPACE_SRGB; 4897 4898 /* DRM color properties only affect non-RGB formats. */ 4899 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 4900 return 0; 4901 4902 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 4903 4904 switch (plane_state->color_encoding) { 4905 case DRM_COLOR_YCBCR_BT601: 4906 if (full_range) 4907 *color_space = COLOR_SPACE_YCBCR601; 4908 else 4909 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 4910 break; 4911 4912 case DRM_COLOR_YCBCR_BT709: 4913 if (full_range) 4914 *color_space = COLOR_SPACE_YCBCR709; 4915 else 4916 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 4917 break; 4918 4919 case DRM_COLOR_YCBCR_BT2020: 4920 if (full_range) 4921 *color_space = COLOR_SPACE_2020_YCBCR; 4922 else 4923 return -EINVAL; 4924 break; 4925 4926 default: 4927 return -EINVAL; 4928 } 4929 4930 return 0; 4931 } 4932 4933 static int 4934 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 4935 const struct drm_plane_state *plane_state, 4936 const u64 tiling_flags, 4937 struct dc_plane_info *plane_info, 4938 struct dc_plane_address *address, 4939 bool tmz_surface, 4940 bool force_disable_dcc) 4941 { 4942 const struct drm_framebuffer *fb = plane_state->fb; 4943 const struct amdgpu_framebuffer *afb = 4944 to_amdgpu_framebuffer(plane_state->fb); 4945 int ret; 4946 4947 memset(plane_info, 0, sizeof(*plane_info)); 4948 4949 switch (fb->format->format) { 4950 case DRM_FORMAT_C8: 4951 plane_info->format = 4952 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 4953 break; 4954 case DRM_FORMAT_RGB565: 4955 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 4956 break; 4957 case DRM_FORMAT_XRGB8888: 4958 case DRM_FORMAT_ARGB8888: 4959 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 4960 break; 4961 case DRM_FORMAT_XRGB2101010: 4962 case DRM_FORMAT_ARGB2101010: 4963 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 4964 break; 4965 case DRM_FORMAT_XBGR2101010: 4966 case DRM_FORMAT_ABGR2101010: 4967 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 4968 break; 4969 case DRM_FORMAT_XBGR8888: 4970 case DRM_FORMAT_ABGR8888: 4971 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 4972 break; 4973 case DRM_FORMAT_NV21: 4974 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 4975 break; 4976 case DRM_FORMAT_NV12: 4977 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 4978 break; 4979 case DRM_FORMAT_P010: 4980 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 4981 break; 4982 case DRM_FORMAT_XRGB16161616F: 4983 case DRM_FORMAT_ARGB16161616F: 4984 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 4985 break; 4986 case DRM_FORMAT_XBGR16161616F: 4987 case DRM_FORMAT_ABGR16161616F: 4988 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 4989 break; 4990 case DRM_FORMAT_XRGB16161616: 4991 case DRM_FORMAT_ARGB16161616: 4992 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 4993 break; 4994 case DRM_FORMAT_XBGR16161616: 4995 case DRM_FORMAT_ABGR16161616: 4996 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 4997 break; 4998 default: 4999 DRM_ERROR( 5000 "Unsupported screen format %p4cc\n", 5001 &fb->format->format); 5002 return -EINVAL; 5003 } 5004 5005 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5006 case DRM_MODE_ROTATE_0: 5007 plane_info->rotation = ROTATION_ANGLE_0; 5008 break; 5009 case DRM_MODE_ROTATE_90: 5010 plane_info->rotation = ROTATION_ANGLE_90; 5011 break; 5012 case DRM_MODE_ROTATE_180: 5013 plane_info->rotation = ROTATION_ANGLE_180; 5014 break; 5015 case DRM_MODE_ROTATE_270: 5016 plane_info->rotation = ROTATION_ANGLE_270; 5017 break; 5018 default: 5019 plane_info->rotation = ROTATION_ANGLE_0; 5020 break; 5021 } 5022 5023 5024 plane_info->visible = true; 5025 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5026 5027 plane_info->layer_index = plane_state->normalized_zpos; 5028 5029 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5030 &plane_info->color_space); 5031 if (ret) 5032 return ret; 5033 5034 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5035 plane_info->rotation, tiling_flags, 5036 &plane_info->tiling_info, 5037 &plane_info->plane_size, 5038 &plane_info->dcc, address, 5039 tmz_surface, force_disable_dcc); 5040 if (ret) 5041 return ret; 5042 5043 amdgpu_dm_plane_fill_blending_from_plane_state( 5044 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5045 &plane_info->global_alpha, &plane_info->global_alpha_value); 5046 5047 return 0; 5048 } 5049 5050 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5051 struct dc_plane_state *dc_plane_state, 5052 struct drm_plane_state *plane_state, 5053 struct drm_crtc_state *crtc_state) 5054 { 5055 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5056 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5057 struct dc_scaling_info scaling_info; 5058 struct dc_plane_info plane_info; 5059 int ret; 5060 bool force_disable_dcc = false; 5061 5062 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5063 if (ret) 5064 return ret; 5065 5066 dc_plane_state->src_rect = scaling_info.src_rect; 5067 dc_plane_state->dst_rect = scaling_info.dst_rect; 5068 dc_plane_state->clip_rect = scaling_info.clip_rect; 5069 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5070 5071 force_disable_dcc = adev->asic_type == CHIP_RAVEN && adev->in_suspend; 5072 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5073 afb->tiling_flags, 5074 &plane_info, 5075 &dc_plane_state->address, 5076 afb->tmz_surface, 5077 force_disable_dcc); 5078 if (ret) 5079 return ret; 5080 5081 dc_plane_state->format = plane_info.format; 5082 dc_plane_state->color_space = plane_info.color_space; 5083 dc_plane_state->format = plane_info.format; 5084 dc_plane_state->plane_size = plane_info.plane_size; 5085 dc_plane_state->rotation = plane_info.rotation; 5086 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5087 dc_plane_state->stereo_format = plane_info.stereo_format; 5088 dc_plane_state->tiling_info = plane_info.tiling_info; 5089 dc_plane_state->visible = plane_info.visible; 5090 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5091 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5092 dc_plane_state->global_alpha = plane_info.global_alpha; 5093 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5094 dc_plane_state->dcc = plane_info.dcc; 5095 dc_plane_state->layer_index = plane_info.layer_index; 5096 dc_plane_state->flip_int_enabled = true; 5097 5098 /* 5099 * Always set input transfer function, since plane state is refreshed 5100 * every time. 5101 */ 5102 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, dc_plane_state); 5103 if (ret) 5104 return ret; 5105 5106 return 0; 5107 } 5108 5109 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5110 struct rect *dirty_rect, int32_t x, 5111 s32 y, s32 width, s32 height, 5112 int *i, bool ffu) 5113 { 5114 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 5115 5116 dirty_rect->x = x; 5117 dirty_rect->y = y; 5118 dirty_rect->width = width; 5119 dirty_rect->height = height; 5120 5121 if (ffu) 5122 drm_dbg(plane->dev, 5123 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5124 plane->base.id, width, height); 5125 else 5126 drm_dbg(plane->dev, 5127 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5128 plane->base.id, x, y, width, height); 5129 5130 (*i)++; 5131 } 5132 5133 /** 5134 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5135 * 5136 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5137 * remote fb 5138 * @old_plane_state: Old state of @plane 5139 * @new_plane_state: New state of @plane 5140 * @crtc_state: New state of CRTC connected to the @plane 5141 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5142 * @dirty_regions_changed: dirty regions changed 5143 * 5144 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5145 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5146 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5147 * amdgpu_dm's. 5148 * 5149 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5150 * plane with regions that require flushing to the eDP remote buffer. In 5151 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5152 * implicitly provide damage clips without any client support via the plane 5153 * bounds. 5154 */ 5155 static void fill_dc_dirty_rects(struct drm_plane *plane, 5156 struct drm_plane_state *old_plane_state, 5157 struct drm_plane_state *new_plane_state, 5158 struct drm_crtc_state *crtc_state, 5159 struct dc_flip_addrs *flip_addrs, 5160 bool *dirty_regions_changed) 5161 { 5162 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5163 struct rect *dirty_rects = flip_addrs->dirty_rects; 5164 u32 num_clips; 5165 struct drm_mode_rect *clips; 5166 bool bb_changed; 5167 bool fb_changed; 5168 u32 i = 0; 5169 *dirty_regions_changed = false; 5170 5171 /* 5172 * Cursor plane has it's own dirty rect update interface. See 5173 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5174 */ 5175 if (plane->type == DRM_PLANE_TYPE_CURSOR) 5176 return; 5177 5178 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 5179 goto ffu; 5180 5181 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 5182 clips = drm_plane_get_damage_clips(new_plane_state); 5183 5184 if (!dm_crtc_state->mpo_requested) { 5185 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 5186 goto ffu; 5187 5188 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 5189 fill_dc_dirty_rect(new_plane_state->plane, 5190 &dirty_rects[flip_addrs->dirty_rect_count], 5191 clips->x1, clips->y1, 5192 clips->x2 - clips->x1, clips->y2 - clips->y1, 5193 &flip_addrs->dirty_rect_count, 5194 false); 5195 return; 5196 } 5197 5198 /* 5199 * MPO is requested. Add entire plane bounding box to dirty rects if 5200 * flipped to or damaged. 5201 * 5202 * If plane is moved or resized, also add old bounding box to dirty 5203 * rects. 5204 */ 5205 fb_changed = old_plane_state->fb->base.id != 5206 new_plane_state->fb->base.id; 5207 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 5208 old_plane_state->crtc_y != new_plane_state->crtc_y || 5209 old_plane_state->crtc_w != new_plane_state->crtc_w || 5210 old_plane_state->crtc_h != new_plane_state->crtc_h); 5211 5212 drm_dbg(plane->dev, 5213 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 5214 new_plane_state->plane->base.id, 5215 bb_changed, fb_changed, num_clips); 5216 5217 *dirty_regions_changed = bb_changed; 5218 5219 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 5220 goto ffu; 5221 5222 if (bb_changed) { 5223 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5224 new_plane_state->crtc_x, 5225 new_plane_state->crtc_y, 5226 new_plane_state->crtc_w, 5227 new_plane_state->crtc_h, &i, false); 5228 5229 /* Add old plane bounding-box if plane is moved or resized */ 5230 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5231 old_plane_state->crtc_x, 5232 old_plane_state->crtc_y, 5233 old_plane_state->crtc_w, 5234 old_plane_state->crtc_h, &i, false); 5235 } 5236 5237 if (num_clips) { 5238 for (; i < num_clips; clips++) 5239 fill_dc_dirty_rect(new_plane_state->plane, 5240 &dirty_rects[i], clips->x1, 5241 clips->y1, clips->x2 - clips->x1, 5242 clips->y2 - clips->y1, &i, false); 5243 } else if (fb_changed && !bb_changed) { 5244 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 5245 new_plane_state->crtc_x, 5246 new_plane_state->crtc_y, 5247 new_plane_state->crtc_w, 5248 new_plane_state->crtc_h, &i, false); 5249 } 5250 5251 flip_addrs->dirty_rect_count = i; 5252 return; 5253 5254 ffu: 5255 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 5256 dm_crtc_state->base.mode.crtc_hdisplay, 5257 dm_crtc_state->base.mode.crtc_vdisplay, 5258 &flip_addrs->dirty_rect_count, true); 5259 } 5260 5261 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 5262 const struct dm_connector_state *dm_state, 5263 struct dc_stream_state *stream) 5264 { 5265 enum amdgpu_rmx_type rmx_type; 5266 5267 struct rect src = { 0 }; /* viewport in composition space*/ 5268 struct rect dst = { 0 }; /* stream addressable area */ 5269 5270 /* no mode. nothing to be done */ 5271 if (!mode) 5272 return; 5273 5274 /* Full screen scaling by default */ 5275 src.width = mode->hdisplay; 5276 src.height = mode->vdisplay; 5277 dst.width = stream->timing.h_addressable; 5278 dst.height = stream->timing.v_addressable; 5279 5280 if (dm_state) { 5281 rmx_type = dm_state->scaling; 5282 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 5283 if (src.width * dst.height < 5284 src.height * dst.width) { 5285 /* height needs less upscaling/more downscaling */ 5286 dst.width = src.width * 5287 dst.height / src.height; 5288 } else { 5289 /* width needs less upscaling/more downscaling */ 5290 dst.height = src.height * 5291 dst.width / src.width; 5292 } 5293 } else if (rmx_type == RMX_CENTER) { 5294 dst = src; 5295 } 5296 5297 dst.x = (stream->timing.h_addressable - dst.width) / 2; 5298 dst.y = (stream->timing.v_addressable - dst.height) / 2; 5299 5300 if (dm_state->underscan_enable) { 5301 dst.x += dm_state->underscan_hborder / 2; 5302 dst.y += dm_state->underscan_vborder / 2; 5303 dst.width -= dm_state->underscan_hborder; 5304 dst.height -= dm_state->underscan_vborder; 5305 } 5306 } 5307 5308 stream->src = src; 5309 stream->dst = dst; 5310 5311 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 5312 dst.x, dst.y, dst.width, dst.height); 5313 5314 } 5315 5316 static enum dc_color_depth 5317 convert_color_depth_from_display_info(const struct drm_connector *connector, 5318 bool is_y420, int requested_bpc) 5319 { 5320 u8 bpc; 5321 5322 if (is_y420) { 5323 bpc = 8; 5324 5325 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 5326 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 5327 bpc = 16; 5328 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 5329 bpc = 12; 5330 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 5331 bpc = 10; 5332 } else { 5333 bpc = (uint8_t)connector->display_info.bpc; 5334 /* Assume 8 bpc by default if no bpc is specified. */ 5335 bpc = bpc ? bpc : 8; 5336 } 5337 5338 if (requested_bpc > 0) { 5339 /* 5340 * Cap display bpc based on the user requested value. 5341 * 5342 * The value for state->max_bpc may not correctly updated 5343 * depending on when the connector gets added to the state 5344 * or if this was called outside of atomic check, so it 5345 * can't be used directly. 5346 */ 5347 bpc = min_t(u8, bpc, requested_bpc); 5348 5349 /* Round down to the nearest even number. */ 5350 bpc = bpc - (bpc & 1); 5351 } 5352 5353 switch (bpc) { 5354 case 0: 5355 /* 5356 * Temporary Work around, DRM doesn't parse color depth for 5357 * EDID revision before 1.4 5358 * TODO: Fix edid parsing 5359 */ 5360 return COLOR_DEPTH_888; 5361 case 6: 5362 return COLOR_DEPTH_666; 5363 case 8: 5364 return COLOR_DEPTH_888; 5365 case 10: 5366 return COLOR_DEPTH_101010; 5367 case 12: 5368 return COLOR_DEPTH_121212; 5369 case 14: 5370 return COLOR_DEPTH_141414; 5371 case 16: 5372 return COLOR_DEPTH_161616; 5373 default: 5374 return COLOR_DEPTH_UNDEFINED; 5375 } 5376 } 5377 5378 static enum dc_aspect_ratio 5379 get_aspect_ratio(const struct drm_display_mode *mode_in) 5380 { 5381 /* 1-1 mapping, since both enums follow the HDMI spec. */ 5382 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 5383 } 5384 5385 static enum dc_color_space 5386 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 5387 const struct drm_connector_state *connector_state) 5388 { 5389 enum dc_color_space color_space = COLOR_SPACE_SRGB; 5390 5391 switch (connector_state->colorspace) { 5392 case DRM_MODE_COLORIMETRY_BT601_YCC: 5393 if (dc_crtc_timing->flags.Y_ONLY) 5394 color_space = COLOR_SPACE_YCBCR601_LIMITED; 5395 else 5396 color_space = COLOR_SPACE_YCBCR601; 5397 break; 5398 case DRM_MODE_COLORIMETRY_BT709_YCC: 5399 if (dc_crtc_timing->flags.Y_ONLY) 5400 color_space = COLOR_SPACE_YCBCR709_LIMITED; 5401 else 5402 color_space = COLOR_SPACE_YCBCR709; 5403 break; 5404 case DRM_MODE_COLORIMETRY_OPRGB: 5405 color_space = COLOR_SPACE_ADOBERGB; 5406 break; 5407 case DRM_MODE_COLORIMETRY_BT2020_RGB: 5408 case DRM_MODE_COLORIMETRY_BT2020_YCC: 5409 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 5410 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 5411 else 5412 color_space = COLOR_SPACE_2020_YCBCR; 5413 break; 5414 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 5415 default: 5416 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 5417 color_space = COLOR_SPACE_SRGB; 5418 /* 5419 * 27030khz is the separation point between HDTV and SDTV 5420 * according to HDMI spec, we use YCbCr709 and YCbCr601 5421 * respectively 5422 */ 5423 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 5424 if (dc_crtc_timing->flags.Y_ONLY) 5425 color_space = 5426 COLOR_SPACE_YCBCR709_LIMITED; 5427 else 5428 color_space = COLOR_SPACE_YCBCR709; 5429 } else { 5430 if (dc_crtc_timing->flags.Y_ONLY) 5431 color_space = 5432 COLOR_SPACE_YCBCR601_LIMITED; 5433 else 5434 color_space = COLOR_SPACE_YCBCR601; 5435 } 5436 break; 5437 } 5438 5439 return color_space; 5440 } 5441 5442 static bool adjust_colour_depth_from_display_info( 5443 struct dc_crtc_timing *timing_out, 5444 const struct drm_display_info *info) 5445 { 5446 enum dc_color_depth depth = timing_out->display_color_depth; 5447 int normalized_clk; 5448 5449 do { 5450 normalized_clk = timing_out->pix_clk_100hz / 10; 5451 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 5452 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 5453 normalized_clk /= 2; 5454 /* Adjusting pix clock following on HDMI spec based on colour depth */ 5455 switch (depth) { 5456 case COLOR_DEPTH_888: 5457 break; 5458 case COLOR_DEPTH_101010: 5459 normalized_clk = (normalized_clk * 30) / 24; 5460 break; 5461 case COLOR_DEPTH_121212: 5462 normalized_clk = (normalized_clk * 36) / 24; 5463 break; 5464 case COLOR_DEPTH_161616: 5465 normalized_clk = (normalized_clk * 48) / 24; 5466 break; 5467 default: 5468 /* The above depths are the only ones valid for HDMI. */ 5469 return false; 5470 } 5471 if (normalized_clk <= info->max_tmds_clock) { 5472 timing_out->display_color_depth = depth; 5473 return true; 5474 } 5475 } while (--depth > COLOR_DEPTH_666); 5476 return false; 5477 } 5478 5479 static void fill_stream_properties_from_drm_display_mode( 5480 struct dc_stream_state *stream, 5481 const struct drm_display_mode *mode_in, 5482 const struct drm_connector *connector, 5483 const struct drm_connector_state *connector_state, 5484 const struct dc_stream_state *old_stream, 5485 int requested_bpc) 5486 { 5487 struct dc_crtc_timing *timing_out = &stream->timing; 5488 const struct drm_display_info *info = &connector->display_info; 5489 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 5490 struct hdmi_vendor_infoframe hv_frame; 5491 struct hdmi_avi_infoframe avi_frame; 5492 5493 memset(&hv_frame, 0, sizeof(hv_frame)); 5494 memset(&avi_frame, 0, sizeof(avi_frame)); 5495 5496 timing_out->h_border_left = 0; 5497 timing_out->h_border_right = 0; 5498 timing_out->v_border_top = 0; 5499 timing_out->v_border_bottom = 0; 5500 /* TODO: un-hardcode */ 5501 if (drm_mode_is_420_only(info, mode_in) 5502 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5503 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5504 else if (drm_mode_is_420_also(info, mode_in) 5505 && aconnector->force_yuv420_output) 5506 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5507 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 5508 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 5509 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 5510 else 5511 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 5512 5513 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 5514 timing_out->display_color_depth = convert_color_depth_from_display_info( 5515 connector, 5516 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 5517 requested_bpc); 5518 timing_out->scan_type = SCANNING_TYPE_NODATA; 5519 timing_out->hdmi_vic = 0; 5520 5521 if (old_stream) { 5522 timing_out->vic = old_stream->timing.vic; 5523 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 5524 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 5525 } else { 5526 timing_out->vic = drm_match_cea_mode(mode_in); 5527 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 5528 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 5529 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 5530 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 5531 } 5532 5533 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5534 drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, (struct drm_connector *)connector, mode_in); 5535 timing_out->vic = avi_frame.video_code; 5536 drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, (struct drm_connector *)connector, mode_in); 5537 timing_out->hdmi_vic = hv_frame.vic; 5538 } 5539 5540 if (is_freesync_video_mode(mode_in, aconnector)) { 5541 timing_out->h_addressable = mode_in->hdisplay; 5542 timing_out->h_total = mode_in->htotal; 5543 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 5544 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 5545 timing_out->v_total = mode_in->vtotal; 5546 timing_out->v_addressable = mode_in->vdisplay; 5547 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 5548 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 5549 timing_out->pix_clk_100hz = mode_in->clock * 10; 5550 } else { 5551 timing_out->h_addressable = mode_in->crtc_hdisplay; 5552 timing_out->h_total = mode_in->crtc_htotal; 5553 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 5554 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 5555 timing_out->v_total = mode_in->crtc_vtotal; 5556 timing_out->v_addressable = mode_in->crtc_vdisplay; 5557 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 5558 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 5559 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 5560 } 5561 5562 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 5563 5564 stream->out_transfer_func->type = TF_TYPE_PREDEFINED; 5565 stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; 5566 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 5567 if (!adjust_colour_depth_from_display_info(timing_out, info) && 5568 drm_mode_is_420_also(info, mode_in) && 5569 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 5570 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 5571 adjust_colour_depth_from_display_info(timing_out, info); 5572 } 5573 } 5574 5575 stream->output_color_space = get_output_color_space(timing_out, connector_state); 5576 } 5577 5578 static void fill_audio_info(struct audio_info *audio_info, 5579 const struct drm_connector *drm_connector, 5580 const struct dc_sink *dc_sink) 5581 { 5582 int i = 0; 5583 int cea_revision = 0; 5584 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 5585 5586 audio_info->manufacture_id = edid_caps->manufacturer_id; 5587 audio_info->product_id = edid_caps->product_id; 5588 5589 cea_revision = drm_connector->display_info.cea_rev; 5590 5591 strscpy(audio_info->display_name, 5592 edid_caps->display_name, 5593 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 5594 5595 if (cea_revision >= 3) { 5596 audio_info->mode_count = edid_caps->audio_mode_count; 5597 5598 for (i = 0; i < audio_info->mode_count; ++i) { 5599 audio_info->modes[i].format_code = 5600 (enum audio_format_code) 5601 (edid_caps->audio_modes[i].format_code); 5602 audio_info->modes[i].channel_count = 5603 edid_caps->audio_modes[i].channel_count; 5604 audio_info->modes[i].sample_rates.all = 5605 edid_caps->audio_modes[i].sample_rate; 5606 audio_info->modes[i].sample_size = 5607 edid_caps->audio_modes[i].sample_size; 5608 } 5609 } 5610 5611 audio_info->flags.all = edid_caps->speaker_flags; 5612 5613 /* TODO: We only check for the progressive mode, check for interlace mode too */ 5614 if (drm_connector->latency_present[0]) { 5615 audio_info->video_latency = drm_connector->video_latency[0]; 5616 audio_info->audio_latency = drm_connector->audio_latency[0]; 5617 } 5618 5619 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 5620 5621 } 5622 5623 static void 5624 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 5625 struct drm_display_mode *dst_mode) 5626 { 5627 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 5628 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 5629 dst_mode->crtc_clock = src_mode->crtc_clock; 5630 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 5631 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 5632 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 5633 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 5634 dst_mode->crtc_htotal = src_mode->crtc_htotal; 5635 dst_mode->crtc_hskew = src_mode->crtc_hskew; 5636 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 5637 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 5638 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 5639 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 5640 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 5641 } 5642 5643 static void 5644 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 5645 const struct drm_display_mode *native_mode, 5646 bool scale_enabled) 5647 { 5648 if (scale_enabled) { 5649 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5650 } else if (native_mode->clock == drm_mode->clock && 5651 native_mode->htotal == drm_mode->htotal && 5652 native_mode->vtotal == drm_mode->vtotal) { 5653 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 5654 } else { 5655 /* no scaling nor amdgpu inserted, no need to patch */ 5656 } 5657 } 5658 5659 static struct dc_sink * 5660 create_fake_sink(struct amdgpu_dm_connector *aconnector) 5661 { 5662 struct dc_sink_init_data sink_init_data = { 0 }; 5663 struct dc_sink *sink = NULL; 5664 5665 sink_init_data.link = aconnector->dc_link; 5666 sink_init_data.sink_signal = aconnector->dc_link->connector_signal; 5667 5668 sink = dc_sink_create(&sink_init_data); 5669 if (!sink) { 5670 DRM_ERROR("Failed to create sink!\n"); 5671 return NULL; 5672 } 5673 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 5674 5675 return sink; 5676 } 5677 5678 static void set_multisync_trigger_params( 5679 struct dc_stream_state *stream) 5680 { 5681 struct dc_stream_state *master = NULL; 5682 5683 if (stream->triggered_crtc_reset.enabled) { 5684 master = stream->triggered_crtc_reset.event_source; 5685 stream->triggered_crtc_reset.event = 5686 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 5687 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 5688 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 5689 } 5690 } 5691 5692 static void set_master_stream(struct dc_stream_state *stream_set[], 5693 int stream_count) 5694 { 5695 int j, highest_rfr = 0, master_stream = 0; 5696 5697 for (j = 0; j < stream_count; j++) { 5698 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 5699 int refresh_rate = 0; 5700 5701 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 5702 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 5703 if (refresh_rate > highest_rfr) { 5704 highest_rfr = refresh_rate; 5705 master_stream = j; 5706 } 5707 } 5708 } 5709 for (j = 0; j < stream_count; j++) { 5710 if (stream_set[j]) 5711 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 5712 } 5713 } 5714 5715 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 5716 { 5717 int i = 0; 5718 struct dc_stream_state *stream; 5719 5720 if (context->stream_count < 2) 5721 return; 5722 for (i = 0; i < context->stream_count ; i++) { 5723 if (!context->streams[i]) 5724 continue; 5725 /* 5726 * TODO: add a function to read AMD VSDB bits and set 5727 * crtc_sync_master.multi_sync_enabled flag 5728 * For now it's set to false 5729 */ 5730 } 5731 5732 set_master_stream(context->streams, context->stream_count); 5733 5734 for (i = 0; i < context->stream_count ; i++) { 5735 stream = context->streams[i]; 5736 5737 if (!stream) 5738 continue; 5739 5740 set_multisync_trigger_params(stream); 5741 } 5742 } 5743 5744 /** 5745 * DOC: FreeSync Video 5746 * 5747 * When a userspace application wants to play a video, the content follows a 5748 * standard format definition that usually specifies the FPS for that format. 5749 * The below list illustrates some video format and the expected FPS, 5750 * respectively: 5751 * 5752 * - TV/NTSC (23.976 FPS) 5753 * - Cinema (24 FPS) 5754 * - TV/PAL (25 FPS) 5755 * - TV/NTSC (29.97 FPS) 5756 * - TV/NTSC (30 FPS) 5757 * - Cinema HFR (48 FPS) 5758 * - TV/PAL (50 FPS) 5759 * - Commonly used (60 FPS) 5760 * - Multiples of 24 (48,72,96 FPS) 5761 * 5762 * The list of standards video format is not huge and can be added to the 5763 * connector modeset list beforehand. With that, userspace can leverage 5764 * FreeSync to extends the front porch in order to attain the target refresh 5765 * rate. Such a switch will happen seamlessly, without screen blanking or 5766 * reprogramming of the output in any other way. If the userspace requests a 5767 * modesetting change compatible with FreeSync modes that only differ in the 5768 * refresh rate, DC will skip the full update and avoid blink during the 5769 * transition. For example, the video player can change the modesetting from 5770 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 5771 * causing any display blink. This same concept can be applied to a mode 5772 * setting change. 5773 */ 5774 static struct drm_display_mode * 5775 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 5776 bool use_probed_modes) 5777 { 5778 struct drm_display_mode *m, *m_pref = NULL; 5779 u16 current_refresh, highest_refresh; 5780 struct list_head *list_head = use_probed_modes ? 5781 &aconnector->base.probed_modes : 5782 &aconnector->base.modes; 5783 5784 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 5785 return NULL; 5786 5787 if (aconnector->freesync_vid_base.clock != 0) 5788 return &aconnector->freesync_vid_base; 5789 5790 /* Find the preferred mode */ 5791 list_for_each_entry(m, list_head, head) { 5792 if (m->type & DRM_MODE_TYPE_PREFERRED) { 5793 m_pref = m; 5794 break; 5795 } 5796 } 5797 5798 if (!m_pref) { 5799 /* Probably an EDID with no preferred mode. Fallback to first entry */ 5800 m_pref = list_first_entry_or_null( 5801 &aconnector->base.modes, struct drm_display_mode, head); 5802 if (!m_pref) { 5803 DRM_DEBUG_DRIVER("No preferred mode found in EDID\n"); 5804 return NULL; 5805 } 5806 } 5807 5808 highest_refresh = drm_mode_vrefresh(m_pref); 5809 5810 /* 5811 * Find the mode with highest refresh rate with same resolution. 5812 * For some monitors, preferred mode is not the mode with highest 5813 * supported refresh rate. 5814 */ 5815 list_for_each_entry(m, list_head, head) { 5816 current_refresh = drm_mode_vrefresh(m); 5817 5818 if (m->hdisplay == m_pref->hdisplay && 5819 m->vdisplay == m_pref->vdisplay && 5820 highest_refresh < current_refresh) { 5821 highest_refresh = current_refresh; 5822 m_pref = m; 5823 } 5824 } 5825 5826 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 5827 return m_pref; 5828 } 5829 5830 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 5831 struct amdgpu_dm_connector *aconnector) 5832 { 5833 struct drm_display_mode *high_mode; 5834 int timing_diff; 5835 5836 high_mode = get_highest_refresh_rate_mode(aconnector, false); 5837 if (!high_mode || !mode) 5838 return false; 5839 5840 timing_diff = high_mode->vtotal - mode->vtotal; 5841 5842 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 5843 high_mode->hdisplay != mode->hdisplay || 5844 high_mode->vdisplay != mode->vdisplay || 5845 high_mode->hsync_start != mode->hsync_start || 5846 high_mode->hsync_end != mode->hsync_end || 5847 high_mode->htotal != mode->htotal || 5848 high_mode->hskew != mode->hskew || 5849 high_mode->vscan != mode->vscan || 5850 high_mode->vsync_start - mode->vsync_start != timing_diff || 5851 high_mode->vsync_end - mode->vsync_end != timing_diff) 5852 return false; 5853 else 5854 return true; 5855 } 5856 5857 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 5858 struct dc_sink *sink, struct dc_stream_state *stream, 5859 struct dsc_dec_dpcd_caps *dsc_caps) 5860 { 5861 stream->timing.flags.DSC = 0; 5862 dsc_caps->is_dsc_supported = false; 5863 5864 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 5865 sink->sink_signal == SIGNAL_TYPE_EDP)) { 5866 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 5867 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 5868 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 5869 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 5870 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 5871 dsc_caps); 5872 } 5873 } 5874 5875 5876 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 5877 struct dc_sink *sink, struct dc_stream_state *stream, 5878 struct dsc_dec_dpcd_caps *dsc_caps, 5879 uint32_t max_dsc_target_bpp_limit_override) 5880 { 5881 const struct dc_link_settings *verified_link_cap = NULL; 5882 u32 link_bw_in_kbps; 5883 u32 edp_min_bpp_x16, edp_max_bpp_x16; 5884 struct dc *dc = sink->ctx->dc; 5885 struct dc_dsc_bw_range bw_range = {0}; 5886 struct dc_dsc_config dsc_cfg = {0}; 5887 struct dc_dsc_config_options dsc_options = {0}; 5888 5889 dc_dsc_get_default_config_option(dc, &dsc_options); 5890 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5891 5892 verified_link_cap = dc_link_get_link_cap(stream->link); 5893 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 5894 edp_min_bpp_x16 = 8 * 16; 5895 edp_max_bpp_x16 = 8 * 16; 5896 5897 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 5898 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 5899 5900 if (edp_max_bpp_x16 < edp_min_bpp_x16) 5901 edp_min_bpp_x16 = edp_max_bpp_x16; 5902 5903 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 5904 dc->debug.dsc_min_slice_height_override, 5905 edp_min_bpp_x16, edp_max_bpp_x16, 5906 dsc_caps, 5907 &stream->timing, 5908 dc_link_get_highest_encoding_format(aconnector->dc_link), 5909 &bw_range)) { 5910 5911 if (bw_range.max_kbps < link_bw_in_kbps) { 5912 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5913 dsc_caps, 5914 &dsc_options, 5915 0, 5916 &stream->timing, 5917 dc_link_get_highest_encoding_format(aconnector->dc_link), 5918 &dsc_cfg)) { 5919 stream->timing.dsc_cfg = dsc_cfg; 5920 stream->timing.flags.DSC = 1; 5921 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 5922 } 5923 return; 5924 } 5925 } 5926 5927 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 5928 dsc_caps, 5929 &dsc_options, 5930 link_bw_in_kbps, 5931 &stream->timing, 5932 dc_link_get_highest_encoding_format(aconnector->dc_link), 5933 &dsc_cfg)) { 5934 stream->timing.dsc_cfg = dsc_cfg; 5935 stream->timing.flags.DSC = 1; 5936 } 5937 } 5938 5939 5940 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 5941 struct dc_sink *sink, struct dc_stream_state *stream, 5942 struct dsc_dec_dpcd_caps *dsc_caps) 5943 { 5944 struct drm_connector *drm_connector = &aconnector->base; 5945 u32 link_bandwidth_kbps; 5946 struct dc *dc = sink->ctx->dc; 5947 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 5948 u32 dsc_max_supported_bw_in_kbps; 5949 u32 max_dsc_target_bpp_limit_override = 5950 drm_connector->display_info.max_dsc_bpp; 5951 struct dc_dsc_config_options dsc_options = {0}; 5952 5953 dc_dsc_get_default_config_option(dc, &dsc_options); 5954 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 5955 5956 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 5957 dc_link_get_link_cap(aconnector->dc_link)); 5958 5959 /* Set DSC policy according to dsc_clock_en */ 5960 dc_dsc_policy_set_enable_dsc_when_not_needed( 5961 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 5962 5963 if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_EDP && 5964 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 5965 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 5966 5967 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 5968 5969 } else if (aconnector->dc_link && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 5970 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 5971 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5972 dsc_caps, 5973 &dsc_options, 5974 link_bandwidth_kbps, 5975 &stream->timing, 5976 dc_link_get_highest_encoding_format(aconnector->dc_link), 5977 &stream->timing.dsc_cfg)) { 5978 stream->timing.flags.DSC = 1; 5979 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from SST RX\n", __func__, drm_connector->name); 5980 } 5981 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 5982 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 5983 dc_link_get_highest_encoding_format(aconnector->dc_link)); 5984 max_supported_bw_in_kbps = link_bandwidth_kbps; 5985 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 5986 5987 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 5988 max_supported_bw_in_kbps > 0 && 5989 dsc_max_supported_bw_in_kbps > 0) 5990 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 5991 dsc_caps, 5992 &dsc_options, 5993 dsc_max_supported_bw_in_kbps, 5994 &stream->timing, 5995 dc_link_get_highest_encoding_format(aconnector->dc_link), 5996 &stream->timing.dsc_cfg)) { 5997 stream->timing.flags.DSC = 1; 5998 DRM_DEBUG_DRIVER("%s: [%s] DSC is selected from DP-HDMI PCON\n", 5999 __func__, drm_connector->name); 6000 } 6001 } 6002 } 6003 6004 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6005 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6006 stream->timing.flags.DSC = 1; 6007 6008 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6009 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6010 6011 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6012 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6013 6014 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6015 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6016 } 6017 6018 static struct dc_stream_state * 6019 create_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6020 const struct drm_display_mode *drm_mode, 6021 const struct dm_connector_state *dm_state, 6022 const struct dc_stream_state *old_stream, 6023 int requested_bpc) 6024 { 6025 struct drm_display_mode *preferred_mode = NULL; 6026 struct drm_connector *drm_connector; 6027 const struct drm_connector_state *con_state = &dm_state->base; 6028 struct dc_stream_state *stream = NULL; 6029 struct drm_display_mode mode; 6030 struct drm_display_mode saved_mode; 6031 struct drm_display_mode *freesync_mode = NULL; 6032 bool native_mode_found = false; 6033 bool recalculate_timing = false; 6034 bool scale = dm_state->scaling != RMX_OFF; 6035 int mode_refresh; 6036 int preferred_refresh = 0; 6037 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6038 struct dsc_dec_dpcd_caps dsc_caps; 6039 6040 struct dc_sink *sink = NULL; 6041 6042 drm_mode_init(&mode, drm_mode); 6043 memset(&saved_mode, 0, sizeof(saved_mode)); 6044 6045 if (aconnector == NULL) { 6046 DRM_ERROR("aconnector is NULL!\n"); 6047 return stream; 6048 } 6049 6050 drm_connector = &aconnector->base; 6051 6052 if (!aconnector->dc_sink) { 6053 sink = create_fake_sink(aconnector); 6054 if (!sink) 6055 return stream; 6056 } else { 6057 sink = aconnector->dc_sink; 6058 dc_sink_retain(sink); 6059 } 6060 6061 stream = dc_create_stream_for_sink(sink); 6062 6063 if (stream == NULL) { 6064 DRM_ERROR("Failed to create stream for sink!\n"); 6065 goto finish; 6066 } 6067 6068 stream->dm_stream_context = aconnector; 6069 6070 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 6071 drm_connector->display_info.hdmi.scdc.scrambling.low_rates; 6072 6073 list_for_each_entry(preferred_mode, &aconnector->base.modes, head) { 6074 /* Search for preferred mode */ 6075 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 6076 native_mode_found = true; 6077 break; 6078 } 6079 } 6080 if (!native_mode_found) 6081 preferred_mode = list_first_entry_or_null( 6082 &aconnector->base.modes, 6083 struct drm_display_mode, 6084 head); 6085 6086 mode_refresh = drm_mode_vrefresh(&mode); 6087 6088 if (preferred_mode == NULL) { 6089 /* 6090 * This may not be an error, the use case is when we have no 6091 * usermode calls to reset and set mode upon hotplug. In this 6092 * case, we call set mode ourselves to restore the previous mode 6093 * and the modelist may not be filled in time. 6094 */ 6095 DRM_DEBUG_DRIVER("No preferred mode found\n"); 6096 } else { 6097 recalculate_timing = is_freesync_video_mode(&mode, aconnector); 6098 if (recalculate_timing) { 6099 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6100 drm_mode_copy(&saved_mode, &mode); 6101 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 6102 drm_mode_copy(&mode, freesync_mode); 6103 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 6104 } else { 6105 decide_crtc_timing_for_drm_display_mode( 6106 &mode, preferred_mode, scale); 6107 6108 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6109 } 6110 } 6111 6112 if (recalculate_timing) 6113 drm_mode_set_crtcinfo(&saved_mode, 0); 6114 6115 /* 6116 * If scaling is enabled and refresh rate didn't change 6117 * we copy the vic and polarities of the old timings 6118 */ 6119 if (!scale || mode_refresh != preferred_refresh) 6120 fill_stream_properties_from_drm_display_mode( 6121 stream, &mode, &aconnector->base, con_state, NULL, 6122 requested_bpc); 6123 else 6124 fill_stream_properties_from_drm_display_mode( 6125 stream, &mode, &aconnector->base, con_state, old_stream, 6126 requested_bpc); 6127 6128 if (aconnector->timing_changed) { 6129 DC_LOG_DEBUG("%s: overriding timing for automated test, bpc %d, changing to %d\n", 6130 __func__, 6131 stream->timing.display_color_depth, 6132 aconnector->timing_requested->display_color_depth); 6133 stream->timing = *aconnector->timing_requested; 6134 } 6135 6136 /* SST DSC determination policy */ 6137 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 6138 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 6139 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 6140 6141 update_stream_scaling_settings(&mode, dm_state, stream); 6142 6143 fill_audio_info( 6144 &stream->audio_info, 6145 drm_connector, 6146 sink); 6147 6148 update_stream_signal(stream, sink); 6149 6150 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6151 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 6152 6153 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 6154 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 6155 stream->signal == SIGNAL_TYPE_EDP) { 6156 // 6157 // should decide stream support vsc sdp colorimetry capability 6158 // before building vsc info packet 6159 // 6160 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 6161 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED; 6162 6163 if (stream->out_transfer_func->tf == TRANSFER_FUNCTION_GAMMA22) 6164 tf = TRANSFER_FUNC_GAMMA_22; 6165 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 6166 aconnector->psr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 6167 6168 } 6169 finish: 6170 dc_sink_release(sink); 6171 6172 return stream; 6173 } 6174 6175 static enum drm_connector_status 6176 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 6177 { 6178 bool connected; 6179 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6180 6181 /* 6182 * Notes: 6183 * 1. This interface is NOT called in context of HPD irq. 6184 * 2. This interface *is called* in context of user-mode ioctl. Which 6185 * makes it a bad place for *any* MST-related activity. 6186 */ 6187 6188 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 6189 !aconnector->fake_enable) 6190 connected = (aconnector->dc_sink != NULL); 6191 else 6192 connected = (aconnector->base.force == DRM_FORCE_ON || 6193 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 6194 6195 update_subconnector_property(aconnector); 6196 6197 return (connected ? connector_status_connected : 6198 connector_status_disconnected); 6199 } 6200 6201 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 6202 struct drm_connector_state *connector_state, 6203 struct drm_property *property, 6204 uint64_t val) 6205 { 6206 struct drm_device *dev = connector->dev; 6207 struct amdgpu_device *adev = drm_to_adev(dev); 6208 struct dm_connector_state *dm_old_state = 6209 to_dm_connector_state(connector->state); 6210 struct dm_connector_state *dm_new_state = 6211 to_dm_connector_state(connector_state); 6212 6213 int ret = -EINVAL; 6214 6215 if (property == dev->mode_config.scaling_mode_property) { 6216 enum amdgpu_rmx_type rmx_type; 6217 6218 switch (val) { 6219 case DRM_MODE_SCALE_CENTER: 6220 rmx_type = RMX_CENTER; 6221 break; 6222 case DRM_MODE_SCALE_ASPECT: 6223 rmx_type = RMX_ASPECT; 6224 break; 6225 case DRM_MODE_SCALE_FULLSCREEN: 6226 rmx_type = RMX_FULL; 6227 break; 6228 case DRM_MODE_SCALE_NONE: 6229 default: 6230 rmx_type = RMX_OFF; 6231 break; 6232 } 6233 6234 if (dm_old_state->scaling == rmx_type) 6235 return 0; 6236 6237 dm_new_state->scaling = rmx_type; 6238 ret = 0; 6239 } else if (property == adev->mode_info.underscan_hborder_property) { 6240 dm_new_state->underscan_hborder = val; 6241 ret = 0; 6242 } else if (property == adev->mode_info.underscan_vborder_property) { 6243 dm_new_state->underscan_vborder = val; 6244 ret = 0; 6245 } else if (property == adev->mode_info.underscan_property) { 6246 dm_new_state->underscan_enable = val; 6247 ret = 0; 6248 } else if (property == adev->mode_info.abm_level_property) { 6249 dm_new_state->abm_level = val ?: ABM_LEVEL_IMMEDIATE_DISABLE; 6250 ret = 0; 6251 } 6252 6253 return ret; 6254 } 6255 6256 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 6257 const struct drm_connector_state *state, 6258 struct drm_property *property, 6259 uint64_t *val) 6260 { 6261 struct drm_device *dev = connector->dev; 6262 struct amdgpu_device *adev = drm_to_adev(dev); 6263 struct dm_connector_state *dm_state = 6264 to_dm_connector_state(state); 6265 int ret = -EINVAL; 6266 6267 if (property == dev->mode_config.scaling_mode_property) { 6268 switch (dm_state->scaling) { 6269 case RMX_CENTER: 6270 *val = DRM_MODE_SCALE_CENTER; 6271 break; 6272 case RMX_ASPECT: 6273 *val = DRM_MODE_SCALE_ASPECT; 6274 break; 6275 case RMX_FULL: 6276 *val = DRM_MODE_SCALE_FULLSCREEN; 6277 break; 6278 case RMX_OFF: 6279 default: 6280 *val = DRM_MODE_SCALE_NONE; 6281 break; 6282 } 6283 ret = 0; 6284 } else if (property == adev->mode_info.underscan_hborder_property) { 6285 *val = dm_state->underscan_hborder; 6286 ret = 0; 6287 } else if (property == adev->mode_info.underscan_vborder_property) { 6288 *val = dm_state->underscan_vborder; 6289 ret = 0; 6290 } else if (property == adev->mode_info.underscan_property) { 6291 *val = dm_state->underscan_enable; 6292 ret = 0; 6293 } else if (property == adev->mode_info.abm_level_property) { 6294 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ? 6295 dm_state->abm_level : 0; 6296 ret = 0; 6297 } 6298 6299 return ret; 6300 } 6301 6302 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 6303 { 6304 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 6305 6306 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 6307 } 6308 6309 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 6310 { 6311 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6312 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6313 struct amdgpu_display_manager *dm = &adev->dm; 6314 6315 /* 6316 * Call only if mst_mgr was initialized before since it's not done 6317 * for all connector types. 6318 */ 6319 if (aconnector->mst_mgr.dev) 6320 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 6321 6322 if (aconnector->bl_idx != -1) { 6323 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 6324 dm->backlight_dev[aconnector->bl_idx] = NULL; 6325 } 6326 6327 if (aconnector->dc_em_sink) 6328 dc_sink_release(aconnector->dc_em_sink); 6329 aconnector->dc_em_sink = NULL; 6330 if (aconnector->dc_sink) 6331 dc_sink_release(aconnector->dc_sink); 6332 aconnector->dc_sink = NULL; 6333 6334 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 6335 drm_connector_unregister(connector); 6336 drm_connector_cleanup(connector); 6337 if (aconnector->i2c) { 6338 i2c_del_adapter(&aconnector->i2c->base); 6339 kfree(aconnector->i2c); 6340 } 6341 kfree(aconnector->dm_dp_aux.aux.name); 6342 6343 kfree(connector); 6344 } 6345 6346 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 6347 { 6348 struct dm_connector_state *state = 6349 to_dm_connector_state(connector->state); 6350 6351 if (connector->state) 6352 __drm_atomic_helper_connector_destroy_state(connector->state); 6353 6354 kfree(state); 6355 6356 state = kzalloc(sizeof(*state), GFP_KERNEL); 6357 6358 if (state) { 6359 state->scaling = RMX_OFF; 6360 state->underscan_enable = false; 6361 state->underscan_hborder = 0; 6362 state->underscan_vborder = 0; 6363 state->base.max_requested_bpc = 8; 6364 state->vcpi_slots = 0; 6365 state->pbn = 0; 6366 6367 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) 6368 state->abm_level = amdgpu_dm_abm_level ?: 6369 ABM_LEVEL_IMMEDIATE_DISABLE; 6370 6371 __drm_atomic_helper_connector_reset(connector, &state->base); 6372 } 6373 } 6374 6375 struct drm_connector_state * 6376 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 6377 { 6378 struct dm_connector_state *state = 6379 to_dm_connector_state(connector->state); 6380 6381 struct dm_connector_state *new_state = 6382 kmemdup(state, sizeof(*state), GFP_KERNEL); 6383 6384 if (!new_state) 6385 return NULL; 6386 6387 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 6388 6389 new_state->freesync_capable = state->freesync_capable; 6390 new_state->abm_level = state->abm_level; 6391 new_state->scaling = state->scaling; 6392 new_state->underscan_enable = state->underscan_enable; 6393 new_state->underscan_hborder = state->underscan_hborder; 6394 new_state->underscan_vborder = state->underscan_vborder; 6395 new_state->vcpi_slots = state->vcpi_slots; 6396 new_state->pbn = state->pbn; 6397 return &new_state->base; 6398 } 6399 6400 static int 6401 amdgpu_dm_connector_late_register(struct drm_connector *connector) 6402 { 6403 struct amdgpu_dm_connector *amdgpu_dm_connector = 6404 to_amdgpu_dm_connector(connector); 6405 int r; 6406 6407 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 6408 6409 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 6410 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 6411 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 6412 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 6413 if (r) 6414 return r; 6415 } 6416 6417 #if defined(CONFIG_DEBUG_FS) 6418 connector_debugfs_init(amdgpu_dm_connector); 6419 #endif 6420 6421 return 0; 6422 } 6423 6424 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 6425 { 6426 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6427 struct dc_link *dc_link = aconnector->dc_link; 6428 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 6429 struct edid *edid; 6430 6431 if (!connector->edid_override) 6432 return; 6433 6434 drm_edid_override_connector_update(&aconnector->base); 6435 edid = aconnector->base.edid_blob_ptr->data; 6436 aconnector->edid = edid; 6437 6438 /* Update emulated (virtual) sink's EDID */ 6439 if (dc_em_sink && dc_link) { 6440 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 6441 memmove(dc_em_sink->dc_edid.raw_edid, edid, (edid->extensions + 1) * EDID_LENGTH); 6442 dm_helpers_parse_edid_caps( 6443 dc_link, 6444 &dc_em_sink->dc_edid, 6445 &dc_em_sink->edid_caps); 6446 } 6447 } 6448 6449 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 6450 .reset = amdgpu_dm_connector_funcs_reset, 6451 .detect = amdgpu_dm_connector_detect, 6452 .fill_modes = drm_helper_probe_single_connector_modes, 6453 .destroy = amdgpu_dm_connector_destroy, 6454 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 6455 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 6456 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 6457 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 6458 .late_register = amdgpu_dm_connector_late_register, 6459 .early_unregister = amdgpu_dm_connector_unregister, 6460 .force = amdgpu_dm_connector_funcs_force 6461 }; 6462 6463 static int get_modes(struct drm_connector *connector) 6464 { 6465 return amdgpu_dm_connector_get_modes(connector); 6466 } 6467 6468 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 6469 { 6470 struct dc_sink_init_data init_params = { 6471 .link = aconnector->dc_link, 6472 .sink_signal = SIGNAL_TYPE_VIRTUAL 6473 }; 6474 struct edid *edid; 6475 6476 if (!aconnector->base.edid_blob_ptr) { 6477 /* if connector->edid_override valid, pass 6478 * it to edid_override to edid_blob_ptr 6479 */ 6480 6481 drm_edid_override_connector_update(&aconnector->base); 6482 6483 if (!aconnector->base.edid_blob_ptr) { 6484 DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n", 6485 aconnector->base.name); 6486 6487 aconnector->base.force = DRM_FORCE_OFF; 6488 return; 6489 } 6490 } 6491 6492 edid = (struct edid *) aconnector->base.edid_blob_ptr->data; 6493 6494 aconnector->edid = edid; 6495 6496 aconnector->dc_em_sink = dc_link_add_remote_sink( 6497 aconnector->dc_link, 6498 (uint8_t *)edid, 6499 (edid->extensions + 1) * EDID_LENGTH, 6500 &init_params); 6501 6502 if (aconnector->base.force == DRM_FORCE_ON) { 6503 aconnector->dc_sink = aconnector->dc_link->local_sink ? 6504 aconnector->dc_link->local_sink : 6505 aconnector->dc_em_sink; 6506 if (aconnector->dc_sink) 6507 dc_sink_retain(aconnector->dc_sink); 6508 } 6509 } 6510 6511 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 6512 { 6513 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 6514 6515 /* 6516 * In case of headless boot with force on for DP managed connector 6517 * Those settings have to be != 0 to get initial modeset 6518 */ 6519 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6520 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 6521 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 6522 } 6523 6524 create_eml_sink(aconnector); 6525 } 6526 6527 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 6528 struct dc_stream_state *stream) 6529 { 6530 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 6531 struct dc_plane_state *dc_plane_state = NULL; 6532 struct dc_state *dc_state = NULL; 6533 6534 if (!stream) 6535 goto cleanup; 6536 6537 dc_plane_state = dc_create_plane_state(dc); 6538 if (!dc_plane_state) 6539 goto cleanup; 6540 6541 dc_state = dc_create_state(dc); 6542 if (!dc_state) 6543 goto cleanup; 6544 6545 /* populate stream to plane */ 6546 dc_plane_state->src_rect.height = stream->src.height; 6547 dc_plane_state->src_rect.width = stream->src.width; 6548 dc_plane_state->dst_rect.height = stream->src.height; 6549 dc_plane_state->dst_rect.width = stream->src.width; 6550 dc_plane_state->clip_rect.height = stream->src.height; 6551 dc_plane_state->clip_rect.width = stream->src.width; 6552 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 6553 dc_plane_state->plane_size.surface_size.height = stream->src.height; 6554 dc_plane_state->plane_size.surface_size.width = stream->src.width; 6555 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 6556 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 6557 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 6558 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 6559 dc_plane_state->rotation = ROTATION_ANGLE_0; 6560 dc_plane_state->is_tiling_rotated = false; 6561 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 6562 6563 dc_result = dc_validate_stream(dc, stream); 6564 if (dc_result == DC_OK) 6565 dc_result = dc_validate_plane(dc, dc_plane_state); 6566 6567 if (dc_result == DC_OK) 6568 dc_result = dc_add_stream_to_ctx(dc, dc_state, stream); 6569 6570 if (dc_result == DC_OK && !dc_add_plane_to_context( 6571 dc, 6572 stream, 6573 dc_plane_state, 6574 dc_state)) 6575 dc_result = DC_FAIL_ATTACH_SURFACES; 6576 6577 if (dc_result == DC_OK) 6578 dc_result = dc_validate_global_state(dc, dc_state, true); 6579 6580 cleanup: 6581 if (dc_state) 6582 dc_release_state(dc_state); 6583 6584 if (dc_plane_state) 6585 dc_plane_state_release(dc_plane_state); 6586 6587 return dc_result; 6588 } 6589 6590 struct dc_stream_state * 6591 create_validate_stream_for_sink(struct amdgpu_dm_connector *aconnector, 6592 const struct drm_display_mode *drm_mode, 6593 const struct dm_connector_state *dm_state, 6594 const struct dc_stream_state *old_stream) 6595 { 6596 struct drm_connector *connector = &aconnector->base; 6597 struct amdgpu_device *adev = drm_to_adev(connector->dev); 6598 struct dc_stream_state *stream; 6599 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 6600 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 6601 enum dc_status dc_result = DC_OK; 6602 6603 do { 6604 stream = create_stream_for_sink(aconnector, drm_mode, 6605 dm_state, old_stream, 6606 requested_bpc); 6607 if (stream == NULL) { 6608 DRM_ERROR("Failed to create stream for sink!\n"); 6609 break; 6610 } 6611 6612 dc_result = dc_validate_stream(adev->dm.dc, stream); 6613 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 6614 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 6615 6616 if (dc_result == DC_OK) 6617 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 6618 6619 if (dc_result != DC_OK) { 6620 DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d (%s)\n", 6621 drm_mode->hdisplay, 6622 drm_mode->vdisplay, 6623 drm_mode->clock, 6624 dc_result, 6625 dc_status_to_str(dc_result)); 6626 6627 dc_stream_release(stream); 6628 stream = NULL; 6629 requested_bpc -= 2; /* lower bpc to retry validation */ 6630 } 6631 6632 } while (stream == NULL && requested_bpc >= 6); 6633 6634 if (dc_result == DC_FAIL_ENC_VALIDATE && !aconnector->force_yuv420_output) { 6635 DRM_DEBUG_KMS("Retry forcing YCbCr420 encoding\n"); 6636 6637 aconnector->force_yuv420_output = true; 6638 stream = create_validate_stream_for_sink(aconnector, drm_mode, 6639 dm_state, old_stream); 6640 aconnector->force_yuv420_output = false; 6641 } 6642 6643 return stream; 6644 } 6645 6646 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 6647 struct drm_display_mode *mode) 6648 { 6649 int result = MODE_ERROR; 6650 struct dc_sink *dc_sink; 6651 /* TODO: Unhardcode stream count */ 6652 struct dc_stream_state *stream; 6653 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6654 6655 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 6656 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 6657 return result; 6658 6659 /* 6660 * Only run this the first time mode_valid is called to initilialize 6661 * EDID mgmt 6662 */ 6663 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 6664 !aconnector->dc_em_sink) 6665 handle_edid_mgmt(aconnector); 6666 6667 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 6668 6669 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 6670 aconnector->base.force != DRM_FORCE_ON) { 6671 DRM_ERROR("dc_sink is NULL!\n"); 6672 goto fail; 6673 } 6674 6675 drm_mode_set_crtcinfo(mode, 0); 6676 6677 stream = create_validate_stream_for_sink(aconnector, mode, 6678 to_dm_connector_state(connector->state), 6679 NULL); 6680 if (stream) { 6681 dc_stream_release(stream); 6682 result = MODE_OK; 6683 } 6684 6685 fail: 6686 /* TODO: error handling*/ 6687 return result; 6688 } 6689 6690 static int fill_hdr_info_packet(const struct drm_connector_state *state, 6691 struct dc_info_packet *out) 6692 { 6693 struct hdmi_drm_infoframe frame; 6694 unsigned char buf[30]; /* 26 + 4 */ 6695 ssize_t len; 6696 int ret, i; 6697 6698 memset(out, 0, sizeof(*out)); 6699 6700 if (!state->hdr_output_metadata) 6701 return 0; 6702 6703 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 6704 if (ret) 6705 return ret; 6706 6707 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 6708 if (len < 0) 6709 return (int)len; 6710 6711 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 6712 if (len != 30) 6713 return -EINVAL; 6714 6715 /* Prepare the infopacket for DC. */ 6716 switch (state->connector->connector_type) { 6717 case DRM_MODE_CONNECTOR_HDMIA: 6718 out->hb0 = 0x87; /* type */ 6719 out->hb1 = 0x01; /* version */ 6720 out->hb2 = 0x1A; /* length */ 6721 out->sb[0] = buf[3]; /* checksum */ 6722 i = 1; 6723 break; 6724 6725 case DRM_MODE_CONNECTOR_DisplayPort: 6726 case DRM_MODE_CONNECTOR_eDP: 6727 out->hb0 = 0x00; /* sdp id, zero */ 6728 out->hb1 = 0x87; /* type */ 6729 out->hb2 = 0x1D; /* payload len - 1 */ 6730 out->hb3 = (0x13 << 2); /* sdp version */ 6731 out->sb[0] = 0x01; /* version */ 6732 out->sb[1] = 0x1A; /* length */ 6733 i = 2; 6734 break; 6735 6736 default: 6737 return -EINVAL; 6738 } 6739 6740 memcpy(&out->sb[i], &buf[4], 26); 6741 out->valid = true; 6742 6743 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 6744 sizeof(out->sb), false); 6745 6746 return 0; 6747 } 6748 6749 static int 6750 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 6751 struct drm_atomic_state *state) 6752 { 6753 struct drm_connector_state *new_con_state = 6754 drm_atomic_get_new_connector_state(state, conn); 6755 struct drm_connector_state *old_con_state = 6756 drm_atomic_get_old_connector_state(state, conn); 6757 struct drm_crtc *crtc = new_con_state->crtc; 6758 struct drm_crtc_state *new_crtc_state; 6759 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 6760 int ret; 6761 6762 trace_amdgpu_dm_connector_atomic_check(new_con_state); 6763 6764 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 6765 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 6766 if (ret < 0) 6767 return ret; 6768 } 6769 6770 if (!crtc) 6771 return 0; 6772 6773 if (new_con_state->colorspace != old_con_state->colorspace) { 6774 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6775 if (IS_ERR(new_crtc_state)) 6776 return PTR_ERR(new_crtc_state); 6777 6778 new_crtc_state->mode_changed = true; 6779 } 6780 6781 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 6782 struct dc_info_packet hdr_infopacket; 6783 6784 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 6785 if (ret) 6786 return ret; 6787 6788 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 6789 if (IS_ERR(new_crtc_state)) 6790 return PTR_ERR(new_crtc_state); 6791 6792 /* 6793 * DC considers the stream backends changed if the 6794 * static metadata changes. Forcing the modeset also 6795 * gives a simple way for userspace to switch from 6796 * 8bpc to 10bpc when setting the metadata to enter 6797 * or exit HDR. 6798 * 6799 * Changing the static metadata after it's been 6800 * set is permissible, however. So only force a 6801 * modeset if we're entering or exiting HDR. 6802 */ 6803 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 6804 !old_con_state->hdr_output_metadata || 6805 !new_con_state->hdr_output_metadata; 6806 } 6807 6808 return 0; 6809 } 6810 6811 static const struct drm_connector_helper_funcs 6812 amdgpu_dm_connector_helper_funcs = { 6813 /* 6814 * If hotplugging a second bigger display in FB Con mode, bigger resolution 6815 * modes will be filtered by drm_mode_validate_size(), and those modes 6816 * are missing after user start lightdm. So we need to renew modes list. 6817 * in get_modes call back, not just return the modes count 6818 */ 6819 .get_modes = get_modes, 6820 .mode_valid = amdgpu_dm_connector_mode_valid, 6821 .atomic_check = amdgpu_dm_connector_atomic_check, 6822 }; 6823 6824 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 6825 { 6826 6827 } 6828 6829 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 6830 { 6831 switch (display_color_depth) { 6832 case COLOR_DEPTH_666: 6833 return 6; 6834 case COLOR_DEPTH_888: 6835 return 8; 6836 case COLOR_DEPTH_101010: 6837 return 10; 6838 case COLOR_DEPTH_121212: 6839 return 12; 6840 case COLOR_DEPTH_141414: 6841 return 14; 6842 case COLOR_DEPTH_161616: 6843 return 16; 6844 default: 6845 break; 6846 } 6847 return 0; 6848 } 6849 6850 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 6851 struct drm_crtc_state *crtc_state, 6852 struct drm_connector_state *conn_state) 6853 { 6854 struct drm_atomic_state *state = crtc_state->state; 6855 struct drm_connector *connector = conn_state->connector; 6856 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 6857 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 6858 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 6859 struct drm_dp_mst_topology_mgr *mst_mgr; 6860 struct drm_dp_mst_port *mst_port; 6861 struct drm_dp_mst_topology_state *mst_state; 6862 enum dc_color_depth color_depth; 6863 int clock, bpp = 0; 6864 bool is_y420 = false; 6865 6866 if (!aconnector->mst_output_port) 6867 return 0; 6868 6869 mst_port = aconnector->mst_output_port; 6870 mst_mgr = &aconnector->mst_root->mst_mgr; 6871 6872 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 6873 return 0; 6874 6875 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 6876 if (IS_ERR(mst_state)) 6877 return PTR_ERR(mst_state); 6878 6879 mst_state->pbn_div = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 6880 6881 if (!state->duplicated) { 6882 int max_bpc = conn_state->max_requested_bpc; 6883 6884 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 6885 aconnector->force_yuv420_output; 6886 color_depth = convert_color_depth_from_display_info(connector, 6887 is_y420, 6888 max_bpc); 6889 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 6890 clock = adjusted_mode->clock; 6891 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 6892 } 6893 6894 dm_new_connector_state->vcpi_slots = 6895 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 6896 dm_new_connector_state->pbn); 6897 if (dm_new_connector_state->vcpi_slots < 0) { 6898 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 6899 return dm_new_connector_state->vcpi_slots; 6900 } 6901 return 0; 6902 } 6903 6904 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 6905 .disable = dm_encoder_helper_disable, 6906 .atomic_check = dm_encoder_helper_atomic_check 6907 }; 6908 6909 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 6910 struct dc_state *dc_state, 6911 struct dsc_mst_fairness_vars *vars) 6912 { 6913 struct dc_stream_state *stream = NULL; 6914 struct drm_connector *connector; 6915 struct drm_connector_state *new_con_state; 6916 struct amdgpu_dm_connector *aconnector; 6917 struct dm_connector_state *dm_conn_state; 6918 int i, j, ret; 6919 int vcpi, pbn_div, pbn = 0, slot_num = 0; 6920 6921 for_each_new_connector_in_state(state, connector, new_con_state, i) { 6922 6923 aconnector = to_amdgpu_dm_connector(connector); 6924 6925 if (!aconnector->mst_output_port) 6926 continue; 6927 6928 if (!new_con_state || !new_con_state->crtc) 6929 continue; 6930 6931 dm_conn_state = to_dm_connector_state(new_con_state); 6932 6933 for (j = 0; j < dc_state->stream_count; j++) { 6934 stream = dc_state->streams[j]; 6935 if (!stream) 6936 continue; 6937 6938 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 6939 break; 6940 6941 stream = NULL; 6942 } 6943 6944 if (!stream) 6945 continue; 6946 6947 pbn_div = dm_mst_get_pbn_divider(stream->link); 6948 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 6949 for (j = 0; j < dc_state->stream_count; j++) { 6950 if (vars[j].aconnector == aconnector) { 6951 pbn = vars[j].pbn; 6952 break; 6953 } 6954 } 6955 6956 if (j == dc_state->stream_count || pbn_div == 0) 6957 continue; 6958 6959 slot_num = DIV_ROUND_UP(pbn, pbn_div); 6960 6961 if (stream->timing.flags.DSC != 1) { 6962 dm_conn_state->pbn = pbn; 6963 dm_conn_state->vcpi_slots = slot_num; 6964 6965 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 6966 dm_conn_state->pbn, false); 6967 if (ret < 0) 6968 return ret; 6969 6970 continue; 6971 } 6972 6973 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 6974 if (vcpi < 0) 6975 return vcpi; 6976 6977 dm_conn_state->pbn = pbn; 6978 dm_conn_state->vcpi_slots = vcpi; 6979 } 6980 return 0; 6981 } 6982 6983 static int to_drm_connector_type(enum signal_type st) 6984 { 6985 switch (st) { 6986 case SIGNAL_TYPE_HDMI_TYPE_A: 6987 return DRM_MODE_CONNECTOR_HDMIA; 6988 case SIGNAL_TYPE_EDP: 6989 return DRM_MODE_CONNECTOR_eDP; 6990 case SIGNAL_TYPE_LVDS: 6991 return DRM_MODE_CONNECTOR_LVDS; 6992 case SIGNAL_TYPE_RGB: 6993 return DRM_MODE_CONNECTOR_VGA; 6994 case SIGNAL_TYPE_DISPLAY_PORT: 6995 case SIGNAL_TYPE_DISPLAY_PORT_MST: 6996 return DRM_MODE_CONNECTOR_DisplayPort; 6997 case SIGNAL_TYPE_DVI_DUAL_LINK: 6998 case SIGNAL_TYPE_DVI_SINGLE_LINK: 6999 return DRM_MODE_CONNECTOR_DVID; 7000 case SIGNAL_TYPE_VIRTUAL: 7001 return DRM_MODE_CONNECTOR_VIRTUAL; 7002 7003 default: 7004 return DRM_MODE_CONNECTOR_Unknown; 7005 } 7006 } 7007 7008 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 7009 { 7010 struct drm_encoder *encoder; 7011 7012 /* There is only one encoder per connector */ 7013 drm_connector_for_each_possible_encoder(connector, encoder) 7014 return encoder; 7015 7016 return NULL; 7017 } 7018 7019 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 7020 { 7021 struct drm_encoder *encoder; 7022 struct amdgpu_encoder *amdgpu_encoder; 7023 7024 encoder = amdgpu_dm_connector_to_encoder(connector); 7025 7026 if (encoder == NULL) 7027 return; 7028 7029 amdgpu_encoder = to_amdgpu_encoder(encoder); 7030 7031 amdgpu_encoder->native_mode.clock = 0; 7032 7033 if (!list_empty(&connector->probed_modes)) { 7034 struct drm_display_mode *preferred_mode = NULL; 7035 7036 list_for_each_entry(preferred_mode, 7037 &connector->probed_modes, 7038 head) { 7039 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 7040 amdgpu_encoder->native_mode = *preferred_mode; 7041 7042 break; 7043 } 7044 7045 } 7046 } 7047 7048 static struct drm_display_mode * 7049 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 7050 char *name, 7051 int hdisplay, int vdisplay) 7052 { 7053 struct drm_device *dev = encoder->dev; 7054 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7055 struct drm_display_mode *mode = NULL; 7056 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7057 7058 mode = drm_mode_duplicate(dev, native_mode); 7059 7060 if (mode == NULL) 7061 return NULL; 7062 7063 mode->hdisplay = hdisplay; 7064 mode->vdisplay = vdisplay; 7065 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7066 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 7067 7068 return mode; 7069 7070 } 7071 7072 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 7073 struct drm_connector *connector) 7074 { 7075 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7076 struct drm_display_mode *mode = NULL; 7077 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7078 struct amdgpu_dm_connector *amdgpu_dm_connector = 7079 to_amdgpu_dm_connector(connector); 7080 int i; 7081 int n; 7082 struct mode_size { 7083 char name[DRM_DISPLAY_MODE_LEN]; 7084 int w; 7085 int h; 7086 } common_modes[] = { 7087 { "640x480", 640, 480}, 7088 { "800x600", 800, 600}, 7089 { "1024x768", 1024, 768}, 7090 { "1280x720", 1280, 720}, 7091 { "1280x800", 1280, 800}, 7092 {"1280x1024", 1280, 1024}, 7093 { "1440x900", 1440, 900}, 7094 {"1680x1050", 1680, 1050}, 7095 {"1600x1200", 1600, 1200}, 7096 {"1920x1080", 1920, 1080}, 7097 {"1920x1200", 1920, 1200} 7098 }; 7099 7100 n = ARRAY_SIZE(common_modes); 7101 7102 for (i = 0; i < n; i++) { 7103 struct drm_display_mode *curmode = NULL; 7104 bool mode_existed = false; 7105 7106 if (common_modes[i].w > native_mode->hdisplay || 7107 common_modes[i].h > native_mode->vdisplay || 7108 (common_modes[i].w == native_mode->hdisplay && 7109 common_modes[i].h == native_mode->vdisplay)) 7110 continue; 7111 7112 list_for_each_entry(curmode, &connector->probed_modes, head) { 7113 if (common_modes[i].w == curmode->hdisplay && 7114 common_modes[i].h == curmode->vdisplay) { 7115 mode_existed = true; 7116 break; 7117 } 7118 } 7119 7120 if (mode_existed) 7121 continue; 7122 7123 mode = amdgpu_dm_create_common_mode(encoder, 7124 common_modes[i].name, common_modes[i].w, 7125 common_modes[i].h); 7126 if (!mode) 7127 continue; 7128 7129 drm_mode_probed_add(connector, mode); 7130 amdgpu_dm_connector->num_modes++; 7131 } 7132 } 7133 7134 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 7135 { 7136 struct drm_encoder *encoder; 7137 struct amdgpu_encoder *amdgpu_encoder; 7138 const struct drm_display_mode *native_mode; 7139 7140 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 7141 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 7142 return; 7143 7144 mutex_lock(&connector->dev->mode_config.mutex); 7145 amdgpu_dm_connector_get_modes(connector); 7146 mutex_unlock(&connector->dev->mode_config.mutex); 7147 7148 encoder = amdgpu_dm_connector_to_encoder(connector); 7149 if (!encoder) 7150 return; 7151 7152 amdgpu_encoder = to_amdgpu_encoder(encoder); 7153 7154 native_mode = &amdgpu_encoder->native_mode; 7155 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 7156 return; 7157 7158 drm_connector_set_panel_orientation_with_quirk(connector, 7159 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 7160 native_mode->hdisplay, 7161 native_mode->vdisplay); 7162 } 7163 7164 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 7165 struct edid *edid) 7166 { 7167 struct amdgpu_dm_connector *amdgpu_dm_connector = 7168 to_amdgpu_dm_connector(connector); 7169 7170 if (edid) { 7171 /* empty probed_modes */ 7172 INIT_LIST_HEAD(&connector->probed_modes); 7173 amdgpu_dm_connector->num_modes = 7174 drm_add_edid_modes(connector, edid); 7175 7176 /* sorting the probed modes before calling function 7177 * amdgpu_dm_get_native_mode() since EDID can have 7178 * more than one preferred mode. The modes that are 7179 * later in the probed mode list could be of higher 7180 * and preferred resolution. For example, 3840x2160 7181 * resolution in base EDID preferred timing and 4096x2160 7182 * preferred resolution in DID extension block later. 7183 */ 7184 drm_mode_sort(&connector->probed_modes); 7185 amdgpu_dm_get_native_mode(connector); 7186 7187 /* Freesync capabilities are reset by calling 7188 * drm_add_edid_modes() and need to be 7189 * restored here. 7190 */ 7191 amdgpu_dm_update_freesync_caps(connector, edid); 7192 } else { 7193 amdgpu_dm_connector->num_modes = 0; 7194 } 7195 } 7196 7197 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 7198 struct drm_display_mode *mode) 7199 { 7200 struct drm_display_mode *m; 7201 7202 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 7203 if (drm_mode_equal(m, mode)) 7204 return true; 7205 } 7206 7207 return false; 7208 } 7209 7210 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 7211 { 7212 const struct drm_display_mode *m; 7213 struct drm_display_mode *new_mode; 7214 uint i; 7215 u32 new_modes_count = 0; 7216 7217 /* Standard FPS values 7218 * 7219 * 23.976 - TV/NTSC 7220 * 24 - Cinema 7221 * 25 - TV/PAL 7222 * 29.97 - TV/NTSC 7223 * 30 - TV/NTSC 7224 * 48 - Cinema HFR 7225 * 50 - TV/PAL 7226 * 60 - Commonly used 7227 * 48,72,96,120 - Multiples of 24 7228 */ 7229 static const u32 common_rates[] = { 7230 23976, 24000, 25000, 29970, 30000, 7231 48000, 50000, 60000, 72000, 96000, 120000 7232 }; 7233 7234 /* 7235 * Find mode with highest refresh rate with the same resolution 7236 * as the preferred mode. Some monitors report a preferred mode 7237 * with lower resolution than the highest refresh rate supported. 7238 */ 7239 7240 m = get_highest_refresh_rate_mode(aconnector, true); 7241 if (!m) 7242 return 0; 7243 7244 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 7245 u64 target_vtotal, target_vtotal_diff; 7246 u64 num, den; 7247 7248 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 7249 continue; 7250 7251 if (common_rates[i] < aconnector->min_vfreq * 1000 || 7252 common_rates[i] > aconnector->max_vfreq * 1000) 7253 continue; 7254 7255 num = (unsigned long long)m->clock * 1000 * 1000; 7256 den = common_rates[i] * (unsigned long long)m->htotal; 7257 target_vtotal = div_u64(num, den); 7258 target_vtotal_diff = target_vtotal - m->vtotal; 7259 7260 /* Check for illegal modes */ 7261 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 7262 m->vsync_end + target_vtotal_diff < m->vsync_start || 7263 m->vtotal + target_vtotal_diff < m->vsync_end) 7264 continue; 7265 7266 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 7267 if (!new_mode) 7268 goto out; 7269 7270 new_mode->vtotal += (u16)target_vtotal_diff; 7271 new_mode->vsync_start += (u16)target_vtotal_diff; 7272 new_mode->vsync_end += (u16)target_vtotal_diff; 7273 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 7274 new_mode->type |= DRM_MODE_TYPE_DRIVER; 7275 7276 if (!is_duplicate_mode(aconnector, new_mode)) { 7277 drm_mode_probed_add(&aconnector->base, new_mode); 7278 new_modes_count += 1; 7279 } else 7280 drm_mode_destroy(aconnector->base.dev, new_mode); 7281 } 7282 out: 7283 return new_modes_count; 7284 } 7285 7286 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 7287 struct edid *edid) 7288 { 7289 struct amdgpu_dm_connector *amdgpu_dm_connector = 7290 to_amdgpu_dm_connector(connector); 7291 7292 if (!edid) 7293 return; 7294 7295 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 7296 amdgpu_dm_connector->num_modes += 7297 add_fs_modes(amdgpu_dm_connector); 7298 } 7299 7300 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 7301 { 7302 struct amdgpu_dm_connector *amdgpu_dm_connector = 7303 to_amdgpu_dm_connector(connector); 7304 struct drm_encoder *encoder; 7305 struct edid *edid = amdgpu_dm_connector->edid; 7306 struct dc_link_settings *verified_link_cap = 7307 &amdgpu_dm_connector->dc_link->verified_link_cap; 7308 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 7309 7310 encoder = amdgpu_dm_connector_to_encoder(connector); 7311 7312 if (!drm_edid_is_valid(edid)) { 7313 amdgpu_dm_connector->num_modes = 7314 drm_add_modes_noedid(connector, 640, 480); 7315 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 7316 amdgpu_dm_connector->num_modes += 7317 drm_add_modes_noedid(connector, 1920, 1080); 7318 } else { 7319 amdgpu_dm_connector_ddc_get_modes(connector, edid); 7320 if (encoder) 7321 amdgpu_dm_connector_add_common_modes(encoder, connector); 7322 amdgpu_dm_connector_add_freesync_modes(connector, edid); 7323 } 7324 amdgpu_dm_fbc_init(connector); 7325 7326 return amdgpu_dm_connector->num_modes; 7327 } 7328 7329 static const u32 supported_colorspaces = 7330 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 7331 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 7332 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 7333 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 7334 7335 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 7336 struct amdgpu_dm_connector *aconnector, 7337 int connector_type, 7338 struct dc_link *link, 7339 int link_index) 7340 { 7341 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 7342 7343 /* 7344 * Some of the properties below require access to state, like bpc. 7345 * Allocate some default initial connector state with our reset helper. 7346 */ 7347 if (aconnector->base.funcs->reset) 7348 aconnector->base.funcs->reset(&aconnector->base); 7349 7350 aconnector->connector_id = link_index; 7351 aconnector->bl_idx = -1; 7352 aconnector->dc_link = link; 7353 aconnector->base.interlace_allowed = false; 7354 aconnector->base.doublescan_allowed = false; 7355 aconnector->base.stereo_allowed = false; 7356 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 7357 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 7358 aconnector->audio_inst = -1; 7359 aconnector->pack_sdp_v1_3 = false; 7360 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 7361 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 7362 mutex_init(&aconnector->hpd_lock); 7363 mutex_init(&aconnector->handle_mst_msg_ready); 7364 7365 /* 7366 * configure support HPD hot plug connector_>polled default value is 0 7367 * which means HPD hot plug not supported 7368 */ 7369 switch (connector_type) { 7370 case DRM_MODE_CONNECTOR_HDMIA: 7371 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7372 aconnector->base.ycbcr_420_allowed = 7373 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 7374 break; 7375 case DRM_MODE_CONNECTOR_DisplayPort: 7376 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7377 link->link_enc = link_enc_cfg_get_link_enc(link); 7378 ASSERT(link->link_enc); 7379 if (link->link_enc) 7380 aconnector->base.ycbcr_420_allowed = 7381 link->link_enc->features.dp_ycbcr420_supported ? true : false; 7382 break; 7383 case DRM_MODE_CONNECTOR_DVID: 7384 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 7385 break; 7386 default: 7387 break; 7388 } 7389 7390 drm_object_attach_property(&aconnector->base.base, 7391 dm->ddev->mode_config.scaling_mode_property, 7392 DRM_MODE_SCALE_NONE); 7393 7394 drm_object_attach_property(&aconnector->base.base, 7395 adev->mode_info.underscan_property, 7396 UNDERSCAN_OFF); 7397 drm_object_attach_property(&aconnector->base.base, 7398 adev->mode_info.underscan_hborder_property, 7399 0); 7400 drm_object_attach_property(&aconnector->base.base, 7401 adev->mode_info.underscan_vborder_property, 7402 0); 7403 7404 if (!aconnector->mst_root) 7405 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 7406 7407 aconnector->base.state->max_bpc = 16; 7408 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 7409 7410 if (connector_type == DRM_MODE_CONNECTOR_eDP && 7411 (dc_is_dmcu_initialized(adev->dm.dc) || adev->dm.dc->ctx->dmub_srv)) { 7412 drm_object_attach_property(&aconnector->base.base, 7413 adev->mode_info.abm_level_property, 0); 7414 } 7415 7416 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 7417 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 7418 drm_connector_attach_colorspace_property(&aconnector->base); 7419 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 7420 connector_type == DRM_MODE_CONNECTOR_eDP) { 7421 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 7422 drm_connector_attach_colorspace_property(&aconnector->base); 7423 } 7424 7425 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 7426 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 7427 connector_type == DRM_MODE_CONNECTOR_eDP) { 7428 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 7429 7430 if (!aconnector->mst_root) 7431 drm_connector_attach_vrr_capable_property(&aconnector->base); 7432 7433 if (adev->dm.hdcp_workqueue) 7434 drm_connector_attach_content_protection_property(&aconnector->base, true); 7435 } 7436 } 7437 7438 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 7439 struct i2c_msg *msgs, int num) 7440 { 7441 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 7442 struct ddc_service *ddc_service = i2c->ddc_service; 7443 struct i2c_command cmd; 7444 int i; 7445 int result = -EIO; 7446 7447 if (!ddc_service->ddc_pin || !ddc_service->ddc_pin->hw_info.hw_supported) 7448 return result; 7449 7450 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 7451 7452 if (!cmd.payloads) 7453 return result; 7454 7455 cmd.number_of_payloads = num; 7456 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 7457 cmd.speed = 100; 7458 7459 for (i = 0; i < num; i++) { 7460 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 7461 cmd.payloads[i].address = msgs[i].addr; 7462 cmd.payloads[i].length = msgs[i].len; 7463 cmd.payloads[i].data = msgs[i].buf; 7464 } 7465 7466 if (dc_submit_i2c( 7467 ddc_service->ctx->dc, 7468 ddc_service->link->link_index, 7469 &cmd)) 7470 result = num; 7471 7472 kfree(cmd.payloads); 7473 return result; 7474 } 7475 7476 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 7477 { 7478 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7479 } 7480 7481 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 7482 .master_xfer = amdgpu_dm_i2c_xfer, 7483 .functionality = amdgpu_dm_i2c_func, 7484 }; 7485 7486 static struct amdgpu_i2c_adapter * 7487 create_i2c(struct ddc_service *ddc_service, 7488 int link_index, 7489 int *res) 7490 { 7491 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 7492 struct amdgpu_i2c_adapter *i2c; 7493 7494 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 7495 if (!i2c) 7496 return NULL; 7497 i2c->base.owner = THIS_MODULE; 7498 i2c->base.class = I2C_CLASS_DDC; 7499 i2c->base.dev.parent = &adev->pdev->dev; 7500 i2c->base.algo = &amdgpu_dm_i2c_algo; 7501 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index); 7502 i2c_set_adapdata(&i2c->base, i2c); 7503 i2c->ddc_service = ddc_service; 7504 7505 return i2c; 7506 } 7507 7508 7509 /* 7510 * Note: this function assumes that dc_link_detect() was called for the 7511 * dc_link which will be represented by this aconnector. 7512 */ 7513 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 7514 struct amdgpu_dm_connector *aconnector, 7515 u32 link_index, 7516 struct amdgpu_encoder *aencoder) 7517 { 7518 int res = 0; 7519 int connector_type; 7520 struct dc *dc = dm->dc; 7521 struct dc_link *link = dc_get_link_at_index(dc, link_index); 7522 struct amdgpu_i2c_adapter *i2c; 7523 7524 link->priv = aconnector; 7525 7526 7527 i2c = create_i2c(link->ddc, link->link_index, &res); 7528 if (!i2c) { 7529 DRM_ERROR("Failed to create i2c adapter data\n"); 7530 return -ENOMEM; 7531 } 7532 7533 aconnector->i2c = i2c; 7534 res = i2c_add_adapter(&i2c->base); 7535 7536 if (res) { 7537 DRM_ERROR("Failed to register hw i2c %d\n", link->link_index); 7538 goto out_free; 7539 } 7540 7541 connector_type = to_drm_connector_type(link->connector_signal); 7542 7543 res = drm_connector_init_with_ddc( 7544 dm->ddev, 7545 &aconnector->base, 7546 &amdgpu_dm_connector_funcs, 7547 connector_type, 7548 &i2c->base); 7549 7550 if (res) { 7551 DRM_ERROR("connector_init failed\n"); 7552 aconnector->connector_id = -1; 7553 goto out_free; 7554 } 7555 7556 drm_connector_helper_add( 7557 &aconnector->base, 7558 &amdgpu_dm_connector_helper_funcs); 7559 7560 amdgpu_dm_connector_init_helper( 7561 dm, 7562 aconnector, 7563 connector_type, 7564 link, 7565 link_index); 7566 7567 drm_connector_attach_encoder( 7568 &aconnector->base, &aencoder->base); 7569 7570 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 7571 || connector_type == DRM_MODE_CONNECTOR_eDP) 7572 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 7573 7574 out_free: 7575 if (res) { 7576 kfree(i2c); 7577 aconnector->i2c = NULL; 7578 } 7579 return res; 7580 } 7581 7582 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 7583 { 7584 switch (adev->mode_info.num_crtc) { 7585 case 1: 7586 return 0x1; 7587 case 2: 7588 return 0x3; 7589 case 3: 7590 return 0x7; 7591 case 4: 7592 return 0xf; 7593 case 5: 7594 return 0x1f; 7595 case 6: 7596 default: 7597 return 0x3f; 7598 } 7599 } 7600 7601 static int amdgpu_dm_encoder_init(struct drm_device *dev, 7602 struct amdgpu_encoder *aencoder, 7603 uint32_t link_index) 7604 { 7605 struct amdgpu_device *adev = drm_to_adev(dev); 7606 7607 int res = drm_encoder_init(dev, 7608 &aencoder->base, 7609 &amdgpu_dm_encoder_funcs, 7610 DRM_MODE_ENCODER_TMDS, 7611 NULL); 7612 7613 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 7614 7615 if (!res) 7616 aencoder->encoder_id = link_index; 7617 else 7618 aencoder->encoder_id = -1; 7619 7620 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 7621 7622 return res; 7623 } 7624 7625 static void manage_dm_interrupts(struct amdgpu_device *adev, 7626 struct amdgpu_crtc *acrtc, 7627 bool enable) 7628 { 7629 /* 7630 * We have no guarantee that the frontend index maps to the same 7631 * backend index - some even map to more than one. 7632 * 7633 * TODO: Use a different interrupt or check DC itself for the mapping. 7634 */ 7635 int irq_type = 7636 amdgpu_display_crtc_idx_to_irq_type( 7637 adev, 7638 acrtc->crtc_id); 7639 7640 if (enable) { 7641 drm_crtc_vblank_on(&acrtc->base); 7642 amdgpu_irq_get( 7643 adev, 7644 &adev->pageflip_irq, 7645 irq_type); 7646 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7647 amdgpu_irq_get( 7648 adev, 7649 &adev->vline0_irq, 7650 irq_type); 7651 #endif 7652 } else { 7653 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 7654 amdgpu_irq_put( 7655 adev, 7656 &adev->vline0_irq, 7657 irq_type); 7658 #endif 7659 amdgpu_irq_put( 7660 adev, 7661 &adev->pageflip_irq, 7662 irq_type); 7663 drm_crtc_vblank_off(&acrtc->base); 7664 } 7665 } 7666 7667 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 7668 struct amdgpu_crtc *acrtc) 7669 { 7670 int irq_type = 7671 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 7672 7673 /** 7674 * This reads the current state for the IRQ and force reapplies 7675 * the setting to hardware. 7676 */ 7677 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 7678 } 7679 7680 static bool 7681 is_scaling_state_different(const struct dm_connector_state *dm_state, 7682 const struct dm_connector_state *old_dm_state) 7683 { 7684 if (dm_state->scaling != old_dm_state->scaling) 7685 return true; 7686 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 7687 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 7688 return true; 7689 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 7690 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 7691 return true; 7692 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 7693 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 7694 return true; 7695 return false; 7696 } 7697 7698 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 7699 struct drm_crtc_state *old_crtc_state, 7700 struct drm_connector_state *new_conn_state, 7701 struct drm_connector_state *old_conn_state, 7702 const struct drm_connector *connector, 7703 struct hdcp_workqueue *hdcp_w) 7704 { 7705 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7706 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 7707 7708 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 7709 connector->index, connector->status, connector->dpms); 7710 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 7711 old_conn_state->content_protection, new_conn_state->content_protection); 7712 7713 if (old_crtc_state) 7714 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7715 old_crtc_state->enable, 7716 old_crtc_state->active, 7717 old_crtc_state->mode_changed, 7718 old_crtc_state->active_changed, 7719 old_crtc_state->connectors_changed); 7720 7721 if (new_crtc_state) 7722 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 7723 new_crtc_state->enable, 7724 new_crtc_state->active, 7725 new_crtc_state->mode_changed, 7726 new_crtc_state->active_changed, 7727 new_crtc_state->connectors_changed); 7728 7729 /* hdcp content type change */ 7730 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 7731 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 7732 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7733 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 7734 return true; 7735 } 7736 7737 /* CP is being re enabled, ignore this */ 7738 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 7739 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7740 if (new_crtc_state && new_crtc_state->mode_changed) { 7741 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7742 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 7743 return true; 7744 } 7745 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 7746 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 7747 return false; 7748 } 7749 7750 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 7751 * 7752 * Handles: UNDESIRED -> ENABLED 7753 */ 7754 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 7755 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 7756 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 7757 7758 /* Stream removed and re-enabled 7759 * 7760 * Can sometimes overlap with the HPD case, 7761 * thus set update_hdcp to false to avoid 7762 * setting HDCP multiple times. 7763 * 7764 * Handles: DESIRED -> DESIRED (Special case) 7765 */ 7766 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 7767 new_conn_state->crtc && new_conn_state->crtc->enabled && 7768 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7769 dm_con_state->update_hdcp = false; 7770 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 7771 __func__); 7772 return true; 7773 } 7774 7775 /* Hot-plug, headless s3, dpms 7776 * 7777 * Only start HDCP if the display is connected/enabled. 7778 * update_hdcp flag will be set to false until the next 7779 * HPD comes in. 7780 * 7781 * Handles: DESIRED -> DESIRED (Special case) 7782 */ 7783 if (dm_con_state->update_hdcp && 7784 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 7785 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 7786 dm_con_state->update_hdcp = false; 7787 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 7788 __func__); 7789 return true; 7790 } 7791 7792 if (old_conn_state->content_protection == new_conn_state->content_protection) { 7793 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 7794 if (new_crtc_state && new_crtc_state->mode_changed) { 7795 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 7796 __func__); 7797 return true; 7798 } 7799 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 7800 __func__); 7801 return false; 7802 } 7803 7804 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 7805 return false; 7806 } 7807 7808 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 7809 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 7810 __func__); 7811 return true; 7812 } 7813 7814 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 7815 return false; 7816 } 7817 7818 static void remove_stream(struct amdgpu_device *adev, 7819 struct amdgpu_crtc *acrtc, 7820 struct dc_stream_state *stream) 7821 { 7822 /* this is the update mode case */ 7823 7824 acrtc->otg_inst = -1; 7825 acrtc->enabled = false; 7826 } 7827 7828 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 7829 { 7830 7831 assert_spin_locked(&acrtc->base.dev->event_lock); 7832 WARN_ON(acrtc->event); 7833 7834 acrtc->event = acrtc->base.state->event; 7835 7836 /* Set the flip status */ 7837 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 7838 7839 /* Mark this event as consumed */ 7840 acrtc->base.state->event = NULL; 7841 7842 DC_LOG_PFLIP("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 7843 acrtc->crtc_id); 7844 } 7845 7846 static void update_freesync_state_on_stream( 7847 struct amdgpu_display_manager *dm, 7848 struct dm_crtc_state *new_crtc_state, 7849 struct dc_stream_state *new_stream, 7850 struct dc_plane_state *surface, 7851 u32 flip_timestamp_in_us) 7852 { 7853 struct mod_vrr_params vrr_params; 7854 struct dc_info_packet vrr_infopacket = {0}; 7855 struct amdgpu_device *adev = dm->adev; 7856 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7857 unsigned long flags; 7858 bool pack_sdp_v1_3 = false; 7859 struct amdgpu_dm_connector *aconn; 7860 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 7861 7862 if (!new_stream) 7863 return; 7864 7865 /* 7866 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7867 * For now it's sufficient to just guard against these conditions. 7868 */ 7869 7870 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7871 return; 7872 7873 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7874 vrr_params = acrtc->dm_irq_params.vrr_params; 7875 7876 if (surface) { 7877 mod_freesync_handle_preflip( 7878 dm->freesync_module, 7879 surface, 7880 new_stream, 7881 flip_timestamp_in_us, 7882 &vrr_params); 7883 7884 if (adev->family < AMDGPU_FAMILY_AI && 7885 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 7886 mod_freesync_handle_v_update(dm->freesync_module, 7887 new_stream, &vrr_params); 7888 7889 /* Need to call this before the frame ends. */ 7890 dc_stream_adjust_vmin_vmax(dm->dc, 7891 new_crtc_state->stream, 7892 &vrr_params.adjust); 7893 } 7894 } 7895 7896 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 7897 7898 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 7899 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 7900 7901 if (aconn->vsdb_info.amd_vsdb_version == 1) 7902 packet_type = PACKET_TYPE_FS_V1; 7903 else if (aconn->vsdb_info.amd_vsdb_version == 2) 7904 packet_type = PACKET_TYPE_FS_V2; 7905 else if (aconn->vsdb_info.amd_vsdb_version == 3) 7906 packet_type = PACKET_TYPE_FS_V3; 7907 7908 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 7909 &new_stream->adaptive_sync_infopacket); 7910 } 7911 7912 mod_freesync_build_vrr_infopacket( 7913 dm->freesync_module, 7914 new_stream, 7915 &vrr_params, 7916 packet_type, 7917 TRANSFER_FUNC_UNKNOWN, 7918 &vrr_infopacket, 7919 pack_sdp_v1_3); 7920 7921 new_crtc_state->freesync_vrr_info_changed |= 7922 (memcmp(&new_crtc_state->vrr_infopacket, 7923 &vrr_infopacket, 7924 sizeof(vrr_infopacket)) != 0); 7925 7926 acrtc->dm_irq_params.vrr_params = vrr_params; 7927 new_crtc_state->vrr_infopacket = vrr_infopacket; 7928 7929 new_stream->vrr_infopacket = vrr_infopacket; 7930 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 7931 7932 if (new_crtc_state->freesync_vrr_info_changed) 7933 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 7934 new_crtc_state->base.crtc->base.id, 7935 (int)new_crtc_state->base.vrr_enabled, 7936 (int)vrr_params.state); 7937 7938 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7939 } 7940 7941 static void update_stream_irq_parameters( 7942 struct amdgpu_display_manager *dm, 7943 struct dm_crtc_state *new_crtc_state) 7944 { 7945 struct dc_stream_state *new_stream = new_crtc_state->stream; 7946 struct mod_vrr_params vrr_params; 7947 struct mod_freesync_config config = new_crtc_state->freesync_config; 7948 struct amdgpu_device *adev = dm->adev; 7949 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 7950 unsigned long flags; 7951 7952 if (!new_stream) 7953 return; 7954 7955 /* 7956 * TODO: Determine why min/max totals and vrefresh can be 0 here. 7957 * For now it's sufficient to just guard against these conditions. 7958 */ 7959 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 7960 return; 7961 7962 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 7963 vrr_params = acrtc->dm_irq_params.vrr_params; 7964 7965 if (new_crtc_state->vrr_supported && 7966 config.min_refresh_in_uhz && 7967 config.max_refresh_in_uhz) { 7968 /* 7969 * if freesync compatible mode was set, config.state will be set 7970 * in atomic check 7971 */ 7972 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 7973 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 7974 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 7975 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 7976 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 7977 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 7978 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 7979 } else { 7980 config.state = new_crtc_state->base.vrr_enabled ? 7981 VRR_STATE_ACTIVE_VARIABLE : 7982 VRR_STATE_INACTIVE; 7983 } 7984 } else { 7985 config.state = VRR_STATE_UNSUPPORTED; 7986 } 7987 7988 mod_freesync_build_vrr_params(dm->freesync_module, 7989 new_stream, 7990 &config, &vrr_params); 7991 7992 new_crtc_state->freesync_config = config; 7993 /* Copy state for access from DM IRQ handler */ 7994 acrtc->dm_irq_params.freesync_config = config; 7995 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 7996 acrtc->dm_irq_params.vrr_params = vrr_params; 7997 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 7998 } 7999 8000 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 8001 struct dm_crtc_state *new_state) 8002 { 8003 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 8004 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 8005 8006 if (!old_vrr_active && new_vrr_active) { 8007 /* Transition VRR inactive -> active: 8008 * While VRR is active, we must not disable vblank irq, as a 8009 * reenable after disable would compute bogus vblank/pflip 8010 * timestamps if it likely happened inside display front-porch. 8011 * 8012 * We also need vupdate irq for the actual core vblank handling 8013 * at end of vblank. 8014 */ 8015 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 8016 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 8017 DRM_DEBUG_DRIVER("%s: crtc=%u VRR off->on: Get vblank ref\n", 8018 __func__, new_state->base.crtc->base.id); 8019 } else if (old_vrr_active && !new_vrr_active) { 8020 /* Transition VRR active -> inactive: 8021 * Allow vblank irq disable again for fixed refresh rate. 8022 */ 8023 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 8024 drm_crtc_vblank_put(new_state->base.crtc); 8025 DRM_DEBUG_DRIVER("%s: crtc=%u VRR on->off: Drop vblank ref\n", 8026 __func__, new_state->base.crtc->base.id); 8027 } 8028 } 8029 8030 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 8031 { 8032 struct drm_plane *plane; 8033 struct drm_plane_state *old_plane_state; 8034 int i; 8035 8036 /* 8037 * TODO: Make this per-stream so we don't issue redundant updates for 8038 * commits with multiple streams. 8039 */ 8040 for_each_old_plane_in_state(state, plane, old_plane_state, i) 8041 if (plane->type == DRM_PLANE_TYPE_CURSOR) 8042 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 8043 } 8044 8045 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 8046 { 8047 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 8048 8049 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 8050 } 8051 8052 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 8053 struct drm_device *dev, 8054 struct amdgpu_display_manager *dm, 8055 struct drm_crtc *pcrtc, 8056 bool wait_for_vblank) 8057 { 8058 u32 i; 8059 u64 timestamp_ns = ktime_get_ns(); 8060 struct drm_plane *plane; 8061 struct drm_plane_state *old_plane_state, *new_plane_state; 8062 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 8063 struct drm_crtc_state *new_pcrtc_state = 8064 drm_atomic_get_new_crtc_state(state, pcrtc); 8065 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 8066 struct dm_crtc_state *dm_old_crtc_state = 8067 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 8068 int planes_count = 0, vpos, hpos; 8069 unsigned long flags; 8070 u32 target_vblank, last_flip_vblank; 8071 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 8072 bool cursor_update = false; 8073 bool pflip_present = false; 8074 bool dirty_rects_changed = false; 8075 struct { 8076 struct dc_surface_update surface_updates[MAX_SURFACES]; 8077 struct dc_plane_info plane_infos[MAX_SURFACES]; 8078 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 8079 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 8080 struct dc_stream_update stream_update; 8081 } *bundle; 8082 8083 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 8084 8085 if (!bundle) { 8086 dm_error("Failed to allocate update bundle\n"); 8087 goto cleanup; 8088 } 8089 8090 /* 8091 * Disable the cursor first if we're disabling all the planes. 8092 * It'll remain on the screen after the planes are re-enabled 8093 * if we don't. 8094 */ 8095 if (acrtc_state->active_planes == 0) 8096 amdgpu_dm_commit_cursors(state); 8097 8098 /* update planes when needed */ 8099 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 8100 struct drm_crtc *crtc = new_plane_state->crtc; 8101 struct drm_crtc_state *new_crtc_state; 8102 struct drm_framebuffer *fb = new_plane_state->fb; 8103 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 8104 bool plane_needs_flip; 8105 struct dc_plane_state *dc_plane; 8106 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 8107 8108 /* Cursor plane is handled after stream updates */ 8109 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 8110 if ((fb && crtc == pcrtc) || 8111 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) 8112 cursor_update = true; 8113 8114 continue; 8115 } 8116 8117 if (!fb || !crtc || pcrtc != crtc) 8118 continue; 8119 8120 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 8121 if (!new_crtc_state->active) 8122 continue; 8123 8124 dc_plane = dm_new_plane_state->dc_state; 8125 if (!dc_plane) 8126 continue; 8127 8128 bundle->surface_updates[planes_count].surface = dc_plane; 8129 if (new_pcrtc_state->color_mgmt_changed) { 8130 bundle->surface_updates[planes_count].gamma = dc_plane->gamma_correction; 8131 bundle->surface_updates[planes_count].in_transfer_func = dc_plane->in_transfer_func; 8132 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 8133 } 8134 8135 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 8136 &bundle->scaling_infos[planes_count]); 8137 8138 bundle->surface_updates[planes_count].scaling_info = 8139 &bundle->scaling_infos[planes_count]; 8140 8141 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 8142 8143 pflip_present = pflip_present || plane_needs_flip; 8144 8145 if (!plane_needs_flip) { 8146 planes_count += 1; 8147 continue; 8148 } 8149 8150 fill_dc_plane_info_and_addr( 8151 dm->adev, new_plane_state, 8152 afb->tiling_flags, 8153 &bundle->plane_infos[planes_count], 8154 &bundle->flip_addrs[planes_count].address, 8155 afb->tmz_surface, false); 8156 8157 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 8158 new_plane_state->plane->index, 8159 bundle->plane_infos[planes_count].dcc.enable); 8160 8161 bundle->surface_updates[planes_count].plane_info = 8162 &bundle->plane_infos[planes_count]; 8163 8164 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 8165 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 8166 fill_dc_dirty_rects(plane, old_plane_state, 8167 new_plane_state, new_crtc_state, 8168 &bundle->flip_addrs[planes_count], 8169 &dirty_rects_changed); 8170 8171 /* 8172 * If the dirty regions changed, PSR-SU need to be disabled temporarily 8173 * and enabled it again after dirty regions are stable to avoid video glitch. 8174 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 8175 * during the PSR-SU was disabled. 8176 */ 8177 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8178 acrtc_attach->dm_irq_params.allow_psr_entry && 8179 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8180 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8181 #endif 8182 dirty_rects_changed) { 8183 mutex_lock(&dm->dc_lock); 8184 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 8185 timestamp_ns; 8186 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 8187 amdgpu_dm_psr_disable(acrtc_state->stream); 8188 mutex_unlock(&dm->dc_lock); 8189 } 8190 } 8191 8192 /* 8193 * Only allow immediate flips for fast updates that don't 8194 * change memory domain, FB pitch, DCC state, rotation or 8195 * mirroring. 8196 * 8197 * dm_crtc_helper_atomic_check() only accepts async flips with 8198 * fast updates. 8199 */ 8200 if (crtc->state->async_flip && 8201 (acrtc_state->update_type != UPDATE_TYPE_FAST || 8202 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 8203 drm_warn_once(state->dev, 8204 "[PLANE:%d:%s] async flip with non-fast update\n", 8205 plane->base.id, plane->name); 8206 8207 bundle->flip_addrs[planes_count].flip_immediate = 8208 crtc->state->async_flip && 8209 acrtc_state->update_type == UPDATE_TYPE_FAST && 8210 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 8211 8212 timestamp_ns = ktime_get_ns(); 8213 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 8214 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 8215 bundle->surface_updates[planes_count].surface = dc_plane; 8216 8217 if (!bundle->surface_updates[planes_count].surface) { 8218 DRM_ERROR("No surface for CRTC: id=%d\n", 8219 acrtc_attach->crtc_id); 8220 continue; 8221 } 8222 8223 if (plane == pcrtc->primary) 8224 update_freesync_state_on_stream( 8225 dm, 8226 acrtc_state, 8227 acrtc_state->stream, 8228 dc_plane, 8229 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 8230 8231 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 8232 __func__, 8233 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 8234 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 8235 8236 planes_count += 1; 8237 8238 } 8239 8240 if (pflip_present) { 8241 if (!vrr_active) { 8242 /* Use old throttling in non-vrr fixed refresh rate mode 8243 * to keep flip scheduling based on target vblank counts 8244 * working in a backwards compatible way, e.g., for 8245 * clients using the GLX_OML_sync_control extension or 8246 * DRI3/Present extension with defined target_msc. 8247 */ 8248 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 8249 } else { 8250 /* For variable refresh rate mode only: 8251 * Get vblank of last completed flip to avoid > 1 vrr 8252 * flips per video frame by use of throttling, but allow 8253 * flip programming anywhere in the possibly large 8254 * variable vrr vblank interval for fine-grained flip 8255 * timing control and more opportunity to avoid stutter 8256 * on late submission of flips. 8257 */ 8258 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8259 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 8260 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8261 } 8262 8263 target_vblank = last_flip_vblank + wait_for_vblank; 8264 8265 /* 8266 * Wait until we're out of the vertical blank period before the one 8267 * targeted by the flip 8268 */ 8269 while ((acrtc_attach->enabled && 8270 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 8271 0, &vpos, &hpos, NULL, 8272 NULL, &pcrtc->hwmode) 8273 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 8274 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 8275 (int)(target_vblank - 8276 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 8277 usleep_range(1000, 1100); 8278 } 8279 8280 /** 8281 * Prepare the flip event for the pageflip interrupt to handle. 8282 * 8283 * This only works in the case where we've already turned on the 8284 * appropriate hardware blocks (eg. HUBP) so in the transition case 8285 * from 0 -> n planes we have to skip a hardware generated event 8286 * and rely on sending it from software. 8287 */ 8288 if (acrtc_attach->base.state->event && 8289 acrtc_state->active_planes > 0) { 8290 drm_crtc_vblank_get(pcrtc); 8291 8292 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8293 8294 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 8295 prepare_flip_isr(acrtc_attach); 8296 8297 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8298 } 8299 8300 if (acrtc_state->stream) { 8301 if (acrtc_state->freesync_vrr_info_changed) 8302 bundle->stream_update.vrr_infopacket = 8303 &acrtc_state->stream->vrr_infopacket; 8304 } 8305 } else if (cursor_update && acrtc_state->active_planes > 0) { 8306 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8307 if (acrtc_attach->base.state->event) { 8308 drm_crtc_vblank_get(pcrtc); 8309 acrtc_attach->event = acrtc_attach->base.state->event; 8310 acrtc_attach->base.state->event = NULL; 8311 } 8312 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8313 } 8314 8315 /* Update the planes if changed or disable if we don't have any. */ 8316 if ((planes_count || acrtc_state->active_planes == 0) && 8317 acrtc_state->stream) { 8318 /* 8319 * If PSR or idle optimizations are enabled then flush out 8320 * any pending work before hardware programming. 8321 */ 8322 if (dm->vblank_control_workqueue) 8323 flush_workqueue(dm->vblank_control_workqueue); 8324 8325 bundle->stream_update.stream = acrtc_state->stream; 8326 if (new_pcrtc_state->mode_changed) { 8327 bundle->stream_update.src = acrtc_state->stream->src; 8328 bundle->stream_update.dst = acrtc_state->stream->dst; 8329 } 8330 8331 if (new_pcrtc_state->color_mgmt_changed) { 8332 /* 8333 * TODO: This isn't fully correct since we've actually 8334 * already modified the stream in place. 8335 */ 8336 bundle->stream_update.gamut_remap = 8337 &acrtc_state->stream->gamut_remap_matrix; 8338 bundle->stream_update.output_csc_transform = 8339 &acrtc_state->stream->csc_color_matrix; 8340 bundle->stream_update.out_transfer_func = 8341 acrtc_state->stream->out_transfer_func; 8342 } 8343 8344 acrtc_state->stream->abm_level = acrtc_state->abm_level; 8345 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 8346 bundle->stream_update.abm_level = &acrtc_state->abm_level; 8347 8348 mutex_lock(&dm->dc_lock); 8349 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8350 acrtc_state->stream->link->psr_settings.psr_allow_active) 8351 amdgpu_dm_psr_disable(acrtc_state->stream); 8352 mutex_unlock(&dm->dc_lock); 8353 8354 /* 8355 * If FreeSync state on the stream has changed then we need to 8356 * re-adjust the min/max bounds now that DC doesn't handle this 8357 * as part of commit. 8358 */ 8359 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 8360 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 8361 dc_stream_adjust_vmin_vmax( 8362 dm->dc, acrtc_state->stream, 8363 &acrtc_attach->dm_irq_params.vrr_params.adjust); 8364 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 8365 } 8366 mutex_lock(&dm->dc_lock); 8367 update_planes_and_stream_adapter(dm->dc, 8368 acrtc_state->update_type, 8369 planes_count, 8370 acrtc_state->stream, 8371 &bundle->stream_update, 8372 bundle->surface_updates); 8373 8374 /** 8375 * Enable or disable the interrupts on the backend. 8376 * 8377 * Most pipes are put into power gating when unused. 8378 * 8379 * When power gating is enabled on a pipe we lose the 8380 * interrupt enablement state when power gating is disabled. 8381 * 8382 * So we need to update the IRQ control state in hardware 8383 * whenever the pipe turns on (since it could be previously 8384 * power gated) or off (since some pipes can't be power gated 8385 * on some ASICs). 8386 */ 8387 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 8388 dm_update_pflip_irq_state(drm_to_adev(dev), 8389 acrtc_attach); 8390 8391 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) && 8392 acrtc_state->stream->link->psr_settings.psr_version != DC_PSR_VERSION_UNSUPPORTED && 8393 !acrtc_state->stream->link->psr_settings.psr_feature_enabled) 8394 amdgpu_dm_link_setup_psr(acrtc_state->stream); 8395 8396 /* Decrement skip count when PSR is enabled and we're doing fast updates. */ 8397 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 8398 acrtc_state->stream->link->psr_settings.psr_feature_enabled) { 8399 struct amdgpu_dm_connector *aconn = 8400 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 8401 8402 if (aconn->psr_skip_count > 0) 8403 aconn->psr_skip_count--; 8404 8405 /* Allow PSR when skip count is 0. */ 8406 acrtc_attach->dm_irq_params.allow_psr_entry = !aconn->psr_skip_count; 8407 8408 /* 8409 * If sink supports PSR SU, there is no need to rely on 8410 * a vblank event disable request to enable PSR. PSR SU 8411 * can be enabled immediately once OS demonstrates an 8412 * adequate number of fast atomic commits to notify KMD 8413 * of update events. See `vblank_control_worker()`. 8414 */ 8415 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 8416 acrtc_attach->dm_irq_params.allow_psr_entry && 8417 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 8418 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 8419 #endif 8420 !acrtc_state->stream->link->psr_settings.psr_allow_active && 8421 (timestamp_ns - 8422 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns) > 8423 500000000) 8424 amdgpu_dm_psr_enable(acrtc_state->stream); 8425 } else { 8426 acrtc_attach->dm_irq_params.allow_psr_entry = false; 8427 } 8428 8429 mutex_unlock(&dm->dc_lock); 8430 } 8431 8432 /* 8433 * Update cursor state *after* programming all the planes. 8434 * This avoids redundant programming in the case where we're going 8435 * to be disabling a single plane - those pipes are being disabled. 8436 */ 8437 if (acrtc_state->active_planes) 8438 amdgpu_dm_commit_cursors(state); 8439 8440 cleanup: 8441 kfree(bundle); 8442 } 8443 8444 static void amdgpu_dm_commit_audio(struct drm_device *dev, 8445 struct drm_atomic_state *state) 8446 { 8447 struct amdgpu_device *adev = drm_to_adev(dev); 8448 struct amdgpu_dm_connector *aconnector; 8449 struct drm_connector *connector; 8450 struct drm_connector_state *old_con_state, *new_con_state; 8451 struct drm_crtc_state *new_crtc_state; 8452 struct dm_crtc_state *new_dm_crtc_state; 8453 const struct dc_stream_status *status; 8454 int i, inst; 8455 8456 /* Notify device removals. */ 8457 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8458 if (old_con_state->crtc != new_con_state->crtc) { 8459 /* CRTC changes require notification. */ 8460 goto notify; 8461 } 8462 8463 if (!new_con_state->crtc) 8464 continue; 8465 8466 new_crtc_state = drm_atomic_get_new_crtc_state( 8467 state, new_con_state->crtc); 8468 8469 if (!new_crtc_state) 8470 continue; 8471 8472 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8473 continue; 8474 8475 notify: 8476 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8477 continue; 8478 8479 aconnector = to_amdgpu_dm_connector(connector); 8480 8481 mutex_lock(&adev->dm.audio_lock); 8482 inst = aconnector->audio_inst; 8483 aconnector->audio_inst = -1; 8484 mutex_unlock(&adev->dm.audio_lock); 8485 8486 amdgpu_dm_audio_eld_notify(adev, inst); 8487 } 8488 8489 /* Notify audio device additions. */ 8490 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8491 if (!new_con_state->crtc) 8492 continue; 8493 8494 new_crtc_state = drm_atomic_get_new_crtc_state( 8495 state, new_con_state->crtc); 8496 8497 if (!new_crtc_state) 8498 continue; 8499 8500 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 8501 continue; 8502 8503 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 8504 if (!new_dm_crtc_state->stream) 8505 continue; 8506 8507 status = dc_stream_get_status(new_dm_crtc_state->stream); 8508 if (!status) 8509 continue; 8510 8511 aconnector = to_amdgpu_dm_connector(connector); 8512 8513 mutex_lock(&adev->dm.audio_lock); 8514 inst = status->audio_inst; 8515 aconnector->audio_inst = inst; 8516 mutex_unlock(&adev->dm.audio_lock); 8517 8518 amdgpu_dm_audio_eld_notify(adev, inst); 8519 } 8520 } 8521 8522 /* 8523 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 8524 * @crtc_state: the DRM CRTC state 8525 * @stream_state: the DC stream state. 8526 * 8527 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 8528 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 8529 */ 8530 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 8531 struct dc_stream_state *stream_state) 8532 { 8533 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 8534 } 8535 8536 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 8537 struct dc_state *dc_state) 8538 { 8539 struct drm_device *dev = state->dev; 8540 struct amdgpu_device *adev = drm_to_adev(dev); 8541 struct amdgpu_display_manager *dm = &adev->dm; 8542 struct drm_crtc *crtc; 8543 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8544 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8545 bool mode_set_reset_required = false; 8546 u32 i; 8547 8548 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 8549 new_crtc_state, i) { 8550 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8551 8552 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8553 8554 if (old_crtc_state->active && 8555 (!new_crtc_state->active || 8556 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8557 manage_dm_interrupts(adev, acrtc, false); 8558 dc_stream_release(dm_old_crtc_state->stream); 8559 } 8560 } 8561 8562 drm_atomic_helper_calc_timestamping_constants(state); 8563 8564 /* update changed items */ 8565 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8566 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8567 8568 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8569 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8570 8571 drm_dbg_state(state->dev, 8572 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 8573 acrtc->crtc_id, 8574 new_crtc_state->enable, 8575 new_crtc_state->active, 8576 new_crtc_state->planes_changed, 8577 new_crtc_state->mode_changed, 8578 new_crtc_state->active_changed, 8579 new_crtc_state->connectors_changed); 8580 8581 /* Disable cursor if disabling crtc */ 8582 if (old_crtc_state->active && !new_crtc_state->active) { 8583 struct dc_cursor_position position; 8584 8585 memset(&position, 0, sizeof(position)); 8586 mutex_lock(&dm->dc_lock); 8587 dc_stream_set_cursor_position(dm_old_crtc_state->stream, &position); 8588 mutex_unlock(&dm->dc_lock); 8589 } 8590 8591 /* Copy all transient state flags into dc state */ 8592 if (dm_new_crtc_state->stream) { 8593 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 8594 dm_new_crtc_state->stream); 8595 } 8596 8597 /* handles headless hotplug case, updating new_state and 8598 * aconnector as needed 8599 */ 8600 8601 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 8602 8603 DRM_DEBUG_ATOMIC("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc); 8604 8605 if (!dm_new_crtc_state->stream) { 8606 /* 8607 * this could happen because of issues with 8608 * userspace notifications delivery. 8609 * In this case userspace tries to set mode on 8610 * display which is disconnected in fact. 8611 * dc_sink is NULL in this case on aconnector. 8612 * We expect reset mode will come soon. 8613 * 8614 * This can also happen when unplug is done 8615 * during resume sequence ended 8616 * 8617 * In this case, we want to pretend we still 8618 * have a sink to keep the pipe running so that 8619 * hw state is consistent with the sw state 8620 */ 8621 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 8622 __func__, acrtc->base.base.id); 8623 continue; 8624 } 8625 8626 if (dm_old_crtc_state->stream) 8627 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8628 8629 pm_runtime_get_noresume(dev->dev); 8630 8631 acrtc->enabled = true; 8632 acrtc->hw_mode = new_crtc_state->mode; 8633 crtc->hwmode = new_crtc_state->mode; 8634 mode_set_reset_required = true; 8635 } else if (modereset_required(new_crtc_state)) { 8636 DRM_DEBUG_ATOMIC("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc); 8637 /* i.e. reset mode */ 8638 if (dm_old_crtc_state->stream) 8639 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 8640 8641 mode_set_reset_required = true; 8642 } 8643 } /* for_each_crtc_in_state() */ 8644 8645 /* if there mode set or reset, disable eDP PSR */ 8646 if (mode_set_reset_required) { 8647 if (dm->vblank_control_workqueue) 8648 flush_workqueue(dm->vblank_control_workqueue); 8649 8650 amdgpu_dm_psr_disable_all(dm); 8651 } 8652 8653 dm_enable_per_frame_crtc_master_sync(dc_state); 8654 mutex_lock(&dm->dc_lock); 8655 WARN_ON(!dc_commit_streams(dm->dc, dc_state->streams, dc_state->stream_count)); 8656 8657 /* Allow idle optimization when vblank count is 0 for display off */ 8658 if (dm->active_vblank_irq_count == 0) 8659 dc_allow_idle_optimizations(dm->dc, true); 8660 mutex_unlock(&dm->dc_lock); 8661 8662 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 8663 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8664 8665 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8666 8667 if (dm_new_crtc_state->stream != NULL) { 8668 const struct dc_stream_status *status = 8669 dc_stream_get_status(dm_new_crtc_state->stream); 8670 8671 if (!status) 8672 status = dc_stream_get_status_from_state(dc_state, 8673 dm_new_crtc_state->stream); 8674 if (!status) 8675 DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc); 8676 else 8677 acrtc->otg_inst = status->primary_otg_inst; 8678 } 8679 } 8680 } 8681 8682 /** 8683 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 8684 * @state: The atomic state to commit 8685 * 8686 * This will tell DC to commit the constructed DC state from atomic_check, 8687 * programming the hardware. Any failures here implies a hardware failure, since 8688 * atomic check should have filtered anything non-kosher. 8689 */ 8690 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 8691 { 8692 struct drm_device *dev = state->dev; 8693 struct amdgpu_device *adev = drm_to_adev(dev); 8694 struct amdgpu_display_manager *dm = &adev->dm; 8695 struct dm_atomic_state *dm_state; 8696 struct dc_state *dc_state = NULL; 8697 u32 i, j; 8698 struct drm_crtc *crtc; 8699 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 8700 unsigned long flags; 8701 bool wait_for_vblank = true; 8702 struct drm_connector *connector; 8703 struct drm_connector_state *old_con_state, *new_con_state; 8704 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 8705 int crtc_disable_count = 0; 8706 8707 trace_amdgpu_dm_atomic_commit_tail_begin(state); 8708 8709 drm_atomic_helper_update_legacy_modeset_state(dev, state); 8710 drm_dp_mst_atomic_wait_for_dependencies(state); 8711 8712 dm_state = dm_atomic_get_new_state(state); 8713 if (dm_state && dm_state->context) { 8714 dc_state = dm_state->context; 8715 amdgpu_dm_commit_streams(state, dc_state); 8716 } 8717 8718 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8719 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8720 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8721 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8722 8723 if (!adev->dm.hdcp_workqueue) 8724 continue; 8725 8726 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 8727 8728 if (!connector) 8729 continue; 8730 8731 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8732 connector->index, connector->status, connector->dpms); 8733 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8734 old_con_state->content_protection, new_con_state->content_protection); 8735 8736 if (aconnector->dc_sink) { 8737 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 8738 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 8739 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 8740 aconnector->dc_sink->edid_caps.display_name); 8741 } 8742 } 8743 8744 new_crtc_state = NULL; 8745 old_crtc_state = NULL; 8746 8747 if (acrtc) { 8748 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8749 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8750 } 8751 8752 if (old_crtc_state) 8753 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8754 old_crtc_state->enable, 8755 old_crtc_state->active, 8756 old_crtc_state->mode_changed, 8757 old_crtc_state->active_changed, 8758 old_crtc_state->connectors_changed); 8759 8760 if (new_crtc_state) 8761 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8762 new_crtc_state->enable, 8763 new_crtc_state->active, 8764 new_crtc_state->mode_changed, 8765 new_crtc_state->active_changed, 8766 new_crtc_state->connectors_changed); 8767 } 8768 8769 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8770 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8771 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8772 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8773 8774 if (!adev->dm.hdcp_workqueue) 8775 continue; 8776 8777 new_crtc_state = NULL; 8778 old_crtc_state = NULL; 8779 8780 if (acrtc) { 8781 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8782 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8783 } 8784 8785 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8786 8787 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 8788 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8789 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 8790 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8791 dm_new_con_state->update_hdcp = true; 8792 continue; 8793 } 8794 8795 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 8796 old_con_state, connector, adev->dm.hdcp_workqueue)) { 8797 /* when display is unplugged from mst hub, connctor will 8798 * be destroyed within dm_dp_mst_connector_destroy. connector 8799 * hdcp perperties, like type, undesired, desired, enabled, 8800 * will be lost. So, save hdcp properties into hdcp_work within 8801 * amdgpu_dm_atomic_commit_tail. if the same display is 8802 * plugged back with same display index, its hdcp properties 8803 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 8804 */ 8805 8806 bool enable_encryption = false; 8807 8808 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 8809 enable_encryption = true; 8810 8811 if (aconnector->dc_link && aconnector->dc_sink && 8812 aconnector->dc_link->type == dc_connection_mst_branch) { 8813 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 8814 struct hdcp_workqueue *hdcp_w = 8815 &hdcp_work[aconnector->dc_link->link_index]; 8816 8817 hdcp_w->hdcp_content_type[connector->index] = 8818 new_con_state->hdcp_content_type; 8819 hdcp_w->content_protection[connector->index] = 8820 new_con_state->content_protection; 8821 } 8822 8823 if (new_crtc_state && new_crtc_state->mode_changed && 8824 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 8825 enable_encryption = true; 8826 8827 DRM_INFO("[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 8828 8829 hdcp_update_display( 8830 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 8831 new_con_state->hdcp_content_type, enable_encryption); 8832 } 8833 } 8834 8835 /* Handle connector state changes */ 8836 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 8837 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 8838 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 8839 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 8840 struct dc_surface_update *dummy_updates; 8841 struct dc_stream_update stream_update; 8842 struct dc_info_packet hdr_packet; 8843 struct dc_stream_status *status = NULL; 8844 bool abm_changed, hdr_changed, scaling_changed; 8845 8846 memset(&stream_update, 0, sizeof(stream_update)); 8847 8848 if (acrtc) { 8849 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 8850 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 8851 } 8852 8853 /* Skip any modesets/resets */ 8854 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 8855 continue; 8856 8857 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8858 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8859 8860 scaling_changed = is_scaling_state_different(dm_new_con_state, 8861 dm_old_con_state); 8862 8863 abm_changed = dm_new_crtc_state->abm_level != 8864 dm_old_crtc_state->abm_level; 8865 8866 hdr_changed = 8867 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 8868 8869 if (!scaling_changed && !abm_changed && !hdr_changed) 8870 continue; 8871 8872 stream_update.stream = dm_new_crtc_state->stream; 8873 if (scaling_changed) { 8874 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 8875 dm_new_con_state, dm_new_crtc_state->stream); 8876 8877 stream_update.src = dm_new_crtc_state->stream->src; 8878 stream_update.dst = dm_new_crtc_state->stream->dst; 8879 } 8880 8881 if (abm_changed) { 8882 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 8883 8884 stream_update.abm_level = &dm_new_crtc_state->abm_level; 8885 } 8886 8887 if (hdr_changed) { 8888 fill_hdr_info_packet(new_con_state, &hdr_packet); 8889 stream_update.hdr_static_metadata = &hdr_packet; 8890 } 8891 8892 status = dc_stream_get_status(dm_new_crtc_state->stream); 8893 8894 if (WARN_ON(!status)) 8895 continue; 8896 8897 WARN_ON(!status->plane_count); 8898 8899 /* 8900 * TODO: DC refuses to perform stream updates without a dc_surface_update. 8901 * Here we create an empty update on each plane. 8902 * To fix this, DC should permit updating only stream properties. 8903 */ 8904 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 8905 for (j = 0; j < status->plane_count; j++) 8906 dummy_updates[j].surface = status->plane_states[0]; 8907 8908 8909 mutex_lock(&dm->dc_lock); 8910 dc_update_planes_and_stream(dm->dc, 8911 dummy_updates, 8912 status->plane_count, 8913 dm_new_crtc_state->stream, 8914 &stream_update); 8915 mutex_unlock(&dm->dc_lock); 8916 kfree(dummy_updates); 8917 } 8918 8919 /** 8920 * Enable interrupts for CRTCs that are newly enabled or went through 8921 * a modeset. It was intentionally deferred until after the front end 8922 * state was modified to wait until the OTG was on and so the IRQ 8923 * handlers didn't access stale or invalid state. 8924 */ 8925 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 8926 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 8927 #ifdef CONFIG_DEBUG_FS 8928 enum amdgpu_dm_pipe_crc_source cur_crc_src; 8929 #endif 8930 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 8931 if (old_crtc_state->active && !new_crtc_state->active) 8932 crtc_disable_count++; 8933 8934 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8935 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 8936 8937 /* For freesync config update on crtc state and params for irq */ 8938 update_stream_irq_parameters(dm, dm_new_crtc_state); 8939 8940 #ifdef CONFIG_DEBUG_FS 8941 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8942 cur_crc_src = acrtc->dm_irq_params.crc_src; 8943 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8944 #endif 8945 8946 if (new_crtc_state->active && 8947 (!old_crtc_state->active || 8948 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8949 dc_stream_retain(dm_new_crtc_state->stream); 8950 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 8951 manage_dm_interrupts(adev, acrtc, true); 8952 } 8953 /* Handle vrr on->off / off->on transitions */ 8954 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 8955 8956 #ifdef CONFIG_DEBUG_FS 8957 if (new_crtc_state->active && 8958 (!old_crtc_state->active || 8959 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 8960 /** 8961 * Frontend may have changed so reapply the CRC capture 8962 * settings for the stream. 8963 */ 8964 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 8965 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8966 if (amdgpu_dm_crc_window_is_activated(crtc)) { 8967 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8968 acrtc->dm_irq_params.window_param.update_win = true; 8969 8970 /** 8971 * It takes 2 frames for HW to stably generate CRC when 8972 * resuming from suspend, so we set skip_frame_cnt 2. 8973 */ 8974 acrtc->dm_irq_params.window_param.skip_frame_cnt = 2; 8975 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 8976 } 8977 #endif 8978 if (amdgpu_dm_crtc_configure_crc_source( 8979 crtc, dm_new_crtc_state, cur_crc_src)) 8980 DRM_DEBUG_DRIVER("Failed to configure crc source"); 8981 } 8982 } 8983 #endif 8984 } 8985 8986 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 8987 if (new_crtc_state->async_flip) 8988 wait_for_vblank = false; 8989 8990 /* update planes when needed per crtc*/ 8991 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 8992 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 8993 8994 if (dm_new_crtc_state->stream) 8995 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 8996 } 8997 8998 /* Update audio instances for each connector. */ 8999 amdgpu_dm_commit_audio(dev, state); 9000 9001 /* restore the backlight level */ 9002 for (i = 0; i < dm->num_of_edps; i++) { 9003 if (dm->backlight_dev[i] && 9004 (dm->actual_brightness[i] != dm->brightness[i])) 9005 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 9006 } 9007 9008 /* 9009 * send vblank event on all events not handled in flip and 9010 * mark consumed event for drm_atomic_helper_commit_hw_done 9011 */ 9012 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9013 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 9014 9015 if (new_crtc_state->event) 9016 drm_send_event_locked(dev, &new_crtc_state->event->base); 9017 9018 new_crtc_state->event = NULL; 9019 } 9020 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9021 9022 /* Signal HW programming completion */ 9023 drm_atomic_helper_commit_hw_done(state); 9024 9025 if (wait_for_vblank) 9026 drm_atomic_helper_wait_for_flip_done(dev, state); 9027 9028 drm_atomic_helper_cleanup_planes(dev, state); 9029 9030 /* Don't free the memory if we are hitting this as part of suspend. 9031 * This way we don't free any memory during suspend; see 9032 * amdgpu_bo_free_kernel(). The memory will be freed in the first 9033 * non-suspend modeset or when the driver is torn down. 9034 */ 9035 if (!adev->in_suspend) { 9036 /* return the stolen vga memory back to VRAM */ 9037 if (!adev->mman.keep_stolen_vga_memory) 9038 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 9039 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 9040 } 9041 9042 /* 9043 * Finally, drop a runtime PM reference for each newly disabled CRTC, 9044 * so we can put the GPU into runtime suspend if we're not driving any 9045 * displays anymore 9046 */ 9047 for (i = 0; i < crtc_disable_count; i++) 9048 pm_runtime_put_autosuspend(dev->dev); 9049 pm_runtime_mark_last_busy(dev->dev); 9050 } 9051 9052 static int dm_force_atomic_commit(struct drm_connector *connector) 9053 { 9054 int ret = 0; 9055 struct drm_device *ddev = connector->dev; 9056 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 9057 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9058 struct drm_plane *plane = disconnected_acrtc->base.primary; 9059 struct drm_connector_state *conn_state; 9060 struct drm_crtc_state *crtc_state; 9061 struct drm_plane_state *plane_state; 9062 9063 if (!state) 9064 return -ENOMEM; 9065 9066 state->acquire_ctx = ddev->mode_config.acquire_ctx; 9067 9068 /* Construct an atomic state to restore previous display setting */ 9069 9070 /* 9071 * Attach connectors to drm_atomic_state 9072 */ 9073 conn_state = drm_atomic_get_connector_state(state, connector); 9074 9075 ret = PTR_ERR_OR_ZERO(conn_state); 9076 if (ret) 9077 goto out; 9078 9079 /* Attach crtc to drm_atomic_state*/ 9080 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 9081 9082 ret = PTR_ERR_OR_ZERO(crtc_state); 9083 if (ret) 9084 goto out; 9085 9086 /* force a restore */ 9087 crtc_state->mode_changed = true; 9088 9089 /* Attach plane to drm_atomic_state */ 9090 plane_state = drm_atomic_get_plane_state(state, plane); 9091 9092 ret = PTR_ERR_OR_ZERO(plane_state); 9093 if (ret) 9094 goto out; 9095 9096 /* Call commit internally with the state we just constructed */ 9097 ret = drm_atomic_commit(state); 9098 9099 out: 9100 drm_atomic_state_put(state); 9101 if (ret) 9102 DRM_ERROR("Restoring old state failed with %i\n", ret); 9103 9104 return ret; 9105 } 9106 9107 /* 9108 * This function handles all cases when set mode does not come upon hotplug. 9109 * This includes when a display is unplugged then plugged back into the 9110 * same port and when running without usermode desktop manager supprot 9111 */ 9112 void dm_restore_drm_connector_state(struct drm_device *dev, 9113 struct drm_connector *connector) 9114 { 9115 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 9116 struct amdgpu_crtc *disconnected_acrtc; 9117 struct dm_crtc_state *acrtc_state; 9118 9119 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 9120 return; 9121 9122 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 9123 if (!disconnected_acrtc) 9124 return; 9125 9126 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 9127 if (!acrtc_state->stream) 9128 return; 9129 9130 /* 9131 * If the previous sink is not released and different from the current, 9132 * we deduce we are in a state where we can not rely on usermode call 9133 * to turn on the display, so we do it here 9134 */ 9135 if (acrtc_state->stream->sink != aconnector->dc_sink) 9136 dm_force_atomic_commit(&aconnector->base); 9137 } 9138 9139 /* 9140 * Grabs all modesetting locks to serialize against any blocking commits, 9141 * Waits for completion of all non blocking commits. 9142 */ 9143 static int do_aquire_global_lock(struct drm_device *dev, 9144 struct drm_atomic_state *state) 9145 { 9146 struct drm_crtc *crtc; 9147 struct drm_crtc_commit *commit; 9148 long ret; 9149 9150 /* 9151 * Adding all modeset locks to aquire_ctx will 9152 * ensure that when the framework release it the 9153 * extra locks we are locking here will get released to 9154 */ 9155 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 9156 if (ret) 9157 return ret; 9158 9159 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 9160 spin_lock(&crtc->commit_lock); 9161 commit = list_first_entry_or_null(&crtc->commit_list, 9162 struct drm_crtc_commit, commit_entry); 9163 if (commit) 9164 drm_crtc_commit_get(commit); 9165 spin_unlock(&crtc->commit_lock); 9166 9167 if (!commit) 9168 continue; 9169 9170 /* 9171 * Make sure all pending HW programming completed and 9172 * page flips done 9173 */ 9174 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 9175 9176 if (ret > 0) 9177 ret = wait_for_completion_interruptible_timeout( 9178 &commit->flip_done, 10*HZ); 9179 9180 if (ret == 0) 9181 DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done timed out\n", 9182 crtc->base.id, crtc->name); 9183 9184 drm_crtc_commit_put(commit); 9185 } 9186 9187 return ret < 0 ? ret : 0; 9188 } 9189 9190 static void get_freesync_config_for_crtc( 9191 struct dm_crtc_state *new_crtc_state, 9192 struct dm_connector_state *new_con_state) 9193 { 9194 struct mod_freesync_config config = {0}; 9195 struct amdgpu_dm_connector *aconnector = 9196 to_amdgpu_dm_connector(new_con_state->base.connector); 9197 struct drm_display_mode *mode = &new_crtc_state->base.mode; 9198 int vrefresh = drm_mode_vrefresh(mode); 9199 bool fs_vid_mode = false; 9200 9201 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 9202 vrefresh >= aconnector->min_vfreq && 9203 vrefresh <= aconnector->max_vfreq; 9204 9205 if (new_crtc_state->vrr_supported) { 9206 new_crtc_state->stream->ignore_msa_timing_param = true; 9207 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 9208 9209 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 9210 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 9211 config.vsif_supported = true; 9212 config.btr = true; 9213 9214 if (fs_vid_mode) { 9215 config.state = VRR_STATE_ACTIVE_FIXED; 9216 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 9217 goto out; 9218 } else if (new_crtc_state->base.vrr_enabled) { 9219 config.state = VRR_STATE_ACTIVE_VARIABLE; 9220 } else { 9221 config.state = VRR_STATE_INACTIVE; 9222 } 9223 } 9224 out: 9225 new_crtc_state->freesync_config = config; 9226 } 9227 9228 static void reset_freesync_config_for_crtc( 9229 struct dm_crtc_state *new_crtc_state) 9230 { 9231 new_crtc_state->vrr_supported = false; 9232 9233 memset(&new_crtc_state->vrr_infopacket, 0, 9234 sizeof(new_crtc_state->vrr_infopacket)); 9235 } 9236 9237 static bool 9238 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 9239 struct drm_crtc_state *new_crtc_state) 9240 { 9241 const struct drm_display_mode *old_mode, *new_mode; 9242 9243 if (!old_crtc_state || !new_crtc_state) 9244 return false; 9245 9246 old_mode = &old_crtc_state->mode; 9247 new_mode = &new_crtc_state->mode; 9248 9249 if (old_mode->clock == new_mode->clock && 9250 old_mode->hdisplay == new_mode->hdisplay && 9251 old_mode->vdisplay == new_mode->vdisplay && 9252 old_mode->htotal == new_mode->htotal && 9253 old_mode->vtotal != new_mode->vtotal && 9254 old_mode->hsync_start == new_mode->hsync_start && 9255 old_mode->vsync_start != new_mode->vsync_start && 9256 old_mode->hsync_end == new_mode->hsync_end && 9257 old_mode->vsync_end != new_mode->vsync_end && 9258 old_mode->hskew == new_mode->hskew && 9259 old_mode->vscan == new_mode->vscan && 9260 (old_mode->vsync_end - old_mode->vsync_start) == 9261 (new_mode->vsync_end - new_mode->vsync_start)) 9262 return true; 9263 9264 return false; 9265 } 9266 9267 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 9268 { 9269 u64 num, den, res; 9270 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 9271 9272 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 9273 9274 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 9275 den = (unsigned long long)new_crtc_state->mode.htotal * 9276 (unsigned long long)new_crtc_state->mode.vtotal; 9277 9278 res = div_u64(num, den); 9279 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 9280 } 9281 9282 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 9283 struct drm_atomic_state *state, 9284 struct drm_crtc *crtc, 9285 struct drm_crtc_state *old_crtc_state, 9286 struct drm_crtc_state *new_crtc_state, 9287 bool enable, 9288 bool *lock_and_validation_needed) 9289 { 9290 struct dm_atomic_state *dm_state = NULL; 9291 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9292 struct dc_stream_state *new_stream; 9293 int ret = 0; 9294 9295 /* 9296 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 9297 * update changed items 9298 */ 9299 struct amdgpu_crtc *acrtc = NULL; 9300 struct amdgpu_dm_connector *aconnector = NULL; 9301 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 9302 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 9303 9304 new_stream = NULL; 9305 9306 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9307 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9308 acrtc = to_amdgpu_crtc(crtc); 9309 aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 9310 9311 /* TODO This hack should go away */ 9312 if (aconnector && enable) { 9313 /* Make sure fake sink is created in plug-in scenario */ 9314 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 9315 &aconnector->base); 9316 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 9317 &aconnector->base); 9318 9319 if (IS_ERR(drm_new_conn_state)) { 9320 ret = PTR_ERR_OR_ZERO(drm_new_conn_state); 9321 goto fail; 9322 } 9323 9324 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 9325 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 9326 9327 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9328 goto skip_modeset; 9329 9330 new_stream = create_validate_stream_for_sink(aconnector, 9331 &new_crtc_state->mode, 9332 dm_new_conn_state, 9333 dm_old_crtc_state->stream); 9334 9335 /* 9336 * we can have no stream on ACTION_SET if a display 9337 * was disconnected during S3, in this case it is not an 9338 * error, the OS will be updated after detection, and 9339 * will do the right thing on next atomic commit 9340 */ 9341 9342 if (!new_stream) { 9343 DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n", 9344 __func__, acrtc->base.base.id); 9345 ret = -ENOMEM; 9346 goto fail; 9347 } 9348 9349 /* 9350 * TODO: Check VSDB bits to decide whether this should 9351 * be enabled or not. 9352 */ 9353 new_stream->triggered_crtc_reset.enabled = 9354 dm->force_timing_sync; 9355 9356 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9357 9358 ret = fill_hdr_info_packet(drm_new_conn_state, 9359 &new_stream->hdr_static_metadata); 9360 if (ret) 9361 goto fail; 9362 9363 /* 9364 * If we already removed the old stream from the context 9365 * (and set the new stream to NULL) then we can't reuse 9366 * the old stream even if the stream and scaling are unchanged. 9367 * We'll hit the BUG_ON and black screen. 9368 * 9369 * TODO: Refactor this function to allow this check to work 9370 * in all conditions. 9371 */ 9372 if (dm_new_crtc_state->stream && 9373 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 9374 goto skip_modeset; 9375 9376 if (dm_new_crtc_state->stream && 9377 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9378 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 9379 new_crtc_state->mode_changed = false; 9380 DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d", 9381 new_crtc_state->mode_changed); 9382 } 9383 } 9384 9385 /* mode_changed flag may get updated above, need to check again */ 9386 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9387 goto skip_modeset; 9388 9389 drm_dbg_state(state->dev, 9390 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 9391 acrtc->crtc_id, 9392 new_crtc_state->enable, 9393 new_crtc_state->active, 9394 new_crtc_state->planes_changed, 9395 new_crtc_state->mode_changed, 9396 new_crtc_state->active_changed, 9397 new_crtc_state->connectors_changed); 9398 9399 /* Remove stream for any changed/disabled CRTC */ 9400 if (!enable) { 9401 9402 if (!dm_old_crtc_state->stream) 9403 goto skip_modeset; 9404 9405 /* Unset freesync video if it was active before */ 9406 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 9407 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 9408 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 9409 } 9410 9411 /* Now check if we should set freesync video mode */ 9412 if (dm_new_crtc_state->stream && 9413 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 9414 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 9415 is_timing_unchanged_for_freesync(new_crtc_state, 9416 old_crtc_state)) { 9417 new_crtc_state->mode_changed = false; 9418 DRM_DEBUG_DRIVER( 9419 "Mode change not required for front porch change, setting mode_changed to %d", 9420 new_crtc_state->mode_changed); 9421 9422 set_freesync_fixed_config(dm_new_crtc_state); 9423 9424 goto skip_modeset; 9425 } else if (aconnector && 9426 is_freesync_video_mode(&new_crtc_state->mode, 9427 aconnector)) { 9428 struct drm_display_mode *high_mode; 9429 9430 high_mode = get_highest_refresh_rate_mode(aconnector, false); 9431 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 9432 set_freesync_fixed_config(dm_new_crtc_state); 9433 } 9434 9435 ret = dm_atomic_get_state(state, &dm_state); 9436 if (ret) 9437 goto fail; 9438 9439 DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n", 9440 crtc->base.id); 9441 9442 /* i.e. reset mode */ 9443 if (dc_remove_stream_from_ctx( 9444 dm->dc, 9445 dm_state->context, 9446 dm_old_crtc_state->stream) != DC_OK) { 9447 ret = -EINVAL; 9448 goto fail; 9449 } 9450 9451 dc_stream_release(dm_old_crtc_state->stream); 9452 dm_new_crtc_state->stream = NULL; 9453 9454 reset_freesync_config_for_crtc(dm_new_crtc_state); 9455 9456 *lock_and_validation_needed = true; 9457 9458 } else {/* Add stream for any updated/enabled CRTC */ 9459 /* 9460 * Quick fix to prevent NULL pointer on new_stream when 9461 * added MST connectors not found in existing crtc_state in the chained mode 9462 * TODO: need to dig out the root cause of that 9463 */ 9464 if (!aconnector) 9465 goto skip_modeset; 9466 9467 if (modereset_required(new_crtc_state)) 9468 goto skip_modeset; 9469 9470 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 9471 dm_old_crtc_state->stream)) { 9472 9473 WARN_ON(dm_new_crtc_state->stream); 9474 9475 ret = dm_atomic_get_state(state, &dm_state); 9476 if (ret) 9477 goto fail; 9478 9479 dm_new_crtc_state->stream = new_stream; 9480 9481 dc_stream_retain(new_stream); 9482 9483 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 9484 crtc->base.id); 9485 9486 if (dc_add_stream_to_ctx( 9487 dm->dc, 9488 dm_state->context, 9489 dm_new_crtc_state->stream) != DC_OK) { 9490 ret = -EINVAL; 9491 goto fail; 9492 } 9493 9494 *lock_and_validation_needed = true; 9495 } 9496 } 9497 9498 skip_modeset: 9499 /* Release extra reference */ 9500 if (new_stream) 9501 dc_stream_release(new_stream); 9502 9503 /* 9504 * We want to do dc stream updates that do not require a 9505 * full modeset below. 9506 */ 9507 if (!(enable && aconnector && new_crtc_state->active)) 9508 return 0; 9509 /* 9510 * Given above conditions, the dc state cannot be NULL because: 9511 * 1. We're in the process of enabling CRTCs (just been added 9512 * to the dc context, or already is on the context) 9513 * 2. Has a valid connector attached, and 9514 * 3. Is currently active and enabled. 9515 * => The dc stream state currently exists. 9516 */ 9517 BUG_ON(dm_new_crtc_state->stream == NULL); 9518 9519 /* Scaling or underscan settings */ 9520 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 9521 drm_atomic_crtc_needs_modeset(new_crtc_state)) 9522 update_stream_scaling_settings( 9523 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 9524 9525 /* ABM settings */ 9526 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 9527 9528 /* 9529 * Color management settings. We also update color properties 9530 * when a modeset is needed, to ensure it gets reprogrammed. 9531 */ 9532 if (dm_new_crtc_state->base.color_mgmt_changed || 9533 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 9534 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 9535 if (ret) 9536 goto fail; 9537 } 9538 9539 /* Update Freesync settings. */ 9540 get_freesync_config_for_crtc(dm_new_crtc_state, 9541 dm_new_conn_state); 9542 9543 return ret; 9544 9545 fail: 9546 if (new_stream) 9547 dc_stream_release(new_stream); 9548 return ret; 9549 } 9550 9551 static bool should_reset_plane(struct drm_atomic_state *state, 9552 struct drm_plane *plane, 9553 struct drm_plane_state *old_plane_state, 9554 struct drm_plane_state *new_plane_state) 9555 { 9556 struct drm_plane *other; 9557 struct drm_plane_state *old_other_state, *new_other_state; 9558 struct drm_crtc_state *new_crtc_state; 9559 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9560 int i; 9561 9562 /* 9563 * TODO: Remove this hack for all asics once it proves that the 9564 * fast updates works fine on DCN3.2+. 9565 */ 9566 if (adev->ip_versions[DCE_HWIP][0] < IP_VERSION(3, 2, 0) && state->allow_modeset) 9567 return true; 9568 9569 /* Exit early if we know that we're adding or removing the plane. */ 9570 if (old_plane_state->crtc != new_plane_state->crtc) 9571 return true; 9572 9573 /* old crtc == new_crtc == NULL, plane not in context. */ 9574 if (!new_plane_state->crtc) 9575 return false; 9576 9577 new_crtc_state = 9578 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 9579 9580 if (!new_crtc_state) 9581 return true; 9582 9583 /* CRTC Degamma changes currently require us to recreate planes. */ 9584 if (new_crtc_state->color_mgmt_changed) 9585 return true; 9586 9587 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 9588 return true; 9589 9590 /* 9591 * If there are any new primary or overlay planes being added or 9592 * removed then the z-order can potentially change. To ensure 9593 * correct z-order and pipe acquisition the current DC architecture 9594 * requires us to remove and recreate all existing planes. 9595 * 9596 * TODO: Come up with a more elegant solution for this. 9597 */ 9598 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 9599 struct amdgpu_framebuffer *old_afb, *new_afb; 9600 9601 if (other->type == DRM_PLANE_TYPE_CURSOR) 9602 continue; 9603 9604 if (old_other_state->crtc != new_plane_state->crtc && 9605 new_other_state->crtc != new_plane_state->crtc) 9606 continue; 9607 9608 if (old_other_state->crtc != new_other_state->crtc) 9609 return true; 9610 9611 /* Src/dst size and scaling updates. */ 9612 if (old_other_state->src_w != new_other_state->src_w || 9613 old_other_state->src_h != new_other_state->src_h || 9614 old_other_state->crtc_w != new_other_state->crtc_w || 9615 old_other_state->crtc_h != new_other_state->crtc_h) 9616 return true; 9617 9618 /* Rotation / mirroring updates. */ 9619 if (old_other_state->rotation != new_other_state->rotation) 9620 return true; 9621 9622 /* Blending updates. */ 9623 if (old_other_state->pixel_blend_mode != 9624 new_other_state->pixel_blend_mode) 9625 return true; 9626 9627 /* Alpha updates. */ 9628 if (old_other_state->alpha != new_other_state->alpha) 9629 return true; 9630 9631 /* Colorspace changes. */ 9632 if (old_other_state->color_range != new_other_state->color_range || 9633 old_other_state->color_encoding != new_other_state->color_encoding) 9634 return true; 9635 9636 /* Framebuffer checks fall at the end. */ 9637 if (!old_other_state->fb || !new_other_state->fb) 9638 continue; 9639 9640 /* Pixel format changes can require bandwidth updates. */ 9641 if (old_other_state->fb->format != new_other_state->fb->format) 9642 return true; 9643 9644 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 9645 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 9646 9647 /* Tiling and DCC changes also require bandwidth updates. */ 9648 if (old_afb->tiling_flags != new_afb->tiling_flags || 9649 old_afb->base.modifier != new_afb->base.modifier) 9650 return true; 9651 } 9652 9653 return false; 9654 } 9655 9656 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 9657 struct drm_plane_state *new_plane_state, 9658 struct drm_framebuffer *fb) 9659 { 9660 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 9661 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 9662 unsigned int pitch; 9663 bool linear; 9664 9665 if (fb->width > new_acrtc->max_cursor_width || 9666 fb->height > new_acrtc->max_cursor_height) { 9667 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 9668 new_plane_state->fb->width, 9669 new_plane_state->fb->height); 9670 return -EINVAL; 9671 } 9672 if (new_plane_state->src_w != fb->width << 16 || 9673 new_plane_state->src_h != fb->height << 16) { 9674 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9675 return -EINVAL; 9676 } 9677 9678 /* Pitch in pixels */ 9679 pitch = fb->pitches[0] / fb->format->cpp[0]; 9680 9681 if (fb->width != pitch) { 9682 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 9683 fb->width, pitch); 9684 return -EINVAL; 9685 } 9686 9687 switch (pitch) { 9688 case 64: 9689 case 128: 9690 case 256: 9691 /* FB pitch is supported by cursor plane */ 9692 break; 9693 default: 9694 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 9695 return -EINVAL; 9696 } 9697 9698 /* Core DRM takes care of checking FB modifiers, so we only need to 9699 * check tiling flags when the FB doesn't have a modifier. 9700 */ 9701 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 9702 if (adev->family < AMDGPU_FAMILY_AI) { 9703 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 9704 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 9705 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 9706 } else { 9707 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 9708 } 9709 if (!linear) { 9710 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 9711 return -EINVAL; 9712 } 9713 } 9714 9715 return 0; 9716 } 9717 9718 static int dm_update_plane_state(struct dc *dc, 9719 struct drm_atomic_state *state, 9720 struct drm_plane *plane, 9721 struct drm_plane_state *old_plane_state, 9722 struct drm_plane_state *new_plane_state, 9723 bool enable, 9724 bool *lock_and_validation_needed, 9725 bool *is_top_most_overlay) 9726 { 9727 9728 struct dm_atomic_state *dm_state = NULL; 9729 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 9730 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9731 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 9732 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 9733 struct amdgpu_crtc *new_acrtc; 9734 bool needs_reset; 9735 int ret = 0; 9736 9737 9738 new_plane_crtc = new_plane_state->crtc; 9739 old_plane_crtc = old_plane_state->crtc; 9740 dm_new_plane_state = to_dm_plane_state(new_plane_state); 9741 dm_old_plane_state = to_dm_plane_state(old_plane_state); 9742 9743 if (plane->type == DRM_PLANE_TYPE_CURSOR) { 9744 if (!enable || !new_plane_crtc || 9745 drm_atomic_plane_disabling(plane->state, new_plane_state)) 9746 return 0; 9747 9748 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 9749 9750 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 9751 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 9752 return -EINVAL; 9753 } 9754 9755 if (new_plane_state->fb) { 9756 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 9757 new_plane_state->fb); 9758 if (ret) 9759 return ret; 9760 } 9761 9762 return 0; 9763 } 9764 9765 needs_reset = should_reset_plane(state, plane, old_plane_state, 9766 new_plane_state); 9767 9768 /* Remove any changed/removed planes */ 9769 if (!enable) { 9770 if (!needs_reset) 9771 return 0; 9772 9773 if (!old_plane_crtc) 9774 return 0; 9775 9776 old_crtc_state = drm_atomic_get_old_crtc_state( 9777 state, old_plane_crtc); 9778 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9779 9780 if (!dm_old_crtc_state->stream) 9781 return 0; 9782 9783 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 9784 plane->base.id, old_plane_crtc->base.id); 9785 9786 ret = dm_atomic_get_state(state, &dm_state); 9787 if (ret) 9788 return ret; 9789 9790 if (!dc_remove_plane_from_context( 9791 dc, 9792 dm_old_crtc_state->stream, 9793 dm_old_plane_state->dc_state, 9794 dm_state->context)) { 9795 9796 return -EINVAL; 9797 } 9798 9799 if (dm_old_plane_state->dc_state) 9800 dc_plane_state_release(dm_old_plane_state->dc_state); 9801 9802 dm_new_plane_state->dc_state = NULL; 9803 9804 *lock_and_validation_needed = true; 9805 9806 } else { /* Add new planes */ 9807 struct dc_plane_state *dc_new_plane_state; 9808 9809 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 9810 return 0; 9811 9812 if (!new_plane_crtc) 9813 return 0; 9814 9815 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 9816 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9817 9818 if (!dm_new_crtc_state->stream) 9819 return 0; 9820 9821 if (!needs_reset) 9822 return 0; 9823 9824 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 9825 if (ret) 9826 return ret; 9827 9828 WARN_ON(dm_new_plane_state->dc_state); 9829 9830 dc_new_plane_state = dc_create_plane_state(dc); 9831 if (!dc_new_plane_state) 9832 return -ENOMEM; 9833 9834 /* Block top most plane from being a video plane */ 9835 if (plane->type == DRM_PLANE_TYPE_OVERLAY) { 9836 if (is_video_format(new_plane_state->fb->format->format) && *is_top_most_overlay) 9837 return -EINVAL; 9838 9839 *is_top_most_overlay = false; 9840 } 9841 9842 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 9843 plane->base.id, new_plane_crtc->base.id); 9844 9845 ret = fill_dc_plane_attributes( 9846 drm_to_adev(new_plane_crtc->dev), 9847 dc_new_plane_state, 9848 new_plane_state, 9849 new_crtc_state); 9850 if (ret) { 9851 dc_plane_state_release(dc_new_plane_state); 9852 return ret; 9853 } 9854 9855 ret = dm_atomic_get_state(state, &dm_state); 9856 if (ret) { 9857 dc_plane_state_release(dc_new_plane_state); 9858 return ret; 9859 } 9860 9861 /* 9862 * Any atomic check errors that occur after this will 9863 * not need a release. The plane state will be attached 9864 * to the stream, and therefore part of the atomic 9865 * state. It'll be released when the atomic state is 9866 * cleaned. 9867 */ 9868 if (!dc_add_plane_to_context( 9869 dc, 9870 dm_new_crtc_state->stream, 9871 dc_new_plane_state, 9872 dm_state->context)) { 9873 9874 dc_plane_state_release(dc_new_plane_state); 9875 return -EINVAL; 9876 } 9877 9878 dm_new_plane_state->dc_state = dc_new_plane_state; 9879 9880 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 9881 9882 /* Tell DC to do a full surface update every time there 9883 * is a plane change. Inefficient, but works for now. 9884 */ 9885 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 9886 9887 *lock_and_validation_needed = true; 9888 } 9889 9890 9891 return ret; 9892 } 9893 9894 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 9895 int *src_w, int *src_h) 9896 { 9897 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 9898 case DRM_MODE_ROTATE_90: 9899 case DRM_MODE_ROTATE_270: 9900 *src_w = plane_state->src_h >> 16; 9901 *src_h = plane_state->src_w >> 16; 9902 break; 9903 case DRM_MODE_ROTATE_0: 9904 case DRM_MODE_ROTATE_180: 9905 default: 9906 *src_w = plane_state->src_w >> 16; 9907 *src_h = plane_state->src_h >> 16; 9908 break; 9909 } 9910 } 9911 9912 static void 9913 dm_get_plane_scale(struct drm_plane_state *plane_state, 9914 int *out_plane_scale_w, int *out_plane_scale_h) 9915 { 9916 int plane_src_w, plane_src_h; 9917 9918 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 9919 *out_plane_scale_w = plane_state->crtc_w * 1000 / plane_src_w; 9920 *out_plane_scale_h = plane_state->crtc_h * 1000 / plane_src_h; 9921 } 9922 9923 static int dm_check_crtc_cursor(struct drm_atomic_state *state, 9924 struct drm_crtc *crtc, 9925 struct drm_crtc_state *new_crtc_state) 9926 { 9927 struct drm_plane *cursor = crtc->cursor, *plane, *underlying; 9928 struct drm_plane_state *old_plane_state, *new_plane_state; 9929 struct drm_plane_state *new_cursor_state, *new_underlying_state; 9930 int i; 9931 int cursor_scale_w, cursor_scale_h, underlying_scale_w, underlying_scale_h; 9932 bool any_relevant_change = false; 9933 9934 /* On DCE and DCN there is no dedicated hardware cursor plane. We get a 9935 * cursor per pipe but it's going to inherit the scaling and 9936 * positioning from the underlying pipe. Check the cursor plane's 9937 * blending properties match the underlying planes'. 9938 */ 9939 9940 /* If no plane was enabled or changed scaling, no need to check again */ 9941 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9942 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 9943 9944 if (!new_plane_state || !new_plane_state->fb || new_plane_state->crtc != crtc) 9945 continue; 9946 9947 if (!old_plane_state || !old_plane_state->fb || old_plane_state->crtc != crtc) { 9948 any_relevant_change = true; 9949 break; 9950 } 9951 9952 if (new_plane_state->fb == old_plane_state->fb && 9953 new_plane_state->crtc_w == old_plane_state->crtc_w && 9954 new_plane_state->crtc_h == old_plane_state->crtc_h) 9955 continue; 9956 9957 dm_get_plane_scale(new_plane_state, &new_scale_w, &new_scale_h); 9958 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 9959 9960 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 9961 any_relevant_change = true; 9962 break; 9963 } 9964 } 9965 9966 if (!any_relevant_change) 9967 return 0; 9968 9969 new_cursor_state = drm_atomic_get_plane_state(state, cursor); 9970 if (IS_ERR(new_cursor_state)) 9971 return PTR_ERR(new_cursor_state); 9972 9973 if (!new_cursor_state->fb) 9974 return 0; 9975 9976 dm_get_plane_scale(new_cursor_state, &cursor_scale_w, &cursor_scale_h); 9977 9978 /* Need to check all enabled planes, even if this commit doesn't change 9979 * their state 9980 */ 9981 i = drm_atomic_add_affected_planes(state, crtc); 9982 if (i) 9983 return i; 9984 9985 for_each_new_plane_in_state_reverse(state, underlying, new_underlying_state, i) { 9986 /* Narrow down to non-cursor planes on the same CRTC as the cursor */ 9987 if (new_underlying_state->crtc != crtc || underlying == crtc->cursor) 9988 continue; 9989 9990 /* Ignore disabled planes */ 9991 if (!new_underlying_state->fb) 9992 continue; 9993 9994 dm_get_plane_scale(new_underlying_state, 9995 &underlying_scale_w, &underlying_scale_h); 9996 9997 if (cursor_scale_w != underlying_scale_w || 9998 cursor_scale_h != underlying_scale_h) { 9999 drm_dbg_atomic(crtc->dev, 10000 "Cursor [PLANE:%d:%s] scaling doesn't match underlying [PLANE:%d:%s]\n", 10001 cursor->base.id, cursor->name, underlying->base.id, underlying->name); 10002 return -EINVAL; 10003 } 10004 10005 /* If this plane covers the whole CRTC, no need to check planes underneath */ 10006 if (new_underlying_state->crtc_x <= 0 && 10007 new_underlying_state->crtc_y <= 0 && 10008 new_underlying_state->crtc_x + new_underlying_state->crtc_w >= new_crtc_state->mode.hdisplay && 10009 new_underlying_state->crtc_y + new_underlying_state->crtc_h >= new_crtc_state->mode.vdisplay) 10010 break; 10011 } 10012 10013 return 0; 10014 } 10015 10016 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 10017 { 10018 struct drm_connector *connector; 10019 struct drm_connector_state *conn_state, *old_conn_state; 10020 struct amdgpu_dm_connector *aconnector = NULL; 10021 int i; 10022 10023 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 10024 if (!conn_state->crtc) 10025 conn_state = old_conn_state; 10026 10027 if (conn_state->crtc != crtc) 10028 continue; 10029 10030 aconnector = to_amdgpu_dm_connector(connector); 10031 if (!aconnector->mst_output_port || !aconnector->mst_root) 10032 aconnector = NULL; 10033 else 10034 break; 10035 } 10036 10037 if (!aconnector) 10038 return 0; 10039 10040 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 10041 } 10042 10043 /** 10044 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 10045 * 10046 * @dev: The DRM device 10047 * @state: The atomic state to commit 10048 * 10049 * Validate that the given atomic state is programmable by DC into hardware. 10050 * This involves constructing a &struct dc_state reflecting the new hardware 10051 * state we wish to commit, then querying DC to see if it is programmable. It's 10052 * important not to modify the existing DC state. Otherwise, atomic_check 10053 * may unexpectedly commit hardware changes. 10054 * 10055 * When validating the DC state, it's important that the right locks are 10056 * acquired. For full updates case which removes/adds/updates streams on one 10057 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 10058 * that any such full update commit will wait for completion of any outstanding 10059 * flip using DRMs synchronization events. 10060 * 10061 * Note that DM adds the affected connectors for all CRTCs in state, when that 10062 * might not seem necessary. This is because DC stream creation requires the 10063 * DC sink, which is tied to the DRM connector state. Cleaning this up should 10064 * be possible but non-trivial - a possible TODO item. 10065 * 10066 * Return: -Error code if validation failed. 10067 */ 10068 static int amdgpu_dm_atomic_check(struct drm_device *dev, 10069 struct drm_atomic_state *state) 10070 { 10071 struct amdgpu_device *adev = drm_to_adev(dev); 10072 struct dm_atomic_state *dm_state = NULL; 10073 struct dc *dc = adev->dm.dc; 10074 struct drm_connector *connector; 10075 struct drm_connector_state *old_con_state, *new_con_state; 10076 struct drm_crtc *crtc; 10077 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10078 struct drm_plane *plane; 10079 struct drm_plane_state *old_plane_state, *new_plane_state; 10080 enum dc_status status; 10081 int ret, i; 10082 bool lock_and_validation_needed = false; 10083 bool is_top_most_overlay = true; 10084 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10085 struct drm_dp_mst_topology_mgr *mgr; 10086 struct drm_dp_mst_topology_state *mst_state; 10087 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 10088 10089 trace_amdgpu_dm_atomic_check_begin(state); 10090 10091 ret = drm_atomic_helper_check_modeset(dev, state); 10092 if (ret) { 10093 DRM_DEBUG_DRIVER("drm_atomic_helper_check_modeset() failed\n"); 10094 goto fail; 10095 } 10096 10097 /* Check connector changes */ 10098 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10099 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10100 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10101 10102 /* Skip connectors that are disabled or part of modeset already. */ 10103 if (!new_con_state->crtc) 10104 continue; 10105 10106 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 10107 if (IS_ERR(new_crtc_state)) { 10108 DRM_DEBUG_DRIVER("drm_atomic_get_crtc_state() failed\n"); 10109 ret = PTR_ERR(new_crtc_state); 10110 goto fail; 10111 } 10112 10113 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 10114 dm_old_con_state->scaling != dm_new_con_state->scaling) 10115 new_crtc_state->connectors_changed = true; 10116 } 10117 10118 if (dc_resource_is_dsc_encoding_supported(dc)) { 10119 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10120 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 10121 ret = add_affected_mst_dsc_crtcs(state, crtc); 10122 if (ret) { 10123 DRM_DEBUG_DRIVER("add_affected_mst_dsc_crtcs() failed\n"); 10124 goto fail; 10125 } 10126 } 10127 } 10128 } 10129 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10130 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10131 10132 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 10133 !new_crtc_state->color_mgmt_changed && 10134 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 10135 dm_old_crtc_state->dsc_force_changed == false) 10136 continue; 10137 10138 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 10139 if (ret) { 10140 DRM_DEBUG_DRIVER("amdgpu_dm_verify_lut_sizes() failed\n"); 10141 goto fail; 10142 } 10143 10144 if (!new_crtc_state->enable) 10145 continue; 10146 10147 ret = drm_atomic_add_affected_connectors(state, crtc); 10148 if (ret) { 10149 DRM_DEBUG_DRIVER("drm_atomic_add_affected_connectors() failed\n"); 10150 goto fail; 10151 } 10152 10153 ret = drm_atomic_add_affected_planes(state, crtc); 10154 if (ret) { 10155 DRM_DEBUG_DRIVER("drm_atomic_add_affected_planes() failed\n"); 10156 goto fail; 10157 } 10158 10159 if (dm_old_crtc_state->dsc_force_changed) 10160 new_crtc_state->mode_changed = true; 10161 } 10162 10163 /* 10164 * Add all primary and overlay planes on the CRTC to the state 10165 * whenever a plane is enabled to maintain correct z-ordering 10166 * and to enable fast surface updates. 10167 */ 10168 drm_for_each_crtc(crtc, dev) { 10169 bool modified = false; 10170 10171 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 10172 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10173 continue; 10174 10175 if (new_plane_state->crtc == crtc || 10176 old_plane_state->crtc == crtc) { 10177 modified = true; 10178 break; 10179 } 10180 } 10181 10182 if (!modified) 10183 continue; 10184 10185 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 10186 if (plane->type == DRM_PLANE_TYPE_CURSOR) 10187 continue; 10188 10189 new_plane_state = 10190 drm_atomic_get_plane_state(state, plane); 10191 10192 if (IS_ERR(new_plane_state)) { 10193 ret = PTR_ERR(new_plane_state); 10194 DRM_DEBUG_DRIVER("new_plane_state is BAD\n"); 10195 goto fail; 10196 } 10197 } 10198 } 10199 10200 /* 10201 * DC consults the zpos (layer_index in DC terminology) to determine the 10202 * hw plane on which to enable the hw cursor (see 10203 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 10204 * atomic state, so call drm helper to normalize zpos. 10205 */ 10206 ret = drm_atomic_normalize_zpos(dev, state); 10207 if (ret) { 10208 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 10209 goto fail; 10210 } 10211 10212 /* Remove exiting planes if they are modified */ 10213 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10214 if (old_plane_state->fb && new_plane_state->fb && 10215 get_mem_type(old_plane_state->fb) != 10216 get_mem_type(new_plane_state->fb)) 10217 lock_and_validation_needed = true; 10218 10219 ret = dm_update_plane_state(dc, state, plane, 10220 old_plane_state, 10221 new_plane_state, 10222 false, 10223 &lock_and_validation_needed, 10224 &is_top_most_overlay); 10225 if (ret) { 10226 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10227 goto fail; 10228 } 10229 } 10230 10231 /* Disable all crtcs which require disable */ 10232 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10233 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10234 old_crtc_state, 10235 new_crtc_state, 10236 false, 10237 &lock_and_validation_needed); 10238 if (ret) { 10239 DRM_DEBUG_DRIVER("DISABLE: dm_update_crtc_state() failed\n"); 10240 goto fail; 10241 } 10242 } 10243 10244 /* Enable all crtcs which require enable */ 10245 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10246 ret = dm_update_crtc_state(&adev->dm, state, crtc, 10247 old_crtc_state, 10248 new_crtc_state, 10249 true, 10250 &lock_and_validation_needed); 10251 if (ret) { 10252 DRM_DEBUG_DRIVER("ENABLE: dm_update_crtc_state() failed\n"); 10253 goto fail; 10254 } 10255 } 10256 10257 /* Add new/modified planes */ 10258 for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) { 10259 ret = dm_update_plane_state(dc, state, plane, 10260 old_plane_state, 10261 new_plane_state, 10262 true, 10263 &lock_and_validation_needed, 10264 &is_top_most_overlay); 10265 if (ret) { 10266 DRM_DEBUG_DRIVER("dm_update_plane_state() failed\n"); 10267 goto fail; 10268 } 10269 } 10270 10271 if (dc_resource_is_dsc_encoding_supported(dc)) { 10272 ret = pre_validate_dsc(state, &dm_state, vars); 10273 if (ret != 0) 10274 goto fail; 10275 } 10276 10277 /* Run this here since we want to validate the streams we created */ 10278 ret = drm_atomic_helper_check_planes(dev, state); 10279 if (ret) { 10280 DRM_DEBUG_DRIVER("drm_atomic_helper_check_planes() failed\n"); 10281 goto fail; 10282 } 10283 10284 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10285 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10286 if (dm_new_crtc_state->mpo_requested) 10287 DRM_DEBUG_DRIVER("MPO enablement requested on crtc:[%p]\n", crtc); 10288 } 10289 10290 /* Check cursor planes scaling */ 10291 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10292 ret = dm_check_crtc_cursor(state, crtc, new_crtc_state); 10293 if (ret) { 10294 DRM_DEBUG_DRIVER("dm_check_crtc_cursor() failed\n"); 10295 goto fail; 10296 } 10297 } 10298 10299 if (state->legacy_cursor_update) { 10300 /* 10301 * This is a fast cursor update coming from the plane update 10302 * helper, check if it can be done asynchronously for better 10303 * performance. 10304 */ 10305 state->async_update = 10306 !drm_atomic_helper_async_check(dev, state); 10307 10308 /* 10309 * Skip the remaining global validation if this is an async 10310 * update. Cursor updates can be done without affecting 10311 * state or bandwidth calcs and this avoids the performance 10312 * penalty of locking the private state object and 10313 * allocating a new dc_state. 10314 */ 10315 if (state->async_update) 10316 return 0; 10317 } 10318 10319 /* Check scaling and underscan changes*/ 10320 /* TODO Removed scaling changes validation due to inability to commit 10321 * new stream into context w\o causing full reset. Need to 10322 * decide how to handle. 10323 */ 10324 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10325 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10326 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10327 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10328 10329 /* Skip any modesets/resets */ 10330 if (!acrtc || drm_atomic_crtc_needs_modeset( 10331 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 10332 continue; 10333 10334 /* Skip any thing not scale or underscan changes */ 10335 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 10336 continue; 10337 10338 lock_and_validation_needed = true; 10339 } 10340 10341 /* set the slot info for each mst_state based on the link encoding format */ 10342 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 10343 struct amdgpu_dm_connector *aconnector; 10344 struct drm_connector *connector; 10345 struct drm_connector_list_iter iter; 10346 u8 link_coding_cap; 10347 10348 drm_connector_list_iter_begin(dev, &iter); 10349 drm_for_each_connector_iter(connector, &iter) { 10350 if (connector->index == mst_state->mgr->conn_base_id) { 10351 aconnector = to_amdgpu_dm_connector(connector); 10352 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 10353 drm_dp_mst_update_slots(mst_state, link_coding_cap); 10354 10355 break; 10356 } 10357 } 10358 drm_connector_list_iter_end(&iter); 10359 } 10360 10361 /** 10362 * Streams and planes are reset when there are changes that affect 10363 * bandwidth. Anything that affects bandwidth needs to go through 10364 * DC global validation to ensure that the configuration can be applied 10365 * to hardware. 10366 * 10367 * We have to currently stall out here in atomic_check for outstanding 10368 * commits to finish in this case because our IRQ handlers reference 10369 * DRM state directly - we can end up disabling interrupts too early 10370 * if we don't. 10371 * 10372 * TODO: Remove this stall and drop DM state private objects. 10373 */ 10374 if (lock_and_validation_needed) { 10375 ret = dm_atomic_get_state(state, &dm_state); 10376 if (ret) { 10377 DRM_DEBUG_DRIVER("dm_atomic_get_state() failed\n"); 10378 goto fail; 10379 } 10380 10381 ret = do_aquire_global_lock(dev, state); 10382 if (ret) { 10383 DRM_DEBUG_DRIVER("do_aquire_global_lock() failed\n"); 10384 goto fail; 10385 } 10386 10387 if (dc_resource_is_dsc_encoding_supported(dc)) { 10388 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 10389 if (ret) { 10390 DRM_DEBUG_DRIVER("compute_mst_dsc_configs_for_state() failed\n"); 10391 ret = -EINVAL; 10392 goto fail; 10393 } 10394 } 10395 10396 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 10397 if (ret) { 10398 DRM_DEBUG_DRIVER("dm_update_mst_vcpi_slots_for_dsc() failed\n"); 10399 goto fail; 10400 } 10401 10402 /* 10403 * Perform validation of MST topology in the state: 10404 * We need to perform MST atomic check before calling 10405 * dc_validate_global_state(), or there is a chance 10406 * to get stuck in an infinite loop and hang eventually. 10407 */ 10408 ret = drm_dp_mst_atomic_check(state); 10409 if (ret) { 10410 DRM_DEBUG_DRIVER("drm_dp_mst_atomic_check() failed\n"); 10411 goto fail; 10412 } 10413 status = dc_validate_global_state(dc, dm_state->context, true); 10414 if (status != DC_OK) { 10415 DRM_DEBUG_DRIVER("DC global validation failure: %s (%d)", 10416 dc_status_to_str(status), status); 10417 ret = -EINVAL; 10418 goto fail; 10419 } 10420 } else { 10421 /* 10422 * The commit is a fast update. Fast updates shouldn't change 10423 * the DC context, affect global validation, and can have their 10424 * commit work done in parallel with other commits not touching 10425 * the same resource. If we have a new DC context as part of 10426 * the DM atomic state from validation we need to free it and 10427 * retain the existing one instead. 10428 * 10429 * Furthermore, since the DM atomic state only contains the DC 10430 * context and can safely be annulled, we can free the state 10431 * and clear the associated private object now to free 10432 * some memory and avoid a possible use-after-free later. 10433 */ 10434 10435 for (i = 0; i < state->num_private_objs; i++) { 10436 struct drm_private_obj *obj = state->private_objs[i].ptr; 10437 10438 if (obj->funcs == adev->dm.atomic_obj.funcs) { 10439 int j = state->num_private_objs-1; 10440 10441 dm_atomic_destroy_state(obj, 10442 state->private_objs[i].state); 10443 10444 /* If i is not at the end of the array then the 10445 * last element needs to be moved to where i was 10446 * before the array can safely be truncated. 10447 */ 10448 if (i != j) 10449 state->private_objs[i] = 10450 state->private_objs[j]; 10451 10452 state->private_objs[j].ptr = NULL; 10453 state->private_objs[j].state = NULL; 10454 state->private_objs[j].old_state = NULL; 10455 state->private_objs[j].new_state = NULL; 10456 10457 state->num_private_objs = j; 10458 break; 10459 } 10460 } 10461 } 10462 10463 /* Store the overall update type for use later in atomic check. */ 10464 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10465 struct dm_crtc_state *dm_new_crtc_state = 10466 to_dm_crtc_state(new_crtc_state); 10467 10468 /* 10469 * Only allow async flips for fast updates that don't change 10470 * the FB pitch, the DCC state, rotation, etc. 10471 */ 10472 if (new_crtc_state->async_flip && lock_and_validation_needed) { 10473 drm_dbg_atomic(crtc->dev, 10474 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 10475 crtc->base.id, crtc->name); 10476 ret = -EINVAL; 10477 goto fail; 10478 } 10479 10480 dm_new_crtc_state->update_type = lock_and_validation_needed ? 10481 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 10482 } 10483 10484 /* Must be success */ 10485 WARN_ON(ret); 10486 10487 trace_amdgpu_dm_atomic_check_finish(state, ret); 10488 10489 return ret; 10490 10491 fail: 10492 if (ret == -EDEADLK) 10493 DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n"); 10494 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 10495 DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n"); 10496 else 10497 DRM_DEBUG_DRIVER("Atomic check failed with err: %d\n", ret); 10498 10499 trace_amdgpu_dm_atomic_check_finish(state, ret); 10500 10501 return ret; 10502 } 10503 10504 static bool is_dp_capable_without_timing_msa(struct dc *dc, 10505 struct amdgpu_dm_connector *amdgpu_dm_connector) 10506 { 10507 u8 dpcd_data; 10508 bool capable = false; 10509 10510 if (amdgpu_dm_connector->dc_link && 10511 dm_helpers_dp_read_dpcd( 10512 NULL, 10513 amdgpu_dm_connector->dc_link, 10514 DP_DOWN_STREAM_PORT_COUNT, 10515 &dpcd_data, 10516 sizeof(dpcd_data))) { 10517 capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false; 10518 } 10519 10520 return capable; 10521 } 10522 10523 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 10524 unsigned int offset, 10525 unsigned int total_length, 10526 u8 *data, 10527 unsigned int length, 10528 struct amdgpu_hdmi_vsdb_info *vsdb) 10529 { 10530 bool res; 10531 union dmub_rb_cmd cmd; 10532 struct dmub_cmd_send_edid_cea *input; 10533 struct dmub_cmd_edid_cea_output *output; 10534 10535 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 10536 return false; 10537 10538 memset(&cmd, 0, sizeof(cmd)); 10539 10540 input = &cmd.edid_cea.data.input; 10541 10542 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 10543 cmd.edid_cea.header.sub_type = 0; 10544 cmd.edid_cea.header.payload_bytes = 10545 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 10546 input->offset = offset; 10547 input->length = length; 10548 input->cea_total_length = total_length; 10549 memcpy(input->payload, data, length); 10550 10551 res = dm_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 10552 if (!res) { 10553 DRM_ERROR("EDID CEA parser failed\n"); 10554 return false; 10555 } 10556 10557 output = &cmd.edid_cea.data.output; 10558 10559 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 10560 if (!output->ack.success) { 10561 DRM_ERROR("EDID CEA ack failed at offset %d\n", 10562 output->ack.offset); 10563 } 10564 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 10565 if (!output->amd_vsdb.vsdb_found) 10566 return false; 10567 10568 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 10569 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 10570 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 10571 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 10572 } else { 10573 DRM_WARN("Unknown EDID CEA parser results\n"); 10574 return false; 10575 } 10576 10577 return true; 10578 } 10579 10580 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 10581 u8 *edid_ext, int len, 10582 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10583 { 10584 int i; 10585 10586 /* send extension block to DMCU for parsing */ 10587 for (i = 0; i < len; i += 8) { 10588 bool res; 10589 int offset; 10590 10591 /* send 8 bytes a time */ 10592 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 10593 return false; 10594 10595 if (i+8 == len) { 10596 /* EDID block sent completed, expect result */ 10597 int version, min_rate, max_rate; 10598 10599 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 10600 if (res) { 10601 /* amd vsdb found */ 10602 vsdb_info->freesync_supported = 1; 10603 vsdb_info->amd_vsdb_version = version; 10604 vsdb_info->min_refresh_rate_hz = min_rate; 10605 vsdb_info->max_refresh_rate_hz = max_rate; 10606 return true; 10607 } 10608 /* not amd vsdb */ 10609 return false; 10610 } 10611 10612 /* check for ack*/ 10613 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 10614 if (!res) 10615 return false; 10616 } 10617 10618 return false; 10619 } 10620 10621 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 10622 u8 *edid_ext, int len, 10623 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10624 { 10625 int i; 10626 10627 /* send extension block to DMCU for parsing */ 10628 for (i = 0; i < len; i += 8) { 10629 /* send 8 bytes a time */ 10630 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 10631 return false; 10632 } 10633 10634 return vsdb_info->freesync_supported; 10635 } 10636 10637 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 10638 u8 *edid_ext, int len, 10639 struct amdgpu_hdmi_vsdb_info *vsdb_info) 10640 { 10641 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 10642 bool ret; 10643 10644 mutex_lock(&adev->dm.dc_lock); 10645 if (adev->dm.dmub_srv) 10646 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 10647 else 10648 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 10649 mutex_unlock(&adev->dm.dc_lock); 10650 return ret; 10651 } 10652 10653 static void parse_edid_displayid_vrr(struct drm_connector *connector, 10654 struct edid *edid) 10655 { 10656 u8 *edid_ext = NULL; 10657 int i; 10658 int j = 0; 10659 u16 min_vfreq; 10660 u16 max_vfreq; 10661 10662 if (edid == NULL || edid->extensions == 0) 10663 return; 10664 10665 /* Find DisplayID extension */ 10666 for (i = 0; i < edid->extensions; i++) { 10667 edid_ext = (void *)(edid + (i + 1)); 10668 if (edid_ext[0] == DISPLAYID_EXT) 10669 break; 10670 } 10671 10672 if (edid_ext == NULL) 10673 return; 10674 10675 while (j < EDID_LENGTH) { 10676 /* Get dynamic video timing range from DisplayID if available */ 10677 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 10678 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 10679 min_vfreq = edid_ext[j+9]; 10680 if (edid_ext[j+1] & 7) 10681 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 10682 else 10683 max_vfreq = edid_ext[j+10]; 10684 10685 if (max_vfreq && min_vfreq) { 10686 connector->display_info.monitor_range.max_vfreq = max_vfreq; 10687 connector->display_info.monitor_range.min_vfreq = min_vfreq; 10688 10689 return; 10690 } 10691 } 10692 j++; 10693 } 10694 } 10695 10696 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10697 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10698 { 10699 u8 *edid_ext = NULL; 10700 int i; 10701 int j = 0; 10702 10703 if (edid == NULL || edid->extensions == 0) 10704 return -ENODEV; 10705 10706 /* Find DisplayID extension */ 10707 for (i = 0; i < edid->extensions; i++) { 10708 edid_ext = (void *)(edid + (i + 1)); 10709 if (edid_ext[0] == DISPLAYID_EXT) 10710 break; 10711 } 10712 10713 while (j < EDID_LENGTH) { 10714 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 10715 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 10716 10717 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 10718 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 10719 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 10720 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 10721 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 10722 10723 return true; 10724 } 10725 j++; 10726 } 10727 10728 return false; 10729 } 10730 10731 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 10732 struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 10733 { 10734 u8 *edid_ext = NULL; 10735 int i; 10736 bool valid_vsdb_found = false; 10737 10738 /*----- drm_find_cea_extension() -----*/ 10739 /* No EDID or EDID extensions */ 10740 if (edid == NULL || edid->extensions == 0) 10741 return -ENODEV; 10742 10743 /* Find CEA extension */ 10744 for (i = 0; i < edid->extensions; i++) { 10745 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 10746 if (edid_ext[0] == CEA_EXT) 10747 break; 10748 } 10749 10750 if (i == edid->extensions) 10751 return -ENODEV; 10752 10753 /*----- cea_db_offsets() -----*/ 10754 if (edid_ext[0] != CEA_EXT) 10755 return -ENODEV; 10756 10757 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 10758 10759 return valid_vsdb_found ? i : -ENODEV; 10760 } 10761 10762 /** 10763 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 10764 * 10765 * @connector: Connector to query. 10766 * @edid: EDID from monitor 10767 * 10768 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 10769 * track of some of the display information in the internal data struct used by 10770 * amdgpu_dm. This function checks which type of connector we need to set the 10771 * FreeSync parameters. 10772 */ 10773 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 10774 struct edid *edid) 10775 { 10776 int i = 0; 10777 struct detailed_timing *timing; 10778 struct detailed_non_pixel *data; 10779 struct detailed_data_monitor_range *range; 10780 struct amdgpu_dm_connector *amdgpu_dm_connector = 10781 to_amdgpu_dm_connector(connector); 10782 struct dm_connector_state *dm_con_state = NULL; 10783 struct dc_sink *sink; 10784 10785 struct drm_device *dev = connector->dev; 10786 struct amdgpu_device *adev = drm_to_adev(dev); 10787 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 10788 bool freesync_capable = false; 10789 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 10790 10791 if (!connector->state) { 10792 DRM_ERROR("%s - Connector has no state", __func__); 10793 goto update; 10794 } 10795 10796 sink = amdgpu_dm_connector->dc_sink ? 10797 amdgpu_dm_connector->dc_sink : 10798 amdgpu_dm_connector->dc_em_sink; 10799 10800 if (!edid || !sink) { 10801 dm_con_state = to_dm_connector_state(connector->state); 10802 10803 amdgpu_dm_connector->min_vfreq = 0; 10804 amdgpu_dm_connector->max_vfreq = 0; 10805 amdgpu_dm_connector->pixel_clock_mhz = 0; 10806 connector->display_info.monitor_range.min_vfreq = 0; 10807 connector->display_info.monitor_range.max_vfreq = 0; 10808 freesync_capable = false; 10809 10810 goto update; 10811 } 10812 10813 dm_con_state = to_dm_connector_state(connector->state); 10814 10815 if (!adev->dm.freesync_module) 10816 goto update; 10817 10818 /* Some eDP panels only have the refresh rate range info in DisplayID */ 10819 if ((connector->display_info.monitor_range.min_vfreq == 0 || 10820 connector->display_info.monitor_range.max_vfreq == 0)) 10821 parse_edid_displayid_vrr(connector, edid); 10822 10823 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 10824 sink->sink_signal == SIGNAL_TYPE_EDP)) { 10825 bool edid_check_required = false; 10826 10827 if (is_dp_capable_without_timing_msa(adev->dm.dc, 10828 amdgpu_dm_connector)) { 10829 if (edid->features & DRM_EDID_FEATURE_CONTINUOUS_FREQ) { 10830 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 10831 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 10832 if (amdgpu_dm_connector->max_vfreq - 10833 amdgpu_dm_connector->min_vfreq > 10) 10834 freesync_capable = true; 10835 } else { 10836 edid_check_required = edid->version > 1 || 10837 (edid->version == 1 && 10838 edid->revision > 1); 10839 } 10840 } 10841 10842 if (edid_check_required) { 10843 for (i = 0; i < 4; i++) { 10844 10845 timing = &edid->detailed_timings[i]; 10846 data = &timing->data.other_data; 10847 range = &data->data.range; 10848 /* 10849 * Check if monitor has continuous frequency mode 10850 */ 10851 if (data->type != EDID_DETAIL_MONITOR_RANGE) 10852 continue; 10853 /* 10854 * Check for flag range limits only. If flag == 1 then 10855 * no additional timing information provided. 10856 * Default GTF, GTF Secondary curve and CVT are not 10857 * supported 10858 */ 10859 if (range->flags != 1) 10860 continue; 10861 10862 connector->display_info.monitor_range.min_vfreq = range->min_vfreq; 10863 connector->display_info.monitor_range.max_vfreq = range->max_vfreq; 10864 10865 if (edid->revision >= 4) { 10866 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MIN_VFREQ) 10867 connector->display_info.monitor_range.min_vfreq += 255; 10868 if (data->pad2 & DRM_EDID_RANGE_OFFSET_MAX_VFREQ) 10869 connector->display_info.monitor_range.max_vfreq += 255; 10870 } 10871 10872 amdgpu_dm_connector->min_vfreq = 10873 connector->display_info.monitor_range.min_vfreq; 10874 amdgpu_dm_connector->max_vfreq = 10875 connector->display_info.monitor_range.max_vfreq; 10876 amdgpu_dm_connector->pixel_clock_mhz = 10877 range->pixel_clock_mhz * 10; 10878 10879 break; 10880 } 10881 10882 if (amdgpu_dm_connector->max_vfreq - 10883 amdgpu_dm_connector->min_vfreq > 10) { 10884 10885 freesync_capable = true; 10886 } 10887 } 10888 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10889 10890 if (vsdb_info.replay_mode) { 10891 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 10892 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 10893 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 10894 } 10895 10896 } else if (edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 10897 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10898 if (i >= 0 && vsdb_info.freesync_supported) { 10899 timing = &edid->detailed_timings[i]; 10900 data = &timing->data.other_data; 10901 10902 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10903 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10904 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10905 freesync_capable = true; 10906 10907 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10908 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10909 } 10910 } 10911 10912 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 10913 10914 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 10915 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 10916 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 10917 10918 amdgpu_dm_connector->pack_sdp_v1_3 = true; 10919 amdgpu_dm_connector->as_type = as_type; 10920 amdgpu_dm_connector->vsdb_info = vsdb_info; 10921 10922 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 10923 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 10924 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 10925 freesync_capable = true; 10926 10927 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 10928 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 10929 } 10930 } 10931 10932 update: 10933 if (dm_con_state) 10934 dm_con_state->freesync_capable = freesync_capable; 10935 10936 if (connector->vrr_capable_property) 10937 drm_connector_set_vrr_capable_property(connector, 10938 freesync_capable); 10939 } 10940 10941 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 10942 { 10943 struct amdgpu_device *adev = drm_to_adev(dev); 10944 struct dc *dc = adev->dm.dc; 10945 int i; 10946 10947 mutex_lock(&adev->dm.dc_lock); 10948 if (dc->current_state) { 10949 for (i = 0; i < dc->current_state->stream_count; ++i) 10950 dc->current_state->streams[i] 10951 ->triggered_crtc_reset.enabled = 10952 adev->dm.force_timing_sync; 10953 10954 dm_enable_per_frame_crtc_master_sync(dc->current_state); 10955 dc_trigger_sync(dc, dc->current_state); 10956 } 10957 mutex_unlock(&adev->dm.dc_lock); 10958 } 10959 10960 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 10961 u32 value, const char *func_name) 10962 { 10963 #ifdef DM_CHECK_ADDR_0 10964 if (address == 0) { 10965 DC_ERR("invalid register write. address = 0"); 10966 return; 10967 } 10968 #endif 10969 cgs_write_register(ctx->cgs_device, address, value); 10970 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 10971 } 10972 10973 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 10974 const char *func_name) 10975 { 10976 u32 value; 10977 #ifdef DM_CHECK_ADDR_0 10978 if (address == 0) { 10979 DC_ERR("invalid register read; address = 0\n"); 10980 return 0; 10981 } 10982 #endif 10983 10984 if (ctx->dmub_srv && 10985 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 10986 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 10987 ASSERT(false); 10988 return 0; 10989 } 10990 10991 value = cgs_read_register(ctx->cgs_device, address); 10992 10993 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 10994 10995 return value; 10996 } 10997 10998 int amdgpu_dm_process_dmub_aux_transfer_sync( 10999 struct dc_context *ctx, 11000 unsigned int link_index, 11001 struct aux_payload *payload, 11002 enum aux_return_code_type *operation_result) 11003 { 11004 struct amdgpu_device *adev = ctx->driver_context; 11005 struct dmub_notification *p_notify = adev->dm.dmub_notify; 11006 int ret = -1; 11007 11008 mutex_lock(&adev->dm.dpia_aux_lock); 11009 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 11010 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 11011 goto out; 11012 } 11013 11014 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11015 DRM_ERROR("wait_for_completion_timeout timeout!"); 11016 *operation_result = AUX_RET_ERROR_TIMEOUT; 11017 goto out; 11018 } 11019 11020 if (p_notify->result != AUX_RET_SUCCESS) { 11021 /* 11022 * Transient states before tunneling is enabled could 11023 * lead to this error. We can ignore this for now. 11024 */ 11025 if (p_notify->result != AUX_RET_ERROR_PROTOCOL_ERROR) { 11026 DRM_WARN("DPIA AUX failed on 0x%x(%d), error %d\n", 11027 payload->address, payload->length, 11028 p_notify->result); 11029 } 11030 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11031 goto out; 11032 } 11033 11034 11035 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command; 11036 if (!payload->write && p_notify->aux_reply.length && 11037 (payload->reply[0] == AUX_TRANSACTION_REPLY_AUX_ACK)) { 11038 11039 if (payload->length != p_notify->aux_reply.length) { 11040 DRM_WARN("invalid read length %d from DPIA AUX 0x%x(%d)!\n", 11041 p_notify->aux_reply.length, 11042 payload->address, payload->length); 11043 *operation_result = AUX_RET_ERROR_INVALID_REPLY; 11044 goto out; 11045 } 11046 11047 memcpy(payload->data, p_notify->aux_reply.data, 11048 p_notify->aux_reply.length); 11049 } 11050 11051 /* success */ 11052 ret = p_notify->aux_reply.length; 11053 *operation_result = p_notify->result; 11054 out: 11055 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11056 mutex_unlock(&adev->dm.dpia_aux_lock); 11057 return ret; 11058 } 11059 11060 int amdgpu_dm_process_dmub_set_config_sync( 11061 struct dc_context *ctx, 11062 unsigned int link_index, 11063 struct set_config_cmd_payload *payload, 11064 enum set_config_status *operation_result) 11065 { 11066 struct amdgpu_device *adev = ctx->driver_context; 11067 bool is_cmd_complete; 11068 int ret; 11069 11070 mutex_lock(&adev->dm.dpia_aux_lock); 11071 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 11072 link_index, payload, adev->dm.dmub_notify); 11073 11074 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 11075 ret = 0; 11076 *operation_result = adev->dm.dmub_notify->sc_status; 11077 } else { 11078 DRM_ERROR("wait_for_completion_timeout timeout!"); 11079 ret = -1; 11080 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 11081 } 11082 11083 if (!is_cmd_complete) 11084 reinit_completion(&adev->dm.dmub_aux_transfer_done); 11085 mutex_unlock(&adev->dm.dpia_aux_lock); 11086 return ret; 11087 } 11088 11089 /* 11090 * Check whether seamless boot is supported. 11091 * 11092 * So far we only support seamless boot on CHIP_VANGOGH. 11093 * If everything goes well, we may consider expanding 11094 * seamless boot to other ASICs. 11095 */ 11096 bool check_seamless_boot_capability(struct amdgpu_device *adev) 11097 { 11098 switch (adev->ip_versions[DCE_HWIP][0]) { 11099 case IP_VERSION(3, 0, 1): 11100 if (!adev->mman.keep_stolen_vga_memory) 11101 return true; 11102 break; 11103 default: 11104 break; 11105 } 11106 11107 return false; 11108 } 11109 11110 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11111 { 11112 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 11113 } 11114 11115 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 11116 { 11117 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 11118 } 11119