xref: /openbmc/linux/drivers/gpu/drm/amd/amdkfd/kfd_priv.h (revision b40a6ab2)
14a488a7aSOded Gabbay /*
24a488a7aSOded Gabbay  * Copyright 2014 Advanced Micro Devices, Inc.
34a488a7aSOded Gabbay  *
44a488a7aSOded Gabbay  * Permission is hereby granted, free of charge, to any person obtaining a
54a488a7aSOded Gabbay  * copy of this software and associated documentation files (the "Software"),
64a488a7aSOded Gabbay  * to deal in the Software without restriction, including without limitation
74a488a7aSOded Gabbay  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84a488a7aSOded Gabbay  * and/or sell copies of the Software, and to permit persons to whom the
94a488a7aSOded Gabbay  * Software is furnished to do so, subject to the following conditions:
104a488a7aSOded Gabbay  *
114a488a7aSOded Gabbay  * The above copyright notice and this permission notice shall be included in
124a488a7aSOded Gabbay  * all copies or substantial portions of the Software.
134a488a7aSOded Gabbay  *
144a488a7aSOded Gabbay  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154a488a7aSOded Gabbay  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164a488a7aSOded Gabbay  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174a488a7aSOded Gabbay  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184a488a7aSOded Gabbay  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194a488a7aSOded Gabbay  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204a488a7aSOded Gabbay  * OTHER DEALINGS IN THE SOFTWARE.
214a488a7aSOded Gabbay  */
224a488a7aSOded Gabbay 
234a488a7aSOded Gabbay #ifndef KFD_PRIV_H_INCLUDED
244a488a7aSOded Gabbay #define KFD_PRIV_H_INCLUDED
254a488a7aSOded Gabbay 
264a488a7aSOded Gabbay #include <linux/hashtable.h>
274a488a7aSOded Gabbay #include <linux/mmu_notifier.h>
284a488a7aSOded Gabbay #include <linux/mutex.h>
294a488a7aSOded Gabbay #include <linux/types.h>
304a488a7aSOded Gabbay #include <linux/atomic.h>
314a488a7aSOded Gabbay #include <linux/workqueue.h>
324a488a7aSOded Gabbay #include <linux/spinlock.h>
3319f6d2a6SOded Gabbay #include <linux/kfd_ioctl.h>
34482f0777SFelix Kuehling #include <linux/idr.h>
3504ad47bdSAndres Rodriguez #include <linux/kfifo.h>
36851a645eSFelix Kuehling #include <linux/seq_file.h>
375ce10687SFelix Kuehling #include <linux/kref.h>
38de9f26bbSKent Russell #include <linux/sysfs.h>
396b855f7bSHarish Kasiviswanathan #include <linux/device_cgroup.h>
401cd4d9eeSStephen Rothwell #include <drm/drm_file.h>
411cd4d9eeSStephen Rothwell #include <drm/drm_drv.h>
421cd4d9eeSStephen Rothwell #include <drm/drm_device.h>
4399c7b309SLorenz Brun #include <drm/drm_ioctl.h>
444a488a7aSOded Gabbay #include <kgd_kfd_interface.h>
456d220a7eSAmber Lin #include <linux/swap.h>
464a488a7aSOded Gabbay 
47e596b903SYong Zhao #include "amd_shared.h"
486ae27841SAlex Sierra #include "amdgpu.h"
49e596b903SYong Zhao 
50af47b390SLaura Abbott #define KFD_MAX_RING_ENTRY_SIZE	8
51af47b390SLaura Abbott 
525b5c4e40SEvgeny Pinchuk #define KFD_SYSFS_FILE_MODE 0444
535b5c4e40SEvgeny Pinchuk 
54df03ef93SHarish Kasiviswanathan /* GPU ID hash width in bits */
55df03ef93SHarish Kasiviswanathan #define KFD_GPU_ID_HASH_WIDTH 16
56df03ef93SHarish Kasiviswanathan 
57df03ef93SHarish Kasiviswanathan /* Use upper bits of mmap offset to store KFD driver specific information.
58df03ef93SHarish Kasiviswanathan  * BITS[63:62] - Encode MMAP type
59df03ef93SHarish Kasiviswanathan  * BITS[61:46] - Encode gpu_id. To identify to which GPU the offset belongs to
60df03ef93SHarish Kasiviswanathan  * BITS[45:0]  - MMAP offset value
61df03ef93SHarish Kasiviswanathan  *
62df03ef93SHarish Kasiviswanathan  * NOTE: struct vm_area_struct.vm_pgoff uses offset in pages. Hence, these
63df03ef93SHarish Kasiviswanathan  *  defines are w.r.t to PAGE_SIZE
64df03ef93SHarish Kasiviswanathan  */
6529453755SYong Zhao #define KFD_MMAP_TYPE_SHIFT	62
66df03ef93SHarish Kasiviswanathan #define KFD_MMAP_TYPE_MASK	(0x3ULL << KFD_MMAP_TYPE_SHIFT)
67df03ef93SHarish Kasiviswanathan #define KFD_MMAP_TYPE_DOORBELL	(0x3ULL << KFD_MMAP_TYPE_SHIFT)
68df03ef93SHarish Kasiviswanathan #define KFD_MMAP_TYPE_EVENTS	(0x2ULL << KFD_MMAP_TYPE_SHIFT)
69df03ef93SHarish Kasiviswanathan #define KFD_MMAP_TYPE_RESERVED_MEM	(0x1ULL << KFD_MMAP_TYPE_SHIFT)
70d33ea570SOak Zeng #define KFD_MMAP_TYPE_MMIO	(0x0ULL << KFD_MMAP_TYPE_SHIFT)
71df03ef93SHarish Kasiviswanathan 
7229453755SYong Zhao #define KFD_MMAP_GPU_ID_SHIFT 46
73df03ef93SHarish Kasiviswanathan #define KFD_MMAP_GPU_ID_MASK (((1ULL << KFD_GPU_ID_HASH_WIDTH) - 1) \
74df03ef93SHarish Kasiviswanathan 				<< KFD_MMAP_GPU_ID_SHIFT)
75df03ef93SHarish Kasiviswanathan #define KFD_MMAP_GPU_ID(gpu_id) ((((uint64_t)gpu_id) << KFD_MMAP_GPU_ID_SHIFT)\
76df03ef93SHarish Kasiviswanathan 				& KFD_MMAP_GPU_ID_MASK)
7729453755SYong Zhao #define KFD_MMAP_GET_GPU_ID(offset)    ((offset & KFD_MMAP_GPU_ID_MASK) \
78df03ef93SHarish Kasiviswanathan 				>> KFD_MMAP_GPU_ID_SHIFT)
79df03ef93SHarish Kasiviswanathan 
80ed6e6a34SBen Goz /*
81ed6e6a34SBen Goz  * When working with cp scheduler we should assign the HIQ manually or via
82e7016d8eSYong Zhao  * the amdgpu driver to a fixed hqd slot, here are the fixed HIQ hqd slot
83ed6e6a34SBen Goz  * definitions for Kaveri. In Kaveri only the first ME queues participates
84ed6e6a34SBen Goz  * in the cp scheduling taking that in mind we set the HIQ slot in the
85ed6e6a34SBen Goz  * second ME.
86ed6e6a34SBen Goz  */
87ed6e6a34SBen Goz #define KFD_CIK_HIQ_PIPE 4
88ed6e6a34SBen Goz #define KFD_CIK_HIQ_QUEUE 0
89ed6e6a34SBen Goz 
905b5c4e40SEvgeny Pinchuk /* Macro for allocating structures */
915b5c4e40SEvgeny Pinchuk #define kfd_alloc_struct(ptr_to_struct)	\
925b5c4e40SEvgeny Pinchuk 	((typeof(ptr_to_struct)) kzalloc(sizeof(*ptr_to_struct), GFP_KERNEL))
935b5c4e40SEvgeny Pinchuk 
9419f6d2a6SOded Gabbay #define KFD_MAX_NUM_OF_PROCESSES 512
95b8cbab04SOded Gabbay #define KFD_MAX_NUM_OF_QUEUES_PER_PROCESS 1024
9619f6d2a6SOded Gabbay 
9719f6d2a6SOded Gabbay /*
98373d7080SFelix Kuehling  * Size of the per-process TBA+TMA buffer: 2 pages
99373d7080SFelix Kuehling  *
100373d7080SFelix Kuehling  * The first page is the TBA used for the CWSR ISA code. The second
101a4497974SRajneesh Bhardwaj  * page is used as TMA for user-mode trap handler setup in daisy-chain mode.
102373d7080SFelix Kuehling  */
103373d7080SFelix Kuehling #define KFD_CWSR_TBA_TMA_SIZE (PAGE_SIZE * 2)
104373d7080SFelix Kuehling #define KFD_CWSR_TMA_OFFSET PAGE_SIZE
105373d7080SFelix Kuehling 
10674523943SYong Zhao #define KFD_MAX_NUM_OF_QUEUES_PER_DEVICE		\
10774523943SYong Zhao 	(KFD_MAX_NUM_OF_PROCESSES *			\
10874523943SYong Zhao 			KFD_MAX_NUM_OF_QUEUES_PER_PROCESS)
10974523943SYong Zhao 
11074523943SYong Zhao #define KFD_KERNEL_QUEUE_SIZE 2048
11174523943SYong Zhao 
11214328aa5SPhilip Cox #define KFD_UNMAP_LATENCY_MS	(4000)
11314328aa5SPhilip Cox 
114373d7080SFelix Kuehling /*
1151f86805aSYong Zhao  * 512 = 0x200
1161f86805aSYong Zhao  * The doorbell index distance between SDMA RLC (2*i) and (2*i+1) in the
1171f86805aSYong Zhao  * same SDMA engine on SOC15, which has 8-byte doorbells for SDMA.
1181f86805aSYong Zhao  * 512 8-byte doorbell distance (i.e. one page away) ensures that SDMA RLC
1191f86805aSYong Zhao  * (2*i+1) doorbells (in terms of the lower 12 bit address) lie exactly in
1201f86805aSYong Zhao  * the OFFSET and SIZE set in registers like BIF_SDMA0_DOORBELL_RANGE.
1211f86805aSYong Zhao  */
1221f86805aSYong Zhao #define KFD_QUEUE_DOORBELL_MIRROR_OFFSET 512
1231f86805aSYong Zhao 
1241f86805aSYong Zhao 
1251f86805aSYong Zhao /*
126b8cbab04SOded Gabbay  * Kernel module parameter to specify maximum number of supported queues per
127b8cbab04SOded Gabbay  * device
12819f6d2a6SOded Gabbay  */
129b8cbab04SOded Gabbay extern int max_num_of_queues_per_device;
13019f6d2a6SOded Gabbay 
131ed6e6a34SBen Goz 
13231c21fecSBen Goz /* Kernel module parameter to specify the scheduling policy */
13331c21fecSBen Goz extern int sched_policy;
13431c21fecSBen Goz 
135a99c6d4fSFelix Kuehling /*
136a99c6d4fSFelix Kuehling  * Kernel module parameter to specify the maximum process
137a99c6d4fSFelix Kuehling  * number per HW scheduler
138a99c6d4fSFelix Kuehling  */
139a99c6d4fSFelix Kuehling extern int hws_max_conc_proc;
140a99c6d4fSFelix Kuehling 
141373d7080SFelix Kuehling extern int cwsr_enable;
142373d7080SFelix Kuehling 
14381663016SOded Gabbay /*
14481663016SOded Gabbay  * Kernel module parameter to specify whether to send sigterm to HSA process on
14581663016SOded Gabbay  * unhandled exception
14681663016SOded Gabbay  */
14781663016SOded Gabbay extern int send_sigterm;
14881663016SOded Gabbay 
149ebcfd1e2SFelix Kuehling /*
150374200b1SFelix Kuehling  * This kernel module is used to simulate large bar machine on non-large bar
151374200b1SFelix Kuehling  * enabled machines.
152374200b1SFelix Kuehling  */
153374200b1SFelix Kuehling extern int debug_largebar;
154374200b1SFelix Kuehling 
155374200b1SFelix Kuehling /*
156ebcfd1e2SFelix Kuehling  * Ignore CRAT table during KFD initialization, can be used to work around
157ebcfd1e2SFelix Kuehling  * broken CRAT tables on some AMD systems
158ebcfd1e2SFelix Kuehling  */
159ebcfd1e2SFelix Kuehling extern int ignore_crat;
160ebcfd1e2SFelix Kuehling 
161a4497974SRajneesh Bhardwaj /* Set sh_mem_config.retry_disable on GFX v9 */
16275ee6487SFelix Kuehling extern int amdgpu_noretry;
163bed4f110SFelix Kuehling 
164a4497974SRajneesh Bhardwaj /* Halt if HWS hang is detected */
1650e9a860cSYong Zhao extern int halt_if_hws_hang;
1660e9a860cSYong Zhao 
167a4497974SRajneesh Bhardwaj /* Whether MEC FW support GWS barriers */
16829e76462SOak Zeng extern bool hws_gws_support;
16929e76462SOak Zeng 
170a4497974SRajneesh Bhardwaj /* Queue preemption timeout in ms */
17114328aa5SPhilip Cox extern int queue_preemption_timeout_ms;
17214328aa5SPhilip Cox 
1736d909c5dSOak Zeng /*
1746d909c5dSOak Zeng  * Don't evict process queues on vm fault
1756d909c5dSOak Zeng  */
1766d909c5dSOak Zeng extern int amdgpu_no_queue_eviction_on_vm_fault;
1776d909c5dSOak Zeng 
178a4497974SRajneesh Bhardwaj /* Enable eviction debug messages */
179b2057956SFelix Kuehling extern bool debug_evictions;
180b2057956SFelix Kuehling 
181ed6e6a34SBen Goz enum cache_policy {
182ed6e6a34SBen Goz 	cache_policy_coherent,
183ed6e6a34SBen Goz 	cache_policy_noncoherent
184ed6e6a34SBen Goz };
185ed6e6a34SBen Goz 
186ef568db7SFelix Kuehling #define KFD_IS_SOC15(chip) ((chip) >= CHIP_VEGA10)
187ef568db7SFelix Kuehling 
188f3a39818SAndrew Lewycky struct kfd_event_interrupt_class {
189f3a39818SAndrew Lewycky 	bool (*interrupt_isr)(struct kfd_dev *dev,
19058e69886SLan Xiao 			const uint32_t *ih_ring_entry, uint32_t *patched_ihre,
19158e69886SLan Xiao 			bool *patched_flag);
192f3a39818SAndrew Lewycky 	void (*interrupt_wq)(struct kfd_dev *dev,
193f3a39818SAndrew Lewycky 			const uint32_t *ih_ring_entry);
194f3a39818SAndrew Lewycky };
195f3a39818SAndrew Lewycky 
1964a488a7aSOded Gabbay struct kfd_device_info {
197e596b903SYong Zhao 	enum amd_asic_type asic_family;
198c181159aSYong Zhao 	const char *asic_name;
199f3a39818SAndrew Lewycky 	const struct kfd_event_interrupt_class *event_interrupt_class;
2004a488a7aSOded Gabbay 	unsigned int max_pasid_bits;
201992839adSYair Shachar 	unsigned int max_no_of_hqd;
202ada2b29cSFelix Kuehling 	unsigned int doorbell_size;
2034a488a7aSOded Gabbay 	size_t ih_ring_entry_size;
204f7c826adSAlexey Skidanov 	uint8_t num_of_watch_points;
20519f6d2a6SOded Gabbay 	uint16_t mqd_size_aligned;
206373d7080SFelix Kuehling 	bool supports_cwsr;
20764d1c3a4SFelix Kuehling 	bool needs_iommu_device;
2083ee2d00cSFelix Kuehling 	bool needs_pci_atomics;
20998bb9222SYong Zhao 	unsigned int num_sdma_engines;
2101b4670f6SOak Zeng 	unsigned int num_xgmi_sdma_engines;
211d5094189SShaoyun Liu 	unsigned int num_sdma_queues_per_engine;
2124a488a7aSOded Gabbay };
2134a488a7aSOded Gabbay 
21436b5c08fSOded Gabbay struct kfd_mem_obj {
21536b5c08fSOded Gabbay 	uint32_t range_start;
21636b5c08fSOded Gabbay 	uint32_t range_end;
21736b5c08fSOded Gabbay 	uint64_t gpu_addr;
21836b5c08fSOded Gabbay 	uint32_t *cpu_ptr;
219b91d43ddSFelix Kuehling 	void *gtt_mem;
22036b5c08fSOded Gabbay };
22136b5c08fSOded Gabbay 
22244008d7aSYong Zhao struct kfd_vmid_info {
22344008d7aSYong Zhao 	uint32_t first_vmid_kfd;
22444008d7aSYong Zhao 	uint32_t last_vmid_kfd;
22544008d7aSYong Zhao 	uint32_t vmid_num_kfd;
22644008d7aSYong Zhao };
22744008d7aSYong Zhao 
2284a488a7aSOded Gabbay struct kfd_dev {
2294a488a7aSOded Gabbay 	struct kgd_dev *kgd;
2304a488a7aSOded Gabbay 
2314a488a7aSOded Gabbay 	const struct kfd_device_info *device_info;
2324a488a7aSOded Gabbay 	struct pci_dev *pdev;
2333a0c3423SHarish Kasiviswanathan 	struct drm_device *ddev;
2344a488a7aSOded Gabbay 
2354a488a7aSOded Gabbay 	unsigned int id;		/* topology stub index */
2364a488a7aSOded Gabbay 
23719f6d2a6SOded Gabbay 	phys_addr_t doorbell_base;	/* Start of actual doorbells used by
23819f6d2a6SOded Gabbay 					 * KFD. It is aligned for mapping
23919f6d2a6SOded Gabbay 					 * into user mode
24019f6d2a6SOded Gabbay 					 */
241339903faSYong Zhao 	size_t doorbell_base_dw_offset;	/* Offset from the start of the PCI
242339903faSYong Zhao 					 * doorbell BAR to the first KFD
243339903faSYong Zhao 					 * doorbell in dwords. GFX reserves
244339903faSYong Zhao 					 * the segment before this offset.
24519f6d2a6SOded Gabbay 					 */
24619f6d2a6SOded Gabbay 	u32 __iomem *doorbell_kernel_ptr; /* This is a pointer for a doorbells
24719f6d2a6SOded Gabbay 					   * page used by kernel queue
24819f6d2a6SOded Gabbay 					   */
24919f6d2a6SOded Gabbay 
2504a488a7aSOded Gabbay 	struct kgd2kfd_shared_resources shared_resources;
25144008d7aSYong Zhao 	struct kfd_vmid_info vm_info;
2524a488a7aSOded Gabbay 
253cea405b1SXihan Zhang 	const struct kfd2kgd_calls *kfd2kgd;
254cea405b1SXihan Zhang 	struct mutex doorbell_mutex;
255f761d8bdSJoe Perches 	DECLARE_BITMAP(doorbell_available_index,
256f761d8bdSJoe Perches 			KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
257cea405b1SXihan Zhang 
25836b5c08fSOded Gabbay 	void *gtt_mem;
25936b5c08fSOded Gabbay 	uint64_t gtt_start_gpu_addr;
26036b5c08fSOded Gabbay 	void *gtt_start_cpu_ptr;
26136b5c08fSOded Gabbay 	void *gtt_sa_bitmap;
26236b5c08fSOded Gabbay 	struct mutex gtt_sa_lock;
26336b5c08fSOded Gabbay 	unsigned int gtt_sa_chunk_size;
26436b5c08fSOded Gabbay 	unsigned int gtt_sa_num_of_chunks;
26536b5c08fSOded Gabbay 
2662249d558SAndrew Lewycky 	/* Interrupts */
26704ad47bdSAndres Rodriguez 	struct kfifo ih_fifo;
26848e876a2SAndres Rodriguez 	struct workqueue_struct *ih_wq;
2692249d558SAndrew Lewycky 	struct work_struct interrupt_work;
2702249d558SAndrew Lewycky 	spinlock_t interrupt_lock;
2712249d558SAndrew Lewycky 
272ed6e6a34SBen Goz 	/* QCM Device instance */
273ed6e6a34SBen Goz 	struct device_queue_manager *dqm;
2744a488a7aSOded Gabbay 
275ed6e6a34SBen Goz 	bool init_complete;
2762249d558SAndrew Lewycky 	/*
2772249d558SAndrew Lewycky 	 * Interrupts of interest to KFD are copied
2782249d558SAndrew Lewycky 	 * from the HW ring into a SW ring.
2792249d558SAndrew Lewycky 	 */
2802249d558SAndrew Lewycky 	bool interrupts_active;
281fbeb661bSYair Shachar 
282fbeb661bSYair Shachar 	/* Debug manager */
283fbeb661bSYair Shachar 	struct kfd_dbgmgr *dbgmgr;
284373d7080SFelix Kuehling 
2855ade6c9cSFelix Kuehling 	/* Firmware versions */
2865ade6c9cSFelix Kuehling 	uint16_t mec_fw_version;
28729633d0eSJoseph Greathouse 	uint16_t mec2_fw_version;
2885ade6c9cSFelix Kuehling 	uint16_t sdma_fw_version;
2895ade6c9cSFelix Kuehling 
290a99c6d4fSFelix Kuehling 	/* Maximum process number mapped to HW scheduler */
291a99c6d4fSFelix Kuehling 	unsigned int max_proc_per_quantum;
292a99c6d4fSFelix Kuehling 
293373d7080SFelix Kuehling 	/* CWSR */
294373d7080SFelix Kuehling 	bool cwsr_enabled;
295373d7080SFelix Kuehling 	const void *cwsr_isa;
296373d7080SFelix Kuehling 	unsigned int cwsr_isa_size;
2970c1690e3SShaoyun Liu 
2980c1690e3SShaoyun Liu 	/* xGMI */
2990c1690e3SShaoyun Liu 	uint64_t hive_id;
3000c663695SDivya Shikre 
301d35f00d8SEric Huang 	bool pci_atomic_requested;
3029b54d201SEric Huang 
3036127896fSHuang Rui 	/* Use IOMMU v2 flag */
3046127896fSHuang Rui 	bool use_iommu_v2;
3056127896fSHuang Rui 
3069b54d201SEric Huang 	/* SRAM ECC flag */
3079b54d201SEric Huang 	atomic_t sram_ecc_flag;
308f756e631SHarish Kasiviswanathan 
309f756e631SHarish Kasiviswanathan 	/* Compute Profile ref. count */
310f756e631SHarish Kasiviswanathan 	atomic_t compute_profile;
311e09d4fc8SOak Zeng 
312a4497974SRajneesh Bhardwaj 	/* Global GWS resource shared between processes */
313e09d4fc8SOak Zeng 	void *gws;
314938a0650SAmber Lin 
315938a0650SAmber Lin 	/* Clients watching SMI events */
316938a0650SAmber Lin 	struct list_head smi_clients;
317938a0650SAmber Lin 	spinlock_t smi_lock;
31855977744SMukul Joshi 
31955977744SMukul Joshi 	uint32_t reset_seq_num;
32059d7115dSMukul Joshi 
32159d7115dSMukul Joshi 	struct ida doorbell_ida;
32259d7115dSMukul Joshi 	unsigned int max_doorbell_slices;
3239b498efaSAlex Deucher 
3249b498efaSAlex Deucher 	int noretry;
3254a488a7aSOded Gabbay };
3264a488a7aSOded Gabbay 
32719f6d2a6SOded Gabbay enum kfd_mempool {
32819f6d2a6SOded Gabbay 	KFD_MEMPOOL_SYSTEM_CACHEABLE = 1,
32919f6d2a6SOded Gabbay 	KFD_MEMPOOL_SYSTEM_WRITECOMBINE = 2,
33019f6d2a6SOded Gabbay 	KFD_MEMPOOL_FRAMEBUFFER = 3,
33119f6d2a6SOded Gabbay };
33219f6d2a6SOded Gabbay 
3334a488a7aSOded Gabbay /* Character device interface */
3344a488a7aSOded Gabbay int kfd_chardev_init(void);
3354a488a7aSOded Gabbay void kfd_chardev_exit(void);
3364a488a7aSOded Gabbay struct device *kfd_chardev(void);
3374a488a7aSOded Gabbay 
338241f24f8SBen Goz /**
339a4497974SRajneesh Bhardwaj  * enum kfd_unmap_queues_filter - Enum for queue filters.
340241f24f8SBen Goz  *
3417da2bcf8SYong Zhao  * @KFD_UNMAP_QUEUES_FILTER_SINGLE_QUEUE: Preempts single queue.
342241f24f8SBen Goz  *
3437da2bcf8SYong Zhao  * @KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES: Preempts all queues in the
344241f24f8SBen Goz  *						running queues list.
345241f24f8SBen Goz  *
3467da2bcf8SYong Zhao  * @KFD_UNMAP_QUEUES_FILTER_BY_PASID: Preempts queues that belongs to
347241f24f8SBen Goz  *						specific process.
348241f24f8SBen Goz  *
349241f24f8SBen Goz  */
3507da2bcf8SYong Zhao enum kfd_unmap_queues_filter {
3517da2bcf8SYong Zhao 	KFD_UNMAP_QUEUES_FILTER_SINGLE_QUEUE,
3527da2bcf8SYong Zhao 	KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES,
3537da2bcf8SYong Zhao 	KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES,
3547da2bcf8SYong Zhao 	KFD_UNMAP_QUEUES_FILTER_BY_PASID
355241f24f8SBen Goz };
35619f6d2a6SOded Gabbay 
357ed8aab45SBen Goz /**
358a4497974SRajneesh Bhardwaj  * enum kfd_queue_type - Enum for various queue types.
359ed8aab45SBen Goz  *
360ed8aab45SBen Goz  * @KFD_QUEUE_TYPE_COMPUTE: Regular user mode queue type.
361ed8aab45SBen Goz  *
362a4497974SRajneesh Bhardwaj  * @KFD_QUEUE_TYPE_SDMA: SDMA user mode queue type.
363ed8aab45SBen Goz  *
364ed8aab45SBen Goz  * @KFD_QUEUE_TYPE_HIQ: HIQ queue type.
365ed8aab45SBen Goz  *
366ed8aab45SBen Goz  * @KFD_QUEUE_TYPE_DIQ: DIQ queue type.
367a4497974SRajneesh Bhardwaj  *
368a4497974SRajneesh Bhardwaj  * @KFD_QUEUE_TYPE_SDMA_XGMI: Special SDMA queue for XGMI interface.
369ed8aab45SBen Goz  */
370ed8aab45SBen Goz enum kfd_queue_type  {
371ed8aab45SBen Goz 	KFD_QUEUE_TYPE_COMPUTE,
372ed8aab45SBen Goz 	KFD_QUEUE_TYPE_SDMA,
373ed8aab45SBen Goz 	KFD_QUEUE_TYPE_HIQ,
3741b4670f6SOak Zeng 	KFD_QUEUE_TYPE_DIQ,
3751b4670f6SOak Zeng 	KFD_QUEUE_TYPE_SDMA_XGMI
376ed8aab45SBen Goz };
377ed8aab45SBen Goz 
3786e99df57SBen Goz enum kfd_queue_format {
3796e99df57SBen Goz 	KFD_QUEUE_FORMAT_PM4,
3806e99df57SBen Goz 	KFD_QUEUE_FORMAT_AQL
3816e99df57SBen Goz };
3826e99df57SBen Goz 
3830ccbc7cdSOak Zeng enum KFD_QUEUE_PRIORITY {
3840ccbc7cdSOak Zeng 	KFD_QUEUE_PRIORITY_MINIMUM = 0,
3850ccbc7cdSOak Zeng 	KFD_QUEUE_PRIORITY_MAXIMUM = 15
3860ccbc7cdSOak Zeng };
3870ccbc7cdSOak Zeng 
388ed8aab45SBen Goz /**
389ed8aab45SBen Goz  * struct queue_properties
390ed8aab45SBen Goz  *
391ed8aab45SBen Goz  * @type: The queue type.
392ed8aab45SBen Goz  *
393ed8aab45SBen Goz  * @queue_id: Queue identifier.
394ed8aab45SBen Goz  *
395ed8aab45SBen Goz  * @queue_address: Queue ring buffer address.
396ed8aab45SBen Goz  *
397ed8aab45SBen Goz  * @queue_size: Queue ring buffer size.
398ed8aab45SBen Goz  *
399ed8aab45SBen Goz  * @priority: Defines the queue priority relative to other queues in the
400ed8aab45SBen Goz  * process.
401ed8aab45SBen Goz  * This is just an indication and HW scheduling may override the priority as
402ed8aab45SBen Goz  * necessary while keeping the relative prioritization.
403ed8aab45SBen Goz  * the priority granularity is from 0 to f which f is the highest priority.
404ed8aab45SBen Goz  * currently all queues are initialized with the highest priority.
405ed8aab45SBen Goz  *
406ed8aab45SBen Goz  * @queue_percent: This field is partially implemented and currently a zero in
407ed8aab45SBen Goz  * this field defines that the queue is non active.
408ed8aab45SBen Goz  *
409ed8aab45SBen Goz  * @read_ptr: User space address which points to the number of dwords the
410ed8aab45SBen Goz  * cp read from the ring buffer. This field updates automatically by the H/W.
411ed8aab45SBen Goz  *
412ed8aab45SBen Goz  * @write_ptr: Defines the number of dwords written to the ring buffer.
413ed8aab45SBen Goz  *
414a4497974SRajneesh Bhardwaj  * @doorbell_ptr: Notifies the H/W of new packet written to the queue ring
415a4497974SRajneesh Bhardwaj  * buffer. This field should be similar to write_ptr and the user should
416a4497974SRajneesh Bhardwaj  * update this field after updating the write_ptr.
417ed8aab45SBen Goz  *
418ed8aab45SBen Goz  * @doorbell_off: The doorbell offset in the doorbell pci-bar.
419ed8aab45SBen Goz  *
4208eabaf54SKent Russell  * @is_interop: Defines if this is a interop queue. Interop queue means that
4218eabaf54SKent Russell  * the queue can access both graphics and compute resources.
422ed8aab45SBen Goz  *
42326103436SFelix Kuehling  * @is_evicted: Defines if the queue is evicted. Only active queues
42426103436SFelix Kuehling  * are evicted, rendering them inactive.
42526103436SFelix Kuehling  *
42626103436SFelix Kuehling  * @is_active: Defines if the queue is active or not. @is_active and
42726103436SFelix Kuehling  * @is_evicted are protected by the DQM lock.
428ed8aab45SBen Goz  *
429b8020b03SJoseph Greathouse  * @is_gws: Defines if the queue has been updated to be GWS-capable or not.
430b8020b03SJoseph Greathouse  * @is_gws should be protected by the DQM lock, since changing it can yield the
431b8020b03SJoseph Greathouse  * possibility of updating DQM state on number of GWS queues.
432b8020b03SJoseph Greathouse  *
433ed8aab45SBen Goz  * @vmid: If the scheduling mode is no cp scheduling the field defines the vmid
434ed8aab45SBen Goz  * of the queue.
435ed8aab45SBen Goz  *
436ed8aab45SBen Goz  * This structure represents the queue properties for each queue no matter if
437ed8aab45SBen Goz  * it's user mode or kernel mode queue.
438ed8aab45SBen Goz  *
439ed8aab45SBen Goz  */
440ed8aab45SBen Goz struct queue_properties {
441ed8aab45SBen Goz 	enum kfd_queue_type type;
4426e99df57SBen Goz 	enum kfd_queue_format format;
443ed8aab45SBen Goz 	unsigned int queue_id;
444ed8aab45SBen Goz 	uint64_t queue_address;
445ed8aab45SBen Goz 	uint64_t  queue_size;
446ed8aab45SBen Goz 	uint32_t priority;
447ed8aab45SBen Goz 	uint32_t queue_percent;
448ed8aab45SBen Goz 	uint32_t *read_ptr;
449ed8aab45SBen Goz 	uint32_t *write_ptr;
450ada2b29cSFelix Kuehling 	void __iomem *doorbell_ptr;
451ed8aab45SBen Goz 	uint32_t doorbell_off;
452ed8aab45SBen Goz 	bool is_interop;
45326103436SFelix Kuehling 	bool is_evicted;
454ed8aab45SBen Goz 	bool is_active;
455b8020b03SJoseph Greathouse 	bool is_gws;
456ed8aab45SBen Goz 	/* Not relevant for user mode queues in cp scheduling */
457ed8aab45SBen Goz 	unsigned int vmid;
45877669eb8SBen Goz 	/* Relevant only for sdma queues*/
45977669eb8SBen Goz 	uint32_t sdma_engine_id;
46077669eb8SBen Goz 	uint32_t sdma_queue_id;
46177669eb8SBen Goz 	uint32_t sdma_vm_addr;
462ff3d04a1SBen Goz 	/* Relevant only for VI */
463ff3d04a1SBen Goz 	uint64_t eop_ring_buffer_address;
464ff3d04a1SBen Goz 	uint32_t eop_ring_buffer_size;
465ff3d04a1SBen Goz 	uint64_t ctx_save_restore_area_address;
466ff3d04a1SBen Goz 	uint32_t ctx_save_restore_area_size;
467373d7080SFelix Kuehling 	uint32_t ctl_stack_size;
468373d7080SFelix Kuehling 	uint64_t tba_addr;
469373d7080SFelix Kuehling 	uint64_t tma_addr;
47039e7f331SFelix Kuehling 	/* Relevant for CU */
47139e7f331SFelix Kuehling 	uint32_t cu_mask_count; /* Must be a multiple of 32 */
47239e7f331SFelix Kuehling 	uint32_t *cu_mask;
473ed8aab45SBen Goz };
474ed8aab45SBen Goz 
475bb2d2128SFelix Kuehling #define QUEUE_IS_ACTIVE(q) ((q).queue_size > 0 &&	\
476bb2d2128SFelix Kuehling 			    (q).queue_address != 0 &&	\
477bb2d2128SFelix Kuehling 			    (q).queue_percent > 0 &&	\
478bb2d2128SFelix Kuehling 			    !(q).is_evicted)
479bb2d2128SFelix Kuehling 
480ed8aab45SBen Goz /**
481ed8aab45SBen Goz  * struct queue
482ed8aab45SBen Goz  *
483ed8aab45SBen Goz  * @list: Queue linked list.
484ed8aab45SBen Goz  *
485a4497974SRajneesh Bhardwaj  * @mqd: The queue MQD (memory queue descriptor).
486ed8aab45SBen Goz  *
487ed8aab45SBen Goz  * @mqd_mem_obj: The MQD local gpu memory object.
488ed8aab45SBen Goz  *
489ed8aab45SBen Goz  * @gart_mqd_addr: The MQD gart mc address.
490ed8aab45SBen Goz  *
491ed8aab45SBen Goz  * @properties: The queue properties.
492ed8aab45SBen Goz  *
493ed8aab45SBen Goz  * @mec: Used only in no cp scheduling mode and identifies to micro engine id
494a4497974SRajneesh Bhardwaj  *	 that the queue should be executed on.
495ed8aab45SBen Goz  *
4968eabaf54SKent Russell  * @pipe: Used only in no cp scheduling mode and identifies the queue's pipe
4978eabaf54SKent Russell  *	  id.
498ed8aab45SBen Goz  *
499ed8aab45SBen Goz  * @queue: Used only in no cp scheduliong mode and identifies the queue's slot.
500ed8aab45SBen Goz  *
501ed8aab45SBen Goz  * @process: The kfd process that created this queue.
502ed8aab45SBen Goz  *
503ed8aab45SBen Goz  * @device: The kfd device that created this queue.
504ed8aab45SBen Goz  *
505eb82da1dSOak Zeng  * @gws: Pointing to gws kgd_mem if this is a gws control queue; NULL
506eb82da1dSOak Zeng  * otherwise.
507eb82da1dSOak Zeng  *
508ed8aab45SBen Goz  * This structure represents user mode compute queues.
509ed8aab45SBen Goz  * It contains all the necessary data to handle such queues.
510ed8aab45SBen Goz  *
511ed8aab45SBen Goz  */
512ed8aab45SBen Goz 
513ed8aab45SBen Goz struct queue {
514ed8aab45SBen Goz 	struct list_head list;
515ed8aab45SBen Goz 	void *mqd;
516ed8aab45SBen Goz 	struct kfd_mem_obj *mqd_mem_obj;
517ed8aab45SBen Goz 	uint64_t gart_mqd_addr;
518ed8aab45SBen Goz 	struct queue_properties properties;
519ed8aab45SBen Goz 
520ed8aab45SBen Goz 	uint32_t mec;
521ed8aab45SBen Goz 	uint32_t pipe;
522ed8aab45SBen Goz 	uint32_t queue;
523ed8aab45SBen Goz 
52477669eb8SBen Goz 	unsigned int sdma_id;
525ef568db7SFelix Kuehling 	unsigned int doorbell_id;
52677669eb8SBen Goz 
527ed8aab45SBen Goz 	struct kfd_process	*process;
528ed8aab45SBen Goz 	struct kfd_dev		*device;
529eb82da1dSOak Zeng 	void *gws;
5306d220a7eSAmber Lin 
5316d220a7eSAmber Lin 	/* procfs */
5326d220a7eSAmber Lin 	struct kobject kobj;
533ed8aab45SBen Goz };
534ed8aab45SBen Goz 
5356e99df57SBen Goz enum KFD_MQD_TYPE {
536d7c0b047SYong Zhao 	KFD_MQD_TYPE_HIQ = 0,		/* for hiq */
53785d258f9SBen Goz 	KFD_MQD_TYPE_CP,		/* for cp queues and diq */
53885d258f9SBen Goz 	KFD_MQD_TYPE_SDMA,		/* for sdma queues */
53959f650a0SOak Zeng 	KFD_MQD_TYPE_DIQ,		/* for diq */
5406e99df57SBen Goz 	KFD_MQD_TYPE_MAX
5416e99df57SBen Goz };
5426e99df57SBen Goz 
5430ccbc7cdSOak Zeng enum KFD_PIPE_PRIORITY {
5440ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_LOW = 0,
5450ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_MEDIUM,
5460ccbc7cdSOak Zeng 	KFD_PIPE_PRIORITY_CS_HIGH
5470ccbc7cdSOak Zeng };
5480ccbc7cdSOak Zeng 
549241f24f8SBen Goz struct scheduling_resources {
550241f24f8SBen Goz 	unsigned int vmid_mask;
551241f24f8SBen Goz 	enum kfd_queue_type type;
552241f24f8SBen Goz 	uint64_t queue_mask;
553241f24f8SBen Goz 	uint64_t gws_mask;
554241f24f8SBen Goz 	uint32_t oac_mask;
555241f24f8SBen Goz 	uint32_t gds_heap_base;
556241f24f8SBen Goz 	uint32_t gds_heap_size;
557241f24f8SBen Goz };
558241f24f8SBen Goz 
559241f24f8SBen Goz struct process_queue_manager {
560241f24f8SBen Goz 	/* data */
561241f24f8SBen Goz 	struct kfd_process	*process;
562241f24f8SBen Goz 	struct list_head	queues;
563241f24f8SBen Goz 	unsigned long		*queue_slot_bitmap;
564241f24f8SBen Goz };
565241f24f8SBen Goz 
566241f24f8SBen Goz struct qcm_process_device {
567241f24f8SBen Goz 	/* The Device Queue Manager that owns this data */
568241f24f8SBen Goz 	struct device_queue_manager *dqm;
569241f24f8SBen Goz 	struct process_queue_manager *pqm;
570241f24f8SBen Goz 	/* Queues list */
571241f24f8SBen Goz 	struct list_head queues_list;
572241f24f8SBen Goz 	struct list_head priv_queue_list;
573241f24f8SBen Goz 
574241f24f8SBen Goz 	unsigned int queue_count;
575241f24f8SBen Goz 	unsigned int vmid;
576241f24f8SBen Goz 	bool is_debug;
57726103436SFelix Kuehling 	unsigned int evicted; /* eviction counter, 0=active */
5789fd3f1bfSFelix Kuehling 
5799fd3f1bfSFelix Kuehling 	/* This flag tells if we should reset all wavefronts on
5809fd3f1bfSFelix Kuehling 	 * process termination
5819fd3f1bfSFelix Kuehling 	 */
5829fd3f1bfSFelix Kuehling 	bool reset_wavefronts;
5839fd3f1bfSFelix Kuehling 
584b8020b03SJoseph Greathouse 	/* This flag tells us if this process has a GWS-capable
585b8020b03SJoseph Greathouse 	 * queue that will be mapped into the runlist. It's
586b8020b03SJoseph Greathouse 	 * possible to request a GWS BO, but not have the queue
587b8020b03SJoseph Greathouse 	 * currently mapped, and this changes how the MAP_PROCESS
588b8020b03SJoseph Greathouse 	 * PM4 packet is configured.
589b8020b03SJoseph Greathouse 	 */
590b8020b03SJoseph Greathouse 	bool mapped_gws_queue;
591b8020b03SJoseph Greathouse 
592a4497974SRajneesh Bhardwaj 	/* All the memory management data should be here too */
593241f24f8SBen Goz 	uint64_t gds_context_area;
594435e2f97SYong Zhao 	/* Contains page table flags such as AMDGPU_PTE_VALID since gfx9 */
595e715c6d0SShaoyun Liu 	uint64_t page_table_base;
596241f24f8SBen Goz 	uint32_t sh_mem_config;
597241f24f8SBen Goz 	uint32_t sh_mem_bases;
598241f24f8SBen Goz 	uint32_t sh_mem_ape1_base;
599241f24f8SBen Goz 	uint32_t sh_mem_ape1_limit;
600241f24f8SBen Goz 	uint32_t gds_size;
601241f24f8SBen Goz 	uint32_t num_gws;
602241f24f8SBen Goz 	uint32_t num_oac;
6036a1c9510SMoses Reuben 	uint32_t sh_hidden_private_base;
604373d7080SFelix Kuehling 
605373d7080SFelix Kuehling 	/* CWSR memory */
606373d7080SFelix Kuehling 	void *cwsr_kaddr;
607d01994c2SFelix Kuehling 	uint64_t cwsr_base;
608373d7080SFelix Kuehling 	uint64_t tba_addr;
609373d7080SFelix Kuehling 	uint64_t tma_addr;
610d01994c2SFelix Kuehling 
611d01994c2SFelix Kuehling 	/* IB memory */
612d01994c2SFelix Kuehling 	uint64_t ib_base;
613552764b6SFelix Kuehling 	void *ib_kaddr;
614ef568db7SFelix Kuehling 
615ef568db7SFelix Kuehling 	/* doorbell resources per process per device */
616ef568db7SFelix Kuehling 	unsigned long *doorbell_bitmap;
617241f24f8SBen Goz };
618241f24f8SBen Goz 
61926103436SFelix Kuehling /* KFD Memory Eviction */
62026103436SFelix Kuehling 
62126103436SFelix Kuehling /* Approx. wait time before attempting to restore evicted BOs */
62226103436SFelix Kuehling #define PROCESS_RESTORE_TIME_MS 100
62326103436SFelix Kuehling /* Approx. back off time if restore fails due to lack of memory */
62426103436SFelix Kuehling #define PROCESS_BACK_OFF_TIME_MS 100
62526103436SFelix Kuehling /* Approx. time before evicting the process again */
62626103436SFelix Kuehling #define PROCESS_ACTIVE_TIME_MS 10
62726103436SFelix Kuehling 
6285ec7e028SFelix Kuehling /* 8 byte handle containing GPU ID in the most significant 4 bytes and
6295ec7e028SFelix Kuehling  * idr_handle in the least significant 4 bytes
6305ec7e028SFelix Kuehling  */
6315ec7e028SFelix Kuehling #define MAKE_HANDLE(gpu_id, idr_handle) \
6325ec7e028SFelix Kuehling 	(((uint64_t)(gpu_id) << 32) + idr_handle)
6335ec7e028SFelix Kuehling #define GET_GPU_ID(handle) (handle >> 32)
6345ec7e028SFelix Kuehling #define GET_IDR_HANDLE(handle) (handle & 0xFFFFFFFF)
6355ec7e028SFelix Kuehling 
636733fa1f7SYong Zhao enum kfd_pdd_bound {
637733fa1f7SYong Zhao 	PDD_UNBOUND = 0,
638733fa1f7SYong Zhao 	PDD_BOUND,
639733fa1f7SYong Zhao 	PDD_BOUND_SUSPENDED,
640733fa1f7SYong Zhao };
641733fa1f7SYong Zhao 
6424327bed2SPhilip Cox #define MAX_SYSFS_FILENAME_LEN 15
64332cb59f3SMukul Joshi 
64432cb59f3SMukul Joshi /*
64532cb59f3SMukul Joshi  * SDMA counter runs at 100MHz frequency.
64632cb59f3SMukul Joshi  * We display SDMA activity in microsecond granularity in sysfs.
64732cb59f3SMukul Joshi  * As a result, the divisor is 100.
64832cb59f3SMukul Joshi  */
64932cb59f3SMukul Joshi #define SDMA_ACTIVITY_DIVISOR  100
650d4566deeSMukul Joshi 
65119f6d2a6SOded Gabbay /* Data that is per-process-per device. */
65219f6d2a6SOded Gabbay struct kfd_process_device {
65319f6d2a6SOded Gabbay 	/* The device that owns this data. */
65419f6d2a6SOded Gabbay 	struct kfd_dev *dev;
65519f6d2a6SOded Gabbay 
6569fd3f1bfSFelix Kuehling 	/* The process that owns this kfd_process_device. */
6579fd3f1bfSFelix Kuehling 	struct kfd_process *process;
65819f6d2a6SOded Gabbay 
65945102048SBen Goz 	/* per-process-per device QCM data structure */
66045102048SBen Goz 	struct qcm_process_device qpd;
66145102048SBen Goz 
66219f6d2a6SOded Gabbay 	/*Apertures*/
66319f6d2a6SOded Gabbay 	uint64_t lds_base;
66419f6d2a6SOded Gabbay 	uint64_t lds_limit;
66519f6d2a6SOded Gabbay 	uint64_t gpuvm_base;
66619f6d2a6SOded Gabbay 	uint64_t gpuvm_limit;
66719f6d2a6SOded Gabbay 	uint64_t scratch_base;
66819f6d2a6SOded Gabbay 	uint64_t scratch_limit;
66919f6d2a6SOded Gabbay 
670403575c4SFelix Kuehling 	/* VM context for GPUVM allocations */
671b84394e2SFelix Kuehling 	struct file *drm_file;
672*b40a6ab2SFelix Kuehling 	void *drm_priv;
673403575c4SFelix Kuehling 
67452b29d73SFelix Kuehling 	/* GPUVM allocations storage */
67552b29d73SFelix Kuehling 	struct idr alloc_idr;
67652b29d73SFelix Kuehling 
6779fd3f1bfSFelix Kuehling 	/* Flag used to tell the pdd has dequeued from the dqm.
6789fd3f1bfSFelix Kuehling 	 * This is used to prevent dev->dqm->ops.process_termination() from
6799fd3f1bfSFelix Kuehling 	 * being called twice when it is already called in IOMMU callback
6809fd3f1bfSFelix Kuehling 	 * function.
681a82918f1SBen Goz 	 */
6829fd3f1bfSFelix Kuehling 	bool already_dequeued;
6839593f4d6SRajneesh Bhardwaj 	bool runtime_inuse;
68464d1c3a4SFelix Kuehling 
68564d1c3a4SFelix Kuehling 	/* Is this process/pasid bound to this device? (amd_iommu_bind_pasid) */
68664d1c3a4SFelix Kuehling 	enum kfd_pdd_bound bound;
687d4566deeSMukul Joshi 
688d4566deeSMukul Joshi 	/* VRAM usage */
689d4566deeSMukul Joshi 	uint64_t vram_usage;
690d4566deeSMukul Joshi 	struct attribute attr_vram;
69132cb59f3SMukul Joshi 	char vram_filename[MAX_SYSFS_FILENAME_LEN];
69232cb59f3SMukul Joshi 
69332cb59f3SMukul Joshi 	/* SDMA activity tracking */
69432cb59f3SMukul Joshi 	uint64_t sdma_past_activity_counter;
69532cb59f3SMukul Joshi 	struct attribute attr_sdma;
69632cb59f3SMukul Joshi 	char sdma_filename[MAX_SYSFS_FILENAME_LEN];
6974327bed2SPhilip Cox 
6984327bed2SPhilip Cox 	/* Eviction activity tracking */
6994327bed2SPhilip Cox 	uint64_t last_evict_timestamp;
7004327bed2SPhilip Cox 	atomic64_t evict_duration_counter;
7014327bed2SPhilip Cox 	struct attribute attr_evict;
7024327bed2SPhilip Cox 
7034327bed2SPhilip Cox 	struct kobject *kobj_stats;
70459d7115dSMukul Joshi 	unsigned int doorbell_index;
705f2fa07b3SRamesh Errabolu 
706f2fa07b3SRamesh Errabolu 	/*
707f2fa07b3SRamesh Errabolu 	 * @cu_occupancy: Reports occupancy of Compute Units (CU) of a process
708f2fa07b3SRamesh Errabolu 	 * that is associated with device encoded by "this" struct instance. The
709f2fa07b3SRamesh Errabolu 	 * value reflects CU usage by all of the waves launched by this process
710f2fa07b3SRamesh Errabolu 	 * on this device. A very important property of occupancy parameter is
711f2fa07b3SRamesh Errabolu 	 * that its value is a snapshot of current use.
712f2fa07b3SRamesh Errabolu 	 *
713f2fa07b3SRamesh Errabolu 	 * Following is to be noted regarding how this parameter is reported:
714f2fa07b3SRamesh Errabolu 	 *
715f2fa07b3SRamesh Errabolu 	 *  The number of waves that a CU can launch is limited by couple of
716f2fa07b3SRamesh Errabolu 	 *  parameters. These are encoded by struct amdgpu_cu_info instance
717f2fa07b3SRamesh Errabolu 	 *  that is part of every device definition. For GFX9 devices this
718f2fa07b3SRamesh Errabolu 	 *  translates to 40 waves (simd_per_cu * max_waves_per_simd) when waves
719f2fa07b3SRamesh Errabolu 	 *  do not use scratch memory and 32 waves (max_scratch_slots_per_cu)
720f2fa07b3SRamesh Errabolu 	 *  when they do use scratch memory. This could change for future
721f2fa07b3SRamesh Errabolu 	 *  devices and therefore this example should be considered as a guide.
722f2fa07b3SRamesh Errabolu 	 *
723f2fa07b3SRamesh Errabolu 	 *  All CU's of a device are available for the process. This may not be true
724f2fa07b3SRamesh Errabolu 	 *  under certain conditions - e.g. CU masking.
725f2fa07b3SRamesh Errabolu 	 *
726f2fa07b3SRamesh Errabolu 	 *  Finally number of CU's that are occupied by a process is affected by both
727f2fa07b3SRamesh Errabolu 	 *  number of CU's a device has along with number of other competing processes
728f2fa07b3SRamesh Errabolu 	 */
729f2fa07b3SRamesh Errabolu 	struct attribute attr_cu_occupancy;
73019f6d2a6SOded Gabbay };
73119f6d2a6SOded Gabbay 
73252a5fdceSAlexey Skidanov #define qpd_to_pdd(x) container_of(x, struct kfd_process_device, qpd)
73352a5fdceSAlexey Skidanov 
7344a488a7aSOded Gabbay /* Process data */
7354a488a7aSOded Gabbay struct kfd_process {
73619f6d2a6SOded Gabbay 	/*
73719f6d2a6SOded Gabbay 	 * kfd_process are stored in an mm_struct*->kfd_process*
73819f6d2a6SOded Gabbay 	 * hash table (kfd_processes in kfd_process.c)
73919f6d2a6SOded Gabbay 	 */
74019f6d2a6SOded Gabbay 	struct hlist_node kfd_processes;
74119f6d2a6SOded Gabbay 
7429b56bb11SFelix Kuehling 	/*
7439b56bb11SFelix Kuehling 	 * Opaque pointer to mm_struct. We don't hold a reference to
7449b56bb11SFelix Kuehling 	 * it so it should never be dereferenced from here. This is
7459b56bb11SFelix Kuehling 	 * only used for looking up processes by their mm.
7469b56bb11SFelix Kuehling 	 */
7479b56bb11SFelix Kuehling 	void *mm;
74819f6d2a6SOded Gabbay 
7495ce10687SFelix Kuehling 	struct kref ref;
7505ce10687SFelix Kuehling 	struct work_struct release_work;
7515ce10687SFelix Kuehling 
75219f6d2a6SOded Gabbay 	struct mutex mutex;
75319f6d2a6SOded Gabbay 
75419f6d2a6SOded Gabbay 	/*
75519f6d2a6SOded Gabbay 	 * In any process, the thread that started main() is the lead
75619f6d2a6SOded Gabbay 	 * thread and outlives the rest.
75719f6d2a6SOded Gabbay 	 * It is here because amd_iommu_bind_pasid wants a task_struct.
758894a8293SFelix Kuehling 	 * It can also be used for safely getting a reference to the
759894a8293SFelix Kuehling 	 * mm_struct of the process.
76019f6d2a6SOded Gabbay 	 */
76119f6d2a6SOded Gabbay 	struct task_struct *lead_thread;
76219f6d2a6SOded Gabbay 
76319f6d2a6SOded Gabbay 	/* We want to receive a notification when the mm_struct is destroyed */
76419f6d2a6SOded Gabbay 	struct mmu_notifier mmu_notifier;
76519f6d2a6SOded Gabbay 
766c7b6bac9SFenghua Yu 	u32 pasid;
76719f6d2a6SOded Gabbay 
76819f6d2a6SOded Gabbay 	/*
7696ae27841SAlex Sierra 	 * Array of kfd_process_device pointers,
77019f6d2a6SOded Gabbay 	 * one for each device the process is using.
77119f6d2a6SOded Gabbay 	 */
7726ae27841SAlex Sierra 	struct kfd_process_device *pdds[MAX_GPU_INSTANCE];
7736ae27841SAlex Sierra 	uint32_t n_pdds;
77419f6d2a6SOded Gabbay 
77545102048SBen Goz 	struct process_queue_manager pqm;
77645102048SBen Goz 
77719f6d2a6SOded Gabbay 	/*Is the user space process 32 bit?*/
77819f6d2a6SOded Gabbay 	bool is_32bit_user_mode;
779f3a39818SAndrew Lewycky 
780f3a39818SAndrew Lewycky 	/* Event-related data */
781f3a39818SAndrew Lewycky 	struct mutex event_mutex;
782482f0777SFelix Kuehling 	/* Event ID allocator and lookup */
783482f0777SFelix Kuehling 	struct idr event_idr;
78450cb7dd9SFelix Kuehling 	/* Event page */
78550cb7dd9SFelix Kuehling 	struct kfd_signal_page *signal_page;
786b9a5d0a5SFelix Kuehling 	size_t signal_mapped_size;
787f3a39818SAndrew Lewycky 	size_t signal_event_count;
788c986169fSFelix Kuehling 	bool signal_event_limit_reached;
789403575c4SFelix Kuehling 
790403575c4SFelix Kuehling 	/* Information used for memory eviction */
791403575c4SFelix Kuehling 	void *kgd_process_info;
792403575c4SFelix Kuehling 	/* Eviction fence that is attached to all the BOs of this process. The
793403575c4SFelix Kuehling 	 * fence will be triggered during eviction and new one will be created
794403575c4SFelix Kuehling 	 * during restore
795403575c4SFelix Kuehling 	 */
796403575c4SFelix Kuehling 	struct dma_fence *ef;
79726103436SFelix Kuehling 
79826103436SFelix Kuehling 	/* Work items for evicting and restoring BOs */
79926103436SFelix Kuehling 	struct delayed_work eviction_work;
80026103436SFelix Kuehling 	struct delayed_work restore_work;
80126103436SFelix Kuehling 	/* seqno of the last scheduled eviction */
80226103436SFelix Kuehling 	unsigned int last_eviction_seqno;
80326103436SFelix Kuehling 	/* Approx. the last timestamp (in jiffies) when the process was
80426103436SFelix Kuehling 	 * restored after an eviction
80526103436SFelix Kuehling 	 */
80626103436SFelix Kuehling 	unsigned long last_restore_timestamp;
807de9f26bbSKent Russell 
808de9f26bbSKent Russell 	/* Kobj for our procfs */
809de9f26bbSKent Russell 	struct kobject *kobj;
8106d220a7eSAmber Lin 	struct kobject *kobj_queues;
811de9f26bbSKent Russell 	struct attribute attr_pasid;
8124a488a7aSOded Gabbay };
8134a488a7aSOded Gabbay 
81464d1c3a4SFelix Kuehling #define KFD_PROCESS_TABLE_SIZE 5 /* bits: 32 entries */
81564d1c3a4SFelix Kuehling extern DECLARE_HASHTABLE(kfd_processes_table, KFD_PROCESS_TABLE_SIZE);
81664d1c3a4SFelix Kuehling extern struct srcu_struct kfd_processes_srcu;
81764d1c3a4SFelix Kuehling 
81876baee6cSOded Gabbay /**
819a4497974SRajneesh Bhardwaj  * typedef amdkfd_ioctl_t - typedef for ioctl function pointer.
82076baee6cSOded Gabbay  *
821a4497974SRajneesh Bhardwaj  * @filep: pointer to file structure.
822a4497974SRajneesh Bhardwaj  * @p: amdkfd process pointer.
823a4497974SRajneesh Bhardwaj  * @data: pointer to arg that was copied from user.
824a4497974SRajneesh Bhardwaj  *
825a4497974SRajneesh Bhardwaj  * Return: returns ioctl completion code.
82676baee6cSOded Gabbay  */
82776baee6cSOded Gabbay typedef int amdkfd_ioctl_t(struct file *filep, struct kfd_process *p,
82876baee6cSOded Gabbay 				void *data);
82976baee6cSOded Gabbay 
83076baee6cSOded Gabbay struct amdkfd_ioctl_desc {
83176baee6cSOded Gabbay 	unsigned int cmd;
83276baee6cSOded Gabbay 	int flags;
83376baee6cSOded Gabbay 	amdkfd_ioctl_t *func;
83476baee6cSOded Gabbay 	unsigned int cmd_drv;
83576baee6cSOded Gabbay 	const char *name;
83676baee6cSOded Gabbay };
83767f7cf9fSshaoyunl bool kfd_dev_is_large_bar(struct kfd_dev *dev);
83876baee6cSOded Gabbay 
8391679ae8fSFelix Kuehling int kfd_process_create_wq(void);
84019f6d2a6SOded Gabbay void kfd_process_destroy_wq(void);
841373d7080SFelix Kuehling struct kfd_process *kfd_create_process(struct file *filep);
84219f6d2a6SOded Gabbay struct kfd_process *kfd_get_process(const struct task_struct *);
843c7b6bac9SFenghua Yu struct kfd_process *kfd_lookup_process_by_pasid(u32 pasid);
84426103436SFelix Kuehling struct kfd_process *kfd_lookup_process_by_mm(const struct mm_struct *mm);
845abb208a8SFelix Kuehling void kfd_unref_process(struct kfd_process *p);
8466b95e797SFelix Kuehling int kfd_process_evict_queues(struct kfd_process *p);
8476b95e797SFelix Kuehling int kfd_process_restore_queues(struct kfd_process *p);
84826103436SFelix Kuehling void kfd_suspend_all_processes(void);
84926103436SFelix Kuehling int kfd_resume_all_processes(void);
85019f6d2a6SOded Gabbay 
851b84394e2SFelix Kuehling int kfd_process_device_init_vm(struct kfd_process_device *pdd,
852b84394e2SFelix Kuehling 			       struct file *drm_file);
85364c7f8cfSBen Goz struct kfd_process_device *kfd_bind_process_to_device(struct kfd_dev *dev,
85464c7f8cfSBen Goz 						struct kfd_process *p);
85519f6d2a6SOded Gabbay struct kfd_process_device *kfd_get_process_device_data(struct kfd_dev *dev,
856093c7d8cSAlexey Skidanov 							struct kfd_process *p);
857093c7d8cSAlexey Skidanov struct kfd_process_device *kfd_create_process_device_data(struct kfd_dev *dev,
858093c7d8cSAlexey Skidanov 							struct kfd_process *p);
85919f6d2a6SOded Gabbay 
860df03ef93SHarish Kasiviswanathan int kfd_reserved_mem_mmap(struct kfd_dev *dev, struct kfd_process *process,
861373d7080SFelix Kuehling 			  struct vm_area_struct *vma);
862373d7080SFelix Kuehling 
86352b29d73SFelix Kuehling /* KFD process API for creating and translating handles */
86452b29d73SFelix Kuehling int kfd_process_device_create_obj_handle(struct kfd_process_device *pdd,
86552b29d73SFelix Kuehling 					void *mem);
86652b29d73SFelix Kuehling void *kfd_process_device_translate_handle(struct kfd_process_device *p,
86752b29d73SFelix Kuehling 					int handle);
86852b29d73SFelix Kuehling void kfd_process_device_remove_obj_handle(struct kfd_process_device *pdd,
86952b29d73SFelix Kuehling 					int handle);
87052b29d73SFelix Kuehling 
87119f6d2a6SOded Gabbay /* PASIDs */
87219f6d2a6SOded Gabbay int kfd_pasid_init(void);
87319f6d2a6SOded Gabbay void kfd_pasid_exit(void);
87419f6d2a6SOded Gabbay bool kfd_set_pasid_limit(unsigned int new_limit);
87519f6d2a6SOded Gabbay unsigned int kfd_get_pasid_limit(void);
876c7b6bac9SFenghua Yu u32 kfd_pasid_alloc(void);
877c7b6bac9SFenghua Yu void kfd_pasid_free(u32 pasid);
87819f6d2a6SOded Gabbay 
87919f6d2a6SOded Gabbay /* Doorbells */
880ef568db7SFelix Kuehling size_t kfd_doorbell_process_slice(struct kfd_dev *kfd);
881735df2baSFelix Kuehling int kfd_doorbell_init(struct kfd_dev *kfd);
882735df2baSFelix Kuehling void kfd_doorbell_fini(struct kfd_dev *kfd);
883df03ef93SHarish Kasiviswanathan int kfd_doorbell_mmap(struct kfd_dev *dev, struct kfd_process *process,
884df03ef93SHarish Kasiviswanathan 		      struct vm_area_struct *vma);
885ada2b29cSFelix Kuehling void __iomem *kfd_get_kernel_doorbell(struct kfd_dev *kfd,
88619f6d2a6SOded Gabbay 					unsigned int *doorbell_off);
88719f6d2a6SOded Gabbay void kfd_release_kernel_doorbell(struct kfd_dev *kfd, u32 __iomem *db_addr);
88819f6d2a6SOded Gabbay u32 read_kernel_doorbell(u32 __iomem *db);
889ada2b29cSFelix Kuehling void write_kernel_doorbell(void __iomem *db, u32 value);
8909d7d0248SFelix Kuehling void write_kernel_doorbell64(void __iomem *db, u64 value);
891339903faSYong Zhao unsigned int kfd_get_doorbell_dw_offset_in_bar(struct kfd_dev *kfd,
89259d7115dSMukul Joshi 					struct kfd_process_device *pdd,
893ef568db7SFelix Kuehling 					unsigned int doorbell_id);
89459d7115dSMukul Joshi phys_addr_t kfd_get_process_doorbells(struct kfd_process_device *pdd);
89559d7115dSMukul Joshi int kfd_alloc_process_doorbells(struct kfd_dev *kfd,
89659d7115dSMukul Joshi 				unsigned int *doorbell_index);
89759d7115dSMukul Joshi void kfd_free_process_doorbells(struct kfd_dev *kfd,
89859d7115dSMukul Joshi 				unsigned int doorbell_index);
8996e81090bSOded Gabbay /* GTT Sub-Allocator */
9006e81090bSOded Gabbay 
9016e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size,
9026e81090bSOded Gabbay 			struct kfd_mem_obj **mem_obj);
9036e81090bSOded Gabbay 
9046e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj);
9056e81090bSOded Gabbay 
9064a488a7aSOded Gabbay extern struct device *kfd_device;
9074a488a7aSOded Gabbay 
908de9f26bbSKent Russell /* KFD's procfs */
909de9f26bbSKent Russell void kfd_procfs_init(void);
910de9f26bbSKent Russell void kfd_procfs_shutdown(void);
9116d220a7eSAmber Lin int kfd_procfs_add_queue(struct queue *q);
9126d220a7eSAmber Lin void kfd_procfs_del_queue(struct queue *q);
913de9f26bbSKent Russell 
9145b5c4e40SEvgeny Pinchuk /* Topology */
9155b5c4e40SEvgeny Pinchuk int kfd_topology_init(void);
9165b5c4e40SEvgeny Pinchuk void kfd_topology_shutdown(void);
9175b5c4e40SEvgeny Pinchuk int kfd_topology_add_device(struct kfd_dev *gpu);
9185b5c4e40SEvgeny Pinchuk int kfd_topology_remove_device(struct kfd_dev *gpu);
9193a87177eSHarish Kasiviswanathan struct kfd_topology_device *kfd_topology_device_by_proximity_domain(
9203a87177eSHarish Kasiviswanathan 						uint32_t proximity_domain);
92144d8cc6fSYong Zhao struct kfd_topology_device *kfd_topology_device_by_id(uint32_t gpu_id);
9225b5c4e40SEvgeny Pinchuk struct kfd_dev *kfd_device_by_id(uint32_t gpu_id);
9235b5c4e40SEvgeny Pinchuk struct kfd_dev *kfd_device_by_pci_dev(const struct pci_dev *pdev);
9241dde0ea9SFelix Kuehling struct kfd_dev *kfd_device_by_kgd(const struct kgd_dev *kgd);
9256d82eb0eSHarish Kasiviswanathan int kfd_topology_enum_kfd_devices(uint8_t idx, struct kfd_dev **kdev);
926520b8fb7SFelix Kuehling int kfd_numa_node_to_apic_id(int numa_node_id);
9276127896fSHuang Rui void kfd_double_confirm_iommu_support(struct kfd_dev *gpu);
9285b5c4e40SEvgeny Pinchuk 
9294a488a7aSOded Gabbay /* Interrupts */
9302249d558SAndrew Lewycky int kfd_interrupt_init(struct kfd_dev *dev);
9312249d558SAndrew Lewycky void kfd_interrupt_exit(struct kfd_dev *dev);
9322249d558SAndrew Lewycky bool enqueue_ih_ring_entry(struct kfd_dev *kfd,	const void *ih_ring_entry);
93358e69886SLan Xiao bool interrupt_is_wanted(struct kfd_dev *dev,
93458e69886SLan Xiao 				const uint32_t *ih_ring_entry,
93558e69886SLan Xiao 				uint32_t *patched_ihre, bool *flag);
9364a488a7aSOded Gabbay 
93719f6d2a6SOded Gabbay /* amdkfd Apertures */
93819f6d2a6SOded Gabbay int kfd_init_apertures(struct kfd_process *process);
93919f6d2a6SOded Gabbay 
9407c9631afSJay Cornwall void kfd_process_set_trap_handler(struct qcm_process_device *qpd,
9417c9631afSJay Cornwall 				  uint64_t tba_addr,
9427c9631afSJay Cornwall 				  uint64_t tma_addr);
9437c9631afSJay Cornwall 
944ed6e6a34SBen Goz /* Queue Context Management */
945e88a614cSEdward O'Callaghan int init_queue(struct queue **q, const struct queue_properties *properties);
946ed6e6a34SBen Goz void uninit_queue(struct queue *q);
94745102048SBen Goz void print_queue_properties(struct queue_properties *q);
948ed6e6a34SBen Goz void print_queue(struct queue *q);
949ed6e6a34SBen Goz 
9504b8f589bSBen Goz struct mqd_manager *mqd_manager_init_cik(enum KFD_MQD_TYPE type,
9514b8f589bSBen Goz 		struct kfd_dev *dev);
952ee04955aSFelix Kuehling struct mqd_manager *mqd_manager_init_cik_hawaii(enum KFD_MQD_TYPE type,
953ee04955aSFelix Kuehling 		struct kfd_dev *dev);
9544b8f589bSBen Goz struct mqd_manager *mqd_manager_init_vi(enum KFD_MQD_TYPE type,
9554b8f589bSBen Goz 		struct kfd_dev *dev);
956ee04955aSFelix Kuehling struct mqd_manager *mqd_manager_init_vi_tonga(enum KFD_MQD_TYPE type,
957ee04955aSFelix Kuehling 		struct kfd_dev *dev);
958b91d43ddSFelix Kuehling struct mqd_manager *mqd_manager_init_v9(enum KFD_MQD_TYPE type,
959b91d43ddSFelix Kuehling 		struct kfd_dev *dev);
96014328aa5SPhilip Cox struct mqd_manager *mqd_manager_init_v10(enum KFD_MQD_TYPE type,
96114328aa5SPhilip Cox 		struct kfd_dev *dev);
96264c7f8cfSBen Goz struct device_queue_manager *device_queue_manager_init(struct kfd_dev *dev);
96364c7f8cfSBen Goz void device_queue_manager_uninit(struct device_queue_manager *dqm);
964241f24f8SBen Goz struct kernel_queue *kernel_queue_init(struct kfd_dev *dev,
965241f24f8SBen Goz 					enum kfd_queue_type type);
966c2a77fdeSFelix Kuehling void kernel_queue_uninit(struct kernel_queue *kq, bool hanging);
967c7b6bac9SFenghua Yu int kfd_process_vm_fault(struct device_queue_manager *dqm, u32 pasid);
968241f24f8SBen Goz 
96945102048SBen Goz /* Process Queue Manager */
97045102048SBen Goz struct process_queue_node {
97145102048SBen Goz 	struct queue *q;
97245102048SBen Goz 	struct kernel_queue *kq;
97345102048SBen Goz 	struct list_head process_queue_list;
97445102048SBen Goz };
97545102048SBen Goz 
9769fd3f1bfSFelix Kuehling void kfd_process_dequeue_from_device(struct kfd_process_device *pdd);
9779fd3f1bfSFelix Kuehling void kfd_process_dequeue_from_all_devices(struct kfd_process *p);
97845102048SBen Goz int pqm_init(struct process_queue_manager *pqm, struct kfd_process *p);
97945102048SBen Goz void pqm_uninit(struct process_queue_manager *pqm);
98045102048SBen Goz int pqm_create_queue(struct process_queue_manager *pqm,
98145102048SBen Goz 			    struct kfd_dev *dev,
98245102048SBen Goz 			    struct file *f,
98345102048SBen Goz 			    struct queue_properties *properties,
984e47a8b52SYong Zhao 			    unsigned int *qid,
985e47a8b52SYong Zhao 			    uint32_t *p_doorbell_offset_in_process);
98645102048SBen Goz int pqm_destroy_queue(struct process_queue_manager *pqm, unsigned int qid);
98745102048SBen Goz int pqm_update_queue(struct process_queue_manager *pqm, unsigned int qid,
98845102048SBen Goz 			struct queue_properties *p);
98939e7f331SFelix Kuehling int pqm_set_cu_mask(struct process_queue_manager *pqm, unsigned int qid,
99039e7f331SFelix Kuehling 			struct queue_properties *p);
991eb82da1dSOak Zeng int pqm_set_gws(struct process_queue_manager *pqm, unsigned int qid,
992eb82da1dSOak Zeng 			void *gws);
993fbeb661bSYair Shachar struct kernel_queue *pqm_get_kernel_queue(struct process_queue_manager *pqm,
994fbeb661bSYair Shachar 						unsigned int qid);
9955bb4b78bSOak Zeng struct queue *pqm_get_user_queue(struct process_queue_manager *pqm,
9965bb4b78bSOak Zeng 						unsigned int qid);
9975df099e8SJay Cornwall int pqm_get_wave_state(struct process_queue_manager *pqm,
9985df099e8SJay Cornwall 		       unsigned int qid,
9995df099e8SJay Cornwall 		       void __user *ctl_stack,
10005df099e8SJay Cornwall 		       u32 *ctl_stack_used_size,
10015df099e8SJay Cornwall 		       u32 *save_area_used_size);
100245102048SBen Goz 
1003b010affeSQu Huang int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
1004b010affeSQu Huang 			      uint64_t fence_value,
10058c72c3d7SYong Zhao 			      unsigned int timeout_ms);
1006788bf83dSYair Shachar 
1007ed6e6a34SBen Goz /* Packet Manager */
1008ed6e6a34SBen Goz 
100964c7f8cfSBen Goz #define KFD_FENCE_COMPLETED (100)
101064c7f8cfSBen Goz #define KFD_FENCE_INIT   (10)
1011241f24f8SBen Goz 
1012ed6e6a34SBen Goz struct packet_manager {
1013ed6e6a34SBen Goz 	struct device_queue_manager *dqm;
1014ed6e6a34SBen Goz 	struct kernel_queue *priv_queue;
1015ed6e6a34SBen Goz 	struct mutex lock;
1016ed6e6a34SBen Goz 	bool allocated;
1017ed6e6a34SBen Goz 	struct kfd_mem_obj *ib_buffer_obj;
1018851a645eSFelix Kuehling 	unsigned int ib_size_bytes;
1019819ec5acSFelix Kuehling 	bool is_over_subscription;
1020f6e27ff1SFelix Kuehling 
1021f6e27ff1SFelix Kuehling 	const struct packet_manager_funcs *pmf;
1022ed6e6a34SBen Goz };
1023ed6e6a34SBen Goz 
1024f6e27ff1SFelix Kuehling struct packet_manager_funcs {
1025f6e27ff1SFelix Kuehling 	/* Support ASIC-specific packet formats for PM4 packets */
1026f6e27ff1SFelix Kuehling 	int (*map_process)(struct packet_manager *pm, uint32_t *buffer,
1027f6e27ff1SFelix Kuehling 			struct qcm_process_device *qpd);
1028f6e27ff1SFelix Kuehling 	int (*runlist)(struct packet_manager *pm, uint32_t *buffer,
1029f6e27ff1SFelix Kuehling 			uint64_t ib, size_t ib_size_in_dwords, bool chain);
1030f6e27ff1SFelix Kuehling 	int (*set_resources)(struct packet_manager *pm, uint32_t *buffer,
1031f6e27ff1SFelix Kuehling 			struct scheduling_resources *res);
1032f6e27ff1SFelix Kuehling 	int (*map_queues)(struct packet_manager *pm, uint32_t *buffer,
1033f6e27ff1SFelix Kuehling 			struct queue *q, bool is_static);
1034f6e27ff1SFelix Kuehling 	int (*unmap_queues)(struct packet_manager *pm, uint32_t *buffer,
1035f6e27ff1SFelix Kuehling 			enum kfd_queue_type type,
1036f6e27ff1SFelix Kuehling 			enum kfd_unmap_queues_filter mode,
1037f6e27ff1SFelix Kuehling 			uint32_t filter_param, bool reset,
1038f6e27ff1SFelix Kuehling 			unsigned int sdma_engine);
1039f6e27ff1SFelix Kuehling 	int (*query_status)(struct packet_manager *pm, uint32_t *buffer,
1040b010affeSQu Huang 			uint64_t fence_address,	uint64_t fence_value);
1041f6e27ff1SFelix Kuehling 	int (*release_mem)(uint64_t gpu_addr, uint32_t *buffer);
1042f6e27ff1SFelix Kuehling 
1043f6e27ff1SFelix Kuehling 	/* Packet sizes */
1044f6e27ff1SFelix Kuehling 	int map_process_size;
1045f6e27ff1SFelix Kuehling 	int runlist_size;
1046f6e27ff1SFelix Kuehling 	int set_resources_size;
1047f6e27ff1SFelix Kuehling 	int map_queues_size;
1048f6e27ff1SFelix Kuehling 	int unmap_queues_size;
1049f6e27ff1SFelix Kuehling 	int query_status_size;
1050f6e27ff1SFelix Kuehling 	int release_mem_size;
1051f6e27ff1SFelix Kuehling };
1052f6e27ff1SFelix Kuehling 
1053f6e27ff1SFelix Kuehling extern const struct packet_manager_funcs kfd_vi_pm_funcs;
1054454150b1SFelix Kuehling extern const struct packet_manager_funcs kfd_v9_pm_funcs;
1055f6e27ff1SFelix Kuehling 
105664c7f8cfSBen Goz int pm_init(struct packet_manager *pm, struct device_queue_manager *dqm);
1057c2a77fdeSFelix Kuehling void pm_uninit(struct packet_manager *pm, bool hanging);
105864c7f8cfSBen Goz int pm_send_set_resources(struct packet_manager *pm,
105964c7f8cfSBen Goz 				struct scheduling_resources *res);
106064c7f8cfSBen Goz int pm_send_runlist(struct packet_manager *pm, struct list_head *dqm_queues);
106164c7f8cfSBen Goz int pm_send_query_status(struct packet_manager *pm, uint64_t fence_address,
1062b010affeSQu Huang 				uint64_t fence_value);
106364c7f8cfSBen Goz 
106464c7f8cfSBen Goz int pm_send_unmap_queue(struct packet_manager *pm, enum kfd_queue_type type,
10657da2bcf8SYong Zhao 			enum kfd_unmap_queues_filter mode,
106664c7f8cfSBen Goz 			uint32_t filter_param, bool reset,
106764c7f8cfSBen Goz 			unsigned int sdma_engine);
106864c7f8cfSBen Goz 
1069241f24f8SBen Goz void pm_release_ib(struct packet_manager *pm);
1070241f24f8SBen Goz 
1071454150b1SFelix Kuehling /* Following PM funcs can be shared among VI and AI */
1072454150b1SFelix Kuehling unsigned int pm_build_pm4_header(unsigned int opcode, size_t packet_size);
107314328aa5SPhilip Cox 
107419f6d2a6SOded Gabbay uint64_t kfd_get_number_elems(struct kfd_dev *kfd);
107519f6d2a6SOded Gabbay 
1076f3a39818SAndrew Lewycky /* Events */
1077f3a39818SAndrew Lewycky extern const struct kfd_event_interrupt_class event_interrupt_class_cik;
1078ca750681SFelix Kuehling extern const struct kfd_event_interrupt_class event_interrupt_class_v9;
1079ca750681SFelix Kuehling 
1080930c5ff4SAlexey Skidanov extern const struct kfd_device_global_init_class device_global_init_class_cik;
1081f3a39818SAndrew Lewycky 
1082f3a39818SAndrew Lewycky void kfd_event_init_process(struct kfd_process *p);
1083f3a39818SAndrew Lewycky void kfd_event_free_process(struct kfd_process *p);
1084f3a39818SAndrew Lewycky int kfd_event_mmap(struct kfd_process *process, struct vm_area_struct *vma);
1085f3a39818SAndrew Lewycky int kfd_wait_on_events(struct kfd_process *p,
108659d3e8beSAlexey Skidanov 		       uint32_t num_events, void __user *data,
1087f3a39818SAndrew Lewycky 		       bool all, uint32_t user_timeout_ms,
1088fdf0c833SFelix Kuehling 		       uint32_t *wait_result);
1089c7b6bac9SFenghua Yu void kfd_signal_event_interrupt(u32 pasid, uint32_t partial_id,
1090f3a39818SAndrew Lewycky 				uint32_t valid_id_bits);
109159d3e8beSAlexey Skidanov void kfd_signal_iommu_event(struct kfd_dev *dev,
1092c7b6bac9SFenghua Yu 			    u32 pasid, unsigned long address,
109359d3e8beSAlexey Skidanov 			    bool is_write_requested, bool is_execute_requested);
1094c7b6bac9SFenghua Yu void kfd_signal_hw_exception_event(u32 pasid);
1095f3a39818SAndrew Lewycky int kfd_set_event(struct kfd_process *p, uint32_t event_id);
1096f3a39818SAndrew Lewycky int kfd_reset_event(struct kfd_process *p, uint32_t event_id);
10970fc8011fSFelix Kuehling int kfd_event_page_set(struct kfd_process *p, void *kernel_address,
10980fc8011fSFelix Kuehling 		       uint64_t size);
1099f3a39818SAndrew Lewycky int kfd_event_create(struct file *devkfd, struct kfd_process *p,
1100f3a39818SAndrew Lewycky 		     uint32_t event_type, bool auto_reset, uint32_t node_id,
1101f3a39818SAndrew Lewycky 		     uint32_t *event_id, uint32_t *event_trigger_data,
1102f3a39818SAndrew Lewycky 		     uint64_t *event_page_offset, uint32_t *event_slot_index);
1103f3a39818SAndrew Lewycky int kfd_event_destroy(struct kfd_process *p, uint32_t event_id);
1104f3a39818SAndrew Lewycky 
1105c7b6bac9SFenghua Yu void kfd_signal_vm_fault_event(struct kfd_dev *dev, u32 pasid,
11062640c3faSshaoyunl 				struct kfd_vm_fault_info *info);
11072640c3faSshaoyunl 
1108e42051d2SShaoyun Liu void kfd_signal_reset_event(struct kfd_dev *dev);
1109e42051d2SShaoyun Liu 
1110403575c4SFelix Kuehling void kfd_flush_tlb(struct kfd_process_device *pdd);
1111403575c4SFelix Kuehling 
1112c3447e81SBen Goz int dbgdev_wave_reset_wavefronts(struct kfd_dev *dev, struct kfd_process *p);
1113c3447e81SBen Goz 
1114e42051d2SShaoyun Liu bool kfd_is_locked(void);
1115e42051d2SShaoyun Liu 
1116f756e631SHarish Kasiviswanathan /* Compute profile */
1117f756e631SHarish Kasiviswanathan void kfd_inc_compute_active(struct kfd_dev *dev);
1118f756e631SHarish Kasiviswanathan void kfd_dec_compute_active(struct kfd_dev *dev);
1119f756e631SHarish Kasiviswanathan 
11206b855f7bSHarish Kasiviswanathan /* Cgroup Support */
11216b855f7bSHarish Kasiviswanathan /* Check with device cgroup if @kfd device is accessible */
11226b855f7bSHarish Kasiviswanathan static inline int kfd_devcgroup_check_permission(struct kfd_dev *kfd)
11236b855f7bSHarish Kasiviswanathan {
1124eec8fd02SOdin Ugedal #if defined(CONFIG_CGROUP_DEVICE) || defined(CONFIG_CGROUP_BPF)
11256b855f7bSHarish Kasiviswanathan 	struct drm_device *ddev = kfd->ddev;
11266b855f7bSHarish Kasiviswanathan 
112799c7b309SLorenz Brun 	return devcgroup_check_permission(DEVCG_DEV_CHAR, DRM_MAJOR,
11286b855f7bSHarish Kasiviswanathan 					  ddev->render->index,
11296b855f7bSHarish Kasiviswanathan 					  DEVCG_ACC_WRITE | DEVCG_ACC_READ);
11306b855f7bSHarish Kasiviswanathan #else
11316b855f7bSHarish Kasiviswanathan 	return 0;
11326b855f7bSHarish Kasiviswanathan #endif
11336b855f7bSHarish Kasiviswanathan }
11346b855f7bSHarish Kasiviswanathan 
1135851a645eSFelix Kuehling /* Debugfs */
1136851a645eSFelix Kuehling #if defined(CONFIG_DEBUG_FS)
1137851a645eSFelix Kuehling 
1138851a645eSFelix Kuehling void kfd_debugfs_init(void);
1139851a645eSFelix Kuehling void kfd_debugfs_fini(void);
1140851a645eSFelix Kuehling int kfd_debugfs_mqds_by_process(struct seq_file *m, void *data);
1141851a645eSFelix Kuehling int pqm_debugfs_mqds(struct seq_file *m, void *data);
1142851a645eSFelix Kuehling int kfd_debugfs_hqds_by_device(struct seq_file *m, void *data);
1143851a645eSFelix Kuehling int dqm_debugfs_hqds(struct seq_file *m, void *data);
1144851a645eSFelix Kuehling int kfd_debugfs_rls_by_device(struct seq_file *m, void *data);
1145851a645eSFelix Kuehling int pm_debugfs_runlist(struct seq_file *m, void *data);
1146851a645eSFelix Kuehling 
1147a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev);
1148a29ec470SShaoyun Liu int pm_debugfs_hang_hws(struct packet_manager *pm);
1149a29ec470SShaoyun Liu int dqm_debugfs_execute_queues(struct device_queue_manager *dqm);
1150a29ec470SShaoyun Liu 
1151851a645eSFelix Kuehling #else
1152851a645eSFelix Kuehling 
1153851a645eSFelix Kuehling static inline void kfd_debugfs_init(void) {}
1154851a645eSFelix Kuehling static inline void kfd_debugfs_fini(void) {}
1155851a645eSFelix Kuehling 
1156851a645eSFelix Kuehling #endif
1157851a645eSFelix Kuehling 
11584a488a7aSOded Gabbay #endif
1159