1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <linux/printk.h>
25 #include <linux/slab.h>
26 #include <linux/uaccess.h>
27 #include "kfd_priv.h"
28 #include "kfd_mqd_manager.h"
29 #include "v10_structs.h"
30 #include "gc/gc_10_1_0_offset.h"
31 #include "gc/gc_10_1_0_sh_mask.h"
32 #include "amdgpu_amdkfd.h"
33 
34 static inline struct v10_compute_mqd *get_mqd(void *mqd)
35 {
36 	return (struct v10_compute_mqd *)mqd;
37 }
38 
39 static inline struct v10_sdma_mqd *get_sdma_mqd(void *mqd)
40 {
41 	return (struct v10_sdma_mqd *)mqd;
42 }
43 
44 static void update_cu_mask(struct mqd_manager *mm, void *mqd,
45 			   struct queue_properties *q)
46 {
47 	struct v10_compute_mqd *m;
48 	uint32_t se_mask[4] = {0}; /* 4 is the max # of SEs */
49 
50 	if (q->cu_mask_count == 0)
51 		return;
52 
53 	mqd_symmetrically_map_cu_mask(mm,
54 		q->cu_mask, q->cu_mask_count, se_mask);
55 
56 	m = get_mqd(mqd);
57 	m->compute_static_thread_mgmt_se0 = se_mask[0];
58 	m->compute_static_thread_mgmt_se1 = se_mask[1];
59 	m->compute_static_thread_mgmt_se2 = se_mask[2];
60 	m->compute_static_thread_mgmt_se3 = se_mask[3];
61 
62 	pr_debug("update cu mask to %#x %#x %#x %#x\n",
63 		m->compute_static_thread_mgmt_se0,
64 		m->compute_static_thread_mgmt_se1,
65 		m->compute_static_thread_mgmt_se2,
66 		m->compute_static_thread_mgmt_se3);
67 }
68 
69 static void set_priority(struct v10_compute_mqd *m, struct queue_properties *q)
70 {
71 	m->cp_hqd_pipe_priority = pipe_priority_map[q->priority];
72 	m->cp_hqd_queue_priority = q->priority;
73 }
74 
75 static struct kfd_mem_obj *allocate_mqd(struct kfd_dev *kfd,
76 		struct queue_properties *q)
77 {
78 	struct kfd_mem_obj *mqd_mem_obj;
79 
80 	if (kfd_gtt_sa_allocate(kfd, sizeof(struct v10_compute_mqd),
81 			&mqd_mem_obj))
82 		return NULL;
83 
84 	return mqd_mem_obj;
85 }
86 
87 static void init_mqd(struct mqd_manager *mm, void **mqd,
88 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
89 			struct queue_properties *q)
90 {
91 	uint64_t addr;
92 	struct v10_compute_mqd *m;
93 
94 	m = (struct v10_compute_mqd *) mqd_mem_obj->cpu_ptr;
95 	addr = mqd_mem_obj->gpu_addr;
96 
97 	memset(m, 0, sizeof(struct v10_compute_mqd));
98 
99 	m->header = 0xC0310800;
100 	m->compute_pipelinestat_enable = 1;
101 	m->compute_static_thread_mgmt_se0 = 0xFFFFFFFF;
102 	m->compute_static_thread_mgmt_se1 = 0xFFFFFFFF;
103 	m->compute_static_thread_mgmt_se2 = 0xFFFFFFFF;
104 	m->compute_static_thread_mgmt_se3 = 0xFFFFFFFF;
105 
106 	m->cp_hqd_persistent_state = CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK |
107 			0x53 << CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT;
108 
109 	m->cp_mqd_control = 1 << CP_MQD_CONTROL__PRIV_STATE__SHIFT;
110 
111 	m->cp_mqd_base_addr_lo        = lower_32_bits(addr);
112 	m->cp_mqd_base_addr_hi        = upper_32_bits(addr);
113 
114 	m->cp_hqd_quantum = 1 << CP_HQD_QUANTUM__QUANTUM_EN__SHIFT |
115 			1 << CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT |
116 			1 << CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT;
117 
118 	if (q->format == KFD_QUEUE_FORMAT_AQL) {
119 		m->cp_hqd_aql_control =
120 			1 << CP_HQD_AQL_CONTROL__CONTROL0__SHIFT;
121 	}
122 
123 	if (mm->dev->cwsr_enabled) {
124 		m->cp_hqd_persistent_state |=
125 			(1 << CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT);
126 		m->cp_hqd_ctx_save_base_addr_lo =
127 			lower_32_bits(q->ctx_save_restore_area_address);
128 		m->cp_hqd_ctx_save_base_addr_hi =
129 			upper_32_bits(q->ctx_save_restore_area_address);
130 		m->cp_hqd_ctx_save_size = q->ctx_save_restore_area_size;
131 		m->cp_hqd_cntl_stack_size = q->ctl_stack_size;
132 		m->cp_hqd_cntl_stack_offset = q->ctl_stack_size;
133 		m->cp_hqd_wg_state_offset = q->ctl_stack_size;
134 	}
135 
136 	*mqd = m;
137 	if (gart_addr)
138 		*gart_addr = addr;
139 	mm->update_mqd(mm, m, q);
140 }
141 
142 static int load_mqd(struct mqd_manager *mm, void *mqd,
143 			uint32_t pipe_id, uint32_t queue_id,
144 			struct queue_properties *p, struct mm_struct *mms)
145 {
146 	int r = 0;
147 	/* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
148 	uint32_t wptr_shift = (p->format == KFD_QUEUE_FORMAT_AQL ? 4 : 0);
149 
150 	r = mm->dev->kfd2kgd->hqd_load(mm->dev->kgd, mqd, pipe_id, queue_id,
151 					  (uint32_t __user *)p->write_ptr,
152 					  wptr_shift, 0, mms);
153 	return r;
154 }
155 
156 static int hiq_load_mqd_kiq(struct mqd_manager *mm, void *mqd,
157 			    uint32_t pipe_id, uint32_t queue_id,
158 			    struct queue_properties *p, struct mm_struct *mms)
159 {
160 	return mm->dev->kfd2kgd->hiq_mqd_load(mm->dev->kgd, mqd, pipe_id,
161 					      queue_id, p->doorbell_off);
162 }
163 
164 static void update_mqd(struct mqd_manager *mm, void *mqd,
165 		      struct queue_properties *q)
166 {
167 	struct v10_compute_mqd *m;
168 
169 	m = get_mqd(mqd);
170 
171 	m->cp_hqd_pq_control = 5 << CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT;
172 	m->cp_hqd_pq_control |=
173 			ffs(q->queue_size / sizeof(unsigned int)) - 1 - 1;
174 	pr_debug("cp_hqd_pq_control 0x%x\n", m->cp_hqd_pq_control);
175 
176 	m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8);
177 	m->cp_hqd_pq_base_hi = upper_32_bits((uint64_t)q->queue_address >> 8);
178 
179 	m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
180 	m->cp_hqd_pq_rptr_report_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
181 	m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr);
182 	m->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits((uint64_t)q->write_ptr);
183 
184 	m->cp_hqd_pq_doorbell_control =
185 		q->doorbell_off <<
186 			CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
187 	pr_debug("cp_hqd_pq_doorbell_control 0x%x\n",
188 			m->cp_hqd_pq_doorbell_control);
189 
190 	m->cp_hqd_ib_control = 3 << CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT;
191 
192 	/*
193 	 * HW does not clamp this field correctly. Maximum EOP queue size
194 	 * is constrained by per-SE EOP done signal count, which is 8-bit.
195 	 * Limit is 0xFF EOP entries (= 0x7F8 dwords). CP will not submit
196 	 * more than (EOP entry count - 1) so a queue size of 0x800 dwords
197 	 * is safe, giving a maximum field value of 0xA.
198 	 */
199 	m->cp_hqd_eop_control = min(0xA,
200 		ffs(q->eop_ring_buffer_size / sizeof(unsigned int)) - 1 - 1);
201 	m->cp_hqd_eop_base_addr_lo =
202 			lower_32_bits(q->eop_ring_buffer_address >> 8);
203 	m->cp_hqd_eop_base_addr_hi =
204 			upper_32_bits(q->eop_ring_buffer_address >> 8);
205 
206 	m->cp_hqd_iq_timer = 0;
207 
208 	m->cp_hqd_vmid = q->vmid;
209 
210 	if (q->format == KFD_QUEUE_FORMAT_AQL) {
211 		/* GC 10 removed WPP_CLAMP from PQ Control */
212 		m->cp_hqd_pq_control |= CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK |
213 				2 << CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT |
214 				1 << CP_HQD_PQ_CONTROL__QUEUE_FULL_EN__SHIFT ;
215 		m->cp_hqd_pq_doorbell_control |=
216 			1 << CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT;
217 	}
218 	if (mm->dev->cwsr_enabled)
219 		m->cp_hqd_ctx_save_control = 0;
220 
221 	update_cu_mask(mm, mqd, q);
222 	set_priority(m, q);
223 
224 	q->is_active = QUEUE_IS_ACTIVE(*q);
225 }
226 
227 static uint32_t read_doorbell_id(void *mqd)
228 {
229 	struct v10_compute_mqd *m = (struct v10_compute_mqd *)mqd;
230 
231 	return m->queue_doorbell_id0;
232 }
233 
234 static int destroy_mqd(struct mqd_manager *mm, void *mqd,
235 		       enum kfd_preempt_type type,
236 		       unsigned int timeout, uint32_t pipe_id,
237 		       uint32_t queue_id)
238 {
239 	return mm->dev->kfd2kgd->hqd_destroy
240 		(mm->dev->kgd, mqd, type, timeout,
241 		 pipe_id, queue_id);
242 }
243 
244 static void free_mqd(struct mqd_manager *mm, void *mqd,
245 			struct kfd_mem_obj *mqd_mem_obj)
246 {
247 	kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
248 }
249 
250 static bool is_occupied(struct mqd_manager *mm, void *mqd,
251 			uint64_t queue_address,	uint32_t pipe_id,
252 			uint32_t queue_id)
253 {
254 	return mm->dev->kfd2kgd->hqd_is_occupied(
255 		mm->dev->kgd, queue_address,
256 		pipe_id, queue_id);
257 }
258 
259 static int get_wave_state(struct mqd_manager *mm, void *mqd,
260 			  void __user *ctl_stack,
261 			  u32 *ctl_stack_used_size,
262 			  u32 *save_area_used_size)
263 {
264 	struct v10_compute_mqd *m;
265 
266 	m = get_mqd(mqd);
267 
268 	/* Control stack is written backwards, while workgroup context data
269 	 * is written forwards. Both starts from m->cp_hqd_cntl_stack_size.
270 	 * Current position is at m->cp_hqd_cntl_stack_offset and
271 	 * m->cp_hqd_wg_state_offset, respectively.
272 	 */
273 	*ctl_stack_used_size = m->cp_hqd_cntl_stack_size -
274 		m->cp_hqd_cntl_stack_offset;
275 	*save_area_used_size = m->cp_hqd_wg_state_offset -
276 		m->cp_hqd_cntl_stack_size;
277 
278 	/* Control stack is not copied to user mode for GFXv10 because
279 	 * it's part of the context save area that is already
280 	 * accessible to user mode
281 	 */
282 
283 	return 0;
284 }
285 
286 static void init_mqd_hiq(struct mqd_manager *mm, void **mqd,
287 			struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
288 			struct queue_properties *q)
289 {
290 	struct v10_compute_mqd *m;
291 
292 	init_mqd(mm, mqd, mqd_mem_obj, gart_addr, q);
293 
294 	m = get_mqd(*mqd);
295 
296 	m->cp_hqd_pq_control |= 1 << CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT |
297 			1 << CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT;
298 }
299 
300 static void init_mqd_sdma(struct mqd_manager *mm, void **mqd,
301 		struct kfd_mem_obj *mqd_mem_obj, uint64_t *gart_addr,
302 		struct queue_properties *q)
303 {
304 	struct v10_sdma_mqd *m;
305 
306 	m = (struct v10_sdma_mqd *) mqd_mem_obj->cpu_ptr;
307 
308 	memset(m, 0, sizeof(struct v10_sdma_mqd));
309 
310 	*mqd = m;
311 	if (gart_addr)
312 		*gart_addr = mqd_mem_obj->gpu_addr;
313 
314 	mm->update_mqd(mm, m, q);
315 }
316 
317 static int load_mqd_sdma(struct mqd_manager *mm, void *mqd,
318 		uint32_t pipe_id, uint32_t queue_id,
319 		struct queue_properties *p, struct mm_struct *mms)
320 {
321 	return mm->dev->kfd2kgd->hqd_sdma_load(mm->dev->kgd, mqd,
322 					       (uint32_t __user *)p->write_ptr,
323 					       mms);
324 }
325 
326 #define SDMA_RLC_DUMMY_DEFAULT 0xf
327 
328 static void update_mqd_sdma(struct mqd_manager *mm, void *mqd,
329 		struct queue_properties *q)
330 {
331 	struct v10_sdma_mqd *m;
332 
333 	m = get_sdma_mqd(mqd);
334 	m->sdmax_rlcx_rb_cntl = (ffs(q->queue_size / sizeof(unsigned int)) - 1)
335 		<< SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT |
336 		q->vmid << SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT |
337 		1 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
338 		6 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT;
339 
340 	m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8);
341 	m->sdmax_rlcx_rb_base_hi = upper_32_bits(q->queue_address >> 8);
342 	m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
343 	m->sdmax_rlcx_rb_rptr_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
344 	m->sdmax_rlcx_doorbell_offset =
345 		q->doorbell_off << SDMA0_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT;
346 
347 	m->sdma_engine_id = q->sdma_engine_id;
348 	m->sdma_queue_id = q->sdma_queue_id;
349 	m->sdmax_rlcx_dummy_reg = SDMA_RLC_DUMMY_DEFAULT;
350 
351 	q->is_active = QUEUE_IS_ACTIVE(*q);
352 }
353 
354 /*
355  *  * preempt type here is ignored because there is only one way
356  *  * to preempt sdma queue
357  */
358 static int destroy_mqd_sdma(struct mqd_manager *mm, void *mqd,
359 		enum kfd_preempt_type type,
360 		unsigned int timeout, uint32_t pipe_id,
361 		uint32_t queue_id)
362 {
363 	return mm->dev->kfd2kgd->hqd_sdma_destroy(mm->dev->kgd, mqd, timeout);
364 }
365 
366 static bool is_occupied_sdma(struct mqd_manager *mm, void *mqd,
367 		uint64_t queue_address, uint32_t pipe_id,
368 		uint32_t queue_id)
369 {
370 	return mm->dev->kfd2kgd->hqd_sdma_is_occupied(mm->dev->kgd, mqd);
371 }
372 
373 #if defined(CONFIG_DEBUG_FS)
374 
375 static int debugfs_show_mqd(struct seq_file *m, void *data)
376 {
377 	seq_hex_dump(m, "    ", DUMP_PREFIX_OFFSET, 32, 4,
378 		     data, sizeof(struct v10_compute_mqd), false);
379 	return 0;
380 }
381 
382 static int debugfs_show_mqd_sdma(struct seq_file *m, void *data)
383 {
384 	seq_hex_dump(m, "    ", DUMP_PREFIX_OFFSET, 32, 4,
385 		     data, sizeof(struct v10_sdma_mqd), false);
386 	return 0;
387 }
388 
389 #endif
390 
391 struct mqd_manager *mqd_manager_init_v10(enum KFD_MQD_TYPE type,
392 		struct kfd_dev *dev)
393 {
394 	struct mqd_manager *mqd;
395 
396 	if (WARN_ON(type >= KFD_MQD_TYPE_MAX))
397 		return NULL;
398 
399 	mqd = kzalloc(sizeof(*mqd), GFP_KERNEL);
400 	if (!mqd)
401 		return NULL;
402 
403 	mqd->dev = dev;
404 
405 	switch (type) {
406 	case KFD_MQD_TYPE_CP:
407 		pr_debug("%s@%i\n", __func__, __LINE__);
408 		mqd->allocate_mqd = allocate_mqd;
409 		mqd->init_mqd = init_mqd;
410 		mqd->free_mqd = free_mqd;
411 		mqd->load_mqd = load_mqd;
412 		mqd->update_mqd = update_mqd;
413 		mqd->destroy_mqd = destroy_mqd;
414 		mqd->is_occupied = is_occupied;
415 		mqd->mqd_size = sizeof(struct v10_compute_mqd);
416 		mqd->get_wave_state = get_wave_state;
417 #if defined(CONFIG_DEBUG_FS)
418 		mqd->debugfs_show_mqd = debugfs_show_mqd;
419 #endif
420 		pr_debug("%s@%i\n", __func__, __LINE__);
421 		break;
422 	case KFD_MQD_TYPE_HIQ:
423 		pr_debug("%s@%i\n", __func__, __LINE__);
424 		mqd->allocate_mqd = allocate_hiq_mqd;
425 		mqd->init_mqd = init_mqd_hiq;
426 		mqd->free_mqd = free_mqd_hiq_sdma;
427 		mqd->load_mqd = hiq_load_mqd_kiq;
428 		mqd->update_mqd = update_mqd;
429 		mqd->destroy_mqd = destroy_mqd;
430 		mqd->is_occupied = is_occupied;
431 		mqd->mqd_size = sizeof(struct v10_compute_mqd);
432 #if defined(CONFIG_DEBUG_FS)
433 		mqd->debugfs_show_mqd = debugfs_show_mqd;
434 #endif
435 		mqd->read_doorbell_id = read_doorbell_id;
436 		pr_debug("%s@%i\n", __func__, __LINE__);
437 		break;
438 	case KFD_MQD_TYPE_DIQ:
439 		mqd->allocate_mqd = allocate_mqd;
440 		mqd->init_mqd = init_mqd_hiq;
441 		mqd->free_mqd = free_mqd;
442 		mqd->load_mqd = load_mqd;
443 		mqd->update_mqd = update_mqd;
444 		mqd->destroy_mqd = destroy_mqd;
445 		mqd->is_occupied = is_occupied;
446 		mqd->mqd_size = sizeof(struct v10_compute_mqd);
447 #if defined(CONFIG_DEBUG_FS)
448 		mqd->debugfs_show_mqd = debugfs_show_mqd;
449 #endif
450 		break;
451 	case KFD_MQD_TYPE_SDMA:
452 		pr_debug("%s@%i\n", __func__, __LINE__);
453 		mqd->allocate_mqd = allocate_sdma_mqd;
454 		mqd->init_mqd = init_mqd_sdma;
455 		mqd->free_mqd = free_mqd_hiq_sdma;
456 		mqd->load_mqd = load_mqd_sdma;
457 		mqd->update_mqd = update_mqd_sdma;
458 		mqd->destroy_mqd = destroy_mqd_sdma;
459 		mqd->is_occupied = is_occupied_sdma;
460 		mqd->mqd_size = sizeof(struct v10_sdma_mqd);
461 #if defined(CONFIG_DEBUG_FS)
462 		mqd->debugfs_show_mqd = debugfs_show_mqd_sdma;
463 #endif
464 		pr_debug("%s@%i\n", __func__, __LINE__);
465 		break;
466 	default:
467 		kfree(mqd);
468 		return NULL;
469 	}
470 
471 	return mqd;
472 }
473