1 // SPDX-License-Identifier: GPL-2.0 OR MIT
2 /*
3  * Copyright 2016-2022 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  */
23 
24 #include "kfd_priv.h"
25 #include "kfd_events.h"
26 #include "soc15_int.h"
27 #include "kfd_device_queue_manager.h"
28 #include "kfd_smi_events.h"
29 
30 enum SQ_INTERRUPT_WORD_ENCODING {
31 	SQ_INTERRUPT_WORD_ENCODING_AUTO = 0x0,
32 	SQ_INTERRUPT_WORD_ENCODING_INST,
33 	SQ_INTERRUPT_WORD_ENCODING_ERROR,
34 };
35 
36 enum SQ_INTERRUPT_ERROR_TYPE {
37 	SQ_INTERRUPT_ERROR_TYPE_EDC_FUE = 0x0,
38 	SQ_INTERRUPT_ERROR_TYPE_ILLEGAL_INST,
39 	SQ_INTERRUPT_ERROR_TYPE_MEMVIOL,
40 	SQ_INTERRUPT_ERROR_TYPE_EDC_FED,
41 };
42 
43 /* SQ_INTERRUPT_WORD_AUTO_CTXID */
44 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE__SHIFT 0
45 #define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT__SHIFT 1
46 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL__SHIFT 2
47 #define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP__SHIFT 3
48 #define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP__SHIFT 4
49 #define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW__SHIFT 5
50 #define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW__SHIFT 6
51 #define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW__SHIFT 7
52 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR__SHIFT 8
53 #define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID__SHIFT 24
54 #define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING__SHIFT 26
55 
56 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_MASK 0x00000001
57 #define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT_MASK 0x00000002
58 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL_MASK 0x00000004
59 #define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP_MASK 0x00000008
60 #define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP_MASK 0x00000010
61 #define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW_MASK 0x00000020
62 #define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW_MASK 0x00000040
63 #define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW_MASK 0x00000080
64 #define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR_MASK 0x00000100
65 #define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID_MASK 0x03000000
66 #define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING_MASK 0x0c000000
67 
68 /* SQ_INTERRUPT_WORD_WAVE_CTXID */
69 #define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA__SHIFT 0
70 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID__SHIFT 12
71 #define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV__SHIFT 13
72 #define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID__SHIFT 14
73 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID__SHIFT 18
74 #define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID__SHIFT 20
75 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID__SHIFT 24
76 #define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING__SHIFT 26
77 
78 #define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA_MASK 0x00000fff
79 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID_MASK 0x00001000
80 #define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV_MASK 0x00002000
81 #define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID_MASK 0x0003c000
82 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID_MASK 0x000c0000
83 #define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID_MASK 0x00f00000
84 #define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID_MASK 0x03000000
85 #define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING_MASK 0x0c000000
86 
87 #define KFD_CONTEXT_ID_GET_SQ_INT_DATA(ctx0, ctx1)                             \
88 	((ctx0 & 0xfff) | ((ctx0 >> 16) & 0xf000) | ((ctx1 << 16) & 0xff0000))
89 
90 #define KFD_SQ_INT_DATA__ERR_TYPE_MASK 0xF00000
91 #define KFD_SQ_INT_DATA__ERR_TYPE__SHIFT 20
92 
93 static void event_interrupt_poison_consumption(struct kfd_dev *dev,
94 				uint16_t pasid, uint16_t source_id)
95 {
96 	int ret = -EINVAL;
97 	struct kfd_process *p = kfd_lookup_process_by_pasid(pasid);
98 
99 	if (!p)
100 		return;
101 
102 	/* all queues of a process will be unmapped in one time */
103 	if (atomic_read(&p->poison)) {
104 		kfd_unref_process(p);
105 		return;
106 	}
107 
108 	atomic_set(&p->poison, 1);
109 	kfd_unref_process(p);
110 
111 	switch (source_id) {
112 	case SOC15_INTSRC_SQ_INTERRUPT_MSG:
113 		ret = kfd_dqm_evict_pasid(dev->dqm, pasid);
114 		break;
115 	case SOC15_INTSRC_SDMA_ECC:
116 	default:
117 		break;
118 	}
119 
120 	kfd_signal_poison_consumed_event(dev, pasid);
121 
122 	/* resetting queue passes, do page retirement without gpu reset
123 	 * resetting queue fails, fallback to gpu reset solution
124 	 */
125 	if (!ret)
126 		amdgpu_amdkfd_ras_poison_consumption_handler(dev->adev, false);
127 	else
128 		amdgpu_amdkfd_ras_poison_consumption_handler(dev->adev, true);
129 }
130 
131 static bool event_interrupt_isr_v9(struct kfd_dev *dev,
132 					const uint32_t *ih_ring_entry,
133 					uint32_t *patched_ihre,
134 					bool *patched_flag)
135 {
136 	uint16_t source_id, client_id, pasid, vmid;
137 	const uint32_t *data = ih_ring_entry;
138 
139 	/* Only handle interrupts from KFD VMIDs */
140 	vmid = SOC15_VMID_FROM_IH_ENTRY(ih_ring_entry);
141 	if (vmid < dev->vm_info.first_vmid_kfd ||
142 	    vmid > dev->vm_info.last_vmid_kfd)
143 		return false;
144 
145 	source_id = SOC15_SOURCE_ID_FROM_IH_ENTRY(ih_ring_entry);
146 	client_id = SOC15_CLIENT_ID_FROM_IH_ENTRY(ih_ring_entry);
147 	pasid = SOC15_PASID_FROM_IH_ENTRY(ih_ring_entry);
148 
149 	/* Only handle clients we care about */
150 	if (client_id != SOC15_IH_CLIENTID_GRBM_CP &&
151 	    client_id != SOC15_IH_CLIENTID_SDMA0 &&
152 	    client_id != SOC15_IH_CLIENTID_SDMA1 &&
153 	    client_id != SOC15_IH_CLIENTID_SDMA2 &&
154 	    client_id != SOC15_IH_CLIENTID_SDMA3 &&
155 	    client_id != SOC15_IH_CLIENTID_SDMA4 &&
156 	    client_id != SOC15_IH_CLIENTID_SDMA5 &&
157 	    client_id != SOC15_IH_CLIENTID_SDMA6 &&
158 	    client_id != SOC15_IH_CLIENTID_SDMA7 &&
159 	    client_id != SOC15_IH_CLIENTID_VMC &&
160 	    client_id != SOC15_IH_CLIENTID_VMC1 &&
161 	    client_id != SOC15_IH_CLIENTID_UTCL2 &&
162 	    client_id != SOC15_IH_CLIENTID_SE0SH &&
163 	    client_id != SOC15_IH_CLIENTID_SE1SH &&
164 	    client_id != SOC15_IH_CLIENTID_SE2SH &&
165 	    client_id != SOC15_IH_CLIENTID_SE3SH)
166 		return false;
167 
168 	/* This is a known issue for gfx9. Under non HWS, pasid is not set
169 	 * in the interrupt payload, so we need to find out the pasid on our
170 	 * own.
171 	 */
172 	if (!pasid && dev->dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) {
173 		const uint32_t pasid_mask = 0xffff;
174 
175 		*patched_flag = true;
176 		memcpy(patched_ihre, ih_ring_entry,
177 				dev->device_info.ih_ring_entry_size);
178 
179 		pasid = dev->dqm->vmid_pasid[vmid];
180 
181 		/* Patch the pasid field */
182 		patched_ihre[3] = cpu_to_le32((le32_to_cpu(patched_ihre[3])
183 					& ~pasid_mask) | pasid);
184 	}
185 
186 	pr_debug("client id 0x%x, source id %d, vmid %d, pasid 0x%x. raw data:\n",
187 		 client_id, source_id, vmid, pasid);
188 	pr_debug("%8X, %8X, %8X, %8X, %8X, %8X, %8X, %8X.\n",
189 		 data[0], data[1], data[2], data[3],
190 		 data[4], data[5], data[6], data[7]);
191 
192 	/* If there is no valid PASID, it's likely a bug */
193 	if (WARN_ONCE(pasid == 0, "Bug: No PASID in KFD interrupt"))
194 		return false;
195 
196 	/* Interrupt types we care about: various signals and faults.
197 	 * They will be forwarded to a work queue (see below).
198 	 */
199 	return source_id == SOC15_INTSRC_CP_END_OF_PIPE ||
200 		source_id == SOC15_INTSRC_SDMA_TRAP ||
201 		source_id == SOC15_INTSRC_SDMA_ECC ||
202 		source_id == SOC15_INTSRC_SQ_INTERRUPT_MSG ||
203 		source_id == SOC15_INTSRC_CP_BAD_OPCODE ||
204 		((client_id == SOC15_IH_CLIENTID_VMC ||
205 		client_id == SOC15_IH_CLIENTID_VMC1 ||
206 		client_id == SOC15_IH_CLIENTID_UTCL2) &&
207 		!amdgpu_no_queue_eviction_on_vm_fault);
208 }
209 
210 static void event_interrupt_wq_v9(struct kfd_dev *dev,
211 					const uint32_t *ih_ring_entry)
212 {
213 	uint16_t source_id, client_id, pasid, vmid;
214 	uint32_t context_id0, context_id1;
215 	uint32_t sq_intr_err, sq_int_data, encoding;
216 
217 	source_id = SOC15_SOURCE_ID_FROM_IH_ENTRY(ih_ring_entry);
218 	client_id = SOC15_CLIENT_ID_FROM_IH_ENTRY(ih_ring_entry);
219 	pasid = SOC15_PASID_FROM_IH_ENTRY(ih_ring_entry);
220 	vmid = SOC15_VMID_FROM_IH_ENTRY(ih_ring_entry);
221 	context_id0 = SOC15_CONTEXT_ID0_FROM_IH_ENTRY(ih_ring_entry);
222 	context_id1 = SOC15_CONTEXT_ID1_FROM_IH_ENTRY(ih_ring_entry);
223 
224 	if (client_id == SOC15_IH_CLIENTID_GRBM_CP ||
225 	    client_id == SOC15_IH_CLIENTID_SE0SH ||
226 	    client_id == SOC15_IH_CLIENTID_SE1SH ||
227 	    client_id == SOC15_IH_CLIENTID_SE2SH ||
228 	    client_id == SOC15_IH_CLIENTID_SE3SH) {
229 		if (source_id == SOC15_INTSRC_CP_END_OF_PIPE)
230 			kfd_signal_event_interrupt(pasid, context_id0, 32);
231 		else if (source_id == SOC15_INTSRC_SQ_INTERRUPT_MSG) {
232 			sq_int_data = KFD_CONTEXT_ID_GET_SQ_INT_DATA(context_id0, context_id1);
233 			encoding = REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, ENCODING);
234 			switch (encoding) {
235 			case SQ_INTERRUPT_WORD_ENCODING_AUTO:
236 				pr_debug(
237 					"sq_intr: auto, se %d, ttrace %d, wlt %d, ttrac_buf_full %d, reg_tms %d, cmd_tms %d, host_cmd_ovf %d, host_reg_ovf %d, immed_ovf %d, ttrace_utc_err %d\n",
238 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, SE_ID),
239 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, THREAD_TRACE),
240 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, WLT),
241 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, THREAD_TRACE_BUF_FULL),
242 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, REG_TIMESTAMP),
243 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, CMD_TIMESTAMP),
244 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, HOST_CMD_OVERFLOW),
245 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, HOST_REG_OVERFLOW),
246 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, IMMED_OVERFLOW),
247 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_AUTO_CTXID, THREAD_TRACE_UTC_ERROR));
248 				break;
249 			case SQ_INTERRUPT_WORD_ENCODING_INST:
250 				pr_debug("sq_intr: inst, se %d, data 0x%x, sh %d, priv %d, wave_id %d, simd_id %d, cu_id %d, intr_data 0x%x\n",
251 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SE_ID),
252 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, DATA),
253 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SH_ID),
254 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, PRIV),
255 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, WAVE_ID),
256 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SIMD_ID),
257 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, CU_ID),
258 					sq_int_data);
259 				break;
260 			case SQ_INTERRUPT_WORD_ENCODING_ERROR:
261 				sq_intr_err = REG_GET_FIELD(sq_int_data, KFD_SQ_INT_DATA, ERR_TYPE);
262 				pr_warn("sq_intr: error, se %d, data 0x%x, sh %d, priv %d, wave_id %d, simd_id %d, cu_id %d, err_type %d\n",
263 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SE_ID),
264 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, DATA),
265 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SH_ID),
266 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, PRIV),
267 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, WAVE_ID),
268 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, SIMD_ID),
269 					REG_GET_FIELD(context_id0, SQ_INTERRUPT_WORD_WAVE_CTXID, CU_ID),
270 					sq_intr_err);
271 				if (sq_intr_err != SQ_INTERRUPT_ERROR_TYPE_ILLEGAL_INST &&
272 					sq_intr_err != SQ_INTERRUPT_ERROR_TYPE_MEMVIOL) {
273 					event_interrupt_poison_consumption(dev, pasid, source_id);
274 					return;
275 				}
276 				break;
277 			default:
278 				break;
279 			}
280 			kfd_signal_event_interrupt(pasid, context_id0 & 0xffffff, 24);
281 		} else if (source_id == SOC15_INTSRC_CP_BAD_OPCODE)
282 			kfd_signal_hw_exception_event(pasid);
283 	} else if (client_id == SOC15_IH_CLIENTID_SDMA0 ||
284 		   client_id == SOC15_IH_CLIENTID_SDMA1 ||
285 		   client_id == SOC15_IH_CLIENTID_SDMA2 ||
286 		   client_id == SOC15_IH_CLIENTID_SDMA3 ||
287 		   client_id == SOC15_IH_CLIENTID_SDMA4 ||
288 		   client_id == SOC15_IH_CLIENTID_SDMA5 ||
289 		   client_id == SOC15_IH_CLIENTID_SDMA6 ||
290 		   client_id == SOC15_IH_CLIENTID_SDMA7) {
291 		if (source_id == SOC15_INTSRC_SDMA_TRAP) {
292 			kfd_signal_event_interrupt(pasid, context_id0 & 0xfffffff, 28);
293 		} else if (source_id == SOC15_INTSRC_SDMA_ECC) {
294 			event_interrupt_poison_consumption(dev, pasid, source_id);
295 			return;
296 		}
297 	} else if (client_id == SOC15_IH_CLIENTID_VMC ||
298 		   client_id == SOC15_IH_CLIENTID_VMC1 ||
299 		   client_id == SOC15_IH_CLIENTID_UTCL2) {
300 		struct kfd_vm_fault_info info = {0};
301 		uint16_t ring_id = SOC15_RING_ID_FROM_IH_ENTRY(ih_ring_entry);
302 
303 		info.vmid = vmid;
304 		info.mc_id = client_id;
305 		info.page_addr = ih_ring_entry[4] |
306 			(uint64_t)(ih_ring_entry[5] & 0xf) << 32;
307 		info.prot_valid = ring_id & 0x08;
308 		info.prot_read  = ring_id & 0x10;
309 		info.prot_write = ring_id & 0x20;
310 
311 		kfd_smi_event_update_vmfault(dev, pasid);
312 		kfd_dqm_evict_pasid(dev->dqm, pasid);
313 		kfd_signal_vm_fault_event(dev, pasid, &info);
314 	}
315 }
316 
317 const struct kfd_event_interrupt_class event_interrupt_class_v9 = {
318 	.interrupt_isr = event_interrupt_isr_v9,
319 	.interrupt_wq = event_interrupt_wq_v9,
320 };
321