14a488a7aSOded Gabbay /*
24a488a7aSOded Gabbay  * Copyright 2014 Advanced Micro Devices, Inc.
34a488a7aSOded Gabbay  *
44a488a7aSOded Gabbay  * Permission is hereby granted, free of charge, to any person obtaining a
54a488a7aSOded Gabbay  * copy of this software and associated documentation files (the "Software"),
64a488a7aSOded Gabbay  * to deal in the Software without restriction, including without limitation
74a488a7aSOded Gabbay  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84a488a7aSOded Gabbay  * and/or sell copies of the Software, and to permit persons to whom the
94a488a7aSOded Gabbay  * Software is furnished to do so, subject to the following conditions:
104a488a7aSOded Gabbay  *
114a488a7aSOded Gabbay  * The above copyright notice and this permission notice shall be included in
124a488a7aSOded Gabbay  * all copies or substantial portions of the Software.
134a488a7aSOded Gabbay  *
144a488a7aSOded Gabbay  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154a488a7aSOded Gabbay  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164a488a7aSOded Gabbay  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174a488a7aSOded Gabbay  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184a488a7aSOded Gabbay  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194a488a7aSOded Gabbay  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204a488a7aSOded Gabbay  * OTHER DEALINGS IN THE SOFTWARE.
214a488a7aSOded Gabbay  */
224a488a7aSOded Gabbay 
234a488a7aSOded Gabbay #include <linux/bsearch.h>
244a488a7aSOded Gabbay #include <linux/pci.h>
254a488a7aSOded Gabbay #include <linux/slab.h>
264a488a7aSOded Gabbay #include "kfd_priv.h"
2764c7f8cfSBen Goz #include "kfd_device_queue_manager.h"
28507968ddSFelix Kuehling #include "kfd_pm4_headers_vi.h"
290db54b24SYong Zhao #include "cwsr_trap_handler.h"
3064d1c3a4SFelix Kuehling #include "kfd_iommu.h"
315b87245fSAmber Lin #include "amdgpu_amdkfd.h"
324a488a7aSOded Gabbay 
3319f6d2a6SOded Gabbay #define MQD_SIZE_ALIGNED 768
34e42051d2SShaoyun Liu 
35e42051d2SShaoyun Liu /*
36e42051d2SShaoyun Liu  * kfd_locked is used to lock the kfd driver during suspend or reset
37e42051d2SShaoyun Liu  * once locked, kfd driver will stop any further GPU execution.
38e42051d2SShaoyun Liu  * create process (open) will return -EAGAIN.
39e42051d2SShaoyun Liu  */
40e42051d2SShaoyun Liu static atomic_t kfd_locked = ATOMIC_INIT(0);
4119f6d2a6SOded Gabbay 
4264d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
434a488a7aSOded Gabbay static const struct kfd_device_info kaveri_device_info = {
440da7558cSBen Goz 	.asic_family = CHIP_KAVERI,
45*c181159aSYong Zhao 	.asic_name = "kaveri",
460da7558cSBen Goz 	.max_pasid_bits = 16,
47992839adSYair Shachar 	/* max num of queues for KV.TODO should be a dynamic value */
48992839adSYair Shachar 	.max_no_of_hqd	= 24,
49ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
500da7558cSBen Goz 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
51f3a39818SAndrew Lewycky 	.event_interrupt_class = &event_interrupt_class_cik,
52fbeb661bSYair Shachar 	.num_of_watch_points = 4,
53373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
54373d7080SFelix Kuehling 	.supports_cwsr = false,
5564d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
563ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
5798bb9222SYong Zhao 	.num_sdma_engines = 2,
581b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
59d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
600da7558cSBen Goz };
610da7558cSBen Goz 
620da7558cSBen Goz static const struct kfd_device_info carrizo_device_info = {
630da7558cSBen Goz 	.asic_family = CHIP_CARRIZO,
64*c181159aSYong Zhao 	.asic_name = "carrizo",
654a488a7aSOded Gabbay 	.max_pasid_bits = 16,
66eaccd6e7SOded Gabbay 	/* max num of queues for CZ.TODO should be a dynamic value */
67eaccd6e7SOded Gabbay 	.max_no_of_hqd	= 24,
68ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
69b3f5e6b4SAndrew Lewycky 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
70eaccd6e7SOded Gabbay 	.event_interrupt_class = &event_interrupt_class_cik,
71f7c826adSAlexey Skidanov 	.num_of_watch_points = 4,
72373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
73373d7080SFelix Kuehling 	.supports_cwsr = true,
7464d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
753ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
7698bb9222SYong Zhao 	.num_sdma_engines = 2,
771b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
78d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
794a488a7aSOded Gabbay };
804d663df6SYong Zhao 
814d663df6SYong Zhao static const struct kfd_device_info raven_device_info = {
824d663df6SYong Zhao 	.asic_family = CHIP_RAVEN,
83*c181159aSYong Zhao 	.asic_name = "raven",
844d663df6SYong Zhao 	.max_pasid_bits = 16,
854d663df6SYong Zhao 	.max_no_of_hqd  = 24,
864d663df6SYong Zhao 	.doorbell_size  = 8,
874d663df6SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
884d663df6SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
894d663df6SYong Zhao 	.num_of_watch_points = 4,
904d663df6SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
914d663df6SYong Zhao 	.supports_cwsr = true,
924d663df6SYong Zhao 	.needs_iommu_device = true,
934d663df6SYong Zhao 	.needs_pci_atomics = true,
944d663df6SYong Zhao 	.num_sdma_engines = 1,
951b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
96d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
974d663df6SYong Zhao };
9864d1c3a4SFelix Kuehling #endif
994a488a7aSOded Gabbay 
100a3084e6cSFelix Kuehling static const struct kfd_device_info hawaii_device_info = {
101a3084e6cSFelix Kuehling 	.asic_family = CHIP_HAWAII,
102*c181159aSYong Zhao 	.asic_name = "hawaii",
103a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
104a3084e6cSFelix Kuehling 	/* max num of queues for KV.TODO should be a dynamic value */
105a3084e6cSFelix Kuehling 	.max_no_of_hqd	= 24,
106ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
107a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
108a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
109a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
110a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
111a3084e6cSFelix Kuehling 	.supports_cwsr = false,
11264d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
113a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
11498bb9222SYong Zhao 	.num_sdma_engines = 2,
1151b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
116d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
117a3084e6cSFelix Kuehling };
118a3084e6cSFelix Kuehling 
119a3084e6cSFelix Kuehling static const struct kfd_device_info tonga_device_info = {
120a3084e6cSFelix Kuehling 	.asic_family = CHIP_TONGA,
121*c181159aSYong Zhao 	.asic_name = "tonga",
122a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
123a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
124ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
125a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
126a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
127a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
128a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
129a3084e6cSFelix Kuehling 	.supports_cwsr = false,
13064d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
131a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
13298bb9222SYong Zhao 	.num_sdma_engines = 2,
1331b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
134d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
135a3084e6cSFelix Kuehling };
136a3084e6cSFelix Kuehling 
137a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_device_info = {
138a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
139*c181159aSYong Zhao 	.asic_name = "fiji",
140a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
141a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
142ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
143a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
144a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
145a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
146a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
147a3084e6cSFelix Kuehling 	.supports_cwsr = true,
14864d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
149a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
15098bb9222SYong Zhao 	.num_sdma_engines = 2,
1511b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
152d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
153a3084e6cSFelix Kuehling };
154a3084e6cSFelix Kuehling 
155a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_vf_device_info = {
156a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
157*c181159aSYong Zhao 	.asic_name = "fiji",
158a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
159a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
160ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
161a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
162a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
163a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
164a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
165a3084e6cSFelix Kuehling 	.supports_cwsr = true,
16664d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
167a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
16898bb9222SYong Zhao 	.num_sdma_engines = 2,
1691b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
170d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
171a3084e6cSFelix Kuehling };
172a3084e6cSFelix Kuehling 
173a3084e6cSFelix Kuehling 
174a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_device_info = {
175a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
176*c181159aSYong Zhao 	.asic_name = "polaris10",
177a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
178a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
179ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
180a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
181a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
182a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
183a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
184a3084e6cSFelix Kuehling 	.supports_cwsr = true,
18564d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
186a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
18798bb9222SYong Zhao 	.num_sdma_engines = 2,
1881b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
189d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
190a3084e6cSFelix Kuehling };
191a3084e6cSFelix Kuehling 
192a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_vf_device_info = {
193a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
194*c181159aSYong Zhao 	.asic_name = "polaris10",
195a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
196a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
197ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
198a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
199a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
200a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
201a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
202a3084e6cSFelix Kuehling 	.supports_cwsr = true,
20364d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
204a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
20598bb9222SYong Zhao 	.num_sdma_engines = 2,
2061b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
207d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
208a3084e6cSFelix Kuehling };
209a3084e6cSFelix Kuehling 
210a3084e6cSFelix Kuehling static const struct kfd_device_info polaris11_device_info = {
211a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS11,
212*c181159aSYong Zhao 	.asic_name = "polaris11",
213a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
214a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
215ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
216a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
217a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
218a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
219a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
220a3084e6cSFelix Kuehling 	.supports_cwsr = true,
22164d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
222a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
22398bb9222SYong Zhao 	.num_sdma_engines = 2,
2241b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
225d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
226a3084e6cSFelix Kuehling };
227a3084e6cSFelix Kuehling 
228846a44d7SGang Ba static const struct kfd_device_info polaris12_device_info = {
229846a44d7SGang Ba 	.asic_family = CHIP_POLARIS12,
230*c181159aSYong Zhao 	.asic_name = "polaris12",
231846a44d7SGang Ba 	.max_pasid_bits = 16,
232846a44d7SGang Ba 	.max_no_of_hqd  = 24,
233846a44d7SGang Ba 	.doorbell_size  = 4,
234846a44d7SGang Ba 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
235846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_cik,
236846a44d7SGang Ba 	.num_of_watch_points = 4,
237846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
238846a44d7SGang Ba 	.supports_cwsr = true,
239846a44d7SGang Ba 	.needs_iommu_device = false,
240846a44d7SGang Ba 	.needs_pci_atomics = true,
241846a44d7SGang Ba 	.num_sdma_engines = 2,
2421b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
243846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
244846a44d7SGang Ba };
245846a44d7SGang Ba 
246ed81cd6eSKent Russell static const struct kfd_device_info vegam_device_info = {
247ed81cd6eSKent Russell 	.asic_family = CHIP_VEGAM,
248*c181159aSYong Zhao 	.asic_name = "vegam",
249ed81cd6eSKent Russell 	.max_pasid_bits = 16,
250ed81cd6eSKent Russell 	.max_no_of_hqd  = 24,
251ed81cd6eSKent Russell 	.doorbell_size  = 4,
252ed81cd6eSKent Russell 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
253ed81cd6eSKent Russell 	.event_interrupt_class = &event_interrupt_class_cik,
254ed81cd6eSKent Russell 	.num_of_watch_points = 4,
255ed81cd6eSKent Russell 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
256ed81cd6eSKent Russell 	.supports_cwsr = true,
257ed81cd6eSKent Russell 	.needs_iommu_device = false,
258ed81cd6eSKent Russell 	.needs_pci_atomics = true,
259ed81cd6eSKent Russell 	.num_sdma_engines = 2,
260ed81cd6eSKent Russell 	.num_xgmi_sdma_engines = 0,
261a3084e6cSFelix Kuehling 	.num_sdma_queues_per_engine = 2,
262a3084e6cSFelix Kuehling };
263a3084e6cSFelix Kuehling 
264389056e5SFelix Kuehling static const struct kfd_device_info vega10_device_info = {
265389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
266*c181159aSYong Zhao 	.asic_name = "vega10",
267389056e5SFelix Kuehling 	.max_pasid_bits = 16,
268389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
269389056e5SFelix Kuehling 	.doorbell_size  = 8,
270389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
271389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
272389056e5SFelix Kuehling 	.num_of_watch_points = 4,
273389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
274389056e5SFelix Kuehling 	.supports_cwsr = true,
275389056e5SFelix Kuehling 	.needs_iommu_device = false,
276389056e5SFelix Kuehling 	.needs_pci_atomics = false,
27798bb9222SYong Zhao 	.num_sdma_engines = 2,
2781b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
279d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
280389056e5SFelix Kuehling };
281389056e5SFelix Kuehling 
282389056e5SFelix Kuehling static const struct kfd_device_info vega10_vf_device_info = {
283389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
284*c181159aSYong Zhao 	.asic_name = "vega10",
285389056e5SFelix Kuehling 	.max_pasid_bits = 16,
286389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
287389056e5SFelix Kuehling 	.doorbell_size  = 8,
288389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
289389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
290389056e5SFelix Kuehling 	.num_of_watch_points = 4,
291389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
292389056e5SFelix Kuehling 	.supports_cwsr = true,
293389056e5SFelix Kuehling 	.needs_iommu_device = false,
294389056e5SFelix Kuehling 	.needs_pci_atomics = false,
29598bb9222SYong Zhao 	.num_sdma_engines = 2,
2961b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
297d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
298389056e5SFelix Kuehling };
299389056e5SFelix Kuehling 
300846a44d7SGang Ba static const struct kfd_device_info vega12_device_info = {
301846a44d7SGang Ba 	.asic_family = CHIP_VEGA12,
302*c181159aSYong Zhao 	.asic_name = "vega12",
303846a44d7SGang Ba 	.max_pasid_bits = 16,
304846a44d7SGang Ba 	.max_no_of_hqd  = 24,
305846a44d7SGang Ba 	.doorbell_size  = 8,
306846a44d7SGang Ba 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
307846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_v9,
308846a44d7SGang Ba 	.num_of_watch_points = 4,
309846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
310846a44d7SGang Ba 	.supports_cwsr = true,
311846a44d7SGang Ba 	.needs_iommu_device = false,
312846a44d7SGang Ba 	.needs_pci_atomics = false,
313846a44d7SGang Ba 	.num_sdma_engines = 2,
3141b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
315846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
316846a44d7SGang Ba };
317846a44d7SGang Ba 
31822a3a294SShaoyun Liu static const struct kfd_device_info vega20_device_info = {
31922a3a294SShaoyun Liu 	.asic_family = CHIP_VEGA20,
320*c181159aSYong Zhao 	.asic_name = "vega20",
32122a3a294SShaoyun Liu 	.max_pasid_bits = 16,
32222a3a294SShaoyun Liu 	.max_no_of_hqd	= 24,
32322a3a294SShaoyun Liu 	.doorbell_size	= 8,
32422a3a294SShaoyun Liu 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
32522a3a294SShaoyun Liu 	.event_interrupt_class = &event_interrupt_class_v9,
32622a3a294SShaoyun Liu 	.num_of_watch_points = 4,
32722a3a294SShaoyun Liu 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
32822a3a294SShaoyun Liu 	.supports_cwsr = true,
32922a3a294SShaoyun Liu 	.needs_iommu_device = false,
330006a0b3dSShaoyun Liu 	.needs_pci_atomics = false,
33122a3a294SShaoyun Liu 	.num_sdma_engines = 2,
3321b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
33322a3a294SShaoyun Liu 	.num_sdma_queues_per_engine = 8,
33422a3a294SShaoyun Liu };
33522a3a294SShaoyun Liu 
33649adcf8aSYong Zhao static const struct kfd_device_info arcturus_device_info = {
33749adcf8aSYong Zhao 	.asic_family = CHIP_ARCTURUS,
338*c181159aSYong Zhao 	.asic_name = "arcturus",
33949adcf8aSYong Zhao 	.max_pasid_bits = 16,
34049adcf8aSYong Zhao 	.max_no_of_hqd	= 24,
34149adcf8aSYong Zhao 	.doorbell_size	= 8,
34249adcf8aSYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
34349adcf8aSYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
34449adcf8aSYong Zhao 	.num_of_watch_points = 4,
34549adcf8aSYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
34649adcf8aSYong Zhao 	.supports_cwsr = true,
34749adcf8aSYong Zhao 	.needs_iommu_device = false,
34849adcf8aSYong Zhao 	.needs_pci_atomics = false,
349b6689cf7SOak Zeng 	.num_sdma_engines = 2,
350b6689cf7SOak Zeng 	.num_xgmi_sdma_engines = 6,
35149adcf8aSYong Zhao 	.num_sdma_queues_per_engine = 8,
35249adcf8aSYong Zhao };
35349adcf8aSYong Zhao 
35414328aa5SPhilip Cox static const struct kfd_device_info navi10_device_info = {
35514328aa5SPhilip Cox 	.asic_family = CHIP_NAVI10,
356*c181159aSYong Zhao 	.asic_name = "navi10",
35714328aa5SPhilip Cox 	.max_pasid_bits = 16,
35814328aa5SPhilip Cox 	.max_no_of_hqd  = 24,
35914328aa5SPhilip Cox 	.doorbell_size  = 8,
36014328aa5SPhilip Cox 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
36114328aa5SPhilip Cox 	.event_interrupt_class = &event_interrupt_class_v9,
36214328aa5SPhilip Cox 	.num_of_watch_points = 4,
36314328aa5SPhilip Cox 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
36414328aa5SPhilip Cox 	.needs_iommu_device = false,
36514328aa5SPhilip Cox 	.supports_cwsr = true,
36614328aa5SPhilip Cox 	.needs_pci_atomics = false,
36714328aa5SPhilip Cox 	.num_sdma_engines = 2,
36814328aa5SPhilip Cox 	.num_xgmi_sdma_engines = 0,
36914328aa5SPhilip Cox 	.num_sdma_queues_per_engine = 8,
37014328aa5SPhilip Cox };
37114328aa5SPhilip Cox 
3724a488a7aSOded Gabbay struct kfd_deviceid {
3734a488a7aSOded Gabbay 	unsigned short did;
3744a488a7aSOded Gabbay 	const struct kfd_device_info *device_info;
3754a488a7aSOded Gabbay };
3764a488a7aSOded Gabbay 
3774a488a7aSOded Gabbay static const struct kfd_deviceid supported_devices[] = {
37864d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
3794a488a7aSOded Gabbay 	{ 0x1304, &kaveri_device_info },	/* Kaveri */
3804a488a7aSOded Gabbay 	{ 0x1305, &kaveri_device_info },	/* Kaveri */
3814a488a7aSOded Gabbay 	{ 0x1306, &kaveri_device_info },	/* Kaveri */
3824a488a7aSOded Gabbay 	{ 0x1307, &kaveri_device_info },	/* Kaveri */
3834a488a7aSOded Gabbay 	{ 0x1309, &kaveri_device_info },	/* Kaveri */
3844a488a7aSOded Gabbay 	{ 0x130A, &kaveri_device_info },	/* Kaveri */
3854a488a7aSOded Gabbay 	{ 0x130B, &kaveri_device_info },	/* Kaveri */
3864a488a7aSOded Gabbay 	{ 0x130C, &kaveri_device_info },	/* Kaveri */
3874a488a7aSOded Gabbay 	{ 0x130D, &kaveri_device_info },	/* Kaveri */
3884a488a7aSOded Gabbay 	{ 0x130E, &kaveri_device_info },	/* Kaveri */
3894a488a7aSOded Gabbay 	{ 0x130F, &kaveri_device_info },	/* Kaveri */
3904a488a7aSOded Gabbay 	{ 0x1310, &kaveri_device_info },	/* Kaveri */
3914a488a7aSOded Gabbay 	{ 0x1311, &kaveri_device_info },	/* Kaveri */
3924a488a7aSOded Gabbay 	{ 0x1312, &kaveri_device_info },	/* Kaveri */
3934a488a7aSOded Gabbay 	{ 0x1313, &kaveri_device_info },	/* Kaveri */
3944a488a7aSOded Gabbay 	{ 0x1315, &kaveri_device_info },	/* Kaveri */
3954a488a7aSOded Gabbay 	{ 0x1316, &kaveri_device_info },	/* Kaveri */
3964a488a7aSOded Gabbay 	{ 0x1317, &kaveri_device_info },	/* Kaveri */
3974a488a7aSOded Gabbay 	{ 0x1318, &kaveri_device_info },	/* Kaveri */
3984a488a7aSOded Gabbay 	{ 0x131B, &kaveri_device_info },	/* Kaveri */
3994a488a7aSOded Gabbay 	{ 0x131C, &kaveri_device_info },	/* Kaveri */
400123576d1SBen Goz 	{ 0x131D, &kaveri_device_info },	/* Kaveri */
401123576d1SBen Goz 	{ 0x9870, &carrizo_device_info },	/* Carrizo */
402123576d1SBen Goz 	{ 0x9874, &carrizo_device_info },	/* Carrizo */
403123576d1SBen Goz 	{ 0x9875, &carrizo_device_info },	/* Carrizo */
404123576d1SBen Goz 	{ 0x9876, &carrizo_device_info },	/* Carrizo */
405a3084e6cSFelix Kuehling 	{ 0x9877, &carrizo_device_info },	/* Carrizo */
4064d663df6SYong Zhao 	{ 0x15DD, &raven_device_info },		/* Raven */
407e7ad8855SAlex Deucher 	{ 0x15D8, &raven_device_info },		/* Raven */
40864d1c3a4SFelix Kuehling #endif
409a3084e6cSFelix Kuehling 	{ 0x67A0, &hawaii_device_info },	/* Hawaii */
410a3084e6cSFelix Kuehling 	{ 0x67A1, &hawaii_device_info },	/* Hawaii */
411a3084e6cSFelix Kuehling 	{ 0x67A2, &hawaii_device_info },	/* Hawaii */
412a3084e6cSFelix Kuehling 	{ 0x67A8, &hawaii_device_info },	/* Hawaii */
413a3084e6cSFelix Kuehling 	{ 0x67A9, &hawaii_device_info },	/* Hawaii */
414a3084e6cSFelix Kuehling 	{ 0x67AA, &hawaii_device_info },	/* Hawaii */
415a3084e6cSFelix Kuehling 	{ 0x67B0, &hawaii_device_info },	/* Hawaii */
416a3084e6cSFelix Kuehling 	{ 0x67B1, &hawaii_device_info },	/* Hawaii */
417a3084e6cSFelix Kuehling 	{ 0x67B8, &hawaii_device_info },	/* Hawaii */
418a3084e6cSFelix Kuehling 	{ 0x67B9, &hawaii_device_info },	/* Hawaii */
419a3084e6cSFelix Kuehling 	{ 0x67BA, &hawaii_device_info },	/* Hawaii */
420a3084e6cSFelix Kuehling 	{ 0x67BE, &hawaii_device_info },	/* Hawaii */
421a3084e6cSFelix Kuehling 	{ 0x6920, &tonga_device_info },		/* Tonga */
422a3084e6cSFelix Kuehling 	{ 0x6921, &tonga_device_info },		/* Tonga */
423a3084e6cSFelix Kuehling 	{ 0x6928, &tonga_device_info },		/* Tonga */
424a3084e6cSFelix Kuehling 	{ 0x6929, &tonga_device_info },		/* Tonga */
425a3084e6cSFelix Kuehling 	{ 0x692B, &tonga_device_info },		/* Tonga */
426a3084e6cSFelix Kuehling 	{ 0x6938, &tonga_device_info },		/* Tonga */
427a3084e6cSFelix Kuehling 	{ 0x6939, &tonga_device_info },		/* Tonga */
428a3084e6cSFelix Kuehling 	{ 0x7300, &fiji_device_info },		/* Fiji */
429a3084e6cSFelix Kuehling 	{ 0x730F, &fiji_vf_device_info },	/* Fiji vf*/
430a3084e6cSFelix Kuehling 	{ 0x67C0, &polaris10_device_info },	/* Polaris10 */
431a3084e6cSFelix Kuehling 	{ 0x67C1, &polaris10_device_info },	/* Polaris10 */
432a3084e6cSFelix Kuehling 	{ 0x67C2, &polaris10_device_info },	/* Polaris10 */
433a3084e6cSFelix Kuehling 	{ 0x67C4, &polaris10_device_info },	/* Polaris10 */
434a3084e6cSFelix Kuehling 	{ 0x67C7, &polaris10_device_info },	/* Polaris10 */
435a3084e6cSFelix Kuehling 	{ 0x67C8, &polaris10_device_info },	/* Polaris10 */
436a3084e6cSFelix Kuehling 	{ 0x67C9, &polaris10_device_info },	/* Polaris10 */
437a3084e6cSFelix Kuehling 	{ 0x67CA, &polaris10_device_info },	/* Polaris10 */
438a3084e6cSFelix Kuehling 	{ 0x67CC, &polaris10_device_info },	/* Polaris10 */
439a3084e6cSFelix Kuehling 	{ 0x67CF, &polaris10_device_info },	/* Polaris10 */
440a3084e6cSFelix Kuehling 	{ 0x67D0, &polaris10_vf_device_info },	/* Polaris10 vf*/
441a3084e6cSFelix Kuehling 	{ 0x67DF, &polaris10_device_info },	/* Polaris10 */
4420a5a9c27SKent Russell 	{ 0x6FDF, &polaris10_device_info },	/* Polaris10 */
443a3084e6cSFelix Kuehling 	{ 0x67E0, &polaris11_device_info },	/* Polaris11 */
444a3084e6cSFelix Kuehling 	{ 0x67E1, &polaris11_device_info },	/* Polaris11 */
445a3084e6cSFelix Kuehling 	{ 0x67E3, &polaris11_device_info },	/* Polaris11 */
446a3084e6cSFelix Kuehling 	{ 0x67E7, &polaris11_device_info },	/* Polaris11 */
447a3084e6cSFelix Kuehling 	{ 0x67E8, &polaris11_device_info },	/* Polaris11 */
448a3084e6cSFelix Kuehling 	{ 0x67E9, &polaris11_device_info },	/* Polaris11 */
449a3084e6cSFelix Kuehling 	{ 0x67EB, &polaris11_device_info },	/* Polaris11 */
450a3084e6cSFelix Kuehling 	{ 0x67EF, &polaris11_device_info },	/* Polaris11 */
451a3084e6cSFelix Kuehling 	{ 0x67FF, &polaris11_device_info },	/* Polaris11 */
452846a44d7SGang Ba 	{ 0x6980, &polaris12_device_info },	/* Polaris12 */
453846a44d7SGang Ba 	{ 0x6981, &polaris12_device_info },	/* Polaris12 */
454846a44d7SGang Ba 	{ 0x6985, &polaris12_device_info },	/* Polaris12 */
455846a44d7SGang Ba 	{ 0x6986, &polaris12_device_info },	/* Polaris12 */
456846a44d7SGang Ba 	{ 0x6987, &polaris12_device_info },	/* Polaris12 */
457846a44d7SGang Ba 	{ 0x6995, &polaris12_device_info },	/* Polaris12 */
458846a44d7SGang Ba 	{ 0x6997, &polaris12_device_info },	/* Polaris12 */
459846a44d7SGang Ba 	{ 0x699F, &polaris12_device_info },	/* Polaris12 */
460ed81cd6eSKent Russell 	{ 0x694C, &vegam_device_info },		/* VegaM */
461ed81cd6eSKent Russell 	{ 0x694E, &vegam_device_info },		/* VegaM */
462ed81cd6eSKent Russell 	{ 0x694F, &vegam_device_info },		/* VegaM */
463389056e5SFelix Kuehling 	{ 0x6860, &vega10_device_info },	/* Vega10 */
464389056e5SFelix Kuehling 	{ 0x6861, &vega10_device_info },	/* Vega10 */
465389056e5SFelix Kuehling 	{ 0x6862, &vega10_device_info },	/* Vega10 */
466389056e5SFelix Kuehling 	{ 0x6863, &vega10_device_info },	/* Vega10 */
467389056e5SFelix Kuehling 	{ 0x6864, &vega10_device_info },	/* Vega10 */
468389056e5SFelix Kuehling 	{ 0x6867, &vega10_device_info },	/* Vega10 */
469389056e5SFelix Kuehling 	{ 0x6868, &vega10_device_info },	/* Vega10 */
470756e16bfSAlex Deucher 	{ 0x6869, &vega10_device_info },	/* Vega10 */
471756e16bfSAlex Deucher 	{ 0x686A, &vega10_device_info },	/* Vega10 */
472756e16bfSAlex Deucher 	{ 0x686B, &vega10_device_info },	/* Vega10 */
473389056e5SFelix Kuehling 	{ 0x686C, &vega10_vf_device_info },	/* Vega10  vf*/
474756e16bfSAlex Deucher 	{ 0x686D, &vega10_device_info },	/* Vega10 */
475756e16bfSAlex Deucher 	{ 0x686E, &vega10_device_info },	/* Vega10 */
476756e16bfSAlex Deucher 	{ 0x686F, &vega10_device_info },	/* Vega10 */
477389056e5SFelix Kuehling 	{ 0x687F, &vega10_device_info },	/* Vega10 */
478846a44d7SGang Ba 	{ 0x69A0, &vega12_device_info },	/* Vega12 */
479846a44d7SGang Ba 	{ 0x69A1, &vega12_device_info },	/* Vega12 */
480846a44d7SGang Ba 	{ 0x69A2, &vega12_device_info },	/* Vega12 */
481846a44d7SGang Ba 	{ 0x69A3, &vega12_device_info },	/* Vega12 */
482846a44d7SGang Ba 	{ 0x69AF, &vega12_device_info },	/* Vega12 */
48322a3a294SShaoyun Liu 	{ 0x66a0, &vega20_device_info },	/* Vega20 */
48422a3a294SShaoyun Liu 	{ 0x66a1, &vega20_device_info },	/* Vega20 */
48522a3a294SShaoyun Liu 	{ 0x66a2, &vega20_device_info },	/* Vega20 */
48622a3a294SShaoyun Liu 	{ 0x66a3, &vega20_device_info },	/* Vega20 */
4879bd206f8SAlex Deucher 	{ 0x66a4, &vega20_device_info },	/* Vega20 */
48822a3a294SShaoyun Liu 	{ 0x66a7, &vega20_device_info },	/* Vega20 */
48914328aa5SPhilip Cox 	{ 0x66af, &vega20_device_info },	/* Vega20 */
490e30d90fcSOak Zeng 	{ 0x738C, &arcturus_device_info },	/* Arcturus */
491e30d90fcSOak Zeng 	{ 0x7388, &arcturus_device_info },	/* Arcturus */
492e30d90fcSOak Zeng 	{ 0x738E, &arcturus_device_info },	/* Arcturus */
49314328aa5SPhilip Cox 	{ 0x7310, &navi10_device_info },	/* Navi10 */
49414328aa5SPhilip Cox 	{ 0x7312, &navi10_device_info },	/* Navi10 */
49514328aa5SPhilip Cox 	{ 0x7318, &navi10_device_info },	/* Navi10 */
49614328aa5SPhilip Cox 	{ 0x731a, &navi10_device_info },	/* Navi10 */
49714328aa5SPhilip Cox 	{ 0x731f, &navi10_device_info },	/* Navi10 */
4984a488a7aSOded Gabbay };
4994a488a7aSOded Gabbay 
5006e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
5016e81090bSOded Gabbay 				unsigned int chunk_size);
5026e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd);
5036e81090bSOded Gabbay 
504b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd);
505b8935a7cSYong Zhao 
5064a488a7aSOded Gabbay static const struct kfd_device_info *lookup_device_info(unsigned short did)
5074a488a7aSOded Gabbay {
5084a488a7aSOded Gabbay 	size_t i;
5094a488a7aSOded Gabbay 
5104a488a7aSOded Gabbay 	for (i = 0; i < ARRAY_SIZE(supported_devices); i++) {
5114a488a7aSOded Gabbay 		if (supported_devices[i].did == did) {
51232fa8219SFelix Kuehling 			WARN_ON(!supported_devices[i].device_info);
5134a488a7aSOded Gabbay 			return supported_devices[i].device_info;
5144a488a7aSOded Gabbay 		}
5154a488a7aSOded Gabbay 	}
5164a488a7aSOded Gabbay 
5174ebc7182SYong Zhao 	dev_warn(kfd_device, "DID %04x is missing in supported_devices\n",
5184ebc7182SYong Zhao 		 did);
5194ebc7182SYong Zhao 
5204a488a7aSOded Gabbay 	return NULL;
5214a488a7aSOded Gabbay }
5224a488a7aSOded Gabbay 
523cea405b1SXihan Zhang struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd,
524cea405b1SXihan Zhang 	struct pci_dev *pdev, const struct kfd2kgd_calls *f2g)
5254a488a7aSOded Gabbay {
5264a488a7aSOded Gabbay 	struct kfd_dev *kfd;
5274a488a7aSOded Gabbay 	const struct kfd_device_info *device_info =
5284a488a7aSOded Gabbay 					lookup_device_info(pdev->device);
5294a488a7aSOded Gabbay 
5304ebc7182SYong Zhao 	if (!device_info) {
5314ebc7182SYong Zhao 		dev_err(kfd_device, "kgd2kfd_probe failed\n");
5324a488a7aSOded Gabbay 		return NULL;
5334ebc7182SYong Zhao 	}
5344a488a7aSOded Gabbay 
535d35f00d8SEric Huang 	kfd = kzalloc(sizeof(*kfd), GFP_KERNEL);
536d35f00d8SEric Huang 	if (!kfd)
537d35f00d8SEric Huang 		return NULL;
538d35f00d8SEric Huang 
5396106dce9Swelu 	/* Allow BIF to recode atomics to PCIe 3.0 AtomicOps.
5406106dce9Swelu 	 * 32 and 64-bit requests are possible and must be
5416106dce9Swelu 	 * supported.
5423ee2d00cSFelix Kuehling 	 */
543aabf3a95SJack Xiao 	kfd->pci_atomic_requested = amdgpu_amdkfd_have_atomics_support(kgd);
544aabf3a95SJack Xiao 	if (device_info->needs_pci_atomics &&
545aabf3a95SJack Xiao 	    !kfd->pci_atomic_requested) {
5463ee2d00cSFelix Kuehling 		dev_info(kfd_device,
5476106dce9Swelu 			 "skipped device %x:%x, PCI rejects atomics\n",
5483ee2d00cSFelix Kuehling 			 pdev->vendor, pdev->device);
549d35f00d8SEric Huang 		kfree(kfd);
5503ee2d00cSFelix Kuehling 		return NULL;
551aabf3a95SJack Xiao 	}
5524a488a7aSOded Gabbay 
5534a488a7aSOded Gabbay 	kfd->kgd = kgd;
5544a488a7aSOded Gabbay 	kfd->device_info = device_info;
5554a488a7aSOded Gabbay 	kfd->pdev = pdev;
55619f6d2a6SOded Gabbay 	kfd->init_complete = false;
557cea405b1SXihan Zhang 	kfd->kfd2kgd = f2g;
55843d8107fSHarish Kasiviswanathan 	atomic_set(&kfd->compute_profile, 0);
559cea405b1SXihan Zhang 
560cea405b1SXihan Zhang 	mutex_init(&kfd->doorbell_mutex);
561cea405b1SXihan Zhang 	memset(&kfd->doorbell_available_index, 0,
562cea405b1SXihan Zhang 		sizeof(kfd->doorbell_available_index));
5634a488a7aSOded Gabbay 
5649b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
5659b54d201SEric Huang 
5664a488a7aSOded Gabbay 	return kfd;
5674a488a7aSOded Gabbay }
5684a488a7aSOded Gabbay 
569373d7080SFelix Kuehling static void kfd_cwsr_init(struct kfd_dev *kfd)
570373d7080SFelix Kuehling {
571373d7080SFelix Kuehling 	if (cwsr_enable && kfd->device_info->supports_cwsr) {
5723e76c239SFelix Kuehling 		if (kfd->device_info->asic_family < CHIP_VEGA10) {
573373d7080SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx8_hex) > PAGE_SIZE);
574373d7080SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx8_hex;
575373d7080SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx8_hex);
5763baa24f0SOak Zeng 		} else if (kfd->device_info->asic_family == CHIP_ARCTURUS) {
5773baa24f0SOak Zeng 			BUILD_BUG_ON(sizeof(cwsr_trap_arcturus_hex) > PAGE_SIZE);
5783baa24f0SOak Zeng 			kfd->cwsr_isa = cwsr_trap_arcturus_hex;
5793baa24f0SOak Zeng 			kfd->cwsr_isa_size = sizeof(cwsr_trap_arcturus_hex);
58014328aa5SPhilip Cox 		} else if (kfd->device_info->asic_family < CHIP_NAVI10) {
5813e76c239SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx9_hex) > PAGE_SIZE);
5823e76c239SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx9_hex;
5833e76c239SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx9_hex);
58414328aa5SPhilip Cox 		} else {
58514328aa5SPhilip Cox 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx10_hex) > PAGE_SIZE);
58614328aa5SPhilip Cox 			kfd->cwsr_isa = cwsr_trap_gfx10_hex;
58714328aa5SPhilip Cox 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx10_hex);
5883e76c239SFelix Kuehling 		}
5893e76c239SFelix Kuehling 
590373d7080SFelix Kuehling 		kfd->cwsr_enabled = true;
591373d7080SFelix Kuehling 	}
592373d7080SFelix Kuehling }
593373d7080SFelix Kuehling 
5944a488a7aSOded Gabbay bool kgd2kfd_device_init(struct kfd_dev *kfd,
5954a488a7aSOded Gabbay 			 const struct kgd2kfd_shared_resources *gpu_resources)
5964a488a7aSOded Gabbay {
59719f6d2a6SOded Gabbay 	unsigned int size;
59819f6d2a6SOded Gabbay 
5990da8b10eSAmber Lin 	kfd->mec_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
6005ade6c9cSFelix Kuehling 			KGD_ENGINE_MEC1);
6010da8b10eSAmber Lin 	kfd->sdma_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
6025ade6c9cSFelix Kuehling 			KGD_ENGINE_SDMA1);
6034a488a7aSOded Gabbay 	kfd->shared_resources = *gpu_resources;
6044a488a7aSOded Gabbay 
60544008d7aSYong Zhao 	kfd->vm_info.first_vmid_kfd = ffs(gpu_resources->compute_vmid_bitmap)-1;
60644008d7aSYong Zhao 	kfd->vm_info.last_vmid_kfd = fls(gpu_resources->compute_vmid_bitmap)-1;
60744008d7aSYong Zhao 	kfd->vm_info.vmid_num_kfd = kfd->vm_info.last_vmid_kfd
60844008d7aSYong Zhao 			- kfd->vm_info.first_vmid_kfd + 1;
60944008d7aSYong Zhao 
610a99c6d4fSFelix Kuehling 	/* Verify module parameters regarding mapped process number*/
611a99c6d4fSFelix Kuehling 	if ((hws_max_conc_proc < 0)
612a99c6d4fSFelix Kuehling 			|| (hws_max_conc_proc > kfd->vm_info.vmid_num_kfd)) {
613a99c6d4fSFelix Kuehling 		dev_err(kfd_device,
614a99c6d4fSFelix Kuehling 			"hws_max_conc_proc %d must be between 0 and %d, use %d instead\n",
615a99c6d4fSFelix Kuehling 			hws_max_conc_proc, kfd->vm_info.vmid_num_kfd,
616a99c6d4fSFelix Kuehling 			kfd->vm_info.vmid_num_kfd);
617a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = kfd->vm_info.vmid_num_kfd;
618a99c6d4fSFelix Kuehling 	} else
619a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = hws_max_conc_proc;
620a99c6d4fSFelix Kuehling 
621e09d4fc8SOak Zeng 	/* Allocate global GWS that is shared by all KFD processes */
622e09d4fc8SOak Zeng 	if (hws_gws_support && amdgpu_amdkfd_alloc_gws(kfd->kgd,
623e09d4fc8SOak Zeng 			amdgpu_amdkfd_get_num_gws(kfd->kgd), &kfd->gws)) {
624e09d4fc8SOak Zeng 		dev_err(kfd_device, "Could not allocate %d gws\n",
625e09d4fc8SOak Zeng 			amdgpu_amdkfd_get_num_gws(kfd->kgd));
626e09d4fc8SOak Zeng 		goto out;
627e09d4fc8SOak Zeng 	}
62819f6d2a6SOded Gabbay 	/* calculate max size of mqds needed for queues */
629b8cbab04SOded Gabbay 	size = max_num_of_queues_per_device *
63019f6d2a6SOded Gabbay 			kfd->device_info->mqd_size_aligned;
63119f6d2a6SOded Gabbay 
632e18e794eSOded Gabbay 	/*
633e18e794eSOded Gabbay 	 * calculate max size of runlist packet.
634e18e794eSOded Gabbay 	 * There can be only 2 packets at once
635e18e794eSOded Gabbay 	 */
636507968ddSFelix Kuehling 	size += (KFD_MAX_NUM_OF_PROCESSES * sizeof(struct pm4_mes_map_process) +
637507968ddSFelix Kuehling 		max_num_of_queues_per_device * sizeof(struct pm4_mes_map_queues)
638507968ddSFelix Kuehling 		+ sizeof(struct pm4_mes_runlist)) * 2;
639e18e794eSOded Gabbay 
640e18e794eSOded Gabbay 	/* Add size of HIQ & DIQ */
641e18e794eSOded Gabbay 	size += KFD_KERNEL_QUEUE_SIZE * 2;
642e18e794eSOded Gabbay 
643e18e794eSOded Gabbay 	/* add another 512KB for all other allocations on gart (HPD, fences) */
64419f6d2a6SOded Gabbay 	size += 512 * 1024;
64519f6d2a6SOded Gabbay 
6467cd52c91SAmber Lin 	if (amdgpu_amdkfd_alloc_gtt_mem(
647cea405b1SXihan Zhang 			kfd->kgd, size, &kfd->gtt_mem,
64815426dbbSYong Zhao 			&kfd->gtt_start_gpu_addr, &kfd->gtt_start_cpu_ptr,
64915426dbbSYong Zhao 			false)) {
65079775b62SKent Russell 		dev_err(kfd_device, "Could not allocate %d bytes\n", size);
651e09d4fc8SOak Zeng 		goto alloc_gtt_mem_failure;
65219f6d2a6SOded Gabbay 	}
65319f6d2a6SOded Gabbay 
65479775b62SKent Russell 	dev_info(kfd_device, "Allocated %d bytes on gart\n", size);
655e18e794eSOded Gabbay 
65673a1da0bSOded Gabbay 	/* Initialize GTT sa with 512 byte chunk size */
65773a1da0bSOded Gabbay 	if (kfd_gtt_sa_init(kfd, size, 512) != 0) {
65879775b62SKent Russell 		dev_err(kfd_device, "Error initializing gtt sub-allocator\n");
65973a1da0bSOded Gabbay 		goto kfd_gtt_sa_init_error;
66073a1da0bSOded Gabbay 	}
66173a1da0bSOded Gabbay 
662735df2baSFelix Kuehling 	if (kfd_doorbell_init(kfd)) {
663735df2baSFelix Kuehling 		dev_err(kfd_device,
664735df2baSFelix Kuehling 			"Error initializing doorbell aperture\n");
665735df2baSFelix Kuehling 		goto kfd_doorbell_error;
666735df2baSFelix Kuehling 	}
66719f6d2a6SOded Gabbay 
6680c1690e3SShaoyun Liu 	if (kfd->kfd2kgd->get_hive_id)
6690c1690e3SShaoyun Liu 		kfd->hive_id = kfd->kfd2kgd->get_hive_id(kfd->kgd);
6700c1690e3SShaoyun Liu 
6712249d558SAndrew Lewycky 	if (kfd_interrupt_init(kfd)) {
67279775b62SKent Russell 		dev_err(kfd_device, "Error initializing interrupts\n");
6732249d558SAndrew Lewycky 		goto kfd_interrupt_error;
6742249d558SAndrew Lewycky 	}
6752249d558SAndrew Lewycky 
67664c7f8cfSBen Goz 	kfd->dqm = device_queue_manager_init(kfd);
67764c7f8cfSBen Goz 	if (!kfd->dqm) {
67879775b62SKent Russell 		dev_err(kfd_device, "Error initializing queue manager\n");
67964c7f8cfSBen Goz 		goto device_queue_manager_error;
68064c7f8cfSBen Goz 	}
68164c7f8cfSBen Goz 
68264d1c3a4SFelix Kuehling 	if (kfd_iommu_device_init(kfd)) {
68364d1c3a4SFelix Kuehling 		dev_err(kfd_device, "Error initializing iommuv2\n");
68464d1c3a4SFelix Kuehling 		goto device_iommu_error;
68564c7f8cfSBen Goz 	}
68664c7f8cfSBen Goz 
687373d7080SFelix Kuehling 	kfd_cwsr_init(kfd);
688373d7080SFelix Kuehling 
689b8935a7cSYong Zhao 	if (kfd_resume(kfd))
690b8935a7cSYong Zhao 		goto kfd_resume_error;
691b8935a7cSYong Zhao 
692fbeb661bSYair Shachar 	kfd->dbgmgr = NULL;
693fbeb661bSYair Shachar 
694465ab9e0SOak Zeng 	if (kfd_topology_add_device(kfd)) {
695465ab9e0SOak Zeng 		dev_err(kfd_device, "Error adding device to topology\n");
696465ab9e0SOak Zeng 		goto kfd_topology_add_device_error;
697465ab9e0SOak Zeng 	}
698465ab9e0SOak Zeng 
6994a488a7aSOded Gabbay 	kfd->init_complete = true;
70079775b62SKent Russell 	dev_info(kfd_device, "added device %x:%x\n", kfd->pdev->vendor,
7014a488a7aSOded Gabbay 		 kfd->pdev->device);
7024a488a7aSOded Gabbay 
70379775b62SKent Russell 	pr_debug("Starting kfd with the following scheduling policy %d\n",
704d146c5a7SFelix Kuehling 		kfd->dqm->sched_policy);
70564c7f8cfSBen Goz 
70619f6d2a6SOded Gabbay 	goto out;
70719f6d2a6SOded Gabbay 
708465ab9e0SOak Zeng kfd_topology_add_device_error:
709b8935a7cSYong Zhao kfd_resume_error:
71064d1c3a4SFelix Kuehling device_iommu_error:
71164c7f8cfSBen Goz 	device_queue_manager_uninit(kfd->dqm);
71264c7f8cfSBen Goz device_queue_manager_error:
7132249d558SAndrew Lewycky 	kfd_interrupt_exit(kfd);
7142249d558SAndrew Lewycky kfd_interrupt_error:
715735df2baSFelix Kuehling 	kfd_doorbell_fini(kfd);
716735df2baSFelix Kuehling kfd_doorbell_error:
71773a1da0bSOded Gabbay 	kfd_gtt_sa_fini(kfd);
71873a1da0bSOded Gabbay kfd_gtt_sa_init_error:
7197cd52c91SAmber Lin 	amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
720e09d4fc8SOak Zeng alloc_gtt_mem_failure:
721e09d4fc8SOak Zeng 	if (hws_gws_support)
722e09d4fc8SOak Zeng 		amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
72319f6d2a6SOded Gabbay 	dev_err(kfd_device,
72479775b62SKent Russell 		"device %x:%x NOT added due to errors\n",
72519f6d2a6SOded Gabbay 		kfd->pdev->vendor, kfd->pdev->device);
72619f6d2a6SOded Gabbay out:
72719f6d2a6SOded Gabbay 	return kfd->init_complete;
7284a488a7aSOded Gabbay }
7294a488a7aSOded Gabbay 
7304a488a7aSOded Gabbay void kgd2kfd_device_exit(struct kfd_dev *kfd)
7314a488a7aSOded Gabbay {
732b17f068aSOded Gabbay 	if (kfd->init_complete) {
733b8935a7cSYong Zhao 		kgd2kfd_suspend(kfd);
73464c7f8cfSBen Goz 		device_queue_manager_uninit(kfd->dqm);
7352249d558SAndrew Lewycky 		kfd_interrupt_exit(kfd);
73619f6d2a6SOded Gabbay 		kfd_topology_remove_device(kfd);
737735df2baSFelix Kuehling 		kfd_doorbell_fini(kfd);
73873a1da0bSOded Gabbay 		kfd_gtt_sa_fini(kfd);
7397cd52c91SAmber Lin 		amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
740e09d4fc8SOak Zeng 		if (hws_gws_support)
741e09d4fc8SOak Zeng 			amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
742b17f068aSOded Gabbay 	}
7435b5c4e40SEvgeny Pinchuk 
7444a488a7aSOded Gabbay 	kfree(kfd);
7454a488a7aSOded Gabbay }
7464a488a7aSOded Gabbay 
747e3b7a967SShaoyun Liu int kgd2kfd_pre_reset(struct kfd_dev *kfd)
748e3b7a967SShaoyun Liu {
749e42051d2SShaoyun Liu 	if (!kfd->init_complete)
750e42051d2SShaoyun Liu 		return 0;
751e42051d2SShaoyun Liu 	kgd2kfd_suspend(kfd);
752e42051d2SShaoyun Liu 
753e42051d2SShaoyun Liu 	/* hold dqm->lock to prevent further execution*/
754e42051d2SShaoyun Liu 	dqm_lock(kfd->dqm);
755e42051d2SShaoyun Liu 
756e42051d2SShaoyun Liu 	kfd_signal_reset_event(kfd);
757e3b7a967SShaoyun Liu 	return 0;
758e3b7a967SShaoyun Liu }
759e3b7a967SShaoyun Liu 
760e42051d2SShaoyun Liu /*
761e42051d2SShaoyun Liu  * Fix me. KFD won't be able to resume existing process for now.
762e42051d2SShaoyun Liu  * We will keep all existing process in a evicted state and
763e42051d2SShaoyun Liu  * wait the process to be terminated.
764e42051d2SShaoyun Liu  */
765e42051d2SShaoyun Liu 
766e3b7a967SShaoyun Liu int kgd2kfd_post_reset(struct kfd_dev *kfd)
767e3b7a967SShaoyun Liu {
768e42051d2SShaoyun Liu 	int ret, count;
769e42051d2SShaoyun Liu 
770e42051d2SShaoyun Liu 	if (!kfd->init_complete)
771e3b7a967SShaoyun Liu 		return 0;
772e42051d2SShaoyun Liu 
773e42051d2SShaoyun Liu 	dqm_unlock(kfd->dqm);
774e42051d2SShaoyun Liu 
775e42051d2SShaoyun Liu 	ret = kfd_resume(kfd);
776e42051d2SShaoyun Liu 	if (ret)
777e42051d2SShaoyun Liu 		return ret;
778e42051d2SShaoyun Liu 	count = atomic_dec_return(&kfd_locked);
7799b54d201SEric Huang 
7809b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
7819b54d201SEric Huang 
782e42051d2SShaoyun Liu 	return 0;
783e42051d2SShaoyun Liu }
784e42051d2SShaoyun Liu 
785e42051d2SShaoyun Liu bool kfd_is_locked(void)
786e42051d2SShaoyun Liu {
787e42051d2SShaoyun Liu 	return  (atomic_read(&kfd_locked) > 0);
788e3b7a967SShaoyun Liu }
789e3b7a967SShaoyun Liu 
7904a488a7aSOded Gabbay void kgd2kfd_suspend(struct kfd_dev *kfd)
7914a488a7aSOded Gabbay {
792733fa1f7SYong Zhao 	if (!kfd->init_complete)
793733fa1f7SYong Zhao 		return;
794733fa1f7SYong Zhao 
79526103436SFelix Kuehling 	/* For first KFD device suspend all the KFD processes */
796e42051d2SShaoyun Liu 	if (atomic_inc_return(&kfd_locked) == 1)
79726103436SFelix Kuehling 		kfd_suspend_all_processes();
79826103436SFelix Kuehling 
79945c9a5e4SOded Gabbay 	kfd->dqm->ops.stop(kfd->dqm);
800733fa1f7SYong Zhao 
80164d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
8024a488a7aSOded Gabbay }
8034a488a7aSOded Gabbay 
8044a488a7aSOded Gabbay int kgd2kfd_resume(struct kfd_dev *kfd)
8054a488a7aSOded Gabbay {
80626103436SFelix Kuehling 	int ret, count;
80726103436SFelix Kuehling 
808b8935a7cSYong Zhao 	if (!kfd->init_complete)
809b8935a7cSYong Zhao 		return 0;
810b17f068aSOded Gabbay 
81126103436SFelix Kuehling 	ret = kfd_resume(kfd);
81226103436SFelix Kuehling 	if (ret)
81326103436SFelix Kuehling 		return ret;
814b17f068aSOded Gabbay 
815e42051d2SShaoyun Liu 	count = atomic_dec_return(&kfd_locked);
81626103436SFelix Kuehling 	WARN_ONCE(count < 0, "KFD suspend / resume ref. error");
81726103436SFelix Kuehling 	if (count == 0)
81826103436SFelix Kuehling 		ret = kfd_resume_all_processes();
81926103436SFelix Kuehling 
82026103436SFelix Kuehling 	return ret;
8214ebc7182SYong Zhao }
8224ebc7182SYong Zhao 
823b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd)
824b8935a7cSYong Zhao {
825b8935a7cSYong Zhao 	int err = 0;
826b8935a7cSYong Zhao 
82764d1c3a4SFelix Kuehling 	err = kfd_iommu_resume(kfd);
82864d1c3a4SFelix Kuehling 	if (err) {
82964d1c3a4SFelix Kuehling 		dev_err(kfd_device,
83064d1c3a4SFelix Kuehling 			"Failed to resume IOMMU for device %x:%x\n",
83164d1c3a4SFelix Kuehling 			kfd->pdev->vendor, kfd->pdev->device);
83264d1c3a4SFelix Kuehling 		return err;
83364d1c3a4SFelix Kuehling 	}
834733fa1f7SYong Zhao 
835b8935a7cSYong Zhao 	err = kfd->dqm->ops.start(kfd->dqm);
836b8935a7cSYong Zhao 	if (err) {
837b8935a7cSYong Zhao 		dev_err(kfd_device,
838b8935a7cSYong Zhao 			"Error starting queue manager for device %x:%x\n",
839b8935a7cSYong Zhao 			kfd->pdev->vendor, kfd->pdev->device);
840b8935a7cSYong Zhao 		goto dqm_start_error;
841b17f068aSOded Gabbay 	}
842b17f068aSOded Gabbay 
843b8935a7cSYong Zhao 	return err;
844b8935a7cSYong Zhao 
845b8935a7cSYong Zhao dqm_start_error:
84664d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
847b8935a7cSYong Zhao 	return err;
8484a488a7aSOded Gabbay }
8494a488a7aSOded Gabbay 
850b3f5e6b4SAndrew Lewycky /* This is called directly from KGD at ISR. */
851b3f5e6b4SAndrew Lewycky void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
8524a488a7aSOded Gabbay {
85358e69886SLan Xiao 	uint32_t patched_ihre[KFD_MAX_RING_ENTRY_SIZE];
85458e69886SLan Xiao 	bool is_patched = false;
8552383a767SChristian König 	unsigned long flags;
85658e69886SLan Xiao 
8572249d558SAndrew Lewycky 	if (!kfd->init_complete)
8582249d558SAndrew Lewycky 		return;
8592249d558SAndrew Lewycky 
86058e69886SLan Xiao 	if (kfd->device_info->ih_ring_entry_size > sizeof(patched_ihre)) {
86158e69886SLan Xiao 		dev_err_once(kfd_device, "Ring entry too small\n");
86258e69886SLan Xiao 		return;
86358e69886SLan Xiao 	}
86458e69886SLan Xiao 
8652383a767SChristian König 	spin_lock_irqsave(&kfd->interrupt_lock, flags);
8662249d558SAndrew Lewycky 
8672249d558SAndrew Lewycky 	if (kfd->interrupts_active
86858e69886SLan Xiao 	    && interrupt_is_wanted(kfd, ih_ring_entry,
86958e69886SLan Xiao 				   patched_ihre, &is_patched)
87058e69886SLan Xiao 	    && enqueue_ih_ring_entry(kfd,
87158e69886SLan Xiao 				     is_patched ? patched_ihre : ih_ring_entry))
87248e876a2SAndres Rodriguez 		queue_work(kfd->ih_wq, &kfd->interrupt_work);
8732249d558SAndrew Lewycky 
8742383a767SChristian König 	spin_unlock_irqrestore(&kfd->interrupt_lock, flags);
8754a488a7aSOded Gabbay }
8766e81090bSOded Gabbay 
8776b95e797SFelix Kuehling int kgd2kfd_quiesce_mm(struct mm_struct *mm)
8786b95e797SFelix Kuehling {
8796b95e797SFelix Kuehling 	struct kfd_process *p;
8806b95e797SFelix Kuehling 	int r;
8816b95e797SFelix Kuehling 
8826b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
8836b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
8846b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
8856b95e797SFelix Kuehling 	 */
8866b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
8876b95e797SFelix Kuehling 	if (!p)
8886b95e797SFelix Kuehling 		return -ESRCH;
8896b95e797SFelix Kuehling 
8906b95e797SFelix Kuehling 	r = kfd_process_evict_queues(p);
8916b95e797SFelix Kuehling 
8926b95e797SFelix Kuehling 	kfd_unref_process(p);
8936b95e797SFelix Kuehling 	return r;
8946b95e797SFelix Kuehling }
8956b95e797SFelix Kuehling 
8966b95e797SFelix Kuehling int kgd2kfd_resume_mm(struct mm_struct *mm)
8976b95e797SFelix Kuehling {
8986b95e797SFelix Kuehling 	struct kfd_process *p;
8996b95e797SFelix Kuehling 	int r;
9006b95e797SFelix Kuehling 
9016b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
9026b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
9036b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
9046b95e797SFelix Kuehling 	 */
9056b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
9066b95e797SFelix Kuehling 	if (!p)
9076b95e797SFelix Kuehling 		return -ESRCH;
9086b95e797SFelix Kuehling 
9096b95e797SFelix Kuehling 	r = kfd_process_restore_queues(p);
9106b95e797SFelix Kuehling 
9116b95e797SFelix Kuehling 	kfd_unref_process(p);
9126b95e797SFelix Kuehling 	return r;
9136b95e797SFelix Kuehling }
9146b95e797SFelix Kuehling 
91526103436SFelix Kuehling /** kgd2kfd_schedule_evict_and_restore_process - Schedules work queue that will
91626103436SFelix Kuehling  *   prepare for safe eviction of KFD BOs that belong to the specified
91726103436SFelix Kuehling  *   process.
91826103436SFelix Kuehling  *
91926103436SFelix Kuehling  * @mm: mm_struct that identifies the specified KFD process
92026103436SFelix Kuehling  * @fence: eviction fence attached to KFD process BOs
92126103436SFelix Kuehling  *
92226103436SFelix Kuehling  */
92326103436SFelix Kuehling int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm,
92426103436SFelix Kuehling 					       struct dma_fence *fence)
92526103436SFelix Kuehling {
92626103436SFelix Kuehling 	struct kfd_process *p;
92726103436SFelix Kuehling 	unsigned long active_time;
92826103436SFelix Kuehling 	unsigned long delay_jiffies = msecs_to_jiffies(PROCESS_ACTIVE_TIME_MS);
92926103436SFelix Kuehling 
93026103436SFelix Kuehling 	if (!fence)
93126103436SFelix Kuehling 		return -EINVAL;
93226103436SFelix Kuehling 
93326103436SFelix Kuehling 	if (dma_fence_is_signaled(fence))
93426103436SFelix Kuehling 		return 0;
93526103436SFelix Kuehling 
93626103436SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
93726103436SFelix Kuehling 	if (!p)
93826103436SFelix Kuehling 		return -ENODEV;
93926103436SFelix Kuehling 
94026103436SFelix Kuehling 	if (fence->seqno == p->last_eviction_seqno)
94126103436SFelix Kuehling 		goto out;
94226103436SFelix Kuehling 
94326103436SFelix Kuehling 	p->last_eviction_seqno = fence->seqno;
94426103436SFelix Kuehling 
94526103436SFelix Kuehling 	/* Avoid KFD process starvation. Wait for at least
94626103436SFelix Kuehling 	 * PROCESS_ACTIVE_TIME_MS before evicting the process again
94726103436SFelix Kuehling 	 */
94826103436SFelix Kuehling 	active_time = get_jiffies_64() - p->last_restore_timestamp;
94926103436SFelix Kuehling 	if (delay_jiffies > active_time)
95026103436SFelix Kuehling 		delay_jiffies -= active_time;
95126103436SFelix Kuehling 	else
95226103436SFelix Kuehling 		delay_jiffies = 0;
95326103436SFelix Kuehling 
95426103436SFelix Kuehling 	/* During process initialization eviction_work.dwork is initialized
95526103436SFelix Kuehling 	 * to kfd_evict_bo_worker
95626103436SFelix Kuehling 	 */
95726103436SFelix Kuehling 	schedule_delayed_work(&p->eviction_work, delay_jiffies);
95826103436SFelix Kuehling out:
95926103436SFelix Kuehling 	kfd_unref_process(p);
96026103436SFelix Kuehling 	return 0;
96126103436SFelix Kuehling }
96226103436SFelix Kuehling 
9636e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
9646e81090bSOded Gabbay 				unsigned int chunk_size)
9656e81090bSOded Gabbay {
9668625ff9cSFelix Kuehling 	unsigned int num_of_longs;
9676e81090bSOded Gabbay 
96832fa8219SFelix Kuehling 	if (WARN_ON(buf_size < chunk_size))
96932fa8219SFelix Kuehling 		return -EINVAL;
97032fa8219SFelix Kuehling 	if (WARN_ON(buf_size == 0))
97132fa8219SFelix Kuehling 		return -EINVAL;
97232fa8219SFelix Kuehling 	if (WARN_ON(chunk_size == 0))
97332fa8219SFelix Kuehling 		return -EINVAL;
9746e81090bSOded Gabbay 
9756e81090bSOded Gabbay 	kfd->gtt_sa_chunk_size = chunk_size;
9766e81090bSOded Gabbay 	kfd->gtt_sa_num_of_chunks = buf_size / chunk_size;
9776e81090bSOded Gabbay 
9788625ff9cSFelix Kuehling 	num_of_longs = (kfd->gtt_sa_num_of_chunks + BITS_PER_LONG - 1) /
9798625ff9cSFelix Kuehling 		BITS_PER_LONG;
9806e81090bSOded Gabbay 
9818625ff9cSFelix Kuehling 	kfd->gtt_sa_bitmap = kcalloc(num_of_longs, sizeof(long), GFP_KERNEL);
9826e81090bSOded Gabbay 
9836e81090bSOded Gabbay 	if (!kfd->gtt_sa_bitmap)
9846e81090bSOded Gabbay 		return -ENOMEM;
9856e81090bSOded Gabbay 
98679775b62SKent Russell 	pr_debug("gtt_sa_num_of_chunks = %d, gtt_sa_bitmap = %p\n",
9876e81090bSOded Gabbay 			kfd->gtt_sa_num_of_chunks, kfd->gtt_sa_bitmap);
9886e81090bSOded Gabbay 
9896e81090bSOded Gabbay 	mutex_init(&kfd->gtt_sa_lock);
9906e81090bSOded Gabbay 
9916e81090bSOded Gabbay 	return 0;
9926e81090bSOded Gabbay 
9936e81090bSOded Gabbay }
9946e81090bSOded Gabbay 
9956e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd)
9966e81090bSOded Gabbay {
9976e81090bSOded Gabbay 	mutex_destroy(&kfd->gtt_sa_lock);
9986e81090bSOded Gabbay 	kfree(kfd->gtt_sa_bitmap);
9996e81090bSOded Gabbay }
10006e81090bSOded Gabbay 
10016e81090bSOded Gabbay static inline uint64_t kfd_gtt_sa_calc_gpu_addr(uint64_t start_addr,
10026e81090bSOded Gabbay 						unsigned int bit_num,
10036e81090bSOded Gabbay 						unsigned int chunk_size)
10046e81090bSOded Gabbay {
10056e81090bSOded Gabbay 	return start_addr + bit_num * chunk_size;
10066e81090bSOded Gabbay }
10076e81090bSOded Gabbay 
10086e81090bSOded Gabbay static inline uint32_t *kfd_gtt_sa_calc_cpu_addr(void *start_addr,
10096e81090bSOded Gabbay 						unsigned int bit_num,
10106e81090bSOded Gabbay 						unsigned int chunk_size)
10116e81090bSOded Gabbay {
10126e81090bSOded Gabbay 	return (uint32_t *) ((uint64_t) start_addr + bit_num * chunk_size);
10136e81090bSOded Gabbay }
10146e81090bSOded Gabbay 
10156e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size,
10166e81090bSOded Gabbay 			struct kfd_mem_obj **mem_obj)
10176e81090bSOded Gabbay {
10186e81090bSOded Gabbay 	unsigned int found, start_search, cur_size;
10196e81090bSOded Gabbay 
10206e81090bSOded Gabbay 	if (size == 0)
10216e81090bSOded Gabbay 		return -EINVAL;
10226e81090bSOded Gabbay 
10236e81090bSOded Gabbay 	if (size > kfd->gtt_sa_num_of_chunks * kfd->gtt_sa_chunk_size)
10246e81090bSOded Gabbay 		return -ENOMEM;
10256e81090bSOded Gabbay 
10261cd106ecSFelix Kuehling 	*mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
10271cd106ecSFelix Kuehling 	if (!(*mem_obj))
10286e81090bSOded Gabbay 		return -ENOMEM;
10296e81090bSOded Gabbay 
103079775b62SKent Russell 	pr_debug("Allocated mem_obj = %p for size = %d\n", *mem_obj, size);
10316e81090bSOded Gabbay 
10326e81090bSOded Gabbay 	start_search = 0;
10336e81090bSOded Gabbay 
10346e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
10356e81090bSOded Gabbay 
10366e81090bSOded Gabbay kfd_gtt_restart_search:
10376e81090bSOded Gabbay 	/* Find the first chunk that is free */
10386e81090bSOded Gabbay 	found = find_next_zero_bit(kfd->gtt_sa_bitmap,
10396e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks,
10406e81090bSOded Gabbay 					start_search);
10416e81090bSOded Gabbay 
104279775b62SKent Russell 	pr_debug("Found = %d\n", found);
10436e81090bSOded Gabbay 
10446e81090bSOded Gabbay 	/* If there wasn't any free chunk, bail out */
10456e81090bSOded Gabbay 	if (found == kfd->gtt_sa_num_of_chunks)
10466e81090bSOded Gabbay 		goto kfd_gtt_no_free_chunk;
10476e81090bSOded Gabbay 
10486e81090bSOded Gabbay 	/* Update fields of mem_obj */
10496e81090bSOded Gabbay 	(*mem_obj)->range_start = found;
10506e81090bSOded Gabbay 	(*mem_obj)->range_end = found;
10516e81090bSOded Gabbay 	(*mem_obj)->gpu_addr = kfd_gtt_sa_calc_gpu_addr(
10526e81090bSOded Gabbay 					kfd->gtt_start_gpu_addr,
10536e81090bSOded Gabbay 					found,
10546e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
10556e81090bSOded Gabbay 	(*mem_obj)->cpu_ptr = kfd_gtt_sa_calc_cpu_addr(
10566e81090bSOded Gabbay 					kfd->gtt_start_cpu_ptr,
10576e81090bSOded Gabbay 					found,
10586e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
10596e81090bSOded Gabbay 
106079775b62SKent Russell 	pr_debug("gpu_addr = %p, cpu_addr = %p\n",
10616e81090bSOded Gabbay 			(uint64_t *) (*mem_obj)->gpu_addr, (*mem_obj)->cpu_ptr);
10626e81090bSOded Gabbay 
10636e81090bSOded Gabbay 	/* If we need only one chunk, mark it as allocated and get out */
10646e81090bSOded Gabbay 	if (size <= kfd->gtt_sa_chunk_size) {
106579775b62SKent Russell 		pr_debug("Single bit\n");
10666e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
10676e81090bSOded Gabbay 		goto kfd_gtt_out;
10686e81090bSOded Gabbay 	}
10696e81090bSOded Gabbay 
10706e81090bSOded Gabbay 	/* Otherwise, try to see if we have enough contiguous chunks */
10716e81090bSOded Gabbay 	cur_size = size - kfd->gtt_sa_chunk_size;
10726e81090bSOded Gabbay 	do {
10736e81090bSOded Gabbay 		(*mem_obj)->range_end =
10746e81090bSOded Gabbay 			find_next_zero_bit(kfd->gtt_sa_bitmap,
10756e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks, ++found);
10766e81090bSOded Gabbay 		/*
10776e81090bSOded Gabbay 		 * If next free chunk is not contiguous than we need to
10786e81090bSOded Gabbay 		 * restart our search from the last free chunk we found (which
10796e81090bSOded Gabbay 		 * wasn't contiguous to the previous ones
10806e81090bSOded Gabbay 		 */
10816e81090bSOded Gabbay 		if ((*mem_obj)->range_end != found) {
10826e81090bSOded Gabbay 			start_search = found;
10836e81090bSOded Gabbay 			goto kfd_gtt_restart_search;
10846e81090bSOded Gabbay 		}
10856e81090bSOded Gabbay 
10866e81090bSOded Gabbay 		/*
10876e81090bSOded Gabbay 		 * If we reached end of buffer, bail out with error
10886e81090bSOded Gabbay 		 */
10896e81090bSOded Gabbay 		if (found == kfd->gtt_sa_num_of_chunks)
10906e81090bSOded Gabbay 			goto kfd_gtt_no_free_chunk;
10916e81090bSOded Gabbay 
10926e81090bSOded Gabbay 		/* Check if we don't need another chunk */
10936e81090bSOded Gabbay 		if (cur_size <= kfd->gtt_sa_chunk_size)
10946e81090bSOded Gabbay 			cur_size = 0;
10956e81090bSOded Gabbay 		else
10966e81090bSOded Gabbay 			cur_size -= kfd->gtt_sa_chunk_size;
10976e81090bSOded Gabbay 
10986e81090bSOded Gabbay 	} while (cur_size > 0);
10996e81090bSOded Gabbay 
110079775b62SKent Russell 	pr_debug("range_start = %d, range_end = %d\n",
11016e81090bSOded Gabbay 		(*mem_obj)->range_start, (*mem_obj)->range_end);
11026e81090bSOded Gabbay 
11036e81090bSOded Gabbay 	/* Mark the chunks as allocated */
11046e81090bSOded Gabbay 	for (found = (*mem_obj)->range_start;
11056e81090bSOded Gabbay 		found <= (*mem_obj)->range_end;
11066e81090bSOded Gabbay 		found++)
11076e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
11086e81090bSOded Gabbay 
11096e81090bSOded Gabbay kfd_gtt_out:
11106e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11116e81090bSOded Gabbay 	return 0;
11126e81090bSOded Gabbay 
11136e81090bSOded Gabbay kfd_gtt_no_free_chunk:
111479775b62SKent Russell 	pr_debug("Allocation failed with mem_obj = %p\n", mem_obj);
11156e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11166e81090bSOded Gabbay 	kfree(mem_obj);
11176e81090bSOded Gabbay 	return -ENOMEM;
11186e81090bSOded Gabbay }
11196e81090bSOded Gabbay 
11206e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj)
11216e81090bSOded Gabbay {
11226e81090bSOded Gabbay 	unsigned int bit;
11236e81090bSOded Gabbay 
11249216ed29SOded Gabbay 	/* Act like kfree when trying to free a NULL object */
11259216ed29SOded Gabbay 	if (!mem_obj)
11269216ed29SOded Gabbay 		return 0;
11276e81090bSOded Gabbay 
112879775b62SKent Russell 	pr_debug("Free mem_obj = %p, range_start = %d, range_end = %d\n",
11296e81090bSOded Gabbay 			mem_obj, mem_obj->range_start, mem_obj->range_end);
11306e81090bSOded Gabbay 
11316e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
11326e81090bSOded Gabbay 
11336e81090bSOded Gabbay 	/* Mark the chunks as free */
11346e81090bSOded Gabbay 	for (bit = mem_obj->range_start;
11356e81090bSOded Gabbay 		bit <= mem_obj->range_end;
11366e81090bSOded Gabbay 		bit++)
11376e81090bSOded Gabbay 		clear_bit(bit, kfd->gtt_sa_bitmap);
11386e81090bSOded Gabbay 
11396e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11406e81090bSOded Gabbay 
11416e81090bSOded Gabbay 	kfree(mem_obj);
11426e81090bSOded Gabbay 	return 0;
11436e81090bSOded Gabbay }
1144a29ec470SShaoyun Liu 
11459b54d201SEric Huang void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd)
11469b54d201SEric Huang {
11479b54d201SEric Huang 	if (kfd)
11489b54d201SEric Huang 		atomic_inc(&kfd->sram_ecc_flag);
11499b54d201SEric Huang }
11509b54d201SEric Huang 
115143d8107fSHarish Kasiviswanathan void kfd_inc_compute_active(struct kfd_dev *kfd)
115243d8107fSHarish Kasiviswanathan {
115343d8107fSHarish Kasiviswanathan 	if (atomic_inc_return(&kfd->compute_profile) == 1)
115443d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, false);
115543d8107fSHarish Kasiviswanathan }
115643d8107fSHarish Kasiviswanathan 
115743d8107fSHarish Kasiviswanathan void kfd_dec_compute_active(struct kfd_dev *kfd)
115843d8107fSHarish Kasiviswanathan {
115943d8107fSHarish Kasiviswanathan 	int count = atomic_dec_return(&kfd->compute_profile);
116043d8107fSHarish Kasiviswanathan 
116143d8107fSHarish Kasiviswanathan 	if (count == 0)
116243d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, true);
116343d8107fSHarish Kasiviswanathan 	WARN_ONCE(count < 0, "Compute profile ref. count error");
116443d8107fSHarish Kasiviswanathan }
116543d8107fSHarish Kasiviswanathan 
1166a29ec470SShaoyun Liu #if defined(CONFIG_DEBUG_FS)
1167a29ec470SShaoyun Liu 
1168a29ec470SShaoyun Liu /* This function will send a package to HIQ to hang the HWS
1169a29ec470SShaoyun Liu  * which will trigger a GPU reset and bring the HWS back to normal state
1170a29ec470SShaoyun Liu  */
1171a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev)
1172a29ec470SShaoyun Liu {
1173a29ec470SShaoyun Liu 	int r = 0;
1174a29ec470SShaoyun Liu 
1175a29ec470SShaoyun Liu 	if (dev->dqm->sched_policy != KFD_SCHED_POLICY_HWS) {
1176a29ec470SShaoyun Liu 		pr_err("HWS is not enabled");
1177a29ec470SShaoyun Liu 		return -EINVAL;
1178a29ec470SShaoyun Liu 	}
1179a29ec470SShaoyun Liu 
1180a29ec470SShaoyun Liu 	r = pm_debugfs_hang_hws(&dev->dqm->packets);
1181a29ec470SShaoyun Liu 	if (!r)
1182a29ec470SShaoyun Liu 		r = dqm_debugfs_execute_queues(dev->dqm);
1183a29ec470SShaoyun Liu 
1184a29ec470SShaoyun Liu 	return r;
1185a29ec470SShaoyun Liu }
1186a29ec470SShaoyun Liu 
1187a29ec470SShaoyun Liu #endif
1188