14a488a7aSOded Gabbay /*
24a488a7aSOded Gabbay  * Copyright 2014 Advanced Micro Devices, Inc.
34a488a7aSOded Gabbay  *
44a488a7aSOded Gabbay  * Permission is hereby granted, free of charge, to any person obtaining a
54a488a7aSOded Gabbay  * copy of this software and associated documentation files (the "Software"),
64a488a7aSOded Gabbay  * to deal in the Software without restriction, including without limitation
74a488a7aSOded Gabbay  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84a488a7aSOded Gabbay  * and/or sell copies of the Software, and to permit persons to whom the
94a488a7aSOded Gabbay  * Software is furnished to do so, subject to the following conditions:
104a488a7aSOded Gabbay  *
114a488a7aSOded Gabbay  * The above copyright notice and this permission notice shall be included in
124a488a7aSOded Gabbay  * all copies or substantial portions of the Software.
134a488a7aSOded Gabbay  *
144a488a7aSOded Gabbay  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154a488a7aSOded Gabbay  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164a488a7aSOded Gabbay  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174a488a7aSOded Gabbay  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184a488a7aSOded Gabbay  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194a488a7aSOded Gabbay  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204a488a7aSOded Gabbay  * OTHER DEALINGS IN THE SOFTWARE.
214a488a7aSOded Gabbay  */
224a488a7aSOded Gabbay 
234a488a7aSOded Gabbay #include <linux/bsearch.h>
244a488a7aSOded Gabbay #include <linux/pci.h>
254a488a7aSOded Gabbay #include <linux/slab.h>
264a488a7aSOded Gabbay #include "kfd_priv.h"
2764c7f8cfSBen Goz #include "kfd_device_queue_manager.h"
28507968ddSFelix Kuehling #include "kfd_pm4_headers_vi.h"
290db54b24SYong Zhao #include "cwsr_trap_handler.h"
3064d1c3a4SFelix Kuehling #include "kfd_iommu.h"
315b87245fSAmber Lin #include "amdgpu_amdkfd.h"
324a488a7aSOded Gabbay 
3319f6d2a6SOded Gabbay #define MQD_SIZE_ALIGNED 768
34e42051d2SShaoyun Liu 
35e42051d2SShaoyun Liu /*
36e42051d2SShaoyun Liu  * kfd_locked is used to lock the kfd driver during suspend or reset
37e42051d2SShaoyun Liu  * once locked, kfd driver will stop any further GPU execution.
38e42051d2SShaoyun Liu  * create process (open) will return -EAGAIN.
39e42051d2SShaoyun Liu  */
40e42051d2SShaoyun Liu static atomic_t kfd_locked = ATOMIC_INIT(0);
4119f6d2a6SOded Gabbay 
42a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
43e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v7_kfd2kgd;
44a3e520a2SAlex Deucher #endif
45e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v8_kfd2kgd;
46e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v9_kfd2kgd;
47e392c887SYong Zhao extern const struct kfd2kgd_calls arcturus_kfd2kgd;
48e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v10_kfd2kgd;
49e392c887SYong Zhao 
50e392c887SYong Zhao static const struct kfd2kgd_calls *kfd2kgd_funcs[] = {
51e392c887SYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2
52a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
53e392c887SYong Zhao 	[CHIP_KAVERI] = &gfx_v7_kfd2kgd,
54a3e520a2SAlex Deucher #endif
55e392c887SYong Zhao 	[CHIP_CARRIZO] = &gfx_v8_kfd2kgd,
56e392c887SYong Zhao 	[CHIP_RAVEN] = &gfx_v9_kfd2kgd,
57e392c887SYong Zhao #endif
58a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
59e392c887SYong Zhao 	[CHIP_HAWAII] = &gfx_v7_kfd2kgd,
60a3e520a2SAlex Deucher #endif
61e392c887SYong Zhao 	[CHIP_TONGA] = &gfx_v8_kfd2kgd,
62e392c887SYong Zhao 	[CHIP_FIJI] = &gfx_v8_kfd2kgd,
63e392c887SYong Zhao 	[CHIP_POLARIS10] = &gfx_v8_kfd2kgd,
64e392c887SYong Zhao 	[CHIP_POLARIS11] = &gfx_v8_kfd2kgd,
65e392c887SYong Zhao 	[CHIP_POLARIS12] = &gfx_v8_kfd2kgd,
66e392c887SYong Zhao 	[CHIP_VEGAM] = &gfx_v8_kfd2kgd,
67e392c887SYong Zhao 	[CHIP_VEGA10] = &gfx_v9_kfd2kgd,
68e392c887SYong Zhao 	[CHIP_VEGA12] = &gfx_v9_kfd2kgd,
69e392c887SYong Zhao 	[CHIP_VEGA20] = &gfx_v9_kfd2kgd,
70e392c887SYong Zhao 	[CHIP_RENOIR] = &gfx_v9_kfd2kgd,
71e392c887SYong Zhao 	[CHIP_ARCTURUS] = &arcturus_kfd2kgd,
72e392c887SYong Zhao 	[CHIP_NAVI10] = &gfx_v10_kfd2kgd,
73e392c887SYong Zhao 	[CHIP_NAVI12] = &gfx_v10_kfd2kgd,
74e392c887SYong Zhao 	[CHIP_NAVI14] = &gfx_v10_kfd2kgd,
75e392c887SYong Zhao };
76e392c887SYong Zhao 
7764d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
784a488a7aSOded Gabbay static const struct kfd_device_info kaveri_device_info = {
790da7558cSBen Goz 	.asic_family = CHIP_KAVERI,
80c181159aSYong Zhao 	.asic_name = "kaveri",
810da7558cSBen Goz 	.max_pasid_bits = 16,
82992839adSYair Shachar 	/* max num of queues for KV.TODO should be a dynamic value */
83992839adSYair Shachar 	.max_no_of_hqd	= 24,
84ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
850da7558cSBen Goz 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
86f3a39818SAndrew Lewycky 	.event_interrupt_class = &event_interrupt_class_cik,
87fbeb661bSYair Shachar 	.num_of_watch_points = 4,
88373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
89373d7080SFelix Kuehling 	.supports_cwsr = false,
9064d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
913ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
9298bb9222SYong Zhao 	.num_sdma_engines = 2,
931b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
94d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
950da7558cSBen Goz };
960da7558cSBen Goz 
970da7558cSBen Goz static const struct kfd_device_info carrizo_device_info = {
980da7558cSBen Goz 	.asic_family = CHIP_CARRIZO,
99c181159aSYong Zhao 	.asic_name = "carrizo",
1004a488a7aSOded Gabbay 	.max_pasid_bits = 16,
101eaccd6e7SOded Gabbay 	/* max num of queues for CZ.TODO should be a dynamic value */
102eaccd6e7SOded Gabbay 	.max_no_of_hqd	= 24,
103ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
104b3f5e6b4SAndrew Lewycky 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
105eaccd6e7SOded Gabbay 	.event_interrupt_class = &event_interrupt_class_cik,
106f7c826adSAlexey Skidanov 	.num_of_watch_points = 4,
107373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
108373d7080SFelix Kuehling 	.supports_cwsr = true,
10964d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
1103ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
11198bb9222SYong Zhao 	.num_sdma_engines = 2,
1121b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
113d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
1144a488a7aSOded Gabbay };
1154d663df6SYong Zhao 
1164d663df6SYong Zhao static const struct kfd_device_info raven_device_info = {
1174d663df6SYong Zhao 	.asic_family = CHIP_RAVEN,
118c181159aSYong Zhao 	.asic_name = "raven",
1194d663df6SYong Zhao 	.max_pasid_bits = 16,
1204d663df6SYong Zhao 	.max_no_of_hqd  = 24,
1214d663df6SYong Zhao 	.doorbell_size  = 8,
1224d663df6SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
1234d663df6SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
1244d663df6SYong Zhao 	.num_of_watch_points = 4,
1254d663df6SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
1264d663df6SYong Zhao 	.supports_cwsr = true,
1274d663df6SYong Zhao 	.needs_iommu_device = true,
1284d663df6SYong Zhao 	.needs_pci_atomics = true,
1294d663df6SYong Zhao 	.num_sdma_engines = 1,
1301b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
131d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
1324d663df6SYong Zhao };
13364d1c3a4SFelix Kuehling #endif
1344a488a7aSOded Gabbay 
135a3084e6cSFelix Kuehling static const struct kfd_device_info hawaii_device_info = {
136a3084e6cSFelix Kuehling 	.asic_family = CHIP_HAWAII,
137c181159aSYong Zhao 	.asic_name = "hawaii",
138a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
139a3084e6cSFelix Kuehling 	/* max num of queues for KV.TODO should be a dynamic value */
140a3084e6cSFelix Kuehling 	.max_no_of_hqd	= 24,
141ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
142a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
143a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
144a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
145a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
146a3084e6cSFelix Kuehling 	.supports_cwsr = false,
14764d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
148a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
14998bb9222SYong Zhao 	.num_sdma_engines = 2,
1501b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
151d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
152a3084e6cSFelix Kuehling };
153a3084e6cSFelix Kuehling 
154a3084e6cSFelix Kuehling static const struct kfd_device_info tonga_device_info = {
155a3084e6cSFelix Kuehling 	.asic_family = CHIP_TONGA,
156c181159aSYong Zhao 	.asic_name = "tonga",
157a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
158a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
159ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
160a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
161a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
162a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
163a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
164a3084e6cSFelix Kuehling 	.supports_cwsr = false,
16564d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
166a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
16798bb9222SYong Zhao 	.num_sdma_engines = 2,
1681b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
169d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
170a3084e6cSFelix Kuehling };
171a3084e6cSFelix Kuehling 
172a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_device_info = {
173a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
174c181159aSYong Zhao 	.asic_name = "fiji",
175a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
176a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
177ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
178a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
179a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
180a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
181a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
182a3084e6cSFelix Kuehling 	.supports_cwsr = true,
18364d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
184a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
18598bb9222SYong Zhao 	.num_sdma_engines = 2,
1861b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
187d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
188a3084e6cSFelix Kuehling };
189a3084e6cSFelix Kuehling 
190a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_vf_device_info = {
191a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
192c181159aSYong Zhao 	.asic_name = "fiji",
193a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
194a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
195ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
196a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
197a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
198a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
199a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
200a3084e6cSFelix Kuehling 	.supports_cwsr = true,
20164d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
202a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
20398bb9222SYong Zhao 	.num_sdma_engines = 2,
2041b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
205d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
206a3084e6cSFelix Kuehling };
207a3084e6cSFelix Kuehling 
208a3084e6cSFelix Kuehling 
209a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_device_info = {
210a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
211c181159aSYong Zhao 	.asic_name = "polaris10",
212a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
213a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
214ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
215a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
216a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
217a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
218a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
219a3084e6cSFelix Kuehling 	.supports_cwsr = true,
22064d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
221a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
22298bb9222SYong Zhao 	.num_sdma_engines = 2,
2231b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
224d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
225a3084e6cSFelix Kuehling };
226a3084e6cSFelix Kuehling 
227a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_vf_device_info = {
228a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
229c181159aSYong Zhao 	.asic_name = "polaris10",
230a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
231a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
232ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
233a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
234a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
235a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
236a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
237a3084e6cSFelix Kuehling 	.supports_cwsr = true,
23864d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
239a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
24098bb9222SYong Zhao 	.num_sdma_engines = 2,
2411b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
242d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
243a3084e6cSFelix Kuehling };
244a3084e6cSFelix Kuehling 
245a3084e6cSFelix Kuehling static const struct kfd_device_info polaris11_device_info = {
246a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS11,
247c181159aSYong Zhao 	.asic_name = "polaris11",
248a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
249a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
250ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
251a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
252a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
253a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
254a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
255a3084e6cSFelix Kuehling 	.supports_cwsr = true,
25664d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
257a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
25898bb9222SYong Zhao 	.num_sdma_engines = 2,
2591b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
260d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
261a3084e6cSFelix Kuehling };
262a3084e6cSFelix Kuehling 
263846a44d7SGang Ba static const struct kfd_device_info polaris12_device_info = {
264846a44d7SGang Ba 	.asic_family = CHIP_POLARIS12,
265c181159aSYong Zhao 	.asic_name = "polaris12",
266846a44d7SGang Ba 	.max_pasid_bits = 16,
267846a44d7SGang Ba 	.max_no_of_hqd  = 24,
268846a44d7SGang Ba 	.doorbell_size  = 4,
269846a44d7SGang Ba 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
270846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_cik,
271846a44d7SGang Ba 	.num_of_watch_points = 4,
272846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
273846a44d7SGang Ba 	.supports_cwsr = true,
274846a44d7SGang Ba 	.needs_iommu_device = false,
275846a44d7SGang Ba 	.needs_pci_atomics = true,
276846a44d7SGang Ba 	.num_sdma_engines = 2,
2771b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
278846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
279846a44d7SGang Ba };
280846a44d7SGang Ba 
281ed81cd6eSKent Russell static const struct kfd_device_info vegam_device_info = {
282ed81cd6eSKent Russell 	.asic_family = CHIP_VEGAM,
283c181159aSYong Zhao 	.asic_name = "vegam",
284ed81cd6eSKent Russell 	.max_pasid_bits = 16,
285ed81cd6eSKent Russell 	.max_no_of_hqd  = 24,
286ed81cd6eSKent Russell 	.doorbell_size  = 4,
287ed81cd6eSKent Russell 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
288ed81cd6eSKent Russell 	.event_interrupt_class = &event_interrupt_class_cik,
289ed81cd6eSKent Russell 	.num_of_watch_points = 4,
290ed81cd6eSKent Russell 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
291ed81cd6eSKent Russell 	.supports_cwsr = true,
292ed81cd6eSKent Russell 	.needs_iommu_device = false,
293ed81cd6eSKent Russell 	.needs_pci_atomics = true,
294ed81cd6eSKent Russell 	.num_sdma_engines = 2,
295ed81cd6eSKent Russell 	.num_xgmi_sdma_engines = 0,
296a3084e6cSFelix Kuehling 	.num_sdma_queues_per_engine = 2,
297a3084e6cSFelix Kuehling };
298a3084e6cSFelix Kuehling 
299389056e5SFelix Kuehling static const struct kfd_device_info vega10_device_info = {
300389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
301c181159aSYong Zhao 	.asic_name = "vega10",
302389056e5SFelix Kuehling 	.max_pasid_bits = 16,
303389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
304389056e5SFelix Kuehling 	.doorbell_size  = 8,
305389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
306389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
307389056e5SFelix Kuehling 	.num_of_watch_points = 4,
308389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
309389056e5SFelix Kuehling 	.supports_cwsr = true,
310389056e5SFelix Kuehling 	.needs_iommu_device = false,
311389056e5SFelix Kuehling 	.needs_pci_atomics = false,
31298bb9222SYong Zhao 	.num_sdma_engines = 2,
3131b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
314d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
315389056e5SFelix Kuehling };
316389056e5SFelix Kuehling 
317389056e5SFelix Kuehling static const struct kfd_device_info vega10_vf_device_info = {
318389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
319c181159aSYong Zhao 	.asic_name = "vega10",
320389056e5SFelix Kuehling 	.max_pasid_bits = 16,
321389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
322389056e5SFelix Kuehling 	.doorbell_size  = 8,
323389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
324389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
325389056e5SFelix Kuehling 	.num_of_watch_points = 4,
326389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
327389056e5SFelix Kuehling 	.supports_cwsr = true,
328389056e5SFelix Kuehling 	.needs_iommu_device = false,
329389056e5SFelix Kuehling 	.needs_pci_atomics = false,
33098bb9222SYong Zhao 	.num_sdma_engines = 2,
3311b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
332d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
333389056e5SFelix Kuehling };
334389056e5SFelix Kuehling 
335846a44d7SGang Ba static const struct kfd_device_info vega12_device_info = {
336846a44d7SGang Ba 	.asic_family = CHIP_VEGA12,
337c181159aSYong Zhao 	.asic_name = "vega12",
338846a44d7SGang Ba 	.max_pasid_bits = 16,
339846a44d7SGang Ba 	.max_no_of_hqd  = 24,
340846a44d7SGang Ba 	.doorbell_size  = 8,
341846a44d7SGang Ba 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
342846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_v9,
343846a44d7SGang Ba 	.num_of_watch_points = 4,
344846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
345846a44d7SGang Ba 	.supports_cwsr = true,
346846a44d7SGang Ba 	.needs_iommu_device = false,
347846a44d7SGang Ba 	.needs_pci_atomics = false,
348846a44d7SGang Ba 	.num_sdma_engines = 2,
3491b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
350846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
351846a44d7SGang Ba };
352846a44d7SGang Ba 
35322a3a294SShaoyun Liu static const struct kfd_device_info vega20_device_info = {
35422a3a294SShaoyun Liu 	.asic_family = CHIP_VEGA20,
355c181159aSYong Zhao 	.asic_name = "vega20",
35622a3a294SShaoyun Liu 	.max_pasid_bits = 16,
35722a3a294SShaoyun Liu 	.max_no_of_hqd	= 24,
35822a3a294SShaoyun Liu 	.doorbell_size	= 8,
35922a3a294SShaoyun Liu 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
36022a3a294SShaoyun Liu 	.event_interrupt_class = &event_interrupt_class_v9,
36122a3a294SShaoyun Liu 	.num_of_watch_points = 4,
36222a3a294SShaoyun Liu 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
36322a3a294SShaoyun Liu 	.supports_cwsr = true,
36422a3a294SShaoyun Liu 	.needs_iommu_device = false,
365006a0b3dSShaoyun Liu 	.needs_pci_atomics = false,
36622a3a294SShaoyun Liu 	.num_sdma_engines = 2,
3671b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
36822a3a294SShaoyun Liu 	.num_sdma_queues_per_engine = 8,
36922a3a294SShaoyun Liu };
37022a3a294SShaoyun Liu 
37149adcf8aSYong Zhao static const struct kfd_device_info arcturus_device_info = {
37249adcf8aSYong Zhao 	.asic_family = CHIP_ARCTURUS,
373c181159aSYong Zhao 	.asic_name = "arcturus",
37449adcf8aSYong Zhao 	.max_pasid_bits = 16,
37549adcf8aSYong Zhao 	.max_no_of_hqd	= 24,
37649adcf8aSYong Zhao 	.doorbell_size	= 8,
37749adcf8aSYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
37849adcf8aSYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
37949adcf8aSYong Zhao 	.num_of_watch_points = 4,
38049adcf8aSYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
38149adcf8aSYong Zhao 	.supports_cwsr = true,
38249adcf8aSYong Zhao 	.needs_iommu_device = false,
38349adcf8aSYong Zhao 	.needs_pci_atomics = false,
384b6689cf7SOak Zeng 	.num_sdma_engines = 2,
385b6689cf7SOak Zeng 	.num_xgmi_sdma_engines = 6,
38649adcf8aSYong Zhao 	.num_sdma_queues_per_engine = 8,
38749adcf8aSYong Zhao };
38849adcf8aSYong Zhao 
3892b9c2211SHuang Rui static const struct kfd_device_info renoir_device_info = {
3902b9c2211SHuang Rui 	.asic_family = CHIP_RENOIR,
391acb9acbeSHuang Rui 	.asic_name = "renoir",
3922b9c2211SHuang Rui 	.max_pasid_bits = 16,
3932b9c2211SHuang Rui 	.max_no_of_hqd  = 24,
3942b9c2211SHuang Rui 	.doorbell_size  = 8,
3952b9c2211SHuang Rui 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
3962b9c2211SHuang Rui 	.event_interrupt_class = &event_interrupt_class_v9,
3972b9c2211SHuang Rui 	.num_of_watch_points = 4,
3982b9c2211SHuang Rui 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
3992b9c2211SHuang Rui 	.supports_cwsr = true,
4002b9c2211SHuang Rui 	.needs_iommu_device = false,
4012b9c2211SHuang Rui 	.needs_pci_atomics = false,
4022b9c2211SHuang Rui 	.num_sdma_engines = 1,
4032b9c2211SHuang Rui 	.num_xgmi_sdma_engines = 0,
4042b9c2211SHuang Rui 	.num_sdma_queues_per_engine = 2,
4052b9c2211SHuang Rui };
4062b9c2211SHuang Rui 
40714328aa5SPhilip Cox static const struct kfd_device_info navi10_device_info = {
40814328aa5SPhilip Cox 	.asic_family = CHIP_NAVI10,
409c181159aSYong Zhao 	.asic_name = "navi10",
41014328aa5SPhilip Cox 	.max_pasid_bits = 16,
41114328aa5SPhilip Cox 	.max_no_of_hqd  = 24,
41214328aa5SPhilip Cox 	.doorbell_size  = 8,
41314328aa5SPhilip Cox 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
41414328aa5SPhilip Cox 	.event_interrupt_class = &event_interrupt_class_v9,
41514328aa5SPhilip Cox 	.num_of_watch_points = 4,
41614328aa5SPhilip Cox 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
41714328aa5SPhilip Cox 	.needs_iommu_device = false,
41814328aa5SPhilip Cox 	.supports_cwsr = true,
41914328aa5SPhilip Cox 	.needs_pci_atomics = false,
42014328aa5SPhilip Cox 	.num_sdma_engines = 2,
42114328aa5SPhilip Cox 	.num_xgmi_sdma_engines = 0,
42214328aa5SPhilip Cox 	.num_sdma_queues_per_engine = 8,
42314328aa5SPhilip Cox };
42414328aa5SPhilip Cox 
425b77fb9d8Sshaoyunl static const struct kfd_device_info navi12_device_info = {
4260e94b564Sshaoyunl 	.asic_family = CHIP_NAVI12,
427b77fb9d8Sshaoyunl 	.asic_name = "navi12",
428b77fb9d8Sshaoyunl 	.max_pasid_bits = 16,
429b77fb9d8Sshaoyunl 	.max_no_of_hqd  = 24,
430b77fb9d8Sshaoyunl 	.doorbell_size  = 8,
431b77fb9d8Sshaoyunl 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
432b77fb9d8Sshaoyunl 	.event_interrupt_class = &event_interrupt_class_v9,
433b77fb9d8Sshaoyunl 	.num_of_watch_points = 4,
434b77fb9d8Sshaoyunl 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
435b77fb9d8Sshaoyunl 	.needs_iommu_device = false,
436b77fb9d8Sshaoyunl 	.supports_cwsr = true,
437b77fb9d8Sshaoyunl 	.needs_pci_atomics = false,
438b77fb9d8Sshaoyunl 	.num_sdma_engines = 2,
439b77fb9d8Sshaoyunl 	.num_xgmi_sdma_engines = 0,
440b77fb9d8Sshaoyunl 	.num_sdma_queues_per_engine = 8,
441b77fb9d8Sshaoyunl };
442b77fb9d8Sshaoyunl 
4438099ae40SYong Zhao static const struct kfd_device_info navi14_device_info = {
4448099ae40SYong Zhao 	.asic_family = CHIP_NAVI14,
4458099ae40SYong Zhao 	.asic_name = "navi14",
4468099ae40SYong Zhao 	.max_pasid_bits = 16,
4478099ae40SYong Zhao 	.max_no_of_hqd  = 24,
4488099ae40SYong Zhao 	.doorbell_size  = 8,
4498099ae40SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
4508099ae40SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
4518099ae40SYong Zhao 	.num_of_watch_points = 4,
4528099ae40SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
4538099ae40SYong Zhao 	.needs_iommu_device = false,
4548099ae40SYong Zhao 	.supports_cwsr = true,
4558099ae40SYong Zhao 	.needs_pci_atomics = false,
4568099ae40SYong Zhao 	.num_sdma_engines = 2,
4578099ae40SYong Zhao 	.num_xgmi_sdma_engines = 0,
4588099ae40SYong Zhao 	.num_sdma_queues_per_engine = 8,
4598099ae40SYong Zhao };
4608099ae40SYong Zhao 
461050091abSYong Zhao /* For each entry, [0] is regular and [1] is virtualisation device. */
462050091abSYong Zhao static const struct kfd_device_info *kfd_supported_devices[][2] = {
46395a5bd1bSYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2
464050091abSYong Zhao 	[CHIP_KAVERI] = {&kaveri_device_info, NULL},
46595a5bd1bSYong Zhao 	[CHIP_CARRIZO] = {&carrizo_device_info, NULL},
46695a5bd1bSYong Zhao 	[CHIP_RAVEN] = {&raven_device_info, NULL},
46795a5bd1bSYong Zhao #endif
468050091abSYong Zhao 	[CHIP_HAWAII] = {&hawaii_device_info, NULL},
469050091abSYong Zhao 	[CHIP_TONGA] = {&tonga_device_info, NULL},
470050091abSYong Zhao 	[CHIP_FIJI] = {&fiji_device_info, &fiji_vf_device_info},
471050091abSYong Zhao 	[CHIP_POLARIS10] = {&polaris10_device_info, &polaris10_vf_device_info},
472050091abSYong Zhao 	[CHIP_POLARIS11] = {&polaris11_device_info, NULL},
473050091abSYong Zhao 	[CHIP_POLARIS12] = {&polaris12_device_info, NULL},
474050091abSYong Zhao 	[CHIP_VEGAM] = {&vegam_device_info, NULL},
475050091abSYong Zhao 	[CHIP_VEGA10] = {&vega10_device_info, &vega10_vf_device_info},
476050091abSYong Zhao 	[CHIP_VEGA12] = {&vega12_device_info, NULL},
477050091abSYong Zhao 	[CHIP_VEGA20] = {&vega20_device_info, NULL},
4782b9c2211SHuang Rui 	[CHIP_RENOIR] = {&renoir_device_info, NULL},
479050091abSYong Zhao 	[CHIP_ARCTURUS] = {&arcturus_device_info, &arcturus_device_info},
480050091abSYong Zhao 	[CHIP_NAVI10] = {&navi10_device_info, NULL},
481b77fb9d8Sshaoyunl 	[CHIP_NAVI12] = {&navi12_device_info, &navi12_device_info},
4828099ae40SYong Zhao 	[CHIP_NAVI14] = {&navi14_device_info, NULL},
4834a488a7aSOded Gabbay };
4844a488a7aSOded Gabbay 
4856e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
4866e81090bSOded Gabbay 				unsigned int chunk_size);
4876e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd);
4886e81090bSOded Gabbay 
489b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd);
490b8935a7cSYong Zhao 
491cea405b1SXihan Zhang struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd,
492e392c887SYong Zhao 	struct pci_dev *pdev, unsigned int asic_type, bool vf)
4934a488a7aSOded Gabbay {
4944a488a7aSOded Gabbay 	struct kfd_dev *kfd;
495050091abSYong Zhao 	const struct kfd_device_info *device_info;
496e392c887SYong Zhao 	const struct kfd2kgd_calls *f2g;
497050091abSYong Zhao 
498e392c887SYong Zhao 	if (asic_type >= sizeof(kfd_supported_devices) / (sizeof(void *) * 2)
499e392c887SYong Zhao 		|| asic_type >= sizeof(kfd2kgd_funcs) / sizeof(void *)) {
500050091abSYong Zhao 		dev_err(kfd_device, "asic_type %d out of range\n", asic_type);
501050091abSYong Zhao 		return NULL; /* asic_type out of range */
502050091abSYong Zhao 	}
503050091abSYong Zhao 
504050091abSYong Zhao 	device_info = kfd_supported_devices[asic_type][vf];
505e392c887SYong Zhao 	f2g = kfd2kgd_funcs[asic_type];
5064a488a7aSOded Gabbay 
507aa5e899dSDan Carpenter 	if (!device_info || !f2g) {
508050091abSYong Zhao 		dev_err(kfd_device, "%s %s not supported in kfd\n",
509050091abSYong Zhao 			amdgpu_asic_name[asic_type], vf ? "VF" : "");
5104a488a7aSOded Gabbay 		return NULL;
5114ebc7182SYong Zhao 	}
5124a488a7aSOded Gabbay 
513d35f00d8SEric Huang 	kfd = kzalloc(sizeof(*kfd), GFP_KERNEL);
514d35f00d8SEric Huang 	if (!kfd)
515d35f00d8SEric Huang 		return NULL;
516d35f00d8SEric Huang 
5176106dce9Swelu 	/* Allow BIF to recode atomics to PCIe 3.0 AtomicOps.
5186106dce9Swelu 	 * 32 and 64-bit requests are possible and must be
5196106dce9Swelu 	 * supported.
5203ee2d00cSFelix Kuehling 	 */
521aabf3a95SJack Xiao 	kfd->pci_atomic_requested = amdgpu_amdkfd_have_atomics_support(kgd);
522aabf3a95SJack Xiao 	if (device_info->needs_pci_atomics &&
523aabf3a95SJack Xiao 	    !kfd->pci_atomic_requested) {
5243ee2d00cSFelix Kuehling 		dev_info(kfd_device,
5256106dce9Swelu 			 "skipped device %x:%x, PCI rejects atomics\n",
5263ee2d00cSFelix Kuehling 			 pdev->vendor, pdev->device);
527d35f00d8SEric Huang 		kfree(kfd);
5283ee2d00cSFelix Kuehling 		return NULL;
529aabf3a95SJack Xiao 	}
5304a488a7aSOded Gabbay 
5314a488a7aSOded Gabbay 	kfd->kgd = kgd;
5324a488a7aSOded Gabbay 	kfd->device_info = device_info;
5334a488a7aSOded Gabbay 	kfd->pdev = pdev;
53419f6d2a6SOded Gabbay 	kfd->init_complete = false;
535cea405b1SXihan Zhang 	kfd->kfd2kgd = f2g;
53643d8107fSHarish Kasiviswanathan 	atomic_set(&kfd->compute_profile, 0);
537cea405b1SXihan Zhang 
538cea405b1SXihan Zhang 	mutex_init(&kfd->doorbell_mutex);
539cea405b1SXihan Zhang 	memset(&kfd->doorbell_available_index, 0,
540cea405b1SXihan Zhang 		sizeof(kfd->doorbell_available_index));
5414a488a7aSOded Gabbay 
5429b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
5439b54d201SEric Huang 
5444a488a7aSOded Gabbay 	return kfd;
5454a488a7aSOded Gabbay }
5464a488a7aSOded Gabbay 
547373d7080SFelix Kuehling static void kfd_cwsr_init(struct kfd_dev *kfd)
548373d7080SFelix Kuehling {
549373d7080SFelix Kuehling 	if (cwsr_enable && kfd->device_info->supports_cwsr) {
5503e76c239SFelix Kuehling 		if (kfd->device_info->asic_family < CHIP_VEGA10) {
551373d7080SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx8_hex) > PAGE_SIZE);
552373d7080SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx8_hex;
553373d7080SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx8_hex);
5543baa24f0SOak Zeng 		} else if (kfd->device_info->asic_family == CHIP_ARCTURUS) {
5553baa24f0SOak Zeng 			BUILD_BUG_ON(sizeof(cwsr_trap_arcturus_hex) > PAGE_SIZE);
5563baa24f0SOak Zeng 			kfd->cwsr_isa = cwsr_trap_arcturus_hex;
5573baa24f0SOak Zeng 			kfd->cwsr_isa_size = sizeof(cwsr_trap_arcturus_hex);
55814328aa5SPhilip Cox 		} else if (kfd->device_info->asic_family < CHIP_NAVI10) {
5593e76c239SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx9_hex) > PAGE_SIZE);
5603e76c239SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx9_hex;
5613e76c239SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx9_hex);
56214328aa5SPhilip Cox 		} else {
56314328aa5SPhilip Cox 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx10_hex) > PAGE_SIZE);
56414328aa5SPhilip Cox 			kfd->cwsr_isa = cwsr_trap_gfx10_hex;
56514328aa5SPhilip Cox 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx10_hex);
5663e76c239SFelix Kuehling 		}
5673e76c239SFelix Kuehling 
568373d7080SFelix Kuehling 		kfd->cwsr_enabled = true;
569373d7080SFelix Kuehling 	}
570373d7080SFelix Kuehling }
571373d7080SFelix Kuehling 
5724a488a7aSOded Gabbay bool kgd2kfd_device_init(struct kfd_dev *kfd,
5733a0c3423SHarish Kasiviswanathan 			 struct drm_device *ddev,
5744a488a7aSOded Gabbay 			 const struct kgd2kfd_shared_resources *gpu_resources)
5754a488a7aSOded Gabbay {
57619f6d2a6SOded Gabbay 	unsigned int size;
57719f6d2a6SOded Gabbay 
5783a0c3423SHarish Kasiviswanathan 	kfd->ddev = ddev;
5790da8b10eSAmber Lin 	kfd->mec_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
5805ade6c9cSFelix Kuehling 			KGD_ENGINE_MEC1);
5810da8b10eSAmber Lin 	kfd->sdma_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
5825ade6c9cSFelix Kuehling 			KGD_ENGINE_SDMA1);
5834a488a7aSOded Gabbay 	kfd->shared_resources = *gpu_resources;
5844a488a7aSOded Gabbay 
58544008d7aSYong Zhao 	kfd->vm_info.first_vmid_kfd = ffs(gpu_resources->compute_vmid_bitmap)-1;
58644008d7aSYong Zhao 	kfd->vm_info.last_vmid_kfd = fls(gpu_resources->compute_vmid_bitmap)-1;
58744008d7aSYong Zhao 	kfd->vm_info.vmid_num_kfd = kfd->vm_info.last_vmid_kfd
58844008d7aSYong Zhao 			- kfd->vm_info.first_vmid_kfd + 1;
58944008d7aSYong Zhao 
590a99c6d4fSFelix Kuehling 	/* Verify module parameters regarding mapped process number*/
591a99c6d4fSFelix Kuehling 	if ((hws_max_conc_proc < 0)
592a99c6d4fSFelix Kuehling 			|| (hws_max_conc_proc > kfd->vm_info.vmid_num_kfd)) {
593a99c6d4fSFelix Kuehling 		dev_err(kfd_device,
594a99c6d4fSFelix Kuehling 			"hws_max_conc_proc %d must be between 0 and %d, use %d instead\n",
595a99c6d4fSFelix Kuehling 			hws_max_conc_proc, kfd->vm_info.vmid_num_kfd,
596a99c6d4fSFelix Kuehling 			kfd->vm_info.vmid_num_kfd);
597a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = kfd->vm_info.vmid_num_kfd;
598a99c6d4fSFelix Kuehling 	} else
599a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = hws_max_conc_proc;
600a99c6d4fSFelix Kuehling 
601e09d4fc8SOak Zeng 	/* Allocate global GWS that is shared by all KFD processes */
602e09d4fc8SOak Zeng 	if (hws_gws_support && amdgpu_amdkfd_alloc_gws(kfd->kgd,
603e09d4fc8SOak Zeng 			amdgpu_amdkfd_get_num_gws(kfd->kgd), &kfd->gws)) {
604e09d4fc8SOak Zeng 		dev_err(kfd_device, "Could not allocate %d gws\n",
605e09d4fc8SOak Zeng 			amdgpu_amdkfd_get_num_gws(kfd->kgd));
606e09d4fc8SOak Zeng 		goto out;
607e09d4fc8SOak Zeng 	}
60819f6d2a6SOded Gabbay 	/* calculate max size of mqds needed for queues */
609b8cbab04SOded Gabbay 	size = max_num_of_queues_per_device *
61019f6d2a6SOded Gabbay 			kfd->device_info->mqd_size_aligned;
61119f6d2a6SOded Gabbay 
612e18e794eSOded Gabbay 	/*
613e18e794eSOded Gabbay 	 * calculate max size of runlist packet.
614e18e794eSOded Gabbay 	 * There can be only 2 packets at once
615e18e794eSOded Gabbay 	 */
616507968ddSFelix Kuehling 	size += (KFD_MAX_NUM_OF_PROCESSES * sizeof(struct pm4_mes_map_process) +
617507968ddSFelix Kuehling 		max_num_of_queues_per_device * sizeof(struct pm4_mes_map_queues)
618507968ddSFelix Kuehling 		+ sizeof(struct pm4_mes_runlist)) * 2;
619e18e794eSOded Gabbay 
620e18e794eSOded Gabbay 	/* Add size of HIQ & DIQ */
621e18e794eSOded Gabbay 	size += KFD_KERNEL_QUEUE_SIZE * 2;
622e18e794eSOded Gabbay 
623e18e794eSOded Gabbay 	/* add another 512KB for all other allocations on gart (HPD, fences) */
62419f6d2a6SOded Gabbay 	size += 512 * 1024;
62519f6d2a6SOded Gabbay 
6267cd52c91SAmber Lin 	if (amdgpu_amdkfd_alloc_gtt_mem(
627cea405b1SXihan Zhang 			kfd->kgd, size, &kfd->gtt_mem,
62815426dbbSYong Zhao 			&kfd->gtt_start_gpu_addr, &kfd->gtt_start_cpu_ptr,
62915426dbbSYong Zhao 			false)) {
63079775b62SKent Russell 		dev_err(kfd_device, "Could not allocate %d bytes\n", size);
631e09d4fc8SOak Zeng 		goto alloc_gtt_mem_failure;
63219f6d2a6SOded Gabbay 	}
63319f6d2a6SOded Gabbay 
63479775b62SKent Russell 	dev_info(kfd_device, "Allocated %d bytes on gart\n", size);
635e18e794eSOded Gabbay 
63673a1da0bSOded Gabbay 	/* Initialize GTT sa with 512 byte chunk size */
63773a1da0bSOded Gabbay 	if (kfd_gtt_sa_init(kfd, size, 512) != 0) {
63879775b62SKent Russell 		dev_err(kfd_device, "Error initializing gtt sub-allocator\n");
63973a1da0bSOded Gabbay 		goto kfd_gtt_sa_init_error;
64073a1da0bSOded Gabbay 	}
64173a1da0bSOded Gabbay 
642735df2baSFelix Kuehling 	if (kfd_doorbell_init(kfd)) {
643735df2baSFelix Kuehling 		dev_err(kfd_device,
644735df2baSFelix Kuehling 			"Error initializing doorbell aperture\n");
645735df2baSFelix Kuehling 		goto kfd_doorbell_error;
646735df2baSFelix Kuehling 	}
64719f6d2a6SOded Gabbay 
6480c1690e3SShaoyun Liu 	if (kfd->kfd2kgd->get_hive_id)
6490c1690e3SShaoyun Liu 		kfd->hive_id = kfd->kfd2kgd->get_hive_id(kfd->kgd);
6500c1690e3SShaoyun Liu 
6512249d558SAndrew Lewycky 	if (kfd_interrupt_init(kfd)) {
65279775b62SKent Russell 		dev_err(kfd_device, "Error initializing interrupts\n");
6532249d558SAndrew Lewycky 		goto kfd_interrupt_error;
6542249d558SAndrew Lewycky 	}
6552249d558SAndrew Lewycky 
65664c7f8cfSBen Goz 	kfd->dqm = device_queue_manager_init(kfd);
65764c7f8cfSBen Goz 	if (!kfd->dqm) {
65879775b62SKent Russell 		dev_err(kfd_device, "Error initializing queue manager\n");
65964c7f8cfSBen Goz 		goto device_queue_manager_error;
66064c7f8cfSBen Goz 	}
66164c7f8cfSBen Goz 
66264d1c3a4SFelix Kuehling 	if (kfd_iommu_device_init(kfd)) {
66364d1c3a4SFelix Kuehling 		dev_err(kfd_device, "Error initializing iommuv2\n");
66464d1c3a4SFelix Kuehling 		goto device_iommu_error;
66564c7f8cfSBen Goz 	}
66664c7f8cfSBen Goz 
667373d7080SFelix Kuehling 	kfd_cwsr_init(kfd);
668373d7080SFelix Kuehling 
669b8935a7cSYong Zhao 	if (kfd_resume(kfd))
670b8935a7cSYong Zhao 		goto kfd_resume_error;
671b8935a7cSYong Zhao 
672fbeb661bSYair Shachar 	kfd->dbgmgr = NULL;
673fbeb661bSYair Shachar 
674465ab9e0SOak Zeng 	if (kfd_topology_add_device(kfd)) {
675465ab9e0SOak Zeng 		dev_err(kfd_device, "Error adding device to topology\n");
676465ab9e0SOak Zeng 		goto kfd_topology_add_device_error;
677465ab9e0SOak Zeng 	}
678465ab9e0SOak Zeng 
6794a488a7aSOded Gabbay 	kfd->init_complete = true;
68079775b62SKent Russell 	dev_info(kfd_device, "added device %x:%x\n", kfd->pdev->vendor,
6814a488a7aSOded Gabbay 		 kfd->pdev->device);
6824a488a7aSOded Gabbay 
68379775b62SKent Russell 	pr_debug("Starting kfd with the following scheduling policy %d\n",
684d146c5a7SFelix Kuehling 		kfd->dqm->sched_policy);
68564c7f8cfSBen Goz 
68619f6d2a6SOded Gabbay 	goto out;
68719f6d2a6SOded Gabbay 
688465ab9e0SOak Zeng kfd_topology_add_device_error:
689b8935a7cSYong Zhao kfd_resume_error:
69064d1c3a4SFelix Kuehling device_iommu_error:
69164c7f8cfSBen Goz 	device_queue_manager_uninit(kfd->dqm);
69264c7f8cfSBen Goz device_queue_manager_error:
6932249d558SAndrew Lewycky 	kfd_interrupt_exit(kfd);
6942249d558SAndrew Lewycky kfd_interrupt_error:
695735df2baSFelix Kuehling 	kfd_doorbell_fini(kfd);
696735df2baSFelix Kuehling kfd_doorbell_error:
69773a1da0bSOded Gabbay 	kfd_gtt_sa_fini(kfd);
69873a1da0bSOded Gabbay kfd_gtt_sa_init_error:
6997cd52c91SAmber Lin 	amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
700e09d4fc8SOak Zeng alloc_gtt_mem_failure:
701e09d4fc8SOak Zeng 	if (hws_gws_support)
702e09d4fc8SOak Zeng 		amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
70319f6d2a6SOded Gabbay 	dev_err(kfd_device,
70479775b62SKent Russell 		"device %x:%x NOT added due to errors\n",
70519f6d2a6SOded Gabbay 		kfd->pdev->vendor, kfd->pdev->device);
70619f6d2a6SOded Gabbay out:
70719f6d2a6SOded Gabbay 	return kfd->init_complete;
7084a488a7aSOded Gabbay }
7094a488a7aSOded Gabbay 
7104a488a7aSOded Gabbay void kgd2kfd_device_exit(struct kfd_dev *kfd)
7114a488a7aSOded Gabbay {
712b17f068aSOded Gabbay 	if (kfd->init_complete) {
713b8935a7cSYong Zhao 		kgd2kfd_suspend(kfd);
71464c7f8cfSBen Goz 		device_queue_manager_uninit(kfd->dqm);
7152249d558SAndrew Lewycky 		kfd_interrupt_exit(kfd);
71619f6d2a6SOded Gabbay 		kfd_topology_remove_device(kfd);
717735df2baSFelix Kuehling 		kfd_doorbell_fini(kfd);
71873a1da0bSOded Gabbay 		kfd_gtt_sa_fini(kfd);
7197cd52c91SAmber Lin 		amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
720e09d4fc8SOak Zeng 		if (hws_gws_support)
721e09d4fc8SOak Zeng 			amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
722b17f068aSOded Gabbay 	}
7235b5c4e40SEvgeny Pinchuk 
7244a488a7aSOded Gabbay 	kfree(kfd);
7254a488a7aSOded Gabbay }
7264a488a7aSOded Gabbay 
727e3b7a967SShaoyun Liu int kgd2kfd_pre_reset(struct kfd_dev *kfd)
728e3b7a967SShaoyun Liu {
729e42051d2SShaoyun Liu 	if (!kfd->init_complete)
730e42051d2SShaoyun Liu 		return 0;
731e42051d2SShaoyun Liu 	kgd2kfd_suspend(kfd);
732e42051d2SShaoyun Liu 
733e42051d2SShaoyun Liu 	kfd_signal_reset_event(kfd);
734e3b7a967SShaoyun Liu 	return 0;
735e3b7a967SShaoyun Liu }
736e3b7a967SShaoyun Liu 
737e42051d2SShaoyun Liu /*
738e42051d2SShaoyun Liu  * Fix me. KFD won't be able to resume existing process for now.
739e42051d2SShaoyun Liu  * We will keep all existing process in a evicted state and
740e42051d2SShaoyun Liu  * wait the process to be terminated.
741e42051d2SShaoyun Liu  */
742e42051d2SShaoyun Liu 
743e3b7a967SShaoyun Liu int kgd2kfd_post_reset(struct kfd_dev *kfd)
744e3b7a967SShaoyun Liu {
745a1bd079fSyu kuai 	int ret;
746e42051d2SShaoyun Liu 
747e42051d2SShaoyun Liu 	if (!kfd->init_complete)
748e3b7a967SShaoyun Liu 		return 0;
749e42051d2SShaoyun Liu 
750e42051d2SShaoyun Liu 	ret = kfd_resume(kfd);
751e42051d2SShaoyun Liu 	if (ret)
752e42051d2SShaoyun Liu 		return ret;
753a1bd079fSyu kuai 	atomic_dec(&kfd_locked);
7549b54d201SEric Huang 
7559b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
7569b54d201SEric Huang 
757e42051d2SShaoyun Liu 	return 0;
758e42051d2SShaoyun Liu }
759e42051d2SShaoyun Liu 
760e42051d2SShaoyun Liu bool kfd_is_locked(void)
761e42051d2SShaoyun Liu {
762e42051d2SShaoyun Liu 	return  (atomic_read(&kfd_locked) > 0);
763e3b7a967SShaoyun Liu }
764e3b7a967SShaoyun Liu 
7654a488a7aSOded Gabbay void kgd2kfd_suspend(struct kfd_dev *kfd)
7664a488a7aSOded Gabbay {
767733fa1f7SYong Zhao 	if (!kfd->init_complete)
768733fa1f7SYong Zhao 		return;
769733fa1f7SYong Zhao 
77026103436SFelix Kuehling 	/* For first KFD device suspend all the KFD processes */
771e42051d2SShaoyun Liu 	if (atomic_inc_return(&kfd_locked) == 1)
77226103436SFelix Kuehling 		kfd_suspend_all_processes();
77326103436SFelix Kuehling 
77445c9a5e4SOded Gabbay 	kfd->dqm->ops.stop(kfd->dqm);
775733fa1f7SYong Zhao 
77664d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
7774a488a7aSOded Gabbay }
7784a488a7aSOded Gabbay 
7794a488a7aSOded Gabbay int kgd2kfd_resume(struct kfd_dev *kfd)
7804a488a7aSOded Gabbay {
78126103436SFelix Kuehling 	int ret, count;
78226103436SFelix Kuehling 
783b8935a7cSYong Zhao 	if (!kfd->init_complete)
784b8935a7cSYong Zhao 		return 0;
785b17f068aSOded Gabbay 
78626103436SFelix Kuehling 	ret = kfd_resume(kfd);
78726103436SFelix Kuehling 	if (ret)
78826103436SFelix Kuehling 		return ret;
789b17f068aSOded Gabbay 
790e42051d2SShaoyun Liu 	count = atomic_dec_return(&kfd_locked);
79126103436SFelix Kuehling 	WARN_ONCE(count < 0, "KFD suspend / resume ref. error");
79226103436SFelix Kuehling 	if (count == 0)
79326103436SFelix Kuehling 		ret = kfd_resume_all_processes();
79426103436SFelix Kuehling 
79526103436SFelix Kuehling 	return ret;
7964ebc7182SYong Zhao }
7974ebc7182SYong Zhao 
798b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd)
799b8935a7cSYong Zhao {
800b8935a7cSYong Zhao 	int err = 0;
801b8935a7cSYong Zhao 
80264d1c3a4SFelix Kuehling 	err = kfd_iommu_resume(kfd);
80364d1c3a4SFelix Kuehling 	if (err) {
80464d1c3a4SFelix Kuehling 		dev_err(kfd_device,
80564d1c3a4SFelix Kuehling 			"Failed to resume IOMMU for device %x:%x\n",
80664d1c3a4SFelix Kuehling 			kfd->pdev->vendor, kfd->pdev->device);
80764d1c3a4SFelix Kuehling 		return err;
80864d1c3a4SFelix Kuehling 	}
809733fa1f7SYong Zhao 
810b8935a7cSYong Zhao 	err = kfd->dqm->ops.start(kfd->dqm);
811b8935a7cSYong Zhao 	if (err) {
812b8935a7cSYong Zhao 		dev_err(kfd_device,
813b8935a7cSYong Zhao 			"Error starting queue manager for device %x:%x\n",
814b8935a7cSYong Zhao 			kfd->pdev->vendor, kfd->pdev->device);
815b8935a7cSYong Zhao 		goto dqm_start_error;
816b17f068aSOded Gabbay 	}
817b17f068aSOded Gabbay 
818b8935a7cSYong Zhao 	return err;
819b8935a7cSYong Zhao 
820b8935a7cSYong Zhao dqm_start_error:
82164d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
822b8935a7cSYong Zhao 	return err;
8234a488a7aSOded Gabbay }
8244a488a7aSOded Gabbay 
825*b3eca59dSPhilip Yang static inline void kfd_queue_work(struct workqueue_struct *wq,
826*b3eca59dSPhilip Yang 				  struct work_struct *work)
827*b3eca59dSPhilip Yang {
828*b3eca59dSPhilip Yang 	int cpu, new_cpu;
829*b3eca59dSPhilip Yang 
830*b3eca59dSPhilip Yang 	cpu = new_cpu = smp_processor_id();
831*b3eca59dSPhilip Yang 	do {
832*b3eca59dSPhilip Yang 		new_cpu = cpumask_next(new_cpu, cpu_online_mask) % nr_cpu_ids;
833*b3eca59dSPhilip Yang 		if (cpu_to_node(new_cpu) == numa_node_id())
834*b3eca59dSPhilip Yang 			break;
835*b3eca59dSPhilip Yang 	} while (cpu != new_cpu);
836*b3eca59dSPhilip Yang 
837*b3eca59dSPhilip Yang 	queue_work_on(new_cpu, wq, work);
838*b3eca59dSPhilip Yang }
839*b3eca59dSPhilip Yang 
840b3f5e6b4SAndrew Lewycky /* This is called directly from KGD at ISR. */
841b3f5e6b4SAndrew Lewycky void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
8424a488a7aSOded Gabbay {
84358e69886SLan Xiao 	uint32_t patched_ihre[KFD_MAX_RING_ENTRY_SIZE];
84458e69886SLan Xiao 	bool is_patched = false;
8452383a767SChristian König 	unsigned long flags;
84658e69886SLan Xiao 
8472249d558SAndrew Lewycky 	if (!kfd->init_complete)
8482249d558SAndrew Lewycky 		return;
8492249d558SAndrew Lewycky 
85058e69886SLan Xiao 	if (kfd->device_info->ih_ring_entry_size > sizeof(patched_ihre)) {
85158e69886SLan Xiao 		dev_err_once(kfd_device, "Ring entry too small\n");
85258e69886SLan Xiao 		return;
85358e69886SLan Xiao 	}
85458e69886SLan Xiao 
8552383a767SChristian König 	spin_lock_irqsave(&kfd->interrupt_lock, flags);
8562249d558SAndrew Lewycky 
8572249d558SAndrew Lewycky 	if (kfd->interrupts_active
85858e69886SLan Xiao 	    && interrupt_is_wanted(kfd, ih_ring_entry,
85958e69886SLan Xiao 				   patched_ihre, &is_patched)
86058e69886SLan Xiao 	    && enqueue_ih_ring_entry(kfd,
86158e69886SLan Xiao 				     is_patched ? patched_ihre : ih_ring_entry))
862*b3eca59dSPhilip Yang 		kfd_queue_work(kfd->ih_wq, &kfd->interrupt_work);
8632249d558SAndrew Lewycky 
8642383a767SChristian König 	spin_unlock_irqrestore(&kfd->interrupt_lock, flags);
8654a488a7aSOded Gabbay }
8666e81090bSOded Gabbay 
8676b95e797SFelix Kuehling int kgd2kfd_quiesce_mm(struct mm_struct *mm)
8686b95e797SFelix Kuehling {
8696b95e797SFelix Kuehling 	struct kfd_process *p;
8706b95e797SFelix Kuehling 	int r;
8716b95e797SFelix Kuehling 
8726b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
8736b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
8746b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
8756b95e797SFelix Kuehling 	 */
8766b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
8776b95e797SFelix Kuehling 	if (!p)
8786b95e797SFelix Kuehling 		return -ESRCH;
8796b95e797SFelix Kuehling 
8806b95e797SFelix Kuehling 	r = kfd_process_evict_queues(p);
8816b95e797SFelix Kuehling 
8826b95e797SFelix Kuehling 	kfd_unref_process(p);
8836b95e797SFelix Kuehling 	return r;
8846b95e797SFelix Kuehling }
8856b95e797SFelix Kuehling 
8866b95e797SFelix Kuehling int kgd2kfd_resume_mm(struct mm_struct *mm)
8876b95e797SFelix Kuehling {
8886b95e797SFelix Kuehling 	struct kfd_process *p;
8896b95e797SFelix Kuehling 	int r;
8906b95e797SFelix Kuehling 
8916b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
8926b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
8936b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
8946b95e797SFelix Kuehling 	 */
8956b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
8966b95e797SFelix Kuehling 	if (!p)
8976b95e797SFelix Kuehling 		return -ESRCH;
8986b95e797SFelix Kuehling 
8996b95e797SFelix Kuehling 	r = kfd_process_restore_queues(p);
9006b95e797SFelix Kuehling 
9016b95e797SFelix Kuehling 	kfd_unref_process(p);
9026b95e797SFelix Kuehling 	return r;
9036b95e797SFelix Kuehling }
9046b95e797SFelix Kuehling 
90526103436SFelix Kuehling /** kgd2kfd_schedule_evict_and_restore_process - Schedules work queue that will
90626103436SFelix Kuehling  *   prepare for safe eviction of KFD BOs that belong to the specified
90726103436SFelix Kuehling  *   process.
90826103436SFelix Kuehling  *
90926103436SFelix Kuehling  * @mm: mm_struct that identifies the specified KFD process
91026103436SFelix Kuehling  * @fence: eviction fence attached to KFD process BOs
91126103436SFelix Kuehling  *
91226103436SFelix Kuehling  */
91326103436SFelix Kuehling int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm,
91426103436SFelix Kuehling 					       struct dma_fence *fence)
91526103436SFelix Kuehling {
91626103436SFelix Kuehling 	struct kfd_process *p;
91726103436SFelix Kuehling 	unsigned long active_time;
91826103436SFelix Kuehling 	unsigned long delay_jiffies = msecs_to_jiffies(PROCESS_ACTIVE_TIME_MS);
91926103436SFelix Kuehling 
92026103436SFelix Kuehling 	if (!fence)
92126103436SFelix Kuehling 		return -EINVAL;
92226103436SFelix Kuehling 
92326103436SFelix Kuehling 	if (dma_fence_is_signaled(fence))
92426103436SFelix Kuehling 		return 0;
92526103436SFelix Kuehling 
92626103436SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
92726103436SFelix Kuehling 	if (!p)
92826103436SFelix Kuehling 		return -ENODEV;
92926103436SFelix Kuehling 
93026103436SFelix Kuehling 	if (fence->seqno == p->last_eviction_seqno)
93126103436SFelix Kuehling 		goto out;
93226103436SFelix Kuehling 
93326103436SFelix Kuehling 	p->last_eviction_seqno = fence->seqno;
93426103436SFelix Kuehling 
93526103436SFelix Kuehling 	/* Avoid KFD process starvation. Wait for at least
93626103436SFelix Kuehling 	 * PROCESS_ACTIVE_TIME_MS before evicting the process again
93726103436SFelix Kuehling 	 */
93826103436SFelix Kuehling 	active_time = get_jiffies_64() - p->last_restore_timestamp;
93926103436SFelix Kuehling 	if (delay_jiffies > active_time)
94026103436SFelix Kuehling 		delay_jiffies -= active_time;
94126103436SFelix Kuehling 	else
94226103436SFelix Kuehling 		delay_jiffies = 0;
94326103436SFelix Kuehling 
94426103436SFelix Kuehling 	/* During process initialization eviction_work.dwork is initialized
94526103436SFelix Kuehling 	 * to kfd_evict_bo_worker
94626103436SFelix Kuehling 	 */
94726103436SFelix Kuehling 	schedule_delayed_work(&p->eviction_work, delay_jiffies);
94826103436SFelix Kuehling out:
94926103436SFelix Kuehling 	kfd_unref_process(p);
95026103436SFelix Kuehling 	return 0;
95126103436SFelix Kuehling }
95226103436SFelix Kuehling 
9536e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
9546e81090bSOded Gabbay 				unsigned int chunk_size)
9556e81090bSOded Gabbay {
9568625ff9cSFelix Kuehling 	unsigned int num_of_longs;
9576e81090bSOded Gabbay 
95832fa8219SFelix Kuehling 	if (WARN_ON(buf_size < chunk_size))
95932fa8219SFelix Kuehling 		return -EINVAL;
96032fa8219SFelix Kuehling 	if (WARN_ON(buf_size == 0))
96132fa8219SFelix Kuehling 		return -EINVAL;
96232fa8219SFelix Kuehling 	if (WARN_ON(chunk_size == 0))
96332fa8219SFelix Kuehling 		return -EINVAL;
9646e81090bSOded Gabbay 
9656e81090bSOded Gabbay 	kfd->gtt_sa_chunk_size = chunk_size;
9666e81090bSOded Gabbay 	kfd->gtt_sa_num_of_chunks = buf_size / chunk_size;
9676e81090bSOded Gabbay 
9688625ff9cSFelix Kuehling 	num_of_longs = (kfd->gtt_sa_num_of_chunks + BITS_PER_LONG - 1) /
9698625ff9cSFelix Kuehling 		BITS_PER_LONG;
9706e81090bSOded Gabbay 
9718625ff9cSFelix Kuehling 	kfd->gtt_sa_bitmap = kcalloc(num_of_longs, sizeof(long), GFP_KERNEL);
9726e81090bSOded Gabbay 
9736e81090bSOded Gabbay 	if (!kfd->gtt_sa_bitmap)
9746e81090bSOded Gabbay 		return -ENOMEM;
9756e81090bSOded Gabbay 
97679775b62SKent Russell 	pr_debug("gtt_sa_num_of_chunks = %d, gtt_sa_bitmap = %p\n",
9776e81090bSOded Gabbay 			kfd->gtt_sa_num_of_chunks, kfd->gtt_sa_bitmap);
9786e81090bSOded Gabbay 
9796e81090bSOded Gabbay 	mutex_init(&kfd->gtt_sa_lock);
9806e81090bSOded Gabbay 
9816e81090bSOded Gabbay 	return 0;
9826e81090bSOded Gabbay 
9836e81090bSOded Gabbay }
9846e81090bSOded Gabbay 
9856e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd)
9866e81090bSOded Gabbay {
9876e81090bSOded Gabbay 	mutex_destroy(&kfd->gtt_sa_lock);
9886e81090bSOded Gabbay 	kfree(kfd->gtt_sa_bitmap);
9896e81090bSOded Gabbay }
9906e81090bSOded Gabbay 
9916e81090bSOded Gabbay static inline uint64_t kfd_gtt_sa_calc_gpu_addr(uint64_t start_addr,
9926e81090bSOded Gabbay 						unsigned int bit_num,
9936e81090bSOded Gabbay 						unsigned int chunk_size)
9946e81090bSOded Gabbay {
9956e81090bSOded Gabbay 	return start_addr + bit_num * chunk_size;
9966e81090bSOded Gabbay }
9976e81090bSOded Gabbay 
9986e81090bSOded Gabbay static inline uint32_t *kfd_gtt_sa_calc_cpu_addr(void *start_addr,
9996e81090bSOded Gabbay 						unsigned int bit_num,
10006e81090bSOded Gabbay 						unsigned int chunk_size)
10016e81090bSOded Gabbay {
10026e81090bSOded Gabbay 	return (uint32_t *) ((uint64_t) start_addr + bit_num * chunk_size);
10036e81090bSOded Gabbay }
10046e81090bSOded Gabbay 
10056e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size,
10066e81090bSOded Gabbay 			struct kfd_mem_obj **mem_obj)
10076e81090bSOded Gabbay {
10086e81090bSOded Gabbay 	unsigned int found, start_search, cur_size;
10096e81090bSOded Gabbay 
10106e81090bSOded Gabbay 	if (size == 0)
10116e81090bSOded Gabbay 		return -EINVAL;
10126e81090bSOded Gabbay 
10136e81090bSOded Gabbay 	if (size > kfd->gtt_sa_num_of_chunks * kfd->gtt_sa_chunk_size)
10146e81090bSOded Gabbay 		return -ENOMEM;
10156e81090bSOded Gabbay 
10161cd106ecSFelix Kuehling 	*mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
10171cd106ecSFelix Kuehling 	if (!(*mem_obj))
10186e81090bSOded Gabbay 		return -ENOMEM;
10196e81090bSOded Gabbay 
102079775b62SKent Russell 	pr_debug("Allocated mem_obj = %p for size = %d\n", *mem_obj, size);
10216e81090bSOded Gabbay 
10226e81090bSOded Gabbay 	start_search = 0;
10236e81090bSOded Gabbay 
10246e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
10256e81090bSOded Gabbay 
10266e81090bSOded Gabbay kfd_gtt_restart_search:
10276e81090bSOded Gabbay 	/* Find the first chunk that is free */
10286e81090bSOded Gabbay 	found = find_next_zero_bit(kfd->gtt_sa_bitmap,
10296e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks,
10306e81090bSOded Gabbay 					start_search);
10316e81090bSOded Gabbay 
103279775b62SKent Russell 	pr_debug("Found = %d\n", found);
10336e81090bSOded Gabbay 
10346e81090bSOded Gabbay 	/* If there wasn't any free chunk, bail out */
10356e81090bSOded Gabbay 	if (found == kfd->gtt_sa_num_of_chunks)
10366e81090bSOded Gabbay 		goto kfd_gtt_no_free_chunk;
10376e81090bSOded Gabbay 
10386e81090bSOded Gabbay 	/* Update fields of mem_obj */
10396e81090bSOded Gabbay 	(*mem_obj)->range_start = found;
10406e81090bSOded Gabbay 	(*mem_obj)->range_end = found;
10416e81090bSOded Gabbay 	(*mem_obj)->gpu_addr = kfd_gtt_sa_calc_gpu_addr(
10426e81090bSOded Gabbay 					kfd->gtt_start_gpu_addr,
10436e81090bSOded Gabbay 					found,
10446e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
10456e81090bSOded Gabbay 	(*mem_obj)->cpu_ptr = kfd_gtt_sa_calc_cpu_addr(
10466e81090bSOded Gabbay 					kfd->gtt_start_cpu_ptr,
10476e81090bSOded Gabbay 					found,
10486e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
10496e81090bSOded Gabbay 
105079775b62SKent Russell 	pr_debug("gpu_addr = %p, cpu_addr = %p\n",
10516e81090bSOded Gabbay 			(uint64_t *) (*mem_obj)->gpu_addr, (*mem_obj)->cpu_ptr);
10526e81090bSOded Gabbay 
10536e81090bSOded Gabbay 	/* If we need only one chunk, mark it as allocated and get out */
10546e81090bSOded Gabbay 	if (size <= kfd->gtt_sa_chunk_size) {
105579775b62SKent Russell 		pr_debug("Single bit\n");
10566e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
10576e81090bSOded Gabbay 		goto kfd_gtt_out;
10586e81090bSOded Gabbay 	}
10596e81090bSOded Gabbay 
10606e81090bSOded Gabbay 	/* Otherwise, try to see if we have enough contiguous chunks */
10616e81090bSOded Gabbay 	cur_size = size - kfd->gtt_sa_chunk_size;
10626e81090bSOded Gabbay 	do {
10636e81090bSOded Gabbay 		(*mem_obj)->range_end =
10646e81090bSOded Gabbay 			find_next_zero_bit(kfd->gtt_sa_bitmap,
10656e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks, ++found);
10666e81090bSOded Gabbay 		/*
10676e81090bSOded Gabbay 		 * If next free chunk is not contiguous than we need to
10686e81090bSOded Gabbay 		 * restart our search from the last free chunk we found (which
10696e81090bSOded Gabbay 		 * wasn't contiguous to the previous ones
10706e81090bSOded Gabbay 		 */
10716e81090bSOded Gabbay 		if ((*mem_obj)->range_end != found) {
10726e81090bSOded Gabbay 			start_search = found;
10736e81090bSOded Gabbay 			goto kfd_gtt_restart_search;
10746e81090bSOded Gabbay 		}
10756e81090bSOded Gabbay 
10766e81090bSOded Gabbay 		/*
10776e81090bSOded Gabbay 		 * If we reached end of buffer, bail out with error
10786e81090bSOded Gabbay 		 */
10796e81090bSOded Gabbay 		if (found == kfd->gtt_sa_num_of_chunks)
10806e81090bSOded Gabbay 			goto kfd_gtt_no_free_chunk;
10816e81090bSOded Gabbay 
10826e81090bSOded Gabbay 		/* Check if we don't need another chunk */
10836e81090bSOded Gabbay 		if (cur_size <= kfd->gtt_sa_chunk_size)
10846e81090bSOded Gabbay 			cur_size = 0;
10856e81090bSOded Gabbay 		else
10866e81090bSOded Gabbay 			cur_size -= kfd->gtt_sa_chunk_size;
10876e81090bSOded Gabbay 
10886e81090bSOded Gabbay 	} while (cur_size > 0);
10896e81090bSOded Gabbay 
109079775b62SKent Russell 	pr_debug("range_start = %d, range_end = %d\n",
10916e81090bSOded Gabbay 		(*mem_obj)->range_start, (*mem_obj)->range_end);
10926e81090bSOded Gabbay 
10936e81090bSOded Gabbay 	/* Mark the chunks as allocated */
10946e81090bSOded Gabbay 	for (found = (*mem_obj)->range_start;
10956e81090bSOded Gabbay 		found <= (*mem_obj)->range_end;
10966e81090bSOded Gabbay 		found++)
10976e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
10986e81090bSOded Gabbay 
10996e81090bSOded Gabbay kfd_gtt_out:
11006e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11016e81090bSOded Gabbay 	return 0;
11026e81090bSOded Gabbay 
11036e81090bSOded Gabbay kfd_gtt_no_free_chunk:
110479775b62SKent Russell 	pr_debug("Allocation failed with mem_obj = %p\n", mem_obj);
11056e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11066e81090bSOded Gabbay 	kfree(mem_obj);
11076e81090bSOded Gabbay 	return -ENOMEM;
11086e81090bSOded Gabbay }
11096e81090bSOded Gabbay 
11106e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj)
11116e81090bSOded Gabbay {
11126e81090bSOded Gabbay 	unsigned int bit;
11136e81090bSOded Gabbay 
11149216ed29SOded Gabbay 	/* Act like kfree when trying to free a NULL object */
11159216ed29SOded Gabbay 	if (!mem_obj)
11169216ed29SOded Gabbay 		return 0;
11176e81090bSOded Gabbay 
111879775b62SKent Russell 	pr_debug("Free mem_obj = %p, range_start = %d, range_end = %d\n",
11196e81090bSOded Gabbay 			mem_obj, mem_obj->range_start, mem_obj->range_end);
11206e81090bSOded Gabbay 
11216e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
11226e81090bSOded Gabbay 
11236e81090bSOded Gabbay 	/* Mark the chunks as free */
11246e81090bSOded Gabbay 	for (bit = mem_obj->range_start;
11256e81090bSOded Gabbay 		bit <= mem_obj->range_end;
11266e81090bSOded Gabbay 		bit++)
11276e81090bSOded Gabbay 		clear_bit(bit, kfd->gtt_sa_bitmap);
11286e81090bSOded Gabbay 
11296e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
11306e81090bSOded Gabbay 
11316e81090bSOded Gabbay 	kfree(mem_obj);
11326e81090bSOded Gabbay 	return 0;
11336e81090bSOded Gabbay }
1134a29ec470SShaoyun Liu 
11359b54d201SEric Huang void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd)
11369b54d201SEric Huang {
11379b54d201SEric Huang 	if (kfd)
11389b54d201SEric Huang 		atomic_inc(&kfd->sram_ecc_flag);
11399b54d201SEric Huang }
11409b54d201SEric Huang 
114143d8107fSHarish Kasiviswanathan void kfd_inc_compute_active(struct kfd_dev *kfd)
114243d8107fSHarish Kasiviswanathan {
114343d8107fSHarish Kasiviswanathan 	if (atomic_inc_return(&kfd->compute_profile) == 1)
114443d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, false);
114543d8107fSHarish Kasiviswanathan }
114643d8107fSHarish Kasiviswanathan 
114743d8107fSHarish Kasiviswanathan void kfd_dec_compute_active(struct kfd_dev *kfd)
114843d8107fSHarish Kasiviswanathan {
114943d8107fSHarish Kasiviswanathan 	int count = atomic_dec_return(&kfd->compute_profile);
115043d8107fSHarish Kasiviswanathan 
115143d8107fSHarish Kasiviswanathan 	if (count == 0)
115243d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, true);
115343d8107fSHarish Kasiviswanathan 	WARN_ONCE(count < 0, "Compute profile ref. count error");
115443d8107fSHarish Kasiviswanathan }
115543d8107fSHarish Kasiviswanathan 
1156a29ec470SShaoyun Liu #if defined(CONFIG_DEBUG_FS)
1157a29ec470SShaoyun Liu 
1158a29ec470SShaoyun Liu /* This function will send a package to HIQ to hang the HWS
1159a29ec470SShaoyun Liu  * which will trigger a GPU reset and bring the HWS back to normal state
1160a29ec470SShaoyun Liu  */
1161a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev)
1162a29ec470SShaoyun Liu {
1163a29ec470SShaoyun Liu 	int r = 0;
1164a29ec470SShaoyun Liu 
1165a29ec470SShaoyun Liu 	if (dev->dqm->sched_policy != KFD_SCHED_POLICY_HWS) {
1166a29ec470SShaoyun Liu 		pr_err("HWS is not enabled");
1167a29ec470SShaoyun Liu 		return -EINVAL;
1168a29ec470SShaoyun Liu 	}
1169a29ec470SShaoyun Liu 
1170a29ec470SShaoyun Liu 	r = pm_debugfs_hang_hws(&dev->dqm->packets);
1171a29ec470SShaoyun Liu 	if (!r)
1172a29ec470SShaoyun Liu 		r = dqm_debugfs_execute_queues(dev->dqm);
1173a29ec470SShaoyun Liu 
1174a29ec470SShaoyun Liu 	return r;
1175a29ec470SShaoyun Liu }
1176a29ec470SShaoyun Liu 
1177a29ec470SShaoyun Liu #endif
1178