14a488a7aSOded Gabbay /*
24a488a7aSOded Gabbay  * Copyright 2014 Advanced Micro Devices, Inc.
34a488a7aSOded Gabbay  *
44a488a7aSOded Gabbay  * Permission is hereby granted, free of charge, to any person obtaining a
54a488a7aSOded Gabbay  * copy of this software and associated documentation files (the "Software"),
64a488a7aSOded Gabbay  * to deal in the Software without restriction, including without limitation
74a488a7aSOded Gabbay  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84a488a7aSOded Gabbay  * and/or sell copies of the Software, and to permit persons to whom the
94a488a7aSOded Gabbay  * Software is furnished to do so, subject to the following conditions:
104a488a7aSOded Gabbay  *
114a488a7aSOded Gabbay  * The above copyright notice and this permission notice shall be included in
124a488a7aSOded Gabbay  * all copies or substantial portions of the Software.
134a488a7aSOded Gabbay  *
144a488a7aSOded Gabbay  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154a488a7aSOded Gabbay  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164a488a7aSOded Gabbay  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174a488a7aSOded Gabbay  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184a488a7aSOded Gabbay  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194a488a7aSOded Gabbay  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204a488a7aSOded Gabbay  * OTHER DEALINGS IN THE SOFTWARE.
214a488a7aSOded Gabbay  */
224a488a7aSOded Gabbay 
234a488a7aSOded Gabbay #include <linux/bsearch.h>
244a488a7aSOded Gabbay #include <linux/pci.h>
254a488a7aSOded Gabbay #include <linux/slab.h>
264a488a7aSOded Gabbay #include "kfd_priv.h"
2764c7f8cfSBen Goz #include "kfd_device_queue_manager.h"
28507968ddSFelix Kuehling #include "kfd_pm4_headers_vi.h"
290db54b24SYong Zhao #include "cwsr_trap_handler.h"
3064d1c3a4SFelix Kuehling #include "kfd_iommu.h"
315b87245fSAmber Lin #include "amdgpu_amdkfd.h"
324a488a7aSOded Gabbay 
3319f6d2a6SOded Gabbay #define MQD_SIZE_ALIGNED 768
34e42051d2SShaoyun Liu 
35e42051d2SShaoyun Liu /*
36e42051d2SShaoyun Liu  * kfd_locked is used to lock the kfd driver during suspend or reset
37e42051d2SShaoyun Liu  * once locked, kfd driver will stop any further GPU execution.
38e42051d2SShaoyun Liu  * create process (open) will return -EAGAIN.
39e42051d2SShaoyun Liu  */
40e42051d2SShaoyun Liu static atomic_t kfd_locked = ATOMIC_INIT(0);
4119f6d2a6SOded Gabbay 
4264d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
434a488a7aSOded Gabbay static const struct kfd_device_info kaveri_device_info = {
440da7558cSBen Goz 	.asic_family = CHIP_KAVERI,
450da7558cSBen Goz 	.max_pasid_bits = 16,
46992839adSYair Shachar 	/* max num of queues for KV.TODO should be a dynamic value */
47992839adSYair Shachar 	.max_no_of_hqd	= 24,
48ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
490da7558cSBen Goz 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
50f3a39818SAndrew Lewycky 	.event_interrupt_class = &event_interrupt_class_cik,
51fbeb661bSYair Shachar 	.num_of_watch_points = 4,
52373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
53373d7080SFelix Kuehling 	.supports_cwsr = false,
5464d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
553ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
5698bb9222SYong Zhao 	.num_sdma_engines = 2,
57d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
580da7558cSBen Goz };
590da7558cSBen Goz 
600da7558cSBen Goz static const struct kfd_device_info carrizo_device_info = {
610da7558cSBen Goz 	.asic_family = CHIP_CARRIZO,
624a488a7aSOded Gabbay 	.max_pasid_bits = 16,
63eaccd6e7SOded Gabbay 	/* max num of queues for CZ.TODO should be a dynamic value */
64eaccd6e7SOded Gabbay 	.max_no_of_hqd	= 24,
65ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
66b3f5e6b4SAndrew Lewycky 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
67eaccd6e7SOded Gabbay 	.event_interrupt_class = &event_interrupt_class_cik,
68f7c826adSAlexey Skidanov 	.num_of_watch_points = 4,
69373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
70373d7080SFelix Kuehling 	.supports_cwsr = true,
7164d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
723ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
7398bb9222SYong Zhao 	.num_sdma_engines = 2,
74d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
754a488a7aSOded Gabbay };
764d663df6SYong Zhao 
774d663df6SYong Zhao static const struct kfd_device_info raven_device_info = {
784d663df6SYong Zhao 	.asic_family = CHIP_RAVEN,
794d663df6SYong Zhao 	.max_pasid_bits = 16,
804d663df6SYong Zhao 	.max_no_of_hqd  = 24,
814d663df6SYong Zhao 	.doorbell_size  = 8,
824d663df6SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
834d663df6SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
844d663df6SYong Zhao 	.num_of_watch_points = 4,
854d663df6SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
864d663df6SYong Zhao 	.supports_cwsr = true,
874d663df6SYong Zhao 	.needs_iommu_device = true,
884d663df6SYong Zhao 	.needs_pci_atomics = true,
894d663df6SYong Zhao 	.num_sdma_engines = 1,
90d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
914d663df6SYong Zhao };
9264d1c3a4SFelix Kuehling #endif
934a488a7aSOded Gabbay 
94a3084e6cSFelix Kuehling static const struct kfd_device_info hawaii_device_info = {
95a3084e6cSFelix Kuehling 	.asic_family = CHIP_HAWAII,
96a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
97a3084e6cSFelix Kuehling 	/* max num of queues for KV.TODO should be a dynamic value */
98a3084e6cSFelix Kuehling 	.max_no_of_hqd	= 24,
99ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
100a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
101a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
102a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
103a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
104a3084e6cSFelix Kuehling 	.supports_cwsr = false,
10564d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
106a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
10798bb9222SYong Zhao 	.num_sdma_engines = 2,
108d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
109a3084e6cSFelix Kuehling };
110a3084e6cSFelix Kuehling 
111a3084e6cSFelix Kuehling static const struct kfd_device_info tonga_device_info = {
112a3084e6cSFelix Kuehling 	.asic_family = CHIP_TONGA,
113a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
114a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
115ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
116a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
117a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
118a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
119a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
120a3084e6cSFelix Kuehling 	.supports_cwsr = false,
12164d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
122a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
12398bb9222SYong Zhao 	.num_sdma_engines = 2,
124d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
125a3084e6cSFelix Kuehling };
126a3084e6cSFelix Kuehling 
127a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_device_info = {
128a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
129a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
130a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
131ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
132a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
133a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
134a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
135a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
136a3084e6cSFelix Kuehling 	.supports_cwsr = true,
13764d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
138a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
13998bb9222SYong Zhao 	.num_sdma_engines = 2,
140d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
141a3084e6cSFelix Kuehling };
142a3084e6cSFelix Kuehling 
143a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_vf_device_info = {
144a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
145a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
146a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
147ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
148a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
149a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
150a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
151a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
152a3084e6cSFelix Kuehling 	.supports_cwsr = true,
15364d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
154a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
15598bb9222SYong Zhao 	.num_sdma_engines = 2,
156d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
157a3084e6cSFelix Kuehling };
158a3084e6cSFelix Kuehling 
159a3084e6cSFelix Kuehling 
160a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_device_info = {
161a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
162a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
163a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
164ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
165a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
166a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
167a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
168a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
169a3084e6cSFelix Kuehling 	.supports_cwsr = true,
17064d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
171a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
17298bb9222SYong Zhao 	.num_sdma_engines = 2,
173d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
174a3084e6cSFelix Kuehling };
175a3084e6cSFelix Kuehling 
176a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_vf_device_info = {
177a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
178a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
179a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
180ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
181a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
182a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
183a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
184a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
185a3084e6cSFelix Kuehling 	.supports_cwsr = true,
18664d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
187a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
18898bb9222SYong Zhao 	.num_sdma_engines = 2,
189d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
190a3084e6cSFelix Kuehling };
191a3084e6cSFelix Kuehling 
192a3084e6cSFelix Kuehling static const struct kfd_device_info polaris11_device_info = {
193a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS11,
194a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
195a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
196ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
197a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
198a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
199a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
200a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
201a3084e6cSFelix Kuehling 	.supports_cwsr = true,
20264d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
203a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
20498bb9222SYong Zhao 	.num_sdma_engines = 2,
205d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
206a3084e6cSFelix Kuehling };
207a3084e6cSFelix Kuehling 
208389056e5SFelix Kuehling static const struct kfd_device_info vega10_device_info = {
209389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
210389056e5SFelix Kuehling 	.max_pasid_bits = 16,
211389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
212389056e5SFelix Kuehling 	.doorbell_size  = 8,
213389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
214389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
215389056e5SFelix Kuehling 	.num_of_watch_points = 4,
216389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
217389056e5SFelix Kuehling 	.supports_cwsr = true,
218389056e5SFelix Kuehling 	.needs_iommu_device = false,
219389056e5SFelix Kuehling 	.needs_pci_atomics = false,
22098bb9222SYong Zhao 	.num_sdma_engines = 2,
221d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
222389056e5SFelix Kuehling };
223389056e5SFelix Kuehling 
224389056e5SFelix Kuehling static const struct kfd_device_info vega10_vf_device_info = {
225389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
226389056e5SFelix Kuehling 	.max_pasid_bits = 16,
227389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
228389056e5SFelix Kuehling 	.doorbell_size  = 8,
229389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
230389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
231389056e5SFelix Kuehling 	.num_of_watch_points = 4,
232389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
233389056e5SFelix Kuehling 	.supports_cwsr = true,
234389056e5SFelix Kuehling 	.needs_iommu_device = false,
235389056e5SFelix Kuehling 	.needs_pci_atomics = false,
23698bb9222SYong Zhao 	.num_sdma_engines = 2,
237d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
238389056e5SFelix Kuehling };
239389056e5SFelix Kuehling 
24022a3a294SShaoyun Liu static const struct kfd_device_info vega20_device_info = {
24122a3a294SShaoyun Liu 	.asic_family = CHIP_VEGA20,
24222a3a294SShaoyun Liu 	.max_pasid_bits = 16,
24322a3a294SShaoyun Liu 	.max_no_of_hqd	= 24,
24422a3a294SShaoyun Liu 	.doorbell_size	= 8,
24522a3a294SShaoyun Liu 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
24622a3a294SShaoyun Liu 	.event_interrupt_class = &event_interrupt_class_v9,
24722a3a294SShaoyun Liu 	.num_of_watch_points = 4,
24822a3a294SShaoyun Liu 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
24922a3a294SShaoyun Liu 	.supports_cwsr = true,
25022a3a294SShaoyun Liu 	.needs_iommu_device = false,
251006a0b3dSShaoyun Liu 	.needs_pci_atomics = false,
25222a3a294SShaoyun Liu 	.num_sdma_engines = 2,
25322a3a294SShaoyun Liu 	.num_sdma_queues_per_engine = 8,
25422a3a294SShaoyun Liu };
25522a3a294SShaoyun Liu 
2564a488a7aSOded Gabbay struct kfd_deviceid {
2574a488a7aSOded Gabbay 	unsigned short did;
2584a488a7aSOded Gabbay 	const struct kfd_device_info *device_info;
2594a488a7aSOded Gabbay };
2604a488a7aSOded Gabbay 
2614a488a7aSOded Gabbay static const struct kfd_deviceid supported_devices[] = {
26264d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
2634a488a7aSOded Gabbay 	{ 0x1304, &kaveri_device_info },	/* Kaveri */
2644a488a7aSOded Gabbay 	{ 0x1305, &kaveri_device_info },	/* Kaveri */
2654a488a7aSOded Gabbay 	{ 0x1306, &kaveri_device_info },	/* Kaveri */
2664a488a7aSOded Gabbay 	{ 0x1307, &kaveri_device_info },	/* Kaveri */
2674a488a7aSOded Gabbay 	{ 0x1309, &kaveri_device_info },	/* Kaveri */
2684a488a7aSOded Gabbay 	{ 0x130A, &kaveri_device_info },	/* Kaveri */
2694a488a7aSOded Gabbay 	{ 0x130B, &kaveri_device_info },	/* Kaveri */
2704a488a7aSOded Gabbay 	{ 0x130C, &kaveri_device_info },	/* Kaveri */
2714a488a7aSOded Gabbay 	{ 0x130D, &kaveri_device_info },	/* Kaveri */
2724a488a7aSOded Gabbay 	{ 0x130E, &kaveri_device_info },	/* Kaveri */
2734a488a7aSOded Gabbay 	{ 0x130F, &kaveri_device_info },	/* Kaveri */
2744a488a7aSOded Gabbay 	{ 0x1310, &kaveri_device_info },	/* Kaveri */
2754a488a7aSOded Gabbay 	{ 0x1311, &kaveri_device_info },	/* Kaveri */
2764a488a7aSOded Gabbay 	{ 0x1312, &kaveri_device_info },	/* Kaveri */
2774a488a7aSOded Gabbay 	{ 0x1313, &kaveri_device_info },	/* Kaveri */
2784a488a7aSOded Gabbay 	{ 0x1315, &kaveri_device_info },	/* Kaveri */
2794a488a7aSOded Gabbay 	{ 0x1316, &kaveri_device_info },	/* Kaveri */
2804a488a7aSOded Gabbay 	{ 0x1317, &kaveri_device_info },	/* Kaveri */
2814a488a7aSOded Gabbay 	{ 0x1318, &kaveri_device_info },	/* Kaveri */
2824a488a7aSOded Gabbay 	{ 0x131B, &kaveri_device_info },	/* Kaveri */
2834a488a7aSOded Gabbay 	{ 0x131C, &kaveri_device_info },	/* Kaveri */
284123576d1SBen Goz 	{ 0x131D, &kaveri_device_info },	/* Kaveri */
285123576d1SBen Goz 	{ 0x9870, &carrizo_device_info },	/* Carrizo */
286123576d1SBen Goz 	{ 0x9874, &carrizo_device_info },	/* Carrizo */
287123576d1SBen Goz 	{ 0x9875, &carrizo_device_info },	/* Carrizo */
288123576d1SBen Goz 	{ 0x9876, &carrizo_device_info },	/* Carrizo */
289a3084e6cSFelix Kuehling 	{ 0x9877, &carrizo_device_info },	/* Carrizo */
2904d663df6SYong Zhao 	{ 0x15DD, &raven_device_info },		/* Raven */
29164d1c3a4SFelix Kuehling #endif
292a3084e6cSFelix Kuehling 	{ 0x67A0, &hawaii_device_info },	/* Hawaii */
293a3084e6cSFelix Kuehling 	{ 0x67A1, &hawaii_device_info },	/* Hawaii */
294a3084e6cSFelix Kuehling 	{ 0x67A2, &hawaii_device_info },	/* Hawaii */
295a3084e6cSFelix Kuehling 	{ 0x67A8, &hawaii_device_info },	/* Hawaii */
296a3084e6cSFelix Kuehling 	{ 0x67A9, &hawaii_device_info },	/* Hawaii */
297a3084e6cSFelix Kuehling 	{ 0x67AA, &hawaii_device_info },	/* Hawaii */
298a3084e6cSFelix Kuehling 	{ 0x67B0, &hawaii_device_info },	/* Hawaii */
299a3084e6cSFelix Kuehling 	{ 0x67B1, &hawaii_device_info },	/* Hawaii */
300a3084e6cSFelix Kuehling 	{ 0x67B8, &hawaii_device_info },	/* Hawaii */
301a3084e6cSFelix Kuehling 	{ 0x67B9, &hawaii_device_info },	/* Hawaii */
302a3084e6cSFelix Kuehling 	{ 0x67BA, &hawaii_device_info },	/* Hawaii */
303a3084e6cSFelix Kuehling 	{ 0x67BE, &hawaii_device_info },	/* Hawaii */
304a3084e6cSFelix Kuehling 	{ 0x6920, &tonga_device_info },		/* Tonga */
305a3084e6cSFelix Kuehling 	{ 0x6921, &tonga_device_info },		/* Tonga */
306a3084e6cSFelix Kuehling 	{ 0x6928, &tonga_device_info },		/* Tonga */
307a3084e6cSFelix Kuehling 	{ 0x6929, &tonga_device_info },		/* Tonga */
308a3084e6cSFelix Kuehling 	{ 0x692B, &tonga_device_info },		/* Tonga */
309a3084e6cSFelix Kuehling 	{ 0x6938, &tonga_device_info },		/* Tonga */
310a3084e6cSFelix Kuehling 	{ 0x6939, &tonga_device_info },		/* Tonga */
311a3084e6cSFelix Kuehling 	{ 0x7300, &fiji_device_info },		/* Fiji */
312a3084e6cSFelix Kuehling 	{ 0x730F, &fiji_vf_device_info },	/* Fiji vf*/
313a3084e6cSFelix Kuehling 	{ 0x67C0, &polaris10_device_info },	/* Polaris10 */
314a3084e6cSFelix Kuehling 	{ 0x67C1, &polaris10_device_info },	/* Polaris10 */
315a3084e6cSFelix Kuehling 	{ 0x67C2, &polaris10_device_info },	/* Polaris10 */
316a3084e6cSFelix Kuehling 	{ 0x67C4, &polaris10_device_info },	/* Polaris10 */
317a3084e6cSFelix Kuehling 	{ 0x67C7, &polaris10_device_info },	/* Polaris10 */
318a3084e6cSFelix Kuehling 	{ 0x67C8, &polaris10_device_info },	/* Polaris10 */
319a3084e6cSFelix Kuehling 	{ 0x67C9, &polaris10_device_info },	/* Polaris10 */
320a3084e6cSFelix Kuehling 	{ 0x67CA, &polaris10_device_info },	/* Polaris10 */
321a3084e6cSFelix Kuehling 	{ 0x67CC, &polaris10_device_info },	/* Polaris10 */
322a3084e6cSFelix Kuehling 	{ 0x67CF, &polaris10_device_info },	/* Polaris10 */
323a3084e6cSFelix Kuehling 	{ 0x67D0, &polaris10_vf_device_info },	/* Polaris10 vf*/
324a3084e6cSFelix Kuehling 	{ 0x67DF, &polaris10_device_info },	/* Polaris10 */
325a3084e6cSFelix Kuehling 	{ 0x67E0, &polaris11_device_info },	/* Polaris11 */
326a3084e6cSFelix Kuehling 	{ 0x67E1, &polaris11_device_info },	/* Polaris11 */
327a3084e6cSFelix Kuehling 	{ 0x67E3, &polaris11_device_info },	/* Polaris11 */
328a3084e6cSFelix Kuehling 	{ 0x67E7, &polaris11_device_info },	/* Polaris11 */
329a3084e6cSFelix Kuehling 	{ 0x67E8, &polaris11_device_info },	/* Polaris11 */
330a3084e6cSFelix Kuehling 	{ 0x67E9, &polaris11_device_info },	/* Polaris11 */
331a3084e6cSFelix Kuehling 	{ 0x67EB, &polaris11_device_info },	/* Polaris11 */
332a3084e6cSFelix Kuehling 	{ 0x67EF, &polaris11_device_info },	/* Polaris11 */
333a3084e6cSFelix Kuehling 	{ 0x67FF, &polaris11_device_info },	/* Polaris11 */
334389056e5SFelix Kuehling 	{ 0x6860, &vega10_device_info },	/* Vega10 */
335389056e5SFelix Kuehling 	{ 0x6861, &vega10_device_info },	/* Vega10 */
336389056e5SFelix Kuehling 	{ 0x6862, &vega10_device_info },	/* Vega10 */
337389056e5SFelix Kuehling 	{ 0x6863, &vega10_device_info },	/* Vega10 */
338389056e5SFelix Kuehling 	{ 0x6864, &vega10_device_info },	/* Vega10 */
339389056e5SFelix Kuehling 	{ 0x6867, &vega10_device_info },	/* Vega10 */
340389056e5SFelix Kuehling 	{ 0x6868, &vega10_device_info },	/* Vega10 */
341389056e5SFelix Kuehling 	{ 0x686C, &vega10_vf_device_info },	/* Vega10  vf*/
342389056e5SFelix Kuehling 	{ 0x687F, &vega10_device_info },	/* Vega10 */
34322a3a294SShaoyun Liu 	{ 0x66a0, &vega20_device_info },	/* Vega20 */
34422a3a294SShaoyun Liu 	{ 0x66a1, &vega20_device_info },	/* Vega20 */
34522a3a294SShaoyun Liu 	{ 0x66a2, &vega20_device_info },	/* Vega20 */
34622a3a294SShaoyun Liu 	{ 0x66a3, &vega20_device_info },	/* Vega20 */
34722a3a294SShaoyun Liu 	{ 0x66a7, &vega20_device_info },	/* Vega20 */
34822a3a294SShaoyun Liu 	{ 0x66af, &vega20_device_info }		/* Vega20 */
3494a488a7aSOded Gabbay };
3504a488a7aSOded Gabbay 
3516e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
3526e81090bSOded Gabbay 				unsigned int chunk_size);
3536e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd);
3546e81090bSOded Gabbay 
355b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd);
356b8935a7cSYong Zhao 
3574a488a7aSOded Gabbay static const struct kfd_device_info *lookup_device_info(unsigned short did)
3584a488a7aSOded Gabbay {
3594a488a7aSOded Gabbay 	size_t i;
3604a488a7aSOded Gabbay 
3614a488a7aSOded Gabbay 	for (i = 0; i < ARRAY_SIZE(supported_devices); i++) {
3624a488a7aSOded Gabbay 		if (supported_devices[i].did == did) {
36332fa8219SFelix Kuehling 			WARN_ON(!supported_devices[i].device_info);
3644a488a7aSOded Gabbay 			return supported_devices[i].device_info;
3654a488a7aSOded Gabbay 		}
3664a488a7aSOded Gabbay 	}
3674a488a7aSOded Gabbay 
3684ebc7182SYong Zhao 	dev_warn(kfd_device, "DID %04x is missing in supported_devices\n",
3694ebc7182SYong Zhao 		 did);
3704ebc7182SYong Zhao 
3714a488a7aSOded Gabbay 	return NULL;
3724a488a7aSOded Gabbay }
3734a488a7aSOded Gabbay 
374cea405b1SXihan Zhang struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd,
375cea405b1SXihan Zhang 	struct pci_dev *pdev, const struct kfd2kgd_calls *f2g)
3764a488a7aSOded Gabbay {
3774a488a7aSOded Gabbay 	struct kfd_dev *kfd;
3786106dce9Swelu 	int ret;
3794a488a7aSOded Gabbay 	const struct kfd_device_info *device_info =
3804a488a7aSOded Gabbay 					lookup_device_info(pdev->device);
3814a488a7aSOded Gabbay 
3824ebc7182SYong Zhao 	if (!device_info) {
3834ebc7182SYong Zhao 		dev_err(kfd_device, "kgd2kfd_probe failed\n");
3844a488a7aSOded Gabbay 		return NULL;
3854ebc7182SYong Zhao 	}
3864a488a7aSOded Gabbay 
387d35f00d8SEric Huang 	kfd = kzalloc(sizeof(*kfd), GFP_KERNEL);
388d35f00d8SEric Huang 	if (!kfd)
389d35f00d8SEric Huang 		return NULL;
390d35f00d8SEric Huang 
3916106dce9Swelu 	/* Allow BIF to recode atomics to PCIe 3.0 AtomicOps.
3926106dce9Swelu 	 * 32 and 64-bit requests are possible and must be
3936106dce9Swelu 	 * supported.
3943ee2d00cSFelix Kuehling 	 */
3956106dce9Swelu 	ret = pci_enable_atomic_ops_to_root(pdev,
3963ee2d00cSFelix Kuehling 			PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3976106dce9Swelu 			PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3986106dce9Swelu 	if (device_info->needs_pci_atomics && ret < 0) {
3993ee2d00cSFelix Kuehling 		dev_info(kfd_device,
4006106dce9Swelu 			 "skipped device %x:%x, PCI rejects atomics\n",
4013ee2d00cSFelix Kuehling 			 pdev->vendor, pdev->device);
402d35f00d8SEric Huang 		kfree(kfd);
4033ee2d00cSFelix Kuehling 		return NULL;
404d35f00d8SEric Huang 	} else if (!ret)
405d35f00d8SEric Huang 		kfd->pci_atomic_requested = true;
4064a488a7aSOded Gabbay 
4074a488a7aSOded Gabbay 	kfd->kgd = kgd;
4084a488a7aSOded Gabbay 	kfd->device_info = device_info;
4094a488a7aSOded Gabbay 	kfd->pdev = pdev;
41019f6d2a6SOded Gabbay 	kfd->init_complete = false;
411cea405b1SXihan Zhang 	kfd->kfd2kgd = f2g;
412cea405b1SXihan Zhang 
413cea405b1SXihan Zhang 	mutex_init(&kfd->doorbell_mutex);
414cea405b1SXihan Zhang 	memset(&kfd->doorbell_available_index, 0,
415cea405b1SXihan Zhang 		sizeof(kfd->doorbell_available_index));
4164a488a7aSOded Gabbay 
4174a488a7aSOded Gabbay 	return kfd;
4184a488a7aSOded Gabbay }
4194a488a7aSOded Gabbay 
420373d7080SFelix Kuehling static void kfd_cwsr_init(struct kfd_dev *kfd)
421373d7080SFelix Kuehling {
422373d7080SFelix Kuehling 	if (cwsr_enable && kfd->device_info->supports_cwsr) {
4233e76c239SFelix Kuehling 		if (kfd->device_info->asic_family < CHIP_VEGA10) {
424373d7080SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx8_hex) > PAGE_SIZE);
425373d7080SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx8_hex;
426373d7080SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx8_hex);
4273e76c239SFelix Kuehling 		} else {
4283e76c239SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx9_hex) > PAGE_SIZE);
4293e76c239SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx9_hex;
4303e76c239SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx9_hex);
4313e76c239SFelix Kuehling 		}
4323e76c239SFelix Kuehling 
433373d7080SFelix Kuehling 		kfd->cwsr_enabled = true;
434373d7080SFelix Kuehling 	}
435373d7080SFelix Kuehling }
436373d7080SFelix Kuehling 
4374a488a7aSOded Gabbay bool kgd2kfd_device_init(struct kfd_dev *kfd,
4384a488a7aSOded Gabbay 			 const struct kgd2kfd_shared_resources *gpu_resources)
4394a488a7aSOded Gabbay {
44019f6d2a6SOded Gabbay 	unsigned int size;
44119f6d2a6SOded Gabbay 
4425ade6c9cSFelix Kuehling 	kfd->mec_fw_version = kfd->kfd2kgd->get_fw_version(kfd->kgd,
4435ade6c9cSFelix Kuehling 			KGD_ENGINE_MEC1);
4445ade6c9cSFelix Kuehling 	kfd->sdma_fw_version = kfd->kfd2kgd->get_fw_version(kfd->kgd,
4455ade6c9cSFelix Kuehling 			KGD_ENGINE_SDMA1);
4464a488a7aSOded Gabbay 	kfd->shared_resources = *gpu_resources;
4474a488a7aSOded Gabbay 
44844008d7aSYong Zhao 	kfd->vm_info.first_vmid_kfd = ffs(gpu_resources->compute_vmid_bitmap)-1;
44944008d7aSYong Zhao 	kfd->vm_info.last_vmid_kfd = fls(gpu_resources->compute_vmid_bitmap)-1;
45044008d7aSYong Zhao 	kfd->vm_info.vmid_num_kfd = kfd->vm_info.last_vmid_kfd
45144008d7aSYong Zhao 			- kfd->vm_info.first_vmid_kfd + 1;
45244008d7aSYong Zhao 
453a99c6d4fSFelix Kuehling 	/* Verify module parameters regarding mapped process number*/
454a99c6d4fSFelix Kuehling 	if ((hws_max_conc_proc < 0)
455a99c6d4fSFelix Kuehling 			|| (hws_max_conc_proc > kfd->vm_info.vmid_num_kfd)) {
456a99c6d4fSFelix Kuehling 		dev_err(kfd_device,
457a99c6d4fSFelix Kuehling 			"hws_max_conc_proc %d must be between 0 and %d, use %d instead\n",
458a99c6d4fSFelix Kuehling 			hws_max_conc_proc, kfd->vm_info.vmid_num_kfd,
459a99c6d4fSFelix Kuehling 			kfd->vm_info.vmid_num_kfd);
460a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = kfd->vm_info.vmid_num_kfd;
461a99c6d4fSFelix Kuehling 	} else
462a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = hws_max_conc_proc;
463a99c6d4fSFelix Kuehling 
46419f6d2a6SOded Gabbay 	/* calculate max size of mqds needed for queues */
465b8cbab04SOded Gabbay 	size = max_num_of_queues_per_device *
46619f6d2a6SOded Gabbay 			kfd->device_info->mqd_size_aligned;
46719f6d2a6SOded Gabbay 
468e18e794eSOded Gabbay 	/*
469e18e794eSOded Gabbay 	 * calculate max size of runlist packet.
470e18e794eSOded Gabbay 	 * There can be only 2 packets at once
471e18e794eSOded Gabbay 	 */
472507968ddSFelix Kuehling 	size += (KFD_MAX_NUM_OF_PROCESSES * sizeof(struct pm4_mes_map_process) +
473507968ddSFelix Kuehling 		max_num_of_queues_per_device * sizeof(struct pm4_mes_map_queues)
474507968ddSFelix Kuehling 		+ sizeof(struct pm4_mes_runlist)) * 2;
475e18e794eSOded Gabbay 
476e18e794eSOded Gabbay 	/* Add size of HIQ & DIQ */
477e18e794eSOded Gabbay 	size += KFD_KERNEL_QUEUE_SIZE * 2;
478e18e794eSOded Gabbay 
479e18e794eSOded Gabbay 	/* add another 512KB for all other allocations on gart (HPD, fences) */
48019f6d2a6SOded Gabbay 	size += 512 * 1024;
48119f6d2a6SOded Gabbay 
482*7cd52c91SAmber Lin 	if (amdgpu_amdkfd_alloc_gtt_mem(
483cea405b1SXihan Zhang 			kfd->kgd, size, &kfd->gtt_mem,
48415426dbbSYong Zhao 			&kfd->gtt_start_gpu_addr, &kfd->gtt_start_cpu_ptr,
48515426dbbSYong Zhao 			false)) {
48679775b62SKent Russell 		dev_err(kfd_device, "Could not allocate %d bytes\n", size);
48719f6d2a6SOded Gabbay 		goto out;
48819f6d2a6SOded Gabbay 	}
48919f6d2a6SOded Gabbay 
49079775b62SKent Russell 	dev_info(kfd_device, "Allocated %d bytes on gart\n", size);
491e18e794eSOded Gabbay 
49273a1da0bSOded Gabbay 	/* Initialize GTT sa with 512 byte chunk size */
49373a1da0bSOded Gabbay 	if (kfd_gtt_sa_init(kfd, size, 512) != 0) {
49479775b62SKent Russell 		dev_err(kfd_device, "Error initializing gtt sub-allocator\n");
49573a1da0bSOded Gabbay 		goto kfd_gtt_sa_init_error;
49673a1da0bSOded Gabbay 	}
49773a1da0bSOded Gabbay 
498735df2baSFelix Kuehling 	if (kfd_doorbell_init(kfd)) {
499735df2baSFelix Kuehling 		dev_err(kfd_device,
500735df2baSFelix Kuehling 			"Error initializing doorbell aperture\n");
501735df2baSFelix Kuehling 		goto kfd_doorbell_error;
502735df2baSFelix Kuehling 	}
50319f6d2a6SOded Gabbay 
5040c1690e3SShaoyun Liu 	if (kfd->kfd2kgd->get_hive_id)
5050c1690e3SShaoyun Liu 		kfd->hive_id = kfd->kfd2kgd->get_hive_id(kfd->kgd);
5060c1690e3SShaoyun Liu 
5074eacc26bSKent Russell 	if (kfd_topology_add_device(kfd)) {
50879775b62SKent Russell 		dev_err(kfd_device, "Error adding device to topology\n");
50919f6d2a6SOded Gabbay 		goto kfd_topology_add_device_error;
51019f6d2a6SOded Gabbay 	}
51119f6d2a6SOded Gabbay 
5122249d558SAndrew Lewycky 	if (kfd_interrupt_init(kfd)) {
51379775b62SKent Russell 		dev_err(kfd_device, "Error initializing interrupts\n");
5142249d558SAndrew Lewycky 		goto kfd_interrupt_error;
5152249d558SAndrew Lewycky 	}
5162249d558SAndrew Lewycky 
51764c7f8cfSBen Goz 	kfd->dqm = device_queue_manager_init(kfd);
51864c7f8cfSBen Goz 	if (!kfd->dqm) {
51979775b62SKent Russell 		dev_err(kfd_device, "Error initializing queue manager\n");
52064c7f8cfSBen Goz 		goto device_queue_manager_error;
52164c7f8cfSBen Goz 	}
52264c7f8cfSBen Goz 
52364d1c3a4SFelix Kuehling 	if (kfd_iommu_device_init(kfd)) {
52464d1c3a4SFelix Kuehling 		dev_err(kfd_device, "Error initializing iommuv2\n");
52564d1c3a4SFelix Kuehling 		goto device_iommu_error;
52664c7f8cfSBen Goz 	}
52764c7f8cfSBen Goz 
528373d7080SFelix Kuehling 	kfd_cwsr_init(kfd);
529373d7080SFelix Kuehling 
530b8935a7cSYong Zhao 	if (kfd_resume(kfd))
531b8935a7cSYong Zhao 		goto kfd_resume_error;
532b8935a7cSYong Zhao 
533fbeb661bSYair Shachar 	kfd->dbgmgr = NULL;
534fbeb661bSYair Shachar 
5354a488a7aSOded Gabbay 	kfd->init_complete = true;
53679775b62SKent Russell 	dev_info(kfd_device, "added device %x:%x\n", kfd->pdev->vendor,
5374a488a7aSOded Gabbay 		 kfd->pdev->device);
5384a488a7aSOded Gabbay 
53979775b62SKent Russell 	pr_debug("Starting kfd with the following scheduling policy %d\n",
540d146c5a7SFelix Kuehling 		kfd->dqm->sched_policy);
54164c7f8cfSBen Goz 
54219f6d2a6SOded Gabbay 	goto out;
54319f6d2a6SOded Gabbay 
544b8935a7cSYong Zhao kfd_resume_error:
54564d1c3a4SFelix Kuehling device_iommu_error:
54664c7f8cfSBen Goz 	device_queue_manager_uninit(kfd->dqm);
54764c7f8cfSBen Goz device_queue_manager_error:
5482249d558SAndrew Lewycky 	kfd_interrupt_exit(kfd);
5492249d558SAndrew Lewycky kfd_interrupt_error:
550b17f068aSOded Gabbay 	kfd_topology_remove_device(kfd);
55119f6d2a6SOded Gabbay kfd_topology_add_device_error:
552735df2baSFelix Kuehling 	kfd_doorbell_fini(kfd);
553735df2baSFelix Kuehling kfd_doorbell_error:
55473a1da0bSOded Gabbay 	kfd_gtt_sa_fini(kfd);
55573a1da0bSOded Gabbay kfd_gtt_sa_init_error:
556*7cd52c91SAmber Lin 	amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
55719f6d2a6SOded Gabbay 	dev_err(kfd_device,
55879775b62SKent Russell 		"device %x:%x NOT added due to errors\n",
55919f6d2a6SOded Gabbay 		kfd->pdev->vendor, kfd->pdev->device);
56019f6d2a6SOded Gabbay out:
56119f6d2a6SOded Gabbay 	return kfd->init_complete;
5624a488a7aSOded Gabbay }
5634a488a7aSOded Gabbay 
5644a488a7aSOded Gabbay void kgd2kfd_device_exit(struct kfd_dev *kfd)
5654a488a7aSOded Gabbay {
566b17f068aSOded Gabbay 	if (kfd->init_complete) {
567b8935a7cSYong Zhao 		kgd2kfd_suspend(kfd);
56864c7f8cfSBen Goz 		device_queue_manager_uninit(kfd->dqm);
5692249d558SAndrew Lewycky 		kfd_interrupt_exit(kfd);
57019f6d2a6SOded Gabbay 		kfd_topology_remove_device(kfd);
571735df2baSFelix Kuehling 		kfd_doorbell_fini(kfd);
57273a1da0bSOded Gabbay 		kfd_gtt_sa_fini(kfd);
573*7cd52c91SAmber Lin 		amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
574b17f068aSOded Gabbay 	}
5755b5c4e40SEvgeny Pinchuk 
5764a488a7aSOded Gabbay 	kfree(kfd);
5774a488a7aSOded Gabbay }
5784a488a7aSOded Gabbay 
579e3b7a967SShaoyun Liu int kgd2kfd_pre_reset(struct kfd_dev *kfd)
580e3b7a967SShaoyun Liu {
581e42051d2SShaoyun Liu 	if (!kfd->init_complete)
582e42051d2SShaoyun Liu 		return 0;
583e42051d2SShaoyun Liu 	kgd2kfd_suspend(kfd);
584e42051d2SShaoyun Liu 
585e42051d2SShaoyun Liu 	/* hold dqm->lock to prevent further execution*/
586e42051d2SShaoyun Liu 	dqm_lock(kfd->dqm);
587e42051d2SShaoyun Liu 
588e42051d2SShaoyun Liu 	kfd_signal_reset_event(kfd);
589e3b7a967SShaoyun Liu 	return 0;
590e3b7a967SShaoyun Liu }
591e3b7a967SShaoyun Liu 
592e42051d2SShaoyun Liu /*
593e42051d2SShaoyun Liu  * Fix me. KFD won't be able to resume existing process for now.
594e42051d2SShaoyun Liu  * We will keep all existing process in a evicted state and
595e42051d2SShaoyun Liu  * wait the process to be terminated.
596e42051d2SShaoyun Liu  */
597e42051d2SShaoyun Liu 
598e3b7a967SShaoyun Liu int kgd2kfd_post_reset(struct kfd_dev *kfd)
599e3b7a967SShaoyun Liu {
600e42051d2SShaoyun Liu 	int ret, count;
601e42051d2SShaoyun Liu 
602e42051d2SShaoyun Liu 	if (!kfd->init_complete)
603e3b7a967SShaoyun Liu 		return 0;
604e42051d2SShaoyun Liu 
605e42051d2SShaoyun Liu 	dqm_unlock(kfd->dqm);
606e42051d2SShaoyun Liu 
607e42051d2SShaoyun Liu 	ret = kfd_resume(kfd);
608e42051d2SShaoyun Liu 	if (ret)
609e42051d2SShaoyun Liu 		return ret;
610e42051d2SShaoyun Liu 	count = atomic_dec_return(&kfd_locked);
611e42051d2SShaoyun Liu 	WARN_ONCE(count != 0, "KFD reset ref. error");
612e42051d2SShaoyun Liu 	return 0;
613e42051d2SShaoyun Liu }
614e42051d2SShaoyun Liu 
615e42051d2SShaoyun Liu bool kfd_is_locked(void)
616e42051d2SShaoyun Liu {
617e42051d2SShaoyun Liu 	return  (atomic_read(&kfd_locked) > 0);
618e3b7a967SShaoyun Liu }
619e3b7a967SShaoyun Liu 
6204a488a7aSOded Gabbay void kgd2kfd_suspend(struct kfd_dev *kfd)
6214a488a7aSOded Gabbay {
622733fa1f7SYong Zhao 	if (!kfd->init_complete)
623733fa1f7SYong Zhao 		return;
624733fa1f7SYong Zhao 
62526103436SFelix Kuehling 	/* For first KFD device suspend all the KFD processes */
626e42051d2SShaoyun Liu 	if (atomic_inc_return(&kfd_locked) == 1)
62726103436SFelix Kuehling 		kfd_suspend_all_processes();
62826103436SFelix Kuehling 
62945c9a5e4SOded Gabbay 	kfd->dqm->ops.stop(kfd->dqm);
630733fa1f7SYong Zhao 
63164d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
6324a488a7aSOded Gabbay }
6334a488a7aSOded Gabbay 
6344a488a7aSOded Gabbay int kgd2kfd_resume(struct kfd_dev *kfd)
6354a488a7aSOded Gabbay {
63626103436SFelix Kuehling 	int ret, count;
63726103436SFelix Kuehling 
638b8935a7cSYong Zhao 	if (!kfd->init_complete)
639b8935a7cSYong Zhao 		return 0;
640b17f068aSOded Gabbay 
64126103436SFelix Kuehling 	ret = kfd_resume(kfd);
64226103436SFelix Kuehling 	if (ret)
64326103436SFelix Kuehling 		return ret;
644b17f068aSOded Gabbay 
645e42051d2SShaoyun Liu 	count = atomic_dec_return(&kfd_locked);
64626103436SFelix Kuehling 	WARN_ONCE(count < 0, "KFD suspend / resume ref. error");
64726103436SFelix Kuehling 	if (count == 0)
64826103436SFelix Kuehling 		ret = kfd_resume_all_processes();
64926103436SFelix Kuehling 
65026103436SFelix Kuehling 	return ret;
6514ebc7182SYong Zhao }
6524ebc7182SYong Zhao 
653b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd)
654b8935a7cSYong Zhao {
655b8935a7cSYong Zhao 	int err = 0;
656b8935a7cSYong Zhao 
65764d1c3a4SFelix Kuehling 	err = kfd_iommu_resume(kfd);
65864d1c3a4SFelix Kuehling 	if (err) {
65964d1c3a4SFelix Kuehling 		dev_err(kfd_device,
66064d1c3a4SFelix Kuehling 			"Failed to resume IOMMU for device %x:%x\n",
66164d1c3a4SFelix Kuehling 			kfd->pdev->vendor, kfd->pdev->device);
66264d1c3a4SFelix Kuehling 		return err;
66364d1c3a4SFelix Kuehling 	}
664733fa1f7SYong Zhao 
665b8935a7cSYong Zhao 	err = kfd->dqm->ops.start(kfd->dqm);
666b8935a7cSYong Zhao 	if (err) {
667b8935a7cSYong Zhao 		dev_err(kfd_device,
668b8935a7cSYong Zhao 			"Error starting queue manager for device %x:%x\n",
669b8935a7cSYong Zhao 			kfd->pdev->vendor, kfd->pdev->device);
670b8935a7cSYong Zhao 		goto dqm_start_error;
671b17f068aSOded Gabbay 	}
672b17f068aSOded Gabbay 
673b8935a7cSYong Zhao 	return err;
674b8935a7cSYong Zhao 
675b8935a7cSYong Zhao dqm_start_error:
67664d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
677b8935a7cSYong Zhao 	return err;
6784a488a7aSOded Gabbay }
6794a488a7aSOded Gabbay 
680b3f5e6b4SAndrew Lewycky /* This is called directly from KGD at ISR. */
681b3f5e6b4SAndrew Lewycky void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
6824a488a7aSOded Gabbay {
68358e69886SLan Xiao 	uint32_t patched_ihre[KFD_MAX_RING_ENTRY_SIZE];
68458e69886SLan Xiao 	bool is_patched = false;
68558e69886SLan Xiao 
6862249d558SAndrew Lewycky 	if (!kfd->init_complete)
6872249d558SAndrew Lewycky 		return;
6882249d558SAndrew Lewycky 
68958e69886SLan Xiao 	if (kfd->device_info->ih_ring_entry_size > sizeof(patched_ihre)) {
69058e69886SLan Xiao 		dev_err_once(kfd_device, "Ring entry too small\n");
69158e69886SLan Xiao 		return;
69258e69886SLan Xiao 	}
69358e69886SLan Xiao 
6942249d558SAndrew Lewycky 	spin_lock(&kfd->interrupt_lock);
6952249d558SAndrew Lewycky 
6962249d558SAndrew Lewycky 	if (kfd->interrupts_active
69758e69886SLan Xiao 	    && interrupt_is_wanted(kfd, ih_ring_entry,
69858e69886SLan Xiao 				   patched_ihre, &is_patched)
69958e69886SLan Xiao 	    && enqueue_ih_ring_entry(kfd,
70058e69886SLan Xiao 				     is_patched ? patched_ihre : ih_ring_entry))
70148e876a2SAndres Rodriguez 		queue_work(kfd->ih_wq, &kfd->interrupt_work);
7022249d558SAndrew Lewycky 
7032249d558SAndrew Lewycky 	spin_unlock(&kfd->interrupt_lock);
7044a488a7aSOded Gabbay }
7056e81090bSOded Gabbay 
7066b95e797SFelix Kuehling int kgd2kfd_quiesce_mm(struct mm_struct *mm)
7076b95e797SFelix Kuehling {
7086b95e797SFelix Kuehling 	struct kfd_process *p;
7096b95e797SFelix Kuehling 	int r;
7106b95e797SFelix Kuehling 
7116b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
7126b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
7136b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
7146b95e797SFelix Kuehling 	 */
7156b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
7166b95e797SFelix Kuehling 	if (!p)
7176b95e797SFelix Kuehling 		return -ESRCH;
7186b95e797SFelix Kuehling 
7196b95e797SFelix Kuehling 	r = kfd_process_evict_queues(p);
7206b95e797SFelix Kuehling 
7216b95e797SFelix Kuehling 	kfd_unref_process(p);
7226b95e797SFelix Kuehling 	return r;
7236b95e797SFelix Kuehling }
7246b95e797SFelix Kuehling 
7256b95e797SFelix Kuehling int kgd2kfd_resume_mm(struct mm_struct *mm)
7266b95e797SFelix Kuehling {
7276b95e797SFelix Kuehling 	struct kfd_process *p;
7286b95e797SFelix Kuehling 	int r;
7296b95e797SFelix Kuehling 
7306b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
7316b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
7326b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
7336b95e797SFelix Kuehling 	 */
7346b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
7356b95e797SFelix Kuehling 	if (!p)
7366b95e797SFelix Kuehling 		return -ESRCH;
7376b95e797SFelix Kuehling 
7386b95e797SFelix Kuehling 	r = kfd_process_restore_queues(p);
7396b95e797SFelix Kuehling 
7406b95e797SFelix Kuehling 	kfd_unref_process(p);
7416b95e797SFelix Kuehling 	return r;
7426b95e797SFelix Kuehling }
7436b95e797SFelix Kuehling 
74426103436SFelix Kuehling /** kgd2kfd_schedule_evict_and_restore_process - Schedules work queue that will
74526103436SFelix Kuehling  *   prepare for safe eviction of KFD BOs that belong to the specified
74626103436SFelix Kuehling  *   process.
74726103436SFelix Kuehling  *
74826103436SFelix Kuehling  * @mm: mm_struct that identifies the specified KFD process
74926103436SFelix Kuehling  * @fence: eviction fence attached to KFD process BOs
75026103436SFelix Kuehling  *
75126103436SFelix Kuehling  */
75226103436SFelix Kuehling int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm,
75326103436SFelix Kuehling 					       struct dma_fence *fence)
75426103436SFelix Kuehling {
75526103436SFelix Kuehling 	struct kfd_process *p;
75626103436SFelix Kuehling 	unsigned long active_time;
75726103436SFelix Kuehling 	unsigned long delay_jiffies = msecs_to_jiffies(PROCESS_ACTIVE_TIME_MS);
75826103436SFelix Kuehling 
75926103436SFelix Kuehling 	if (!fence)
76026103436SFelix Kuehling 		return -EINVAL;
76126103436SFelix Kuehling 
76226103436SFelix Kuehling 	if (dma_fence_is_signaled(fence))
76326103436SFelix Kuehling 		return 0;
76426103436SFelix Kuehling 
76526103436SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
76626103436SFelix Kuehling 	if (!p)
76726103436SFelix Kuehling 		return -ENODEV;
76826103436SFelix Kuehling 
76926103436SFelix Kuehling 	if (fence->seqno == p->last_eviction_seqno)
77026103436SFelix Kuehling 		goto out;
77126103436SFelix Kuehling 
77226103436SFelix Kuehling 	p->last_eviction_seqno = fence->seqno;
77326103436SFelix Kuehling 
77426103436SFelix Kuehling 	/* Avoid KFD process starvation. Wait for at least
77526103436SFelix Kuehling 	 * PROCESS_ACTIVE_TIME_MS before evicting the process again
77626103436SFelix Kuehling 	 */
77726103436SFelix Kuehling 	active_time = get_jiffies_64() - p->last_restore_timestamp;
77826103436SFelix Kuehling 	if (delay_jiffies > active_time)
77926103436SFelix Kuehling 		delay_jiffies -= active_time;
78026103436SFelix Kuehling 	else
78126103436SFelix Kuehling 		delay_jiffies = 0;
78226103436SFelix Kuehling 
78326103436SFelix Kuehling 	/* During process initialization eviction_work.dwork is initialized
78426103436SFelix Kuehling 	 * to kfd_evict_bo_worker
78526103436SFelix Kuehling 	 */
78626103436SFelix Kuehling 	schedule_delayed_work(&p->eviction_work, delay_jiffies);
78726103436SFelix Kuehling out:
78826103436SFelix Kuehling 	kfd_unref_process(p);
78926103436SFelix Kuehling 	return 0;
79026103436SFelix Kuehling }
79126103436SFelix Kuehling 
7926e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
7936e81090bSOded Gabbay 				unsigned int chunk_size)
7946e81090bSOded Gabbay {
7958625ff9cSFelix Kuehling 	unsigned int num_of_longs;
7966e81090bSOded Gabbay 
79732fa8219SFelix Kuehling 	if (WARN_ON(buf_size < chunk_size))
79832fa8219SFelix Kuehling 		return -EINVAL;
79932fa8219SFelix Kuehling 	if (WARN_ON(buf_size == 0))
80032fa8219SFelix Kuehling 		return -EINVAL;
80132fa8219SFelix Kuehling 	if (WARN_ON(chunk_size == 0))
80232fa8219SFelix Kuehling 		return -EINVAL;
8036e81090bSOded Gabbay 
8046e81090bSOded Gabbay 	kfd->gtt_sa_chunk_size = chunk_size;
8056e81090bSOded Gabbay 	kfd->gtt_sa_num_of_chunks = buf_size / chunk_size;
8066e81090bSOded Gabbay 
8078625ff9cSFelix Kuehling 	num_of_longs = (kfd->gtt_sa_num_of_chunks + BITS_PER_LONG - 1) /
8088625ff9cSFelix Kuehling 		BITS_PER_LONG;
8096e81090bSOded Gabbay 
8108625ff9cSFelix Kuehling 	kfd->gtt_sa_bitmap = kcalloc(num_of_longs, sizeof(long), GFP_KERNEL);
8116e81090bSOded Gabbay 
8126e81090bSOded Gabbay 	if (!kfd->gtt_sa_bitmap)
8136e81090bSOded Gabbay 		return -ENOMEM;
8146e81090bSOded Gabbay 
81579775b62SKent Russell 	pr_debug("gtt_sa_num_of_chunks = %d, gtt_sa_bitmap = %p\n",
8166e81090bSOded Gabbay 			kfd->gtt_sa_num_of_chunks, kfd->gtt_sa_bitmap);
8176e81090bSOded Gabbay 
8186e81090bSOded Gabbay 	mutex_init(&kfd->gtt_sa_lock);
8196e81090bSOded Gabbay 
8206e81090bSOded Gabbay 	return 0;
8216e81090bSOded Gabbay 
8226e81090bSOded Gabbay }
8236e81090bSOded Gabbay 
8246e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd)
8256e81090bSOded Gabbay {
8266e81090bSOded Gabbay 	mutex_destroy(&kfd->gtt_sa_lock);
8276e81090bSOded Gabbay 	kfree(kfd->gtt_sa_bitmap);
8286e81090bSOded Gabbay }
8296e81090bSOded Gabbay 
8306e81090bSOded Gabbay static inline uint64_t kfd_gtt_sa_calc_gpu_addr(uint64_t start_addr,
8316e81090bSOded Gabbay 						unsigned int bit_num,
8326e81090bSOded Gabbay 						unsigned int chunk_size)
8336e81090bSOded Gabbay {
8346e81090bSOded Gabbay 	return start_addr + bit_num * chunk_size;
8356e81090bSOded Gabbay }
8366e81090bSOded Gabbay 
8376e81090bSOded Gabbay static inline uint32_t *kfd_gtt_sa_calc_cpu_addr(void *start_addr,
8386e81090bSOded Gabbay 						unsigned int bit_num,
8396e81090bSOded Gabbay 						unsigned int chunk_size)
8406e81090bSOded Gabbay {
8416e81090bSOded Gabbay 	return (uint32_t *) ((uint64_t) start_addr + bit_num * chunk_size);
8426e81090bSOded Gabbay }
8436e81090bSOded Gabbay 
8446e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size,
8456e81090bSOded Gabbay 			struct kfd_mem_obj **mem_obj)
8466e81090bSOded Gabbay {
8476e81090bSOded Gabbay 	unsigned int found, start_search, cur_size;
8486e81090bSOded Gabbay 
8496e81090bSOded Gabbay 	if (size == 0)
8506e81090bSOded Gabbay 		return -EINVAL;
8516e81090bSOded Gabbay 
8526e81090bSOded Gabbay 	if (size > kfd->gtt_sa_num_of_chunks * kfd->gtt_sa_chunk_size)
8536e81090bSOded Gabbay 		return -ENOMEM;
8546e81090bSOded Gabbay 
8551cd106ecSFelix Kuehling 	*mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
8561cd106ecSFelix Kuehling 	if (!(*mem_obj))
8576e81090bSOded Gabbay 		return -ENOMEM;
8586e81090bSOded Gabbay 
85979775b62SKent Russell 	pr_debug("Allocated mem_obj = %p for size = %d\n", *mem_obj, size);
8606e81090bSOded Gabbay 
8616e81090bSOded Gabbay 	start_search = 0;
8626e81090bSOded Gabbay 
8636e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
8646e81090bSOded Gabbay 
8656e81090bSOded Gabbay kfd_gtt_restart_search:
8666e81090bSOded Gabbay 	/* Find the first chunk that is free */
8676e81090bSOded Gabbay 	found = find_next_zero_bit(kfd->gtt_sa_bitmap,
8686e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks,
8696e81090bSOded Gabbay 					start_search);
8706e81090bSOded Gabbay 
87179775b62SKent Russell 	pr_debug("Found = %d\n", found);
8726e81090bSOded Gabbay 
8736e81090bSOded Gabbay 	/* If there wasn't any free chunk, bail out */
8746e81090bSOded Gabbay 	if (found == kfd->gtt_sa_num_of_chunks)
8756e81090bSOded Gabbay 		goto kfd_gtt_no_free_chunk;
8766e81090bSOded Gabbay 
8776e81090bSOded Gabbay 	/* Update fields of mem_obj */
8786e81090bSOded Gabbay 	(*mem_obj)->range_start = found;
8796e81090bSOded Gabbay 	(*mem_obj)->range_end = found;
8806e81090bSOded Gabbay 	(*mem_obj)->gpu_addr = kfd_gtt_sa_calc_gpu_addr(
8816e81090bSOded Gabbay 					kfd->gtt_start_gpu_addr,
8826e81090bSOded Gabbay 					found,
8836e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
8846e81090bSOded Gabbay 	(*mem_obj)->cpu_ptr = kfd_gtt_sa_calc_cpu_addr(
8856e81090bSOded Gabbay 					kfd->gtt_start_cpu_ptr,
8866e81090bSOded Gabbay 					found,
8876e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
8886e81090bSOded Gabbay 
88979775b62SKent Russell 	pr_debug("gpu_addr = %p, cpu_addr = %p\n",
8906e81090bSOded Gabbay 			(uint64_t *) (*mem_obj)->gpu_addr, (*mem_obj)->cpu_ptr);
8916e81090bSOded Gabbay 
8926e81090bSOded Gabbay 	/* If we need only one chunk, mark it as allocated and get out */
8936e81090bSOded Gabbay 	if (size <= kfd->gtt_sa_chunk_size) {
89479775b62SKent Russell 		pr_debug("Single bit\n");
8956e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
8966e81090bSOded Gabbay 		goto kfd_gtt_out;
8976e81090bSOded Gabbay 	}
8986e81090bSOded Gabbay 
8996e81090bSOded Gabbay 	/* Otherwise, try to see if we have enough contiguous chunks */
9006e81090bSOded Gabbay 	cur_size = size - kfd->gtt_sa_chunk_size;
9016e81090bSOded Gabbay 	do {
9026e81090bSOded Gabbay 		(*mem_obj)->range_end =
9036e81090bSOded Gabbay 			find_next_zero_bit(kfd->gtt_sa_bitmap,
9046e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks, ++found);
9056e81090bSOded Gabbay 		/*
9066e81090bSOded Gabbay 		 * If next free chunk is not contiguous than we need to
9076e81090bSOded Gabbay 		 * restart our search from the last free chunk we found (which
9086e81090bSOded Gabbay 		 * wasn't contiguous to the previous ones
9096e81090bSOded Gabbay 		 */
9106e81090bSOded Gabbay 		if ((*mem_obj)->range_end != found) {
9116e81090bSOded Gabbay 			start_search = found;
9126e81090bSOded Gabbay 			goto kfd_gtt_restart_search;
9136e81090bSOded Gabbay 		}
9146e81090bSOded Gabbay 
9156e81090bSOded Gabbay 		/*
9166e81090bSOded Gabbay 		 * If we reached end of buffer, bail out with error
9176e81090bSOded Gabbay 		 */
9186e81090bSOded Gabbay 		if (found == kfd->gtt_sa_num_of_chunks)
9196e81090bSOded Gabbay 			goto kfd_gtt_no_free_chunk;
9206e81090bSOded Gabbay 
9216e81090bSOded Gabbay 		/* Check if we don't need another chunk */
9226e81090bSOded Gabbay 		if (cur_size <= kfd->gtt_sa_chunk_size)
9236e81090bSOded Gabbay 			cur_size = 0;
9246e81090bSOded Gabbay 		else
9256e81090bSOded Gabbay 			cur_size -= kfd->gtt_sa_chunk_size;
9266e81090bSOded Gabbay 
9276e81090bSOded Gabbay 	} while (cur_size > 0);
9286e81090bSOded Gabbay 
92979775b62SKent Russell 	pr_debug("range_start = %d, range_end = %d\n",
9306e81090bSOded Gabbay 		(*mem_obj)->range_start, (*mem_obj)->range_end);
9316e81090bSOded Gabbay 
9326e81090bSOded Gabbay 	/* Mark the chunks as allocated */
9336e81090bSOded Gabbay 	for (found = (*mem_obj)->range_start;
9346e81090bSOded Gabbay 		found <= (*mem_obj)->range_end;
9356e81090bSOded Gabbay 		found++)
9366e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
9376e81090bSOded Gabbay 
9386e81090bSOded Gabbay kfd_gtt_out:
9396e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
9406e81090bSOded Gabbay 	return 0;
9416e81090bSOded Gabbay 
9426e81090bSOded Gabbay kfd_gtt_no_free_chunk:
94379775b62SKent Russell 	pr_debug("Allocation failed with mem_obj = %p\n", mem_obj);
9446e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
9456e81090bSOded Gabbay 	kfree(mem_obj);
9466e81090bSOded Gabbay 	return -ENOMEM;
9476e81090bSOded Gabbay }
9486e81090bSOded Gabbay 
9496e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj)
9506e81090bSOded Gabbay {
9516e81090bSOded Gabbay 	unsigned int bit;
9526e81090bSOded Gabbay 
9539216ed29SOded Gabbay 	/* Act like kfree when trying to free a NULL object */
9549216ed29SOded Gabbay 	if (!mem_obj)
9559216ed29SOded Gabbay 		return 0;
9566e81090bSOded Gabbay 
95779775b62SKent Russell 	pr_debug("Free mem_obj = %p, range_start = %d, range_end = %d\n",
9586e81090bSOded Gabbay 			mem_obj, mem_obj->range_start, mem_obj->range_end);
9596e81090bSOded Gabbay 
9606e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
9616e81090bSOded Gabbay 
9626e81090bSOded Gabbay 	/* Mark the chunks as free */
9636e81090bSOded Gabbay 	for (bit = mem_obj->range_start;
9646e81090bSOded Gabbay 		bit <= mem_obj->range_end;
9656e81090bSOded Gabbay 		bit++)
9666e81090bSOded Gabbay 		clear_bit(bit, kfd->gtt_sa_bitmap);
9676e81090bSOded Gabbay 
9686e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
9696e81090bSOded Gabbay 
9706e81090bSOded Gabbay 	kfree(mem_obj);
9716e81090bSOded Gabbay 	return 0;
9726e81090bSOded Gabbay }
973a29ec470SShaoyun Liu 
974a29ec470SShaoyun Liu #if defined(CONFIG_DEBUG_FS)
975a29ec470SShaoyun Liu 
976a29ec470SShaoyun Liu /* This function will send a package to HIQ to hang the HWS
977a29ec470SShaoyun Liu  * which will trigger a GPU reset and bring the HWS back to normal state
978a29ec470SShaoyun Liu  */
979a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev)
980a29ec470SShaoyun Liu {
981a29ec470SShaoyun Liu 	int r = 0;
982a29ec470SShaoyun Liu 
983a29ec470SShaoyun Liu 	if (dev->dqm->sched_policy != KFD_SCHED_POLICY_HWS) {
984a29ec470SShaoyun Liu 		pr_err("HWS is not enabled");
985a29ec470SShaoyun Liu 		return -EINVAL;
986a29ec470SShaoyun Liu 	}
987a29ec470SShaoyun Liu 
988a29ec470SShaoyun Liu 	r = pm_debugfs_hang_hws(&dev->dqm->packets);
989a29ec470SShaoyun Liu 	if (!r)
990a29ec470SShaoyun Liu 		r = dqm_debugfs_execute_queues(dev->dqm);
991a29ec470SShaoyun Liu 
992a29ec470SShaoyun Liu 	return r;
993a29ec470SShaoyun Liu }
994a29ec470SShaoyun Liu 
995a29ec470SShaoyun Liu #endif
996