14a488a7aSOded Gabbay /* 24a488a7aSOded Gabbay * Copyright 2014 Advanced Micro Devices, Inc. 34a488a7aSOded Gabbay * 44a488a7aSOded Gabbay * Permission is hereby granted, free of charge, to any person obtaining a 54a488a7aSOded Gabbay * copy of this software and associated documentation files (the "Software"), 64a488a7aSOded Gabbay * to deal in the Software without restriction, including without limitation 74a488a7aSOded Gabbay * the rights to use, copy, modify, merge, publish, distribute, sublicense, 84a488a7aSOded Gabbay * and/or sell copies of the Software, and to permit persons to whom the 94a488a7aSOded Gabbay * Software is furnished to do so, subject to the following conditions: 104a488a7aSOded Gabbay * 114a488a7aSOded Gabbay * The above copyright notice and this permission notice shall be included in 124a488a7aSOded Gabbay * all copies or substantial portions of the Software. 134a488a7aSOded Gabbay * 144a488a7aSOded Gabbay * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 154a488a7aSOded Gabbay * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 164a488a7aSOded Gabbay * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 174a488a7aSOded Gabbay * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 184a488a7aSOded Gabbay * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 194a488a7aSOded Gabbay * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 204a488a7aSOded Gabbay * OTHER DEALINGS IN THE SOFTWARE. 214a488a7aSOded Gabbay */ 224a488a7aSOded Gabbay 234a488a7aSOded Gabbay #include <linux/bsearch.h> 244a488a7aSOded Gabbay #include <linux/pci.h> 254a488a7aSOded Gabbay #include <linux/slab.h> 264a488a7aSOded Gabbay #include "kfd_priv.h" 2764c7f8cfSBen Goz #include "kfd_device_queue_manager.h" 28507968ddSFelix Kuehling #include "kfd_pm4_headers_vi.h" 290db54b24SYong Zhao #include "cwsr_trap_handler.h" 3064d1c3a4SFelix Kuehling #include "kfd_iommu.h" 315b87245fSAmber Lin #include "amdgpu_amdkfd.h" 322c2b0d88SMukul Joshi #include "kfd_smi_events.h" 334a488a7aSOded Gabbay 3419f6d2a6SOded Gabbay #define MQD_SIZE_ALIGNED 768 35e42051d2SShaoyun Liu 36e42051d2SShaoyun Liu /* 37e42051d2SShaoyun Liu * kfd_locked is used to lock the kfd driver during suspend or reset 38e42051d2SShaoyun Liu * once locked, kfd driver will stop any further GPU execution. 39e42051d2SShaoyun Liu * create process (open) will return -EAGAIN. 40e42051d2SShaoyun Liu */ 41e42051d2SShaoyun Liu static atomic_t kfd_locked = ATOMIC_INIT(0); 4219f6d2a6SOded Gabbay 43a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK 44e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v7_kfd2kgd; 45a3e520a2SAlex Deucher #endif 46e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v8_kfd2kgd; 47e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v9_kfd2kgd; 48e392c887SYong Zhao extern const struct kfd2kgd_calls arcturus_kfd2kgd; 49e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v10_kfd2kgd; 503a2f0c81SYong Zhao extern const struct kfd2kgd_calls gfx_v10_3_kfd2kgd; 51e392c887SYong Zhao 52e392c887SYong Zhao static const struct kfd2kgd_calls *kfd2kgd_funcs[] = { 53e392c887SYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2 54a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK 55e392c887SYong Zhao [CHIP_KAVERI] = &gfx_v7_kfd2kgd, 56a3e520a2SAlex Deucher #endif 57e392c887SYong Zhao [CHIP_CARRIZO] = &gfx_v8_kfd2kgd, 58e392c887SYong Zhao [CHIP_RAVEN] = &gfx_v9_kfd2kgd, 59e392c887SYong Zhao #endif 60a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK 61e392c887SYong Zhao [CHIP_HAWAII] = &gfx_v7_kfd2kgd, 62a3e520a2SAlex Deucher #endif 63e392c887SYong Zhao [CHIP_TONGA] = &gfx_v8_kfd2kgd, 64e392c887SYong Zhao [CHIP_FIJI] = &gfx_v8_kfd2kgd, 65e392c887SYong Zhao [CHIP_POLARIS10] = &gfx_v8_kfd2kgd, 66e392c887SYong Zhao [CHIP_POLARIS11] = &gfx_v8_kfd2kgd, 67e392c887SYong Zhao [CHIP_POLARIS12] = &gfx_v8_kfd2kgd, 68e392c887SYong Zhao [CHIP_VEGAM] = &gfx_v8_kfd2kgd, 69e392c887SYong Zhao [CHIP_VEGA10] = &gfx_v9_kfd2kgd, 70e392c887SYong Zhao [CHIP_VEGA12] = &gfx_v9_kfd2kgd, 71e392c887SYong Zhao [CHIP_VEGA20] = &gfx_v9_kfd2kgd, 72e392c887SYong Zhao [CHIP_RENOIR] = &gfx_v9_kfd2kgd, 73e392c887SYong Zhao [CHIP_ARCTURUS] = &arcturus_kfd2kgd, 74e392c887SYong Zhao [CHIP_NAVI10] = &gfx_v10_kfd2kgd, 75e392c887SYong Zhao [CHIP_NAVI12] = &gfx_v10_kfd2kgd, 76e392c887SYong Zhao [CHIP_NAVI14] = &gfx_v10_kfd2kgd, 773a2f0c81SYong Zhao [CHIP_SIENNA_CICHLID] = &gfx_v10_3_kfd2kgd, 7809759e13SChengming Gui [CHIP_NAVY_FLOUNDER] = &gfx_v10_3_kfd2kgd, 79e392c887SYong Zhao }; 80e392c887SYong Zhao 8164d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2 824a488a7aSOded Gabbay static const struct kfd_device_info kaveri_device_info = { 830da7558cSBen Goz .asic_family = CHIP_KAVERI, 84c181159aSYong Zhao .asic_name = "kaveri", 850da7558cSBen Goz .max_pasid_bits = 16, 86992839adSYair Shachar /* max num of queues for KV.TODO should be a dynamic value */ 87992839adSYair Shachar .max_no_of_hqd = 24, 88ada2b29cSFelix Kuehling .doorbell_size = 4, 890da7558cSBen Goz .ih_ring_entry_size = 4 * sizeof(uint32_t), 90f3a39818SAndrew Lewycky .event_interrupt_class = &event_interrupt_class_cik, 91fbeb661bSYair Shachar .num_of_watch_points = 4, 92373d7080SFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 93373d7080SFelix Kuehling .supports_cwsr = false, 9464d1c3a4SFelix Kuehling .needs_iommu_device = true, 953ee2d00cSFelix Kuehling .needs_pci_atomics = false, 9698bb9222SYong Zhao .num_sdma_engines = 2, 971b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 98d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 990da7558cSBen Goz }; 1000da7558cSBen Goz 1010da7558cSBen Goz static const struct kfd_device_info carrizo_device_info = { 1020da7558cSBen Goz .asic_family = CHIP_CARRIZO, 103c181159aSYong Zhao .asic_name = "carrizo", 1044a488a7aSOded Gabbay .max_pasid_bits = 16, 105eaccd6e7SOded Gabbay /* max num of queues for CZ.TODO should be a dynamic value */ 106eaccd6e7SOded Gabbay .max_no_of_hqd = 24, 107ada2b29cSFelix Kuehling .doorbell_size = 4, 108b3f5e6b4SAndrew Lewycky .ih_ring_entry_size = 4 * sizeof(uint32_t), 109eaccd6e7SOded Gabbay .event_interrupt_class = &event_interrupt_class_cik, 110f7c826adSAlexey Skidanov .num_of_watch_points = 4, 111373d7080SFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 112373d7080SFelix Kuehling .supports_cwsr = true, 11364d1c3a4SFelix Kuehling .needs_iommu_device = true, 1143ee2d00cSFelix Kuehling .needs_pci_atomics = false, 11598bb9222SYong Zhao .num_sdma_engines = 2, 1161b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 117d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 1184a488a7aSOded Gabbay }; 119*6127896fSHuang Rui #endif 1204d663df6SYong Zhao 1214d663df6SYong Zhao static const struct kfd_device_info raven_device_info = { 1224d663df6SYong Zhao .asic_family = CHIP_RAVEN, 123c181159aSYong Zhao .asic_name = "raven", 1244d663df6SYong Zhao .max_pasid_bits = 16, 1254d663df6SYong Zhao .max_no_of_hqd = 24, 1264d663df6SYong Zhao .doorbell_size = 8, 1274d663df6SYong Zhao .ih_ring_entry_size = 8 * sizeof(uint32_t), 1284d663df6SYong Zhao .event_interrupt_class = &event_interrupt_class_v9, 1294d663df6SYong Zhao .num_of_watch_points = 4, 1304d663df6SYong Zhao .mqd_size_aligned = MQD_SIZE_ALIGNED, 1314d663df6SYong Zhao .supports_cwsr = true, 1324d663df6SYong Zhao .needs_iommu_device = true, 1334d663df6SYong Zhao .needs_pci_atomics = true, 1344d663df6SYong Zhao .num_sdma_engines = 1, 1351b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 136d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 1374d663df6SYong Zhao }; 1384a488a7aSOded Gabbay 139a3084e6cSFelix Kuehling static const struct kfd_device_info hawaii_device_info = { 140a3084e6cSFelix Kuehling .asic_family = CHIP_HAWAII, 141c181159aSYong Zhao .asic_name = "hawaii", 142a3084e6cSFelix Kuehling .max_pasid_bits = 16, 143a3084e6cSFelix Kuehling /* max num of queues for KV.TODO should be a dynamic value */ 144a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 145ada2b29cSFelix Kuehling .doorbell_size = 4, 146a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 147a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 148a3084e6cSFelix Kuehling .num_of_watch_points = 4, 149a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 150a3084e6cSFelix Kuehling .supports_cwsr = false, 15164d1c3a4SFelix Kuehling .needs_iommu_device = false, 152a3084e6cSFelix Kuehling .needs_pci_atomics = false, 15398bb9222SYong Zhao .num_sdma_engines = 2, 1541b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 155d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 156a3084e6cSFelix Kuehling }; 157a3084e6cSFelix Kuehling 158a3084e6cSFelix Kuehling static const struct kfd_device_info tonga_device_info = { 159a3084e6cSFelix Kuehling .asic_family = CHIP_TONGA, 160c181159aSYong Zhao .asic_name = "tonga", 161a3084e6cSFelix Kuehling .max_pasid_bits = 16, 162a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 163ada2b29cSFelix Kuehling .doorbell_size = 4, 164a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 165a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 166a3084e6cSFelix Kuehling .num_of_watch_points = 4, 167a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 168a3084e6cSFelix Kuehling .supports_cwsr = false, 16964d1c3a4SFelix Kuehling .needs_iommu_device = false, 170a3084e6cSFelix Kuehling .needs_pci_atomics = true, 17198bb9222SYong Zhao .num_sdma_engines = 2, 1721b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 173d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 174a3084e6cSFelix Kuehling }; 175a3084e6cSFelix Kuehling 176a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_device_info = { 177a3084e6cSFelix Kuehling .asic_family = CHIP_FIJI, 178c181159aSYong Zhao .asic_name = "fiji", 179a3084e6cSFelix Kuehling .max_pasid_bits = 16, 180a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 181ada2b29cSFelix Kuehling .doorbell_size = 4, 182a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 183a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 184a3084e6cSFelix Kuehling .num_of_watch_points = 4, 185a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 186a3084e6cSFelix Kuehling .supports_cwsr = true, 18764d1c3a4SFelix Kuehling .needs_iommu_device = false, 188a3084e6cSFelix Kuehling .needs_pci_atomics = true, 18998bb9222SYong Zhao .num_sdma_engines = 2, 1901b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 191d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 192a3084e6cSFelix Kuehling }; 193a3084e6cSFelix Kuehling 194a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_vf_device_info = { 195a3084e6cSFelix Kuehling .asic_family = CHIP_FIJI, 196c181159aSYong Zhao .asic_name = "fiji", 197a3084e6cSFelix Kuehling .max_pasid_bits = 16, 198a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 199ada2b29cSFelix Kuehling .doorbell_size = 4, 200a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 201a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 202a3084e6cSFelix Kuehling .num_of_watch_points = 4, 203a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 204a3084e6cSFelix Kuehling .supports_cwsr = true, 20564d1c3a4SFelix Kuehling .needs_iommu_device = false, 206a3084e6cSFelix Kuehling .needs_pci_atomics = false, 20798bb9222SYong Zhao .num_sdma_engines = 2, 2081b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 209d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 210a3084e6cSFelix Kuehling }; 211a3084e6cSFelix Kuehling 212a3084e6cSFelix Kuehling 213a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_device_info = { 214a3084e6cSFelix Kuehling .asic_family = CHIP_POLARIS10, 215c181159aSYong Zhao .asic_name = "polaris10", 216a3084e6cSFelix Kuehling .max_pasid_bits = 16, 217a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 218ada2b29cSFelix Kuehling .doorbell_size = 4, 219a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 220a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 221a3084e6cSFelix Kuehling .num_of_watch_points = 4, 222a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 223a3084e6cSFelix Kuehling .supports_cwsr = true, 22464d1c3a4SFelix Kuehling .needs_iommu_device = false, 225a3084e6cSFelix Kuehling .needs_pci_atomics = true, 22698bb9222SYong Zhao .num_sdma_engines = 2, 2271b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 228d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 229a3084e6cSFelix Kuehling }; 230a3084e6cSFelix Kuehling 231a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_vf_device_info = { 232a3084e6cSFelix Kuehling .asic_family = CHIP_POLARIS10, 233c181159aSYong Zhao .asic_name = "polaris10", 234a3084e6cSFelix Kuehling .max_pasid_bits = 16, 235a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 236ada2b29cSFelix Kuehling .doorbell_size = 4, 237a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 238a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 239a3084e6cSFelix Kuehling .num_of_watch_points = 4, 240a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 241a3084e6cSFelix Kuehling .supports_cwsr = true, 24264d1c3a4SFelix Kuehling .needs_iommu_device = false, 243a3084e6cSFelix Kuehling .needs_pci_atomics = false, 24498bb9222SYong Zhao .num_sdma_engines = 2, 2451b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 246d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 247a3084e6cSFelix Kuehling }; 248a3084e6cSFelix Kuehling 249a3084e6cSFelix Kuehling static const struct kfd_device_info polaris11_device_info = { 250a3084e6cSFelix Kuehling .asic_family = CHIP_POLARIS11, 251c181159aSYong Zhao .asic_name = "polaris11", 252a3084e6cSFelix Kuehling .max_pasid_bits = 16, 253a3084e6cSFelix Kuehling .max_no_of_hqd = 24, 254ada2b29cSFelix Kuehling .doorbell_size = 4, 255a3084e6cSFelix Kuehling .ih_ring_entry_size = 4 * sizeof(uint32_t), 256a3084e6cSFelix Kuehling .event_interrupt_class = &event_interrupt_class_cik, 257a3084e6cSFelix Kuehling .num_of_watch_points = 4, 258a3084e6cSFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 259a3084e6cSFelix Kuehling .supports_cwsr = true, 26064d1c3a4SFelix Kuehling .needs_iommu_device = false, 261a3084e6cSFelix Kuehling .needs_pci_atomics = true, 26298bb9222SYong Zhao .num_sdma_engines = 2, 2631b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 264d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 265a3084e6cSFelix Kuehling }; 266a3084e6cSFelix Kuehling 267846a44d7SGang Ba static const struct kfd_device_info polaris12_device_info = { 268846a44d7SGang Ba .asic_family = CHIP_POLARIS12, 269c181159aSYong Zhao .asic_name = "polaris12", 270846a44d7SGang Ba .max_pasid_bits = 16, 271846a44d7SGang Ba .max_no_of_hqd = 24, 272846a44d7SGang Ba .doorbell_size = 4, 273846a44d7SGang Ba .ih_ring_entry_size = 4 * sizeof(uint32_t), 274846a44d7SGang Ba .event_interrupt_class = &event_interrupt_class_cik, 275846a44d7SGang Ba .num_of_watch_points = 4, 276846a44d7SGang Ba .mqd_size_aligned = MQD_SIZE_ALIGNED, 277846a44d7SGang Ba .supports_cwsr = true, 278846a44d7SGang Ba .needs_iommu_device = false, 279846a44d7SGang Ba .needs_pci_atomics = true, 280846a44d7SGang Ba .num_sdma_engines = 2, 2811b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 282846a44d7SGang Ba .num_sdma_queues_per_engine = 2, 283846a44d7SGang Ba }; 284846a44d7SGang Ba 285ed81cd6eSKent Russell static const struct kfd_device_info vegam_device_info = { 286ed81cd6eSKent Russell .asic_family = CHIP_VEGAM, 287c181159aSYong Zhao .asic_name = "vegam", 288ed81cd6eSKent Russell .max_pasid_bits = 16, 289ed81cd6eSKent Russell .max_no_of_hqd = 24, 290ed81cd6eSKent Russell .doorbell_size = 4, 291ed81cd6eSKent Russell .ih_ring_entry_size = 4 * sizeof(uint32_t), 292ed81cd6eSKent Russell .event_interrupt_class = &event_interrupt_class_cik, 293ed81cd6eSKent Russell .num_of_watch_points = 4, 294ed81cd6eSKent Russell .mqd_size_aligned = MQD_SIZE_ALIGNED, 295ed81cd6eSKent Russell .supports_cwsr = true, 296ed81cd6eSKent Russell .needs_iommu_device = false, 297ed81cd6eSKent Russell .needs_pci_atomics = true, 298ed81cd6eSKent Russell .num_sdma_engines = 2, 299ed81cd6eSKent Russell .num_xgmi_sdma_engines = 0, 300a3084e6cSFelix Kuehling .num_sdma_queues_per_engine = 2, 301a3084e6cSFelix Kuehling }; 302a3084e6cSFelix Kuehling 303389056e5SFelix Kuehling static const struct kfd_device_info vega10_device_info = { 304389056e5SFelix Kuehling .asic_family = CHIP_VEGA10, 305c181159aSYong Zhao .asic_name = "vega10", 306389056e5SFelix Kuehling .max_pasid_bits = 16, 307389056e5SFelix Kuehling .max_no_of_hqd = 24, 308389056e5SFelix Kuehling .doorbell_size = 8, 309389056e5SFelix Kuehling .ih_ring_entry_size = 8 * sizeof(uint32_t), 310389056e5SFelix Kuehling .event_interrupt_class = &event_interrupt_class_v9, 311389056e5SFelix Kuehling .num_of_watch_points = 4, 312389056e5SFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 313389056e5SFelix Kuehling .supports_cwsr = true, 314389056e5SFelix Kuehling .needs_iommu_device = false, 315389056e5SFelix Kuehling .needs_pci_atomics = false, 31698bb9222SYong Zhao .num_sdma_engines = 2, 3171b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 318d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 319389056e5SFelix Kuehling }; 320389056e5SFelix Kuehling 321389056e5SFelix Kuehling static const struct kfd_device_info vega10_vf_device_info = { 322389056e5SFelix Kuehling .asic_family = CHIP_VEGA10, 323c181159aSYong Zhao .asic_name = "vega10", 324389056e5SFelix Kuehling .max_pasid_bits = 16, 325389056e5SFelix Kuehling .max_no_of_hqd = 24, 326389056e5SFelix Kuehling .doorbell_size = 8, 327389056e5SFelix Kuehling .ih_ring_entry_size = 8 * sizeof(uint32_t), 328389056e5SFelix Kuehling .event_interrupt_class = &event_interrupt_class_v9, 329389056e5SFelix Kuehling .num_of_watch_points = 4, 330389056e5SFelix Kuehling .mqd_size_aligned = MQD_SIZE_ALIGNED, 331389056e5SFelix Kuehling .supports_cwsr = true, 332389056e5SFelix Kuehling .needs_iommu_device = false, 333389056e5SFelix Kuehling .needs_pci_atomics = false, 33498bb9222SYong Zhao .num_sdma_engines = 2, 3351b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 336d5094189SShaoyun Liu .num_sdma_queues_per_engine = 2, 337389056e5SFelix Kuehling }; 338389056e5SFelix Kuehling 339846a44d7SGang Ba static const struct kfd_device_info vega12_device_info = { 340846a44d7SGang Ba .asic_family = CHIP_VEGA12, 341c181159aSYong Zhao .asic_name = "vega12", 342846a44d7SGang Ba .max_pasid_bits = 16, 343846a44d7SGang Ba .max_no_of_hqd = 24, 344846a44d7SGang Ba .doorbell_size = 8, 345846a44d7SGang Ba .ih_ring_entry_size = 8 * sizeof(uint32_t), 346846a44d7SGang Ba .event_interrupt_class = &event_interrupt_class_v9, 347846a44d7SGang Ba .num_of_watch_points = 4, 348846a44d7SGang Ba .mqd_size_aligned = MQD_SIZE_ALIGNED, 349846a44d7SGang Ba .supports_cwsr = true, 350846a44d7SGang Ba .needs_iommu_device = false, 351846a44d7SGang Ba .needs_pci_atomics = false, 352846a44d7SGang Ba .num_sdma_engines = 2, 3531b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 354846a44d7SGang Ba .num_sdma_queues_per_engine = 2, 355846a44d7SGang Ba }; 356846a44d7SGang Ba 35722a3a294SShaoyun Liu static const struct kfd_device_info vega20_device_info = { 35822a3a294SShaoyun Liu .asic_family = CHIP_VEGA20, 359c181159aSYong Zhao .asic_name = "vega20", 36022a3a294SShaoyun Liu .max_pasid_bits = 16, 36122a3a294SShaoyun Liu .max_no_of_hqd = 24, 36222a3a294SShaoyun Liu .doorbell_size = 8, 36322a3a294SShaoyun Liu .ih_ring_entry_size = 8 * sizeof(uint32_t), 36422a3a294SShaoyun Liu .event_interrupt_class = &event_interrupt_class_v9, 36522a3a294SShaoyun Liu .num_of_watch_points = 4, 36622a3a294SShaoyun Liu .mqd_size_aligned = MQD_SIZE_ALIGNED, 36722a3a294SShaoyun Liu .supports_cwsr = true, 36822a3a294SShaoyun Liu .needs_iommu_device = false, 369006a0b3dSShaoyun Liu .needs_pci_atomics = false, 37022a3a294SShaoyun Liu .num_sdma_engines = 2, 3711b4670f6SOak Zeng .num_xgmi_sdma_engines = 0, 37222a3a294SShaoyun Liu .num_sdma_queues_per_engine = 8, 37322a3a294SShaoyun Liu }; 37422a3a294SShaoyun Liu 37549adcf8aSYong Zhao static const struct kfd_device_info arcturus_device_info = { 37649adcf8aSYong Zhao .asic_family = CHIP_ARCTURUS, 377c181159aSYong Zhao .asic_name = "arcturus", 37849adcf8aSYong Zhao .max_pasid_bits = 16, 37949adcf8aSYong Zhao .max_no_of_hqd = 24, 38049adcf8aSYong Zhao .doorbell_size = 8, 38149adcf8aSYong Zhao .ih_ring_entry_size = 8 * sizeof(uint32_t), 38249adcf8aSYong Zhao .event_interrupt_class = &event_interrupt_class_v9, 38349adcf8aSYong Zhao .num_of_watch_points = 4, 38449adcf8aSYong Zhao .mqd_size_aligned = MQD_SIZE_ALIGNED, 38549adcf8aSYong Zhao .supports_cwsr = true, 38649adcf8aSYong Zhao .needs_iommu_device = false, 38749adcf8aSYong Zhao .needs_pci_atomics = false, 388b6689cf7SOak Zeng .num_sdma_engines = 2, 389b6689cf7SOak Zeng .num_xgmi_sdma_engines = 6, 39049adcf8aSYong Zhao .num_sdma_queues_per_engine = 8, 39149adcf8aSYong Zhao }; 39249adcf8aSYong Zhao 3932b9c2211SHuang Rui static const struct kfd_device_info renoir_device_info = { 3942b9c2211SHuang Rui .asic_family = CHIP_RENOIR, 395acb9acbeSHuang Rui .asic_name = "renoir", 3962b9c2211SHuang Rui .max_pasid_bits = 16, 3972b9c2211SHuang Rui .max_no_of_hqd = 24, 3982b9c2211SHuang Rui .doorbell_size = 8, 3992b9c2211SHuang Rui .ih_ring_entry_size = 8 * sizeof(uint32_t), 4002b9c2211SHuang Rui .event_interrupt_class = &event_interrupt_class_v9, 4012b9c2211SHuang Rui .num_of_watch_points = 4, 4022b9c2211SHuang Rui .mqd_size_aligned = MQD_SIZE_ALIGNED, 4032b9c2211SHuang Rui .supports_cwsr = true, 4042b9c2211SHuang Rui .needs_iommu_device = false, 4052b9c2211SHuang Rui .needs_pci_atomics = false, 4062b9c2211SHuang Rui .num_sdma_engines = 1, 4072b9c2211SHuang Rui .num_xgmi_sdma_engines = 0, 4082b9c2211SHuang Rui .num_sdma_queues_per_engine = 2, 4092b9c2211SHuang Rui }; 4102b9c2211SHuang Rui 41114328aa5SPhilip Cox static const struct kfd_device_info navi10_device_info = { 41214328aa5SPhilip Cox .asic_family = CHIP_NAVI10, 413c181159aSYong Zhao .asic_name = "navi10", 41414328aa5SPhilip Cox .max_pasid_bits = 16, 41514328aa5SPhilip Cox .max_no_of_hqd = 24, 41614328aa5SPhilip Cox .doorbell_size = 8, 41714328aa5SPhilip Cox .ih_ring_entry_size = 8 * sizeof(uint32_t), 41814328aa5SPhilip Cox .event_interrupt_class = &event_interrupt_class_v9, 41914328aa5SPhilip Cox .num_of_watch_points = 4, 42014328aa5SPhilip Cox .mqd_size_aligned = MQD_SIZE_ALIGNED, 42114328aa5SPhilip Cox .needs_iommu_device = false, 42214328aa5SPhilip Cox .supports_cwsr = true, 42314328aa5SPhilip Cox .needs_pci_atomics = false, 42414328aa5SPhilip Cox .num_sdma_engines = 2, 42514328aa5SPhilip Cox .num_xgmi_sdma_engines = 0, 42614328aa5SPhilip Cox .num_sdma_queues_per_engine = 8, 42714328aa5SPhilip Cox }; 42814328aa5SPhilip Cox 429b77fb9d8Sshaoyunl static const struct kfd_device_info navi12_device_info = { 4300e94b564Sshaoyunl .asic_family = CHIP_NAVI12, 431b77fb9d8Sshaoyunl .asic_name = "navi12", 432b77fb9d8Sshaoyunl .max_pasid_bits = 16, 433b77fb9d8Sshaoyunl .max_no_of_hqd = 24, 434b77fb9d8Sshaoyunl .doorbell_size = 8, 435b77fb9d8Sshaoyunl .ih_ring_entry_size = 8 * sizeof(uint32_t), 436b77fb9d8Sshaoyunl .event_interrupt_class = &event_interrupt_class_v9, 437b77fb9d8Sshaoyunl .num_of_watch_points = 4, 438b77fb9d8Sshaoyunl .mqd_size_aligned = MQD_SIZE_ALIGNED, 439b77fb9d8Sshaoyunl .needs_iommu_device = false, 440b77fb9d8Sshaoyunl .supports_cwsr = true, 441b77fb9d8Sshaoyunl .needs_pci_atomics = false, 442b77fb9d8Sshaoyunl .num_sdma_engines = 2, 443b77fb9d8Sshaoyunl .num_xgmi_sdma_engines = 0, 444b77fb9d8Sshaoyunl .num_sdma_queues_per_engine = 8, 445b77fb9d8Sshaoyunl }; 446b77fb9d8Sshaoyunl 4478099ae40SYong Zhao static const struct kfd_device_info navi14_device_info = { 4488099ae40SYong Zhao .asic_family = CHIP_NAVI14, 4498099ae40SYong Zhao .asic_name = "navi14", 4508099ae40SYong Zhao .max_pasid_bits = 16, 4518099ae40SYong Zhao .max_no_of_hqd = 24, 4528099ae40SYong Zhao .doorbell_size = 8, 4538099ae40SYong Zhao .ih_ring_entry_size = 8 * sizeof(uint32_t), 4548099ae40SYong Zhao .event_interrupt_class = &event_interrupt_class_v9, 4558099ae40SYong Zhao .num_of_watch_points = 4, 4568099ae40SYong Zhao .mqd_size_aligned = MQD_SIZE_ALIGNED, 4578099ae40SYong Zhao .needs_iommu_device = false, 4588099ae40SYong Zhao .supports_cwsr = true, 4598099ae40SYong Zhao .needs_pci_atomics = false, 4608099ae40SYong Zhao .num_sdma_engines = 2, 4618099ae40SYong Zhao .num_xgmi_sdma_engines = 0, 4628099ae40SYong Zhao .num_sdma_queues_per_engine = 8, 4638099ae40SYong Zhao }; 4648099ae40SYong Zhao 4653a2f0c81SYong Zhao static const struct kfd_device_info sienna_cichlid_device_info = { 4663a2f0c81SYong Zhao .asic_family = CHIP_SIENNA_CICHLID, 4673a2f0c81SYong Zhao .asic_name = "sienna_cichlid", 4683a2f0c81SYong Zhao .max_pasid_bits = 16, 4693a2f0c81SYong Zhao .max_no_of_hqd = 24, 4703a2f0c81SYong Zhao .doorbell_size = 8, 4713a2f0c81SYong Zhao .ih_ring_entry_size = 8 * sizeof(uint32_t), 4723a2f0c81SYong Zhao .event_interrupt_class = &event_interrupt_class_v9, 4733a2f0c81SYong Zhao .num_of_watch_points = 4, 4743a2f0c81SYong Zhao .mqd_size_aligned = MQD_SIZE_ALIGNED, 4753a2f0c81SYong Zhao .needs_iommu_device = false, 4763a2f0c81SYong Zhao .supports_cwsr = true, 4773a2f0c81SYong Zhao .needs_pci_atomics = false, 4783a2f0c81SYong Zhao .num_sdma_engines = 4, 4793a2f0c81SYong Zhao .num_xgmi_sdma_engines = 0, 4803a2f0c81SYong Zhao .num_sdma_queues_per_engine = 8, 4813a2f0c81SYong Zhao }; 4823a2f0c81SYong Zhao 483de89b2e4SChengming Gui static const struct kfd_device_info navy_flounder_device_info = { 484de89b2e4SChengming Gui .asic_family = CHIP_NAVY_FLOUNDER, 485de89b2e4SChengming Gui .asic_name = "navy_flounder", 486de89b2e4SChengming Gui .max_pasid_bits = 16, 487de89b2e4SChengming Gui .max_no_of_hqd = 24, 488de89b2e4SChengming Gui .doorbell_size = 8, 489de89b2e4SChengming Gui .ih_ring_entry_size = 8 * sizeof(uint32_t), 490de89b2e4SChengming Gui .event_interrupt_class = &event_interrupt_class_v9, 491de89b2e4SChengming Gui .num_of_watch_points = 4, 492de89b2e4SChengming Gui .mqd_size_aligned = MQD_SIZE_ALIGNED, 493de89b2e4SChengming Gui .needs_iommu_device = false, 494de89b2e4SChengming Gui .supports_cwsr = true, 495de89b2e4SChengming Gui .needs_pci_atomics = false, 496de89b2e4SChengming Gui .num_sdma_engines = 2, 497de89b2e4SChengming Gui .num_xgmi_sdma_engines = 0, 498de89b2e4SChengming Gui .num_sdma_queues_per_engine = 8, 499de89b2e4SChengming Gui }; 500de89b2e4SChengming Gui 501050091abSYong Zhao /* For each entry, [0] is regular and [1] is virtualisation device. */ 502050091abSYong Zhao static const struct kfd_device_info *kfd_supported_devices[][2] = { 50395a5bd1bSYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2 504050091abSYong Zhao [CHIP_KAVERI] = {&kaveri_device_info, NULL}, 50595a5bd1bSYong Zhao [CHIP_CARRIZO] = {&carrizo_device_info, NULL}, 50695a5bd1bSYong Zhao [CHIP_RAVEN] = {&raven_device_info, NULL}, 50795a5bd1bSYong Zhao #endif 508050091abSYong Zhao [CHIP_HAWAII] = {&hawaii_device_info, NULL}, 509050091abSYong Zhao [CHIP_TONGA] = {&tonga_device_info, NULL}, 510050091abSYong Zhao [CHIP_FIJI] = {&fiji_device_info, &fiji_vf_device_info}, 511050091abSYong Zhao [CHIP_POLARIS10] = {&polaris10_device_info, &polaris10_vf_device_info}, 512050091abSYong Zhao [CHIP_POLARIS11] = {&polaris11_device_info, NULL}, 513050091abSYong Zhao [CHIP_POLARIS12] = {&polaris12_device_info, NULL}, 514050091abSYong Zhao [CHIP_VEGAM] = {&vegam_device_info, NULL}, 515050091abSYong Zhao [CHIP_VEGA10] = {&vega10_device_info, &vega10_vf_device_info}, 516050091abSYong Zhao [CHIP_VEGA12] = {&vega12_device_info, NULL}, 517050091abSYong Zhao [CHIP_VEGA20] = {&vega20_device_info, NULL}, 5182b9c2211SHuang Rui [CHIP_RENOIR] = {&renoir_device_info, NULL}, 519050091abSYong Zhao [CHIP_ARCTURUS] = {&arcturus_device_info, &arcturus_device_info}, 520050091abSYong Zhao [CHIP_NAVI10] = {&navi10_device_info, NULL}, 521b77fb9d8Sshaoyunl [CHIP_NAVI12] = {&navi12_device_info, &navi12_device_info}, 5228099ae40SYong Zhao [CHIP_NAVI14] = {&navi14_device_info, NULL}, 523adab4dadSshaoyunl [CHIP_SIENNA_CICHLID] = {&sienna_cichlid_device_info, &sienna_cichlid_device_info}, 524de89b2e4SChengming Gui [CHIP_NAVY_FLOUNDER] = {&navy_flounder_device_info, &navy_flounder_device_info}, 5254a488a7aSOded Gabbay }; 5264a488a7aSOded Gabbay 5276e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size, 5286e81090bSOded Gabbay unsigned int chunk_size); 5296e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd); 5306e81090bSOded Gabbay 531b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd); 532b8935a7cSYong Zhao 533cea405b1SXihan Zhang struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd, 534e392c887SYong Zhao struct pci_dev *pdev, unsigned int asic_type, bool vf) 5354a488a7aSOded Gabbay { 5364a488a7aSOded Gabbay struct kfd_dev *kfd; 537050091abSYong Zhao const struct kfd_device_info *device_info; 538e392c887SYong Zhao const struct kfd2kgd_calls *f2g; 539050091abSYong Zhao 540e392c887SYong Zhao if (asic_type >= sizeof(kfd_supported_devices) / (sizeof(void *) * 2) 541e392c887SYong Zhao || asic_type >= sizeof(kfd2kgd_funcs) / sizeof(void *)) { 542050091abSYong Zhao dev_err(kfd_device, "asic_type %d out of range\n", asic_type); 543050091abSYong Zhao return NULL; /* asic_type out of range */ 544050091abSYong Zhao } 545050091abSYong Zhao 546050091abSYong Zhao device_info = kfd_supported_devices[asic_type][vf]; 547e392c887SYong Zhao f2g = kfd2kgd_funcs[asic_type]; 5484a488a7aSOded Gabbay 549aa5e899dSDan Carpenter if (!device_info || !f2g) { 550050091abSYong Zhao dev_err(kfd_device, "%s %s not supported in kfd\n", 551050091abSYong Zhao amdgpu_asic_name[asic_type], vf ? "VF" : ""); 5524a488a7aSOded Gabbay return NULL; 5534ebc7182SYong Zhao } 5544a488a7aSOded Gabbay 555d35f00d8SEric Huang kfd = kzalloc(sizeof(*kfd), GFP_KERNEL); 556d35f00d8SEric Huang if (!kfd) 557d35f00d8SEric Huang return NULL; 558d35f00d8SEric Huang 5596106dce9Swelu /* Allow BIF to recode atomics to PCIe 3.0 AtomicOps. 5606106dce9Swelu * 32 and 64-bit requests are possible and must be 5616106dce9Swelu * supported. 5623ee2d00cSFelix Kuehling */ 563aabf3a95SJack Xiao kfd->pci_atomic_requested = amdgpu_amdkfd_have_atomics_support(kgd); 564aabf3a95SJack Xiao if (device_info->needs_pci_atomics && 565aabf3a95SJack Xiao !kfd->pci_atomic_requested) { 5663ee2d00cSFelix Kuehling dev_info(kfd_device, 5676106dce9Swelu "skipped device %x:%x, PCI rejects atomics\n", 5683ee2d00cSFelix Kuehling pdev->vendor, pdev->device); 569d35f00d8SEric Huang kfree(kfd); 5703ee2d00cSFelix Kuehling return NULL; 571aabf3a95SJack Xiao } 5724a488a7aSOded Gabbay 5734a488a7aSOded Gabbay kfd->kgd = kgd; 5744a488a7aSOded Gabbay kfd->device_info = device_info; 5754a488a7aSOded Gabbay kfd->pdev = pdev; 57619f6d2a6SOded Gabbay kfd->init_complete = false; 577cea405b1SXihan Zhang kfd->kfd2kgd = f2g; 57843d8107fSHarish Kasiviswanathan atomic_set(&kfd->compute_profile, 0); 579cea405b1SXihan Zhang 580cea405b1SXihan Zhang mutex_init(&kfd->doorbell_mutex); 581cea405b1SXihan Zhang memset(&kfd->doorbell_available_index, 0, 582cea405b1SXihan Zhang sizeof(kfd->doorbell_available_index)); 5834a488a7aSOded Gabbay 5849b54d201SEric Huang atomic_set(&kfd->sram_ecc_flag, 0); 5859b54d201SEric Huang 5864a488a7aSOded Gabbay return kfd; 5874a488a7aSOded Gabbay } 5884a488a7aSOded Gabbay 589373d7080SFelix Kuehling static void kfd_cwsr_init(struct kfd_dev *kfd) 590373d7080SFelix Kuehling { 591373d7080SFelix Kuehling if (cwsr_enable && kfd->device_info->supports_cwsr) { 5923e76c239SFelix Kuehling if (kfd->device_info->asic_family < CHIP_VEGA10) { 593373d7080SFelix Kuehling BUILD_BUG_ON(sizeof(cwsr_trap_gfx8_hex) > PAGE_SIZE); 594373d7080SFelix Kuehling kfd->cwsr_isa = cwsr_trap_gfx8_hex; 595373d7080SFelix Kuehling kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx8_hex); 5963baa24f0SOak Zeng } else if (kfd->device_info->asic_family == CHIP_ARCTURUS) { 5973baa24f0SOak Zeng BUILD_BUG_ON(sizeof(cwsr_trap_arcturus_hex) > PAGE_SIZE); 5983baa24f0SOak Zeng kfd->cwsr_isa = cwsr_trap_arcturus_hex; 5993baa24f0SOak Zeng kfd->cwsr_isa_size = sizeof(cwsr_trap_arcturus_hex); 60014328aa5SPhilip Cox } else if (kfd->device_info->asic_family < CHIP_NAVI10) { 6013e76c239SFelix Kuehling BUILD_BUG_ON(sizeof(cwsr_trap_gfx9_hex) > PAGE_SIZE); 6023e76c239SFelix Kuehling kfd->cwsr_isa = cwsr_trap_gfx9_hex; 6033e76c239SFelix Kuehling kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx9_hex); 60480b6cfedSJay Cornwall } else if (kfd->device_info->asic_family < CHIP_SIENNA_CICHLID) { 60580b6cfedSJay Cornwall BUILD_BUG_ON(sizeof(cwsr_trap_nv1x_hex) > PAGE_SIZE); 60680b6cfedSJay Cornwall kfd->cwsr_isa = cwsr_trap_nv1x_hex; 60780b6cfedSJay Cornwall kfd->cwsr_isa_size = sizeof(cwsr_trap_nv1x_hex); 60814328aa5SPhilip Cox } else { 60914328aa5SPhilip Cox BUILD_BUG_ON(sizeof(cwsr_trap_gfx10_hex) > PAGE_SIZE); 61014328aa5SPhilip Cox kfd->cwsr_isa = cwsr_trap_gfx10_hex; 61114328aa5SPhilip Cox kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx10_hex); 6123e76c239SFelix Kuehling } 6133e76c239SFelix Kuehling 614373d7080SFelix Kuehling kfd->cwsr_enabled = true; 615373d7080SFelix Kuehling } 616373d7080SFelix Kuehling } 617373d7080SFelix Kuehling 61829633d0eSJoseph Greathouse static int kfd_gws_init(struct kfd_dev *kfd) 61929633d0eSJoseph Greathouse { 62029633d0eSJoseph Greathouse int ret = 0; 62129633d0eSJoseph Greathouse 62229633d0eSJoseph Greathouse if (kfd->dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS) 62329633d0eSJoseph Greathouse return 0; 62429633d0eSJoseph Greathouse 62529633d0eSJoseph Greathouse if (hws_gws_support 626fea7d919SJoseph Greathouse || (kfd->device_info->asic_family == CHIP_VEGA10 627fea7d919SJoseph Greathouse && kfd->mec2_fw_version >= 0x81b3) 628fea7d919SJoseph Greathouse || (kfd->device_info->asic_family >= CHIP_VEGA12 62929633d0eSJoseph Greathouse && kfd->device_info->asic_family <= CHIP_RAVEN 630fea7d919SJoseph Greathouse && kfd->mec2_fw_version >= 0x1b3) 631fea7d919SJoseph Greathouse || (kfd->device_info->asic_family == CHIP_ARCTURUS 632fea7d919SJoseph Greathouse && kfd->mec2_fw_version >= 0x30)) 63329633d0eSJoseph Greathouse ret = amdgpu_amdkfd_alloc_gws(kfd->kgd, 63429633d0eSJoseph Greathouse amdgpu_amdkfd_get_num_gws(kfd->kgd), &kfd->gws); 63529633d0eSJoseph Greathouse 63629633d0eSJoseph Greathouse return ret; 63729633d0eSJoseph Greathouse } 63829633d0eSJoseph Greathouse 639938a0650SAmber Lin static void kfd_smi_init(struct kfd_dev *dev) { 640938a0650SAmber Lin INIT_LIST_HEAD(&dev->smi_clients); 641938a0650SAmber Lin spin_lock_init(&dev->smi_lock); 642938a0650SAmber Lin } 643938a0650SAmber Lin 6444a488a7aSOded Gabbay bool kgd2kfd_device_init(struct kfd_dev *kfd, 6453a0c3423SHarish Kasiviswanathan struct drm_device *ddev, 6464a488a7aSOded Gabbay const struct kgd2kfd_shared_resources *gpu_resources) 6474a488a7aSOded Gabbay { 64819f6d2a6SOded Gabbay unsigned int size; 64919f6d2a6SOded Gabbay 6503a0c3423SHarish Kasiviswanathan kfd->ddev = ddev; 6510da8b10eSAmber Lin kfd->mec_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd, 6525ade6c9cSFelix Kuehling KGD_ENGINE_MEC1); 65329633d0eSJoseph Greathouse kfd->mec2_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd, 65429633d0eSJoseph Greathouse KGD_ENGINE_MEC2); 6550da8b10eSAmber Lin kfd->sdma_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd, 6565ade6c9cSFelix Kuehling KGD_ENGINE_SDMA1); 6574a488a7aSOded Gabbay kfd->shared_resources = *gpu_resources; 6584a488a7aSOded Gabbay 65944008d7aSYong Zhao kfd->vm_info.first_vmid_kfd = ffs(gpu_resources->compute_vmid_bitmap)-1; 66044008d7aSYong Zhao kfd->vm_info.last_vmid_kfd = fls(gpu_resources->compute_vmid_bitmap)-1; 66144008d7aSYong Zhao kfd->vm_info.vmid_num_kfd = kfd->vm_info.last_vmid_kfd 66244008d7aSYong Zhao - kfd->vm_info.first_vmid_kfd + 1; 66344008d7aSYong Zhao 664a99c6d4fSFelix Kuehling /* Verify module parameters regarding mapped process number*/ 665a99c6d4fSFelix Kuehling if ((hws_max_conc_proc < 0) 666a99c6d4fSFelix Kuehling || (hws_max_conc_proc > kfd->vm_info.vmid_num_kfd)) { 667a99c6d4fSFelix Kuehling dev_err(kfd_device, 668a99c6d4fSFelix Kuehling "hws_max_conc_proc %d must be between 0 and %d, use %d instead\n", 669a99c6d4fSFelix Kuehling hws_max_conc_proc, kfd->vm_info.vmid_num_kfd, 670a99c6d4fSFelix Kuehling kfd->vm_info.vmid_num_kfd); 671a99c6d4fSFelix Kuehling kfd->max_proc_per_quantum = kfd->vm_info.vmid_num_kfd; 672a99c6d4fSFelix Kuehling } else 673a99c6d4fSFelix Kuehling kfd->max_proc_per_quantum = hws_max_conc_proc; 674a99c6d4fSFelix Kuehling 67519f6d2a6SOded Gabbay /* calculate max size of mqds needed for queues */ 676b8cbab04SOded Gabbay size = max_num_of_queues_per_device * 67719f6d2a6SOded Gabbay kfd->device_info->mqd_size_aligned; 67819f6d2a6SOded Gabbay 679e18e794eSOded Gabbay /* 680e18e794eSOded Gabbay * calculate max size of runlist packet. 681e18e794eSOded Gabbay * There can be only 2 packets at once 682e18e794eSOded Gabbay */ 683507968ddSFelix Kuehling size += (KFD_MAX_NUM_OF_PROCESSES * sizeof(struct pm4_mes_map_process) + 684507968ddSFelix Kuehling max_num_of_queues_per_device * sizeof(struct pm4_mes_map_queues) 685507968ddSFelix Kuehling + sizeof(struct pm4_mes_runlist)) * 2; 686e18e794eSOded Gabbay 687e18e794eSOded Gabbay /* Add size of HIQ & DIQ */ 688e18e794eSOded Gabbay size += KFD_KERNEL_QUEUE_SIZE * 2; 689e18e794eSOded Gabbay 690e18e794eSOded Gabbay /* add another 512KB for all other allocations on gart (HPD, fences) */ 69119f6d2a6SOded Gabbay size += 512 * 1024; 69219f6d2a6SOded Gabbay 6937cd52c91SAmber Lin if (amdgpu_amdkfd_alloc_gtt_mem( 694cea405b1SXihan Zhang kfd->kgd, size, &kfd->gtt_mem, 69515426dbbSYong Zhao &kfd->gtt_start_gpu_addr, &kfd->gtt_start_cpu_ptr, 69615426dbbSYong Zhao false)) { 69779775b62SKent Russell dev_err(kfd_device, "Could not allocate %d bytes\n", size); 698e09d4fc8SOak Zeng goto alloc_gtt_mem_failure; 69919f6d2a6SOded Gabbay } 70019f6d2a6SOded Gabbay 70179775b62SKent Russell dev_info(kfd_device, "Allocated %d bytes on gart\n", size); 702e18e794eSOded Gabbay 70373a1da0bSOded Gabbay /* Initialize GTT sa with 512 byte chunk size */ 70473a1da0bSOded Gabbay if (kfd_gtt_sa_init(kfd, size, 512) != 0) { 70579775b62SKent Russell dev_err(kfd_device, "Error initializing gtt sub-allocator\n"); 70673a1da0bSOded Gabbay goto kfd_gtt_sa_init_error; 70773a1da0bSOded Gabbay } 70873a1da0bSOded Gabbay 709735df2baSFelix Kuehling if (kfd_doorbell_init(kfd)) { 710735df2baSFelix Kuehling dev_err(kfd_device, 711735df2baSFelix Kuehling "Error initializing doorbell aperture\n"); 712735df2baSFelix Kuehling goto kfd_doorbell_error; 713735df2baSFelix Kuehling } 71419f6d2a6SOded Gabbay 7150c1690e3SShaoyun Liu if (kfd->kfd2kgd->get_hive_id) 7160c1690e3SShaoyun Liu kfd->hive_id = kfd->kfd2kgd->get_hive_id(kfd->kgd); 7170c1690e3SShaoyun Liu 7180c663695SDivya Shikre if (kfd->kfd2kgd->get_unique_id) 7190c663695SDivya Shikre kfd->unique_id = kfd->kfd2kgd->get_unique_id(kfd->kgd); 7200c663695SDivya Shikre 7212249d558SAndrew Lewycky if (kfd_interrupt_init(kfd)) { 72279775b62SKent Russell dev_err(kfd_device, "Error initializing interrupts\n"); 7232249d558SAndrew Lewycky goto kfd_interrupt_error; 7242249d558SAndrew Lewycky } 7252249d558SAndrew Lewycky 72664c7f8cfSBen Goz kfd->dqm = device_queue_manager_init(kfd); 72764c7f8cfSBen Goz if (!kfd->dqm) { 72879775b62SKent Russell dev_err(kfd_device, "Error initializing queue manager\n"); 72964c7f8cfSBen Goz goto device_queue_manager_error; 73064c7f8cfSBen Goz } 73164c7f8cfSBen Goz 73229633d0eSJoseph Greathouse /* If supported on this device, allocate global GWS that is shared 73329633d0eSJoseph Greathouse * by all KFD processes 73429633d0eSJoseph Greathouse */ 73529633d0eSJoseph Greathouse if (kfd_gws_init(kfd)) { 73629633d0eSJoseph Greathouse dev_err(kfd_device, "Could not allocate %d gws\n", 73729633d0eSJoseph Greathouse amdgpu_amdkfd_get_num_gws(kfd->kgd)); 73829633d0eSJoseph Greathouse goto gws_error; 73929633d0eSJoseph Greathouse } 74029633d0eSJoseph Greathouse 741*6127896fSHuang Rui /* If CRAT is broken, won't set iommu enabled */ 742*6127896fSHuang Rui kfd_double_confirm_iommu_support(kfd); 743*6127896fSHuang Rui 74464d1c3a4SFelix Kuehling if (kfd_iommu_device_init(kfd)) { 74564d1c3a4SFelix Kuehling dev_err(kfd_device, "Error initializing iommuv2\n"); 74664d1c3a4SFelix Kuehling goto device_iommu_error; 74764c7f8cfSBen Goz } 74864c7f8cfSBen Goz 749373d7080SFelix Kuehling kfd_cwsr_init(kfd); 750373d7080SFelix Kuehling 751b8935a7cSYong Zhao if (kfd_resume(kfd)) 752b8935a7cSYong Zhao goto kfd_resume_error; 753b8935a7cSYong Zhao 754fbeb661bSYair Shachar kfd->dbgmgr = NULL; 755fbeb661bSYair Shachar 756465ab9e0SOak Zeng if (kfd_topology_add_device(kfd)) { 757465ab9e0SOak Zeng dev_err(kfd_device, "Error adding device to topology\n"); 758465ab9e0SOak Zeng goto kfd_topology_add_device_error; 759465ab9e0SOak Zeng } 760465ab9e0SOak Zeng 761938a0650SAmber Lin kfd_smi_init(kfd); 762938a0650SAmber Lin 7634a488a7aSOded Gabbay kfd->init_complete = true; 76479775b62SKent Russell dev_info(kfd_device, "added device %x:%x\n", kfd->pdev->vendor, 7654a488a7aSOded Gabbay kfd->pdev->device); 7664a488a7aSOded Gabbay 76779775b62SKent Russell pr_debug("Starting kfd with the following scheduling policy %d\n", 768d146c5a7SFelix Kuehling kfd->dqm->sched_policy); 76964c7f8cfSBen Goz 77019f6d2a6SOded Gabbay goto out; 77119f6d2a6SOded Gabbay 772465ab9e0SOak Zeng kfd_topology_add_device_error: 773b8935a7cSYong Zhao kfd_resume_error: 77464d1c3a4SFelix Kuehling device_iommu_error: 77529633d0eSJoseph Greathouse gws_error: 77664c7f8cfSBen Goz device_queue_manager_uninit(kfd->dqm); 77764c7f8cfSBen Goz device_queue_manager_error: 7782249d558SAndrew Lewycky kfd_interrupt_exit(kfd); 7792249d558SAndrew Lewycky kfd_interrupt_error: 780735df2baSFelix Kuehling kfd_doorbell_fini(kfd); 781735df2baSFelix Kuehling kfd_doorbell_error: 78273a1da0bSOded Gabbay kfd_gtt_sa_fini(kfd); 78373a1da0bSOded Gabbay kfd_gtt_sa_init_error: 7847cd52c91SAmber Lin amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem); 785e09d4fc8SOak Zeng alloc_gtt_mem_failure: 78629633d0eSJoseph Greathouse if (kfd->gws) 787e09d4fc8SOak Zeng amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws); 78819f6d2a6SOded Gabbay dev_err(kfd_device, 78979775b62SKent Russell "device %x:%x NOT added due to errors\n", 79019f6d2a6SOded Gabbay kfd->pdev->vendor, kfd->pdev->device); 79119f6d2a6SOded Gabbay out: 79219f6d2a6SOded Gabbay return kfd->init_complete; 7934a488a7aSOded Gabbay } 7944a488a7aSOded Gabbay 7954a488a7aSOded Gabbay void kgd2kfd_device_exit(struct kfd_dev *kfd) 7964a488a7aSOded Gabbay { 797b17f068aSOded Gabbay if (kfd->init_complete) { 7989593f4d6SRajneesh Bhardwaj kgd2kfd_suspend(kfd, false); 79964c7f8cfSBen Goz device_queue_manager_uninit(kfd->dqm); 8002249d558SAndrew Lewycky kfd_interrupt_exit(kfd); 80119f6d2a6SOded Gabbay kfd_topology_remove_device(kfd); 802735df2baSFelix Kuehling kfd_doorbell_fini(kfd); 80373a1da0bSOded Gabbay kfd_gtt_sa_fini(kfd); 8047cd52c91SAmber Lin amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem); 80529633d0eSJoseph Greathouse if (kfd->gws) 806e09d4fc8SOak Zeng amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws); 807b17f068aSOded Gabbay } 8085b5c4e40SEvgeny Pinchuk 8094a488a7aSOded Gabbay kfree(kfd); 8104a488a7aSOded Gabbay } 8114a488a7aSOded Gabbay 812e3b7a967SShaoyun Liu int kgd2kfd_pre_reset(struct kfd_dev *kfd) 813e3b7a967SShaoyun Liu { 814e42051d2SShaoyun Liu if (!kfd->init_complete) 815e42051d2SShaoyun Liu return 0; 81609c34e8dSFelix Kuehling 81709c34e8dSFelix Kuehling kfd->dqm->ops.pre_reset(kfd->dqm); 81809c34e8dSFelix Kuehling 8199593f4d6SRajneesh Bhardwaj kgd2kfd_suspend(kfd, false); 820e42051d2SShaoyun Liu 821e42051d2SShaoyun Liu kfd_signal_reset_event(kfd); 822e3b7a967SShaoyun Liu return 0; 823e3b7a967SShaoyun Liu } 824e3b7a967SShaoyun Liu 825e42051d2SShaoyun Liu /* 826e42051d2SShaoyun Liu * Fix me. KFD won't be able to resume existing process for now. 827e42051d2SShaoyun Liu * We will keep all existing process in a evicted state and 828e42051d2SShaoyun Liu * wait the process to be terminated. 829e42051d2SShaoyun Liu */ 830e42051d2SShaoyun Liu 831e3b7a967SShaoyun Liu int kgd2kfd_post_reset(struct kfd_dev *kfd) 832e3b7a967SShaoyun Liu { 833a1bd079fSyu kuai int ret; 834e42051d2SShaoyun Liu 835e42051d2SShaoyun Liu if (!kfd->init_complete) 836e3b7a967SShaoyun Liu return 0; 837e42051d2SShaoyun Liu 838e42051d2SShaoyun Liu ret = kfd_resume(kfd); 839e42051d2SShaoyun Liu if (ret) 840e42051d2SShaoyun Liu return ret; 841a1bd079fSyu kuai atomic_dec(&kfd_locked); 8429b54d201SEric Huang 8439b54d201SEric Huang atomic_set(&kfd->sram_ecc_flag, 0); 8449b54d201SEric Huang 845e42051d2SShaoyun Liu return 0; 846e42051d2SShaoyun Liu } 847e42051d2SShaoyun Liu 848e42051d2SShaoyun Liu bool kfd_is_locked(void) 849e42051d2SShaoyun Liu { 850e42051d2SShaoyun Liu return (atomic_read(&kfd_locked) > 0); 851e3b7a967SShaoyun Liu } 852e3b7a967SShaoyun Liu 8539593f4d6SRajneesh Bhardwaj void kgd2kfd_suspend(struct kfd_dev *kfd, bool run_pm) 8544a488a7aSOded Gabbay { 855733fa1f7SYong Zhao if (!kfd->init_complete) 856733fa1f7SYong Zhao return; 857733fa1f7SYong Zhao 8589593f4d6SRajneesh Bhardwaj /* for runtime suspend, skip locking kfd */ 8599593f4d6SRajneesh Bhardwaj if (!run_pm) { 86026103436SFelix Kuehling /* For first KFD device suspend all the KFD processes */ 861e42051d2SShaoyun Liu if (atomic_inc_return(&kfd_locked) == 1) 86226103436SFelix Kuehling kfd_suspend_all_processes(); 8639593f4d6SRajneesh Bhardwaj } 86426103436SFelix Kuehling 86545c9a5e4SOded Gabbay kfd->dqm->ops.stop(kfd->dqm); 86664d1c3a4SFelix Kuehling kfd_iommu_suspend(kfd); 8674a488a7aSOded Gabbay } 8684a488a7aSOded Gabbay 8699593f4d6SRajneesh Bhardwaj int kgd2kfd_resume(struct kfd_dev *kfd, bool run_pm) 8704a488a7aSOded Gabbay { 87126103436SFelix Kuehling int ret, count; 87226103436SFelix Kuehling 873b8935a7cSYong Zhao if (!kfd->init_complete) 874b8935a7cSYong Zhao return 0; 875b17f068aSOded Gabbay 87626103436SFelix Kuehling ret = kfd_resume(kfd); 87726103436SFelix Kuehling if (ret) 87826103436SFelix Kuehling return ret; 879b17f068aSOded Gabbay 8809593f4d6SRajneesh Bhardwaj /* for runtime resume, skip unlocking kfd */ 8819593f4d6SRajneesh Bhardwaj if (!run_pm) { 882e42051d2SShaoyun Liu count = atomic_dec_return(&kfd_locked); 88326103436SFelix Kuehling WARN_ONCE(count < 0, "KFD suspend / resume ref. error"); 88426103436SFelix Kuehling if (count == 0) 88526103436SFelix Kuehling ret = kfd_resume_all_processes(); 8869593f4d6SRajneesh Bhardwaj } 88726103436SFelix Kuehling 88826103436SFelix Kuehling return ret; 8894ebc7182SYong Zhao } 8904ebc7182SYong Zhao 891b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd) 892b8935a7cSYong Zhao { 893b8935a7cSYong Zhao int err = 0; 894b8935a7cSYong Zhao 89564d1c3a4SFelix Kuehling err = kfd_iommu_resume(kfd); 89664d1c3a4SFelix Kuehling if (err) { 89764d1c3a4SFelix Kuehling dev_err(kfd_device, 89864d1c3a4SFelix Kuehling "Failed to resume IOMMU for device %x:%x\n", 89964d1c3a4SFelix Kuehling kfd->pdev->vendor, kfd->pdev->device); 90064d1c3a4SFelix Kuehling return err; 90164d1c3a4SFelix Kuehling } 902733fa1f7SYong Zhao 903b8935a7cSYong Zhao err = kfd->dqm->ops.start(kfd->dqm); 904b8935a7cSYong Zhao if (err) { 905b8935a7cSYong Zhao dev_err(kfd_device, 906b8935a7cSYong Zhao "Error starting queue manager for device %x:%x\n", 907b8935a7cSYong Zhao kfd->pdev->vendor, kfd->pdev->device); 908b8935a7cSYong Zhao goto dqm_start_error; 909b17f068aSOded Gabbay } 910b17f068aSOded Gabbay 911b8935a7cSYong Zhao return err; 912b8935a7cSYong Zhao 913b8935a7cSYong Zhao dqm_start_error: 91464d1c3a4SFelix Kuehling kfd_iommu_suspend(kfd); 915b8935a7cSYong Zhao return err; 9164a488a7aSOded Gabbay } 9174a488a7aSOded Gabbay 918b3eca59dSPhilip Yang static inline void kfd_queue_work(struct workqueue_struct *wq, 919b3eca59dSPhilip Yang struct work_struct *work) 920b3eca59dSPhilip Yang { 921b3eca59dSPhilip Yang int cpu, new_cpu; 922b3eca59dSPhilip Yang 923b3eca59dSPhilip Yang cpu = new_cpu = smp_processor_id(); 924b3eca59dSPhilip Yang do { 925b3eca59dSPhilip Yang new_cpu = cpumask_next(new_cpu, cpu_online_mask) % nr_cpu_ids; 926b3eca59dSPhilip Yang if (cpu_to_node(new_cpu) == numa_node_id()) 927b3eca59dSPhilip Yang break; 928b3eca59dSPhilip Yang } while (cpu != new_cpu); 929b3eca59dSPhilip Yang 930b3eca59dSPhilip Yang queue_work_on(new_cpu, wq, work); 931b3eca59dSPhilip Yang } 932b3eca59dSPhilip Yang 933b3f5e6b4SAndrew Lewycky /* This is called directly from KGD at ISR. */ 934b3f5e6b4SAndrew Lewycky void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry) 9354a488a7aSOded Gabbay { 93658e69886SLan Xiao uint32_t patched_ihre[KFD_MAX_RING_ENTRY_SIZE]; 93758e69886SLan Xiao bool is_patched = false; 9382383a767SChristian König unsigned long flags; 93958e69886SLan Xiao 9402249d558SAndrew Lewycky if (!kfd->init_complete) 9412249d558SAndrew Lewycky return; 9422249d558SAndrew Lewycky 94358e69886SLan Xiao if (kfd->device_info->ih_ring_entry_size > sizeof(patched_ihre)) { 94458e69886SLan Xiao dev_err_once(kfd_device, "Ring entry too small\n"); 94558e69886SLan Xiao return; 94658e69886SLan Xiao } 94758e69886SLan Xiao 9482383a767SChristian König spin_lock_irqsave(&kfd->interrupt_lock, flags); 9492249d558SAndrew Lewycky 9502249d558SAndrew Lewycky if (kfd->interrupts_active 95158e69886SLan Xiao && interrupt_is_wanted(kfd, ih_ring_entry, 95258e69886SLan Xiao patched_ihre, &is_patched) 95358e69886SLan Xiao && enqueue_ih_ring_entry(kfd, 95458e69886SLan Xiao is_patched ? patched_ihre : ih_ring_entry)) 955b3eca59dSPhilip Yang kfd_queue_work(kfd->ih_wq, &kfd->interrupt_work); 9562249d558SAndrew Lewycky 9572383a767SChristian König spin_unlock_irqrestore(&kfd->interrupt_lock, flags); 9584a488a7aSOded Gabbay } 9596e81090bSOded Gabbay 9606b95e797SFelix Kuehling int kgd2kfd_quiesce_mm(struct mm_struct *mm) 9616b95e797SFelix Kuehling { 9626b95e797SFelix Kuehling struct kfd_process *p; 9636b95e797SFelix Kuehling int r; 9646b95e797SFelix Kuehling 9656b95e797SFelix Kuehling /* Because we are called from arbitrary context (workqueue) as opposed 9666b95e797SFelix Kuehling * to process context, kfd_process could attempt to exit while we are 9676b95e797SFelix Kuehling * running so the lookup function increments the process ref count. 9686b95e797SFelix Kuehling */ 9696b95e797SFelix Kuehling p = kfd_lookup_process_by_mm(mm); 9706b95e797SFelix Kuehling if (!p) 9716b95e797SFelix Kuehling return -ESRCH; 9726b95e797SFelix Kuehling 973b2057956SFelix Kuehling WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid); 9746b95e797SFelix Kuehling r = kfd_process_evict_queues(p); 9756b95e797SFelix Kuehling 9766b95e797SFelix Kuehling kfd_unref_process(p); 9776b95e797SFelix Kuehling return r; 9786b95e797SFelix Kuehling } 9796b95e797SFelix Kuehling 9806b95e797SFelix Kuehling int kgd2kfd_resume_mm(struct mm_struct *mm) 9816b95e797SFelix Kuehling { 9826b95e797SFelix Kuehling struct kfd_process *p; 9836b95e797SFelix Kuehling int r; 9846b95e797SFelix Kuehling 9856b95e797SFelix Kuehling /* Because we are called from arbitrary context (workqueue) as opposed 9866b95e797SFelix Kuehling * to process context, kfd_process could attempt to exit while we are 9876b95e797SFelix Kuehling * running so the lookup function increments the process ref count. 9886b95e797SFelix Kuehling */ 9896b95e797SFelix Kuehling p = kfd_lookup_process_by_mm(mm); 9906b95e797SFelix Kuehling if (!p) 9916b95e797SFelix Kuehling return -ESRCH; 9926b95e797SFelix Kuehling 9936b95e797SFelix Kuehling r = kfd_process_restore_queues(p); 9946b95e797SFelix Kuehling 9956b95e797SFelix Kuehling kfd_unref_process(p); 9966b95e797SFelix Kuehling return r; 9976b95e797SFelix Kuehling } 9986b95e797SFelix Kuehling 99926103436SFelix Kuehling /** kgd2kfd_schedule_evict_and_restore_process - Schedules work queue that will 100026103436SFelix Kuehling * prepare for safe eviction of KFD BOs that belong to the specified 100126103436SFelix Kuehling * process. 100226103436SFelix Kuehling * 100326103436SFelix Kuehling * @mm: mm_struct that identifies the specified KFD process 100426103436SFelix Kuehling * @fence: eviction fence attached to KFD process BOs 100526103436SFelix Kuehling * 100626103436SFelix Kuehling */ 100726103436SFelix Kuehling int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm, 100826103436SFelix Kuehling struct dma_fence *fence) 100926103436SFelix Kuehling { 101026103436SFelix Kuehling struct kfd_process *p; 101126103436SFelix Kuehling unsigned long active_time; 101226103436SFelix Kuehling unsigned long delay_jiffies = msecs_to_jiffies(PROCESS_ACTIVE_TIME_MS); 101326103436SFelix Kuehling 101426103436SFelix Kuehling if (!fence) 101526103436SFelix Kuehling return -EINVAL; 101626103436SFelix Kuehling 101726103436SFelix Kuehling if (dma_fence_is_signaled(fence)) 101826103436SFelix Kuehling return 0; 101926103436SFelix Kuehling 102026103436SFelix Kuehling p = kfd_lookup_process_by_mm(mm); 102126103436SFelix Kuehling if (!p) 102226103436SFelix Kuehling return -ENODEV; 102326103436SFelix Kuehling 102426103436SFelix Kuehling if (fence->seqno == p->last_eviction_seqno) 102526103436SFelix Kuehling goto out; 102626103436SFelix Kuehling 102726103436SFelix Kuehling p->last_eviction_seqno = fence->seqno; 102826103436SFelix Kuehling 102926103436SFelix Kuehling /* Avoid KFD process starvation. Wait for at least 103026103436SFelix Kuehling * PROCESS_ACTIVE_TIME_MS before evicting the process again 103126103436SFelix Kuehling */ 103226103436SFelix Kuehling active_time = get_jiffies_64() - p->last_restore_timestamp; 103326103436SFelix Kuehling if (delay_jiffies > active_time) 103426103436SFelix Kuehling delay_jiffies -= active_time; 103526103436SFelix Kuehling else 103626103436SFelix Kuehling delay_jiffies = 0; 103726103436SFelix Kuehling 103826103436SFelix Kuehling /* During process initialization eviction_work.dwork is initialized 103926103436SFelix Kuehling * to kfd_evict_bo_worker 104026103436SFelix Kuehling */ 1041b2057956SFelix Kuehling WARN(debug_evictions, "Scheduling eviction of pid %d in %ld jiffies", 1042b2057956SFelix Kuehling p->lead_thread->pid, delay_jiffies); 104326103436SFelix Kuehling schedule_delayed_work(&p->eviction_work, delay_jiffies); 104426103436SFelix Kuehling out: 104526103436SFelix Kuehling kfd_unref_process(p); 104626103436SFelix Kuehling return 0; 104726103436SFelix Kuehling } 104826103436SFelix Kuehling 10496e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size, 10506e81090bSOded Gabbay unsigned int chunk_size) 10516e81090bSOded Gabbay { 10528625ff9cSFelix Kuehling unsigned int num_of_longs; 10536e81090bSOded Gabbay 105432fa8219SFelix Kuehling if (WARN_ON(buf_size < chunk_size)) 105532fa8219SFelix Kuehling return -EINVAL; 105632fa8219SFelix Kuehling if (WARN_ON(buf_size == 0)) 105732fa8219SFelix Kuehling return -EINVAL; 105832fa8219SFelix Kuehling if (WARN_ON(chunk_size == 0)) 105932fa8219SFelix Kuehling return -EINVAL; 10606e81090bSOded Gabbay 10616e81090bSOded Gabbay kfd->gtt_sa_chunk_size = chunk_size; 10626e81090bSOded Gabbay kfd->gtt_sa_num_of_chunks = buf_size / chunk_size; 10636e81090bSOded Gabbay 10648625ff9cSFelix Kuehling num_of_longs = (kfd->gtt_sa_num_of_chunks + BITS_PER_LONG - 1) / 10658625ff9cSFelix Kuehling BITS_PER_LONG; 10666e81090bSOded Gabbay 10678625ff9cSFelix Kuehling kfd->gtt_sa_bitmap = kcalloc(num_of_longs, sizeof(long), GFP_KERNEL); 10686e81090bSOded Gabbay 10696e81090bSOded Gabbay if (!kfd->gtt_sa_bitmap) 10706e81090bSOded Gabbay return -ENOMEM; 10716e81090bSOded Gabbay 107279775b62SKent Russell pr_debug("gtt_sa_num_of_chunks = %d, gtt_sa_bitmap = %p\n", 10736e81090bSOded Gabbay kfd->gtt_sa_num_of_chunks, kfd->gtt_sa_bitmap); 10746e81090bSOded Gabbay 10756e81090bSOded Gabbay mutex_init(&kfd->gtt_sa_lock); 10766e81090bSOded Gabbay 10776e81090bSOded Gabbay return 0; 10786e81090bSOded Gabbay 10796e81090bSOded Gabbay } 10806e81090bSOded Gabbay 10816e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd) 10826e81090bSOded Gabbay { 10836e81090bSOded Gabbay mutex_destroy(&kfd->gtt_sa_lock); 10846e81090bSOded Gabbay kfree(kfd->gtt_sa_bitmap); 10856e81090bSOded Gabbay } 10866e81090bSOded Gabbay 10876e81090bSOded Gabbay static inline uint64_t kfd_gtt_sa_calc_gpu_addr(uint64_t start_addr, 10886e81090bSOded Gabbay unsigned int bit_num, 10896e81090bSOded Gabbay unsigned int chunk_size) 10906e81090bSOded Gabbay { 10916e81090bSOded Gabbay return start_addr + bit_num * chunk_size; 10926e81090bSOded Gabbay } 10936e81090bSOded Gabbay 10946e81090bSOded Gabbay static inline uint32_t *kfd_gtt_sa_calc_cpu_addr(void *start_addr, 10956e81090bSOded Gabbay unsigned int bit_num, 10966e81090bSOded Gabbay unsigned int chunk_size) 10976e81090bSOded Gabbay { 10986e81090bSOded Gabbay return (uint32_t *) ((uint64_t) start_addr + bit_num * chunk_size); 10996e81090bSOded Gabbay } 11006e81090bSOded Gabbay 11016e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size, 11026e81090bSOded Gabbay struct kfd_mem_obj **mem_obj) 11036e81090bSOded Gabbay { 11046e81090bSOded Gabbay unsigned int found, start_search, cur_size; 11056e81090bSOded Gabbay 11066e81090bSOded Gabbay if (size == 0) 11076e81090bSOded Gabbay return -EINVAL; 11086e81090bSOded Gabbay 11096e81090bSOded Gabbay if (size > kfd->gtt_sa_num_of_chunks * kfd->gtt_sa_chunk_size) 11106e81090bSOded Gabbay return -ENOMEM; 11116e81090bSOded Gabbay 11121cd106ecSFelix Kuehling *mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL); 11131cd106ecSFelix Kuehling if (!(*mem_obj)) 11146e81090bSOded Gabbay return -ENOMEM; 11156e81090bSOded Gabbay 111679775b62SKent Russell pr_debug("Allocated mem_obj = %p for size = %d\n", *mem_obj, size); 11176e81090bSOded Gabbay 11186e81090bSOded Gabbay start_search = 0; 11196e81090bSOded Gabbay 11206e81090bSOded Gabbay mutex_lock(&kfd->gtt_sa_lock); 11216e81090bSOded Gabbay 11226e81090bSOded Gabbay kfd_gtt_restart_search: 11236e81090bSOded Gabbay /* Find the first chunk that is free */ 11246e81090bSOded Gabbay found = find_next_zero_bit(kfd->gtt_sa_bitmap, 11256e81090bSOded Gabbay kfd->gtt_sa_num_of_chunks, 11266e81090bSOded Gabbay start_search); 11276e81090bSOded Gabbay 112879775b62SKent Russell pr_debug("Found = %d\n", found); 11296e81090bSOded Gabbay 11306e81090bSOded Gabbay /* If there wasn't any free chunk, bail out */ 11316e81090bSOded Gabbay if (found == kfd->gtt_sa_num_of_chunks) 11326e81090bSOded Gabbay goto kfd_gtt_no_free_chunk; 11336e81090bSOded Gabbay 11346e81090bSOded Gabbay /* Update fields of mem_obj */ 11356e81090bSOded Gabbay (*mem_obj)->range_start = found; 11366e81090bSOded Gabbay (*mem_obj)->range_end = found; 11376e81090bSOded Gabbay (*mem_obj)->gpu_addr = kfd_gtt_sa_calc_gpu_addr( 11386e81090bSOded Gabbay kfd->gtt_start_gpu_addr, 11396e81090bSOded Gabbay found, 11406e81090bSOded Gabbay kfd->gtt_sa_chunk_size); 11416e81090bSOded Gabbay (*mem_obj)->cpu_ptr = kfd_gtt_sa_calc_cpu_addr( 11426e81090bSOded Gabbay kfd->gtt_start_cpu_ptr, 11436e81090bSOded Gabbay found, 11446e81090bSOded Gabbay kfd->gtt_sa_chunk_size); 11456e81090bSOded Gabbay 114679775b62SKent Russell pr_debug("gpu_addr = %p, cpu_addr = %p\n", 11476e81090bSOded Gabbay (uint64_t *) (*mem_obj)->gpu_addr, (*mem_obj)->cpu_ptr); 11486e81090bSOded Gabbay 11496e81090bSOded Gabbay /* If we need only one chunk, mark it as allocated and get out */ 11506e81090bSOded Gabbay if (size <= kfd->gtt_sa_chunk_size) { 115179775b62SKent Russell pr_debug("Single bit\n"); 11526e81090bSOded Gabbay set_bit(found, kfd->gtt_sa_bitmap); 11536e81090bSOded Gabbay goto kfd_gtt_out; 11546e81090bSOded Gabbay } 11556e81090bSOded Gabbay 11566e81090bSOded Gabbay /* Otherwise, try to see if we have enough contiguous chunks */ 11576e81090bSOded Gabbay cur_size = size - kfd->gtt_sa_chunk_size; 11586e81090bSOded Gabbay do { 11596e81090bSOded Gabbay (*mem_obj)->range_end = 11606e81090bSOded Gabbay find_next_zero_bit(kfd->gtt_sa_bitmap, 11616e81090bSOded Gabbay kfd->gtt_sa_num_of_chunks, ++found); 11626e81090bSOded Gabbay /* 11636e81090bSOded Gabbay * If next free chunk is not contiguous than we need to 11646e81090bSOded Gabbay * restart our search from the last free chunk we found (which 11656e81090bSOded Gabbay * wasn't contiguous to the previous ones 11666e81090bSOded Gabbay */ 11676e81090bSOded Gabbay if ((*mem_obj)->range_end != found) { 11686e81090bSOded Gabbay start_search = found; 11696e81090bSOded Gabbay goto kfd_gtt_restart_search; 11706e81090bSOded Gabbay } 11716e81090bSOded Gabbay 11726e81090bSOded Gabbay /* 11736e81090bSOded Gabbay * If we reached end of buffer, bail out with error 11746e81090bSOded Gabbay */ 11756e81090bSOded Gabbay if (found == kfd->gtt_sa_num_of_chunks) 11766e81090bSOded Gabbay goto kfd_gtt_no_free_chunk; 11776e81090bSOded Gabbay 11786e81090bSOded Gabbay /* Check if we don't need another chunk */ 11796e81090bSOded Gabbay if (cur_size <= kfd->gtt_sa_chunk_size) 11806e81090bSOded Gabbay cur_size = 0; 11816e81090bSOded Gabbay else 11826e81090bSOded Gabbay cur_size -= kfd->gtt_sa_chunk_size; 11836e81090bSOded Gabbay 11846e81090bSOded Gabbay } while (cur_size > 0); 11856e81090bSOded Gabbay 118679775b62SKent Russell pr_debug("range_start = %d, range_end = %d\n", 11876e81090bSOded Gabbay (*mem_obj)->range_start, (*mem_obj)->range_end); 11886e81090bSOded Gabbay 11896e81090bSOded Gabbay /* Mark the chunks as allocated */ 11906e81090bSOded Gabbay for (found = (*mem_obj)->range_start; 11916e81090bSOded Gabbay found <= (*mem_obj)->range_end; 11926e81090bSOded Gabbay found++) 11936e81090bSOded Gabbay set_bit(found, kfd->gtt_sa_bitmap); 11946e81090bSOded Gabbay 11956e81090bSOded Gabbay kfd_gtt_out: 11966e81090bSOded Gabbay mutex_unlock(&kfd->gtt_sa_lock); 11976e81090bSOded Gabbay return 0; 11986e81090bSOded Gabbay 11996e81090bSOded Gabbay kfd_gtt_no_free_chunk: 12003148a6a0SJack Zhang pr_debug("Allocation failed with mem_obj = %p\n", *mem_obj); 12016e81090bSOded Gabbay mutex_unlock(&kfd->gtt_sa_lock); 12023148a6a0SJack Zhang kfree(*mem_obj); 12036e81090bSOded Gabbay return -ENOMEM; 12046e81090bSOded Gabbay } 12056e81090bSOded Gabbay 12066e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj) 12076e81090bSOded Gabbay { 12086e81090bSOded Gabbay unsigned int bit; 12096e81090bSOded Gabbay 12109216ed29SOded Gabbay /* Act like kfree when trying to free a NULL object */ 12119216ed29SOded Gabbay if (!mem_obj) 12129216ed29SOded Gabbay return 0; 12136e81090bSOded Gabbay 121479775b62SKent Russell pr_debug("Free mem_obj = %p, range_start = %d, range_end = %d\n", 12156e81090bSOded Gabbay mem_obj, mem_obj->range_start, mem_obj->range_end); 12166e81090bSOded Gabbay 12176e81090bSOded Gabbay mutex_lock(&kfd->gtt_sa_lock); 12186e81090bSOded Gabbay 12196e81090bSOded Gabbay /* Mark the chunks as free */ 12206e81090bSOded Gabbay for (bit = mem_obj->range_start; 12216e81090bSOded Gabbay bit <= mem_obj->range_end; 12226e81090bSOded Gabbay bit++) 12236e81090bSOded Gabbay clear_bit(bit, kfd->gtt_sa_bitmap); 12246e81090bSOded Gabbay 12256e81090bSOded Gabbay mutex_unlock(&kfd->gtt_sa_lock); 12266e81090bSOded Gabbay 12276e81090bSOded Gabbay kfree(mem_obj); 12286e81090bSOded Gabbay return 0; 12296e81090bSOded Gabbay } 1230a29ec470SShaoyun Liu 12319b54d201SEric Huang void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd) 12329b54d201SEric Huang { 12339b54d201SEric Huang if (kfd) 12349b54d201SEric Huang atomic_inc(&kfd->sram_ecc_flag); 12359b54d201SEric Huang } 12369b54d201SEric Huang 123743d8107fSHarish Kasiviswanathan void kfd_inc_compute_active(struct kfd_dev *kfd) 123843d8107fSHarish Kasiviswanathan { 123943d8107fSHarish Kasiviswanathan if (atomic_inc_return(&kfd->compute_profile) == 1) 124043d8107fSHarish Kasiviswanathan amdgpu_amdkfd_set_compute_idle(kfd->kgd, false); 124143d8107fSHarish Kasiviswanathan } 124243d8107fSHarish Kasiviswanathan 124343d8107fSHarish Kasiviswanathan void kfd_dec_compute_active(struct kfd_dev *kfd) 124443d8107fSHarish Kasiviswanathan { 124543d8107fSHarish Kasiviswanathan int count = atomic_dec_return(&kfd->compute_profile); 124643d8107fSHarish Kasiviswanathan 124743d8107fSHarish Kasiviswanathan if (count == 0) 124843d8107fSHarish Kasiviswanathan amdgpu_amdkfd_set_compute_idle(kfd->kgd, true); 124943d8107fSHarish Kasiviswanathan WARN_ONCE(count < 0, "Compute profile ref. count error"); 125043d8107fSHarish Kasiviswanathan } 125143d8107fSHarish Kasiviswanathan 12522c2b0d88SMukul Joshi void kgd2kfd_smi_event_throttle(struct kfd_dev *kfd, uint32_t throttle_bitmask) 12532c2b0d88SMukul Joshi { 12542c2b0d88SMukul Joshi if (kfd) 12552c2b0d88SMukul Joshi kfd_smi_event_update_thermal_throttling(kfd, throttle_bitmask); 12562c2b0d88SMukul Joshi } 12572c2b0d88SMukul Joshi 1258a29ec470SShaoyun Liu #if defined(CONFIG_DEBUG_FS) 1259a29ec470SShaoyun Liu 1260a29ec470SShaoyun Liu /* This function will send a package to HIQ to hang the HWS 1261a29ec470SShaoyun Liu * which will trigger a GPU reset and bring the HWS back to normal state 1262a29ec470SShaoyun Liu */ 1263a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev) 1264a29ec470SShaoyun Liu { 1265a29ec470SShaoyun Liu int r = 0; 1266a29ec470SShaoyun Liu 1267a29ec470SShaoyun Liu if (dev->dqm->sched_policy != KFD_SCHED_POLICY_HWS) { 1268a29ec470SShaoyun Liu pr_err("HWS is not enabled"); 1269a29ec470SShaoyun Liu return -EINVAL; 1270a29ec470SShaoyun Liu } 1271a29ec470SShaoyun Liu 1272a29ec470SShaoyun Liu r = pm_debugfs_hang_hws(&dev->dqm->packets); 1273a29ec470SShaoyun Liu if (!r) 1274a29ec470SShaoyun Liu r = dqm_debugfs_execute_queues(dev->dqm); 1275a29ec470SShaoyun Liu 1276a29ec470SShaoyun Liu return r; 1277a29ec470SShaoyun Liu } 1278a29ec470SShaoyun Liu 1279a29ec470SShaoyun Liu #endif 1280