14a488a7aSOded Gabbay /*
24a488a7aSOded Gabbay  * Copyright 2014 Advanced Micro Devices, Inc.
34a488a7aSOded Gabbay  *
44a488a7aSOded Gabbay  * Permission is hereby granted, free of charge, to any person obtaining a
54a488a7aSOded Gabbay  * copy of this software and associated documentation files (the "Software"),
64a488a7aSOded Gabbay  * to deal in the Software without restriction, including without limitation
74a488a7aSOded Gabbay  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84a488a7aSOded Gabbay  * and/or sell copies of the Software, and to permit persons to whom the
94a488a7aSOded Gabbay  * Software is furnished to do so, subject to the following conditions:
104a488a7aSOded Gabbay  *
114a488a7aSOded Gabbay  * The above copyright notice and this permission notice shall be included in
124a488a7aSOded Gabbay  * all copies or substantial portions of the Software.
134a488a7aSOded Gabbay  *
144a488a7aSOded Gabbay  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154a488a7aSOded Gabbay  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164a488a7aSOded Gabbay  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
174a488a7aSOded Gabbay  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184a488a7aSOded Gabbay  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194a488a7aSOded Gabbay  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204a488a7aSOded Gabbay  * OTHER DEALINGS IN THE SOFTWARE.
214a488a7aSOded Gabbay  */
224a488a7aSOded Gabbay 
234a488a7aSOded Gabbay #include <linux/bsearch.h>
244a488a7aSOded Gabbay #include <linux/pci.h>
254a488a7aSOded Gabbay #include <linux/slab.h>
264a488a7aSOded Gabbay #include "kfd_priv.h"
2764c7f8cfSBen Goz #include "kfd_device_queue_manager.h"
28507968ddSFelix Kuehling #include "kfd_pm4_headers_vi.h"
290db54b24SYong Zhao #include "cwsr_trap_handler.h"
3064d1c3a4SFelix Kuehling #include "kfd_iommu.h"
315b87245fSAmber Lin #include "amdgpu_amdkfd.h"
322c2b0d88SMukul Joshi #include "kfd_smi_events.h"
334a488a7aSOded Gabbay 
3419f6d2a6SOded Gabbay #define MQD_SIZE_ALIGNED 768
35e42051d2SShaoyun Liu 
36e42051d2SShaoyun Liu /*
37e42051d2SShaoyun Liu  * kfd_locked is used to lock the kfd driver during suspend or reset
38e42051d2SShaoyun Liu  * once locked, kfd driver will stop any further GPU execution.
39e42051d2SShaoyun Liu  * create process (open) will return -EAGAIN.
40e42051d2SShaoyun Liu  */
41e42051d2SShaoyun Liu static atomic_t kfd_locked = ATOMIC_INIT(0);
4219f6d2a6SOded Gabbay 
43a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
44e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v7_kfd2kgd;
45a3e520a2SAlex Deucher #endif
46e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v8_kfd2kgd;
47e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v9_kfd2kgd;
48e392c887SYong Zhao extern const struct kfd2kgd_calls arcturus_kfd2kgd;
49e392c887SYong Zhao extern const struct kfd2kgd_calls gfx_v10_kfd2kgd;
503a2f0c81SYong Zhao extern const struct kfd2kgd_calls gfx_v10_3_kfd2kgd;
51e392c887SYong Zhao 
52e392c887SYong Zhao static const struct kfd2kgd_calls *kfd2kgd_funcs[] = {
53e392c887SYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2
54a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
55e392c887SYong Zhao 	[CHIP_KAVERI] = &gfx_v7_kfd2kgd,
56a3e520a2SAlex Deucher #endif
57e392c887SYong Zhao 	[CHIP_CARRIZO] = &gfx_v8_kfd2kgd,
58e392c887SYong Zhao 	[CHIP_RAVEN] = &gfx_v9_kfd2kgd,
59e392c887SYong Zhao #endif
60a3e520a2SAlex Deucher #ifdef CONFIG_DRM_AMDGPU_CIK
61e392c887SYong Zhao 	[CHIP_HAWAII] = &gfx_v7_kfd2kgd,
62a3e520a2SAlex Deucher #endif
63e392c887SYong Zhao 	[CHIP_TONGA] = &gfx_v8_kfd2kgd,
64e392c887SYong Zhao 	[CHIP_FIJI] = &gfx_v8_kfd2kgd,
65e392c887SYong Zhao 	[CHIP_POLARIS10] = &gfx_v8_kfd2kgd,
66e392c887SYong Zhao 	[CHIP_POLARIS11] = &gfx_v8_kfd2kgd,
67e392c887SYong Zhao 	[CHIP_POLARIS12] = &gfx_v8_kfd2kgd,
68e392c887SYong Zhao 	[CHIP_VEGAM] = &gfx_v8_kfd2kgd,
69e392c887SYong Zhao 	[CHIP_VEGA10] = &gfx_v9_kfd2kgd,
70e392c887SYong Zhao 	[CHIP_VEGA12] = &gfx_v9_kfd2kgd,
71e392c887SYong Zhao 	[CHIP_VEGA20] = &gfx_v9_kfd2kgd,
72e392c887SYong Zhao 	[CHIP_RENOIR] = &gfx_v9_kfd2kgd,
73e392c887SYong Zhao 	[CHIP_ARCTURUS] = &arcturus_kfd2kgd,
74*36e22d59SYong Zhao 	[CHIP_ALDEBARAN] = &arcturus_kfd2kgd,
75e392c887SYong Zhao 	[CHIP_NAVI10] = &gfx_v10_kfd2kgd,
76e392c887SYong Zhao 	[CHIP_NAVI12] = &gfx_v10_kfd2kgd,
77e392c887SYong Zhao 	[CHIP_NAVI14] = &gfx_v10_kfd2kgd,
783a2f0c81SYong Zhao 	[CHIP_SIENNA_CICHLID] = &gfx_v10_3_kfd2kgd,
7909759e13SChengming Gui 	[CHIP_NAVY_FLOUNDER] = &gfx_v10_3_kfd2kgd,
803a5e715dSHuang Rui 	[CHIP_VANGOGH] = &gfx_v10_3_kfd2kgd,
818f72ce64SChengming Gui 	[CHIP_DIMGREY_CAVEFISH] = &gfx_v10_3_kfd2kgd,
82e392c887SYong Zhao };
83e392c887SYong Zhao 
8464d1c3a4SFelix Kuehling #ifdef KFD_SUPPORT_IOMMU_V2
854a488a7aSOded Gabbay static const struct kfd_device_info kaveri_device_info = {
860da7558cSBen Goz 	.asic_family = CHIP_KAVERI,
87c181159aSYong Zhao 	.asic_name = "kaveri",
880da7558cSBen Goz 	.max_pasid_bits = 16,
89992839adSYair Shachar 	/* max num of queues for KV.TODO should be a dynamic value */
90992839adSYair Shachar 	.max_no_of_hqd	= 24,
91ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
920da7558cSBen Goz 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
93f3a39818SAndrew Lewycky 	.event_interrupt_class = &event_interrupt_class_cik,
94fbeb661bSYair Shachar 	.num_of_watch_points = 4,
95373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
96373d7080SFelix Kuehling 	.supports_cwsr = false,
9764d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
983ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
9998bb9222SYong Zhao 	.num_sdma_engines = 2,
1001b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
101d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
1020da7558cSBen Goz };
1030da7558cSBen Goz 
1040da7558cSBen Goz static const struct kfd_device_info carrizo_device_info = {
1050da7558cSBen Goz 	.asic_family = CHIP_CARRIZO,
106c181159aSYong Zhao 	.asic_name = "carrizo",
1074a488a7aSOded Gabbay 	.max_pasid_bits = 16,
108eaccd6e7SOded Gabbay 	/* max num of queues for CZ.TODO should be a dynamic value */
109eaccd6e7SOded Gabbay 	.max_no_of_hqd	= 24,
110ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
111b3f5e6b4SAndrew Lewycky 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
112eaccd6e7SOded Gabbay 	.event_interrupt_class = &event_interrupt_class_cik,
113f7c826adSAlexey Skidanov 	.num_of_watch_points = 4,
114373d7080SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
115373d7080SFelix Kuehling 	.supports_cwsr = true,
11664d1c3a4SFelix Kuehling 	.needs_iommu_device = true,
1173ee2d00cSFelix Kuehling 	.needs_pci_atomics = false,
11898bb9222SYong Zhao 	.num_sdma_engines = 2,
1191b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
120d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
1214a488a7aSOded Gabbay };
1226127896fSHuang Rui #endif
1234d663df6SYong Zhao 
1244d663df6SYong Zhao static const struct kfd_device_info raven_device_info = {
1254d663df6SYong Zhao 	.asic_family = CHIP_RAVEN,
126c181159aSYong Zhao 	.asic_name = "raven",
1274d663df6SYong Zhao 	.max_pasid_bits = 16,
1284d663df6SYong Zhao 	.max_no_of_hqd  = 24,
1294d663df6SYong Zhao 	.doorbell_size  = 8,
1304d663df6SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
1314d663df6SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
1324d663df6SYong Zhao 	.num_of_watch_points = 4,
1334d663df6SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
1344d663df6SYong Zhao 	.supports_cwsr = true,
1354d663df6SYong Zhao 	.needs_iommu_device = true,
1364d663df6SYong Zhao 	.needs_pci_atomics = true,
1374d663df6SYong Zhao 	.num_sdma_engines = 1,
1381b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
139d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
1404d663df6SYong Zhao };
1414a488a7aSOded Gabbay 
142a3084e6cSFelix Kuehling static const struct kfd_device_info hawaii_device_info = {
143a3084e6cSFelix Kuehling 	.asic_family = CHIP_HAWAII,
144c181159aSYong Zhao 	.asic_name = "hawaii",
145a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
146a3084e6cSFelix Kuehling 	/* max num of queues for KV.TODO should be a dynamic value */
147a3084e6cSFelix Kuehling 	.max_no_of_hqd	= 24,
148ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
149a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
150a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
151a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
152a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
153a3084e6cSFelix Kuehling 	.supports_cwsr = false,
15464d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
155a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
15698bb9222SYong Zhao 	.num_sdma_engines = 2,
1571b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
158d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
159a3084e6cSFelix Kuehling };
160a3084e6cSFelix Kuehling 
161a3084e6cSFelix Kuehling static const struct kfd_device_info tonga_device_info = {
162a3084e6cSFelix Kuehling 	.asic_family = CHIP_TONGA,
163c181159aSYong Zhao 	.asic_name = "tonga",
164a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
165a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
166ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
167a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
168a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
169a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
170a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
171a3084e6cSFelix Kuehling 	.supports_cwsr = false,
17264d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
173a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
17498bb9222SYong Zhao 	.num_sdma_engines = 2,
1751b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
176d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
177a3084e6cSFelix Kuehling };
178a3084e6cSFelix Kuehling 
179a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_device_info = {
180a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
181c181159aSYong Zhao 	.asic_name = "fiji",
182a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
183a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
184ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
185a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
186a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
187a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
188a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
189a3084e6cSFelix Kuehling 	.supports_cwsr = true,
19064d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
191a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
19298bb9222SYong Zhao 	.num_sdma_engines = 2,
1931b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
194d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
195a3084e6cSFelix Kuehling };
196a3084e6cSFelix Kuehling 
197a3084e6cSFelix Kuehling static const struct kfd_device_info fiji_vf_device_info = {
198a3084e6cSFelix Kuehling 	.asic_family = CHIP_FIJI,
199c181159aSYong Zhao 	.asic_name = "fiji",
200a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
201a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
202ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
203a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
204a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
205a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
206a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
207a3084e6cSFelix Kuehling 	.supports_cwsr = true,
20864d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
209a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
21098bb9222SYong Zhao 	.num_sdma_engines = 2,
2111b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
212d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
213a3084e6cSFelix Kuehling };
214a3084e6cSFelix Kuehling 
215a3084e6cSFelix Kuehling 
216a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_device_info = {
217a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
218c181159aSYong Zhao 	.asic_name = "polaris10",
219a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
220a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
221ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
222a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
223a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
224a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
225a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
226a3084e6cSFelix Kuehling 	.supports_cwsr = true,
22764d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
228a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
22998bb9222SYong Zhao 	.num_sdma_engines = 2,
2301b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
231d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
232a3084e6cSFelix Kuehling };
233a3084e6cSFelix Kuehling 
234a3084e6cSFelix Kuehling static const struct kfd_device_info polaris10_vf_device_info = {
235a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS10,
236c181159aSYong Zhao 	.asic_name = "polaris10",
237a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
238a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
239ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
240a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
241a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
242a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
243a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
244a3084e6cSFelix Kuehling 	.supports_cwsr = true,
24564d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
246a3084e6cSFelix Kuehling 	.needs_pci_atomics = false,
24798bb9222SYong Zhao 	.num_sdma_engines = 2,
2481b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
249d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
250a3084e6cSFelix Kuehling };
251a3084e6cSFelix Kuehling 
252a3084e6cSFelix Kuehling static const struct kfd_device_info polaris11_device_info = {
253a3084e6cSFelix Kuehling 	.asic_family = CHIP_POLARIS11,
254c181159aSYong Zhao 	.asic_name = "polaris11",
255a3084e6cSFelix Kuehling 	.max_pasid_bits = 16,
256a3084e6cSFelix Kuehling 	.max_no_of_hqd  = 24,
257ada2b29cSFelix Kuehling 	.doorbell_size  = 4,
258a3084e6cSFelix Kuehling 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
259a3084e6cSFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_cik,
260a3084e6cSFelix Kuehling 	.num_of_watch_points = 4,
261a3084e6cSFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
262a3084e6cSFelix Kuehling 	.supports_cwsr = true,
26364d1c3a4SFelix Kuehling 	.needs_iommu_device = false,
264a3084e6cSFelix Kuehling 	.needs_pci_atomics = true,
26598bb9222SYong Zhao 	.num_sdma_engines = 2,
2661b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
267d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
268a3084e6cSFelix Kuehling };
269a3084e6cSFelix Kuehling 
270846a44d7SGang Ba static const struct kfd_device_info polaris12_device_info = {
271846a44d7SGang Ba 	.asic_family = CHIP_POLARIS12,
272c181159aSYong Zhao 	.asic_name = "polaris12",
273846a44d7SGang Ba 	.max_pasid_bits = 16,
274846a44d7SGang Ba 	.max_no_of_hqd  = 24,
275846a44d7SGang Ba 	.doorbell_size  = 4,
276846a44d7SGang Ba 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
277846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_cik,
278846a44d7SGang Ba 	.num_of_watch_points = 4,
279846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
280846a44d7SGang Ba 	.supports_cwsr = true,
281846a44d7SGang Ba 	.needs_iommu_device = false,
282846a44d7SGang Ba 	.needs_pci_atomics = true,
283846a44d7SGang Ba 	.num_sdma_engines = 2,
2841b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
285846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
286846a44d7SGang Ba };
287846a44d7SGang Ba 
288ed81cd6eSKent Russell static const struct kfd_device_info vegam_device_info = {
289ed81cd6eSKent Russell 	.asic_family = CHIP_VEGAM,
290c181159aSYong Zhao 	.asic_name = "vegam",
291ed81cd6eSKent Russell 	.max_pasid_bits = 16,
292ed81cd6eSKent Russell 	.max_no_of_hqd  = 24,
293ed81cd6eSKent Russell 	.doorbell_size  = 4,
294ed81cd6eSKent Russell 	.ih_ring_entry_size = 4 * sizeof(uint32_t),
295ed81cd6eSKent Russell 	.event_interrupt_class = &event_interrupt_class_cik,
296ed81cd6eSKent Russell 	.num_of_watch_points = 4,
297ed81cd6eSKent Russell 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
298ed81cd6eSKent Russell 	.supports_cwsr = true,
299ed81cd6eSKent Russell 	.needs_iommu_device = false,
300ed81cd6eSKent Russell 	.needs_pci_atomics = true,
301ed81cd6eSKent Russell 	.num_sdma_engines = 2,
302ed81cd6eSKent Russell 	.num_xgmi_sdma_engines = 0,
303a3084e6cSFelix Kuehling 	.num_sdma_queues_per_engine = 2,
304a3084e6cSFelix Kuehling };
305a3084e6cSFelix Kuehling 
306389056e5SFelix Kuehling static const struct kfd_device_info vega10_device_info = {
307389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
308c181159aSYong Zhao 	.asic_name = "vega10",
309389056e5SFelix Kuehling 	.max_pasid_bits = 16,
310389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
311389056e5SFelix Kuehling 	.doorbell_size  = 8,
312389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
313389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
314389056e5SFelix Kuehling 	.num_of_watch_points = 4,
315389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
316389056e5SFelix Kuehling 	.supports_cwsr = true,
317389056e5SFelix Kuehling 	.needs_iommu_device = false,
318389056e5SFelix Kuehling 	.needs_pci_atomics = false,
31998bb9222SYong Zhao 	.num_sdma_engines = 2,
3201b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
321d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
322389056e5SFelix Kuehling };
323389056e5SFelix Kuehling 
324389056e5SFelix Kuehling static const struct kfd_device_info vega10_vf_device_info = {
325389056e5SFelix Kuehling 	.asic_family = CHIP_VEGA10,
326c181159aSYong Zhao 	.asic_name = "vega10",
327389056e5SFelix Kuehling 	.max_pasid_bits = 16,
328389056e5SFelix Kuehling 	.max_no_of_hqd  = 24,
329389056e5SFelix Kuehling 	.doorbell_size  = 8,
330389056e5SFelix Kuehling 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
331389056e5SFelix Kuehling 	.event_interrupt_class = &event_interrupt_class_v9,
332389056e5SFelix Kuehling 	.num_of_watch_points = 4,
333389056e5SFelix Kuehling 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
334389056e5SFelix Kuehling 	.supports_cwsr = true,
335389056e5SFelix Kuehling 	.needs_iommu_device = false,
336389056e5SFelix Kuehling 	.needs_pci_atomics = false,
33798bb9222SYong Zhao 	.num_sdma_engines = 2,
3381b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
339d5094189SShaoyun Liu 	.num_sdma_queues_per_engine = 2,
340389056e5SFelix Kuehling };
341389056e5SFelix Kuehling 
342846a44d7SGang Ba static const struct kfd_device_info vega12_device_info = {
343846a44d7SGang Ba 	.asic_family = CHIP_VEGA12,
344c181159aSYong Zhao 	.asic_name = "vega12",
345846a44d7SGang Ba 	.max_pasid_bits = 16,
346846a44d7SGang Ba 	.max_no_of_hqd  = 24,
347846a44d7SGang Ba 	.doorbell_size  = 8,
348846a44d7SGang Ba 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
349846a44d7SGang Ba 	.event_interrupt_class = &event_interrupt_class_v9,
350846a44d7SGang Ba 	.num_of_watch_points = 4,
351846a44d7SGang Ba 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
352846a44d7SGang Ba 	.supports_cwsr = true,
353846a44d7SGang Ba 	.needs_iommu_device = false,
354846a44d7SGang Ba 	.needs_pci_atomics = false,
355846a44d7SGang Ba 	.num_sdma_engines = 2,
3561b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
357846a44d7SGang Ba 	.num_sdma_queues_per_engine = 2,
358846a44d7SGang Ba };
359846a44d7SGang Ba 
36022a3a294SShaoyun Liu static const struct kfd_device_info vega20_device_info = {
36122a3a294SShaoyun Liu 	.asic_family = CHIP_VEGA20,
362c181159aSYong Zhao 	.asic_name = "vega20",
36322a3a294SShaoyun Liu 	.max_pasid_bits = 16,
36422a3a294SShaoyun Liu 	.max_no_of_hqd	= 24,
36522a3a294SShaoyun Liu 	.doorbell_size	= 8,
36622a3a294SShaoyun Liu 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
36722a3a294SShaoyun Liu 	.event_interrupt_class = &event_interrupt_class_v9,
36822a3a294SShaoyun Liu 	.num_of_watch_points = 4,
36922a3a294SShaoyun Liu 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
37022a3a294SShaoyun Liu 	.supports_cwsr = true,
37122a3a294SShaoyun Liu 	.needs_iommu_device = false,
372006a0b3dSShaoyun Liu 	.needs_pci_atomics = false,
37322a3a294SShaoyun Liu 	.num_sdma_engines = 2,
3741b4670f6SOak Zeng 	.num_xgmi_sdma_engines = 0,
37522a3a294SShaoyun Liu 	.num_sdma_queues_per_engine = 8,
37622a3a294SShaoyun Liu };
37722a3a294SShaoyun Liu 
37849adcf8aSYong Zhao static const struct kfd_device_info arcturus_device_info = {
37949adcf8aSYong Zhao 	.asic_family = CHIP_ARCTURUS,
380c181159aSYong Zhao 	.asic_name = "arcturus",
38149adcf8aSYong Zhao 	.max_pasid_bits = 16,
38249adcf8aSYong Zhao 	.max_no_of_hqd	= 24,
38349adcf8aSYong Zhao 	.doorbell_size	= 8,
38449adcf8aSYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
38549adcf8aSYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
38649adcf8aSYong Zhao 	.num_of_watch_points = 4,
38749adcf8aSYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
38849adcf8aSYong Zhao 	.supports_cwsr = true,
38949adcf8aSYong Zhao 	.needs_iommu_device = false,
39049adcf8aSYong Zhao 	.needs_pci_atomics = false,
391b6689cf7SOak Zeng 	.num_sdma_engines = 2,
392b6689cf7SOak Zeng 	.num_xgmi_sdma_engines = 6,
39349adcf8aSYong Zhao 	.num_sdma_queues_per_engine = 8,
39449adcf8aSYong Zhao };
39549adcf8aSYong Zhao 
396*36e22d59SYong Zhao static const struct kfd_device_info aldebaran_device_info = {
397*36e22d59SYong Zhao 	.asic_family = CHIP_ALDEBARAN,
398*36e22d59SYong Zhao 	.asic_name = "aldebaran",
399*36e22d59SYong Zhao 	.max_pasid_bits = 16,
400*36e22d59SYong Zhao 	.max_no_of_hqd	= 24,
401*36e22d59SYong Zhao 	.doorbell_size	= 8,
402*36e22d59SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
403*36e22d59SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
404*36e22d59SYong Zhao 	.num_of_watch_points = 4,
405*36e22d59SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
406*36e22d59SYong Zhao 	.supports_cwsr = true,
407*36e22d59SYong Zhao 	.needs_iommu_device = false,
408*36e22d59SYong Zhao 	.needs_pci_atomics = false,
409*36e22d59SYong Zhao 	.num_sdma_engines = 2,
410*36e22d59SYong Zhao 	.num_xgmi_sdma_engines = 3,
411*36e22d59SYong Zhao 	.num_sdma_queues_per_engine = 8,
412*36e22d59SYong Zhao };
413*36e22d59SYong Zhao 
4142b9c2211SHuang Rui static const struct kfd_device_info renoir_device_info = {
4152b9c2211SHuang Rui 	.asic_family = CHIP_RENOIR,
416acb9acbeSHuang Rui 	.asic_name = "renoir",
4172b9c2211SHuang Rui 	.max_pasid_bits = 16,
4182b9c2211SHuang Rui 	.max_no_of_hqd  = 24,
4192b9c2211SHuang Rui 	.doorbell_size  = 8,
4202b9c2211SHuang Rui 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
4212b9c2211SHuang Rui 	.event_interrupt_class = &event_interrupt_class_v9,
4222b9c2211SHuang Rui 	.num_of_watch_points = 4,
4232b9c2211SHuang Rui 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
4242b9c2211SHuang Rui 	.supports_cwsr = true,
4252b9c2211SHuang Rui 	.needs_iommu_device = false,
4262b9c2211SHuang Rui 	.needs_pci_atomics = false,
4272b9c2211SHuang Rui 	.num_sdma_engines = 1,
4282b9c2211SHuang Rui 	.num_xgmi_sdma_engines = 0,
4292b9c2211SHuang Rui 	.num_sdma_queues_per_engine = 2,
4302b9c2211SHuang Rui };
4312b9c2211SHuang Rui 
43214328aa5SPhilip Cox static const struct kfd_device_info navi10_device_info = {
43314328aa5SPhilip Cox 	.asic_family = CHIP_NAVI10,
434c181159aSYong Zhao 	.asic_name = "navi10",
43514328aa5SPhilip Cox 	.max_pasid_bits = 16,
43614328aa5SPhilip Cox 	.max_no_of_hqd  = 24,
43714328aa5SPhilip Cox 	.doorbell_size  = 8,
43814328aa5SPhilip Cox 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
43914328aa5SPhilip Cox 	.event_interrupt_class = &event_interrupt_class_v9,
44014328aa5SPhilip Cox 	.num_of_watch_points = 4,
44114328aa5SPhilip Cox 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
44214328aa5SPhilip Cox 	.needs_iommu_device = false,
44314328aa5SPhilip Cox 	.supports_cwsr = true,
4446cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
44514328aa5SPhilip Cox 	.num_sdma_engines = 2,
44614328aa5SPhilip Cox 	.num_xgmi_sdma_engines = 0,
44714328aa5SPhilip Cox 	.num_sdma_queues_per_engine = 8,
44814328aa5SPhilip Cox };
44914328aa5SPhilip Cox 
450b77fb9d8Sshaoyunl static const struct kfd_device_info navi12_device_info = {
4510e94b564Sshaoyunl 	.asic_family = CHIP_NAVI12,
452b77fb9d8Sshaoyunl 	.asic_name = "navi12",
453b77fb9d8Sshaoyunl 	.max_pasid_bits = 16,
454b77fb9d8Sshaoyunl 	.max_no_of_hqd  = 24,
455b77fb9d8Sshaoyunl 	.doorbell_size  = 8,
456b77fb9d8Sshaoyunl 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
457b77fb9d8Sshaoyunl 	.event_interrupt_class = &event_interrupt_class_v9,
458b77fb9d8Sshaoyunl 	.num_of_watch_points = 4,
459b77fb9d8Sshaoyunl 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
460b77fb9d8Sshaoyunl 	.needs_iommu_device = false,
461b77fb9d8Sshaoyunl 	.supports_cwsr = true,
4626cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
463b77fb9d8Sshaoyunl 	.num_sdma_engines = 2,
464b77fb9d8Sshaoyunl 	.num_xgmi_sdma_engines = 0,
465b77fb9d8Sshaoyunl 	.num_sdma_queues_per_engine = 8,
466b77fb9d8Sshaoyunl };
467b77fb9d8Sshaoyunl 
4688099ae40SYong Zhao static const struct kfd_device_info navi14_device_info = {
4698099ae40SYong Zhao 	.asic_family = CHIP_NAVI14,
4708099ae40SYong Zhao 	.asic_name = "navi14",
4718099ae40SYong Zhao 	.max_pasid_bits = 16,
4728099ae40SYong Zhao 	.max_no_of_hqd  = 24,
4738099ae40SYong Zhao 	.doorbell_size  = 8,
4748099ae40SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
4758099ae40SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
4768099ae40SYong Zhao 	.num_of_watch_points = 4,
4778099ae40SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
4788099ae40SYong Zhao 	.needs_iommu_device = false,
4798099ae40SYong Zhao 	.supports_cwsr = true,
4806cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
4818099ae40SYong Zhao 	.num_sdma_engines = 2,
4828099ae40SYong Zhao 	.num_xgmi_sdma_engines = 0,
4838099ae40SYong Zhao 	.num_sdma_queues_per_engine = 8,
4848099ae40SYong Zhao };
4858099ae40SYong Zhao 
4863a2f0c81SYong Zhao static const struct kfd_device_info sienna_cichlid_device_info = {
4873a2f0c81SYong Zhao 	.asic_family = CHIP_SIENNA_CICHLID,
4883a2f0c81SYong Zhao 	.asic_name = "sienna_cichlid",
4893a2f0c81SYong Zhao 	.max_pasid_bits = 16,
4903a2f0c81SYong Zhao 	.max_no_of_hqd  = 24,
4913a2f0c81SYong Zhao 	.doorbell_size  = 8,
4923a2f0c81SYong Zhao 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
4933a2f0c81SYong Zhao 	.event_interrupt_class = &event_interrupt_class_v9,
4943a2f0c81SYong Zhao 	.num_of_watch_points = 4,
4953a2f0c81SYong Zhao 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
4963a2f0c81SYong Zhao 	.needs_iommu_device = false,
4973a2f0c81SYong Zhao 	.supports_cwsr = true,
4986cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
4993a2f0c81SYong Zhao 	.num_sdma_engines = 4,
5003a2f0c81SYong Zhao 	.num_xgmi_sdma_engines = 0,
5013a2f0c81SYong Zhao 	.num_sdma_queues_per_engine = 8,
5023a2f0c81SYong Zhao };
5033a2f0c81SYong Zhao 
504de89b2e4SChengming Gui static const struct kfd_device_info navy_flounder_device_info = {
505de89b2e4SChengming Gui 	.asic_family = CHIP_NAVY_FLOUNDER,
506de89b2e4SChengming Gui 	.asic_name = "navy_flounder",
507de89b2e4SChengming Gui 	.max_pasid_bits = 16,
508de89b2e4SChengming Gui 	.max_no_of_hqd  = 24,
509de89b2e4SChengming Gui 	.doorbell_size  = 8,
510de89b2e4SChengming Gui 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
511de89b2e4SChengming Gui 	.event_interrupt_class = &event_interrupt_class_v9,
512de89b2e4SChengming Gui 	.num_of_watch_points = 4,
513de89b2e4SChengming Gui 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
514de89b2e4SChengming Gui 	.needs_iommu_device = false,
515de89b2e4SChengming Gui 	.supports_cwsr = true,
5166cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
517de89b2e4SChengming Gui 	.num_sdma_engines = 2,
518de89b2e4SChengming Gui 	.num_xgmi_sdma_engines = 0,
519de89b2e4SChengming Gui 	.num_sdma_queues_per_engine = 8,
520de89b2e4SChengming Gui };
521de89b2e4SChengming Gui 
5223a5e715dSHuang Rui static const struct kfd_device_info vangogh_device_info = {
5233a5e715dSHuang Rui 	.asic_family = CHIP_VANGOGH,
5243a5e715dSHuang Rui 	.asic_name = "vangogh",
5253a5e715dSHuang Rui 	.max_pasid_bits = 16,
5263a5e715dSHuang Rui 	.max_no_of_hqd  = 24,
5273a5e715dSHuang Rui 	.doorbell_size  = 8,
5283a5e715dSHuang Rui 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
5293a5e715dSHuang Rui 	.event_interrupt_class = &event_interrupt_class_v9,
5303a5e715dSHuang Rui 	.num_of_watch_points = 4,
5313a5e715dSHuang Rui 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
5323a5e715dSHuang Rui 	.needs_iommu_device = false,
5333a5e715dSHuang Rui 	.supports_cwsr = true,
5343a5e715dSHuang Rui 	.needs_pci_atomics = false,
5353a5e715dSHuang Rui 	.num_sdma_engines = 1,
5363a5e715dSHuang Rui 	.num_xgmi_sdma_engines = 0,
5373a5e715dSHuang Rui 	.num_sdma_queues_per_engine = 2,
5383a5e715dSHuang Rui };
5393a5e715dSHuang Rui 
540eb5a34d4SChengming Gui static const struct kfd_device_info dimgrey_cavefish_device_info = {
541eb5a34d4SChengming Gui 	.asic_family = CHIP_DIMGREY_CAVEFISH,
542eb5a34d4SChengming Gui 	.asic_name = "dimgrey_cavefish",
543eb5a34d4SChengming Gui 	.max_pasid_bits = 16,
544eb5a34d4SChengming Gui 	.max_no_of_hqd  = 24,
545eb5a34d4SChengming Gui 	.doorbell_size  = 8,
546eb5a34d4SChengming Gui 	.ih_ring_entry_size = 8 * sizeof(uint32_t),
547eb5a34d4SChengming Gui 	.event_interrupt_class = &event_interrupt_class_v9,
548eb5a34d4SChengming Gui 	.num_of_watch_points = 4,
549eb5a34d4SChengming Gui 	.mqd_size_aligned = MQD_SIZE_ALIGNED,
550eb5a34d4SChengming Gui 	.needs_iommu_device = false,
551eb5a34d4SChengming Gui 	.supports_cwsr = true,
5526cc980e3SHarish Kasiviswanathan 	.needs_pci_atomics = true,
553eb5a34d4SChengming Gui 	.num_sdma_engines = 2,
554eb5a34d4SChengming Gui 	.num_xgmi_sdma_engines = 0,
555eb5a34d4SChengming Gui 	.num_sdma_queues_per_engine = 8,
556eb5a34d4SChengming Gui };
557eb5a34d4SChengming Gui 
558eb5a34d4SChengming Gui 
559050091abSYong Zhao /* For each entry, [0] is regular and [1] is virtualisation device. */
560050091abSYong Zhao static const struct kfd_device_info *kfd_supported_devices[][2] = {
56195a5bd1bSYong Zhao #ifdef KFD_SUPPORT_IOMMU_V2
562050091abSYong Zhao 	[CHIP_KAVERI] = {&kaveri_device_info, NULL},
56395a5bd1bSYong Zhao 	[CHIP_CARRIZO] = {&carrizo_device_info, NULL},
56495a5bd1bSYong Zhao #endif
5652b3bbf23SYueHaibing 	[CHIP_RAVEN] = {&raven_device_info, NULL},
566050091abSYong Zhao 	[CHIP_HAWAII] = {&hawaii_device_info, NULL},
567050091abSYong Zhao 	[CHIP_TONGA] = {&tonga_device_info, NULL},
568050091abSYong Zhao 	[CHIP_FIJI] = {&fiji_device_info, &fiji_vf_device_info},
569050091abSYong Zhao 	[CHIP_POLARIS10] = {&polaris10_device_info, &polaris10_vf_device_info},
570050091abSYong Zhao 	[CHIP_POLARIS11] = {&polaris11_device_info, NULL},
571050091abSYong Zhao 	[CHIP_POLARIS12] = {&polaris12_device_info, NULL},
572050091abSYong Zhao 	[CHIP_VEGAM] = {&vegam_device_info, NULL},
573050091abSYong Zhao 	[CHIP_VEGA10] = {&vega10_device_info, &vega10_vf_device_info},
574050091abSYong Zhao 	[CHIP_VEGA12] = {&vega12_device_info, NULL},
575050091abSYong Zhao 	[CHIP_VEGA20] = {&vega20_device_info, NULL},
5762b9c2211SHuang Rui 	[CHIP_RENOIR] = {&renoir_device_info, NULL},
577050091abSYong Zhao 	[CHIP_ARCTURUS] = {&arcturus_device_info, &arcturus_device_info},
578*36e22d59SYong Zhao 	[CHIP_ALDEBARAN] = {&aldebaran_device_info, NULL},
579050091abSYong Zhao 	[CHIP_NAVI10] = {&navi10_device_info, NULL},
580b77fb9d8Sshaoyunl 	[CHIP_NAVI12] = {&navi12_device_info, &navi12_device_info},
5818099ae40SYong Zhao 	[CHIP_NAVI14] = {&navi14_device_info, NULL},
582adab4dadSshaoyunl 	[CHIP_SIENNA_CICHLID] = {&sienna_cichlid_device_info, &sienna_cichlid_device_info},
583de89b2e4SChengming Gui 	[CHIP_NAVY_FLOUNDER] = {&navy_flounder_device_info, &navy_flounder_device_info},
5843a5e715dSHuang Rui 	[CHIP_VANGOGH] = {&vangogh_device_info, NULL},
585eb5a34d4SChengming Gui 	[CHIP_DIMGREY_CAVEFISH] = {&dimgrey_cavefish_device_info, &dimgrey_cavefish_device_info},
5864a488a7aSOded Gabbay };
5874a488a7aSOded Gabbay 
5886e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
5896e81090bSOded Gabbay 				unsigned int chunk_size);
5906e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd);
5916e81090bSOded Gabbay 
592b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd);
593b8935a7cSYong Zhao 
594cea405b1SXihan Zhang struct kfd_dev *kgd2kfd_probe(struct kgd_dev *kgd,
595e392c887SYong Zhao 	struct pci_dev *pdev, unsigned int asic_type, bool vf)
5964a488a7aSOded Gabbay {
5974a488a7aSOded Gabbay 	struct kfd_dev *kfd;
598050091abSYong Zhao 	const struct kfd_device_info *device_info;
599e392c887SYong Zhao 	const struct kfd2kgd_calls *f2g;
600050091abSYong Zhao 
601e392c887SYong Zhao 	if (asic_type >= sizeof(kfd_supported_devices) / (sizeof(void *) * 2)
602e392c887SYong Zhao 		|| asic_type >= sizeof(kfd2kgd_funcs) / sizeof(void *)) {
603050091abSYong Zhao 		dev_err(kfd_device, "asic_type %d out of range\n", asic_type);
604050091abSYong Zhao 		return NULL; /* asic_type out of range */
605050091abSYong Zhao 	}
606050091abSYong Zhao 
607050091abSYong Zhao 	device_info = kfd_supported_devices[asic_type][vf];
608e392c887SYong Zhao 	f2g = kfd2kgd_funcs[asic_type];
6094a488a7aSOded Gabbay 
610aa5e899dSDan Carpenter 	if (!device_info || !f2g) {
611050091abSYong Zhao 		dev_err(kfd_device, "%s %s not supported in kfd\n",
612050091abSYong Zhao 			amdgpu_asic_name[asic_type], vf ? "VF" : "");
6134a488a7aSOded Gabbay 		return NULL;
6144ebc7182SYong Zhao 	}
6154a488a7aSOded Gabbay 
616d35f00d8SEric Huang 	kfd = kzalloc(sizeof(*kfd), GFP_KERNEL);
617d35f00d8SEric Huang 	if (!kfd)
618d35f00d8SEric Huang 		return NULL;
619d35f00d8SEric Huang 
6206106dce9Swelu 	/* Allow BIF to recode atomics to PCIe 3.0 AtomicOps.
6216106dce9Swelu 	 * 32 and 64-bit requests are possible and must be
6226106dce9Swelu 	 * supported.
6233ee2d00cSFelix Kuehling 	 */
624aabf3a95SJack Xiao 	kfd->pci_atomic_requested = amdgpu_amdkfd_have_atomics_support(kgd);
625aabf3a95SJack Xiao 	if (device_info->needs_pci_atomics &&
626aabf3a95SJack Xiao 	    !kfd->pci_atomic_requested) {
6273ee2d00cSFelix Kuehling 		dev_info(kfd_device,
6286106dce9Swelu 			 "skipped device %x:%x, PCI rejects atomics\n",
6293ee2d00cSFelix Kuehling 			 pdev->vendor, pdev->device);
630d35f00d8SEric Huang 		kfree(kfd);
6313ee2d00cSFelix Kuehling 		return NULL;
632aabf3a95SJack Xiao 	}
6334a488a7aSOded Gabbay 
6344a488a7aSOded Gabbay 	kfd->kgd = kgd;
6354a488a7aSOded Gabbay 	kfd->device_info = device_info;
6364a488a7aSOded Gabbay 	kfd->pdev = pdev;
63719f6d2a6SOded Gabbay 	kfd->init_complete = false;
638cea405b1SXihan Zhang 	kfd->kfd2kgd = f2g;
63943d8107fSHarish Kasiviswanathan 	atomic_set(&kfd->compute_profile, 0);
640cea405b1SXihan Zhang 
641cea405b1SXihan Zhang 	mutex_init(&kfd->doorbell_mutex);
642cea405b1SXihan Zhang 	memset(&kfd->doorbell_available_index, 0,
643cea405b1SXihan Zhang 		sizeof(kfd->doorbell_available_index));
6444a488a7aSOded Gabbay 
6459b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
6469b54d201SEric Huang 
64759d7115dSMukul Joshi 	ida_init(&kfd->doorbell_ida);
64859d7115dSMukul Joshi 
6494a488a7aSOded Gabbay 	return kfd;
6504a488a7aSOded Gabbay }
6514a488a7aSOded Gabbay 
652373d7080SFelix Kuehling static void kfd_cwsr_init(struct kfd_dev *kfd)
653373d7080SFelix Kuehling {
654373d7080SFelix Kuehling 	if (cwsr_enable && kfd->device_info->supports_cwsr) {
6553e76c239SFelix Kuehling 		if (kfd->device_info->asic_family < CHIP_VEGA10) {
656373d7080SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx8_hex) > PAGE_SIZE);
657373d7080SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx8_hex;
658373d7080SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx8_hex);
659*36e22d59SYong Zhao 		} else if (kfd->device_info->asic_family == CHIP_ARCTURUS
660*36e22d59SYong Zhao 			|| kfd->device_info->asic_family == CHIP_ALDEBARAN) {
6613baa24f0SOak Zeng 			BUILD_BUG_ON(sizeof(cwsr_trap_arcturus_hex) > PAGE_SIZE);
6623baa24f0SOak Zeng 			kfd->cwsr_isa = cwsr_trap_arcturus_hex;
6633baa24f0SOak Zeng 			kfd->cwsr_isa_size = sizeof(cwsr_trap_arcturus_hex);
66414328aa5SPhilip Cox 		} else if (kfd->device_info->asic_family < CHIP_NAVI10) {
6653e76c239SFelix Kuehling 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx9_hex) > PAGE_SIZE);
6663e76c239SFelix Kuehling 			kfd->cwsr_isa = cwsr_trap_gfx9_hex;
6673e76c239SFelix Kuehling 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx9_hex);
66880b6cfedSJay Cornwall 		} else if (kfd->device_info->asic_family < CHIP_SIENNA_CICHLID) {
66980b6cfedSJay Cornwall 			BUILD_BUG_ON(sizeof(cwsr_trap_nv1x_hex) > PAGE_SIZE);
67080b6cfedSJay Cornwall 			kfd->cwsr_isa = cwsr_trap_nv1x_hex;
67180b6cfedSJay Cornwall 			kfd->cwsr_isa_size = sizeof(cwsr_trap_nv1x_hex);
67214328aa5SPhilip Cox 		} else {
67314328aa5SPhilip Cox 			BUILD_BUG_ON(sizeof(cwsr_trap_gfx10_hex) > PAGE_SIZE);
67414328aa5SPhilip Cox 			kfd->cwsr_isa = cwsr_trap_gfx10_hex;
67514328aa5SPhilip Cox 			kfd->cwsr_isa_size = sizeof(cwsr_trap_gfx10_hex);
6763e76c239SFelix Kuehling 		}
6773e76c239SFelix Kuehling 
678373d7080SFelix Kuehling 		kfd->cwsr_enabled = true;
679373d7080SFelix Kuehling 	}
680373d7080SFelix Kuehling }
681373d7080SFelix Kuehling 
68229633d0eSJoseph Greathouse static int kfd_gws_init(struct kfd_dev *kfd)
68329633d0eSJoseph Greathouse {
68429633d0eSJoseph Greathouse 	int ret = 0;
68529633d0eSJoseph Greathouse 
68629633d0eSJoseph Greathouse 	if (kfd->dqm->sched_policy == KFD_SCHED_POLICY_NO_HWS)
68729633d0eSJoseph Greathouse 		return 0;
68829633d0eSJoseph Greathouse 
68929633d0eSJoseph Greathouse 	if (hws_gws_support
690fea7d919SJoseph Greathouse 		|| (kfd->device_info->asic_family == CHIP_VEGA10
691fea7d919SJoseph Greathouse 			&& kfd->mec2_fw_version >= 0x81b3)
692fea7d919SJoseph Greathouse 		|| (kfd->device_info->asic_family >= CHIP_VEGA12
69329633d0eSJoseph Greathouse 			&& kfd->device_info->asic_family <= CHIP_RAVEN
694fea7d919SJoseph Greathouse 			&& kfd->mec2_fw_version >= 0x1b3)
695fea7d919SJoseph Greathouse 		|| (kfd->device_info->asic_family == CHIP_ARCTURUS
696fea7d919SJoseph Greathouse 			&& kfd->mec2_fw_version >= 0x30))
69729633d0eSJoseph Greathouse 		ret = amdgpu_amdkfd_alloc_gws(kfd->kgd,
69829633d0eSJoseph Greathouse 				amdgpu_amdkfd_get_num_gws(kfd->kgd), &kfd->gws);
69929633d0eSJoseph Greathouse 
70029633d0eSJoseph Greathouse 	return ret;
70129633d0eSJoseph Greathouse }
70229633d0eSJoseph Greathouse 
703938a0650SAmber Lin static void kfd_smi_init(struct kfd_dev *dev) {
704938a0650SAmber Lin 	INIT_LIST_HEAD(&dev->smi_clients);
705938a0650SAmber Lin 	spin_lock_init(&dev->smi_lock);
706938a0650SAmber Lin }
707938a0650SAmber Lin 
7084a488a7aSOded Gabbay bool kgd2kfd_device_init(struct kfd_dev *kfd,
7093a0c3423SHarish Kasiviswanathan 			 struct drm_device *ddev,
7104a488a7aSOded Gabbay 			 const struct kgd2kfd_shared_resources *gpu_resources)
7114a488a7aSOded Gabbay {
71219f6d2a6SOded Gabbay 	unsigned int size;
71319f6d2a6SOded Gabbay 
7143a0c3423SHarish Kasiviswanathan 	kfd->ddev = ddev;
7150da8b10eSAmber Lin 	kfd->mec_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
7165ade6c9cSFelix Kuehling 			KGD_ENGINE_MEC1);
71729633d0eSJoseph Greathouse 	kfd->mec2_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
71829633d0eSJoseph Greathouse 			KGD_ENGINE_MEC2);
7190da8b10eSAmber Lin 	kfd->sdma_fw_version = amdgpu_amdkfd_get_fw_version(kfd->kgd,
7205ade6c9cSFelix Kuehling 			KGD_ENGINE_SDMA1);
7214a488a7aSOded Gabbay 	kfd->shared_resources = *gpu_resources;
7224a488a7aSOded Gabbay 
72344008d7aSYong Zhao 	kfd->vm_info.first_vmid_kfd = ffs(gpu_resources->compute_vmid_bitmap)-1;
72444008d7aSYong Zhao 	kfd->vm_info.last_vmid_kfd = fls(gpu_resources->compute_vmid_bitmap)-1;
72544008d7aSYong Zhao 	kfd->vm_info.vmid_num_kfd = kfd->vm_info.last_vmid_kfd
72644008d7aSYong Zhao 			- kfd->vm_info.first_vmid_kfd + 1;
72744008d7aSYong Zhao 
728a99c6d4fSFelix Kuehling 	/* Verify module parameters regarding mapped process number*/
729a99c6d4fSFelix Kuehling 	if ((hws_max_conc_proc < 0)
730a99c6d4fSFelix Kuehling 			|| (hws_max_conc_proc > kfd->vm_info.vmid_num_kfd)) {
731a99c6d4fSFelix Kuehling 		dev_err(kfd_device,
732a99c6d4fSFelix Kuehling 			"hws_max_conc_proc %d must be between 0 and %d, use %d instead\n",
733a99c6d4fSFelix Kuehling 			hws_max_conc_proc, kfd->vm_info.vmid_num_kfd,
734a99c6d4fSFelix Kuehling 			kfd->vm_info.vmid_num_kfd);
735a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = kfd->vm_info.vmid_num_kfd;
736a99c6d4fSFelix Kuehling 	} else
737a99c6d4fSFelix Kuehling 		kfd->max_proc_per_quantum = hws_max_conc_proc;
738a99c6d4fSFelix Kuehling 
73919f6d2a6SOded Gabbay 	/* calculate max size of mqds needed for queues */
740b8cbab04SOded Gabbay 	size = max_num_of_queues_per_device *
74119f6d2a6SOded Gabbay 			kfd->device_info->mqd_size_aligned;
74219f6d2a6SOded Gabbay 
743e18e794eSOded Gabbay 	/*
744e18e794eSOded Gabbay 	 * calculate max size of runlist packet.
745e18e794eSOded Gabbay 	 * There can be only 2 packets at once
746e18e794eSOded Gabbay 	 */
747507968ddSFelix Kuehling 	size += (KFD_MAX_NUM_OF_PROCESSES * sizeof(struct pm4_mes_map_process) +
748507968ddSFelix Kuehling 		max_num_of_queues_per_device * sizeof(struct pm4_mes_map_queues)
749507968ddSFelix Kuehling 		+ sizeof(struct pm4_mes_runlist)) * 2;
750e18e794eSOded Gabbay 
751e18e794eSOded Gabbay 	/* Add size of HIQ & DIQ */
752e18e794eSOded Gabbay 	size += KFD_KERNEL_QUEUE_SIZE * 2;
753e18e794eSOded Gabbay 
754e18e794eSOded Gabbay 	/* add another 512KB for all other allocations on gart (HPD, fences) */
75519f6d2a6SOded Gabbay 	size += 512 * 1024;
75619f6d2a6SOded Gabbay 
7577cd52c91SAmber Lin 	if (amdgpu_amdkfd_alloc_gtt_mem(
758cea405b1SXihan Zhang 			kfd->kgd, size, &kfd->gtt_mem,
75915426dbbSYong Zhao 			&kfd->gtt_start_gpu_addr, &kfd->gtt_start_cpu_ptr,
76015426dbbSYong Zhao 			false)) {
76179775b62SKent Russell 		dev_err(kfd_device, "Could not allocate %d bytes\n", size);
762e09d4fc8SOak Zeng 		goto alloc_gtt_mem_failure;
76319f6d2a6SOded Gabbay 	}
76419f6d2a6SOded Gabbay 
76579775b62SKent Russell 	dev_info(kfd_device, "Allocated %d bytes on gart\n", size);
766e18e794eSOded Gabbay 
76773a1da0bSOded Gabbay 	/* Initialize GTT sa with 512 byte chunk size */
76873a1da0bSOded Gabbay 	if (kfd_gtt_sa_init(kfd, size, 512) != 0) {
76979775b62SKent Russell 		dev_err(kfd_device, "Error initializing gtt sub-allocator\n");
77073a1da0bSOded Gabbay 		goto kfd_gtt_sa_init_error;
77173a1da0bSOded Gabbay 	}
77273a1da0bSOded Gabbay 
773735df2baSFelix Kuehling 	if (kfd_doorbell_init(kfd)) {
774735df2baSFelix Kuehling 		dev_err(kfd_device,
775735df2baSFelix Kuehling 			"Error initializing doorbell aperture\n");
776735df2baSFelix Kuehling 		goto kfd_doorbell_error;
777735df2baSFelix Kuehling 	}
77819f6d2a6SOded Gabbay 
779332f6e1eSFelix Kuehling 	kfd->hive_id = amdgpu_amdkfd_get_hive_id(kfd->kgd);
7800c1690e3SShaoyun Liu 
7819b498efaSAlex Deucher 	kfd->noretry = amdgpu_amdkfd_get_noretry(kfd->kgd);
7829b498efaSAlex Deucher 
7832249d558SAndrew Lewycky 	if (kfd_interrupt_init(kfd)) {
78479775b62SKent Russell 		dev_err(kfd_device, "Error initializing interrupts\n");
7852249d558SAndrew Lewycky 		goto kfd_interrupt_error;
7862249d558SAndrew Lewycky 	}
7872249d558SAndrew Lewycky 
78864c7f8cfSBen Goz 	kfd->dqm = device_queue_manager_init(kfd);
78964c7f8cfSBen Goz 	if (!kfd->dqm) {
79079775b62SKent Russell 		dev_err(kfd_device, "Error initializing queue manager\n");
79164c7f8cfSBen Goz 		goto device_queue_manager_error;
79264c7f8cfSBen Goz 	}
79364c7f8cfSBen Goz 
79429633d0eSJoseph Greathouse 	/* If supported on this device, allocate global GWS that is shared
79529633d0eSJoseph Greathouse 	 * by all KFD processes
79629633d0eSJoseph Greathouse 	 */
79729633d0eSJoseph Greathouse 	if (kfd_gws_init(kfd)) {
79829633d0eSJoseph Greathouse 		dev_err(kfd_device, "Could not allocate %d gws\n",
79929633d0eSJoseph Greathouse 			amdgpu_amdkfd_get_num_gws(kfd->kgd));
80029633d0eSJoseph Greathouse 		goto gws_error;
80129633d0eSJoseph Greathouse 	}
80229633d0eSJoseph Greathouse 
8036127896fSHuang Rui 	/* If CRAT is broken, won't set iommu enabled */
8046127896fSHuang Rui 	kfd_double_confirm_iommu_support(kfd);
8056127896fSHuang Rui 
80664d1c3a4SFelix Kuehling 	if (kfd_iommu_device_init(kfd)) {
80764d1c3a4SFelix Kuehling 		dev_err(kfd_device, "Error initializing iommuv2\n");
80864d1c3a4SFelix Kuehling 		goto device_iommu_error;
80964c7f8cfSBen Goz 	}
81064c7f8cfSBen Goz 
811373d7080SFelix Kuehling 	kfd_cwsr_init(kfd);
812373d7080SFelix Kuehling 
813b8935a7cSYong Zhao 	if (kfd_resume(kfd))
814b8935a7cSYong Zhao 		goto kfd_resume_error;
815b8935a7cSYong Zhao 
816fbeb661bSYair Shachar 	kfd->dbgmgr = NULL;
817fbeb661bSYair Shachar 
818465ab9e0SOak Zeng 	if (kfd_topology_add_device(kfd)) {
819465ab9e0SOak Zeng 		dev_err(kfd_device, "Error adding device to topology\n");
820465ab9e0SOak Zeng 		goto kfd_topology_add_device_error;
821465ab9e0SOak Zeng 	}
822465ab9e0SOak Zeng 
823938a0650SAmber Lin 	kfd_smi_init(kfd);
824938a0650SAmber Lin 
8254a488a7aSOded Gabbay 	kfd->init_complete = true;
82679775b62SKent Russell 	dev_info(kfd_device, "added device %x:%x\n", kfd->pdev->vendor,
8274a488a7aSOded Gabbay 		 kfd->pdev->device);
8284a488a7aSOded Gabbay 
82979775b62SKent Russell 	pr_debug("Starting kfd with the following scheduling policy %d\n",
830d146c5a7SFelix Kuehling 		kfd->dqm->sched_policy);
83164c7f8cfSBen Goz 
83219f6d2a6SOded Gabbay 	goto out;
83319f6d2a6SOded Gabbay 
834465ab9e0SOak Zeng kfd_topology_add_device_error:
835b8935a7cSYong Zhao kfd_resume_error:
83664d1c3a4SFelix Kuehling device_iommu_error:
83729633d0eSJoseph Greathouse gws_error:
83864c7f8cfSBen Goz 	device_queue_manager_uninit(kfd->dqm);
83964c7f8cfSBen Goz device_queue_manager_error:
8402249d558SAndrew Lewycky 	kfd_interrupt_exit(kfd);
8412249d558SAndrew Lewycky kfd_interrupt_error:
842735df2baSFelix Kuehling 	kfd_doorbell_fini(kfd);
843735df2baSFelix Kuehling kfd_doorbell_error:
84473a1da0bSOded Gabbay 	kfd_gtt_sa_fini(kfd);
84573a1da0bSOded Gabbay kfd_gtt_sa_init_error:
8467cd52c91SAmber Lin 	amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
847e09d4fc8SOak Zeng alloc_gtt_mem_failure:
84829633d0eSJoseph Greathouse 	if (kfd->gws)
849e09d4fc8SOak Zeng 		amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
85019f6d2a6SOded Gabbay 	dev_err(kfd_device,
85179775b62SKent Russell 		"device %x:%x NOT added due to errors\n",
85219f6d2a6SOded Gabbay 		kfd->pdev->vendor, kfd->pdev->device);
85319f6d2a6SOded Gabbay out:
85419f6d2a6SOded Gabbay 	return kfd->init_complete;
8554a488a7aSOded Gabbay }
8564a488a7aSOded Gabbay 
8574a488a7aSOded Gabbay void kgd2kfd_device_exit(struct kfd_dev *kfd)
8584a488a7aSOded Gabbay {
859b17f068aSOded Gabbay 	if (kfd->init_complete) {
8609593f4d6SRajneesh Bhardwaj 		kgd2kfd_suspend(kfd, false);
86164c7f8cfSBen Goz 		device_queue_manager_uninit(kfd->dqm);
8622249d558SAndrew Lewycky 		kfd_interrupt_exit(kfd);
86319f6d2a6SOded Gabbay 		kfd_topology_remove_device(kfd);
864735df2baSFelix Kuehling 		kfd_doorbell_fini(kfd);
86559d7115dSMukul Joshi 		ida_destroy(&kfd->doorbell_ida);
86673a1da0bSOded Gabbay 		kfd_gtt_sa_fini(kfd);
8677cd52c91SAmber Lin 		amdgpu_amdkfd_free_gtt_mem(kfd->kgd, kfd->gtt_mem);
86829633d0eSJoseph Greathouse 		if (kfd->gws)
869e09d4fc8SOak Zeng 			amdgpu_amdkfd_free_gws(kfd->kgd, kfd->gws);
870b17f068aSOded Gabbay 	}
8715b5c4e40SEvgeny Pinchuk 
8724a488a7aSOded Gabbay 	kfree(kfd);
8734a488a7aSOded Gabbay }
8744a488a7aSOded Gabbay 
875e3b7a967SShaoyun Liu int kgd2kfd_pre_reset(struct kfd_dev *kfd)
876e3b7a967SShaoyun Liu {
877e42051d2SShaoyun Liu 	if (!kfd->init_complete)
878e42051d2SShaoyun Liu 		return 0;
87909c34e8dSFelix Kuehling 
88055977744SMukul Joshi 	kfd_smi_event_update_gpu_reset(kfd, false);
88155977744SMukul Joshi 
88209c34e8dSFelix Kuehling 	kfd->dqm->ops.pre_reset(kfd->dqm);
88309c34e8dSFelix Kuehling 
8849593f4d6SRajneesh Bhardwaj 	kgd2kfd_suspend(kfd, false);
885e42051d2SShaoyun Liu 
886e42051d2SShaoyun Liu 	kfd_signal_reset_event(kfd);
887e3b7a967SShaoyun Liu 	return 0;
888e3b7a967SShaoyun Liu }
889e3b7a967SShaoyun Liu 
890e42051d2SShaoyun Liu /*
891e42051d2SShaoyun Liu  * Fix me. KFD won't be able to resume existing process for now.
892e42051d2SShaoyun Liu  * We will keep all existing process in a evicted state and
893e42051d2SShaoyun Liu  * wait the process to be terminated.
894e42051d2SShaoyun Liu  */
895e42051d2SShaoyun Liu 
896e3b7a967SShaoyun Liu int kgd2kfd_post_reset(struct kfd_dev *kfd)
897e3b7a967SShaoyun Liu {
898a1bd079fSyu kuai 	int ret;
899e42051d2SShaoyun Liu 
900e42051d2SShaoyun Liu 	if (!kfd->init_complete)
901e3b7a967SShaoyun Liu 		return 0;
902e42051d2SShaoyun Liu 
903e42051d2SShaoyun Liu 	ret = kfd_resume(kfd);
904e42051d2SShaoyun Liu 	if (ret)
905e42051d2SShaoyun Liu 		return ret;
906a1bd079fSyu kuai 	atomic_dec(&kfd_locked);
9079b54d201SEric Huang 
9089b54d201SEric Huang 	atomic_set(&kfd->sram_ecc_flag, 0);
9099b54d201SEric Huang 
91055977744SMukul Joshi 	kfd_smi_event_update_gpu_reset(kfd, true);
91155977744SMukul Joshi 
912e42051d2SShaoyun Liu 	return 0;
913e42051d2SShaoyun Liu }
914e42051d2SShaoyun Liu 
915e42051d2SShaoyun Liu bool kfd_is_locked(void)
916e42051d2SShaoyun Liu {
917e42051d2SShaoyun Liu 	return  (atomic_read(&kfd_locked) > 0);
918e3b7a967SShaoyun Liu }
919e3b7a967SShaoyun Liu 
9209593f4d6SRajneesh Bhardwaj void kgd2kfd_suspend(struct kfd_dev *kfd, bool run_pm)
9214a488a7aSOded Gabbay {
922733fa1f7SYong Zhao 	if (!kfd->init_complete)
923733fa1f7SYong Zhao 		return;
924733fa1f7SYong Zhao 
9259593f4d6SRajneesh Bhardwaj 	/* for runtime suspend, skip locking kfd */
9269593f4d6SRajneesh Bhardwaj 	if (!run_pm) {
92726103436SFelix Kuehling 		/* For first KFD device suspend all the KFD processes */
928e42051d2SShaoyun Liu 		if (atomic_inc_return(&kfd_locked) == 1)
92926103436SFelix Kuehling 			kfd_suspend_all_processes();
9309593f4d6SRajneesh Bhardwaj 	}
93126103436SFelix Kuehling 
93245c9a5e4SOded Gabbay 	kfd->dqm->ops.stop(kfd->dqm);
93364d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
9344a488a7aSOded Gabbay }
9354a488a7aSOded Gabbay 
9369593f4d6SRajneesh Bhardwaj int kgd2kfd_resume(struct kfd_dev *kfd, bool run_pm)
9374a488a7aSOded Gabbay {
93826103436SFelix Kuehling 	int ret, count;
93926103436SFelix Kuehling 
940b8935a7cSYong Zhao 	if (!kfd->init_complete)
941b8935a7cSYong Zhao 		return 0;
942b17f068aSOded Gabbay 
94326103436SFelix Kuehling 	ret = kfd_resume(kfd);
94426103436SFelix Kuehling 	if (ret)
94526103436SFelix Kuehling 		return ret;
946b17f068aSOded Gabbay 
9479593f4d6SRajneesh Bhardwaj 	/* for runtime resume, skip unlocking kfd */
9489593f4d6SRajneesh Bhardwaj 	if (!run_pm) {
949e42051d2SShaoyun Liu 		count = atomic_dec_return(&kfd_locked);
95026103436SFelix Kuehling 		WARN_ONCE(count < 0, "KFD suspend / resume ref. error");
95126103436SFelix Kuehling 		if (count == 0)
95226103436SFelix Kuehling 			ret = kfd_resume_all_processes();
9539593f4d6SRajneesh Bhardwaj 	}
95426103436SFelix Kuehling 
95526103436SFelix Kuehling 	return ret;
9564ebc7182SYong Zhao }
9574ebc7182SYong Zhao 
958b8935a7cSYong Zhao static int kfd_resume(struct kfd_dev *kfd)
959b8935a7cSYong Zhao {
960b8935a7cSYong Zhao 	int err = 0;
961b8935a7cSYong Zhao 
96264d1c3a4SFelix Kuehling 	err = kfd_iommu_resume(kfd);
96364d1c3a4SFelix Kuehling 	if (err) {
96464d1c3a4SFelix Kuehling 		dev_err(kfd_device,
96564d1c3a4SFelix Kuehling 			"Failed to resume IOMMU for device %x:%x\n",
96664d1c3a4SFelix Kuehling 			kfd->pdev->vendor, kfd->pdev->device);
96764d1c3a4SFelix Kuehling 		return err;
96864d1c3a4SFelix Kuehling 	}
969733fa1f7SYong Zhao 
970b8935a7cSYong Zhao 	err = kfd->dqm->ops.start(kfd->dqm);
971b8935a7cSYong Zhao 	if (err) {
972b8935a7cSYong Zhao 		dev_err(kfd_device,
973b8935a7cSYong Zhao 			"Error starting queue manager for device %x:%x\n",
974b8935a7cSYong Zhao 			kfd->pdev->vendor, kfd->pdev->device);
975b8935a7cSYong Zhao 		goto dqm_start_error;
976b17f068aSOded Gabbay 	}
977b17f068aSOded Gabbay 
978b8935a7cSYong Zhao 	return err;
979b8935a7cSYong Zhao 
980b8935a7cSYong Zhao dqm_start_error:
98164d1c3a4SFelix Kuehling 	kfd_iommu_suspend(kfd);
982b8935a7cSYong Zhao 	return err;
9834a488a7aSOded Gabbay }
9844a488a7aSOded Gabbay 
985b3eca59dSPhilip Yang static inline void kfd_queue_work(struct workqueue_struct *wq,
986b3eca59dSPhilip Yang 				  struct work_struct *work)
987b3eca59dSPhilip Yang {
988b3eca59dSPhilip Yang 	int cpu, new_cpu;
989b3eca59dSPhilip Yang 
990b3eca59dSPhilip Yang 	cpu = new_cpu = smp_processor_id();
991b3eca59dSPhilip Yang 	do {
992b3eca59dSPhilip Yang 		new_cpu = cpumask_next(new_cpu, cpu_online_mask) % nr_cpu_ids;
993b3eca59dSPhilip Yang 		if (cpu_to_node(new_cpu) == numa_node_id())
994b3eca59dSPhilip Yang 			break;
995b3eca59dSPhilip Yang 	} while (cpu != new_cpu);
996b3eca59dSPhilip Yang 
997b3eca59dSPhilip Yang 	queue_work_on(new_cpu, wq, work);
998b3eca59dSPhilip Yang }
999b3eca59dSPhilip Yang 
1000b3f5e6b4SAndrew Lewycky /* This is called directly from KGD at ISR. */
1001b3f5e6b4SAndrew Lewycky void kgd2kfd_interrupt(struct kfd_dev *kfd, const void *ih_ring_entry)
10024a488a7aSOded Gabbay {
100358e69886SLan Xiao 	uint32_t patched_ihre[KFD_MAX_RING_ENTRY_SIZE];
100458e69886SLan Xiao 	bool is_patched = false;
10052383a767SChristian König 	unsigned long flags;
100658e69886SLan Xiao 
10072249d558SAndrew Lewycky 	if (!kfd->init_complete)
10082249d558SAndrew Lewycky 		return;
10092249d558SAndrew Lewycky 
101058e69886SLan Xiao 	if (kfd->device_info->ih_ring_entry_size > sizeof(patched_ihre)) {
101158e69886SLan Xiao 		dev_err_once(kfd_device, "Ring entry too small\n");
101258e69886SLan Xiao 		return;
101358e69886SLan Xiao 	}
101458e69886SLan Xiao 
10152383a767SChristian König 	spin_lock_irqsave(&kfd->interrupt_lock, flags);
10162249d558SAndrew Lewycky 
10172249d558SAndrew Lewycky 	if (kfd->interrupts_active
101858e69886SLan Xiao 	    && interrupt_is_wanted(kfd, ih_ring_entry,
101958e69886SLan Xiao 				   patched_ihre, &is_patched)
102058e69886SLan Xiao 	    && enqueue_ih_ring_entry(kfd,
102158e69886SLan Xiao 				     is_patched ? patched_ihre : ih_ring_entry))
1022b3eca59dSPhilip Yang 		kfd_queue_work(kfd->ih_wq, &kfd->interrupt_work);
10232249d558SAndrew Lewycky 
10242383a767SChristian König 	spin_unlock_irqrestore(&kfd->interrupt_lock, flags);
10254a488a7aSOded Gabbay }
10266e81090bSOded Gabbay 
10276b95e797SFelix Kuehling int kgd2kfd_quiesce_mm(struct mm_struct *mm)
10286b95e797SFelix Kuehling {
10296b95e797SFelix Kuehling 	struct kfd_process *p;
10306b95e797SFelix Kuehling 	int r;
10316b95e797SFelix Kuehling 
10326b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
10336b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
10346b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
10356b95e797SFelix Kuehling 	 */
10366b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
10376b95e797SFelix Kuehling 	if (!p)
10386b95e797SFelix Kuehling 		return -ESRCH;
10396b95e797SFelix Kuehling 
1040b2057956SFelix Kuehling 	WARN(debug_evictions, "Evicting pid %d", p->lead_thread->pid);
10416b95e797SFelix Kuehling 	r = kfd_process_evict_queues(p);
10426b95e797SFelix Kuehling 
10436b95e797SFelix Kuehling 	kfd_unref_process(p);
10446b95e797SFelix Kuehling 	return r;
10456b95e797SFelix Kuehling }
10466b95e797SFelix Kuehling 
10476b95e797SFelix Kuehling int kgd2kfd_resume_mm(struct mm_struct *mm)
10486b95e797SFelix Kuehling {
10496b95e797SFelix Kuehling 	struct kfd_process *p;
10506b95e797SFelix Kuehling 	int r;
10516b95e797SFelix Kuehling 
10526b95e797SFelix Kuehling 	/* Because we are called from arbitrary context (workqueue) as opposed
10536b95e797SFelix Kuehling 	 * to process context, kfd_process could attempt to exit while we are
10546b95e797SFelix Kuehling 	 * running so the lookup function increments the process ref count.
10556b95e797SFelix Kuehling 	 */
10566b95e797SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
10576b95e797SFelix Kuehling 	if (!p)
10586b95e797SFelix Kuehling 		return -ESRCH;
10596b95e797SFelix Kuehling 
10606b95e797SFelix Kuehling 	r = kfd_process_restore_queues(p);
10616b95e797SFelix Kuehling 
10626b95e797SFelix Kuehling 	kfd_unref_process(p);
10636b95e797SFelix Kuehling 	return r;
10646b95e797SFelix Kuehling }
10656b95e797SFelix Kuehling 
106626103436SFelix Kuehling /** kgd2kfd_schedule_evict_and_restore_process - Schedules work queue that will
106726103436SFelix Kuehling  *   prepare for safe eviction of KFD BOs that belong to the specified
106826103436SFelix Kuehling  *   process.
106926103436SFelix Kuehling  *
107026103436SFelix Kuehling  * @mm: mm_struct that identifies the specified KFD process
107126103436SFelix Kuehling  * @fence: eviction fence attached to KFD process BOs
107226103436SFelix Kuehling  *
107326103436SFelix Kuehling  */
107426103436SFelix Kuehling int kgd2kfd_schedule_evict_and_restore_process(struct mm_struct *mm,
107526103436SFelix Kuehling 					       struct dma_fence *fence)
107626103436SFelix Kuehling {
107726103436SFelix Kuehling 	struct kfd_process *p;
107826103436SFelix Kuehling 	unsigned long active_time;
107926103436SFelix Kuehling 	unsigned long delay_jiffies = msecs_to_jiffies(PROCESS_ACTIVE_TIME_MS);
108026103436SFelix Kuehling 
108126103436SFelix Kuehling 	if (!fence)
108226103436SFelix Kuehling 		return -EINVAL;
108326103436SFelix Kuehling 
108426103436SFelix Kuehling 	if (dma_fence_is_signaled(fence))
108526103436SFelix Kuehling 		return 0;
108626103436SFelix Kuehling 
108726103436SFelix Kuehling 	p = kfd_lookup_process_by_mm(mm);
108826103436SFelix Kuehling 	if (!p)
108926103436SFelix Kuehling 		return -ENODEV;
109026103436SFelix Kuehling 
109126103436SFelix Kuehling 	if (fence->seqno == p->last_eviction_seqno)
109226103436SFelix Kuehling 		goto out;
109326103436SFelix Kuehling 
109426103436SFelix Kuehling 	p->last_eviction_seqno = fence->seqno;
109526103436SFelix Kuehling 
109626103436SFelix Kuehling 	/* Avoid KFD process starvation. Wait for at least
109726103436SFelix Kuehling 	 * PROCESS_ACTIVE_TIME_MS before evicting the process again
109826103436SFelix Kuehling 	 */
109926103436SFelix Kuehling 	active_time = get_jiffies_64() - p->last_restore_timestamp;
110026103436SFelix Kuehling 	if (delay_jiffies > active_time)
110126103436SFelix Kuehling 		delay_jiffies -= active_time;
110226103436SFelix Kuehling 	else
110326103436SFelix Kuehling 		delay_jiffies = 0;
110426103436SFelix Kuehling 
110526103436SFelix Kuehling 	/* During process initialization eviction_work.dwork is initialized
110626103436SFelix Kuehling 	 * to kfd_evict_bo_worker
110726103436SFelix Kuehling 	 */
1108b2057956SFelix Kuehling 	WARN(debug_evictions, "Scheduling eviction of pid %d in %ld jiffies",
1109b2057956SFelix Kuehling 	     p->lead_thread->pid, delay_jiffies);
111026103436SFelix Kuehling 	schedule_delayed_work(&p->eviction_work, delay_jiffies);
111126103436SFelix Kuehling out:
111226103436SFelix Kuehling 	kfd_unref_process(p);
111326103436SFelix Kuehling 	return 0;
111426103436SFelix Kuehling }
111526103436SFelix Kuehling 
11166e81090bSOded Gabbay static int kfd_gtt_sa_init(struct kfd_dev *kfd, unsigned int buf_size,
11176e81090bSOded Gabbay 				unsigned int chunk_size)
11186e81090bSOded Gabbay {
11198625ff9cSFelix Kuehling 	unsigned int num_of_longs;
11206e81090bSOded Gabbay 
112132fa8219SFelix Kuehling 	if (WARN_ON(buf_size < chunk_size))
112232fa8219SFelix Kuehling 		return -EINVAL;
112332fa8219SFelix Kuehling 	if (WARN_ON(buf_size == 0))
112432fa8219SFelix Kuehling 		return -EINVAL;
112532fa8219SFelix Kuehling 	if (WARN_ON(chunk_size == 0))
112632fa8219SFelix Kuehling 		return -EINVAL;
11276e81090bSOded Gabbay 
11286e81090bSOded Gabbay 	kfd->gtt_sa_chunk_size = chunk_size;
11296e81090bSOded Gabbay 	kfd->gtt_sa_num_of_chunks = buf_size / chunk_size;
11306e81090bSOded Gabbay 
11318625ff9cSFelix Kuehling 	num_of_longs = (kfd->gtt_sa_num_of_chunks + BITS_PER_LONG - 1) /
11328625ff9cSFelix Kuehling 		BITS_PER_LONG;
11336e81090bSOded Gabbay 
11348625ff9cSFelix Kuehling 	kfd->gtt_sa_bitmap = kcalloc(num_of_longs, sizeof(long), GFP_KERNEL);
11356e81090bSOded Gabbay 
11366e81090bSOded Gabbay 	if (!kfd->gtt_sa_bitmap)
11376e81090bSOded Gabbay 		return -ENOMEM;
11386e81090bSOded Gabbay 
113979775b62SKent Russell 	pr_debug("gtt_sa_num_of_chunks = %d, gtt_sa_bitmap = %p\n",
11406e81090bSOded Gabbay 			kfd->gtt_sa_num_of_chunks, kfd->gtt_sa_bitmap);
11416e81090bSOded Gabbay 
11426e81090bSOded Gabbay 	mutex_init(&kfd->gtt_sa_lock);
11436e81090bSOded Gabbay 
11446e81090bSOded Gabbay 	return 0;
11456e81090bSOded Gabbay 
11466e81090bSOded Gabbay }
11476e81090bSOded Gabbay 
11486e81090bSOded Gabbay static void kfd_gtt_sa_fini(struct kfd_dev *kfd)
11496e81090bSOded Gabbay {
11506e81090bSOded Gabbay 	mutex_destroy(&kfd->gtt_sa_lock);
11516e81090bSOded Gabbay 	kfree(kfd->gtt_sa_bitmap);
11526e81090bSOded Gabbay }
11536e81090bSOded Gabbay 
11546e81090bSOded Gabbay static inline uint64_t kfd_gtt_sa_calc_gpu_addr(uint64_t start_addr,
11556e81090bSOded Gabbay 						unsigned int bit_num,
11566e81090bSOded Gabbay 						unsigned int chunk_size)
11576e81090bSOded Gabbay {
11586e81090bSOded Gabbay 	return start_addr + bit_num * chunk_size;
11596e81090bSOded Gabbay }
11606e81090bSOded Gabbay 
11616e81090bSOded Gabbay static inline uint32_t *kfd_gtt_sa_calc_cpu_addr(void *start_addr,
11626e81090bSOded Gabbay 						unsigned int bit_num,
11636e81090bSOded Gabbay 						unsigned int chunk_size)
11646e81090bSOded Gabbay {
11656e81090bSOded Gabbay 	return (uint32_t *) ((uint64_t) start_addr + bit_num * chunk_size);
11666e81090bSOded Gabbay }
11676e81090bSOded Gabbay 
11686e81090bSOded Gabbay int kfd_gtt_sa_allocate(struct kfd_dev *kfd, unsigned int size,
11696e81090bSOded Gabbay 			struct kfd_mem_obj **mem_obj)
11706e81090bSOded Gabbay {
11716e81090bSOded Gabbay 	unsigned int found, start_search, cur_size;
11726e81090bSOded Gabbay 
11736e81090bSOded Gabbay 	if (size == 0)
11746e81090bSOded Gabbay 		return -EINVAL;
11756e81090bSOded Gabbay 
11766e81090bSOded Gabbay 	if (size > kfd->gtt_sa_num_of_chunks * kfd->gtt_sa_chunk_size)
11776e81090bSOded Gabbay 		return -ENOMEM;
11786e81090bSOded Gabbay 
11791cd106ecSFelix Kuehling 	*mem_obj = kzalloc(sizeof(struct kfd_mem_obj), GFP_KERNEL);
11801cd106ecSFelix Kuehling 	if (!(*mem_obj))
11816e81090bSOded Gabbay 		return -ENOMEM;
11826e81090bSOded Gabbay 
118379775b62SKent Russell 	pr_debug("Allocated mem_obj = %p for size = %d\n", *mem_obj, size);
11846e81090bSOded Gabbay 
11856e81090bSOded Gabbay 	start_search = 0;
11866e81090bSOded Gabbay 
11876e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
11886e81090bSOded Gabbay 
11896e81090bSOded Gabbay kfd_gtt_restart_search:
11906e81090bSOded Gabbay 	/* Find the first chunk that is free */
11916e81090bSOded Gabbay 	found = find_next_zero_bit(kfd->gtt_sa_bitmap,
11926e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks,
11936e81090bSOded Gabbay 					start_search);
11946e81090bSOded Gabbay 
119579775b62SKent Russell 	pr_debug("Found = %d\n", found);
11966e81090bSOded Gabbay 
11976e81090bSOded Gabbay 	/* If there wasn't any free chunk, bail out */
11986e81090bSOded Gabbay 	if (found == kfd->gtt_sa_num_of_chunks)
11996e81090bSOded Gabbay 		goto kfd_gtt_no_free_chunk;
12006e81090bSOded Gabbay 
12016e81090bSOded Gabbay 	/* Update fields of mem_obj */
12026e81090bSOded Gabbay 	(*mem_obj)->range_start = found;
12036e81090bSOded Gabbay 	(*mem_obj)->range_end = found;
12046e81090bSOded Gabbay 	(*mem_obj)->gpu_addr = kfd_gtt_sa_calc_gpu_addr(
12056e81090bSOded Gabbay 					kfd->gtt_start_gpu_addr,
12066e81090bSOded Gabbay 					found,
12076e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
12086e81090bSOded Gabbay 	(*mem_obj)->cpu_ptr = kfd_gtt_sa_calc_cpu_addr(
12096e81090bSOded Gabbay 					kfd->gtt_start_cpu_ptr,
12106e81090bSOded Gabbay 					found,
12116e81090bSOded Gabbay 					kfd->gtt_sa_chunk_size);
12126e81090bSOded Gabbay 
121379775b62SKent Russell 	pr_debug("gpu_addr = %p, cpu_addr = %p\n",
12146e81090bSOded Gabbay 			(uint64_t *) (*mem_obj)->gpu_addr, (*mem_obj)->cpu_ptr);
12156e81090bSOded Gabbay 
12166e81090bSOded Gabbay 	/* If we need only one chunk, mark it as allocated and get out */
12176e81090bSOded Gabbay 	if (size <= kfd->gtt_sa_chunk_size) {
121879775b62SKent Russell 		pr_debug("Single bit\n");
12196e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
12206e81090bSOded Gabbay 		goto kfd_gtt_out;
12216e81090bSOded Gabbay 	}
12226e81090bSOded Gabbay 
12236e81090bSOded Gabbay 	/* Otherwise, try to see if we have enough contiguous chunks */
12246e81090bSOded Gabbay 	cur_size = size - kfd->gtt_sa_chunk_size;
12256e81090bSOded Gabbay 	do {
12266e81090bSOded Gabbay 		(*mem_obj)->range_end =
12276e81090bSOded Gabbay 			find_next_zero_bit(kfd->gtt_sa_bitmap,
12286e81090bSOded Gabbay 					kfd->gtt_sa_num_of_chunks, ++found);
12296e81090bSOded Gabbay 		/*
12306e81090bSOded Gabbay 		 * If next free chunk is not contiguous than we need to
12316e81090bSOded Gabbay 		 * restart our search from the last free chunk we found (which
12326e81090bSOded Gabbay 		 * wasn't contiguous to the previous ones
12336e81090bSOded Gabbay 		 */
12346e81090bSOded Gabbay 		if ((*mem_obj)->range_end != found) {
12356e81090bSOded Gabbay 			start_search = found;
12366e81090bSOded Gabbay 			goto kfd_gtt_restart_search;
12376e81090bSOded Gabbay 		}
12386e81090bSOded Gabbay 
12396e81090bSOded Gabbay 		/*
12406e81090bSOded Gabbay 		 * If we reached end of buffer, bail out with error
12416e81090bSOded Gabbay 		 */
12426e81090bSOded Gabbay 		if (found == kfd->gtt_sa_num_of_chunks)
12436e81090bSOded Gabbay 			goto kfd_gtt_no_free_chunk;
12446e81090bSOded Gabbay 
12456e81090bSOded Gabbay 		/* Check if we don't need another chunk */
12466e81090bSOded Gabbay 		if (cur_size <= kfd->gtt_sa_chunk_size)
12476e81090bSOded Gabbay 			cur_size = 0;
12486e81090bSOded Gabbay 		else
12496e81090bSOded Gabbay 			cur_size -= kfd->gtt_sa_chunk_size;
12506e81090bSOded Gabbay 
12516e81090bSOded Gabbay 	} while (cur_size > 0);
12526e81090bSOded Gabbay 
125379775b62SKent Russell 	pr_debug("range_start = %d, range_end = %d\n",
12546e81090bSOded Gabbay 		(*mem_obj)->range_start, (*mem_obj)->range_end);
12556e81090bSOded Gabbay 
12566e81090bSOded Gabbay 	/* Mark the chunks as allocated */
12576e81090bSOded Gabbay 	for (found = (*mem_obj)->range_start;
12586e81090bSOded Gabbay 		found <= (*mem_obj)->range_end;
12596e81090bSOded Gabbay 		found++)
12606e81090bSOded Gabbay 		set_bit(found, kfd->gtt_sa_bitmap);
12616e81090bSOded Gabbay 
12626e81090bSOded Gabbay kfd_gtt_out:
12636e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
12646e81090bSOded Gabbay 	return 0;
12656e81090bSOded Gabbay 
12666e81090bSOded Gabbay kfd_gtt_no_free_chunk:
12673148a6a0SJack Zhang 	pr_debug("Allocation failed with mem_obj = %p\n", *mem_obj);
12686e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
12693148a6a0SJack Zhang 	kfree(*mem_obj);
12706e81090bSOded Gabbay 	return -ENOMEM;
12716e81090bSOded Gabbay }
12726e81090bSOded Gabbay 
12736e81090bSOded Gabbay int kfd_gtt_sa_free(struct kfd_dev *kfd, struct kfd_mem_obj *mem_obj)
12746e81090bSOded Gabbay {
12756e81090bSOded Gabbay 	unsigned int bit;
12766e81090bSOded Gabbay 
12779216ed29SOded Gabbay 	/* Act like kfree when trying to free a NULL object */
12789216ed29SOded Gabbay 	if (!mem_obj)
12799216ed29SOded Gabbay 		return 0;
12806e81090bSOded Gabbay 
128179775b62SKent Russell 	pr_debug("Free mem_obj = %p, range_start = %d, range_end = %d\n",
12826e81090bSOded Gabbay 			mem_obj, mem_obj->range_start, mem_obj->range_end);
12836e81090bSOded Gabbay 
12846e81090bSOded Gabbay 	mutex_lock(&kfd->gtt_sa_lock);
12856e81090bSOded Gabbay 
12866e81090bSOded Gabbay 	/* Mark the chunks as free */
12876e81090bSOded Gabbay 	for (bit = mem_obj->range_start;
12886e81090bSOded Gabbay 		bit <= mem_obj->range_end;
12896e81090bSOded Gabbay 		bit++)
12906e81090bSOded Gabbay 		clear_bit(bit, kfd->gtt_sa_bitmap);
12916e81090bSOded Gabbay 
12926e81090bSOded Gabbay 	mutex_unlock(&kfd->gtt_sa_lock);
12936e81090bSOded Gabbay 
12946e81090bSOded Gabbay 	kfree(mem_obj);
12956e81090bSOded Gabbay 	return 0;
12966e81090bSOded Gabbay }
1297a29ec470SShaoyun Liu 
12989b54d201SEric Huang void kgd2kfd_set_sram_ecc_flag(struct kfd_dev *kfd)
12999b54d201SEric Huang {
13009b54d201SEric Huang 	if (kfd)
13019b54d201SEric Huang 		atomic_inc(&kfd->sram_ecc_flag);
13029b54d201SEric Huang }
13039b54d201SEric Huang 
130443d8107fSHarish Kasiviswanathan void kfd_inc_compute_active(struct kfd_dev *kfd)
130543d8107fSHarish Kasiviswanathan {
130643d8107fSHarish Kasiviswanathan 	if (atomic_inc_return(&kfd->compute_profile) == 1)
130743d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, false);
130843d8107fSHarish Kasiviswanathan }
130943d8107fSHarish Kasiviswanathan 
131043d8107fSHarish Kasiviswanathan void kfd_dec_compute_active(struct kfd_dev *kfd)
131143d8107fSHarish Kasiviswanathan {
131243d8107fSHarish Kasiviswanathan 	int count = atomic_dec_return(&kfd->compute_profile);
131343d8107fSHarish Kasiviswanathan 
131443d8107fSHarish Kasiviswanathan 	if (count == 0)
131543d8107fSHarish Kasiviswanathan 		amdgpu_amdkfd_set_compute_idle(kfd->kgd, true);
131643d8107fSHarish Kasiviswanathan 	WARN_ONCE(count < 0, "Compute profile ref. count error");
131743d8107fSHarish Kasiviswanathan }
131843d8107fSHarish Kasiviswanathan 
13192c2b0d88SMukul Joshi void kgd2kfd_smi_event_throttle(struct kfd_dev *kfd, uint32_t throttle_bitmask)
13202c2b0d88SMukul Joshi {
13212c2b0d88SMukul Joshi 	if (kfd)
13222c2b0d88SMukul Joshi 		kfd_smi_event_update_thermal_throttling(kfd, throttle_bitmask);
13232c2b0d88SMukul Joshi }
13242c2b0d88SMukul Joshi 
1325a29ec470SShaoyun Liu #if defined(CONFIG_DEBUG_FS)
1326a29ec470SShaoyun Liu 
1327a29ec470SShaoyun Liu /* This function will send a package to HIQ to hang the HWS
1328a29ec470SShaoyun Liu  * which will trigger a GPU reset and bring the HWS back to normal state
1329a29ec470SShaoyun Liu  */
1330a29ec470SShaoyun Liu int kfd_debugfs_hang_hws(struct kfd_dev *dev)
1331a29ec470SShaoyun Liu {
1332a29ec470SShaoyun Liu 	int r = 0;
1333a29ec470SShaoyun Liu 
1334a29ec470SShaoyun Liu 	if (dev->dqm->sched_policy != KFD_SCHED_POLICY_HWS) {
1335a29ec470SShaoyun Liu 		pr_err("HWS is not enabled");
1336a29ec470SShaoyun Liu 		return -EINVAL;
1337a29ec470SShaoyun Liu 	}
1338a29ec470SShaoyun Liu 
1339a29ec470SShaoyun Liu 	r = pm_debugfs_hang_hws(&dev->dqm->packets);
1340a29ec470SShaoyun Liu 	if (!r)
1341a29ec470SShaoyun Liu 		r = dqm_debugfs_execute_queues(dev->dqm);
1342a29ec470SShaoyun Liu 
1343a29ec470SShaoyun Liu 	return r;
1344a29ec470SShaoyun Liu }
1345a29ec470SShaoyun Liu 
1346a29ec470SShaoyun Liu #endif
1347