18ee273e5SFeifei Xu /*
28ee273e5SFeifei Xu  * Copyright 2018 Advanced Micro Devices, Inc.
38ee273e5SFeifei Xu  *
48ee273e5SFeifei Xu  * Permission is hereby granted, free of charge, to any person obtaining a
58ee273e5SFeifei Xu  * copy of this software and associated documentation files (the "Software"),
68ee273e5SFeifei Xu  * to deal in the Software without restriction, including without limitation
78ee273e5SFeifei Xu  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88ee273e5SFeifei Xu  * and/or sell copies of the Software, and to permit persons to whom the
98ee273e5SFeifei Xu  * Software is furnished to do so, subject to the following conditions:
108ee273e5SFeifei Xu  *
118ee273e5SFeifei Xu  * The above copyright notice and this permission notice shall be included in
128ee273e5SFeifei Xu  * all copies or substantial portions of the Software.
138ee273e5SFeifei Xu  *
148ee273e5SFeifei Xu  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
158ee273e5SFeifei Xu  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168ee273e5SFeifei Xu  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178ee273e5SFeifei Xu  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
188ee273e5SFeifei Xu  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
198ee273e5SFeifei Xu  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
208ee273e5SFeifei Xu  * OTHER DEALINGS IN THE SOFTWARE.
218ee273e5SFeifei Xu  *
228ee273e5SFeifei Xu  */
238ee273e5SFeifei Xu #include "amdgpu.h"
248ee273e5SFeifei Xu #include "soc15.h"
258ee273e5SFeifei Xu 
268ee273e5SFeifei Xu #include "soc15_common.h"
278ee273e5SFeifei Xu #include "vega20_ip_offset.h"
288ee273e5SFeifei Xu 
vega20_reg_base_init(struct amdgpu_device * adev)298ee273e5SFeifei Xu int vega20_reg_base_init(struct amdgpu_device *adev)
308ee273e5SFeifei Xu {
318ee273e5SFeifei Xu 	/* HW has more IP blocks,  only initialized the blocke beend by our driver  */
328ee273e5SFeifei Xu 	uint32_t i;
338ee273e5SFeifei Xu 	for (i = 0 ; i < MAX_INSTANCE ; ++i) {
348ee273e5SFeifei Xu 		adev->reg_offset[GC_HWIP][i] = (uint32_t *)(&(GC_BASE.instance[i]));
358ee273e5SFeifei Xu 		adev->reg_offset[HDP_HWIP][i] = (uint32_t *)(&(HDP_BASE.instance[i]));
368ee273e5SFeifei Xu 		adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i]));
378ee273e5SFeifei Xu 		adev->reg_offset[ATHUB_HWIP][i] = (uint32_t *)(&(ATHUB_BASE.instance[i]));
388ee273e5SFeifei Xu 		adev->reg_offset[NBIO_HWIP][i] = (uint32_t *)(&(NBIO_BASE.instance[i]));
398ee273e5SFeifei Xu 		adev->reg_offset[MP0_HWIP][i] = (uint32_t *)(&(MP0_BASE.instance[i]));
40bde07815SEvan Quan 		adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i]));
418ee273e5SFeifei Xu 		adev->reg_offset[UVD_HWIP][i] = (uint32_t *)(&(UVD_BASE.instance[i]));
428ee273e5SFeifei Xu 		adev->reg_offset[VCE_HWIP][i] = (uint32_t *)(&(VCE_BASE.instance[i]));
438ee273e5SFeifei Xu 		adev->reg_offset[DF_HWIP][i] = (uint32_t *)(&(DF_BASE.instance[i]));
448ee273e5SFeifei Xu 		adev->reg_offset[DCE_HWIP][i] = (uint32_t *)(&(DCE_BASE.instance[i]));
458ee273e5SFeifei Xu 		adev->reg_offset[OSSSYS_HWIP][i] = (uint32_t *)(&(OSSSYS_BASE.instance[i]));
468ee273e5SFeifei Xu 		adev->reg_offset[SDMA0_HWIP][i] = (uint32_t *)(&(SDMA0_BASE.instance[i]));
478ee273e5SFeifei Xu 		adev->reg_offset[SDMA1_HWIP][i] = (uint32_t *)(&(SDMA1_BASE.instance[i]));
488ee273e5SFeifei Xu 		adev->reg_offset[SMUIO_HWIP][i] = (uint32_t *)(&(SMUIO_BASE.instance[i]));
49bde07815SEvan Quan 		adev->reg_offset[NBIF_HWIP][i] = (uint32_t *)(&(NBIO_BASE.instance[i]));
50bde07815SEvan Quan 		adev->reg_offset[THM_HWIP][i] = (uint32_t *)(&(THM_BASE.instance[i]));
513426d66dSAlex Deucher 		adev->reg_offset[CLK_HWIP][i] = (uint32_t *)(&(CLK_BASE.instance[i]));
526501a771SHawking Zhang 		adev->reg_offset[UMC_HWIP][i] = (uint32_t *)(&(UMC_BASE.instance[i]));
536501a771SHawking Zhang 		adev->reg_offset[RSMU_HWIP][i] = (uint32_t *)(&(RSMU_BASE.instance[i]));
548ee273e5SFeifei Xu 	}
558ee273e5SFeifei Xu 	return 0;
568ee273e5SFeifei Xu }
578ee273e5SFeifei Xu 
vega20_doorbell_index_init(struct amdgpu_device * adev)58c93aa775SOak Zeng void vega20_doorbell_index_init(struct amdgpu_device *adev)
59c93aa775SOak Zeng {
60c93aa775SOak Zeng 	adev->doorbell_index.kiq = AMDGPU_VEGA20_DOORBELL_KIQ;
61c93aa775SOak Zeng 	adev->doorbell_index.mec_ring0 = AMDGPU_VEGA20_DOORBELL_MEC_RING0;
62c93aa775SOak Zeng 	adev->doorbell_index.mec_ring1 = AMDGPU_VEGA20_DOORBELL_MEC_RING1;
63c93aa775SOak Zeng 	adev->doorbell_index.mec_ring2 = AMDGPU_VEGA20_DOORBELL_MEC_RING2;
64c93aa775SOak Zeng 	adev->doorbell_index.mec_ring3 = AMDGPU_VEGA20_DOORBELL_MEC_RING3;
65c93aa775SOak Zeng 	adev->doorbell_index.mec_ring4 = AMDGPU_VEGA20_DOORBELL_MEC_RING4;
66c93aa775SOak Zeng 	adev->doorbell_index.mec_ring5 = AMDGPU_VEGA20_DOORBELL_MEC_RING5;
67c93aa775SOak Zeng 	adev->doorbell_index.mec_ring6 = AMDGPU_VEGA20_DOORBELL_MEC_RING6;
68c93aa775SOak Zeng 	adev->doorbell_index.mec_ring7 = AMDGPU_VEGA20_DOORBELL_MEC_RING7;
69e02c80d6SYong Zhao 	adev->doorbell_index.userqueue_start = AMDGPU_VEGA20_DOORBELL_USERQUEUE_START;
70e02c80d6SYong Zhao 	adev->doorbell_index.userqueue_end = AMDGPU_VEGA20_DOORBELL_USERQUEUE_END;
71c93aa775SOak Zeng 	adev->doorbell_index.gfx_ring0 = AMDGPU_VEGA20_DOORBELL_GFX_RING0;
72898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[0] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE0;
73898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[1] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE1;
74898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[2] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE2;
75898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[3] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE3;
76898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[4] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE4;
77898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[5] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE5;
78898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[6] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE6;
79898e0d9dSOak Zeng 	adev->doorbell_index.sdma_engine[7] = AMDGPU_VEGA20_DOORBELL_sDMA_ENGINE7;
80c93aa775SOak Zeng 	adev->doorbell_index.ih = AMDGPU_VEGA20_DOORBELL_IH;
81c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.uvd_ring0_1 = AMDGPU_VEGA20_DOORBELL64_UVD_RING0_1;
82c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.uvd_ring2_3 = AMDGPU_VEGA20_DOORBELL64_UVD_RING2_3;
83c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.uvd_ring4_5 = AMDGPU_VEGA20_DOORBELL64_UVD_RING4_5;
84c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.uvd_ring6_7 = AMDGPU_VEGA20_DOORBELL64_UVD_RING6_7;
85c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.vce_ring0_1 = AMDGPU_VEGA20_DOORBELL64_VCE_RING0_1;
86c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.vce_ring2_3 = AMDGPU_VEGA20_DOORBELL64_VCE_RING2_3;
87c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.vce_ring4_5 = AMDGPU_VEGA20_DOORBELL64_VCE_RING4_5;
88c93aa775SOak Zeng 	adev->doorbell_index.uvd_vce.vce_ring6_7 = AMDGPU_VEGA20_DOORBELL64_VCE_RING6_7;
89530e30fcSLeo Liu 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_VEGA20_DOORBELL64_VCN0_1;
90530e30fcSLeo Liu 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_VEGA20_DOORBELL64_VCN2_3;
91530e30fcSLeo Liu 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_VEGA20_DOORBELL64_VCN4_5;
92530e30fcSLeo Liu 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_VEGA20_DOORBELL64_VCN6_7;
93828845b7SYong Zhao 
94828845b7SYong Zhao 	adev->doorbell_index.first_non_cp = AMDGPU_VEGA20_DOORBELL64_FIRST_NON_CP;
95828845b7SYong Zhao 	adev->doorbell_index.last_non_cp = AMDGPU_VEGA20_DOORBELL64_LAST_NON_CP;
96828845b7SYong Zhao 
97c93aa775SOak Zeng 	adev->doorbell_index.max_assignment = AMDGPU_VEGA20_DOORBELL_MAX_ASSIGNMENT << 1;
98fd485540SOak Zeng 	adev->doorbell_index.sdma_doorbell_range = 20;
99c93aa775SOak Zeng }
1008ee273e5SFeifei Xu 
101