xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/uvd_v5_0.c (revision 7ee250b1)
1aaa36a97SAlex Deucher /*
2aaa36a97SAlex Deucher  * Copyright 2014 Advanced Micro Devices, Inc.
3aaa36a97SAlex Deucher  *
4aaa36a97SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
5aaa36a97SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
6aaa36a97SAlex Deucher  * to deal in the Software without restriction, including without limitation
7aaa36a97SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8aaa36a97SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
9aaa36a97SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
10aaa36a97SAlex Deucher  *
11aaa36a97SAlex Deucher  * The above copyright notice and this permission notice shall be included in
12aaa36a97SAlex Deucher  * all copies or substantial portions of the Software.
13aaa36a97SAlex Deucher  *
14aaa36a97SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15aaa36a97SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16aaa36a97SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17aaa36a97SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18aaa36a97SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19aaa36a97SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20aaa36a97SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
21aaa36a97SAlex Deucher  *
22aaa36a97SAlex Deucher  * Authors: Christian König <christian.koenig@amd.com>
23aaa36a97SAlex Deucher  */
24aaa36a97SAlex Deucher 
25aaa36a97SAlex Deucher #include <linux/firmware.h>
26aaa36a97SAlex Deucher #include <drm/drmP.h>
27aaa36a97SAlex Deucher #include "amdgpu.h"
28aaa36a97SAlex Deucher #include "amdgpu_uvd.h"
29aaa36a97SAlex Deucher #include "vid.h"
30aaa36a97SAlex Deucher #include "uvd/uvd_5_0_d.h"
31aaa36a97SAlex Deucher #include "uvd/uvd_5_0_sh_mask.h"
32aaa36a97SAlex Deucher #include "oss/oss_2_0_d.h"
33aaa36a97SAlex Deucher #include "oss/oss_2_0_sh_mask.h"
34d5b4e25dSChristian König #include "bif/bif_5_0_d.h"
35be3ecca7STom St Denis #include "vi.h"
364be5097cSRex Zhu #include "smu/smu_7_1_2_d.h"
374be5097cSRex Zhu #include "smu/smu_7_1_2_sh_mask.h"
38091aec0bSAndrey Grodzovsky #include "ivsrcid/ivsrcid_vislands30.h"
39aaa36a97SAlex Deucher 
40aaa36a97SAlex Deucher static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
41aaa36a97SAlex Deucher static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
42aaa36a97SAlex Deucher static int uvd_v5_0_start(struct amdgpu_device *adev);
43aaa36a97SAlex Deucher static void uvd_v5_0_stop(struct amdgpu_device *adev);
44809a6a62SRex Zhu static int uvd_v5_0_set_clockgating_state(void *handle,
45809a6a62SRex Zhu 					  enum amd_clockgating_state state);
46809a6a62SRex Zhu static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
47809a6a62SRex Zhu 				 bool enable);
48aaa36a97SAlex Deucher /**
49aaa36a97SAlex Deucher  * uvd_v5_0_ring_get_rptr - get read pointer
50aaa36a97SAlex Deucher  *
51aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
52aaa36a97SAlex Deucher  *
53aaa36a97SAlex Deucher  * Returns the current hardware read pointer
54aaa36a97SAlex Deucher  */
55536fbf94SKen Wang static uint64_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
56aaa36a97SAlex Deucher {
57aaa36a97SAlex Deucher 	struct amdgpu_device *adev = ring->adev;
58aaa36a97SAlex Deucher 
59aaa36a97SAlex Deucher 	return RREG32(mmUVD_RBC_RB_RPTR);
60aaa36a97SAlex Deucher }
61aaa36a97SAlex Deucher 
62aaa36a97SAlex Deucher /**
63aaa36a97SAlex Deucher  * uvd_v5_0_ring_get_wptr - get write pointer
64aaa36a97SAlex Deucher  *
65aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
66aaa36a97SAlex Deucher  *
67aaa36a97SAlex Deucher  * Returns the current hardware write pointer
68aaa36a97SAlex Deucher  */
69536fbf94SKen Wang static uint64_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
70aaa36a97SAlex Deucher {
71aaa36a97SAlex Deucher 	struct amdgpu_device *adev = ring->adev;
72aaa36a97SAlex Deucher 
73aaa36a97SAlex Deucher 	return RREG32(mmUVD_RBC_RB_WPTR);
74aaa36a97SAlex Deucher }
75aaa36a97SAlex Deucher 
76aaa36a97SAlex Deucher /**
77aaa36a97SAlex Deucher  * uvd_v5_0_ring_set_wptr - set write pointer
78aaa36a97SAlex Deucher  *
79aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
80aaa36a97SAlex Deucher  *
81aaa36a97SAlex Deucher  * Commits the write pointer to the hardware
82aaa36a97SAlex Deucher  */
83aaa36a97SAlex Deucher static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
84aaa36a97SAlex Deucher {
85aaa36a97SAlex Deucher 	struct amdgpu_device *adev = ring->adev;
86aaa36a97SAlex Deucher 
87536fbf94SKen Wang 	WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
88aaa36a97SAlex Deucher }
89aaa36a97SAlex Deucher 
905fc3aeebSyanyang1 static int uvd_v5_0_early_init(void *handle)
91aaa36a97SAlex Deucher {
925fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
932bb795f5SJames Zhu 	adev->uvd.num_uvd_inst = 1;
945fc3aeebSyanyang1 
95aaa36a97SAlex Deucher 	uvd_v5_0_set_ring_funcs(adev);
96aaa36a97SAlex Deucher 	uvd_v5_0_set_irq_funcs(adev);
97aaa36a97SAlex Deucher 
98aaa36a97SAlex Deucher 	return 0;
99aaa36a97SAlex Deucher }
100aaa36a97SAlex Deucher 
1015fc3aeebSyanyang1 static int uvd_v5_0_sw_init(void *handle)
102aaa36a97SAlex Deucher {
103aaa36a97SAlex Deucher 	struct amdgpu_ring *ring;
1045fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
105aaa36a97SAlex Deucher 	int r;
106aaa36a97SAlex Deucher 
107aaa36a97SAlex Deucher 	/* UVD TRAP */
1081ffdeca6SChristian König 	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
109aaa36a97SAlex Deucher 	if (r)
110aaa36a97SAlex Deucher 		return r;
111aaa36a97SAlex Deucher 
112aaa36a97SAlex Deucher 	r = amdgpu_uvd_sw_init(adev);
113aaa36a97SAlex Deucher 	if (r)
114aaa36a97SAlex Deucher 		return r;
115aaa36a97SAlex Deucher 
1162bb795f5SJames Zhu 	ring = &adev->uvd.inst->ring;
117aaa36a97SAlex Deucher 	sprintf(ring->name, "uvd");
1182bb795f5SJames Zhu 	r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
11933d5bd07SEmily Deng 	if (r)
12033d5bd07SEmily Deng 		return r;
12133d5bd07SEmily Deng 
1223b34c14fSChris Wilson 	r = amdgpu_uvd_resume(adev);
1233b34c14fSChris Wilson 	if (r)
1243b34c14fSChris Wilson 		return r;
1253b34c14fSChris Wilson 
12633d5bd07SEmily Deng 	r = amdgpu_uvd_entity_init(adev);
127aaa36a97SAlex Deucher 
128aaa36a97SAlex Deucher 	return r;
129aaa36a97SAlex Deucher }
130aaa36a97SAlex Deucher 
1315fc3aeebSyanyang1 static int uvd_v5_0_sw_fini(void *handle)
132aaa36a97SAlex Deucher {
133aaa36a97SAlex Deucher 	int r;
1345fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
135aaa36a97SAlex Deucher 
136aaa36a97SAlex Deucher 	r = amdgpu_uvd_suspend(adev);
137aaa36a97SAlex Deucher 	if (r)
138aaa36a97SAlex Deucher 		return r;
139aaa36a97SAlex Deucher 
14050237287SRex Zhu 	return amdgpu_uvd_sw_fini(adev);
141aaa36a97SAlex Deucher }
142aaa36a97SAlex Deucher 
143aaa36a97SAlex Deucher /**
144aaa36a97SAlex Deucher  * uvd_v5_0_hw_init - start and test UVD block
145aaa36a97SAlex Deucher  *
146aaa36a97SAlex Deucher  * @adev: amdgpu_device pointer
147aaa36a97SAlex Deucher  *
148aaa36a97SAlex Deucher  * Initialize the hardware, boot up the VCPU and do some testing
149aaa36a97SAlex Deucher  */
1505fc3aeebSyanyang1 static int uvd_v5_0_hw_init(void *handle)
151aaa36a97SAlex Deucher {
1525fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1532bb795f5SJames Zhu 	struct amdgpu_ring *ring = &adev->uvd.inst->ring;
154aaa36a97SAlex Deucher 	uint32_t tmp;
155aaa36a97SAlex Deucher 	int r;
156aaa36a97SAlex Deucher 
157e3e672e6SRex Zhu 	amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
158e3e672e6SRex Zhu 	uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
159e3e672e6SRex Zhu 	uvd_v5_0_enable_mgcg(adev, true);
160aaa36a97SAlex Deucher 
161c66ed765SAndrey Grodzovsky 	r = amdgpu_ring_test_helper(ring);
162c66ed765SAndrey Grodzovsky 	if (r)
163aaa36a97SAlex Deucher 		goto done;
164aaa36a97SAlex Deucher 
165a27de35cSChristian König 	r = amdgpu_ring_alloc(ring, 10);
166aaa36a97SAlex Deucher 	if (r) {
167aaa36a97SAlex Deucher 		DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
168aaa36a97SAlex Deucher 		goto done;
169aaa36a97SAlex Deucher 	}
170aaa36a97SAlex Deucher 
171aaa36a97SAlex Deucher 	tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
172aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, tmp);
173aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0xFFFFF);
174aaa36a97SAlex Deucher 
175aaa36a97SAlex Deucher 	tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
176aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, tmp);
177aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0xFFFFF);
178aaa36a97SAlex Deucher 
179aaa36a97SAlex Deucher 	tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
180aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, tmp);
181aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0xFFFFF);
182aaa36a97SAlex Deucher 
183aaa36a97SAlex Deucher 	/* Clear timeout status bits */
184aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
185aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0x8);
186aaa36a97SAlex Deucher 
187aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
188aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 3);
189aaa36a97SAlex Deucher 
190a27de35cSChristian König 	amdgpu_ring_commit(ring);
191e3e672e6SRex Zhu 
192aaa36a97SAlex Deucher done:
193aaa36a97SAlex Deucher 	if (!r)
194aaa36a97SAlex Deucher 		DRM_INFO("UVD initialized successfully.\n");
195aaa36a97SAlex Deucher 
196aaa36a97SAlex Deucher 	return r;
197e3e672e6SRex Zhu 
198aaa36a97SAlex Deucher }
199aaa36a97SAlex Deucher 
200aaa36a97SAlex Deucher /**
201aaa36a97SAlex Deucher  * uvd_v5_0_hw_fini - stop the hardware block
202aaa36a97SAlex Deucher  *
203aaa36a97SAlex Deucher  * @adev: amdgpu_device pointer
204aaa36a97SAlex Deucher  *
205aaa36a97SAlex Deucher  * Stop the UVD block, mark ring as not ready any more
206aaa36a97SAlex Deucher  */
2075fc3aeebSyanyang1 static int uvd_v5_0_hw_fini(void *handle)
208aaa36a97SAlex Deucher {
2095fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2102bb795f5SJames Zhu 	struct amdgpu_ring *ring = &adev->uvd.inst->ring;
211aaa36a97SAlex Deucher 
212e3e672e6SRex Zhu 	if (RREG32(mmUVD_STATUS) != 0)
213aaa36a97SAlex Deucher 		uvd_v5_0_stop(adev);
214e3e672e6SRex Zhu 
215c66ed765SAndrey Grodzovsky 	ring->sched.ready = false;
216aaa36a97SAlex Deucher 
217aaa36a97SAlex Deucher 	return 0;
218aaa36a97SAlex Deucher }
219aaa36a97SAlex Deucher 
2205fc3aeebSyanyang1 static int uvd_v5_0_suspend(void *handle)
221aaa36a97SAlex Deucher {
222aaa36a97SAlex Deucher 	int r;
2235fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
224aaa36a97SAlex Deucher 
2253f99dd81SLeo Liu 	r = uvd_v5_0_hw_fini(adev);
226aaa36a97SAlex Deucher 	if (r)
227aaa36a97SAlex Deucher 		return r;
228809a6a62SRex Zhu 	uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
229aaa36a97SAlex Deucher 
23050237287SRex Zhu 	return amdgpu_uvd_suspend(adev);
231aaa36a97SAlex Deucher }
232aaa36a97SAlex Deucher 
2335fc3aeebSyanyang1 static int uvd_v5_0_resume(void *handle)
234aaa36a97SAlex Deucher {
235aaa36a97SAlex Deucher 	int r;
2365fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
237aaa36a97SAlex Deucher 
238aaa36a97SAlex Deucher 	r = amdgpu_uvd_resume(adev);
239aaa36a97SAlex Deucher 	if (r)
240aaa36a97SAlex Deucher 		return r;
241aaa36a97SAlex Deucher 
24250237287SRex Zhu 	return uvd_v5_0_hw_init(adev);
243aaa36a97SAlex Deucher }
244aaa36a97SAlex Deucher 
245aaa36a97SAlex Deucher /**
246aaa36a97SAlex Deucher  * uvd_v5_0_mc_resume - memory controller programming
247aaa36a97SAlex Deucher  *
248aaa36a97SAlex Deucher  * @adev: amdgpu_device pointer
249aaa36a97SAlex Deucher  *
250aaa36a97SAlex Deucher  * Let the UVD memory controller know it's offsets
251aaa36a97SAlex Deucher  */
252aaa36a97SAlex Deucher static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
253aaa36a97SAlex Deucher {
254aaa36a97SAlex Deucher 	uint64_t offset;
255aaa36a97SAlex Deucher 	uint32_t size;
256aaa36a97SAlex Deucher 
257aaa36a97SAlex Deucher 	/* programm memory controller bits 0-27 */
258aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
2592bb795f5SJames Zhu 			lower_32_bits(adev->uvd.inst->gpu_addr));
260aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
2612bb795f5SJames Zhu 			upper_32_bits(adev->uvd.inst->gpu_addr));
262aaa36a97SAlex Deucher 
263aaa36a97SAlex Deucher 	offset = AMDGPU_UVD_FIRMWARE_OFFSET;
264c1fe75c9SPiotr Redlewski 	size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
265aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
266aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
267aaa36a97SAlex Deucher 
268aaa36a97SAlex Deucher 	offset += size;
269c0365541SArindam Nath 	size = AMDGPU_UVD_HEAP_SIZE;
270aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
271aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
272aaa36a97SAlex Deucher 
273aaa36a97SAlex Deucher 	offset += size;
274c0365541SArindam Nath 	size = AMDGPU_UVD_STACK_SIZE +
275c0365541SArindam Nath 	       (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
276aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
277aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
278549300ceSAlex Deucher 
279549300ceSAlex Deucher 	WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
280549300ceSAlex Deucher 	WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
281549300ceSAlex Deucher 	WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
282aaa36a97SAlex Deucher }
283aaa36a97SAlex Deucher 
284aaa36a97SAlex Deucher /**
285aaa36a97SAlex Deucher  * uvd_v5_0_start - start UVD block
286aaa36a97SAlex Deucher  *
287aaa36a97SAlex Deucher  * @adev: amdgpu_device pointer
288aaa36a97SAlex Deucher  *
289aaa36a97SAlex Deucher  * Setup and start the UVD block
290aaa36a97SAlex Deucher  */
291aaa36a97SAlex Deucher static int uvd_v5_0_start(struct amdgpu_device *adev)
292aaa36a97SAlex Deucher {
2932bb795f5SJames Zhu 	struct amdgpu_ring *ring = &adev->uvd.inst->ring;
294aaa36a97SAlex Deucher 	uint32_t rb_bufsz, tmp;
295aaa36a97SAlex Deucher 	uint32_t lmi_swap_cntl;
296aaa36a97SAlex Deucher 	uint32_t mp_swap_cntl;
297aaa36a97SAlex Deucher 	int i, j, r;
298aaa36a97SAlex Deucher 
299aaa36a97SAlex Deucher 	/*disable DPG */
300aaa36a97SAlex Deucher 	WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
301aaa36a97SAlex Deucher 
302aaa36a97SAlex Deucher 	/* disable byte swapping */
303aaa36a97SAlex Deucher 	lmi_swap_cntl = 0;
304aaa36a97SAlex Deucher 	mp_swap_cntl = 0;
305aaa36a97SAlex Deucher 
306aaa36a97SAlex Deucher 	uvd_v5_0_mc_resume(adev);
307aaa36a97SAlex Deucher 
308aaa36a97SAlex Deucher 	/* disable interupt */
309aaa36a97SAlex Deucher 	WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
310aaa36a97SAlex Deucher 
311aaa36a97SAlex Deucher 	/* stall UMC and register bus before resetting VCPU */
312aaa36a97SAlex Deucher 	WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
313aaa36a97SAlex Deucher 	mdelay(1);
314aaa36a97SAlex Deucher 
315aaa36a97SAlex Deucher 	/* put LMI, VCPU, RBC etc... into reset */
316aaa36a97SAlex Deucher 	WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
317aaa36a97SAlex Deucher 		UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
318aaa36a97SAlex Deucher 		UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
319aaa36a97SAlex Deucher 		UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
320aaa36a97SAlex Deucher 		UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
321aaa36a97SAlex Deucher 	mdelay(5);
322aaa36a97SAlex Deucher 
323aaa36a97SAlex Deucher 	/* take UVD block out of reset */
324aaa36a97SAlex Deucher 	WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
325aaa36a97SAlex Deucher 	mdelay(5);
326aaa36a97SAlex Deucher 
327aaa36a97SAlex Deucher 	/* initialize UVD memory controller */
328aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
329aaa36a97SAlex Deucher 			     (1 << 21) | (1 << 9) | (1 << 20));
330aaa36a97SAlex Deucher 
331aaa36a97SAlex Deucher #ifdef __BIG_ENDIAN
332aaa36a97SAlex Deucher 	/* swap (8 in 32) RB and IB */
333aaa36a97SAlex Deucher 	lmi_swap_cntl = 0xa;
334aaa36a97SAlex Deucher 	mp_swap_cntl = 0;
335aaa36a97SAlex Deucher #endif
336aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
337aaa36a97SAlex Deucher 	WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
338aaa36a97SAlex Deucher 
339aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
340aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
341aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
342aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
343aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_ALU, 0);
344aaa36a97SAlex Deucher 	WREG32(mmUVD_MPC_SET_MUX, 0x88);
345aaa36a97SAlex Deucher 
346aaa36a97SAlex Deucher 	/* take all subblocks out of reset, except VCPU */
347aaa36a97SAlex Deucher 	WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
348aaa36a97SAlex Deucher 	mdelay(5);
349aaa36a97SAlex Deucher 
350aaa36a97SAlex Deucher 	/* enable VCPU clock */
351aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CNTL,  1 << 9);
352aaa36a97SAlex Deucher 
353aaa36a97SAlex Deucher 	/* enable UMC */
354aaa36a97SAlex Deucher 	WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
355aaa36a97SAlex Deucher 
356aaa36a97SAlex Deucher 	/* boot up the VCPU */
357aaa36a97SAlex Deucher 	WREG32(mmUVD_SOFT_RESET, 0);
358aaa36a97SAlex Deucher 	mdelay(10);
359aaa36a97SAlex Deucher 
360aaa36a97SAlex Deucher 	for (i = 0; i < 10; ++i) {
361aaa36a97SAlex Deucher 		uint32_t status;
362aaa36a97SAlex Deucher 		for (j = 0; j < 100; ++j) {
363aaa36a97SAlex Deucher 			status = RREG32(mmUVD_STATUS);
364aaa36a97SAlex Deucher 			if (status & 2)
365aaa36a97SAlex Deucher 				break;
366aaa36a97SAlex Deucher 			mdelay(10);
367aaa36a97SAlex Deucher 		}
368aaa36a97SAlex Deucher 		r = 0;
369aaa36a97SAlex Deucher 		if (status & 2)
370aaa36a97SAlex Deucher 			break;
371aaa36a97SAlex Deucher 
372aaa36a97SAlex Deucher 		DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
373aaa36a97SAlex Deucher 		WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
374aaa36a97SAlex Deucher 				~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
375aaa36a97SAlex Deucher 		mdelay(10);
376aaa36a97SAlex Deucher 		WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
377aaa36a97SAlex Deucher 		mdelay(10);
378aaa36a97SAlex Deucher 		r = -1;
379aaa36a97SAlex Deucher 	}
380aaa36a97SAlex Deucher 
381aaa36a97SAlex Deucher 	if (r) {
382aaa36a97SAlex Deucher 		DRM_ERROR("UVD not responding, giving up!!!\n");
383aaa36a97SAlex Deucher 		return r;
384aaa36a97SAlex Deucher 	}
385aaa36a97SAlex Deucher 	/* enable master interrupt */
386aaa36a97SAlex Deucher 	WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
387aaa36a97SAlex Deucher 
388aaa36a97SAlex Deucher 	/* clear the bit 4 of UVD_STATUS */
389aaa36a97SAlex Deucher 	WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
390aaa36a97SAlex Deucher 
391aaa36a97SAlex Deucher 	rb_bufsz = order_base_2(ring->ring_size);
392aaa36a97SAlex Deucher 	tmp = 0;
393aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
394aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
395aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
396aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
397aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
398aaa36a97SAlex Deucher 	tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
399aaa36a97SAlex Deucher 	/* force RBC into idle state */
400aaa36a97SAlex Deucher 	WREG32(mmUVD_RBC_RB_CNTL, tmp);
401aaa36a97SAlex Deucher 
402aaa36a97SAlex Deucher 	/* set the write pointer delay */
403aaa36a97SAlex Deucher 	WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
404aaa36a97SAlex Deucher 
405aaa36a97SAlex Deucher 	/* set the wb address */
406aaa36a97SAlex Deucher 	WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
407aaa36a97SAlex Deucher 
408aaa36a97SAlex Deucher 	/* programm the RB_BASE for ring buffer */
409aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
410aaa36a97SAlex Deucher 			lower_32_bits(ring->gpu_addr));
411aaa36a97SAlex Deucher 	WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
412aaa36a97SAlex Deucher 			upper_32_bits(ring->gpu_addr));
413aaa36a97SAlex Deucher 
414aaa36a97SAlex Deucher 	/* Initialize the ring buffer's read and write pointers */
415aaa36a97SAlex Deucher 	WREG32(mmUVD_RBC_RB_RPTR, 0);
416aaa36a97SAlex Deucher 
417aaa36a97SAlex Deucher 	ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
418536fbf94SKen Wang 	WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
419aaa36a97SAlex Deucher 
420aaa36a97SAlex Deucher 	WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
421aaa36a97SAlex Deucher 
422aaa36a97SAlex Deucher 	return 0;
423aaa36a97SAlex Deucher }
424aaa36a97SAlex Deucher 
425aaa36a97SAlex Deucher /**
426aaa36a97SAlex Deucher  * uvd_v5_0_stop - stop UVD block
427aaa36a97SAlex Deucher  *
428aaa36a97SAlex Deucher  * @adev: amdgpu_device pointer
429aaa36a97SAlex Deucher  *
430aaa36a97SAlex Deucher  * stop the UVD block
431aaa36a97SAlex Deucher  */
432aaa36a97SAlex Deucher static void uvd_v5_0_stop(struct amdgpu_device *adev)
433aaa36a97SAlex Deucher {
434aaa36a97SAlex Deucher 	/* force RBC into idle state */
435aaa36a97SAlex Deucher 	WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
436aaa36a97SAlex Deucher 
437aaa36a97SAlex Deucher 	/* Stall UMC and register bus before resetting VCPU */
438aaa36a97SAlex Deucher 	WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
439aaa36a97SAlex Deucher 	mdelay(1);
440aaa36a97SAlex Deucher 
441aaa36a97SAlex Deucher 	/* put VCPU into reset */
442aaa36a97SAlex Deucher 	WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
443aaa36a97SAlex Deucher 	mdelay(5);
444aaa36a97SAlex Deucher 
445aaa36a97SAlex Deucher 	/* disable VCPU clock */
446aaa36a97SAlex Deucher 	WREG32(mmUVD_VCPU_CNTL, 0x0);
447aaa36a97SAlex Deucher 
448aaa36a97SAlex Deucher 	/* Unstall UMC and register bus */
449aaa36a97SAlex Deucher 	WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
450e3e672e6SRex Zhu 
451e3e672e6SRex Zhu 	WREG32(mmUVD_STATUS, 0);
452aaa36a97SAlex Deucher }
453aaa36a97SAlex Deucher 
454aaa36a97SAlex Deucher /**
455aaa36a97SAlex Deucher  * uvd_v5_0_ring_emit_fence - emit an fence & trap command
456aaa36a97SAlex Deucher  *
457aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
458aaa36a97SAlex Deucher  * @fence: fence to emit
459aaa36a97SAlex Deucher  *
460aaa36a97SAlex Deucher  * Write a fence and a trap command to the ring.
461aaa36a97SAlex Deucher  */
462aaa36a97SAlex Deucher static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
463890ee23fSChunming Zhou 				     unsigned flags)
464aaa36a97SAlex Deucher {
465890ee23fSChunming Zhou 	WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
466aaa36a97SAlex Deucher 
467aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
468aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, seq);
469aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
470aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, addr & 0xffffffff);
471aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
472aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
473aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
474aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0);
475aaa36a97SAlex Deucher 
476aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
477aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0);
478aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
479aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0);
480aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
481aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 2);
482aaa36a97SAlex Deucher }
483aaa36a97SAlex Deucher 
484aaa36a97SAlex Deucher /**
485aaa36a97SAlex Deucher  * uvd_v5_0_ring_test_ring - register write test
486aaa36a97SAlex Deucher  *
487aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
488aaa36a97SAlex Deucher  *
489aaa36a97SAlex Deucher  * Test if we can successfully write to the context register
490aaa36a97SAlex Deucher  */
491aaa36a97SAlex Deucher static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
492aaa36a97SAlex Deucher {
493aaa36a97SAlex Deucher 	struct amdgpu_device *adev = ring->adev;
494aaa36a97SAlex Deucher 	uint32_t tmp = 0;
495aaa36a97SAlex Deucher 	unsigned i;
496aaa36a97SAlex Deucher 	int r;
497aaa36a97SAlex Deucher 
498aaa36a97SAlex Deucher 	WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
499a27de35cSChristian König 	r = amdgpu_ring_alloc(ring, 3);
500dc9eeff8SChristian König 	if (r)
501aaa36a97SAlex Deucher 		return r;
502aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
503aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, 0xDEADBEEF);
504a27de35cSChristian König 	amdgpu_ring_commit(ring);
505aaa36a97SAlex Deucher 	for (i = 0; i < adev->usec_timeout; i++) {
506aaa36a97SAlex Deucher 		tmp = RREG32(mmUVD_CONTEXT_ID);
507aaa36a97SAlex Deucher 		if (tmp == 0xDEADBEEF)
508aaa36a97SAlex Deucher 			break;
509aaa36a97SAlex Deucher 		DRM_UDELAY(1);
510aaa36a97SAlex Deucher 	}
511aaa36a97SAlex Deucher 
512dc9eeff8SChristian König 	if (i >= adev->usec_timeout)
513dc9eeff8SChristian König 		r = -ETIMEDOUT;
514dc9eeff8SChristian König 
515aaa36a97SAlex Deucher 	return r;
516aaa36a97SAlex Deucher }
517aaa36a97SAlex Deucher 
518aaa36a97SAlex Deucher /**
519aaa36a97SAlex Deucher  * uvd_v5_0_ring_emit_ib - execute indirect buffer
520aaa36a97SAlex Deucher  *
521aaa36a97SAlex Deucher  * @ring: amdgpu_ring pointer
522aaa36a97SAlex Deucher  * @ib: indirect buffer to execute
523aaa36a97SAlex Deucher  *
524aaa36a97SAlex Deucher  * Write ring commands to execute the indirect buffer
525aaa36a97SAlex Deucher  */
526aaa36a97SAlex Deucher static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
52734955e03SRex Zhu 				  struct amdgpu_job *job,
528d88bf583SChristian König 				  struct amdgpu_ib *ib,
529c4c905ecSJack Xiao 				  uint32_t flags)
530aaa36a97SAlex Deucher {
531aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
532aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
533aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
534aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
535aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
536aaa36a97SAlex Deucher 	amdgpu_ring_write(ring, ib->length_dw);
537aaa36a97SAlex Deucher }
538aaa36a97SAlex Deucher 
5390232e306SLeo Liu static void uvd_v5_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
5400232e306SLeo Liu {
5410232e306SLeo Liu 	int i;
5420232e306SLeo Liu 
5430232e306SLeo Liu 	WARN_ON(ring->wptr % 2 || count % 2);
5440232e306SLeo Liu 
5450232e306SLeo Liu 	for (i = 0; i < count / 2; i++) {
5460232e306SLeo Liu 		amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
5470232e306SLeo Liu 		amdgpu_ring_write(ring, 0);
5480232e306SLeo Liu 	}
5490232e306SLeo Liu }
5500232e306SLeo Liu 
5515fc3aeebSyanyang1 static bool uvd_v5_0_is_idle(void *handle)
552aaa36a97SAlex Deucher {
5535fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5545fc3aeebSyanyang1 
555aaa36a97SAlex Deucher 	return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
556aaa36a97SAlex Deucher }
557aaa36a97SAlex Deucher 
5585fc3aeebSyanyang1 static int uvd_v5_0_wait_for_idle(void *handle)
559aaa36a97SAlex Deucher {
560aaa36a97SAlex Deucher 	unsigned i;
5615fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
562aaa36a97SAlex Deucher 
563aaa36a97SAlex Deucher 	for (i = 0; i < adev->usec_timeout; i++) {
564aaa36a97SAlex Deucher 		if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
565aaa36a97SAlex Deucher 			return 0;
566aaa36a97SAlex Deucher 	}
567aaa36a97SAlex Deucher 	return -ETIMEDOUT;
568aaa36a97SAlex Deucher }
569aaa36a97SAlex Deucher 
5705fc3aeebSyanyang1 static int uvd_v5_0_soft_reset(void *handle)
571aaa36a97SAlex Deucher {
5725fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5735fc3aeebSyanyang1 
574aaa36a97SAlex Deucher 	uvd_v5_0_stop(adev);
575aaa36a97SAlex Deucher 
576aaa36a97SAlex Deucher 	WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
577aaa36a97SAlex Deucher 			~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
578aaa36a97SAlex Deucher 	mdelay(5);
579aaa36a97SAlex Deucher 
580aaa36a97SAlex Deucher 	return uvd_v5_0_start(adev);
581aaa36a97SAlex Deucher }
582aaa36a97SAlex Deucher 
583aaa36a97SAlex Deucher static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
584aaa36a97SAlex Deucher 					struct amdgpu_irq_src *source,
585aaa36a97SAlex Deucher 					unsigned type,
586aaa36a97SAlex Deucher 					enum amdgpu_interrupt_state state)
587aaa36a97SAlex Deucher {
588aaa36a97SAlex Deucher 	// TODO
589aaa36a97SAlex Deucher 	return 0;
590aaa36a97SAlex Deucher }
591aaa36a97SAlex Deucher 
592aaa36a97SAlex Deucher static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
593aaa36a97SAlex Deucher 				      struct amdgpu_irq_src *source,
594aaa36a97SAlex Deucher 				      struct amdgpu_iv_entry *entry)
595aaa36a97SAlex Deucher {
596aaa36a97SAlex Deucher 	DRM_DEBUG("IH: UVD TRAP\n");
5972bb795f5SJames Zhu 	amdgpu_fence_process(&adev->uvd.inst->ring);
598aaa36a97SAlex Deucher 	return 0;
599aaa36a97SAlex Deucher }
600aaa36a97SAlex Deucher 
601809a6a62SRex Zhu static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
602be3ecca7STom St Denis {
603809a6a62SRex Zhu 	uint32_t data1, data3, suvd_flags;
604be3ecca7STom St Denis 
605be3ecca7STom St Denis 	data1 = RREG32(mmUVD_SUVD_CGC_GATE);
606809a6a62SRex Zhu 	data3 = RREG32(mmUVD_CGC_GATE);
607be3ecca7STom St Denis 
608be3ecca7STom St Denis 	suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
609be3ecca7STom St Denis 		     UVD_SUVD_CGC_GATE__SIT_MASK |
610be3ecca7STom St Denis 		     UVD_SUVD_CGC_GATE__SMP_MASK |
611be3ecca7STom St Denis 		     UVD_SUVD_CGC_GATE__SCM_MASK |
612be3ecca7STom St Denis 		     UVD_SUVD_CGC_GATE__SDB_MASK;
613be3ecca7STom St Denis 
614809a6a62SRex Zhu 	if (enable) {
615809a6a62SRex Zhu 		data3 |= (UVD_CGC_GATE__SYS_MASK     |
616809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_MASK      |
617809a6a62SRex Zhu 			UVD_CGC_GATE__MPEG2_MASK     |
618809a6a62SRex Zhu 			UVD_CGC_GATE__RBC_MASK       |
619809a6a62SRex Zhu 			UVD_CGC_GATE__LMI_MC_MASK    |
620809a6a62SRex Zhu 			UVD_CGC_GATE__IDCT_MASK      |
621809a6a62SRex Zhu 			UVD_CGC_GATE__MPRD_MASK      |
622809a6a62SRex Zhu 			UVD_CGC_GATE__MPC_MASK       |
623809a6a62SRex Zhu 			UVD_CGC_GATE__LBSI_MASK      |
624809a6a62SRex Zhu 			UVD_CGC_GATE__LRBBM_MASK     |
625809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_RE_MASK   |
626809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_CM_MASK   |
627809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_IT_MASK   |
628809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_DB_MASK   |
629809a6a62SRex Zhu 			UVD_CGC_GATE__UDEC_MP_MASK   |
630809a6a62SRex Zhu 			UVD_CGC_GATE__WCB_MASK       |
631809a6a62SRex Zhu 			UVD_CGC_GATE__JPEG_MASK      |
632809a6a62SRex Zhu 			UVD_CGC_GATE__SCPU_MASK);
6333c3a7e61SRex Zhu 		/* only in pg enabled, we can gate clock to vcpu*/
6343c3a7e61SRex Zhu 		if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
6353c3a7e61SRex Zhu 			data3 |= UVD_CGC_GATE__VCPU_MASK;
636809a6a62SRex Zhu 		data3 &= ~UVD_CGC_GATE__REGS_MASK;
637809a6a62SRex Zhu 		data1 |= suvd_flags;
638809a6a62SRex Zhu 	} else {
639809a6a62SRex Zhu 		data3 = 0;
640809a6a62SRex Zhu 		data1 = 0;
641809a6a62SRex Zhu 	}
642809a6a62SRex Zhu 
643809a6a62SRex Zhu 	WREG32(mmUVD_SUVD_CGC_GATE, data1);
644809a6a62SRex Zhu 	WREG32(mmUVD_CGC_GATE, data3);
645809a6a62SRex Zhu }
646809a6a62SRex Zhu 
647809a6a62SRex Zhu static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
648809a6a62SRex Zhu {
649809a6a62SRex Zhu 	uint32_t data, data2;
650809a6a62SRex Zhu 
651809a6a62SRex Zhu 	data = RREG32(mmUVD_CGC_CTRL);
652809a6a62SRex Zhu 	data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
653809a6a62SRex Zhu 
654809a6a62SRex Zhu 
655809a6a62SRex Zhu 	data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
656809a6a62SRex Zhu 		  UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
657809a6a62SRex Zhu 
658809a6a62SRex Zhu 
659be3ecca7STom St Denis 	data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
660be3ecca7STom St Denis 		(1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
661be3ecca7STom St Denis 		(4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
662be3ecca7STom St Denis 
663be3ecca7STom St Denis 	data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
664be3ecca7STom St Denis 			UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
665be3ecca7STom St Denis 			UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
666be3ecca7STom St Denis 			UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
667be3ecca7STom St Denis 			UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
668be3ecca7STom St Denis 			UVD_CGC_CTRL__SYS_MODE_MASK |
669be3ecca7STom St Denis 			UVD_CGC_CTRL__UDEC_MODE_MASK |
670be3ecca7STom St Denis 			UVD_CGC_CTRL__MPEG2_MODE_MASK |
671be3ecca7STom St Denis 			UVD_CGC_CTRL__REGS_MODE_MASK |
672be3ecca7STom St Denis 			UVD_CGC_CTRL__RBC_MODE_MASK |
673be3ecca7STom St Denis 			UVD_CGC_CTRL__LMI_MC_MODE_MASK |
674be3ecca7STom St Denis 			UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
675be3ecca7STom St Denis 			UVD_CGC_CTRL__IDCT_MODE_MASK |
676be3ecca7STom St Denis 			UVD_CGC_CTRL__MPRD_MODE_MASK |
677be3ecca7STom St Denis 			UVD_CGC_CTRL__MPC_MODE_MASK |
678be3ecca7STom St Denis 			UVD_CGC_CTRL__LBSI_MODE_MASK |
679be3ecca7STom St Denis 			UVD_CGC_CTRL__LRBBM_MODE_MASK |
680be3ecca7STom St Denis 			UVD_CGC_CTRL__WCB_MODE_MASK |
681be3ecca7STom St Denis 			UVD_CGC_CTRL__VCPU_MODE_MASK |
682be3ecca7STom St Denis 			UVD_CGC_CTRL__JPEG_MODE_MASK |
683be3ecca7STom St Denis 			UVD_CGC_CTRL__SCPU_MODE_MASK);
684be3ecca7STom St Denis 	data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
685be3ecca7STom St Denis 			UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
686be3ecca7STom St Denis 			UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
687be3ecca7STom St Denis 			UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
688be3ecca7STom St Denis 			UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
689be3ecca7STom St Denis 
690be3ecca7STom St Denis 	WREG32(mmUVD_CGC_CTRL, data);
691be3ecca7STom St Denis 	WREG32(mmUVD_SUVD_CGC_CTRL, data2);
692be3ecca7STom St Denis }
693be3ecca7STom St Denis 
694be3ecca7STom St Denis #if 0
695be3ecca7STom St Denis static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
696be3ecca7STom St Denis {
697be3ecca7STom St Denis 	uint32_t data, data1, cgc_flags, suvd_flags;
698be3ecca7STom St Denis 
699be3ecca7STom St Denis 	data = RREG32(mmUVD_CGC_GATE);
700be3ecca7STom St Denis 	data1 = RREG32(mmUVD_SUVD_CGC_GATE);
701be3ecca7STom St Denis 
702be3ecca7STom St Denis 	cgc_flags = UVD_CGC_GATE__SYS_MASK |
703be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_MASK |
704be3ecca7STom St Denis 				UVD_CGC_GATE__MPEG2_MASK |
705be3ecca7STom St Denis 				UVD_CGC_GATE__RBC_MASK |
706be3ecca7STom St Denis 				UVD_CGC_GATE__LMI_MC_MASK |
707be3ecca7STom St Denis 				UVD_CGC_GATE__IDCT_MASK |
708be3ecca7STom St Denis 				UVD_CGC_GATE__MPRD_MASK |
709be3ecca7STom St Denis 				UVD_CGC_GATE__MPC_MASK |
710be3ecca7STom St Denis 				UVD_CGC_GATE__LBSI_MASK |
711be3ecca7STom St Denis 				UVD_CGC_GATE__LRBBM_MASK |
712be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_RE_MASK |
713be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_CM_MASK |
714be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_IT_MASK |
715be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_DB_MASK |
716be3ecca7STom St Denis 				UVD_CGC_GATE__UDEC_MP_MASK |
717be3ecca7STom St Denis 				UVD_CGC_GATE__WCB_MASK |
718be3ecca7STom St Denis 				UVD_CGC_GATE__VCPU_MASK |
719be3ecca7STom St Denis 				UVD_CGC_GATE__SCPU_MASK;
720be3ecca7STom St Denis 
721be3ecca7STom St Denis 	suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
722be3ecca7STom St Denis 				UVD_SUVD_CGC_GATE__SIT_MASK |
723be3ecca7STom St Denis 				UVD_SUVD_CGC_GATE__SMP_MASK |
724be3ecca7STom St Denis 				UVD_SUVD_CGC_GATE__SCM_MASK |
725be3ecca7STom St Denis 				UVD_SUVD_CGC_GATE__SDB_MASK;
726be3ecca7STom St Denis 
727be3ecca7STom St Denis 	data |= cgc_flags;
728be3ecca7STom St Denis 	data1 |= suvd_flags;
729be3ecca7STom St Denis 
730be3ecca7STom St Denis 	WREG32(mmUVD_CGC_GATE, data);
731be3ecca7STom St Denis 	WREG32(mmUVD_SUVD_CGC_GATE, data1);
732be3ecca7STom St Denis }
733be3ecca7STom St Denis #endif
734be3ecca7STom St Denis 
735809a6a62SRex Zhu static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
736809a6a62SRex Zhu 				 bool enable)
737809a6a62SRex Zhu {
738809a6a62SRex Zhu 	u32 orig, data;
739809a6a62SRex Zhu 
740809a6a62SRex Zhu 	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
741809a6a62SRex Zhu 		data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
742809a6a62SRex Zhu 		data |= 0xfff;
743809a6a62SRex Zhu 		WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
744809a6a62SRex Zhu 
745809a6a62SRex Zhu 		orig = data = RREG32(mmUVD_CGC_CTRL);
746809a6a62SRex Zhu 		data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
747809a6a62SRex Zhu 		if (orig != data)
748809a6a62SRex Zhu 			WREG32(mmUVD_CGC_CTRL, data);
749809a6a62SRex Zhu 	} else {
750809a6a62SRex Zhu 		data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
751809a6a62SRex Zhu 		data &= ~0xfff;
752809a6a62SRex Zhu 		WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
753809a6a62SRex Zhu 
754809a6a62SRex Zhu 		orig = data = RREG32(mmUVD_CGC_CTRL);
755809a6a62SRex Zhu 		data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
756809a6a62SRex Zhu 		if (orig != data)
757809a6a62SRex Zhu 			WREG32(mmUVD_CGC_CTRL, data);
758809a6a62SRex Zhu 	}
759809a6a62SRex Zhu }
7604be5097cSRex Zhu 
7615fc3aeebSyanyang1 static int uvd_v5_0_set_clockgating_state(void *handle,
7625fc3aeebSyanyang1 					  enum amd_clockgating_state state)
763aaa36a97SAlex Deucher {
76435e5912dSAlex Deucher 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
765be3ecca7STom St Denis 	bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
76635e5912dSAlex Deucher 
767be3ecca7STom St Denis 	if (enable) {
768be3ecca7STom St Denis 		/* wait for STATUS to clear */
769be3ecca7STom St Denis 		if (uvd_v5_0_wait_for_idle(handle))
770be3ecca7STom St Denis 			return -EBUSY;
771809a6a62SRex Zhu 		uvd_v5_0_enable_clock_gating(adev, true);
772be3ecca7STom St Denis 
773be3ecca7STom St Denis 		/* enable HW gates because UVD is idle */
774be3ecca7STom St Denis /*		uvd_v5_0_set_hw_clock_gating(adev); */
775809a6a62SRex Zhu 	} else {
776809a6a62SRex Zhu 		uvd_v5_0_enable_clock_gating(adev, false);
777be3ecca7STom St Denis 	}
778be3ecca7STom St Denis 
779809a6a62SRex Zhu 	uvd_v5_0_set_sw_clock_gating(adev);
780aaa36a97SAlex Deucher 	return 0;
781aaa36a97SAlex Deucher }
782aaa36a97SAlex Deucher 
7835fc3aeebSyanyang1 static int uvd_v5_0_set_powergating_state(void *handle,
7845fc3aeebSyanyang1 					  enum amd_powergating_state state)
785aaa36a97SAlex Deucher {
786aaa36a97SAlex Deucher 	/* This doesn't actually powergate the UVD block.
787aaa36a97SAlex Deucher 	 * That's done in the dpm code via the SMC.  This
788aaa36a97SAlex Deucher 	 * just re-inits the block as necessary.  The actual
789aaa36a97SAlex Deucher 	 * gating still happens in the dpm code.  We should
790aaa36a97SAlex Deucher 	 * revisit this when there is a cleaner line between
791aaa36a97SAlex Deucher 	 * the smc and the hw blocks
792aaa36a97SAlex Deucher 	 */
7935fc3aeebSyanyang1 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
794c8781f56SHuang Rui 	int ret = 0;
7955fc3aeebSyanyang1 
7965fc3aeebSyanyang1 	if (state == AMD_PG_STATE_GATE) {
797aaa36a97SAlex Deucher 		uvd_v5_0_stop(adev);
798aaa36a97SAlex Deucher 	} else {
799c8781f56SHuang Rui 		ret = uvd_v5_0_start(adev);
800c8781f56SHuang Rui 		if (ret)
801c8781f56SHuang Rui 			goto out;
802aaa36a97SAlex Deucher 	}
803c8781f56SHuang Rui 
804c8781f56SHuang Rui out:
805c8781f56SHuang Rui 	return ret;
806c8781f56SHuang Rui }
807c8781f56SHuang Rui 
808c8781f56SHuang Rui static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
809c8781f56SHuang Rui {
810c8781f56SHuang Rui 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
811c8781f56SHuang Rui 	int data;
812c8781f56SHuang Rui 
813c8781f56SHuang Rui 	mutex_lock(&adev->pm.mutex);
814c8781f56SHuang Rui 
815254cd2e0SRex Zhu 	if (RREG32_SMC(ixCURRENT_PG_STATUS) &
816254cd2e0SRex Zhu 				CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
817c8781f56SHuang Rui 		DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
818c8781f56SHuang Rui 		goto out;
819c8781f56SHuang Rui 	}
820c8781f56SHuang Rui 
821c8781f56SHuang Rui 	/* AMD_CG_SUPPORT_UVD_MGCG */
822c8781f56SHuang Rui 	data = RREG32(mmUVD_CGC_CTRL);
823c8781f56SHuang Rui 	if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
824c8781f56SHuang Rui 		*flags |= AMD_CG_SUPPORT_UVD_MGCG;
825c8781f56SHuang Rui 
826c8781f56SHuang Rui out:
827c8781f56SHuang Rui 	mutex_unlock(&adev->pm.mutex);
828aaa36a97SAlex Deucher }
829aaa36a97SAlex Deucher 
830a1255107SAlex Deucher static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
83188a907d6STom St Denis 	.name = "uvd_v5_0",
832aaa36a97SAlex Deucher 	.early_init = uvd_v5_0_early_init,
833aaa36a97SAlex Deucher 	.late_init = NULL,
834aaa36a97SAlex Deucher 	.sw_init = uvd_v5_0_sw_init,
835aaa36a97SAlex Deucher 	.sw_fini = uvd_v5_0_sw_fini,
836aaa36a97SAlex Deucher 	.hw_init = uvd_v5_0_hw_init,
837aaa36a97SAlex Deucher 	.hw_fini = uvd_v5_0_hw_fini,
838aaa36a97SAlex Deucher 	.suspend = uvd_v5_0_suspend,
839aaa36a97SAlex Deucher 	.resume = uvd_v5_0_resume,
840aaa36a97SAlex Deucher 	.is_idle = uvd_v5_0_is_idle,
841aaa36a97SAlex Deucher 	.wait_for_idle = uvd_v5_0_wait_for_idle,
842aaa36a97SAlex Deucher 	.soft_reset = uvd_v5_0_soft_reset,
843aaa36a97SAlex Deucher 	.set_clockgating_state = uvd_v5_0_set_clockgating_state,
844aaa36a97SAlex Deucher 	.set_powergating_state = uvd_v5_0_set_powergating_state,
845c8781f56SHuang Rui 	.get_clockgating_state = uvd_v5_0_get_clockgating_state,
846aaa36a97SAlex Deucher };
847aaa36a97SAlex Deucher 
848aaa36a97SAlex Deucher static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
84921cd942eSChristian König 	.type = AMDGPU_RING_TYPE_UVD,
85079887142SChristian König 	.align_mask = 0xf,
851536fbf94SKen Wang 	.support_64bit_ptrs = false,
8527ee250b1SLeo Liu 	.no_user_fence = true,
853aaa36a97SAlex Deucher 	.get_rptr = uvd_v5_0_ring_get_rptr,
854aaa36a97SAlex Deucher 	.get_wptr = uvd_v5_0_ring_get_wptr,
855aaa36a97SAlex Deucher 	.set_wptr = uvd_v5_0_ring_set_wptr,
856aaa36a97SAlex Deucher 	.parse_cs = amdgpu_uvd_ring_parse_cs,
857e12f3d7aSChristian König 	.emit_frame_size =
858e12f3d7aSChristian König 		14, /* uvd_v5_0_ring_emit_fence  x1 no user fence */
859e12f3d7aSChristian König 	.emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
860aaa36a97SAlex Deucher 	.emit_ib = uvd_v5_0_ring_emit_ib,
861aaa36a97SAlex Deucher 	.emit_fence = uvd_v5_0_ring_emit_fence,
862aaa36a97SAlex Deucher 	.test_ring = uvd_v5_0_ring_test_ring,
8638de190c9SChristian König 	.test_ib = amdgpu_uvd_ring_test_ib,
8640232e306SLeo Liu 	.insert_nop = uvd_v5_0_ring_insert_nop,
8659e5d5309SChristian König 	.pad_ib = amdgpu_ring_generic_pad_ib,
866c4120d55SChristian König 	.begin_use = amdgpu_uvd_ring_begin_use,
867c4120d55SChristian König 	.end_use = amdgpu_uvd_ring_end_use,
868aaa36a97SAlex Deucher };
869aaa36a97SAlex Deucher 
870aaa36a97SAlex Deucher static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
871aaa36a97SAlex Deucher {
8722bb795f5SJames Zhu 	adev->uvd.inst->ring.funcs = &uvd_v5_0_ring_funcs;
873aaa36a97SAlex Deucher }
874aaa36a97SAlex Deucher 
875aaa36a97SAlex Deucher static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
876aaa36a97SAlex Deucher 	.set = uvd_v5_0_set_interrupt_state,
877aaa36a97SAlex Deucher 	.process = uvd_v5_0_process_interrupt,
878aaa36a97SAlex Deucher };
879aaa36a97SAlex Deucher 
880aaa36a97SAlex Deucher static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
881aaa36a97SAlex Deucher {
8822bb795f5SJames Zhu 	adev->uvd.inst->irq.num_types = 1;
8832bb795f5SJames Zhu 	adev->uvd.inst->irq.funcs = &uvd_v5_0_irq_funcs;
884aaa36a97SAlex Deucher }
885a1255107SAlex Deucher 
886a1255107SAlex Deucher const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
887a1255107SAlex Deucher {
888a1255107SAlex Deucher 		.type = AMD_IP_BLOCK_TYPE_UVD,
889a1255107SAlex Deucher 		.major = 5,
890a1255107SAlex Deucher 		.minor = 0,
891a1255107SAlex Deucher 		.rev = 0,
892a1255107SAlex Deucher 		.funcs = &uvd_v5_0_ip_funcs,
893a1255107SAlex Deucher };
894