1d1ffa512SHawking Zhang /*
2d1ffa512SHawking Zhang  * Copyright 2020 Advanced Micro Devices, Inc.
3d1ffa512SHawking Zhang  *
4d1ffa512SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5d1ffa512SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6d1ffa512SHawking Zhang  * to deal in the Software without restriction, including without limitation
7d1ffa512SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8d1ffa512SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9d1ffa512SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10d1ffa512SHawking Zhang  *
11d1ffa512SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12d1ffa512SHawking Zhang  * all copies or substantial portions of the Software.
13d1ffa512SHawking Zhang  *
14d1ffa512SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15d1ffa512SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16d1ffa512SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17d1ffa512SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18d1ffa512SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19d1ffa512SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20d1ffa512SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21d1ffa512SHawking Zhang  *
22d1ffa512SHawking Zhang  */
23d1ffa512SHawking Zhang #include "amdgpu.h"
24d1ffa512SHawking Zhang #include "smuio_v11_0.h"
25d1ffa512SHawking Zhang #include "smuio/smuio_11_0_0_offset.h"
26d1ffa512SHawking Zhang #include "smuio/smuio_11_0_0_sh_mask.h"
27d1ffa512SHawking Zhang 
smuio_v11_0_get_rom_index_offset(struct amdgpu_device * adev)28d1ffa512SHawking Zhang static u32 smuio_v11_0_get_rom_index_offset(struct amdgpu_device *adev)
29d1ffa512SHawking Zhang {
30d1ffa512SHawking Zhang 	return SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX);
31d1ffa512SHawking Zhang }
32d1ffa512SHawking Zhang 
smuio_v11_0_get_rom_data_offset(struct amdgpu_device * adev)33d1ffa512SHawking Zhang static u32 smuio_v11_0_get_rom_data_offset(struct amdgpu_device *adev)
34d1ffa512SHawking Zhang {
35d1ffa512SHawking Zhang 	return SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA);
36d1ffa512SHawking Zhang }
37d1ffa512SHawking Zhang 
smuio_v11_0_update_rom_clock_gating(struct amdgpu_device * adev,bool enable)381c990e78SHawking Zhang static void smuio_v11_0_update_rom_clock_gating(struct amdgpu_device *adev, bool enable)
39d1ffa512SHawking Zhang {
40d1ffa512SHawking Zhang 	u32 def, data;
41d1ffa512SHawking Zhang 
42d1ffa512SHawking Zhang 	/* enable/disable ROM CG is not supported on APU */
43d1ffa512SHawking Zhang 	if (adev->flags & AMD_IS_APU)
44d1ffa512SHawking Zhang 		return;
45d1ffa512SHawking Zhang 
46754e9883SEvan Quan 	if (!(adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
47754e9883SEvan Quan 		return;
48754e9883SEvan Quan 
49d1ffa512SHawking Zhang 	def = data = RREG32_SOC15(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0);
50d1ffa512SHawking Zhang 
51754e9883SEvan Quan 	if (enable)
52d1ffa512SHawking Zhang 		data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
53d1ffa512SHawking Zhang 			CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
54d1ffa512SHawking Zhang 	else
55d1ffa512SHawking Zhang 		data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
56d1ffa512SHawking Zhang 			CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
57d1ffa512SHawking Zhang 
58d1ffa512SHawking Zhang 	if (def != data)
59d1ffa512SHawking Zhang 		WREG32_SOC15(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0, data);
60d1ffa512SHawking Zhang }
61d1ffa512SHawking Zhang 
smuio_v11_0_get_clock_gating_state(struct amdgpu_device * adev,u64 * flags)62*25faeddcSEvan Quan static void smuio_v11_0_get_clock_gating_state(struct amdgpu_device *adev, u64 *flags)
63d1ffa512SHawking Zhang {
64d1ffa512SHawking Zhang 	u32 data;
65d1ffa512SHawking Zhang 
66d1ffa512SHawking Zhang 	/* CGTT_ROM_CLK_CTRL0 is not available for APU */
67d1ffa512SHawking Zhang 	if (adev->flags & AMD_IS_APU)
68d1ffa512SHawking Zhang 		return;
69d1ffa512SHawking Zhang 
70d1ffa512SHawking Zhang 	data = RREG32_SOC15(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0);
71d1ffa512SHawking Zhang 	if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
72d1ffa512SHawking Zhang 		*flags |= AMD_CG_SUPPORT_ROM_MGCG;
73d1ffa512SHawking Zhang }
74d1ffa512SHawking Zhang 
75d1ffa512SHawking Zhang const struct amdgpu_smuio_funcs smuio_v11_0_funcs = {
76d1ffa512SHawking Zhang 	.get_rom_index_offset = smuio_v11_0_get_rom_index_offset,
77d1ffa512SHawking Zhang 	.get_rom_data_offset = smuio_v11_0_get_rom_data_offset,
78d1ffa512SHawking Zhang 	.update_rom_clock_gating = smuio_v11_0_update_rom_clock_gating,
79d1ffa512SHawking Zhang 	.get_clock_gating_state = smuio_v11_0_get_clock_gating_state,
80d1ffa512SHawking Zhang };
81