1 /* 2 * Copyright 2020 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 #include <drm/drm_drv.h> 24 #include <linux/vmalloc.h> 25 #include "amdgpu.h" 26 #include "amdgpu_psp.h" 27 #include "amdgpu_ucode.h" 28 #include "soc15_common.h" 29 #include "psp_v13_0.h" 30 31 #include "mp/mp_13_0_2_offset.h" 32 #include "mp/mp_13_0_2_sh_mask.h" 33 34 MODULE_FIRMWARE("amdgpu/aldebaran_sos.bin"); 35 MODULE_FIRMWARE("amdgpu/aldebaran_ta.bin"); 36 MODULE_FIRMWARE("amdgpu/aldebaran_cap.bin"); 37 MODULE_FIRMWARE("amdgpu/yellow_carp_toc.bin"); 38 MODULE_FIRMWARE("amdgpu/yellow_carp_ta.bin"); 39 MODULE_FIRMWARE("amdgpu/psp_13_0_5_toc.bin"); 40 MODULE_FIRMWARE("amdgpu/psp_13_0_5_ta.bin"); 41 MODULE_FIRMWARE("amdgpu/psp_13_0_8_toc.bin"); 42 MODULE_FIRMWARE("amdgpu/psp_13_0_8_ta.bin"); 43 MODULE_FIRMWARE("amdgpu/psp_13_0_0_sos.bin"); 44 MODULE_FIRMWARE("amdgpu/psp_13_0_0_ta.bin"); 45 MODULE_FIRMWARE("amdgpu/psp_13_0_7_sos.bin"); 46 MODULE_FIRMWARE("amdgpu/psp_13_0_7_ta.bin"); 47 MODULE_FIRMWARE("amdgpu/psp_13_0_10_sos.bin"); 48 MODULE_FIRMWARE("amdgpu/psp_13_0_10_ta.bin"); 49 50 /* For large FW files the time to complete can be very long */ 51 #define USBC_PD_POLLING_LIMIT_S 240 52 53 /* Read USB-PD from LFB */ 54 #define GFX_CMD_USB_PD_USE_LFB 0x480 55 56 /* VBIOS gfl defines */ 57 #define MBOX_READY_MASK 0x80000000 58 #define MBOX_STATUS_MASK 0x0000FFFF 59 #define MBOX_COMMAND_MASK 0x00FF0000 60 #define MBOX_READY_FLAG 0x80000000 61 #define C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_LO 0x2 62 #define C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_HI 0x3 63 #define C2PMSG_CMD_SPI_UPDATE_FLASH_IMAGE 0x4 64 65 /* memory training timeout define */ 66 #define MEM_TRAIN_SEND_MSG_TIMEOUT_US 3000000 67 68 static int psp_v13_0_init_microcode(struct psp_context *psp) 69 { 70 struct amdgpu_device *adev = psp->adev; 71 const char *chip_name; 72 char ucode_prefix[30]; 73 int err = 0; 74 75 switch (adev->ip_versions[MP0_HWIP][0]) { 76 case IP_VERSION(13, 0, 2): 77 chip_name = "aldebaran"; 78 break; 79 case IP_VERSION(13, 0, 1): 80 case IP_VERSION(13, 0, 3): 81 chip_name = "yellow_carp"; 82 break; 83 default: 84 amdgpu_ucode_ip_version_decode(adev, MP0_HWIP, ucode_prefix, sizeof(ucode_prefix)); 85 chip_name = ucode_prefix; 86 break; 87 } 88 89 switch (adev->ip_versions[MP0_HWIP][0]) { 90 case IP_VERSION(13, 0, 2): 91 err = psp_init_sos_microcode(psp, chip_name); 92 if (err) 93 return err; 94 /* It's not necessary to load ras ta on Guest side */ 95 if (!amdgpu_sriov_vf(adev)) { 96 err = psp_init_ta_microcode(&adev->psp, chip_name); 97 if (err) 98 return err; 99 } 100 break; 101 case IP_VERSION(13, 0, 1): 102 case IP_VERSION(13, 0, 3): 103 case IP_VERSION(13, 0, 5): 104 case IP_VERSION(13, 0, 8): 105 err = psp_init_toc_microcode(psp, chip_name); 106 if (err) 107 return err; 108 err = psp_init_ta_microcode(psp, chip_name); 109 if (err) 110 return err; 111 break; 112 case IP_VERSION(13, 0, 0): 113 case IP_VERSION(13, 0, 7): 114 case IP_VERSION(13, 0, 10): 115 err = psp_init_sos_microcode(psp, chip_name); 116 if (err) 117 return err; 118 /* It's not necessary to load ras ta on Guest side */ 119 err = psp_init_ta_microcode(psp, chip_name); 120 if (err) 121 return err; 122 break; 123 default: 124 BUG(); 125 } 126 127 return 0; 128 } 129 130 static bool psp_v13_0_is_sos_alive(struct psp_context *psp) 131 { 132 struct amdgpu_device *adev = psp->adev; 133 uint32_t sol_reg; 134 135 sol_reg = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_81); 136 137 return sol_reg != 0x0; 138 } 139 140 static int psp_v13_0_wait_for_bootloader(struct psp_context *psp) 141 { 142 struct amdgpu_device *adev = psp->adev; 143 144 int ret; 145 int retry_loop; 146 147 for (retry_loop = 0; retry_loop < 10; retry_loop++) { 148 /* Wait for bootloader to signify that is 149 ready having bit 31 of C2PMSG_35 set to 1 */ 150 ret = psp_wait_for(psp, 151 SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_35), 152 0x80000000, 153 0x80000000, 154 false); 155 156 if (ret == 0) 157 return 0; 158 } 159 160 return ret; 161 } 162 163 static int psp_v13_0_bootloader_load_component(struct psp_context *psp, 164 struct psp_bin_desc *bin_desc, 165 enum psp_bootloader_cmd bl_cmd) 166 { 167 int ret; 168 uint32_t psp_gfxdrv_command_reg = 0; 169 struct amdgpu_device *adev = psp->adev; 170 171 /* Check tOS sign of life register to confirm sys driver and sOS 172 * are already been loaded. 173 */ 174 if (psp_v13_0_is_sos_alive(psp)) 175 return 0; 176 177 ret = psp_v13_0_wait_for_bootloader(psp); 178 if (ret) 179 return ret; 180 181 memset(psp->fw_pri_buf, 0, PSP_1_MEG); 182 183 /* Copy PSP KDB binary to memory */ 184 memcpy(psp->fw_pri_buf, bin_desc->start_addr, bin_desc->size_bytes); 185 186 /* Provide the PSP KDB to bootloader */ 187 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_36, 188 (uint32_t)(psp->fw_pri_mc_addr >> 20)); 189 psp_gfxdrv_command_reg = bl_cmd; 190 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35, 191 psp_gfxdrv_command_reg); 192 193 ret = psp_v13_0_wait_for_bootloader(psp); 194 195 return ret; 196 } 197 198 static int psp_v13_0_bootloader_load_kdb(struct psp_context *psp) 199 { 200 return psp_v13_0_bootloader_load_component(psp, &psp->kdb, PSP_BL__LOAD_KEY_DATABASE); 201 } 202 203 static int psp_v13_0_bootloader_load_spl(struct psp_context *psp) 204 { 205 return psp_v13_0_bootloader_load_component(psp, &psp->kdb, PSP_BL__LOAD_TOS_SPL_TABLE); 206 } 207 208 static int psp_v13_0_bootloader_load_sysdrv(struct psp_context *psp) 209 { 210 return psp_v13_0_bootloader_load_component(psp, &psp->sys, PSP_BL__LOAD_SYSDRV); 211 } 212 213 static int psp_v13_0_bootloader_load_soc_drv(struct psp_context *psp) 214 { 215 return psp_v13_0_bootloader_load_component(psp, &psp->soc_drv, PSP_BL__LOAD_SOCDRV); 216 } 217 218 static int psp_v13_0_bootloader_load_intf_drv(struct psp_context *psp) 219 { 220 return psp_v13_0_bootloader_load_component(psp, &psp->intf_drv, PSP_BL__LOAD_INTFDRV); 221 } 222 223 static int psp_v13_0_bootloader_load_dbg_drv(struct psp_context *psp) 224 { 225 return psp_v13_0_bootloader_load_component(psp, &psp->dbg_drv, PSP_BL__LOAD_DBGDRV); 226 } 227 228 static int psp_v13_0_bootloader_load_ras_drv(struct psp_context *psp) 229 { 230 return psp_v13_0_bootloader_load_component(psp, &psp->ras_drv, PSP_BL__LOAD_RASDRV); 231 } 232 233 234 static int psp_v13_0_bootloader_load_sos(struct psp_context *psp) 235 { 236 int ret; 237 unsigned int psp_gfxdrv_command_reg = 0; 238 struct amdgpu_device *adev = psp->adev; 239 240 /* Check sOS sign of life register to confirm sys driver and sOS 241 * are already been loaded. 242 */ 243 if (psp_v13_0_is_sos_alive(psp)) 244 return 0; 245 246 ret = psp_v13_0_wait_for_bootloader(psp); 247 if (ret) 248 return ret; 249 250 memset(psp->fw_pri_buf, 0, PSP_1_MEG); 251 252 /* Copy Secure OS binary to PSP memory */ 253 memcpy(psp->fw_pri_buf, psp->sos.start_addr, psp->sos.size_bytes); 254 255 /* Provide the PSP secure OS to bootloader */ 256 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_36, 257 (uint32_t)(psp->fw_pri_mc_addr >> 20)); 258 psp_gfxdrv_command_reg = PSP_BL__LOAD_SOSDRV; 259 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35, 260 psp_gfxdrv_command_reg); 261 262 /* there might be handshake issue with hardware which needs delay */ 263 mdelay(20); 264 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_81), 265 RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_81), 266 0, true); 267 268 return ret; 269 } 270 271 static int psp_v13_0_ring_stop(struct psp_context *psp, 272 enum psp_ring_type ring_type) 273 { 274 int ret = 0; 275 struct amdgpu_device *adev = psp->adev; 276 277 if (amdgpu_sriov_vf(adev)) { 278 /* Write the ring destroy command*/ 279 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_101, 280 GFX_CTRL_CMD_ID_DESTROY_GPCOM_RING); 281 /* there might be handshake issue with hardware which needs delay */ 282 mdelay(20); 283 /* Wait for response flag (bit 31) */ 284 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_101), 285 0x80000000, 0x80000000, false); 286 } else { 287 /* Write the ring destroy command*/ 288 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_64, 289 GFX_CTRL_CMD_ID_DESTROY_RINGS); 290 /* there might be handshake issue with hardware which needs delay */ 291 mdelay(20); 292 /* Wait for response flag (bit 31) */ 293 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_64), 294 0x80000000, 0x80000000, false); 295 } 296 297 return ret; 298 } 299 300 static int psp_v13_0_ring_create(struct psp_context *psp, 301 enum psp_ring_type ring_type) 302 { 303 int ret = 0; 304 unsigned int psp_ring_reg = 0; 305 struct psp_ring *ring = &psp->km_ring; 306 struct amdgpu_device *adev = psp->adev; 307 308 if (amdgpu_sriov_vf(adev)) { 309 ret = psp_v13_0_ring_stop(psp, ring_type); 310 if (ret) { 311 DRM_ERROR("psp_v13_0_ring_stop_sriov failed!\n"); 312 return ret; 313 } 314 315 /* Write low address of the ring to C2PMSG_102 */ 316 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr); 317 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_102, psp_ring_reg); 318 /* Write high address of the ring to C2PMSG_103 */ 319 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr); 320 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_103, psp_ring_reg); 321 322 /* Write the ring initialization command to C2PMSG_101 */ 323 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_101, 324 GFX_CTRL_CMD_ID_INIT_GPCOM_RING); 325 326 /* there might be handshake issue with hardware which needs delay */ 327 mdelay(20); 328 329 /* Wait for response flag (bit 31) in C2PMSG_101 */ 330 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_101), 331 0x80000000, 0x8000FFFF, false); 332 333 } else { 334 /* Wait for sOS ready for ring creation */ 335 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_64), 336 0x80000000, 0x80000000, false); 337 if (ret) { 338 DRM_ERROR("Failed to wait for trust OS ready for ring creation\n"); 339 return ret; 340 } 341 342 /* Write low address of the ring to C2PMSG_69 */ 343 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr); 344 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_69, psp_ring_reg); 345 /* Write high address of the ring to C2PMSG_70 */ 346 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr); 347 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_70, psp_ring_reg); 348 /* Write size of ring to C2PMSG_71 */ 349 psp_ring_reg = ring->ring_size; 350 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_71, psp_ring_reg); 351 /* Write the ring initialization command to C2PMSG_64 */ 352 psp_ring_reg = ring_type; 353 psp_ring_reg = psp_ring_reg << 16; 354 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_64, psp_ring_reg); 355 356 /* there might be handshake issue with hardware which needs delay */ 357 mdelay(20); 358 359 /* Wait for response flag (bit 31) in C2PMSG_64 */ 360 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_64), 361 0x80000000, 0x8000FFFF, false); 362 } 363 364 return ret; 365 } 366 367 static int psp_v13_0_ring_destroy(struct psp_context *psp, 368 enum psp_ring_type ring_type) 369 { 370 int ret = 0; 371 struct psp_ring *ring = &psp->km_ring; 372 struct amdgpu_device *adev = psp->adev; 373 374 ret = psp_v13_0_ring_stop(psp, ring_type); 375 if (ret) 376 DRM_ERROR("Fail to stop psp ring\n"); 377 378 amdgpu_bo_free_kernel(&adev->firmware.rbuf, 379 &ring->ring_mem_mc_addr, 380 (void **)&ring->ring_mem); 381 382 return ret; 383 } 384 385 static uint32_t psp_v13_0_ring_get_wptr(struct psp_context *psp) 386 { 387 uint32_t data; 388 struct amdgpu_device *adev = psp->adev; 389 390 if (amdgpu_sriov_vf(adev)) 391 data = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_102); 392 else 393 data = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_67); 394 395 return data; 396 } 397 398 static void psp_v13_0_ring_set_wptr(struct psp_context *psp, uint32_t value) 399 { 400 struct amdgpu_device *adev = psp->adev; 401 402 if (amdgpu_sriov_vf(adev)) { 403 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_102, value); 404 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_101, 405 GFX_CTRL_CMD_ID_CONSUME_CMD); 406 } else 407 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_67, value); 408 } 409 410 static int psp_v13_0_memory_training_send_msg(struct psp_context *psp, int msg) 411 { 412 int ret; 413 int i; 414 uint32_t data_32; 415 int max_wait; 416 struct amdgpu_device *adev = psp->adev; 417 418 data_32 = (psp->mem_train_ctx.c2p_train_data_offset >> 20); 419 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_36, data_32); 420 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35, msg); 421 422 max_wait = MEM_TRAIN_SEND_MSG_TIMEOUT_US / adev->usec_timeout; 423 for (i = 0; i < max_wait; i++) { 424 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_35), 425 0x80000000, 0x80000000, false); 426 if (ret == 0) 427 break; 428 } 429 if (i < max_wait) 430 ret = 0; 431 else 432 ret = -ETIME; 433 434 dev_dbg(adev->dev, "training %s %s, cost %d @ %d ms\n", 435 (msg == PSP_BL__DRAM_SHORT_TRAIN) ? "short" : "long", 436 (ret == 0) ? "succeed" : "failed", 437 i, adev->usec_timeout/1000); 438 return ret; 439 } 440 441 442 static int psp_v13_0_memory_training(struct psp_context *psp, uint32_t ops) 443 { 444 struct psp_memory_training_context *ctx = &psp->mem_train_ctx; 445 uint32_t *pcache = (uint32_t *)ctx->sys_cache; 446 struct amdgpu_device *adev = psp->adev; 447 uint32_t p2c_header[4]; 448 uint32_t sz; 449 void *buf; 450 int ret, idx; 451 452 if (ctx->init == PSP_MEM_TRAIN_NOT_SUPPORT) { 453 dev_dbg(adev->dev, "Memory training is not supported.\n"); 454 return 0; 455 } else if (ctx->init != PSP_MEM_TRAIN_INIT_SUCCESS) { 456 dev_err(adev->dev, "Memory training initialization failure.\n"); 457 return -EINVAL; 458 } 459 460 if (psp_v13_0_is_sos_alive(psp)) { 461 dev_dbg(adev->dev, "SOS is alive, skip memory training.\n"); 462 return 0; 463 } 464 465 amdgpu_device_vram_access(adev, ctx->p2c_train_data_offset, p2c_header, sizeof(p2c_header), false); 466 dev_dbg(adev->dev, "sys_cache[%08x,%08x,%08x,%08x] p2c_header[%08x,%08x,%08x,%08x]\n", 467 pcache[0], pcache[1], pcache[2], pcache[3], 468 p2c_header[0], p2c_header[1], p2c_header[2], p2c_header[3]); 469 470 if (ops & PSP_MEM_TRAIN_SEND_SHORT_MSG) { 471 dev_dbg(adev->dev, "Short training depends on restore.\n"); 472 ops |= PSP_MEM_TRAIN_RESTORE; 473 } 474 475 if ((ops & PSP_MEM_TRAIN_RESTORE) && 476 pcache[0] != MEM_TRAIN_SYSTEM_SIGNATURE) { 477 dev_dbg(adev->dev, "sys_cache[0] is invalid, restore depends on save.\n"); 478 ops |= PSP_MEM_TRAIN_SAVE; 479 } 480 481 if (p2c_header[0] == MEM_TRAIN_SYSTEM_SIGNATURE && 482 !(pcache[0] == MEM_TRAIN_SYSTEM_SIGNATURE && 483 pcache[3] == p2c_header[3])) { 484 dev_dbg(adev->dev, "sys_cache is invalid or out-of-date, need save training data to sys_cache.\n"); 485 ops |= PSP_MEM_TRAIN_SAVE; 486 } 487 488 if ((ops & PSP_MEM_TRAIN_SAVE) && 489 p2c_header[0] != MEM_TRAIN_SYSTEM_SIGNATURE) { 490 dev_dbg(adev->dev, "p2c_header[0] is invalid, save depends on long training.\n"); 491 ops |= PSP_MEM_TRAIN_SEND_LONG_MSG; 492 } 493 494 if (ops & PSP_MEM_TRAIN_SEND_LONG_MSG) { 495 ops &= ~PSP_MEM_TRAIN_SEND_SHORT_MSG; 496 ops |= PSP_MEM_TRAIN_SAVE; 497 } 498 499 dev_dbg(adev->dev, "Memory training ops:%x.\n", ops); 500 501 if (ops & PSP_MEM_TRAIN_SEND_LONG_MSG) { 502 /* 503 * Long training will encroach a certain amount on the bottom of VRAM; 504 * save the content from the bottom of VRAM to system memory 505 * before training, and restore it after training to avoid 506 * VRAM corruption. 507 */ 508 sz = GDDR6_MEM_TRAINING_ENCROACHED_SIZE; 509 510 if (adev->gmc.visible_vram_size < sz || !adev->mman.aper_base_kaddr) { 511 dev_err(adev->dev, "visible_vram_size %llx or aper_base_kaddr %p is not initialized.\n", 512 adev->gmc.visible_vram_size, 513 adev->mman.aper_base_kaddr); 514 return -EINVAL; 515 } 516 517 buf = vmalloc(sz); 518 if (!buf) { 519 dev_err(adev->dev, "failed to allocate system memory.\n"); 520 return -ENOMEM; 521 } 522 523 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 524 memcpy_fromio(buf, adev->mman.aper_base_kaddr, sz); 525 ret = psp_v13_0_memory_training_send_msg(psp, PSP_BL__DRAM_LONG_TRAIN); 526 if (ret) { 527 DRM_ERROR("Send long training msg failed.\n"); 528 vfree(buf); 529 drm_dev_exit(idx); 530 return ret; 531 } 532 533 memcpy_toio(adev->mman.aper_base_kaddr, buf, sz); 534 adev->hdp.funcs->flush_hdp(adev, NULL); 535 vfree(buf); 536 drm_dev_exit(idx); 537 } else { 538 vfree(buf); 539 return -ENODEV; 540 } 541 } 542 543 if (ops & PSP_MEM_TRAIN_SAVE) { 544 amdgpu_device_vram_access(psp->adev, ctx->p2c_train_data_offset, ctx->sys_cache, ctx->train_data_size, false); 545 } 546 547 if (ops & PSP_MEM_TRAIN_RESTORE) { 548 amdgpu_device_vram_access(psp->adev, ctx->c2p_train_data_offset, ctx->sys_cache, ctx->train_data_size, true); 549 } 550 551 if (ops & PSP_MEM_TRAIN_SEND_SHORT_MSG) { 552 ret = psp_v13_0_memory_training_send_msg(psp, (amdgpu_force_long_training > 0) ? 553 PSP_BL__DRAM_LONG_TRAIN : PSP_BL__DRAM_SHORT_TRAIN); 554 if (ret) { 555 dev_err(adev->dev, "send training msg failed.\n"); 556 return ret; 557 } 558 } 559 ctx->training_cnt++; 560 return 0; 561 } 562 563 static int psp_v13_0_load_usbc_pd_fw(struct psp_context *psp, uint64_t fw_pri_mc_addr) 564 { 565 struct amdgpu_device *adev = psp->adev; 566 uint32_t reg_status; 567 int ret, i = 0; 568 569 /* 570 * LFB address which is aligned to 1MB address and has to be 571 * right-shifted by 20 so that LFB address can be passed on a 32-bit C2P 572 * register 573 */ 574 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_36, (fw_pri_mc_addr >> 20)); 575 576 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_35), 577 0x80000000, 0x80000000, false); 578 if (ret) 579 return ret; 580 581 /* Fireup interrupt so PSP can pick up the address */ 582 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35, (GFX_CMD_USB_PD_USE_LFB << 16)); 583 584 /* FW load takes very long time */ 585 do { 586 msleep(1000); 587 reg_status = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35); 588 589 if (reg_status & 0x80000000) 590 goto done; 591 592 } while (++i < USBC_PD_POLLING_LIMIT_S); 593 594 return -ETIME; 595 done: 596 597 if ((reg_status & 0xFFFF) != 0) { 598 DRM_ERROR("Address load failed - MP0_SMN_C2PMSG_35.Bits [15:0] = %04x\n", 599 reg_status & 0xFFFF); 600 return -EIO; 601 } 602 603 return 0; 604 } 605 606 static int psp_v13_0_read_usbc_pd_fw(struct psp_context *psp, uint32_t *fw_ver) 607 { 608 struct amdgpu_device *adev = psp->adev; 609 int ret; 610 611 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_35, C2PMSG_CMD_GFX_USB_PD_FW_VER); 612 613 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_35), 614 0x80000000, 0x80000000, false); 615 if (!ret) 616 *fw_ver = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_36); 617 618 return ret; 619 } 620 621 static int psp_v13_0_exec_spi_cmd(struct psp_context *psp, int cmd) 622 { 623 uint32_t reg_status = 0, reg_val = 0; 624 struct amdgpu_device *adev = psp->adev; 625 int ret; 626 627 /* clear MBX ready (MBOX_READY_MASK bit is 0) and set update command */ 628 reg_val |= (cmd << 16); 629 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_115, reg_val); 630 631 /* Ring the doorbell */ 632 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_73, 1); 633 634 if (cmd == C2PMSG_CMD_SPI_UPDATE_FLASH_IMAGE) 635 return 0; 636 637 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_115), 638 MBOX_READY_FLAG, MBOX_READY_MASK, false); 639 if (ret) { 640 dev_err(adev->dev, "SPI cmd %x timed out, ret = %d", cmd, ret); 641 return ret; 642 } 643 644 reg_status = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_115); 645 if ((reg_status & 0xFFFF) != 0) { 646 dev_err(adev->dev, "SPI cmd %x failed, fail status = %04x\n", 647 cmd, reg_status & 0xFFFF); 648 return -EIO; 649 } 650 651 return 0; 652 } 653 654 static int psp_v13_0_update_spirom(struct psp_context *psp, 655 uint64_t fw_pri_mc_addr) 656 { 657 struct amdgpu_device *adev = psp->adev; 658 int ret; 659 660 /* Confirm PSP is ready to start */ 661 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, regMP0_SMN_C2PMSG_115), 662 MBOX_READY_FLAG, MBOX_READY_MASK, false); 663 if (ret) { 664 dev_err(adev->dev, "PSP Not ready to start processing, ret = %d", ret); 665 return ret; 666 } 667 668 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_116, lower_32_bits(fw_pri_mc_addr)); 669 670 ret = psp_v13_0_exec_spi_cmd(psp, C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_LO); 671 if (ret) 672 return ret; 673 674 WREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_116, upper_32_bits(fw_pri_mc_addr)); 675 676 ret = psp_v13_0_exec_spi_cmd(psp, C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_HI); 677 if (ret) 678 return ret; 679 680 psp->vbflash_done = true; 681 682 ret = psp_v13_0_exec_spi_cmd(psp, C2PMSG_CMD_SPI_UPDATE_FLASH_IMAGE); 683 if (ret) 684 return ret; 685 686 return 0; 687 } 688 689 static int psp_v13_0_vbflash_status(struct psp_context *psp) 690 { 691 struct amdgpu_device *adev = psp->adev; 692 693 return RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_115); 694 } 695 696 static const struct psp_funcs psp_v13_0_funcs = { 697 .init_microcode = psp_v13_0_init_microcode, 698 .bootloader_load_kdb = psp_v13_0_bootloader_load_kdb, 699 .bootloader_load_spl = psp_v13_0_bootloader_load_spl, 700 .bootloader_load_sysdrv = psp_v13_0_bootloader_load_sysdrv, 701 .bootloader_load_soc_drv = psp_v13_0_bootloader_load_soc_drv, 702 .bootloader_load_intf_drv = psp_v13_0_bootloader_load_intf_drv, 703 .bootloader_load_dbg_drv = psp_v13_0_bootloader_load_dbg_drv, 704 .bootloader_load_ras_drv = psp_v13_0_bootloader_load_ras_drv, 705 .bootloader_load_sos = psp_v13_0_bootloader_load_sos, 706 .ring_create = psp_v13_0_ring_create, 707 .ring_stop = psp_v13_0_ring_stop, 708 .ring_destroy = psp_v13_0_ring_destroy, 709 .ring_get_wptr = psp_v13_0_ring_get_wptr, 710 .ring_set_wptr = psp_v13_0_ring_set_wptr, 711 .mem_training = psp_v13_0_memory_training, 712 .load_usbc_pd_fw = psp_v13_0_load_usbc_pd_fw, 713 .read_usbc_pd_fw = psp_v13_0_read_usbc_pd_fw, 714 .update_spirom = psp_v13_0_update_spirom, 715 .vbflash_stat = psp_v13_0_vbflash_status 716 }; 717 718 void psp_v13_0_set_psp_funcs(struct psp_context *psp) 719 { 720 psp->funcs = &psp_v13_0_funcs; 721 } 722