xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision e3526257)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
28c6b6a421SHawking Zhang #include "amdgpu.h"
29c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
30c6b6a421SHawking Zhang #include "amdgpu_ih.h"
31c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
32c6b6a421SHawking Zhang #include "amdgpu_vce.h"
33c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
34c6b6a421SHawking Zhang #include "amdgpu_psp.h"
35767acabdSKevin Wang #include "amdgpu_smu.h"
36c6b6a421SHawking Zhang #include "atom.h"
37c6b6a421SHawking Zhang #include "amd_pcie.h"
38c6b6a421SHawking Zhang 
39c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
41c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_offset.h"
42c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_sh_mask.h"
43c6b6a421SHawking Zhang 
44c6b6a421SHawking Zhang #include "soc15.h"
45c6b6a421SHawking Zhang #include "soc15_common.h"
46c6b6a421SHawking Zhang #include "gmc_v10_0.h"
47c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
48c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
49c6b6a421SHawking Zhang #include "nv.h"
50c6b6a421SHawking Zhang #include "navi10_ih.h"
51c6b6a421SHawking Zhang #include "gfx_v10_0.h"
52c6b6a421SHawking Zhang #include "sdma_v5_0.h"
53c6b6a421SHawking Zhang #include "vcn_v2_0.h"
54c6b6a421SHawking Zhang #include "dce_virtual.h"
55c6b6a421SHawking Zhang #include "mes_v10_1.h"
56c6b6a421SHawking Zhang 
57c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
58c6b6a421SHawking Zhang 
59c6b6a421SHawking Zhang /*
60c6b6a421SHawking Zhang  * Indirect registers accessor
61c6b6a421SHawking Zhang  */
62c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
63c6b6a421SHawking Zhang {
64c6b6a421SHawking Zhang 	unsigned long flags, address, data;
65c6b6a421SHawking Zhang 	u32 r;
66c6b6a421SHawking Zhang 	address = adev->nbio_funcs->get_pcie_index_offset(adev);
67c6b6a421SHawking Zhang 	data = adev->nbio_funcs->get_pcie_data_offset(adev);
68c6b6a421SHawking Zhang 
69c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
70c6b6a421SHawking Zhang 	WREG32(address, reg);
71c6b6a421SHawking Zhang 	(void)RREG32(address);
72c6b6a421SHawking Zhang 	r = RREG32(data);
73c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
74c6b6a421SHawking Zhang 	return r;
75c6b6a421SHawking Zhang }
76c6b6a421SHawking Zhang 
77c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
78c6b6a421SHawking Zhang {
79c6b6a421SHawking Zhang 	unsigned long flags, address, data;
80c6b6a421SHawking Zhang 
81c6b6a421SHawking Zhang 	address = adev->nbio_funcs->get_pcie_index_offset(adev);
82c6b6a421SHawking Zhang 	data = adev->nbio_funcs->get_pcie_data_offset(adev);
83c6b6a421SHawking Zhang 
84c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
85c6b6a421SHawking Zhang 	WREG32(address, reg);
86c6b6a421SHawking Zhang 	(void)RREG32(address);
87c6b6a421SHawking Zhang 	WREG32(data, v);
88c6b6a421SHawking Zhang 	(void)RREG32(data);
89c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
90c6b6a421SHawking Zhang }
91c6b6a421SHawking Zhang 
92c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
93c6b6a421SHawking Zhang {
94c6b6a421SHawking Zhang 	unsigned long flags, address, data;
95c6b6a421SHawking Zhang 	u32 r;
96c6b6a421SHawking Zhang 
97c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
98c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
99c6b6a421SHawking Zhang 
100c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
101c6b6a421SHawking Zhang 	WREG32(address, (reg));
102c6b6a421SHawking Zhang 	r = RREG32(data);
103c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
104c6b6a421SHawking Zhang 	return r;
105c6b6a421SHawking Zhang }
106c6b6a421SHawking Zhang 
107c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
108c6b6a421SHawking Zhang {
109c6b6a421SHawking Zhang 	unsigned long flags, address, data;
110c6b6a421SHawking Zhang 
111c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
112c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
113c6b6a421SHawking Zhang 
114c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
115c6b6a421SHawking Zhang 	WREG32(address, (reg));
116c6b6a421SHawking Zhang 	WREG32(data, (v));
117c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
118c6b6a421SHawking Zhang }
119c6b6a421SHawking Zhang 
120c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
121c6b6a421SHawking Zhang {
122c6b6a421SHawking Zhang 	return adev->nbio_funcs->get_memsize(adev);
123c6b6a421SHawking Zhang }
124c6b6a421SHawking Zhang 
125c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
126c6b6a421SHawking Zhang {
127462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
128c6b6a421SHawking Zhang }
129c6b6a421SHawking Zhang 
130c6b6a421SHawking Zhang 
131c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
132c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
133c6b6a421SHawking Zhang {
134c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
135c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
136c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
137c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
138c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
139c6b6a421SHawking Zhang 
140c6b6a421SHawking Zhang 	WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
141c6b6a421SHawking Zhang }
142c6b6a421SHawking Zhang 
143c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
144c6b6a421SHawking Zhang {
145c6b6a421SHawking Zhang 	/* todo */
146c6b6a421SHawking Zhang }
147c6b6a421SHawking Zhang 
148c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
149c6b6a421SHawking Zhang {
150c6b6a421SHawking Zhang 	/* todo */
151c6b6a421SHawking Zhang 	return false;
152c6b6a421SHawking Zhang }
153c6b6a421SHawking Zhang 
154c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
155c6b6a421SHawking Zhang 				  u8 *bios, u32 length_bytes)
156c6b6a421SHawking Zhang {
157c6b6a421SHawking Zhang 	/* TODO: will implement it when SMU header is available */
158c6b6a421SHawking Zhang 	return false;
159c6b6a421SHawking Zhang }
160c6b6a421SHawking Zhang 
161c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
162c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
163c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
164c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
165c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
166c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
167c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
168c6b6a421SHawking Zhang #if 0	/* TODO: will set it when SDMA header is available */
169c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
170c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
171c6b6a421SHawking Zhang #endif
172c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
173c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
174c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
175c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
176c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
177c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
178c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
179c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
180c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
181c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
182c6b6a421SHawking Zhang };
183c6b6a421SHawking Zhang 
184c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
185c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
186c6b6a421SHawking Zhang {
187c6b6a421SHawking Zhang 	uint32_t val;
188c6b6a421SHawking Zhang 
189c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
190c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
191c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
192c6b6a421SHawking Zhang 
193c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
194c6b6a421SHawking Zhang 
195c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
196c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
197c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
198c6b6a421SHawking Zhang 	return val;
199c6b6a421SHawking Zhang }
200c6b6a421SHawking Zhang 
201c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
202c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
203c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
204c6b6a421SHawking Zhang {
205c6b6a421SHawking Zhang 	if (indexed) {
206c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
207c6b6a421SHawking Zhang 	} else {
208c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
209c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
210c6b6a421SHawking Zhang 		return RREG32(reg_offset);
211c6b6a421SHawking Zhang 	}
212c6b6a421SHawking Zhang }
213c6b6a421SHawking Zhang 
214c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
215c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
216c6b6a421SHawking Zhang {
217c6b6a421SHawking Zhang 	uint32_t i;
218c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
219c6b6a421SHawking Zhang 
220c6b6a421SHawking Zhang 	*value = 0;
221c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
222c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
223c6b6a421SHawking Zhang 		if (reg_offset !=
224c6b6a421SHawking Zhang 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
225c6b6a421SHawking Zhang 			continue;
226c6b6a421SHawking Zhang 
227c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
228c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
229c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
230c6b6a421SHawking Zhang 		return 0;
231c6b6a421SHawking Zhang 	}
232c6b6a421SHawking Zhang 	return -EINVAL;
233c6b6a421SHawking Zhang }
234c6b6a421SHawking Zhang 
235c6b6a421SHawking Zhang #if 0
236c6b6a421SHawking Zhang static void nv_gpu_pci_config_reset(struct amdgpu_device *adev)
237c6b6a421SHawking Zhang {
238c6b6a421SHawking Zhang 	u32 i;
239c6b6a421SHawking Zhang 
240c6b6a421SHawking Zhang 	dev_info(adev->dev, "GPU pci config reset\n");
241c6b6a421SHawking Zhang 
242c6b6a421SHawking Zhang 	/* disable BM */
243c6b6a421SHawking Zhang 	pci_clear_master(adev->pdev);
244c6b6a421SHawking Zhang 	/* reset */
245c6b6a421SHawking Zhang 	amdgpu_pci_config_reset(adev);
246c6b6a421SHawking Zhang 
247c6b6a421SHawking Zhang 	udelay(100);
248c6b6a421SHawking Zhang 
249c6b6a421SHawking Zhang 	/* wait for asic to come out of reset */
250c6b6a421SHawking Zhang 	for (i = 0; i < adev->usec_timeout; i++) {
251c6b6a421SHawking Zhang 		u32 memsize = nbio_v2_3_get_memsize(adev);
252c6b6a421SHawking Zhang 		if (memsize != 0xffffffff)
253c6b6a421SHawking Zhang 			break;
254c6b6a421SHawking Zhang 		udelay(1);
255c6b6a421SHawking Zhang 	}
256c6b6a421SHawking Zhang 
257c6b6a421SHawking Zhang }
258c6b6a421SHawking Zhang #endif
259c6b6a421SHawking Zhang 
2603e2bb60aSKevin Wang static int nv_asic_mode1_reset(struct amdgpu_device *adev)
2613e2bb60aSKevin Wang {
2623e2bb60aSKevin Wang 	u32 i;
2633e2bb60aSKevin Wang 	int ret = 0;
2643e2bb60aSKevin Wang 
2653e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
2663e2bb60aSKevin Wang 
2673e2bb60aSKevin Wang 	dev_info(adev->dev, "GPU mode1 reset\n");
2683e2bb60aSKevin Wang 
2693e2bb60aSKevin Wang 	/* disable BM */
2703e2bb60aSKevin Wang 	pci_clear_master(adev->pdev);
2713e2bb60aSKevin Wang 
2723e2bb60aSKevin Wang 	pci_save_state(adev->pdev);
2733e2bb60aSKevin Wang 
2743e2bb60aSKevin Wang 	ret = psp_gpu_reset(adev);
2753e2bb60aSKevin Wang 	if (ret)
2763e2bb60aSKevin Wang 		dev_err(adev->dev, "GPU mode1 reset failed\n");
2773e2bb60aSKevin Wang 
2783e2bb60aSKevin Wang 	pci_restore_state(adev->pdev);
2793e2bb60aSKevin Wang 
2803e2bb60aSKevin Wang 	/* wait for asic to come out of reset */
2813e2bb60aSKevin Wang 	for (i = 0; i < adev->usec_timeout; i++) {
2823e2bb60aSKevin Wang 		u32 memsize = adev->nbio_funcs->get_memsize(adev);
2833e2bb60aSKevin Wang 
2843e2bb60aSKevin Wang 		if (memsize != 0xffffffff)
2853e2bb60aSKevin Wang 			break;
2863e2bb60aSKevin Wang 		udelay(1);
2873e2bb60aSKevin Wang 	}
2883e2bb60aSKevin Wang 
2893e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
2903e2bb60aSKevin Wang 
2913e2bb60aSKevin Wang 	return ret;
2923e2bb60aSKevin Wang }
2932ddc6c3eSAlex Deucher 
2942ddc6c3eSAlex Deucher static enum amd_reset_method
2952ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
2962ddc6c3eSAlex Deucher {
2972ddc6c3eSAlex Deucher 	struct smu_context *smu = &adev->smu;
2982ddc6c3eSAlex Deucher 
2992ddc6c3eSAlex Deucher 	if (smu_baco_is_support(smu))
3002ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_BACO;
3012ddc6c3eSAlex Deucher 	else
3022ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_MODE1;
3032ddc6c3eSAlex Deucher }
3042ddc6c3eSAlex Deucher 
305c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
306c6b6a421SHawking Zhang {
307c6b6a421SHawking Zhang 
308c6b6a421SHawking Zhang 	/* FIXME: it doesn't work since vega10 */
309c6b6a421SHawking Zhang #if 0
310c6b6a421SHawking Zhang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
311c6b6a421SHawking Zhang 
312c6b6a421SHawking Zhang 	nv_gpu_pci_config_reset(adev);
313c6b6a421SHawking Zhang 
314c6b6a421SHawking Zhang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
315c6b6a421SHawking Zhang #endif
316767acabdSKevin Wang 	int ret = 0;
317767acabdSKevin Wang 	struct smu_context *smu = &adev->smu;
318c6b6a421SHawking Zhang 
319e3526257SMonk Liu 	if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
320e3526257SMonk Liu 		amdgpu_inc_vram_lost(adev);
321767acabdSKevin Wang 		ret = smu_baco_reset(smu);
322e3526257SMonk Liu 	} else {
323e3526257SMonk Liu 		amdgpu_inc_vram_lost(adev);
3243e2bb60aSKevin Wang 		ret = nv_asic_mode1_reset(adev);
325e3526257SMonk Liu 	}
326767acabdSKevin Wang 
327767acabdSKevin Wang 	return ret;
328c6b6a421SHawking Zhang }
329c6b6a421SHawking Zhang 
330c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
331c6b6a421SHawking Zhang {
332c6b6a421SHawking Zhang 	/* todo */
333c6b6a421SHawking Zhang 	return 0;
334c6b6a421SHawking Zhang }
335c6b6a421SHawking Zhang 
336c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
337c6b6a421SHawking Zhang {
338c6b6a421SHawking Zhang 	/* todo */
339c6b6a421SHawking Zhang 	return 0;
340c6b6a421SHawking Zhang }
341c6b6a421SHawking Zhang 
342c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
343c6b6a421SHawking Zhang {
344c6b6a421SHawking Zhang 	if (pci_is_root_bus(adev->pdev->bus))
345c6b6a421SHawking Zhang 		return;
346c6b6a421SHawking Zhang 
347c6b6a421SHawking Zhang 	if (amdgpu_pcie_gen2 == 0)
348c6b6a421SHawking Zhang 		return;
349c6b6a421SHawking Zhang 
350c6b6a421SHawking Zhang 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
351c6b6a421SHawking Zhang 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
352c6b6a421SHawking Zhang 		return;
353c6b6a421SHawking Zhang 
354c6b6a421SHawking Zhang 	/* todo */
355c6b6a421SHawking Zhang }
356c6b6a421SHawking Zhang 
357c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
358c6b6a421SHawking Zhang {
359c6b6a421SHawking Zhang 
360c6b6a421SHawking Zhang 	if (amdgpu_aspm == 0)
361c6b6a421SHawking Zhang 		return;
362c6b6a421SHawking Zhang 
363c6b6a421SHawking Zhang 	/* todo */
364c6b6a421SHawking Zhang }
365c6b6a421SHawking Zhang 
366c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
367c6b6a421SHawking Zhang 					bool enable)
368c6b6a421SHawking Zhang {
369c6b6a421SHawking Zhang 	adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
370c6b6a421SHawking Zhang 	adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
371c6b6a421SHawking Zhang }
372c6b6a421SHawking Zhang 
373c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block =
374c6b6a421SHawking Zhang {
375c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
376c6b6a421SHawking Zhang 	.major = 1,
377c6b6a421SHawking Zhang 	.minor = 0,
378c6b6a421SHawking Zhang 	.rev = 0,
379c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
380c6b6a421SHawking Zhang };
381c6b6a421SHawking Zhang 
382b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev)
383c6b6a421SHawking Zhang {
384b5c73856SXiaojie Yuan 	int r;
385b5c73856SXiaojie Yuan 
386b5c73856SXiaojie Yuan 	if (amdgpu_discovery) {
387b5c73856SXiaojie Yuan 		r = amdgpu_discovery_reg_base_init(adev);
388b5c73856SXiaojie Yuan 		if (r) {
389b5c73856SXiaojie Yuan 			DRM_WARN("failed to init reg base from ip discovery table, "
390b5c73856SXiaojie Yuan 					"fallback to legacy init method\n");
391b5c73856SXiaojie Yuan 			goto legacy_init;
392b5c73856SXiaojie Yuan 		}
393b5c73856SXiaojie Yuan 
394b5c73856SXiaojie Yuan 		return 0;
395b5c73856SXiaojie Yuan 	}
396b5c73856SXiaojie Yuan 
397b5c73856SXiaojie Yuan legacy_init:
398c6b6a421SHawking Zhang 	switch (adev->asic_type) {
399c6b6a421SHawking Zhang 	case CHIP_NAVI10:
400c6b6a421SHawking Zhang 		navi10_reg_base_init(adev);
401c6b6a421SHawking Zhang 		break;
402a0f6d926SXiaojie Yuan 	case CHIP_NAVI14:
403a0f6d926SXiaojie Yuan 		navi14_reg_base_init(adev);
404a0f6d926SXiaojie Yuan 		break;
40503d0a073SXiaojie Yuan 	case CHIP_NAVI12:
40603d0a073SXiaojie Yuan 		navi12_reg_base_init(adev);
40703d0a073SXiaojie Yuan 		break;
408c6b6a421SHawking Zhang 	default:
409c6b6a421SHawking Zhang 		return -EINVAL;
410c6b6a421SHawking Zhang 	}
411c6b6a421SHawking Zhang 
412b5c73856SXiaojie Yuan 	return 0;
413b5c73856SXiaojie Yuan }
414b5c73856SXiaojie Yuan 
415b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev)
416b5c73856SXiaojie Yuan {
417b5c73856SXiaojie Yuan 	int r;
418b5c73856SXiaojie Yuan 
419b5c73856SXiaojie Yuan 	/* Set IP register base before any HW register access */
420b5c73856SXiaojie Yuan 	r = nv_reg_base_init(adev);
421b5c73856SXiaojie Yuan 	if (r)
422b5c73856SXiaojie Yuan 		return r;
423b5c73856SXiaojie Yuan 
424c6b6a421SHawking Zhang 	adev->nbio_funcs = &nbio_v2_3_funcs;
425c6b6a421SHawking Zhang 
426c6b6a421SHawking Zhang 	adev->nbio_funcs->detect_hw_virt(adev);
427c6b6a421SHawking Zhang 
428c6b6a421SHawking Zhang 	switch (adev->asic_type) {
429c6b6a421SHawking Zhang 	case CHIP_NAVI10:
430d1daf850SAlex Deucher 	case CHIP_NAVI14:
431c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
432c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
433c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
434c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
435c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
436c6b6a421SHawking Zhang 		    is_support_sw_smu(adev))
437c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
438c6b6a421SHawking Zhang 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
439c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
440f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC)
441b4f199c7SHarry Wentland 		else if (amdgpu_device_has_dc_support(adev))
442b4f199c7SHarry Wentland 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
443f8a7976bSAlex Deucher #endif
444c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
445c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
446c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
447c6b6a421SHawking Zhang 		    is_support_sw_smu(adev))
448c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
449c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
450c6b6a421SHawking Zhang 		if (adev->enable_mes)
451c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
452c6b6a421SHawking Zhang 		break;
45344e9e7c9SXiaojie Yuan 	case CHIP_NAVI12:
45444e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
45544e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
45644e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
4576b66ae2eSXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
4587f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
4597f47efebSXiaojie Yuan 		    is_support_sw_smu(adev))
4607f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
46179902029SXiaojie Yuan 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
46279902029SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
463078655d9SLeo Li 		else if (amdgpu_device_has_dc_support(adev))
464078655d9SLeo Li 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
46544e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
46644e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
4677f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
4687f47efebSXiaojie Yuan 		    is_support_sw_smu(adev))
4697f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
4701fbed280SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
47144e9e7c9SXiaojie Yuan 		break;
472c6b6a421SHawking Zhang 	default:
473c6b6a421SHawking Zhang 		return -EINVAL;
474c6b6a421SHawking Zhang 	}
475c6b6a421SHawking Zhang 
476c6b6a421SHawking Zhang 	return 0;
477c6b6a421SHawking Zhang }
478c6b6a421SHawking Zhang 
479c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
480c6b6a421SHawking Zhang {
481c6b6a421SHawking Zhang 	return adev->nbio_funcs->get_rev_id(adev);
482c6b6a421SHawking Zhang }
483c6b6a421SHawking Zhang 
484c6b6a421SHawking Zhang static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
485c6b6a421SHawking Zhang {
486c6b6a421SHawking Zhang 	adev->nbio_funcs->hdp_flush(adev, ring);
487c6b6a421SHawking Zhang }
488c6b6a421SHawking Zhang 
489c6b6a421SHawking Zhang static void nv_invalidate_hdp(struct amdgpu_device *adev,
490c6b6a421SHawking Zhang 				struct amdgpu_ring *ring)
491c6b6a421SHawking Zhang {
492c6b6a421SHawking Zhang 	if (!ring || !ring->funcs->emit_wreg) {
493c6b6a421SHawking Zhang 		WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
494c6b6a421SHawking Zhang 	} else {
495c6b6a421SHawking Zhang 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
496c6b6a421SHawking Zhang 					HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
497c6b6a421SHawking Zhang 	}
498c6b6a421SHawking Zhang }
499c6b6a421SHawking Zhang 
500c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
501c6b6a421SHawking Zhang {
502c6b6a421SHawking Zhang 	return true;
503c6b6a421SHawking Zhang }
504c6b6a421SHawking Zhang 
505c6b6a421SHawking Zhang static void nv_get_pcie_usage(struct amdgpu_device *adev,
506c6b6a421SHawking Zhang 			      uint64_t *count0,
507c6b6a421SHawking Zhang 			      uint64_t *count1)
508c6b6a421SHawking Zhang {
509c6b6a421SHawking Zhang 	/*TODO*/
510c6b6a421SHawking Zhang }
511c6b6a421SHawking Zhang 
512c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
513c6b6a421SHawking Zhang {
514c6b6a421SHawking Zhang #if 0
515c6b6a421SHawking Zhang 	u32 sol_reg;
516c6b6a421SHawking Zhang 
517c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
518c6b6a421SHawking Zhang 		return false;
519c6b6a421SHawking Zhang 
520c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
521c6b6a421SHawking Zhang 	 * are already been loaded.
522c6b6a421SHawking Zhang 	 */
523c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
524c6b6a421SHawking Zhang 	if (sol_reg)
525c6b6a421SHawking Zhang 		return true;
526c6b6a421SHawking Zhang #endif
527c6b6a421SHawking Zhang 	/* TODO: re-enable it when mode1 reset is functional */
528c6b6a421SHawking Zhang 	return false;
529c6b6a421SHawking Zhang }
530c6b6a421SHawking Zhang 
531c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
532c6b6a421SHawking Zhang {
533c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
534c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
535c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
536c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
537c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
538c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
539c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
540c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
541c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
542c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
543c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
544c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
545c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
546c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
547c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
548c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
549c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
550c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
551c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
552c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
553c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
554c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
555c6b6a421SHawking Zhang 
556c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
557c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
558c6b6a421SHawking Zhang }
559c6b6a421SHawking Zhang 
560c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs =
561c6b6a421SHawking Zhang {
562c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
563c6b6a421SHawking Zhang 	.read_bios_from_rom = &nv_read_bios_from_rom,
564c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
565c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
5662ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
567c6b6a421SHawking Zhang 	.set_vga_state = &nv_vga_set_state,
568c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
569c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
570c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
571c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
572c6b6a421SHawking Zhang 	.flush_hdp = &nv_flush_hdp,
573c6b6a421SHawking Zhang 	.invalidate_hdp = &nv_invalidate_hdp,
574c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
575c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
576c6b6a421SHawking Zhang 	.get_pcie_usage = &nv_get_pcie_usage,
577c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
578c6b6a421SHawking Zhang };
579c6b6a421SHawking Zhang 
580c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
581c6b6a421SHawking Zhang {
582c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
583c6b6a421SHawking Zhang 
584c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
585c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
586c6b6a421SHawking Zhang 	adev->pcie_rreg = &nv_pcie_rreg;
587c6b6a421SHawking Zhang 	adev->pcie_wreg = &nv_pcie_wreg;
588c6b6a421SHawking Zhang 
589c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
590c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
591c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
592c6b6a421SHawking Zhang 
593c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
594c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
595c6b6a421SHawking Zhang 
596c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
597c6b6a421SHawking Zhang 
598c6b6a421SHawking Zhang 	adev->rev_id = nv_get_rev_id(adev);
599c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
600c6b6a421SHawking Zhang 	switch (adev->asic_type) {
601c6b6a421SHawking Zhang 	case CHIP_NAVI10:
602c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
603c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
604c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
605c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
606c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
607c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
608c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
609c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
610c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
611c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
612c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
613c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
614c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
615c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
616157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
617c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
618a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
619c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
620c6b6a421SHawking Zhang 		break;
6215e71e011SXiaojie Yuan 	case CHIP_NAVI14:
622d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
623d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
624d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
625d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
626d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
627d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
628d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
629d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
630d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
631d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
632d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
633d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
634d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
635d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
6360377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
6370377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
63835ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
6395e71e011SXiaojie Yuan 		break;
64074b5e509SXiaojie Yuan 	case CHIP_NAVI12:
641dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
642dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
643dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
644dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
6455211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
646fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
6475211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
648358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
649358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
6508b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
6518b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
652ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
653ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
65465872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
65565872e59SXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG;
656c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
6575ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
6585ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_ATHUB;
65974b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
66074b5e509SXiaojie Yuan 		break;
661c6b6a421SHawking Zhang 	default:
662c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
663c6b6a421SHawking Zhang 		return -EINVAL;
664c6b6a421SHawking Zhang 	}
665c6b6a421SHawking Zhang 
666c6b6a421SHawking Zhang 	return 0;
667c6b6a421SHawking Zhang }
668c6b6a421SHawking Zhang 
669c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
670c6b6a421SHawking Zhang {
671c6b6a421SHawking Zhang 	return 0;
672c6b6a421SHawking Zhang }
673c6b6a421SHawking Zhang 
674c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
675c6b6a421SHawking Zhang {
676c6b6a421SHawking Zhang 	return 0;
677c6b6a421SHawking Zhang }
678c6b6a421SHawking Zhang 
679c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
680c6b6a421SHawking Zhang {
681c6b6a421SHawking Zhang 	return 0;
682c6b6a421SHawking Zhang }
683c6b6a421SHawking Zhang 
684c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
685c6b6a421SHawking Zhang {
686c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
687c6b6a421SHawking Zhang 
688c6b6a421SHawking Zhang 	/* enable pcie gen2/3 link */
689c6b6a421SHawking Zhang 	nv_pcie_gen3_enable(adev);
690c6b6a421SHawking Zhang 	/* enable aspm */
691c6b6a421SHawking Zhang 	nv_program_aspm(adev);
692c6b6a421SHawking Zhang 	/* setup nbio registers */
693c6b6a421SHawking Zhang 	adev->nbio_funcs->init_registers(adev);
694c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
695c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, true);
696c6b6a421SHawking Zhang 
697c6b6a421SHawking Zhang 	return 0;
698c6b6a421SHawking Zhang }
699c6b6a421SHawking Zhang 
700c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
701c6b6a421SHawking Zhang {
702c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
703c6b6a421SHawking Zhang 
704c6b6a421SHawking Zhang 	/* disable the doorbell aperture */
705c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, false);
706c6b6a421SHawking Zhang 
707c6b6a421SHawking Zhang 	return 0;
708c6b6a421SHawking Zhang }
709c6b6a421SHawking Zhang 
710c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
711c6b6a421SHawking Zhang {
712c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
713c6b6a421SHawking Zhang 
714c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
715c6b6a421SHawking Zhang }
716c6b6a421SHawking Zhang 
717c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
718c6b6a421SHawking Zhang {
719c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
720c6b6a421SHawking Zhang 
721c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
722c6b6a421SHawking Zhang }
723c6b6a421SHawking Zhang 
724c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
725c6b6a421SHawking Zhang {
726c6b6a421SHawking Zhang 	return true;
727c6b6a421SHawking Zhang }
728c6b6a421SHawking Zhang 
729c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
730c6b6a421SHawking Zhang {
731c6b6a421SHawking Zhang 	return 0;
732c6b6a421SHawking Zhang }
733c6b6a421SHawking Zhang 
734c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
735c6b6a421SHawking Zhang {
736c6b6a421SHawking Zhang 	return 0;
737c6b6a421SHawking Zhang }
738c6b6a421SHawking Zhang 
739c6b6a421SHawking Zhang static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
740c6b6a421SHawking Zhang 					   bool enable)
741c6b6a421SHawking Zhang {
742c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl, hdp_clk_cntl1;
743c6b6a421SHawking Zhang 	uint32_t hdp_mem_pwr_cntl;
744c6b6a421SHawking Zhang 
745c6b6a421SHawking Zhang 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
746c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_DS |
747c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_SD)))
748c6b6a421SHawking Zhang 		return;
749c6b6a421SHawking Zhang 
750c6b6a421SHawking Zhang 	hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
751c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
752c6b6a421SHawking Zhang 
753c6b6a421SHawking Zhang 	/* Before doing clock/power mode switch,
754c6b6a421SHawking Zhang 	 * forced on IPH & RC clock */
755c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
756c6b6a421SHawking Zhang 				     IPH_MEM_CLK_SOFT_OVERRIDE, 1);
757c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
758c6b6a421SHawking Zhang 				     RC_MEM_CLK_SOFT_OVERRIDE, 1);
759c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
760c6b6a421SHawking Zhang 
761c6b6a421SHawking Zhang 	/* HDP 5.0 doesn't support dynamic power mode switch,
762c6b6a421SHawking Zhang 	 * disable clock and power gating before any changing */
763c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
764c6b6a421SHawking Zhang 					 IPH_MEM_POWER_CTRL_EN, 0);
765c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
766c6b6a421SHawking Zhang 					 IPH_MEM_POWER_LS_EN, 0);
767c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
768c6b6a421SHawking Zhang 					 IPH_MEM_POWER_DS_EN, 0);
769c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
770c6b6a421SHawking Zhang 					 IPH_MEM_POWER_SD_EN, 0);
771c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
772c6b6a421SHawking Zhang 					 RC_MEM_POWER_CTRL_EN, 0);
773c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
774c6b6a421SHawking Zhang 					 RC_MEM_POWER_LS_EN, 0);
775c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
776c6b6a421SHawking Zhang 					 RC_MEM_POWER_DS_EN, 0);
777c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
778c6b6a421SHawking Zhang 					 RC_MEM_POWER_SD_EN, 0);
779c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
780c6b6a421SHawking Zhang 
781c6b6a421SHawking Zhang 	/* only one clock gating mode (LS/DS/SD) can be enabled */
782c6b6a421SHawking Zhang 	if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
783c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
784c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
785c6b6a421SHawking Zhang 						 IPH_MEM_POWER_LS_EN, enable);
786c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
787c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
788c6b6a421SHawking Zhang 						 RC_MEM_POWER_LS_EN, enable);
789c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
790c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
791c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
792c6b6a421SHawking Zhang 						 IPH_MEM_POWER_DS_EN, enable);
793c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
794c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
795c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
796c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
797c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
798c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
799c6b6a421SHawking Zhang 						 IPH_MEM_POWER_SD_EN, enable);
800c6b6a421SHawking Zhang 		/* RC should not use shut down mode, fallback to ds */
801c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
802c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
803c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
804c6b6a421SHawking Zhang 	}
805c6b6a421SHawking Zhang 
806c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
807c6b6a421SHawking Zhang 
808c6b6a421SHawking Zhang 	/* restore IPH & RC clock override after clock/power mode changing */
809c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
810c6b6a421SHawking Zhang }
811c6b6a421SHawking Zhang 
812c6b6a421SHawking Zhang static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
813c6b6a421SHawking Zhang 				       bool enable)
814c6b6a421SHawking Zhang {
815c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl;
816c6b6a421SHawking Zhang 
817c6b6a421SHawking Zhang 	if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
818c6b6a421SHawking Zhang 		return;
819c6b6a421SHawking Zhang 
820c6b6a421SHawking Zhang 	hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
821c6b6a421SHawking Zhang 
822c6b6a421SHawking Zhang 	if (enable) {
823c6b6a421SHawking Zhang 		hdp_clk_cntl &=
824c6b6a421SHawking Zhang 			~(uint32_t)
825c6b6a421SHawking Zhang 			  (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
826c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
827c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
828c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
829c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
830c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
831c6b6a421SHawking Zhang 	} else {
832c6b6a421SHawking Zhang 		hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
833c6b6a421SHawking Zhang 			HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
834c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
835c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
836c6b6a421SHawking Zhang 			HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
837c6b6a421SHawking Zhang 			HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
838c6b6a421SHawking Zhang 	}
839c6b6a421SHawking Zhang 
840c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
841c6b6a421SHawking Zhang }
842c6b6a421SHawking Zhang 
843c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
844c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
845c6b6a421SHawking Zhang {
846c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
847c6b6a421SHawking Zhang 
848c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
849c6b6a421SHawking Zhang 		return 0;
850c6b6a421SHawking Zhang 
851c6b6a421SHawking Zhang 	switch (adev->asic_type) {
852c6b6a421SHawking Zhang 	case CHIP_NAVI10:
8535e71e011SXiaojie Yuan 	case CHIP_NAVI14:
8547e17e58bSXiaojie Yuan 	case CHIP_NAVI12:
855c6b6a421SHawking Zhang 		adev->nbio_funcs->update_medium_grain_clock_gating(adev,
856c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
857c6b6a421SHawking Zhang 		adev->nbio_funcs->update_medium_grain_light_sleep(adev,
858c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
859c6b6a421SHawking Zhang 		nv_update_hdp_mem_power_gating(adev,
860c6b6a421SHawking Zhang 				   state == AMD_CG_STATE_GATE ? true : false);
861c6b6a421SHawking Zhang 		nv_update_hdp_clock_gating(adev,
862c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
863c6b6a421SHawking Zhang 		break;
864c6b6a421SHawking Zhang 	default:
865c6b6a421SHawking Zhang 		break;
866c6b6a421SHawking Zhang 	}
867c6b6a421SHawking Zhang 	return 0;
868c6b6a421SHawking Zhang }
869c6b6a421SHawking Zhang 
870c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
871c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
872c6b6a421SHawking Zhang {
873c6b6a421SHawking Zhang 	/* TODO */
874c6b6a421SHawking Zhang 	return 0;
875c6b6a421SHawking Zhang }
876c6b6a421SHawking Zhang 
877c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags)
878c6b6a421SHawking Zhang {
879c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
880c6b6a421SHawking Zhang 	uint32_t tmp;
881c6b6a421SHawking Zhang 
882c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
883c6b6a421SHawking Zhang 		*flags = 0;
884c6b6a421SHawking Zhang 
885c6b6a421SHawking Zhang 	adev->nbio_funcs->get_clockgating_state(adev, flags);
886c6b6a421SHawking Zhang 
887c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_MGCG */
888c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
889c6b6a421SHawking Zhang 	if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
890c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
891c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
892c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
893c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
894c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
895c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_MGCG;
896c6b6a421SHawking Zhang 
897c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_LS/DS/SD */
898c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
899c6b6a421SHawking Zhang 	if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
900c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_LS;
901c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
902c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_DS;
903c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
904c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_SD;
905c6b6a421SHawking Zhang 
906c6b6a421SHawking Zhang 	return;
907c6b6a421SHawking Zhang }
908c6b6a421SHawking Zhang 
909c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
910c6b6a421SHawking Zhang 	.name = "nv_common",
911c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
912c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
913c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
914c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
915c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
916c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
917c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
918c6b6a421SHawking Zhang 	.resume = nv_common_resume,
919c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
920c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
921c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
922c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
923c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
924c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
925c6b6a421SHawking Zhang };
926