1c6b6a421SHawking Zhang /* 2c6b6a421SHawking Zhang * Copyright 2019 Advanced Micro Devices, Inc. 3c6b6a421SHawking Zhang * 4c6b6a421SHawking Zhang * Permission is hereby granted, free of charge, to any person obtaining a 5c6b6a421SHawking Zhang * copy of this software and associated documentation files (the "Software"), 6c6b6a421SHawking Zhang * to deal in the Software without restriction, including without limitation 7c6b6a421SHawking Zhang * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8c6b6a421SHawking Zhang * and/or sell copies of the Software, and to permit persons to whom the 9c6b6a421SHawking Zhang * Software is furnished to do so, subject to the following conditions: 10c6b6a421SHawking Zhang * 11c6b6a421SHawking Zhang * The above copyright notice and this permission notice shall be included in 12c6b6a421SHawking Zhang * all copies or substantial portions of the Software. 13c6b6a421SHawking Zhang * 14c6b6a421SHawking Zhang * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15c6b6a421SHawking Zhang * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16c6b6a421SHawking Zhang * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17c6b6a421SHawking Zhang * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18c6b6a421SHawking Zhang * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19c6b6a421SHawking Zhang * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20c6b6a421SHawking Zhang * OTHER DEALINGS IN THE SOFTWARE. 21c6b6a421SHawking Zhang * 22c6b6a421SHawking Zhang */ 23c6b6a421SHawking Zhang #include <linux/firmware.h> 24c6b6a421SHawking Zhang #include <linux/slab.h> 25c6b6a421SHawking Zhang #include <linux/module.h> 26e9eea902SAlex Deucher #include <linux/pci.h> 27e9eea902SAlex Deucher 286f786950SAlex Deucher #include <drm/amdgpu_drm.h> 296f786950SAlex Deucher 30c6b6a421SHawking Zhang #include "amdgpu.h" 31c6b6a421SHawking Zhang #include "amdgpu_atombios.h" 32c6b6a421SHawking Zhang #include "amdgpu_ih.h" 33c6b6a421SHawking Zhang #include "amdgpu_uvd.h" 34c6b6a421SHawking Zhang #include "amdgpu_vce.h" 35c6b6a421SHawking Zhang #include "amdgpu_ucode.h" 36c6b6a421SHawking Zhang #include "amdgpu_psp.h" 37c6b6a421SHawking Zhang #include "atom.h" 38c6b6a421SHawking Zhang #include "amd_pcie.h" 39c6b6a421SHawking Zhang 40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h" 41c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h" 423967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h" 43c6b6a421SHawking Zhang 44c6b6a421SHawking Zhang #include "soc15.h" 45c6b6a421SHawking Zhang #include "soc15_common.h" 46c6b6a421SHawking Zhang #include "gmc_v10_0.h" 47c6b6a421SHawking Zhang #include "gfxhub_v2_0.h" 48c6b6a421SHawking Zhang #include "mmhub_v2_0.h" 49bebc0762SHawking Zhang #include "nbio_v2_3.h" 50a7e91bd7SHuang Rui #include "nbio_v7_2.h" 51bf087285SLikun Gao #include "hdp_v5_0.h" 52c6b6a421SHawking Zhang #include "nv.h" 53c6b6a421SHawking Zhang #include "navi10_ih.h" 54c6b6a421SHawking Zhang #include "gfx_v10_0.h" 55c6b6a421SHawking Zhang #include "sdma_v5_0.h" 56157e72e8SLikun Gao #include "sdma_v5_2.h" 57c6b6a421SHawking Zhang #include "vcn_v2_0.h" 585be45a26SLeo Liu #include "jpeg_v2_0.h" 59b8f10585SLeo Liu #include "vcn_v3_0.h" 604d72dd12SLeo Liu #include "jpeg_v3_0.h" 61c6b6a421SHawking Zhang #include "dce_virtual.h" 62c6b6a421SHawking Zhang #include "mes_v10_1.h" 63b05b6903SJiange Zhao #include "mxgpu_nv.h" 640bf7f2dcSLikun Gao #include "smuio_v11_0.h" 650bf7f2dcSLikun Gao #include "smuio_v11_0_6.h" 66c6b6a421SHawking Zhang 67c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs; 68c6b6a421SHawking Zhang 693b246e8bSAlex Deucher /* Navi */ 703b246e8bSAlex Deucher static const struct amdgpu_video_codec_info nv_video_codecs_encode_array[] = 713b246e8bSAlex Deucher { 723b246e8bSAlex Deucher { 736f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 743b246e8bSAlex Deucher .max_width = 4096, 753b246e8bSAlex Deucher .max_height = 2304, 763b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 2304, 773b246e8bSAlex Deucher .max_level = 0, 783b246e8bSAlex Deucher }, 793b246e8bSAlex Deucher { 806f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 813b246e8bSAlex Deucher .max_width = 4096, 823b246e8bSAlex Deucher .max_height = 2304, 833b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 2304, 843b246e8bSAlex Deucher .max_level = 0, 853b246e8bSAlex Deucher }, 863b246e8bSAlex Deucher }; 873b246e8bSAlex Deucher 883b246e8bSAlex Deucher static const struct amdgpu_video_codecs nv_video_codecs_encode = 893b246e8bSAlex Deucher { 903b246e8bSAlex Deucher .codec_count = ARRAY_SIZE(nv_video_codecs_encode_array), 913b246e8bSAlex Deucher .codec_array = nv_video_codecs_encode_array, 923b246e8bSAlex Deucher }; 933b246e8bSAlex Deucher 943b246e8bSAlex Deucher /* Navi1x */ 953b246e8bSAlex Deucher static const struct amdgpu_video_codec_info nv_video_codecs_decode_array[] = 963b246e8bSAlex Deucher { 973b246e8bSAlex Deucher { 986f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 993b246e8bSAlex Deucher .max_width = 4096, 1003b246e8bSAlex Deucher .max_height = 4096, 1013b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1023b246e8bSAlex Deucher .max_level = 3, 1033b246e8bSAlex Deucher }, 1043b246e8bSAlex Deucher { 1056f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1063b246e8bSAlex Deucher .max_width = 4096, 1073b246e8bSAlex Deucher .max_height = 4096, 1083b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1093b246e8bSAlex Deucher .max_level = 5, 1103b246e8bSAlex Deucher }, 1113b246e8bSAlex Deucher { 1126f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 1133b246e8bSAlex Deucher .max_width = 4096, 1143b246e8bSAlex Deucher .max_height = 4096, 1153b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1163b246e8bSAlex Deucher .max_level = 52, 1173b246e8bSAlex Deucher }, 1183b246e8bSAlex Deucher { 1196f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1203b246e8bSAlex Deucher .max_width = 4096, 1213b246e8bSAlex Deucher .max_height = 4096, 1223b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1233b246e8bSAlex Deucher .max_level = 4, 1243b246e8bSAlex Deucher }, 1253b246e8bSAlex Deucher { 1266f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 1273b246e8bSAlex Deucher .max_width = 8192, 1283b246e8bSAlex Deucher .max_height = 4352, 1293b246e8bSAlex Deucher .max_pixels_per_frame = 8192 * 4352, 1303b246e8bSAlex Deucher .max_level = 186, 1313b246e8bSAlex Deucher }, 1323b246e8bSAlex Deucher { 1336f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 1343b246e8bSAlex Deucher .max_width = 4096, 1353b246e8bSAlex Deucher .max_height = 4096, 1363b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1373b246e8bSAlex Deucher .max_level = 0, 1383b246e8bSAlex Deucher }, 1393b246e8bSAlex Deucher { 1406f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 1413b246e8bSAlex Deucher .max_width = 8192, 1423b246e8bSAlex Deucher .max_height = 4352, 1433b246e8bSAlex Deucher .max_pixels_per_frame = 8192 * 4352, 1443b246e8bSAlex Deucher .max_level = 0, 1453b246e8bSAlex Deucher }, 1463b246e8bSAlex Deucher }; 1473b246e8bSAlex Deucher 1483b246e8bSAlex Deucher static const struct amdgpu_video_codecs nv_video_codecs_decode = 1493b246e8bSAlex Deucher { 1503b246e8bSAlex Deucher .codec_count = ARRAY_SIZE(nv_video_codecs_decode_array), 1513b246e8bSAlex Deucher .codec_array = nv_video_codecs_decode_array, 1523b246e8bSAlex Deucher }; 1533b246e8bSAlex Deucher 1543b246e8bSAlex Deucher /* Sienna Cichlid */ 1553b246e8bSAlex Deucher static const struct amdgpu_video_codec_info sc_video_codecs_decode_array[] = 1563b246e8bSAlex Deucher { 1573b246e8bSAlex Deucher { 1586f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 1593b246e8bSAlex Deucher .max_width = 4096, 1603b246e8bSAlex Deucher .max_height = 4096, 1613b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1623b246e8bSAlex Deucher .max_level = 3, 1633b246e8bSAlex Deucher }, 1643b246e8bSAlex Deucher { 1656f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 1663b246e8bSAlex Deucher .max_width = 4096, 1673b246e8bSAlex Deucher .max_height = 4096, 1683b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1693b246e8bSAlex Deucher .max_level = 5, 1703b246e8bSAlex Deucher }, 1713b246e8bSAlex Deucher { 1726f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 1733b246e8bSAlex Deucher .max_width = 4096, 1743b246e8bSAlex Deucher .max_height = 4096, 1753b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1763b246e8bSAlex Deucher .max_level = 52, 1773b246e8bSAlex Deucher }, 1783b246e8bSAlex Deucher { 1796f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 1803b246e8bSAlex Deucher .max_width = 4096, 1813b246e8bSAlex Deucher .max_height = 4096, 1823b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1833b246e8bSAlex Deucher .max_level = 4, 1843b246e8bSAlex Deucher }, 1853b246e8bSAlex Deucher { 1866f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 1873b246e8bSAlex Deucher .max_width = 8192, 1883b246e8bSAlex Deucher .max_height = 4352, 1893b246e8bSAlex Deucher .max_pixels_per_frame = 8192 * 4352, 1903b246e8bSAlex Deucher .max_level = 186, 1913b246e8bSAlex Deucher }, 1923b246e8bSAlex Deucher { 1936f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 1943b246e8bSAlex Deucher .max_width = 4096, 1953b246e8bSAlex Deucher .max_height = 4096, 1963b246e8bSAlex Deucher .max_pixels_per_frame = 4096 * 4096, 1973b246e8bSAlex Deucher .max_level = 0, 1983b246e8bSAlex Deucher }, 1993b246e8bSAlex Deucher { 2006f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 2013b246e8bSAlex Deucher .max_width = 8192, 2023b246e8bSAlex Deucher .max_height = 4352, 2033b246e8bSAlex Deucher .max_pixels_per_frame = 8192 * 4352, 2043b246e8bSAlex Deucher .max_level = 0, 2053b246e8bSAlex Deucher }, 2063b246e8bSAlex Deucher { 2076f786950SAlex Deucher .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 2083b246e8bSAlex Deucher .max_width = 8192, 2093b246e8bSAlex Deucher .max_height = 4352, 2103b246e8bSAlex Deucher .max_pixels_per_frame = 8192 * 4352, 2113b246e8bSAlex Deucher .max_level = 0, 2123b246e8bSAlex Deucher }, 2133b246e8bSAlex Deucher }; 2143b246e8bSAlex Deucher 2153b246e8bSAlex Deucher static const struct amdgpu_video_codecs sc_video_codecs_decode = 2163b246e8bSAlex Deucher { 2173b246e8bSAlex Deucher .codec_count = ARRAY_SIZE(sc_video_codecs_decode_array), 2183b246e8bSAlex Deucher .codec_array = sc_video_codecs_decode_array, 2193b246e8bSAlex Deucher }; 2203b246e8bSAlex Deucher 221ed9d2053SBokun Zhang /* SRIOV Sienna Cichlid, not const since data is controlled by host */ 222ed9d2053SBokun Zhang static struct amdgpu_video_codec_info sriov_sc_video_codecs_encode_array[] = 223ed9d2053SBokun Zhang { 224ed9d2053SBokun Zhang { 225ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 226ed9d2053SBokun Zhang .max_width = 4096, 227ed9d2053SBokun Zhang .max_height = 2304, 228ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 2304, 229ed9d2053SBokun Zhang .max_level = 0, 230ed9d2053SBokun Zhang }, 231ed9d2053SBokun Zhang { 232ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 233ed9d2053SBokun Zhang .max_width = 4096, 234ed9d2053SBokun Zhang .max_height = 2304, 235ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 2304, 236ed9d2053SBokun Zhang .max_level = 0, 237ed9d2053SBokun Zhang }, 238ed9d2053SBokun Zhang }; 239ed9d2053SBokun Zhang 240ed9d2053SBokun Zhang static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array[] = 241ed9d2053SBokun Zhang { 242ed9d2053SBokun Zhang { 243ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 244ed9d2053SBokun Zhang .max_width = 4096, 245ed9d2053SBokun Zhang .max_height = 4096, 246ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 4096, 247ed9d2053SBokun Zhang .max_level = 3, 248ed9d2053SBokun Zhang }, 249ed9d2053SBokun Zhang { 250ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 251ed9d2053SBokun Zhang .max_width = 4096, 252ed9d2053SBokun Zhang .max_height = 4096, 253ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 4096, 254ed9d2053SBokun Zhang .max_level = 5, 255ed9d2053SBokun Zhang }, 256ed9d2053SBokun Zhang { 257ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 258ed9d2053SBokun Zhang .max_width = 4096, 259ed9d2053SBokun Zhang .max_height = 4096, 260ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 4096, 261ed9d2053SBokun Zhang .max_level = 52, 262ed9d2053SBokun Zhang }, 263ed9d2053SBokun Zhang { 264ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 265ed9d2053SBokun Zhang .max_width = 4096, 266ed9d2053SBokun Zhang .max_height = 4096, 267ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 4096, 268ed9d2053SBokun Zhang .max_level = 4, 269ed9d2053SBokun Zhang }, 270ed9d2053SBokun Zhang { 271ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 272ed9d2053SBokun Zhang .max_width = 8192, 273ed9d2053SBokun Zhang .max_height = 4352, 274ed9d2053SBokun Zhang .max_pixels_per_frame = 8192 * 4352, 275ed9d2053SBokun Zhang .max_level = 186, 276ed9d2053SBokun Zhang }, 277ed9d2053SBokun Zhang { 278ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 279ed9d2053SBokun Zhang .max_width = 4096, 280ed9d2053SBokun Zhang .max_height = 4096, 281ed9d2053SBokun Zhang .max_pixels_per_frame = 4096 * 4096, 282ed9d2053SBokun Zhang .max_level = 0, 283ed9d2053SBokun Zhang }, 284ed9d2053SBokun Zhang { 285ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 286ed9d2053SBokun Zhang .max_width = 8192, 287ed9d2053SBokun Zhang .max_height = 4352, 288ed9d2053SBokun Zhang .max_pixels_per_frame = 8192 * 4352, 289ed9d2053SBokun Zhang .max_level = 0, 290ed9d2053SBokun Zhang }, 291ed9d2053SBokun Zhang { 292ed9d2053SBokun Zhang .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 293ed9d2053SBokun Zhang .max_width = 8192, 294ed9d2053SBokun Zhang .max_height = 4352, 295ed9d2053SBokun Zhang .max_pixels_per_frame = 8192 * 4352, 296ed9d2053SBokun Zhang .max_level = 0, 297ed9d2053SBokun Zhang }, 298ed9d2053SBokun Zhang }; 299ed9d2053SBokun Zhang 300ed9d2053SBokun Zhang static struct amdgpu_video_codecs sriov_sc_video_codecs_encode = 301ed9d2053SBokun Zhang { 302ed9d2053SBokun Zhang .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_encode_array), 303ed9d2053SBokun Zhang .codec_array = sriov_sc_video_codecs_encode_array, 304ed9d2053SBokun Zhang }; 305ed9d2053SBokun Zhang 306ed9d2053SBokun Zhang static struct amdgpu_video_codecs sriov_sc_video_codecs_decode = 307ed9d2053SBokun Zhang { 308ed9d2053SBokun Zhang .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array), 309ed9d2053SBokun Zhang .codec_array = sriov_sc_video_codecs_decode_array, 310ed9d2053SBokun Zhang }; 311ed9d2053SBokun Zhang 3123b246e8bSAlex Deucher static int nv_query_video_codecs(struct amdgpu_device *adev, bool encode, 3133b246e8bSAlex Deucher const struct amdgpu_video_codecs **codecs) 3143b246e8bSAlex Deucher { 3153b246e8bSAlex Deucher switch (adev->asic_type) { 3163b246e8bSAlex Deucher case CHIP_SIENNA_CICHLID: 317ed9d2053SBokun Zhang if (amdgpu_sriov_vf(adev)) { 318ed9d2053SBokun Zhang if (encode) 319ed9d2053SBokun Zhang *codecs = &sriov_sc_video_codecs_encode; 320ed9d2053SBokun Zhang else 321ed9d2053SBokun Zhang *codecs = &sriov_sc_video_codecs_decode; 322ed9d2053SBokun Zhang } else { 323ed9d2053SBokun Zhang if (encode) 324ed9d2053SBokun Zhang *codecs = &nv_video_codecs_encode; 325ed9d2053SBokun Zhang else 326ed9d2053SBokun Zhang *codecs = &sc_video_codecs_decode; 327ed9d2053SBokun Zhang } 328ed9d2053SBokun Zhang return 0; 3293b246e8bSAlex Deucher case CHIP_NAVY_FLOUNDER: 3303b246e8bSAlex Deucher case CHIP_DIMGREY_CAVEFISH: 3313b246e8bSAlex Deucher case CHIP_VANGOGH: 332bdc974cfSJames Zhu case CHIP_YELLOW_CARP: 3333b246e8bSAlex Deucher if (encode) 3343b246e8bSAlex Deucher *codecs = &nv_video_codecs_encode; 3353b246e8bSAlex Deucher else 3363b246e8bSAlex Deucher *codecs = &sc_video_codecs_decode; 3373b246e8bSAlex Deucher return 0; 3383b246e8bSAlex Deucher case CHIP_NAVI10: 3393b246e8bSAlex Deucher case CHIP_NAVI14: 3403b246e8bSAlex Deucher case CHIP_NAVI12: 3413b246e8bSAlex Deucher if (encode) 3423b246e8bSAlex Deucher *codecs = &nv_video_codecs_encode; 3433b246e8bSAlex Deucher else 3443b246e8bSAlex Deucher *codecs = &nv_video_codecs_decode; 3453b246e8bSAlex Deucher return 0; 3463b246e8bSAlex Deucher default: 3473b246e8bSAlex Deucher return -EINVAL; 3483b246e8bSAlex Deucher } 3493b246e8bSAlex Deucher } 3503b246e8bSAlex Deucher 351c6b6a421SHawking Zhang /* 352c6b6a421SHawking Zhang * Indirect registers accessor 353c6b6a421SHawking Zhang */ 354c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg) 355c6b6a421SHawking Zhang { 356705a2b5bSHawking Zhang unsigned long address, data; 357bebc0762SHawking Zhang address = adev->nbio.funcs->get_pcie_index_offset(adev); 358bebc0762SHawking Zhang data = adev->nbio.funcs->get_pcie_data_offset(adev); 359c6b6a421SHawking Zhang 360705a2b5bSHawking Zhang return amdgpu_device_indirect_rreg(adev, address, data, reg); 361c6b6a421SHawking Zhang } 362c6b6a421SHawking Zhang 363c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 364c6b6a421SHawking Zhang { 365705a2b5bSHawking Zhang unsigned long address, data; 366c6b6a421SHawking Zhang 367bebc0762SHawking Zhang address = adev->nbio.funcs->get_pcie_index_offset(adev); 368bebc0762SHawking Zhang data = adev->nbio.funcs->get_pcie_data_offset(adev); 369c6b6a421SHawking Zhang 370705a2b5bSHawking Zhang amdgpu_device_indirect_wreg(adev, address, data, reg, v); 371c6b6a421SHawking Zhang } 372c6b6a421SHawking Zhang 3734922f1bcSJohn Clements static u64 nv_pcie_rreg64(struct amdgpu_device *adev, u32 reg) 3744922f1bcSJohn Clements { 375705a2b5bSHawking Zhang unsigned long address, data; 3764922f1bcSJohn Clements address = adev->nbio.funcs->get_pcie_index_offset(adev); 3774922f1bcSJohn Clements data = adev->nbio.funcs->get_pcie_data_offset(adev); 3784922f1bcSJohn Clements 379705a2b5bSHawking Zhang return amdgpu_device_indirect_rreg64(adev, address, data, reg); 3804922f1bcSJohn Clements } 3814922f1bcSJohn Clements 3825de54343SHuang Rui static u32 nv_pcie_port_rreg(struct amdgpu_device *adev, u32 reg) 3835de54343SHuang Rui { 3845de54343SHuang Rui unsigned long flags, address, data; 3855de54343SHuang Rui u32 r; 3865de54343SHuang Rui address = adev->nbio.funcs->get_pcie_port_index_offset(adev); 3875de54343SHuang Rui data = adev->nbio.funcs->get_pcie_port_data_offset(adev); 3885de54343SHuang Rui 3895de54343SHuang Rui spin_lock_irqsave(&adev->pcie_idx_lock, flags); 3905de54343SHuang Rui WREG32(address, reg * 4); 3915de54343SHuang Rui (void)RREG32(address); 3925de54343SHuang Rui r = RREG32(data); 3935de54343SHuang Rui spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 3945de54343SHuang Rui return r; 3955de54343SHuang Rui } 3965de54343SHuang Rui 3974922f1bcSJohn Clements static void nv_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v) 3984922f1bcSJohn Clements { 399705a2b5bSHawking Zhang unsigned long address, data; 4004922f1bcSJohn Clements 4014922f1bcSJohn Clements address = adev->nbio.funcs->get_pcie_index_offset(adev); 4024922f1bcSJohn Clements data = adev->nbio.funcs->get_pcie_data_offset(adev); 4034922f1bcSJohn Clements 404705a2b5bSHawking Zhang amdgpu_device_indirect_wreg64(adev, address, data, reg, v); 4054922f1bcSJohn Clements } 4064922f1bcSJohn Clements 4075de54343SHuang Rui static void nv_pcie_port_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 4085de54343SHuang Rui { 4095de54343SHuang Rui unsigned long flags, address, data; 4105de54343SHuang Rui 4115de54343SHuang Rui address = adev->nbio.funcs->get_pcie_port_index_offset(adev); 4125de54343SHuang Rui data = adev->nbio.funcs->get_pcie_port_data_offset(adev); 4135de54343SHuang Rui 4145de54343SHuang Rui spin_lock_irqsave(&adev->pcie_idx_lock, flags); 4155de54343SHuang Rui WREG32(address, reg * 4); 4165de54343SHuang Rui (void)RREG32(address); 4175de54343SHuang Rui WREG32(data, v); 4185de54343SHuang Rui (void)RREG32(data); 4195de54343SHuang Rui spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 4205de54343SHuang Rui } 4215de54343SHuang Rui 422c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg) 423c6b6a421SHawking Zhang { 424c6b6a421SHawking Zhang unsigned long flags, address, data; 425c6b6a421SHawking Zhang u32 r; 426c6b6a421SHawking Zhang 427c6b6a421SHawking Zhang address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); 428c6b6a421SHawking Zhang data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); 429c6b6a421SHawking Zhang 430c6b6a421SHawking Zhang spin_lock_irqsave(&adev->didt_idx_lock, flags); 431c6b6a421SHawking Zhang WREG32(address, (reg)); 432c6b6a421SHawking Zhang r = RREG32(data); 433c6b6a421SHawking Zhang spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 434c6b6a421SHawking Zhang return r; 435c6b6a421SHawking Zhang } 436c6b6a421SHawking Zhang 437c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 438c6b6a421SHawking Zhang { 439c6b6a421SHawking Zhang unsigned long flags, address, data; 440c6b6a421SHawking Zhang 441c6b6a421SHawking Zhang address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); 442c6b6a421SHawking Zhang data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); 443c6b6a421SHawking Zhang 444c6b6a421SHawking Zhang spin_lock_irqsave(&adev->didt_idx_lock, flags); 445c6b6a421SHawking Zhang WREG32(address, (reg)); 446c6b6a421SHawking Zhang WREG32(data, (v)); 447c6b6a421SHawking Zhang spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 448c6b6a421SHawking Zhang } 449c6b6a421SHawking Zhang 450c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev) 451c6b6a421SHawking Zhang { 452bebc0762SHawking Zhang return adev->nbio.funcs->get_memsize(adev); 453c6b6a421SHawking Zhang } 454c6b6a421SHawking Zhang 455c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev) 456c6b6a421SHawking Zhang { 457462a70d8STao Zhou return adev->clock.spll.reference_freq; 458c6b6a421SHawking Zhang } 459c6b6a421SHawking Zhang 460c6b6a421SHawking Zhang 461c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev, 462c6b6a421SHawking Zhang u32 me, u32 pipe, u32 queue, u32 vmid) 463c6b6a421SHawking Zhang { 464c6b6a421SHawking Zhang u32 grbm_gfx_cntl = 0; 465c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe); 466c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me); 467c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid); 468c6b6a421SHawking Zhang grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue); 469c6b6a421SHawking Zhang 470f2958a8bSPeng Ju Zhou WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl); 471c6b6a421SHawking Zhang } 472c6b6a421SHawking Zhang 473c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state) 474c6b6a421SHawking Zhang { 475c6b6a421SHawking Zhang /* todo */ 476c6b6a421SHawking Zhang } 477c6b6a421SHawking Zhang 478c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev) 479c6b6a421SHawking Zhang { 480c6b6a421SHawking Zhang /* todo */ 481c6b6a421SHawking Zhang return false; 482c6b6a421SHawking Zhang } 483c6b6a421SHawking Zhang 484c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev, 485c6b6a421SHawking Zhang u8 *bios, u32 length_bytes) 486c6b6a421SHawking Zhang { 48729bc37b4SAlex Deucher u32 *dw_ptr; 48829bc37b4SAlex Deucher u32 i, length_dw; 4890bf7f2dcSLikun Gao u32 rom_index_offset, rom_data_offset; 49029bc37b4SAlex Deucher 49129bc37b4SAlex Deucher if (bios == NULL) 492c6b6a421SHawking Zhang return false; 49329bc37b4SAlex Deucher if (length_bytes == 0) 49429bc37b4SAlex Deucher return false; 49529bc37b4SAlex Deucher /* APU vbios image is part of sbios image */ 49629bc37b4SAlex Deucher if (adev->flags & AMD_IS_APU) 49729bc37b4SAlex Deucher return false; 49829bc37b4SAlex Deucher 49929bc37b4SAlex Deucher dw_ptr = (u32 *)bios; 50029bc37b4SAlex Deucher length_dw = ALIGN(length_bytes, 4) / 4; 50129bc37b4SAlex Deucher 5020bf7f2dcSLikun Gao rom_index_offset = 5030bf7f2dcSLikun Gao adev->smuio.funcs->get_rom_index_offset(adev); 5040bf7f2dcSLikun Gao rom_data_offset = 5050bf7f2dcSLikun Gao adev->smuio.funcs->get_rom_data_offset(adev); 5060bf7f2dcSLikun Gao 50729bc37b4SAlex Deucher /* set rom index to 0 */ 5080bf7f2dcSLikun Gao WREG32(rom_index_offset, 0); 50929bc37b4SAlex Deucher /* read out the rom data */ 51029bc37b4SAlex Deucher for (i = 0; i < length_dw; i++) 5110bf7f2dcSLikun Gao dw_ptr[i] = RREG32(rom_data_offset); 51229bc37b4SAlex Deucher 51329bc37b4SAlex Deucher return true; 514c6b6a421SHawking Zhang } 515c6b6a421SHawking Zhang 516c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = { 517c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)}, 518c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)}, 519c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)}, 520c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)}, 521c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)}, 522c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)}, 523c6b6a421SHawking Zhang { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)}, 524c6b6a421SHawking Zhang { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)}, 525c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)}, 526c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)}, 527c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)}, 528c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)}, 529c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)}, 530c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)}, 531c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)}, 532664fe85aSMarek Olšák { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)}, 533c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)}, 534c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)}, 535c6b6a421SHawking Zhang { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)}, 536c6b6a421SHawking Zhang }; 537c6b6a421SHawking Zhang 538c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num, 539c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset) 540c6b6a421SHawking Zhang { 541c6b6a421SHawking Zhang uint32_t val; 542c6b6a421SHawking Zhang 543c6b6a421SHawking Zhang mutex_lock(&adev->grbm_idx_mutex); 544c6b6a421SHawking Zhang if (se_num != 0xffffffff || sh_num != 0xffffffff) 545c6b6a421SHawking Zhang amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); 546c6b6a421SHawking Zhang 547c6b6a421SHawking Zhang val = RREG32(reg_offset); 548c6b6a421SHawking Zhang 549c6b6a421SHawking Zhang if (se_num != 0xffffffff || sh_num != 0xffffffff) 550c6b6a421SHawking Zhang amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff); 551c6b6a421SHawking Zhang mutex_unlock(&adev->grbm_idx_mutex); 552c6b6a421SHawking Zhang return val; 553c6b6a421SHawking Zhang } 554c6b6a421SHawking Zhang 555c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev, 556c6b6a421SHawking Zhang bool indexed, u32 se_num, 557c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset) 558c6b6a421SHawking Zhang { 559c6b6a421SHawking Zhang if (indexed) { 560c6b6a421SHawking Zhang return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); 561c6b6a421SHawking Zhang } else { 562c6b6a421SHawking Zhang if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)) 563c6b6a421SHawking Zhang return adev->gfx.config.gb_addr_config; 564c6b6a421SHawking Zhang return RREG32(reg_offset); 565c6b6a421SHawking Zhang } 566c6b6a421SHawking Zhang } 567c6b6a421SHawking Zhang 568c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num, 569c6b6a421SHawking Zhang u32 sh_num, u32 reg_offset, u32 *value) 570c6b6a421SHawking Zhang { 571c6b6a421SHawking Zhang uint32_t i; 572c6b6a421SHawking Zhang struct soc15_allowed_register_entry *en; 573c6b6a421SHawking Zhang 574c6b6a421SHawking Zhang *value = 0; 575c6b6a421SHawking Zhang for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) { 576c6b6a421SHawking Zhang en = &nv_allowed_read_registers[i]; 577fced3c3aSHuang Rui if ((i == 7 && (adev->sdma.num_instances == 1)) || /* some asics don't have SDMA1 */ 578fced3c3aSHuang Rui reg_offset != 579c6b6a421SHawking Zhang (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset)) 580c6b6a421SHawking Zhang continue; 581c6b6a421SHawking Zhang 582c6b6a421SHawking Zhang *value = nv_get_register_value(adev, 583c6b6a421SHawking Zhang nv_allowed_read_registers[i].grbm_indexed, 584c6b6a421SHawking Zhang se_num, sh_num, reg_offset); 585c6b6a421SHawking Zhang return 0; 586c6b6a421SHawking Zhang } 587c6b6a421SHawking Zhang return -EINVAL; 588c6b6a421SHawking Zhang } 589c6b6a421SHawking Zhang 590b913ec62SAlex Deucher static int nv_asic_mode2_reset(struct amdgpu_device *adev) 591b913ec62SAlex Deucher { 592b913ec62SAlex Deucher u32 i; 593b913ec62SAlex Deucher int ret = 0; 594b913ec62SAlex Deucher 595b913ec62SAlex Deucher amdgpu_atombios_scratch_regs_engine_hung(adev, true); 596b913ec62SAlex Deucher 597b913ec62SAlex Deucher /* disable BM */ 598b913ec62SAlex Deucher pci_clear_master(adev->pdev); 599b913ec62SAlex Deucher 600b913ec62SAlex Deucher amdgpu_device_cache_pci_state(adev->pdev); 601b913ec62SAlex Deucher 602b913ec62SAlex Deucher ret = amdgpu_dpm_mode2_reset(adev); 603b913ec62SAlex Deucher if (ret) 604b913ec62SAlex Deucher dev_err(adev->dev, "GPU mode2 reset failed\n"); 605b913ec62SAlex Deucher 606b913ec62SAlex Deucher amdgpu_device_load_pci_state(adev->pdev); 607b913ec62SAlex Deucher 608b913ec62SAlex Deucher /* wait for asic to come out of reset */ 609b913ec62SAlex Deucher for (i = 0; i < adev->usec_timeout; i++) { 610b913ec62SAlex Deucher u32 memsize = adev->nbio.funcs->get_memsize(adev); 611b913ec62SAlex Deucher 612b913ec62SAlex Deucher if (memsize != 0xffffffff) 613b913ec62SAlex Deucher break; 614b913ec62SAlex Deucher udelay(1); 615b913ec62SAlex Deucher } 616b913ec62SAlex Deucher 617b913ec62SAlex Deucher amdgpu_atombios_scratch_regs_engine_hung(adev, false); 618b913ec62SAlex Deucher 619b913ec62SAlex Deucher return ret; 620b913ec62SAlex Deucher } 621b913ec62SAlex Deucher 6222ddc6c3eSAlex Deucher static enum amd_reset_method 6232ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev) 6242ddc6c3eSAlex Deucher { 625273da6ffSWenhui Sheng if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 || 62616086355SAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_MODE2 || 627f172865aSAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_BACO || 628f172865aSAlex Deucher amdgpu_reset_method == AMD_RESET_METHOD_PCI) 629273da6ffSWenhui Sheng return amdgpu_reset_method; 630273da6ffSWenhui Sheng 631273da6ffSWenhui Sheng if (amdgpu_reset_method != -1) 632273da6ffSWenhui Sheng dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n", 633273da6ffSWenhui Sheng amdgpu_reset_method); 634273da6ffSWenhui Sheng 635ca6fd7a6SLikun Gao switch (adev->asic_type) { 63616086355SAlex Deucher case CHIP_VANGOGH: 6377d38d9dcSAaron Liu case CHIP_YELLOW_CARP: 63816086355SAlex Deucher return AMD_RESET_METHOD_MODE2; 639ca6fd7a6SLikun Gao case CHIP_SIENNA_CICHLID: 64022dd44f4SJiansong Chen case CHIP_NAVY_FLOUNDER: 64115ed44c0STao Zhou case CHIP_DIMGREY_CAVEFISH: 6425ed7715dSChengming Gui case CHIP_BEIGE_GOBY: 643ca6fd7a6SLikun Gao return AMD_RESET_METHOD_MODE1; 644ca6fd7a6SLikun Gao default: 645181e772fSEvan Quan if (amdgpu_dpm_is_baco_supported(adev)) 6462ddc6c3eSAlex Deucher return AMD_RESET_METHOD_BACO; 6472ddc6c3eSAlex Deucher else 6482ddc6c3eSAlex Deucher return AMD_RESET_METHOD_MODE1; 6492ddc6c3eSAlex Deucher } 650ca6fd7a6SLikun Gao } 6512ddc6c3eSAlex Deucher 652c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev) 653c6b6a421SHawking Zhang { 654767acabdSKevin Wang int ret = 0; 655c6b6a421SHawking Zhang 65616086355SAlex Deucher switch (nv_asic_reset_method(adev)) { 657f172865aSAlex Deucher case AMD_RESET_METHOD_PCI: 658f172865aSAlex Deucher dev_info(adev->dev, "PCI reset\n"); 659f172865aSAlex Deucher ret = amdgpu_device_pci_reset(adev); 660f172865aSAlex Deucher break; 66116086355SAlex Deucher case AMD_RESET_METHOD_BACO: 66211043b7aSAlex Deucher dev_info(adev->dev, "BACO reset\n"); 663181e772fSEvan Quan ret = amdgpu_dpm_baco_reset(adev); 66416086355SAlex Deucher break; 66516086355SAlex Deucher case AMD_RESET_METHOD_MODE2: 66616086355SAlex Deucher dev_info(adev->dev, "MODE2 reset\n"); 667b913ec62SAlex Deucher ret = nv_asic_mode2_reset(adev); 66816086355SAlex Deucher break; 66916086355SAlex Deucher default: 67011043b7aSAlex Deucher dev_info(adev->dev, "MODE1 reset\n"); 6715c03e584SFeifei Xu ret = amdgpu_device_mode1_reset(adev); 67216086355SAlex Deucher break; 67311043b7aSAlex Deucher } 674767acabdSKevin Wang 675767acabdSKevin Wang return ret; 676c6b6a421SHawking Zhang } 677c6b6a421SHawking Zhang 678c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk) 679c6b6a421SHawking Zhang { 680c6b6a421SHawking Zhang /* todo */ 681c6b6a421SHawking Zhang return 0; 682c6b6a421SHawking Zhang } 683c6b6a421SHawking Zhang 684c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) 685c6b6a421SHawking Zhang { 686c6b6a421SHawking Zhang /* todo */ 687c6b6a421SHawking Zhang return 0; 688c6b6a421SHawking Zhang } 689c6b6a421SHawking Zhang 690c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev) 691c6b6a421SHawking Zhang { 692c6b6a421SHawking Zhang if (pci_is_root_bus(adev->pdev->bus)) 693c6b6a421SHawking Zhang return; 694c6b6a421SHawking Zhang 695c6b6a421SHawking Zhang if (amdgpu_pcie_gen2 == 0) 696c6b6a421SHawking Zhang return; 697c6b6a421SHawking Zhang 698c6b6a421SHawking Zhang if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 699c6b6a421SHawking Zhang CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3))) 700c6b6a421SHawking Zhang return; 701c6b6a421SHawking Zhang 702c6b6a421SHawking Zhang /* todo */ 703c6b6a421SHawking Zhang } 704c6b6a421SHawking Zhang 705c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev) 706c6b6a421SHawking Zhang { 7070064b0ceSKenneth Feng if (!amdgpu_aspm) 708c6b6a421SHawking Zhang return; 709c6b6a421SHawking Zhang 7103273f8b9SKenneth Feng if (!(adev->flags & AMD_IS_APU) && 711e1edaeafSLikun Gao (adev->nbio.funcs->program_aspm)) 712e1edaeafSLikun Gao adev->nbio.funcs->program_aspm(adev); 713e1edaeafSLikun Gao 714c6b6a421SHawking Zhang } 715c6b6a421SHawking Zhang 716c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev, 717c6b6a421SHawking Zhang bool enable) 718c6b6a421SHawking Zhang { 719bebc0762SHawking Zhang adev->nbio.funcs->enable_doorbell_aperture(adev, enable); 720bebc0762SHawking Zhang adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable); 721c6b6a421SHawking Zhang } 722c6b6a421SHawking Zhang 723c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block = 724c6b6a421SHawking Zhang { 725c6b6a421SHawking Zhang .type = AMD_IP_BLOCK_TYPE_COMMON, 726c6b6a421SHawking Zhang .major = 1, 727c6b6a421SHawking Zhang .minor = 0, 728c6b6a421SHawking Zhang .rev = 0, 729c6b6a421SHawking Zhang .funcs = &nv_common_ip_funcs, 730c6b6a421SHawking Zhang }; 731c6b6a421SHawking Zhang 73232358093SLikun Gao static bool nv_is_headless_sku(struct pci_dev *pdev) 73332358093SLikun Gao { 73432358093SLikun Gao if ((pdev->device == 0x731E && 73532358093SLikun Gao (pdev->revision == 0xC6 || pdev->revision == 0xC7)) || 73632358093SLikun Gao (pdev->device == 0x7340 && pdev->revision == 0xC9) || 73732358093SLikun Gao (pdev->device == 0x7360 && pdev->revision == 0xC7)) 73832358093SLikun Gao return true; 73932358093SLikun Gao return false; 74032358093SLikun Gao } 74132358093SLikun Gao 742b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev) 743c6b6a421SHawking Zhang { 744b5c73856SXiaojie Yuan int r; 745b5c73856SXiaojie Yuan 746b5c73856SXiaojie Yuan if (amdgpu_discovery) { 747b5c73856SXiaojie Yuan r = amdgpu_discovery_reg_base_init(adev); 748b5c73856SXiaojie Yuan if (r) { 749b5c73856SXiaojie Yuan DRM_WARN("failed to init reg base from ip discovery table, " 750b5c73856SXiaojie Yuan "fallback to legacy init method\n"); 751b5c73856SXiaojie Yuan goto legacy_init; 752b5c73856SXiaojie Yuan } 753b5c73856SXiaojie Yuan 7547bd939d0SLikun GAO amdgpu_discovery_harvest_ip(adev); 75532358093SLikun Gao if (nv_is_headless_sku(adev->pdev)) { 75632358093SLikun Gao adev->harvest_ip_mask |= AMD_HARVEST_IP_VCN_MASK; 75732358093SLikun Gao adev->harvest_ip_mask |= AMD_HARVEST_IP_JPEG_MASK; 75832358093SLikun Gao } 7597bd939d0SLikun GAO 760b5c73856SXiaojie Yuan return 0; 761b5c73856SXiaojie Yuan } 762b5c73856SXiaojie Yuan 763b5c73856SXiaojie Yuan legacy_init: 764c6b6a421SHawking Zhang switch (adev->asic_type) { 765c6b6a421SHawking Zhang case CHIP_NAVI10: 766c6b6a421SHawking Zhang navi10_reg_base_init(adev); 767c6b6a421SHawking Zhang break; 768a0f6d926SXiaojie Yuan case CHIP_NAVI14: 769a0f6d926SXiaojie Yuan navi14_reg_base_init(adev); 770a0f6d926SXiaojie Yuan break; 77103d0a073SXiaojie Yuan case CHIP_NAVI12: 77203d0a073SXiaojie Yuan navi12_reg_base_init(adev); 77303d0a073SXiaojie Yuan break; 774dccdbf3fSLikun Gao case CHIP_SIENNA_CICHLID: 775c8c959f6SJiansong Chen case CHIP_NAVY_FLOUNDER: 776dccdbf3fSLikun Gao sienna_cichlid_reg_base_init(adev); 777dccdbf3fSLikun Gao break; 778026570e6SHuang Rui case CHIP_VANGOGH: 779026570e6SHuang Rui vangogh_reg_base_init(adev); 780026570e6SHuang Rui break; 781038d757bSTao Zhou case CHIP_DIMGREY_CAVEFISH: 782038d757bSTao Zhou dimgrey_cavefish_reg_base_init(adev); 783038d757bSTao Zhou break; 784fd5b4b44SChengming Gui case CHIP_BEIGE_GOBY: 785fd5b4b44SChengming Gui beige_goby_reg_base_init(adev); 786fd5b4b44SChengming Gui break; 787e7990721SAaron Liu case CHIP_YELLOW_CARP: 788e7990721SAaron Liu yellow_carp_reg_base_init(adev); 789e7990721SAaron Liu break; 790c6b6a421SHawking Zhang default: 791c6b6a421SHawking Zhang return -EINVAL; 792c6b6a421SHawking Zhang } 793c6b6a421SHawking Zhang 794b5c73856SXiaojie Yuan return 0; 795b5c73856SXiaojie Yuan } 796b5c73856SXiaojie Yuan 797c1299461SWenhui Sheng void nv_set_virt_ops(struct amdgpu_device *adev) 798c1299461SWenhui Sheng { 799c1299461SWenhui Sheng adev->virt.ops = &xgpu_nv_virt_ops; 800c1299461SWenhui Sheng } 801c1299461SWenhui Sheng 802b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev) 803b5c73856SXiaojie Yuan { 804b5c73856SXiaojie Yuan int r; 805b5c73856SXiaojie Yuan 806a7e91bd7SHuang Rui if (adev->flags & AMD_IS_APU) { 807a7e91bd7SHuang Rui adev->nbio.funcs = &nbio_v7_2_funcs; 808a7e91bd7SHuang Rui adev->nbio.hdp_flush_reg = &nbio_v7_2_hdp_flush_reg; 809a7e91bd7SHuang Rui } else { 810122078deSMonk Liu adev->nbio.funcs = &nbio_v2_3_funcs; 811122078deSMonk Liu adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg; 812a7e91bd7SHuang Rui } 813bf087285SLikun Gao adev->hdp.funcs = &hdp_v5_0_funcs; 814122078deSMonk Liu 8150bf7f2dcSLikun Gao if (adev->asic_type >= CHIP_SIENNA_CICHLID) 8160bf7f2dcSLikun Gao adev->smuio.funcs = &smuio_v11_0_6_funcs; 8170bf7f2dcSLikun Gao else 8180bf7f2dcSLikun Gao adev->smuio.funcs = &smuio_v11_0_funcs; 8190bf7f2dcSLikun Gao 820c652923aSJohn Clements if (adev->asic_type == CHIP_SIENNA_CICHLID) 821c652923aSJohn Clements adev->gmc.xgmi.supported = true; 822c652923aSJohn Clements 823b5c73856SXiaojie Yuan /* Set IP register base before any HW register access */ 824b5c73856SXiaojie Yuan r = nv_reg_base_init(adev); 825b5c73856SXiaojie Yuan if (r) 826b5c73856SXiaojie Yuan return r; 827b5c73856SXiaojie Yuan 828c6b6a421SHawking Zhang switch (adev->asic_type) { 829c6b6a421SHawking Zhang case CHIP_NAVI10: 830d1daf850SAlex Deucher case CHIP_NAVI14: 831c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 832c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 833c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 834c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 835c6b6a421SHawking Zhang if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 8369530273eSEvan Quan !amdgpu_sriov_vf(adev)) 837c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 838c6b6a421SHawking Zhang if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 839c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 840f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC) 8418301f6b9STianci.Yin else if (amdgpu_device_has_dc_support(adev)) 842b4f199c7SHarry Wentland amdgpu_device_ip_block_add(adev, &dm_ip_block); 843f8a7976bSAlex Deucher #endif 844c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 845c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block); 846c6b6a421SHawking Zhang if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && 8479530273eSEvan Quan !amdgpu_sriov_vf(adev)) 848c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 849c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block); 8505be45a26SLeo Liu amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block); 851c6b6a421SHawking Zhang if (adev->enable_mes) 852c6b6a421SHawking Zhang amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block); 853c6b6a421SHawking Zhang break; 85444e9e7c9SXiaojie Yuan case CHIP_NAVI12: 85544e9e7c9SXiaojie Yuan amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 85644e9e7c9SXiaojie Yuan amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 8572a4021ccSPeng Ju Zhou if (!amdgpu_sriov_vf(adev)) { 85844e9e7c9SXiaojie Yuan amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 8596b66ae2eSXiaojie Yuan amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 8602a4021ccSPeng Ju Zhou } else { 8612a4021ccSPeng Ju Zhou amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 8622a4021ccSPeng Ju Zhou amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 8632a4021ccSPeng Ju Zhou } 86479bebabbSMonk Liu if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) 8657f47efebSXiaojie Yuan amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 86679902029SXiaojie Yuan if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 86779902029SXiaojie Yuan amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 86820c14ee1SPetr Cvek #if defined(CONFIG_DRM_AMD_DC) 869078655d9SLeo Li else if (amdgpu_device_has_dc_support(adev)) 870078655d9SLeo Li amdgpu_device_ip_block_add(adev, &dm_ip_block); 87120c14ee1SPetr Cvek #endif 87244e9e7c9SXiaojie Yuan amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 87344e9e7c9SXiaojie Yuan amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block); 8747f47efebSXiaojie Yuan if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && 8759530273eSEvan Quan !amdgpu_sriov_vf(adev)) 8767f47efebSXiaojie Yuan amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 8771fbed280SBoyuan Zhang amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block); 878fe442491SMonk Liu if (!amdgpu_sriov_vf(adev)) 8795be45a26SLeo Liu amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block); 88044e9e7c9SXiaojie Yuan break; 8812e1ba10eSLikun Gao case CHIP_SIENNA_CICHLID: 8822e1ba10eSLikun Gao amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 8830b3df16bSLikun Gao amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 8844aa7e6e0SYuBiao Wang if (!amdgpu_sriov_vf(adev)) { 885757b3af8SLikun Gao amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 88656304e72SLikun Gao if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 8875aa02350SLikun Gao amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 8884aa7e6e0SYuBiao Wang } else { 8894aa7e6e0SYuBiao Wang if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 8904aa7e6e0SYuBiao Wang amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 8914aa7e6e0SYuBiao Wang amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 8924aa7e6e0SYuBiao Wang } 893b07e5c60SLikun Gao if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 894acf2740fSJane Jian is_support_sw_smu(adev)) 895b07e5c60SLikun Gao amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 8969a986760SLikun Gao if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 8979a986760SLikun Gao amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 898464ab91aSBhawanpreet Lakha #if defined(CONFIG_DRM_AMD_DC) 899464ab91aSBhawanpreet Lakha else if (amdgpu_device_has_dc_support(adev)) 900464ab91aSBhawanpreet Lakha amdgpu_device_ip_block_add(adev, &dm_ip_block); 901464ab91aSBhawanpreet Lakha #endif 902933c8a93SLikun Gao amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 903157e72e8SLikun Gao amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 904b8f10585SLeo Liu amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 905c45fbe1bSJack Zhang if (!amdgpu_sriov_vf(adev)) 9064d72dd12SLeo Liu amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block); 907a346ef86SJack Xiao if (adev->enable_mes) 908a346ef86SJack Xiao amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block); 9092e1ba10eSLikun Gao break; 9108515e0a4SJiansong Chen case CHIP_NAVY_FLOUNDER: 9118515e0a4SJiansong Chen amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 912fc8f07daSJiansong Chen amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 913026c396bSJiansong Chen amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 9147420eab2SJiansong Chen if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 9157420eab2SJiansong Chen amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 9167420eab2SJiansong Chen if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 9177420eab2SJiansong Chen is_support_sw_smu(adev)) 9187420eab2SJiansong Chen amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 9195404f073SJiansong Chen if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 9205404f073SJiansong Chen amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 921a6c5308fSBhawanpreet Lakha #if defined(CONFIG_DRM_AMD_DC) 922a6c5308fSBhawanpreet Lakha else if (amdgpu_device_has_dc_support(adev)) 923a6c5308fSBhawanpreet Lakha amdgpu_device_ip_block_add(adev, &dm_ip_block); 924a6c5308fSBhawanpreet Lakha #endif 925885eb3faSJiansong Chen amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 926df2d15dfSJiansong Chen amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 927290b4ad5SBoyuan Zhang amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 928290b4ad5SBoyuan Zhang amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block); 929f4497d10SJiansong Chen if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && 930f4497d10SJiansong Chen is_support_sw_smu(adev)) 931f4497d10SJiansong Chen amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 9328515e0a4SJiansong Chen break; 93388edbad6SHuang Rui case CHIP_VANGOGH: 93488edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 93588edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 93688edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 937ed3b7353SHuang Rui if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 938ed3b7353SHuang Rui amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 939c821e0fbSHuang Rui amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 94088edbad6SHuang Rui if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 94188edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 94284b934bcSHuang Rui #if defined(CONFIG_DRM_AMD_DC) 94384b934bcSHuang Rui else if (amdgpu_device_has_dc_support(adev)) 94484b934bcSHuang Rui amdgpu_device_ip_block_add(adev, &dm_ip_block); 94584b934bcSHuang Rui #endif 94688edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 94788edbad6SHuang Rui amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 948b4e532d6SThong Thai amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 949b4e532d6SThong Thai amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block); 95088edbad6SHuang Rui break; 9512aa92b12STao Zhou case CHIP_DIMGREY_CAVEFISH: 9522aa92b12STao Zhou amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 9533e02ad44STao Zhou amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 954771cc67eSTao Zhou amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 955aff39cdeSTao Zhou if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 956aff39cdeSTao Zhou amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 957aff39cdeSTao Zhou if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 958aff39cdeSTao Zhou is_support_sw_smu(adev)) 959aff39cdeSTao Zhou amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 96076a2d9eaSTao Zhou if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 96176a2d9eaSTao Zhou amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 9627cc656e2STao Zhou #if defined(CONFIG_DRM_AMD_DC) 9637cc656e2STao Zhou else if (amdgpu_device_has_dc_support(adev)) 9647cc656e2STao Zhou amdgpu_device_ip_block_add(adev, &dm_ip_block); 9657cc656e2STao Zhou #endif 966feb6329cSTao Zhou amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 96701069226STao Zhou amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 9680afc770bSJames Zhu amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 969be6b1cd3SJames Zhu amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block); 9702aa92b12STao Zhou break; 971aa2caa2aSChengming Gui case CHIP_BEIGE_GOBY: 972aa2caa2aSChengming Gui amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 9732d527ea6SChengming Gui amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 974a1dede36SChengming Gui amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 975c0729819SChengming Gui if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 976c0729819SChengming Gui amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); 977c0729819SChengming Gui if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 978c0729819SChengming Gui is_support_sw_smu(adev)) 979c0729819SChengming Gui amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 980898319caSChengming Gui amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 9818760403eSChengming Gui amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 9825663da86SChengming Gui if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 9835663da86SChengming Gui amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 984ddaed58bSAurabindo Pillai #if defined(CONFIG_DRM_AMD_DC) 985ddaed58bSAurabindo Pillai else if (amdgpu_device_has_dc_support(adev)) 986ddaed58bSAurabindo Pillai amdgpu_device_ip_block_add(adev, &dm_ip_block); 987ddaed58bSAurabindo Pillai #endif 9884d352669SChengming Gui if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && 9894d352669SChengming Gui is_support_sw_smu(adev)) 9904d352669SChengming Gui amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); 991f703d4b6SVeerabadhran Gopalakrishnan amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 992aa2caa2aSChengming Gui break; 9935c462ca9SAaron Liu case CHIP_YELLOW_CARP: 9945c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &nv_common_ip_block); 9955c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); 9965c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); 997903bb18bSAaron Liu if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) 998903bb18bSAaron Liu amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block); 999120a6db4SAaron Liu amdgpu_device_ip_block_add(adev, &smu_v13_0_ip_block); 10005c462ca9SAaron Liu if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 10015c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 10025c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); 10035c462ca9SAaron Liu amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block); 1004c8b73f7fSNicholas Kazlauskas if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) 1005c8b73f7fSNicholas Kazlauskas amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); 1006c8b73f7fSNicholas Kazlauskas #if defined(CONFIG_DRM_AMD_DC) 1007c8b73f7fSNicholas Kazlauskas else if (amdgpu_device_has_dc_support(adev)) 1008c8b73f7fSNicholas Kazlauskas amdgpu_device_ip_block_add(adev, &dm_ip_block); 1009c8b73f7fSNicholas Kazlauskas #endif 1010ee8d893fSJames Zhu amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block); 1011ee8d893fSJames Zhu amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block); 10125c462ca9SAaron Liu break; 1013c6b6a421SHawking Zhang default: 1014c6b6a421SHawking Zhang return -EINVAL; 1015c6b6a421SHawking Zhang } 1016c6b6a421SHawking Zhang 1017c6b6a421SHawking Zhang return 0; 1018c6b6a421SHawking Zhang } 1019c6b6a421SHawking Zhang 1020c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev) 1021c6b6a421SHawking Zhang { 1022bebc0762SHawking Zhang return adev->nbio.funcs->get_rev_id(adev); 1023c6b6a421SHawking Zhang } 1024c6b6a421SHawking Zhang 1025c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev) 1026c6b6a421SHawking Zhang { 1027c6b6a421SHawking Zhang return true; 1028c6b6a421SHawking Zhang } 1029c6b6a421SHawking Zhang 1030c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev) 1031c6b6a421SHawking Zhang { 1032c6b6a421SHawking Zhang u32 sol_reg; 1033c6b6a421SHawking Zhang 1034c6b6a421SHawking Zhang if (adev->flags & AMD_IS_APU) 1035c6b6a421SHawking Zhang return false; 1036c6b6a421SHawking Zhang 1037c6b6a421SHawking Zhang /* Check sOS sign of life register to confirm sys driver and sOS 1038c6b6a421SHawking Zhang * are already been loaded. 1039c6b6a421SHawking Zhang */ 1040c6b6a421SHawking Zhang sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81); 1041c6b6a421SHawking Zhang if (sol_reg) 1042c6b6a421SHawking Zhang return true; 10433967ae6dSAlex Deucher 1044c6b6a421SHawking Zhang return false; 1045c6b6a421SHawking Zhang } 1046c6b6a421SHawking Zhang 10472af81531SKevin Wang static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev) 10482af81531SKevin Wang { 10492af81531SKevin Wang 10502af81531SKevin Wang /* TODO 10512af81531SKevin Wang * dummy implement for pcie_replay_count sysfs interface 10522af81531SKevin Wang * */ 10532af81531SKevin Wang 10542af81531SKevin Wang return 0; 10552af81531SKevin Wang } 10562af81531SKevin Wang 1057c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev) 1058c6b6a421SHawking Zhang { 1059c6b6a421SHawking Zhang adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ; 1060c6b6a421SHawking Zhang adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0; 1061c6b6a421SHawking Zhang adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1; 1062c6b6a421SHawking Zhang adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2; 1063c6b6a421SHawking Zhang adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3; 1064c6b6a421SHawking Zhang adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4; 1065c6b6a421SHawking Zhang adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5; 1066c6b6a421SHawking Zhang adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6; 1067c6b6a421SHawking Zhang adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7; 1068c6b6a421SHawking Zhang adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START; 1069c6b6a421SHawking Zhang adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END; 1070c6b6a421SHawking Zhang adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0; 1071c6b6a421SHawking Zhang adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1; 107220519232SJack Xiao adev->doorbell_index.mes_ring = AMDGPU_NAVI10_DOORBELL_MES_RING; 1073c6b6a421SHawking Zhang adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0; 1074c6b6a421SHawking Zhang adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1; 1075157e72e8SLikun Gao adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2; 1076157e72e8SLikun Gao adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3; 1077c6b6a421SHawking Zhang adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH; 1078c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1; 1079c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3; 1080c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5; 1081c6b6a421SHawking Zhang adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7; 1082c6b6a421SHawking Zhang adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP; 1083c6b6a421SHawking Zhang adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP; 1084c6b6a421SHawking Zhang 1085c6b6a421SHawking Zhang adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1; 1086c6b6a421SHawking Zhang adev->doorbell_index.sdma_doorbell_range = 20; 1087c6b6a421SHawking Zhang } 1088c6b6a421SHawking Zhang 1089a7173731SAlex Deucher static void nv_pre_asic_init(struct amdgpu_device *adev) 1090a7173731SAlex Deucher { 1091a7173731SAlex Deucher } 1092a7173731SAlex Deucher 109327747293SEvan Quan static int nv_update_umd_stable_pstate(struct amdgpu_device *adev, 109427747293SEvan Quan bool enter) 109527747293SEvan Quan { 109627747293SEvan Quan if (enter) 109727747293SEvan Quan amdgpu_gfx_rlc_enter_safe_mode(adev); 109827747293SEvan Quan else 109927747293SEvan Quan amdgpu_gfx_rlc_exit_safe_mode(adev); 110027747293SEvan Quan 110127747293SEvan Quan if (adev->gfx.funcs->update_perfmon_mgcg) 110227747293SEvan Quan adev->gfx.funcs->update_perfmon_mgcg(adev, !enter); 110327747293SEvan Quan 11043273f8b9SKenneth Feng if (!(adev->flags & AMD_IS_APU) && 1105e1edaeafSLikun Gao (adev->nbio.funcs->enable_aspm)) 110627747293SEvan Quan adev->nbio.funcs->enable_aspm(adev, !enter); 110727747293SEvan Quan 110827747293SEvan Quan return 0; 110927747293SEvan Quan } 111027747293SEvan Quan 1111c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs = 1112c6b6a421SHawking Zhang { 1113c6b6a421SHawking Zhang .read_disabled_bios = &nv_read_disabled_bios, 1114c6b6a421SHawking Zhang .read_bios_from_rom = &nv_read_bios_from_rom, 1115c6b6a421SHawking Zhang .read_register = &nv_read_register, 1116c6b6a421SHawking Zhang .reset = &nv_asic_reset, 11172ddc6c3eSAlex Deucher .reset_method = &nv_asic_reset_method, 1118c6b6a421SHawking Zhang .set_vga_state = &nv_vga_set_state, 1119c6b6a421SHawking Zhang .get_xclk = &nv_get_xclk, 1120c6b6a421SHawking Zhang .set_uvd_clocks = &nv_set_uvd_clocks, 1121c6b6a421SHawking Zhang .set_vce_clocks = &nv_set_vce_clocks, 1122c6b6a421SHawking Zhang .get_config_memsize = &nv_get_config_memsize, 1123c6b6a421SHawking Zhang .init_doorbell_index = &nv_init_doorbell_index, 1124c6b6a421SHawking Zhang .need_full_reset = &nv_need_full_reset, 1125c6b6a421SHawking Zhang .need_reset_on_init = &nv_need_reset_on_init, 11262af81531SKevin Wang .get_pcie_replay_count = &nv_get_pcie_replay_count, 1127181e772fSEvan Quan .supports_baco = &amdgpu_dpm_is_baco_supported, 1128a7173731SAlex Deucher .pre_asic_init = &nv_pre_asic_init, 112927747293SEvan Quan .update_umd_stable_pstate = &nv_update_umd_stable_pstate, 11303b246e8bSAlex Deucher .query_video_codecs = &nv_query_video_codecs, 1131c6b6a421SHawking Zhang }; 1132c6b6a421SHawking Zhang 1133c6b6a421SHawking Zhang static int nv_common_early_init(void *handle) 1134c6b6a421SHawking Zhang { 1135923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE) 1136c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1137c6b6a421SHawking Zhang 1138923c087aSYong Zhao adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET; 1139923c087aSYong Zhao adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET; 1140c6b6a421SHawking Zhang adev->smc_rreg = NULL; 1141c6b6a421SHawking Zhang adev->smc_wreg = NULL; 1142c6b6a421SHawking Zhang adev->pcie_rreg = &nv_pcie_rreg; 1143c6b6a421SHawking Zhang adev->pcie_wreg = &nv_pcie_wreg; 11444922f1bcSJohn Clements adev->pcie_rreg64 = &nv_pcie_rreg64; 11454922f1bcSJohn Clements adev->pcie_wreg64 = &nv_pcie_wreg64; 11465de54343SHuang Rui adev->pciep_rreg = &nv_pcie_port_rreg; 11475de54343SHuang Rui adev->pciep_wreg = &nv_pcie_port_wreg; 1148c6b6a421SHawking Zhang 1149c6b6a421SHawking Zhang /* TODO: will add them during VCN v2 implementation */ 1150c6b6a421SHawking Zhang adev->uvd_ctx_rreg = NULL; 1151c6b6a421SHawking Zhang adev->uvd_ctx_wreg = NULL; 1152c6b6a421SHawking Zhang 1153c6b6a421SHawking Zhang adev->didt_rreg = &nv_didt_rreg; 1154c6b6a421SHawking Zhang adev->didt_wreg = &nv_didt_wreg; 1155c6b6a421SHawking Zhang 1156c6b6a421SHawking Zhang adev->asic_funcs = &nv_asic_funcs; 1157c6b6a421SHawking Zhang 1158c6b6a421SHawking Zhang adev->rev_id = nv_get_rev_id(adev); 1159c6b6a421SHawking Zhang adev->external_rev_id = 0xff; 1160c6b6a421SHawking Zhang switch (adev->asic_type) { 1161c6b6a421SHawking Zhang case CHIP_NAVI10: 1162c6b6a421SHawking Zhang adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 1163c6b6a421SHawking Zhang AMD_CG_SUPPORT_GFX_CGCG | 1164c6b6a421SHawking Zhang AMD_CG_SUPPORT_IH_CG | 1165c6b6a421SHawking Zhang AMD_CG_SUPPORT_HDP_MGCG | 1166c6b6a421SHawking Zhang AMD_CG_SUPPORT_HDP_LS | 1167c6b6a421SHawking Zhang AMD_CG_SUPPORT_SDMA_MGCG | 1168c6b6a421SHawking Zhang AMD_CG_SUPPORT_SDMA_LS | 1169c6b6a421SHawking Zhang AMD_CG_SUPPORT_MC_MGCG | 1170c6b6a421SHawking Zhang AMD_CG_SUPPORT_MC_LS | 1171c6b6a421SHawking Zhang AMD_CG_SUPPORT_ATHUB_MGCG | 1172c6b6a421SHawking Zhang AMD_CG_SUPPORT_ATHUB_LS | 1173c6b6a421SHawking Zhang AMD_CG_SUPPORT_VCN_MGCG | 1174099d66e4SLeo Liu AMD_CG_SUPPORT_JPEG_MGCG | 1175c6b6a421SHawking Zhang AMD_CG_SUPPORT_BIF_MGCG | 1176c6b6a421SHawking Zhang AMD_CG_SUPPORT_BIF_LS; 1177157710eaSLeo Liu adev->pg_flags = AMD_PG_SUPPORT_VCN | 1178c12d410fSHuang Rui AMD_PG_SUPPORT_VCN_DPG | 1179099d66e4SLeo Liu AMD_PG_SUPPORT_JPEG | 1180a201b6acSHuang Rui AMD_PG_SUPPORT_ATHUB; 1181c6b6a421SHawking Zhang adev->external_rev_id = adev->rev_id + 0x1; 1182c6b6a421SHawking Zhang break; 11835e71e011SXiaojie Yuan case CHIP_NAVI14: 1184d0c39f8cSXiaojie Yuan adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 1185d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_GFX_CGCG | 1186d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_IH_CG | 1187d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_HDP_MGCG | 1188d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_HDP_LS | 1189d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_SDMA_MGCG | 1190d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_SDMA_LS | 1191d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_MC_MGCG | 1192d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_MC_LS | 1193d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_ATHUB_MGCG | 1194d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_ATHUB_LS | 1195d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_VCN_MGCG | 1196099d66e4SLeo Liu AMD_CG_SUPPORT_JPEG_MGCG | 1197d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_BIF_MGCG | 1198d0c39f8cSXiaojie Yuan AMD_CG_SUPPORT_BIF_LS; 11990377b088SXiaojie Yuan adev->pg_flags = AMD_PG_SUPPORT_VCN | 1200099d66e4SLeo Liu AMD_PG_SUPPORT_JPEG | 12010377b088SXiaojie Yuan AMD_PG_SUPPORT_VCN_DPG; 120235ef88faStiancyin adev->external_rev_id = adev->rev_id + 20; 12035e71e011SXiaojie Yuan break; 120474b5e509SXiaojie Yuan case CHIP_NAVI12: 1205dca009e7SXiaojie Yuan adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 1206dca009e7SXiaojie Yuan AMD_CG_SUPPORT_GFX_MGLS | 1207dca009e7SXiaojie Yuan AMD_CG_SUPPORT_GFX_CGCG | 1208dca009e7SXiaojie Yuan AMD_CG_SUPPORT_GFX_CP_LS | 12095211c37aSXiaojie Yuan AMD_CG_SUPPORT_GFX_RLC_LS | 1210fbe0bc57SXiaojie Yuan AMD_CG_SUPPORT_IH_CG | 12115211c37aSXiaojie Yuan AMD_CG_SUPPORT_HDP_MGCG | 1212358ab97fSXiaojie Yuan AMD_CG_SUPPORT_HDP_LS | 1213358ab97fSXiaojie Yuan AMD_CG_SUPPORT_SDMA_MGCG | 12148b797b3dSXiaojie Yuan AMD_CG_SUPPORT_SDMA_LS | 12158b797b3dSXiaojie Yuan AMD_CG_SUPPORT_MC_MGCG | 1216ca51678dSXiaojie Yuan AMD_CG_SUPPORT_MC_LS | 1217ca51678dSXiaojie Yuan AMD_CG_SUPPORT_ATHUB_MGCG | 121865872e59SXiaojie Yuan AMD_CG_SUPPORT_ATHUB_LS | 1219099d66e4SLeo Liu AMD_CG_SUPPORT_VCN_MGCG | 1220099d66e4SLeo Liu AMD_CG_SUPPORT_JPEG_MGCG; 1221c1653ea0SXiaojie Yuan adev->pg_flags = AMD_PG_SUPPORT_VCN | 12225ef3b8acSXiaojie Yuan AMD_PG_SUPPORT_VCN_DPG | 1223099d66e4SLeo Liu AMD_PG_SUPPORT_JPEG | 12241b0443b1SLikun Gao AMD_PG_SUPPORT_ATHUB; 1225df5e984cSTiecheng Zhou /* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0, 1226df5e984cSTiecheng Zhou * as a consequence, the rev_id and external_rev_id are wrong. 1227df5e984cSTiecheng Zhou * workaround it by hardcoding rev_id to 0 (default value). 1228df5e984cSTiecheng Zhou */ 1229df5e984cSTiecheng Zhou if (amdgpu_sriov_vf(adev)) 1230df5e984cSTiecheng Zhou adev->rev_id = 0; 123174b5e509SXiaojie Yuan adev->external_rev_id = adev->rev_id + 0xa; 123274b5e509SXiaojie Yuan break; 1233117910edSLikun Gao case CHIP_SIENNA_CICHLID: 123400194defSLikun Gao adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 123500194defSLikun Gao AMD_CG_SUPPORT_GFX_CGCG | 12361d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGLS | 123700194defSLikun Gao AMD_CG_SUPPORT_GFX_3D_CGCG | 123898f8ea29SLikun Gao AMD_CG_SUPPORT_MC_MGCG | 123900194defSLikun Gao AMD_CG_SUPPORT_VCN_MGCG | 1240ca36461fSKenneth Feng AMD_CG_SUPPORT_JPEG_MGCG | 1241ca36461fSKenneth Feng AMD_CG_SUPPORT_HDP_MGCG | 12423a32c25aSKenneth Feng AMD_CG_SUPPORT_HDP_LS | 1243bcc8367fSKenneth Feng AMD_CG_SUPPORT_IH_CG | 1244bcc8367fSKenneth Feng AMD_CG_SUPPORT_MC_LS; 1245b467c4f5SLeo Liu adev->pg_flags = AMD_PG_SUPPORT_VCN | 1246d00b0fa9SBoyuan Zhang AMD_PG_SUPPORT_VCN_DPG | 1247b794616dSKenneth Feng AMD_PG_SUPPORT_JPEG | 12481b0443b1SLikun Gao AMD_PG_SUPPORT_ATHUB | 12491b0443b1SLikun Gao AMD_PG_SUPPORT_MMHUB; 1250c45fbe1bSJack Zhang if (amdgpu_sriov_vf(adev)) { 1251c45fbe1bSJack Zhang /* hypervisor control CG and PG enablement */ 1252c45fbe1bSJack Zhang adev->cg_flags = 0; 1253c45fbe1bSJack Zhang adev->pg_flags = 0; 1254c45fbe1bSJack Zhang } 1255117910edSLikun Gao adev->external_rev_id = adev->rev_id + 0x28; 1256117910edSLikun Gao break; 1257543aa259SJiansong Chen case CHIP_NAVY_FLOUNDER: 125840582e67SJiansong Chen adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 125940582e67SJiansong Chen AMD_CG_SUPPORT_GFX_CGCG | 12601d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGLS | 126140582e67SJiansong Chen AMD_CG_SUPPORT_GFX_3D_CGCG | 126240582e67SJiansong Chen AMD_CG_SUPPORT_VCN_MGCG | 126392c73756SJiansong Chen AMD_CG_SUPPORT_JPEG_MGCG | 126492c73756SJiansong Chen AMD_CG_SUPPORT_MC_MGCG | 12654759f887SJiansong Chen AMD_CG_SUPPORT_MC_LS | 12664759f887SJiansong Chen AMD_CG_SUPPORT_HDP_MGCG | 126785e7151bSJiansong Chen AMD_CG_SUPPORT_HDP_LS | 126885e7151bSJiansong Chen AMD_CG_SUPPORT_IH_CG; 1269c6e9dd0eSBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_VCN | 127000740df9SBoyuan Zhang AMD_PG_SUPPORT_VCN_DPG | 127147fc894aSJiansong Chen AMD_PG_SUPPORT_JPEG | 127247fc894aSJiansong Chen AMD_PG_SUPPORT_ATHUB | 127347fc894aSJiansong Chen AMD_PG_SUPPORT_MMHUB; 1274543aa259SJiansong Chen adev->external_rev_id = adev->rev_id + 0x32; 1275543aa259SJiansong Chen break; 1276543aa259SJiansong Chen 1277026570e6SHuang Rui case CHIP_VANGOGH: 1278c345c89bSHuang Rui adev->apu_flags |= AMD_APU_IS_VANGOGH; 127951a7e938SJinzhou.Su adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 128051a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_MGLS | 128151a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_CP_LS | 128251a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_RLC_LS | 128351a7e938SJinzhou.Su AMD_CG_SUPPORT_GFX_CGCG | 1284ac0dc4c5SHuang Rui AMD_CG_SUPPORT_GFX_CGLS | 1285ac0dc4c5SHuang Rui AMD_CG_SUPPORT_GFX_3D_CGCG | 128607f9c22fSBoyuan Zhang AMD_CG_SUPPORT_GFX_3D_CGLS | 12870ebce667SJinzhou.Su AMD_CG_SUPPORT_MC_MGCG | 12880ebce667SJinzhou.Su AMD_CG_SUPPORT_MC_LS | 1289a3964ec4SJinzhou.Su AMD_CG_SUPPORT_GFX_FGCG | 129007f9c22fSBoyuan Zhang AMD_CG_SUPPORT_VCN_MGCG | 1291ef9bcfdeSJinzhou Su AMD_CG_SUPPORT_SDMA_MGCG | 1292ec0f72cbSJinzhou Su AMD_CG_SUPPORT_SDMA_LS | 129307f9c22fSBoyuan Zhang AMD_CG_SUPPORT_JPEG_MGCG; 129407f9c22fSBoyuan Zhang adev->pg_flags = AMD_PG_SUPPORT_GFX_PG | 129507f9c22fSBoyuan Zhang AMD_PG_SUPPORT_VCN | 129607f9c22fSBoyuan Zhang AMD_PG_SUPPORT_VCN_DPG | 129707f9c22fSBoyuan Zhang AMD_PG_SUPPORT_JPEG; 1298c345c89bSHuang Rui if (adev->apu_flags & AMD_APU_IS_VANGOGH) 1299026570e6SHuang Rui adev->external_rev_id = adev->rev_id + 0x01; 1300026570e6SHuang Rui break; 1301550c58e0STao Zhou case CHIP_DIMGREY_CAVEFISH: 1302583e5a5eSTao Zhou adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 1303583e5a5eSTao Zhou AMD_CG_SUPPORT_GFX_CGCG | 13041d712be9SKenneth Feng AMD_CG_SUPPORT_GFX_CGLS | 1305583e5a5eSTao Zhou AMD_CG_SUPPORT_GFX_3D_CGCG | 1306583e5a5eSTao Zhou AMD_CG_SUPPORT_VCN_MGCG | 1307135333a0STao Zhou AMD_CG_SUPPORT_JPEG_MGCG | 1308135333a0STao Zhou AMD_CG_SUPPORT_MC_MGCG | 13092c70c332STao Zhou AMD_CG_SUPPORT_MC_LS | 13102c70c332STao Zhou AMD_CG_SUPPORT_HDP_MGCG | 13118e3bfb99STao Zhou AMD_CG_SUPPORT_HDP_LS | 13128e3bfb99STao Zhou AMD_CG_SUPPORT_IH_CG; 1313d5bc1579SJames Zhu adev->pg_flags = AMD_PG_SUPPORT_VCN | 1314cc6161aaSJames Zhu AMD_PG_SUPPORT_VCN_DPG | 131573da8e86STao Zhou AMD_PG_SUPPORT_JPEG | 131673da8e86STao Zhou AMD_PG_SUPPORT_ATHUB | 131773da8e86STao Zhou AMD_PG_SUPPORT_MMHUB; 1318550c58e0STao Zhou adev->external_rev_id = adev->rev_id + 0x3c; 1319550c58e0STao Zhou break; 13208573035aSChengming Gui case CHIP_BEIGE_GOBY: 1321bc6bd46bSTao Zhou adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 1322bc6bd46bSTao Zhou AMD_CG_SUPPORT_GFX_CGCG | 1323d69d278fSTao Zhou AMD_CG_SUPPORT_GFX_CGLS | 13245d36b865STao Zhou AMD_CG_SUPPORT_GFX_3D_CGCG | 13255d36b865STao Zhou AMD_CG_SUPPORT_MC_MGCG | 1326170c193fSTao Zhou AMD_CG_SUPPORT_MC_LS | 1327170c193fSTao Zhou AMD_CG_SUPPORT_HDP_MGCG | 1328a764bef3STao Zhou AMD_CG_SUPPORT_HDP_LS | 1329e47e4c0eSVeerabadhran Gopalakrishnan AMD_CG_SUPPORT_IH_CG | 1330e47e4c0eSVeerabadhran Gopalakrishnan AMD_CG_SUPPORT_VCN_MGCG; 1331f703d4b6SVeerabadhran Gopalakrishnan adev->pg_flags = AMD_PG_SUPPORT_VCN | 1332147de218STao Zhou AMD_PG_SUPPORT_VCN_DPG | 1333147de218STao Zhou AMD_PG_SUPPORT_ATHUB | 1334147de218STao Zhou AMD_PG_SUPPORT_MMHUB; 13358573035aSChengming Gui adev->external_rev_id = adev->rev_id + 0x46; 13368573035aSChengming Gui break; 1337e7990721SAaron Liu case CHIP_YELLOW_CARP: 13389c6c48e6SAaron Liu adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 13399c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_MGLS | 13409c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_CGCG | 13419c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_CGLS | 13429c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_3D_CGCG | 13439c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_3D_CGLS | 13449c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_RLC_LS | 13459c6c48e6SAaron Liu AMD_CG_SUPPORT_GFX_CP_LS | 134683ae09b5SAaron Liu AMD_CG_SUPPORT_GFX_FGCG | 134783ae09b5SAaron Liu AMD_CG_SUPPORT_MC_MGCG | 1348f1e9aa65SAaron Liu AMD_CG_SUPPORT_MC_LS | 13496bd95572SAaron Liu AMD_CG_SUPPORT_SDMA_LS | 13506bd95572SAaron Liu AMD_CG_SUPPORT_HDP_MGCG | 1351b7dd14c7SAaron Liu AMD_CG_SUPPORT_HDP_LS | 1352b7dd14c7SAaron Liu AMD_CG_SUPPORT_ATHUB_MGCG | 1353db72c3faSAaron Liu AMD_CG_SUPPORT_ATHUB_LS | 1354948b1216SAaron Liu AMD_CG_SUPPORT_IH_CG | 1355948b1216SAaron Liu AMD_CG_SUPPORT_VCN_MGCG | 1356948b1216SAaron Liu AMD_CG_SUPPORT_JPEG_MGCG; 135754f4f6f3SJames Zhu adev->pg_flags = AMD_PG_SUPPORT_GFX_PG | 1358948b1216SAaron Liu AMD_PG_SUPPORT_VCN | 1359948b1216SAaron Liu AMD_PG_SUPPORT_VCN_DPG | 1360948b1216SAaron Liu AMD_PG_SUPPORT_JPEG; 1361e7990721SAaron Liu adev->external_rev_id = adev->rev_id + 0x01; 1362e7990721SAaron Liu break; 1363c6b6a421SHawking Zhang default: 1364c6b6a421SHawking Zhang /* FIXME: not supported yet */ 1365c6b6a421SHawking Zhang return -EINVAL; 1366c6b6a421SHawking Zhang } 1367c6b6a421SHawking Zhang 13687bd939d0SLikun GAO if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK) 13697bd939d0SLikun GAO adev->pg_flags &= ~(AMD_PG_SUPPORT_VCN | 13707bd939d0SLikun GAO AMD_PG_SUPPORT_VCN_DPG | 13717bd939d0SLikun GAO AMD_PG_SUPPORT_JPEG); 13727bd939d0SLikun GAO 1373b05b6903SJiange Zhao if (amdgpu_sriov_vf(adev)) { 1374b05b6903SJiange Zhao amdgpu_virt_init_setting(adev); 1375b05b6903SJiange Zhao xgpu_nv_mailbox_set_irq_funcs(adev); 1376b05b6903SJiange Zhao } 1377b05b6903SJiange Zhao 1378c6b6a421SHawking Zhang return 0; 1379c6b6a421SHawking Zhang } 1380c6b6a421SHawking Zhang 1381c6b6a421SHawking Zhang static int nv_common_late_init(void *handle) 1382c6b6a421SHawking Zhang { 1383b05b6903SJiange Zhao struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1384b05b6903SJiange Zhao 1385ed9d2053SBokun Zhang if (amdgpu_sriov_vf(adev)) { 1386b05b6903SJiange Zhao xgpu_nv_mailbox_get_irq(adev); 1387ed9d2053SBokun Zhang amdgpu_virt_update_sriov_video_codec(adev, 1388ed9d2053SBokun Zhang sriov_sc_video_codecs_encode_array, ARRAY_SIZE(sriov_sc_video_codecs_encode_array), 1389ed9d2053SBokun Zhang sriov_sc_video_codecs_decode_array, ARRAY_SIZE(sriov_sc_video_codecs_decode_array)); 1390ed9d2053SBokun Zhang } 1391b05b6903SJiange Zhao 1392c6b6a421SHawking Zhang return 0; 1393c6b6a421SHawking Zhang } 1394c6b6a421SHawking Zhang 1395c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle) 1396c6b6a421SHawking Zhang { 1397b05b6903SJiange Zhao struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1398b05b6903SJiange Zhao 1399b05b6903SJiange Zhao if (amdgpu_sriov_vf(adev)) 1400b05b6903SJiange Zhao xgpu_nv_mailbox_add_irq_id(adev); 1401b05b6903SJiange Zhao 1402c6b6a421SHawking Zhang return 0; 1403c6b6a421SHawking Zhang } 1404c6b6a421SHawking Zhang 1405c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle) 1406c6b6a421SHawking Zhang { 1407c6b6a421SHawking Zhang return 0; 1408c6b6a421SHawking Zhang } 1409c6b6a421SHawking Zhang 1410c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle) 1411c6b6a421SHawking Zhang { 1412c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1413c6b6a421SHawking Zhang 14145a5da8aeSEvan Quan if (adev->nbio.funcs->apply_lc_spc_mode_wa) 14155a5da8aeSEvan Quan adev->nbio.funcs->apply_lc_spc_mode_wa(adev); 14165a5da8aeSEvan Quan 1417*adcf949eSEvan Quan if (adev->nbio.funcs->apply_l1_link_width_reconfig_wa) 1418*adcf949eSEvan Quan adev->nbio.funcs->apply_l1_link_width_reconfig_wa(adev); 1419*adcf949eSEvan Quan 1420c6b6a421SHawking Zhang /* enable pcie gen2/3 link */ 1421c6b6a421SHawking Zhang nv_pcie_gen3_enable(adev); 1422c6b6a421SHawking Zhang /* enable aspm */ 1423c6b6a421SHawking Zhang nv_program_aspm(adev); 1424c6b6a421SHawking Zhang /* setup nbio registers */ 1425bebc0762SHawking Zhang adev->nbio.funcs->init_registers(adev); 1426923c087aSYong Zhao /* remap HDP registers to a hole in mmio space, 1427923c087aSYong Zhao * for the purpose of expose those registers 1428923c087aSYong Zhao * to process space 1429923c087aSYong Zhao */ 1430923c087aSYong Zhao if (adev->nbio.funcs->remap_hdp_registers) 1431923c087aSYong Zhao adev->nbio.funcs->remap_hdp_registers(adev); 1432c6b6a421SHawking Zhang /* enable the doorbell aperture */ 1433c6b6a421SHawking Zhang nv_enable_doorbell_aperture(adev, true); 1434c6b6a421SHawking Zhang 1435c6b6a421SHawking Zhang return 0; 1436c6b6a421SHawking Zhang } 1437c6b6a421SHawking Zhang 1438c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle) 1439c6b6a421SHawking Zhang { 1440c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1441c6b6a421SHawking Zhang 1442c6b6a421SHawking Zhang /* disable the doorbell aperture */ 1443c6b6a421SHawking Zhang nv_enable_doorbell_aperture(adev, false); 1444c6b6a421SHawking Zhang 1445c6b6a421SHawking Zhang return 0; 1446c6b6a421SHawking Zhang } 1447c6b6a421SHawking Zhang 1448c6b6a421SHawking Zhang static int nv_common_suspend(void *handle) 1449c6b6a421SHawking Zhang { 1450c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1451c6b6a421SHawking Zhang 1452c6b6a421SHawking Zhang return nv_common_hw_fini(adev); 1453c6b6a421SHawking Zhang } 1454c6b6a421SHawking Zhang 1455c6b6a421SHawking Zhang static int nv_common_resume(void *handle) 1456c6b6a421SHawking Zhang { 1457c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1458c6b6a421SHawking Zhang 1459c6b6a421SHawking Zhang return nv_common_hw_init(adev); 1460c6b6a421SHawking Zhang } 1461c6b6a421SHawking Zhang 1462c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle) 1463c6b6a421SHawking Zhang { 1464c6b6a421SHawking Zhang return true; 1465c6b6a421SHawking Zhang } 1466c6b6a421SHawking Zhang 1467c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle) 1468c6b6a421SHawking Zhang { 1469c6b6a421SHawking Zhang return 0; 1470c6b6a421SHawking Zhang } 1471c6b6a421SHawking Zhang 1472c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle) 1473c6b6a421SHawking Zhang { 1474c6b6a421SHawking Zhang return 0; 1475c6b6a421SHawking Zhang } 1476c6b6a421SHawking Zhang 1477c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle, 1478c6b6a421SHawking Zhang enum amd_clockgating_state state) 1479c6b6a421SHawking Zhang { 1480c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1481c6b6a421SHawking Zhang 1482c6b6a421SHawking Zhang if (amdgpu_sriov_vf(adev)) 1483c6b6a421SHawking Zhang return 0; 1484c6b6a421SHawking Zhang 1485c6b6a421SHawking Zhang switch (adev->asic_type) { 1486c6b6a421SHawking Zhang case CHIP_NAVI10: 14875e71e011SXiaojie Yuan case CHIP_NAVI14: 14887e17e58bSXiaojie Yuan case CHIP_NAVI12: 1489117910edSLikun Gao case CHIP_SIENNA_CICHLID: 1490543aa259SJiansong Chen case CHIP_NAVY_FLOUNDER: 1491550c58e0STao Zhou case CHIP_DIMGREY_CAVEFISH: 14928573035aSChengming Gui case CHIP_BEIGE_GOBY: 1493bebc0762SHawking Zhang adev->nbio.funcs->update_medium_grain_clock_gating(adev, 1494a9d4fe2fSNirmoy Das state == AMD_CG_STATE_GATE); 1495bebc0762SHawking Zhang adev->nbio.funcs->update_medium_grain_light_sleep(adev, 1496a9d4fe2fSNirmoy Das state == AMD_CG_STATE_GATE); 1497bf087285SLikun Gao adev->hdp.funcs->update_clock_gating(adev, 1498a9d4fe2fSNirmoy Das state == AMD_CG_STATE_GATE); 14991001f2a1SLikun Gao adev->smuio.funcs->update_rom_clock_gating(adev, 15001001f2a1SLikun Gao state == AMD_CG_STATE_GATE); 1501c6b6a421SHawking Zhang break; 1502c6b6a421SHawking Zhang default: 1503c6b6a421SHawking Zhang break; 1504c6b6a421SHawking Zhang } 1505c6b6a421SHawking Zhang return 0; 1506c6b6a421SHawking Zhang } 1507c6b6a421SHawking Zhang 1508c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle, 1509c6b6a421SHawking Zhang enum amd_powergating_state state) 1510c6b6a421SHawking Zhang { 1511c6b6a421SHawking Zhang /* TODO */ 1512c6b6a421SHawking Zhang return 0; 1513c6b6a421SHawking Zhang } 1514c6b6a421SHawking Zhang 1515c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags) 1516c6b6a421SHawking Zhang { 1517c6b6a421SHawking Zhang struct amdgpu_device *adev = (struct amdgpu_device *)handle; 1518c6b6a421SHawking Zhang 1519c6b6a421SHawking Zhang if (amdgpu_sriov_vf(adev)) 1520c6b6a421SHawking Zhang *flags = 0; 1521c6b6a421SHawking Zhang 1522bebc0762SHawking Zhang adev->nbio.funcs->get_clockgating_state(adev, flags); 1523c6b6a421SHawking Zhang 1524bf087285SLikun Gao adev->hdp.funcs->get_clock_gating_state(adev, flags); 1525c6b6a421SHawking Zhang 15261001f2a1SLikun Gao adev->smuio.funcs->get_clock_gating_state(adev, flags); 15271001f2a1SLikun Gao 1528c6b6a421SHawking Zhang return; 1529c6b6a421SHawking Zhang } 1530c6b6a421SHawking Zhang 1531c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = { 1532c6b6a421SHawking Zhang .name = "nv_common", 1533c6b6a421SHawking Zhang .early_init = nv_common_early_init, 1534c6b6a421SHawking Zhang .late_init = nv_common_late_init, 1535c6b6a421SHawking Zhang .sw_init = nv_common_sw_init, 1536c6b6a421SHawking Zhang .sw_fini = nv_common_sw_fini, 1537c6b6a421SHawking Zhang .hw_init = nv_common_hw_init, 1538c6b6a421SHawking Zhang .hw_fini = nv_common_hw_fini, 1539c6b6a421SHawking Zhang .suspend = nv_common_suspend, 1540c6b6a421SHawking Zhang .resume = nv_common_resume, 1541c6b6a421SHawking Zhang .is_idle = nv_common_is_idle, 1542c6b6a421SHawking Zhang .wait_for_idle = nv_common_wait_for_idle, 1543c6b6a421SHawking Zhang .soft_reset = nv_common_soft_reset, 1544c6b6a421SHawking Zhang .set_clockgating_state = nv_common_set_clockgating_state, 1545c6b6a421SHawking Zhang .set_powergating_state = nv_common_set_powergating_state, 1546c6b6a421SHawking Zhang .get_clockgating_state = nv_common_get_clockgating_state, 1547c6b6a421SHawking Zhang }; 1548