xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision 846938c2)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
28c6b6a421SHawking Zhang #include "amdgpu.h"
29c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
30c6b6a421SHawking Zhang #include "amdgpu_ih.h"
31c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
32c6b6a421SHawking Zhang #include "amdgpu_vce.h"
33c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
34c6b6a421SHawking Zhang #include "amdgpu_psp.h"
35767acabdSKevin Wang #include "amdgpu_smu.h"
36c6b6a421SHawking Zhang #include "atom.h"
37c6b6a421SHawking Zhang #include "amd_pcie.h"
38c6b6a421SHawking Zhang 
39c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
41c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_offset.h"
42c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_sh_mask.h"
4329bc37b4SAlex Deucher #include "smuio/smuio_11_0_0_offset.h"
443967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h"
45c6b6a421SHawking Zhang 
46c6b6a421SHawking Zhang #include "soc15.h"
47c6b6a421SHawking Zhang #include "soc15_common.h"
48c6b6a421SHawking Zhang #include "gmc_v10_0.h"
49c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
50c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
51bebc0762SHawking Zhang #include "nbio_v2_3.h"
52c6b6a421SHawking Zhang #include "nv.h"
53c6b6a421SHawking Zhang #include "navi10_ih.h"
54c6b6a421SHawking Zhang #include "gfx_v10_0.h"
55c6b6a421SHawking Zhang #include "sdma_v5_0.h"
56157e72e8SLikun Gao #include "sdma_v5_2.h"
57c6b6a421SHawking Zhang #include "vcn_v2_0.h"
585be45a26SLeo Liu #include "jpeg_v2_0.h"
59b8f10585SLeo Liu #include "vcn_v3_0.h"
604d72dd12SLeo Liu #include "jpeg_v3_0.h"
61c6b6a421SHawking Zhang #include "dce_virtual.h"
62c6b6a421SHawking Zhang #include "mes_v10_1.h"
63b05b6903SJiange Zhao #include "mxgpu_nv.h"
64c6b6a421SHawking Zhang 
65c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
66c6b6a421SHawking Zhang 
67c6b6a421SHawking Zhang /*
68c6b6a421SHawking Zhang  * Indirect registers accessor
69c6b6a421SHawking Zhang  */
70c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
71c6b6a421SHawking Zhang {
72c6b6a421SHawking Zhang 	unsigned long flags, address, data;
73c6b6a421SHawking Zhang 	u32 r;
74bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
75bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
76c6b6a421SHawking Zhang 
77c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
78c6b6a421SHawking Zhang 	WREG32(address, reg);
79c6b6a421SHawking Zhang 	(void)RREG32(address);
80c6b6a421SHawking Zhang 	r = RREG32(data);
81c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
82c6b6a421SHawking Zhang 	return r;
83c6b6a421SHawking Zhang }
84c6b6a421SHawking Zhang 
85c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
86c6b6a421SHawking Zhang {
87c6b6a421SHawking Zhang 	unsigned long flags, address, data;
88c6b6a421SHawking Zhang 
89bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
90bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
91c6b6a421SHawking Zhang 
92c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
93c6b6a421SHawking Zhang 	WREG32(address, reg);
94c6b6a421SHawking Zhang 	(void)RREG32(address);
95c6b6a421SHawking Zhang 	WREG32(data, v);
96c6b6a421SHawking Zhang 	(void)RREG32(data);
97c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
98c6b6a421SHawking Zhang }
99c6b6a421SHawking Zhang 
100c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
101c6b6a421SHawking Zhang {
102c6b6a421SHawking Zhang 	unsigned long flags, address, data;
103c6b6a421SHawking Zhang 	u32 r;
104c6b6a421SHawking Zhang 
105c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
106c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
107c6b6a421SHawking Zhang 
108c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
109c6b6a421SHawking Zhang 	WREG32(address, (reg));
110c6b6a421SHawking Zhang 	r = RREG32(data);
111c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
112c6b6a421SHawking Zhang 	return r;
113c6b6a421SHawking Zhang }
114c6b6a421SHawking Zhang 
115c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
116c6b6a421SHawking Zhang {
117c6b6a421SHawking Zhang 	unsigned long flags, address, data;
118c6b6a421SHawking Zhang 
119c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
120c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
121c6b6a421SHawking Zhang 
122c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
123c6b6a421SHawking Zhang 	WREG32(address, (reg));
124c6b6a421SHawking Zhang 	WREG32(data, (v));
125c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
126c6b6a421SHawking Zhang }
127c6b6a421SHawking Zhang 
128c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
129c6b6a421SHawking Zhang {
130bebc0762SHawking Zhang 	return adev->nbio.funcs->get_memsize(adev);
131c6b6a421SHawking Zhang }
132c6b6a421SHawking Zhang 
133c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
134c6b6a421SHawking Zhang {
135462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
136c6b6a421SHawking Zhang }
137c6b6a421SHawking Zhang 
138c6b6a421SHawking Zhang 
139c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
140c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
141c6b6a421SHawking Zhang {
142c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
143c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
144c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
145c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
146c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
147c6b6a421SHawking Zhang 
148c6b6a421SHawking Zhang 	WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
149c6b6a421SHawking Zhang }
150c6b6a421SHawking Zhang 
151c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
152c6b6a421SHawking Zhang {
153c6b6a421SHawking Zhang 	/* todo */
154c6b6a421SHawking Zhang }
155c6b6a421SHawking Zhang 
156c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
157c6b6a421SHawking Zhang {
158c6b6a421SHawking Zhang 	/* todo */
159c6b6a421SHawking Zhang 	return false;
160c6b6a421SHawking Zhang }
161c6b6a421SHawking Zhang 
162c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
163c6b6a421SHawking Zhang 				  u8 *bios, u32 length_bytes)
164c6b6a421SHawking Zhang {
16529bc37b4SAlex Deucher 	u32 *dw_ptr;
16629bc37b4SAlex Deucher 	u32 i, length_dw;
16729bc37b4SAlex Deucher 
16829bc37b4SAlex Deucher 	if (bios == NULL)
169c6b6a421SHawking Zhang 		return false;
17029bc37b4SAlex Deucher 	if (length_bytes == 0)
17129bc37b4SAlex Deucher 		return false;
17229bc37b4SAlex Deucher 	/* APU vbios image is part of sbios image */
17329bc37b4SAlex Deucher 	if (adev->flags & AMD_IS_APU)
17429bc37b4SAlex Deucher 		return false;
17529bc37b4SAlex Deucher 
17629bc37b4SAlex Deucher 	dw_ptr = (u32 *)bios;
17729bc37b4SAlex Deucher 	length_dw = ALIGN(length_bytes, 4) / 4;
17829bc37b4SAlex Deucher 
17929bc37b4SAlex Deucher 	/* set rom index to 0 */
18029bc37b4SAlex Deucher 	WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
18129bc37b4SAlex Deucher 	/* read out the rom data */
18229bc37b4SAlex Deucher 	for (i = 0; i < length_dw; i++)
18329bc37b4SAlex Deucher 		dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
18429bc37b4SAlex Deucher 
18529bc37b4SAlex Deucher 	return true;
186c6b6a421SHawking Zhang }
187c6b6a421SHawking Zhang 
188c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
189c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
190c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
191c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
192c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
193c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
194c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
195c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
196c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
197c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
198c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
199c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
200c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
201c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
202c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
203c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
204664fe85aSMarek Olšák 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
205c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
206c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
207c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
208c6b6a421SHawking Zhang };
209c6b6a421SHawking Zhang 
210c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
211c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
212c6b6a421SHawking Zhang {
213c6b6a421SHawking Zhang 	uint32_t val;
214c6b6a421SHawking Zhang 
215c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
216c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
217c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
218c6b6a421SHawking Zhang 
219c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
220c6b6a421SHawking Zhang 
221c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
222c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
223c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
224c6b6a421SHawking Zhang 	return val;
225c6b6a421SHawking Zhang }
226c6b6a421SHawking Zhang 
227c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
228c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
229c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
230c6b6a421SHawking Zhang {
231c6b6a421SHawking Zhang 	if (indexed) {
232c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
233c6b6a421SHawking Zhang 	} else {
234c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
235c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
236c6b6a421SHawking Zhang 		return RREG32(reg_offset);
237c6b6a421SHawking Zhang 	}
238c6b6a421SHawking Zhang }
239c6b6a421SHawking Zhang 
240c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
241c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
242c6b6a421SHawking Zhang {
243c6b6a421SHawking Zhang 	uint32_t i;
244c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
245c6b6a421SHawking Zhang 
246c6b6a421SHawking Zhang 	*value = 0;
247c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
248c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
249c6b6a421SHawking Zhang 		if (reg_offset !=
250c6b6a421SHawking Zhang 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
251c6b6a421SHawking Zhang 			continue;
252c6b6a421SHawking Zhang 
253c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
254c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
255c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
256c6b6a421SHawking Zhang 		return 0;
257c6b6a421SHawking Zhang 	}
258c6b6a421SHawking Zhang 	return -EINVAL;
259c6b6a421SHawking Zhang }
260c6b6a421SHawking Zhang 
2613e2bb60aSKevin Wang static int nv_asic_mode1_reset(struct amdgpu_device *adev)
2623e2bb60aSKevin Wang {
2633e2bb60aSKevin Wang 	u32 i;
2643e2bb60aSKevin Wang 	int ret = 0;
2653e2bb60aSKevin Wang 
2663e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
2673e2bb60aSKevin Wang 
2683e2bb60aSKevin Wang 	dev_info(adev->dev, "GPU mode1 reset\n");
2693e2bb60aSKevin Wang 
2703e2bb60aSKevin Wang 	/* disable BM */
2713e2bb60aSKevin Wang 	pci_clear_master(adev->pdev);
2723e2bb60aSKevin Wang 
2733e2bb60aSKevin Wang 	pci_save_state(adev->pdev);
2743e2bb60aSKevin Wang 
2753e2bb60aSKevin Wang 	ret = psp_gpu_reset(adev);
2763e2bb60aSKevin Wang 	if (ret)
2773e2bb60aSKevin Wang 		dev_err(adev->dev, "GPU mode1 reset failed\n");
2783e2bb60aSKevin Wang 
2793e2bb60aSKevin Wang 	pci_restore_state(adev->pdev);
2803e2bb60aSKevin Wang 
2813e2bb60aSKevin Wang 	/* wait for asic to come out of reset */
2823e2bb60aSKevin Wang 	for (i = 0; i < adev->usec_timeout; i++) {
283bebc0762SHawking Zhang 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
2843e2bb60aSKevin Wang 
2853e2bb60aSKevin Wang 		if (memsize != 0xffffffff)
2863e2bb60aSKevin Wang 			break;
2873e2bb60aSKevin Wang 		udelay(1);
2883e2bb60aSKevin Wang 	}
2893e2bb60aSKevin Wang 
2903e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
2913e2bb60aSKevin Wang 
2923e2bb60aSKevin Wang 	return ret;
2933e2bb60aSKevin Wang }
2942ddc6c3eSAlex Deucher 
295ac742616SAlex Deucher static bool nv_asic_supports_baco(struct amdgpu_device *adev)
296ac742616SAlex Deucher {
297ac742616SAlex Deucher 	struct smu_context *smu = &adev->smu;
298ac742616SAlex Deucher 
299ac742616SAlex Deucher 	if (smu_baco_is_support(smu))
300ac742616SAlex Deucher 		return true;
301ac742616SAlex Deucher 	else
302ac742616SAlex Deucher 		return false;
303ac742616SAlex Deucher }
304ac742616SAlex Deucher 
3052ddc6c3eSAlex Deucher static enum amd_reset_method
3062ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
3072ddc6c3eSAlex Deucher {
3082ddc6c3eSAlex Deucher 	struct smu_context *smu = &adev->smu;
3092ddc6c3eSAlex Deucher 
310b4def374SJiange Zhao 	if (!amdgpu_sriov_vf(adev) && smu_baco_is_support(smu))
3112ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_BACO;
3122ddc6c3eSAlex Deucher 	else
3132ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_MODE1;
3142ddc6c3eSAlex Deucher }
3152ddc6c3eSAlex Deucher 
316c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
317c6b6a421SHawking Zhang {
318767acabdSKevin Wang 	int ret = 0;
319767acabdSKevin Wang 	struct smu_context *smu = &adev->smu;
320c6b6a421SHawking Zhang 
321e3526257SMonk Liu 	if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
32211520f27SAlex Deucher 		ret = smu_baco_enter(smu);
32311520f27SAlex Deucher 		if (ret)
32411520f27SAlex Deucher 			return ret;
32511520f27SAlex Deucher 		ret = smu_baco_exit(smu);
32611520f27SAlex Deucher 		if (ret)
32711520f27SAlex Deucher 			return ret;
328e3526257SMonk Liu 	} else {
3293e2bb60aSKevin Wang 		ret = nv_asic_mode1_reset(adev);
330e3526257SMonk Liu 	}
331767acabdSKevin Wang 
332767acabdSKevin Wang 	return ret;
333c6b6a421SHawking Zhang }
334c6b6a421SHawking Zhang 
335c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
336c6b6a421SHawking Zhang {
337c6b6a421SHawking Zhang 	/* todo */
338c6b6a421SHawking Zhang 	return 0;
339c6b6a421SHawking Zhang }
340c6b6a421SHawking Zhang 
341c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
342c6b6a421SHawking Zhang {
343c6b6a421SHawking Zhang 	/* todo */
344c6b6a421SHawking Zhang 	return 0;
345c6b6a421SHawking Zhang }
346c6b6a421SHawking Zhang 
347c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
348c6b6a421SHawking Zhang {
349c6b6a421SHawking Zhang 	if (pci_is_root_bus(adev->pdev->bus))
350c6b6a421SHawking Zhang 		return;
351c6b6a421SHawking Zhang 
352c6b6a421SHawking Zhang 	if (amdgpu_pcie_gen2 == 0)
353c6b6a421SHawking Zhang 		return;
354c6b6a421SHawking Zhang 
355c6b6a421SHawking Zhang 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
356c6b6a421SHawking Zhang 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
357c6b6a421SHawking Zhang 		return;
358c6b6a421SHawking Zhang 
359c6b6a421SHawking Zhang 	/* todo */
360c6b6a421SHawking Zhang }
361c6b6a421SHawking Zhang 
362c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
363c6b6a421SHawking Zhang {
364c6b6a421SHawking Zhang 
365c6b6a421SHawking Zhang 	if (amdgpu_aspm == 0)
366c6b6a421SHawking Zhang 		return;
367c6b6a421SHawking Zhang 
368c6b6a421SHawking Zhang 	/* todo */
369c6b6a421SHawking Zhang }
370c6b6a421SHawking Zhang 
371c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
372c6b6a421SHawking Zhang 					bool enable)
373c6b6a421SHawking Zhang {
374bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
375bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
376c6b6a421SHawking Zhang }
377c6b6a421SHawking Zhang 
378c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block =
379c6b6a421SHawking Zhang {
380c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
381c6b6a421SHawking Zhang 	.major = 1,
382c6b6a421SHawking Zhang 	.minor = 0,
383c6b6a421SHawking Zhang 	.rev = 0,
384c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
385c6b6a421SHawking Zhang };
386c6b6a421SHawking Zhang 
387b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev)
388c6b6a421SHawking Zhang {
389b5c73856SXiaojie Yuan 	int r;
390b5c73856SXiaojie Yuan 
391b5c73856SXiaojie Yuan 	if (amdgpu_discovery) {
392b5c73856SXiaojie Yuan 		r = amdgpu_discovery_reg_base_init(adev);
393b5c73856SXiaojie Yuan 		if (r) {
394b5c73856SXiaojie Yuan 			DRM_WARN("failed to init reg base from ip discovery table, "
395b5c73856SXiaojie Yuan 					"fallback to legacy init method\n");
396b5c73856SXiaojie Yuan 			goto legacy_init;
397b5c73856SXiaojie Yuan 		}
398b5c73856SXiaojie Yuan 
399b5c73856SXiaojie Yuan 		return 0;
400b5c73856SXiaojie Yuan 	}
401b5c73856SXiaojie Yuan 
402b5c73856SXiaojie Yuan legacy_init:
403c6b6a421SHawking Zhang 	switch (adev->asic_type) {
404c6b6a421SHawking Zhang 	case CHIP_NAVI10:
405c6b6a421SHawking Zhang 		navi10_reg_base_init(adev);
406c6b6a421SHawking Zhang 		break;
407a0f6d926SXiaojie Yuan 	case CHIP_NAVI14:
408a0f6d926SXiaojie Yuan 		navi14_reg_base_init(adev);
409a0f6d926SXiaojie Yuan 		break;
41003d0a073SXiaojie Yuan 	case CHIP_NAVI12:
41103d0a073SXiaojie Yuan 		navi12_reg_base_init(adev);
41203d0a073SXiaojie Yuan 		break;
413dccdbf3fSLikun Gao 	case CHIP_SIENNA_CICHLID:
414dccdbf3fSLikun Gao 		sienna_cichlid_reg_base_init(adev);
415dccdbf3fSLikun Gao 		break;
416c6b6a421SHawking Zhang 	default:
417c6b6a421SHawking Zhang 		return -EINVAL;
418c6b6a421SHawking Zhang 	}
419c6b6a421SHawking Zhang 
420b5c73856SXiaojie Yuan 	return 0;
421b5c73856SXiaojie Yuan }
422b5c73856SXiaojie Yuan 
423b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev)
424b5c73856SXiaojie Yuan {
425b5c73856SXiaojie Yuan 	int r;
426b5c73856SXiaojie Yuan 
427122078deSMonk Liu 	adev->nbio.funcs = &nbio_v2_3_funcs;
428122078deSMonk Liu 	adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
429122078deSMonk Liu 
430122078deSMonk Liu 	if (amdgpu_sriov_vf(adev)) {
431122078deSMonk Liu 		adev->virt.ops = &xgpu_nv_virt_ops;
432122078deSMonk Liu 		/* try send GPU_INIT_DATA request to host */
433122078deSMonk Liu 		amdgpu_virt_request_init_data(adev);
434122078deSMonk Liu 	}
435122078deSMonk Liu 
436b5c73856SXiaojie Yuan 	/* Set IP register base before any HW register access */
437b5c73856SXiaojie Yuan 	r = nv_reg_base_init(adev);
438b5c73856SXiaojie Yuan 	if (r)
439b5c73856SXiaojie Yuan 		return r;
440b5c73856SXiaojie Yuan 
441c6b6a421SHawking Zhang 	switch (adev->asic_type) {
442c6b6a421SHawking Zhang 	case CHIP_NAVI10:
443d1daf850SAlex Deucher 	case CHIP_NAVI14:
444c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
445c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
446c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
447c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
448c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
4499530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
450c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
451c6b6a421SHawking Zhang 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
452c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
453f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC)
454b4f199c7SHarry Wentland 		else if (amdgpu_device_has_dc_support(adev))
455b4f199c7SHarry Wentland 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
456f8a7976bSAlex Deucher #endif
457c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
458c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
459c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
4609530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
461c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
462c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
4635be45a26SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
464c6b6a421SHawking Zhang 		if (adev->enable_mes)
465c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
466c6b6a421SHawking Zhang 		break;
46744e9e7c9SXiaojie Yuan 	case CHIP_NAVI12:
46844e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
46944e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
47044e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
4716b66ae2eSXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
47279bebabbSMonk Liu 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
4737f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
47479902029SXiaojie Yuan 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
47579902029SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
47620c14ee1SPetr Cvek #if defined(CONFIG_DRM_AMD_DC)
477078655d9SLeo Li 		else if (amdgpu_device_has_dc_support(adev))
478078655d9SLeo Li 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
47920c14ee1SPetr Cvek #endif
48044e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
48144e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
4827f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
4839530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
4847f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
4851fbed280SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
486fe442491SMonk Liu 		if (!amdgpu_sriov_vf(adev))
4875be45a26SLeo Liu 			amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
48844e9e7c9SXiaojie Yuan 		break;
4892e1ba10eSLikun Gao 	case CHIP_SIENNA_CICHLID:
4902e1ba10eSLikun Gao 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
4910b3df16bSLikun Gao 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
492757b3af8SLikun Gao 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
49356304e72SLikun Gao 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
4945aa02350SLikun Gao 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
495b07e5c60SLikun Gao 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
49638d5bbefSshaoyunl 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
497b07e5c60SLikun Gao 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
4989a986760SLikun Gao 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
4999a986760SLikun Gao 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
500933c8a93SLikun Gao 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
501157e72e8SLikun Gao 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
502b8f10585SLeo Liu 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
5034d72dd12SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
504a346ef86SJack Xiao 		if (adev->enable_mes)
505a346ef86SJack Xiao 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
5062e1ba10eSLikun Gao 		break;
507c6b6a421SHawking Zhang 	default:
508c6b6a421SHawking Zhang 		return -EINVAL;
509c6b6a421SHawking Zhang 	}
510c6b6a421SHawking Zhang 
511c6b6a421SHawking Zhang 	return 0;
512c6b6a421SHawking Zhang }
513c6b6a421SHawking Zhang 
514c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
515c6b6a421SHawking Zhang {
516bebc0762SHawking Zhang 	return adev->nbio.funcs->get_rev_id(adev);
517c6b6a421SHawking Zhang }
518c6b6a421SHawking Zhang 
519c6b6a421SHawking Zhang static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
520c6b6a421SHawking Zhang {
521bebc0762SHawking Zhang 	adev->nbio.funcs->hdp_flush(adev, ring);
522c6b6a421SHawking Zhang }
523c6b6a421SHawking Zhang 
524c6b6a421SHawking Zhang static void nv_invalidate_hdp(struct amdgpu_device *adev,
525c6b6a421SHawking Zhang 				struct amdgpu_ring *ring)
526c6b6a421SHawking Zhang {
527c6b6a421SHawking Zhang 	if (!ring || !ring->funcs->emit_wreg) {
528c6b6a421SHawking Zhang 		WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
529c6b6a421SHawking Zhang 	} else {
530c6b6a421SHawking Zhang 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
531c6b6a421SHawking Zhang 					HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
532c6b6a421SHawking Zhang 	}
533c6b6a421SHawking Zhang }
534c6b6a421SHawking Zhang 
535c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
536c6b6a421SHawking Zhang {
537c6b6a421SHawking Zhang 	return true;
538c6b6a421SHawking Zhang }
539c6b6a421SHawking Zhang 
540c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
541c6b6a421SHawking Zhang {
542c6b6a421SHawking Zhang 	u32 sol_reg;
543c6b6a421SHawking Zhang 
544c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
545c6b6a421SHawking Zhang 		return false;
546c6b6a421SHawking Zhang 
547c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
548c6b6a421SHawking Zhang 	 * are already been loaded.
549c6b6a421SHawking Zhang 	 */
550c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
551c6b6a421SHawking Zhang 	if (sol_reg)
552c6b6a421SHawking Zhang 		return true;
5533967ae6dSAlex Deucher 
554c6b6a421SHawking Zhang 	return false;
555c6b6a421SHawking Zhang }
556c6b6a421SHawking Zhang 
5572af81531SKevin Wang static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
5582af81531SKevin Wang {
5592af81531SKevin Wang 
5602af81531SKevin Wang 	/* TODO
5612af81531SKevin Wang 	 * dummy implement for pcie_replay_count sysfs interface
5622af81531SKevin Wang 	 * */
5632af81531SKevin Wang 
5642af81531SKevin Wang 	return 0;
5652af81531SKevin Wang }
5662af81531SKevin Wang 
567c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
568c6b6a421SHawking Zhang {
569c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
570c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
571c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
572c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
573c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
574c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
575c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
576c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
577c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
578c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
579c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
580c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
581c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
58220519232SJack Xiao 	adev->doorbell_index.mes_ring = AMDGPU_NAVI10_DOORBELL_MES_RING;
583c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
584c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
585157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
586157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
587c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
588c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
589c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
590c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
591c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
592c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
593c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
594c6b6a421SHawking Zhang 
595c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
596c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
597c6b6a421SHawking Zhang }
598c6b6a421SHawking Zhang 
599c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs =
600c6b6a421SHawking Zhang {
601c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
602c6b6a421SHawking Zhang 	.read_bios_from_rom = &nv_read_bios_from_rom,
603c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
604c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
6052ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
606c6b6a421SHawking Zhang 	.set_vga_state = &nv_vga_set_state,
607c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
608c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
609c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
610c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
611c6b6a421SHawking Zhang 	.flush_hdp = &nv_flush_hdp,
612c6b6a421SHawking Zhang 	.invalidate_hdp = &nv_invalidate_hdp,
613c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
614c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
615c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
6162af81531SKevin Wang 	.get_pcie_replay_count = &nv_get_pcie_replay_count,
617ac742616SAlex Deucher 	.supports_baco = &nv_asic_supports_baco,
618c6b6a421SHawking Zhang };
619c6b6a421SHawking Zhang 
620c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
621c6b6a421SHawking Zhang {
622923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
623c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
624c6b6a421SHawking Zhang 
625923c087aSYong Zhao 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
626923c087aSYong Zhao 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
627c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
628c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
629c6b6a421SHawking Zhang 	adev->pcie_rreg = &nv_pcie_rreg;
630c6b6a421SHawking Zhang 	adev->pcie_wreg = &nv_pcie_wreg;
631c6b6a421SHawking Zhang 
632c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
633c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
634c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
635c6b6a421SHawking Zhang 
636c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
637c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
638c6b6a421SHawking Zhang 
639c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
640c6b6a421SHawking Zhang 
641c6b6a421SHawking Zhang 	adev->rev_id = nv_get_rev_id(adev);
642c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
643c6b6a421SHawking Zhang 	switch (adev->asic_type) {
644c6b6a421SHawking Zhang 	case CHIP_NAVI10:
645c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
646c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
647c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
648c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
649c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
650c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
651c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
652c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
653c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
654c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
655c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
656c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
657099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
658c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
659c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
660157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
661c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
662099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
663a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
664c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
665c6b6a421SHawking Zhang 		break;
6665e71e011SXiaojie Yuan 	case CHIP_NAVI14:
667d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
668d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
669d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
670d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
671d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
672d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
673d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
674d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
675d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
676d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
677d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
678d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
679099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
680d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
681d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
6820377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
683099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
6840377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
68535ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
6865e71e011SXiaojie Yuan 		break;
68774b5e509SXiaojie Yuan 	case CHIP_NAVI12:
688dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
689dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
690dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
691dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
6925211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
693fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
6945211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
695358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
696358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
6978b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
6988b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
699ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
700ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
70165872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
702099d66e4SLeo Liu 			AMD_CG_SUPPORT_VCN_MGCG |
703099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
704c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
7055ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
706099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
707846938c2SKenneth Feng 			AMD_PG_SUPPORT_ATHUB |
708846938c2SKenneth Feng 			AMD_PG_SUPPORT_MMHUB;
709df5e984cSTiecheng Zhou 		/* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
710df5e984cSTiecheng Zhou 		 * as a consequence, the rev_id and external_rev_id are wrong.
711df5e984cSTiecheng Zhou 		 * workaround it by hardcoding rev_id to 0 (default value).
712df5e984cSTiecheng Zhou 		 */
713df5e984cSTiecheng Zhou 		if (amdgpu_sriov_vf(adev))
714df5e984cSTiecheng Zhou 			adev->rev_id = 0;
71574b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
71674b5e509SXiaojie Yuan 		break;
717117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
71800194defSLikun Gao 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
71900194defSLikun Gao 			AMD_CG_SUPPORT_GFX_CGCG |
72000194defSLikun Gao 			AMD_CG_SUPPORT_GFX_3D_CGCG |
72198f8ea29SLikun Gao 			AMD_CG_SUPPORT_MC_MGCG |
72200194defSLikun Gao 			AMD_CG_SUPPORT_VCN_MGCG |
723ca36461fSKenneth Feng 			AMD_CG_SUPPORT_JPEG_MGCG |
724ca36461fSKenneth Feng 			AMD_CG_SUPPORT_HDP_MGCG |
7253a32c25aSKenneth Feng 			AMD_CG_SUPPORT_HDP_LS |
726bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_IH_CG |
727bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_MC_LS;
728b467c4f5SLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
729b794616dSKenneth Feng 			AMD_PG_SUPPORT_JPEG |
730b794616dSKenneth Feng 			AMD_PG_SUPPORT_ATHUB;
731117910edSLikun Gao 		adev->external_rev_id = adev->rev_id + 0x28;
732117910edSLikun Gao 		break;
733c6b6a421SHawking Zhang 	default:
734c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
735c6b6a421SHawking Zhang 		return -EINVAL;
736c6b6a421SHawking Zhang 	}
737c6b6a421SHawking Zhang 
738b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev)) {
739b05b6903SJiange Zhao 		amdgpu_virt_init_setting(adev);
740b05b6903SJiange Zhao 		xgpu_nv_mailbox_set_irq_funcs(adev);
741b05b6903SJiange Zhao 	}
742b05b6903SJiange Zhao 
743c6b6a421SHawking Zhang 	return 0;
744c6b6a421SHawking Zhang }
745c6b6a421SHawking Zhang 
746c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
747c6b6a421SHawking Zhang {
748b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
749b05b6903SJiange Zhao 
750b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
751b05b6903SJiange Zhao 		xgpu_nv_mailbox_get_irq(adev);
752b05b6903SJiange Zhao 
753c6b6a421SHawking Zhang 	return 0;
754c6b6a421SHawking Zhang }
755c6b6a421SHawking Zhang 
756c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
757c6b6a421SHawking Zhang {
758b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
759b05b6903SJiange Zhao 
760b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
761b05b6903SJiange Zhao 		xgpu_nv_mailbox_add_irq_id(adev);
762b05b6903SJiange Zhao 
763c6b6a421SHawking Zhang 	return 0;
764c6b6a421SHawking Zhang }
765c6b6a421SHawking Zhang 
766c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
767c6b6a421SHawking Zhang {
768c6b6a421SHawking Zhang 	return 0;
769c6b6a421SHawking Zhang }
770c6b6a421SHawking Zhang 
771c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
772c6b6a421SHawking Zhang {
773c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
774c6b6a421SHawking Zhang 
775c6b6a421SHawking Zhang 	/* enable pcie gen2/3 link */
776c6b6a421SHawking Zhang 	nv_pcie_gen3_enable(adev);
777c6b6a421SHawking Zhang 	/* enable aspm */
778c6b6a421SHawking Zhang 	nv_program_aspm(adev);
779c6b6a421SHawking Zhang 	/* setup nbio registers */
780bebc0762SHawking Zhang 	adev->nbio.funcs->init_registers(adev);
781923c087aSYong Zhao 	/* remap HDP registers to a hole in mmio space,
782923c087aSYong Zhao 	 * for the purpose of expose those registers
783923c087aSYong Zhao 	 * to process space
784923c087aSYong Zhao 	 */
785923c087aSYong Zhao 	if (adev->nbio.funcs->remap_hdp_registers)
786923c087aSYong Zhao 		adev->nbio.funcs->remap_hdp_registers(adev);
787c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
788c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, true);
789c6b6a421SHawking Zhang 
790c6b6a421SHawking Zhang 	return 0;
791c6b6a421SHawking Zhang }
792c6b6a421SHawking Zhang 
793c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
794c6b6a421SHawking Zhang {
795c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
796c6b6a421SHawking Zhang 
797c6b6a421SHawking Zhang 	/* disable the doorbell aperture */
798c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, false);
799c6b6a421SHawking Zhang 
800c6b6a421SHawking Zhang 	return 0;
801c6b6a421SHawking Zhang }
802c6b6a421SHawking Zhang 
803c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
804c6b6a421SHawking Zhang {
805c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
806c6b6a421SHawking Zhang 
807c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
808c6b6a421SHawking Zhang }
809c6b6a421SHawking Zhang 
810c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
811c6b6a421SHawking Zhang {
812c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
813c6b6a421SHawking Zhang 
814c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
815c6b6a421SHawking Zhang }
816c6b6a421SHawking Zhang 
817c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
818c6b6a421SHawking Zhang {
819c6b6a421SHawking Zhang 	return true;
820c6b6a421SHawking Zhang }
821c6b6a421SHawking Zhang 
822c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
823c6b6a421SHawking Zhang {
824c6b6a421SHawking Zhang 	return 0;
825c6b6a421SHawking Zhang }
826c6b6a421SHawking Zhang 
827c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
828c6b6a421SHawking Zhang {
829c6b6a421SHawking Zhang 	return 0;
830c6b6a421SHawking Zhang }
831c6b6a421SHawking Zhang 
832c6b6a421SHawking Zhang static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
833c6b6a421SHawking Zhang 					   bool enable)
834c6b6a421SHawking Zhang {
835c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl, hdp_clk_cntl1;
836c6b6a421SHawking Zhang 	uint32_t hdp_mem_pwr_cntl;
837c6b6a421SHawking Zhang 
838c6b6a421SHawking Zhang 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
839c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_DS |
840c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_SD)))
841c6b6a421SHawking Zhang 		return;
842c6b6a421SHawking Zhang 
843c6b6a421SHawking Zhang 	hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
844c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
845c6b6a421SHawking Zhang 
846c6b6a421SHawking Zhang 	/* Before doing clock/power mode switch,
847c6b6a421SHawking Zhang 	 * forced on IPH & RC clock */
848c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
849c6b6a421SHawking Zhang 				     IPH_MEM_CLK_SOFT_OVERRIDE, 1);
850c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
851c6b6a421SHawking Zhang 				     RC_MEM_CLK_SOFT_OVERRIDE, 1);
852c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
853c6b6a421SHawking Zhang 
854c6b6a421SHawking Zhang 	/* HDP 5.0 doesn't support dynamic power mode switch,
855c6b6a421SHawking Zhang 	 * disable clock and power gating before any changing */
856c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
857c6b6a421SHawking Zhang 					 IPH_MEM_POWER_CTRL_EN, 0);
858c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
859c6b6a421SHawking Zhang 					 IPH_MEM_POWER_LS_EN, 0);
860c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
861c6b6a421SHawking Zhang 					 IPH_MEM_POWER_DS_EN, 0);
862c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
863c6b6a421SHawking Zhang 					 IPH_MEM_POWER_SD_EN, 0);
864c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
865c6b6a421SHawking Zhang 					 RC_MEM_POWER_CTRL_EN, 0);
866c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
867c6b6a421SHawking Zhang 					 RC_MEM_POWER_LS_EN, 0);
868c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
869c6b6a421SHawking Zhang 					 RC_MEM_POWER_DS_EN, 0);
870c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
871c6b6a421SHawking Zhang 					 RC_MEM_POWER_SD_EN, 0);
872c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
873c6b6a421SHawking Zhang 
874c6b6a421SHawking Zhang 	/* only one clock gating mode (LS/DS/SD) can be enabled */
875c6b6a421SHawking Zhang 	if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
876c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
877c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
878c6b6a421SHawking Zhang 						 IPH_MEM_POWER_LS_EN, enable);
879c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
880c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
881c6b6a421SHawking Zhang 						 RC_MEM_POWER_LS_EN, enable);
882c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
883c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
884c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
885c6b6a421SHawking Zhang 						 IPH_MEM_POWER_DS_EN, enable);
886c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
887c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
888c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
889c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
890c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
891c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
892c6b6a421SHawking Zhang 						 IPH_MEM_POWER_SD_EN, enable);
893c6b6a421SHawking Zhang 		/* RC should not use shut down mode, fallback to ds */
894c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
895c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
896c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
897c6b6a421SHawking Zhang 	}
898c6b6a421SHawking Zhang 
89991c6adf8SKenneth Feng 	/* confirmed that IPH_MEM_POWER_CTRL_EN and RC_MEM_POWER_CTRL_EN have to
90091c6adf8SKenneth Feng 	 * be set for SRAM LS/DS/SD */
90191c6adf8SKenneth Feng 	if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_DS |
90291c6adf8SKenneth Feng 							AMD_CG_SUPPORT_HDP_SD)) {
90391c6adf8SKenneth Feng 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
90491c6adf8SKenneth Feng 						IPH_MEM_POWER_CTRL_EN, 1);
90591c6adf8SKenneth Feng 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
90691c6adf8SKenneth Feng 						RC_MEM_POWER_CTRL_EN, 1);
90791c6adf8SKenneth Feng 	}
90891c6adf8SKenneth Feng 
909c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
910c6b6a421SHawking Zhang 
911c6b6a421SHawking Zhang 	/* restore IPH & RC clock override after clock/power mode changing */
912c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
913c6b6a421SHawking Zhang }
914c6b6a421SHawking Zhang 
915c6b6a421SHawking Zhang static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
916c6b6a421SHawking Zhang 				       bool enable)
917c6b6a421SHawking Zhang {
918c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl;
919c6b6a421SHawking Zhang 
920c6b6a421SHawking Zhang 	if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
921c6b6a421SHawking Zhang 		return;
922c6b6a421SHawking Zhang 
923c6b6a421SHawking Zhang 	hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
924c6b6a421SHawking Zhang 
925c6b6a421SHawking Zhang 	if (enable) {
926c6b6a421SHawking Zhang 		hdp_clk_cntl &=
927c6b6a421SHawking Zhang 			~(uint32_t)
928c6b6a421SHawking Zhang 			  (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
929c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
930c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
931c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
932c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
933c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
934c6b6a421SHawking Zhang 	} else {
935c6b6a421SHawking Zhang 		hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
936c6b6a421SHawking Zhang 			HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
937c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
938c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
939c6b6a421SHawking Zhang 			HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
940c6b6a421SHawking Zhang 			HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
941c6b6a421SHawking Zhang 	}
942c6b6a421SHawking Zhang 
943c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
944c6b6a421SHawking Zhang }
945c6b6a421SHawking Zhang 
946c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
947c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
948c6b6a421SHawking Zhang {
949c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
950c6b6a421SHawking Zhang 
951c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
952c6b6a421SHawking Zhang 		return 0;
953c6b6a421SHawking Zhang 
954c6b6a421SHawking Zhang 	switch (adev->asic_type) {
955c6b6a421SHawking Zhang 	case CHIP_NAVI10:
9565e71e011SXiaojie Yuan 	case CHIP_NAVI14:
9577e17e58bSXiaojie Yuan 	case CHIP_NAVI12:
958117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
959bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
960a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
961bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
962a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
963c6b6a421SHawking Zhang 		nv_update_hdp_mem_power_gating(adev,
964a9d4fe2fSNirmoy Das 				   state == AMD_CG_STATE_GATE);
965c6b6a421SHawking Zhang 		nv_update_hdp_clock_gating(adev,
966a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
967c6b6a421SHawking Zhang 		break;
968c6b6a421SHawking Zhang 	default:
969c6b6a421SHawking Zhang 		break;
970c6b6a421SHawking Zhang 	}
971c6b6a421SHawking Zhang 	return 0;
972c6b6a421SHawking Zhang }
973c6b6a421SHawking Zhang 
974c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
975c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
976c6b6a421SHawking Zhang {
977c6b6a421SHawking Zhang 	/* TODO */
978c6b6a421SHawking Zhang 	return 0;
979c6b6a421SHawking Zhang }
980c6b6a421SHawking Zhang 
981c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags)
982c6b6a421SHawking Zhang {
983c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
984c6b6a421SHawking Zhang 	uint32_t tmp;
985c6b6a421SHawking Zhang 
986c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
987c6b6a421SHawking Zhang 		*flags = 0;
988c6b6a421SHawking Zhang 
989bebc0762SHawking Zhang 	adev->nbio.funcs->get_clockgating_state(adev, flags);
990c6b6a421SHawking Zhang 
991c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_MGCG */
992c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
993c6b6a421SHawking Zhang 	if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
994c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
995c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
996c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
997c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
998c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
999c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_MGCG;
1000c6b6a421SHawking Zhang 
1001c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_LS/DS/SD */
1002c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
1003c6b6a421SHawking Zhang 	if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
1004c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_LS;
1005c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
1006c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_DS;
1007c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
1008c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_SD;
1009c6b6a421SHawking Zhang 
1010c6b6a421SHawking Zhang 	return;
1011c6b6a421SHawking Zhang }
1012c6b6a421SHawking Zhang 
1013c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
1014c6b6a421SHawking Zhang 	.name = "nv_common",
1015c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
1016c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
1017c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
1018c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
1019c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
1020c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
1021c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
1022c6b6a421SHawking Zhang 	.resume = nv_common_resume,
1023c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
1024c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
1025c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
1026c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
1027c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
1028c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
1029c6b6a421SHawking Zhang };
1030