xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision 55439817)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
286f786950SAlex Deucher #include <drm/amdgpu_drm.h>
296f786950SAlex Deucher 
30c6b6a421SHawking Zhang #include "amdgpu.h"
31c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
32c6b6a421SHawking Zhang #include "amdgpu_ih.h"
33c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
34c6b6a421SHawking Zhang #include "amdgpu_vce.h"
35c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
36c6b6a421SHawking Zhang #include "amdgpu_psp.h"
37c6b6a421SHawking Zhang #include "atom.h"
38c6b6a421SHawking Zhang #include "amd_pcie.h"
39c6b6a421SHawking Zhang 
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
41c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
423967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h"
43c6b6a421SHawking Zhang 
44c6b6a421SHawking Zhang #include "soc15.h"
45c6b6a421SHawking Zhang #include "soc15_common.h"
46c6b6a421SHawking Zhang #include "gmc_v10_0.h"
47c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
48c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
49bebc0762SHawking Zhang #include "nbio_v2_3.h"
50a7e91bd7SHuang Rui #include "nbio_v7_2.h"
51bf087285SLikun Gao #include "hdp_v5_0.h"
52c6b6a421SHawking Zhang #include "nv.h"
53c6b6a421SHawking Zhang #include "navi10_ih.h"
54c6b6a421SHawking Zhang #include "gfx_v10_0.h"
55c6b6a421SHawking Zhang #include "sdma_v5_0.h"
56157e72e8SLikun Gao #include "sdma_v5_2.h"
57c6b6a421SHawking Zhang #include "vcn_v2_0.h"
585be45a26SLeo Liu #include "jpeg_v2_0.h"
59b8f10585SLeo Liu #include "vcn_v3_0.h"
604d72dd12SLeo Liu #include "jpeg_v3_0.h"
61c6b6a421SHawking Zhang #include "dce_virtual.h"
62c6b6a421SHawking Zhang #include "mes_v10_1.h"
63b05b6903SJiange Zhao #include "mxgpu_nv.h"
640bf7f2dcSLikun Gao #include "smuio_v11_0.h"
650bf7f2dcSLikun Gao #include "smuio_v11_0_6.h"
66c6b6a421SHawking Zhang 
67b3a24461SVeerabadhran Gopalakrishnan #define codec_info_build(type, width, height, level) \
68b3a24461SVeerabadhran Gopalakrishnan 			 .codec_type = type,\
69b3a24461SVeerabadhran Gopalakrishnan 			 .max_width = width,\
70b3a24461SVeerabadhran Gopalakrishnan 			 .max_height = height,\
71b3a24461SVeerabadhran Gopalakrishnan 			 .max_pixels_per_frame = height * width,\
72b3a24461SVeerabadhran Gopalakrishnan 			 .max_level = level,
73b3a24461SVeerabadhran Gopalakrishnan 
74c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
75c6b6a421SHawking Zhang 
763b246e8bSAlex Deucher /* Navi */
773b246e8bSAlex Deucher static const struct amdgpu_video_codec_info nv_video_codecs_encode_array[] =
783b246e8bSAlex Deucher {
793b246e8bSAlex Deucher 	{
806f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
813b246e8bSAlex Deucher 		.max_width = 4096,
823b246e8bSAlex Deucher 		.max_height = 2304,
833b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 2304,
843b246e8bSAlex Deucher 		.max_level = 0,
853b246e8bSAlex Deucher 	},
863b246e8bSAlex Deucher 	{
876f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
883b246e8bSAlex Deucher 		.max_width = 4096,
893b246e8bSAlex Deucher 		.max_height = 2304,
903b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 2304,
913b246e8bSAlex Deucher 		.max_level = 0,
923b246e8bSAlex Deucher 	},
933b246e8bSAlex Deucher };
943b246e8bSAlex Deucher 
953b246e8bSAlex Deucher static const struct amdgpu_video_codecs nv_video_codecs_encode =
963b246e8bSAlex Deucher {
973b246e8bSAlex Deucher 	.codec_count = ARRAY_SIZE(nv_video_codecs_encode_array),
983b246e8bSAlex Deucher 	.codec_array = nv_video_codecs_encode_array,
993b246e8bSAlex Deucher };
1003b246e8bSAlex Deucher 
1013b246e8bSAlex Deucher /* Navi1x */
1023b246e8bSAlex Deucher static const struct amdgpu_video_codec_info nv_video_codecs_decode_array[] =
1033b246e8bSAlex Deucher {
1043b246e8bSAlex Deucher 	{
1056f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
1063b246e8bSAlex Deucher 		.max_width = 4096,
1073b246e8bSAlex Deucher 		.max_height = 4096,
1083b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1093b246e8bSAlex Deucher 		.max_level = 3,
1103b246e8bSAlex Deucher 	},
1113b246e8bSAlex Deucher 	{
1126f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
1133b246e8bSAlex Deucher 		.max_width = 4096,
1143b246e8bSAlex Deucher 		.max_height = 4096,
1153b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1163b246e8bSAlex Deucher 		.max_level = 5,
1173b246e8bSAlex Deucher 	},
1183b246e8bSAlex Deucher 	{
1196f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
1203b246e8bSAlex Deucher 		.max_width = 4096,
1213b246e8bSAlex Deucher 		.max_height = 4096,
1223b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1233b246e8bSAlex Deucher 		.max_level = 52,
1243b246e8bSAlex Deucher 	},
1253b246e8bSAlex Deucher 	{
1266f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
1273b246e8bSAlex Deucher 		.max_width = 4096,
1283b246e8bSAlex Deucher 		.max_height = 4096,
1293b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1303b246e8bSAlex Deucher 		.max_level = 4,
1313b246e8bSAlex Deucher 	},
1323b246e8bSAlex Deucher 	{
1336f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
1343b246e8bSAlex Deucher 		.max_width = 8192,
1353b246e8bSAlex Deucher 		.max_height = 4352,
1363b246e8bSAlex Deucher 		.max_pixels_per_frame = 8192 * 4352,
1373b246e8bSAlex Deucher 		.max_level = 186,
1383b246e8bSAlex Deucher 	},
1393b246e8bSAlex Deucher 	{
1406f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
1413b246e8bSAlex Deucher 		.max_width = 4096,
1423b246e8bSAlex Deucher 		.max_height = 4096,
1433b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1443b246e8bSAlex Deucher 		.max_level = 0,
1453b246e8bSAlex Deucher 	},
1463b246e8bSAlex Deucher 	{
1476f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
1483b246e8bSAlex Deucher 		.max_width = 8192,
1493b246e8bSAlex Deucher 		.max_height = 4352,
1503b246e8bSAlex Deucher 		.max_pixels_per_frame = 8192 * 4352,
1513b246e8bSAlex Deucher 		.max_level = 0,
1523b246e8bSAlex Deucher 	},
1533b246e8bSAlex Deucher };
1543b246e8bSAlex Deucher 
1553b246e8bSAlex Deucher static const struct amdgpu_video_codecs nv_video_codecs_decode =
1563b246e8bSAlex Deucher {
1573b246e8bSAlex Deucher 	.codec_count = ARRAY_SIZE(nv_video_codecs_decode_array),
1583b246e8bSAlex Deucher 	.codec_array = nv_video_codecs_decode_array,
1593b246e8bSAlex Deucher };
1603b246e8bSAlex Deucher 
1613b246e8bSAlex Deucher /* Sienna Cichlid */
1623b246e8bSAlex Deucher static const struct amdgpu_video_codec_info sc_video_codecs_decode_array[] =
1633b246e8bSAlex Deucher {
1643b246e8bSAlex Deucher 	{
1656f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
1663b246e8bSAlex Deucher 		.max_width = 4096,
1673b246e8bSAlex Deucher 		.max_height = 4096,
1683b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1693b246e8bSAlex Deucher 		.max_level = 3,
1703b246e8bSAlex Deucher 	},
1713b246e8bSAlex Deucher 	{
1726f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
1733b246e8bSAlex Deucher 		.max_width = 4096,
1743b246e8bSAlex Deucher 		.max_height = 4096,
1753b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1763b246e8bSAlex Deucher 		.max_level = 5,
1773b246e8bSAlex Deucher 	},
1783b246e8bSAlex Deucher 	{
1796f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
1803b246e8bSAlex Deucher 		.max_width = 4096,
1813b246e8bSAlex Deucher 		.max_height = 4096,
1823b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1833b246e8bSAlex Deucher 		.max_level = 52,
1843b246e8bSAlex Deucher 	},
1853b246e8bSAlex Deucher 	{
1866f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
1873b246e8bSAlex Deucher 		.max_width = 4096,
1883b246e8bSAlex Deucher 		.max_height = 4096,
1893b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
1903b246e8bSAlex Deucher 		.max_level = 4,
1913b246e8bSAlex Deucher 	},
1923b246e8bSAlex Deucher 	{
1936f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
1943b246e8bSAlex Deucher 		.max_width = 8192,
1953b246e8bSAlex Deucher 		.max_height = 4352,
1963b246e8bSAlex Deucher 		.max_pixels_per_frame = 8192 * 4352,
1973b246e8bSAlex Deucher 		.max_level = 186,
1983b246e8bSAlex Deucher 	},
1993b246e8bSAlex Deucher 	{
2006f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
2013b246e8bSAlex Deucher 		.max_width = 4096,
2023b246e8bSAlex Deucher 		.max_height = 4096,
2033b246e8bSAlex Deucher 		.max_pixels_per_frame = 4096 * 4096,
2043b246e8bSAlex Deucher 		.max_level = 0,
2053b246e8bSAlex Deucher 	},
2063b246e8bSAlex Deucher 	{
2076f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
2083b246e8bSAlex Deucher 		.max_width = 8192,
2093b246e8bSAlex Deucher 		.max_height = 4352,
2103b246e8bSAlex Deucher 		.max_pixels_per_frame = 8192 * 4352,
2113b246e8bSAlex Deucher 		.max_level = 0,
2123b246e8bSAlex Deucher 	},
2133b246e8bSAlex Deucher 	{
2146f786950SAlex Deucher 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1,
2153b246e8bSAlex Deucher 		.max_width = 8192,
2163b246e8bSAlex Deucher 		.max_height = 4352,
2173b246e8bSAlex Deucher 		.max_pixels_per_frame = 8192 * 4352,
2183b246e8bSAlex Deucher 		.max_level = 0,
2193b246e8bSAlex Deucher 	},
2203b246e8bSAlex Deucher };
2213b246e8bSAlex Deucher 
2223b246e8bSAlex Deucher static const struct amdgpu_video_codecs sc_video_codecs_decode =
2233b246e8bSAlex Deucher {
2243b246e8bSAlex Deucher 	.codec_count = ARRAY_SIZE(sc_video_codecs_decode_array),
2253b246e8bSAlex Deucher 	.codec_array = sc_video_codecs_decode_array,
2263b246e8bSAlex Deucher };
2273b246e8bSAlex Deucher 
228ed9d2053SBokun Zhang /* SRIOV Sienna Cichlid, not const since data is controlled by host */
229ed9d2053SBokun Zhang static struct amdgpu_video_codec_info sriov_sc_video_codecs_encode_array[] =
230ed9d2053SBokun Zhang {
231ed9d2053SBokun Zhang 	{
232ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
233ed9d2053SBokun Zhang 		.max_width = 4096,
234ed9d2053SBokun Zhang 		.max_height = 2304,
235ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 2304,
236ed9d2053SBokun Zhang 		.max_level = 0,
237ed9d2053SBokun Zhang 	},
238ed9d2053SBokun Zhang 	{
239ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
240ed9d2053SBokun Zhang 		.max_width = 4096,
241ed9d2053SBokun Zhang 		.max_height = 2304,
242ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 2304,
243ed9d2053SBokun Zhang 		.max_level = 0,
244ed9d2053SBokun Zhang 	},
245ed9d2053SBokun Zhang };
246ed9d2053SBokun Zhang 
247ed9d2053SBokun Zhang static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array[] =
248ed9d2053SBokun Zhang {
249ed9d2053SBokun Zhang 	{
250ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
251ed9d2053SBokun Zhang 		.max_width = 4096,
252ed9d2053SBokun Zhang 		.max_height = 4096,
253ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 4096,
254ed9d2053SBokun Zhang 		.max_level = 3,
255ed9d2053SBokun Zhang 	},
256ed9d2053SBokun Zhang 	{
257ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
258ed9d2053SBokun Zhang 		.max_width = 4096,
259ed9d2053SBokun Zhang 		.max_height = 4096,
260ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 4096,
261ed9d2053SBokun Zhang 		.max_level = 5,
262ed9d2053SBokun Zhang 	},
263ed9d2053SBokun Zhang 	{
264ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
265ed9d2053SBokun Zhang 		.max_width = 4096,
266ed9d2053SBokun Zhang 		.max_height = 4096,
267ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 4096,
268ed9d2053SBokun Zhang 		.max_level = 52,
269ed9d2053SBokun Zhang 	},
270ed9d2053SBokun Zhang 	{
271ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
272ed9d2053SBokun Zhang 		.max_width = 4096,
273ed9d2053SBokun Zhang 		.max_height = 4096,
274ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 4096,
275ed9d2053SBokun Zhang 		.max_level = 4,
276ed9d2053SBokun Zhang 	},
277ed9d2053SBokun Zhang 	{
278ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
279ed9d2053SBokun Zhang 		.max_width = 8192,
280ed9d2053SBokun Zhang 		.max_height = 4352,
281ed9d2053SBokun Zhang 		.max_pixels_per_frame = 8192 * 4352,
282ed9d2053SBokun Zhang 		.max_level = 186,
283ed9d2053SBokun Zhang 	},
284ed9d2053SBokun Zhang 	{
285ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
286ed9d2053SBokun Zhang 		.max_width = 4096,
287ed9d2053SBokun Zhang 		.max_height = 4096,
288ed9d2053SBokun Zhang 		.max_pixels_per_frame = 4096 * 4096,
289ed9d2053SBokun Zhang 		.max_level = 0,
290ed9d2053SBokun Zhang 	},
291ed9d2053SBokun Zhang 	{
292ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
293ed9d2053SBokun Zhang 		.max_width = 8192,
294ed9d2053SBokun Zhang 		.max_height = 4352,
295ed9d2053SBokun Zhang 		.max_pixels_per_frame = 8192 * 4352,
296ed9d2053SBokun Zhang 		.max_level = 0,
297ed9d2053SBokun Zhang 	},
298ed9d2053SBokun Zhang 	{
299ed9d2053SBokun Zhang 		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1,
300ed9d2053SBokun Zhang 		.max_width = 8192,
301ed9d2053SBokun Zhang 		.max_height = 4352,
302ed9d2053SBokun Zhang 		.max_pixels_per_frame = 8192 * 4352,
303ed9d2053SBokun Zhang 		.max_level = 0,
304ed9d2053SBokun Zhang 	},
305ed9d2053SBokun Zhang };
306ed9d2053SBokun Zhang 
307ed9d2053SBokun Zhang static struct amdgpu_video_codecs sriov_sc_video_codecs_encode =
308ed9d2053SBokun Zhang {
309ed9d2053SBokun Zhang 	.codec_count = ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
310ed9d2053SBokun Zhang 	.codec_array = sriov_sc_video_codecs_encode_array,
311ed9d2053SBokun Zhang };
312ed9d2053SBokun Zhang 
313ed9d2053SBokun Zhang static struct amdgpu_video_codecs sriov_sc_video_codecs_decode =
314ed9d2053SBokun Zhang {
315ed9d2053SBokun Zhang 	.codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array),
316ed9d2053SBokun Zhang 	.codec_array = sriov_sc_video_codecs_decode_array,
317ed9d2053SBokun Zhang };
318ed9d2053SBokun Zhang 
319b3a24461SVeerabadhran Gopalakrishnan /* Beige Goby*/
320b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info bg_video_codecs_decode_array[] = {
321b3a24461SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4906, 52)},
322b3a24461SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
323b3a24461SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
324b3a24461SVeerabadhran Gopalakrishnan };
325b3a24461SVeerabadhran Gopalakrishnan 
326b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_decode = {
327b3a24461SVeerabadhran Gopalakrishnan 	.codec_count = ARRAY_SIZE(bg_video_codecs_decode_array),
328b3a24461SVeerabadhran Gopalakrishnan 	.codec_array = bg_video_codecs_decode_array,
329b3a24461SVeerabadhran Gopalakrishnan };
330b3a24461SVeerabadhran Gopalakrishnan 
331b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_encode = {
332b3a24461SVeerabadhran Gopalakrishnan 	.codec_count = 0,
333b3a24461SVeerabadhran Gopalakrishnan 	.codec_array = NULL,
334b3a24461SVeerabadhran Gopalakrishnan };
335b3a24461SVeerabadhran Gopalakrishnan 
336*55439817SVeerabadhran Gopalakrishnan /* Yellow Carp*/
337*55439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info yc_video_codecs_decode_array[] = {
338*55439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4906, 52)},
339*55439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
340*55439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
341*55439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
342*55439817SVeerabadhran Gopalakrishnan };
343*55439817SVeerabadhran Gopalakrishnan 
344*55439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs yc_video_codecs_decode = {
345*55439817SVeerabadhran Gopalakrishnan 	.codec_count = ARRAY_SIZE(bg_video_codecs_decode_array),
346*55439817SVeerabadhran Gopalakrishnan 	.codec_array = bg_video_codecs_decode_array,
347*55439817SVeerabadhran Gopalakrishnan };
348*55439817SVeerabadhran Gopalakrishnan 
3493b246e8bSAlex Deucher static int nv_query_video_codecs(struct amdgpu_device *adev, bool encode,
3503b246e8bSAlex Deucher 				 const struct amdgpu_video_codecs **codecs)
3513b246e8bSAlex Deucher {
3523b246e8bSAlex Deucher 	switch (adev->asic_type) {
3533b246e8bSAlex Deucher 	case CHIP_SIENNA_CICHLID:
354ed9d2053SBokun Zhang 		if (amdgpu_sriov_vf(adev)) {
355ed9d2053SBokun Zhang 			if (encode)
356ed9d2053SBokun Zhang 				*codecs = &sriov_sc_video_codecs_encode;
357ed9d2053SBokun Zhang 			else
358ed9d2053SBokun Zhang 				*codecs = &sriov_sc_video_codecs_decode;
359ed9d2053SBokun Zhang 		} else {
360ed9d2053SBokun Zhang 			if (encode)
361ed9d2053SBokun Zhang 				*codecs = &nv_video_codecs_encode;
362ed9d2053SBokun Zhang 			else
363ed9d2053SBokun Zhang 				*codecs = &sc_video_codecs_decode;
364ed9d2053SBokun Zhang 		}
365ed9d2053SBokun Zhang 		return 0;
3663b246e8bSAlex Deucher 	case CHIP_NAVY_FLOUNDER:
3673b246e8bSAlex Deucher 	case CHIP_DIMGREY_CAVEFISH:
3683b246e8bSAlex Deucher 	case CHIP_VANGOGH:
3693b246e8bSAlex Deucher 		if (encode)
3703b246e8bSAlex Deucher 			*codecs = &nv_video_codecs_encode;
3713b246e8bSAlex Deucher 		else
3723b246e8bSAlex Deucher 			*codecs = &sc_video_codecs_decode;
3733b246e8bSAlex Deucher 		return 0;
374*55439817SVeerabadhran Gopalakrishnan 	case CHIP_YELLOW_CARP:
375*55439817SVeerabadhran Gopalakrishnan 		if (encode)
376*55439817SVeerabadhran Gopalakrishnan 			*codecs = &nv_video_codecs_encode;
377*55439817SVeerabadhran Gopalakrishnan 		else
378*55439817SVeerabadhran Gopalakrishnan 			*codecs = &yc_video_codecs_decode;
379*55439817SVeerabadhran Gopalakrishnan 		return 0;
380b3a24461SVeerabadhran Gopalakrishnan 	case CHIP_BEIGE_GOBY:
381b3a24461SVeerabadhran Gopalakrishnan 		if (encode)
382b3a24461SVeerabadhran Gopalakrishnan 			*codecs = &bg_video_codecs_encode;
383b3a24461SVeerabadhran Gopalakrishnan 		else
384b3a24461SVeerabadhran Gopalakrishnan 			*codecs = &bg_video_codecs_decode;
385b3a24461SVeerabadhran Gopalakrishnan 		return 0;
3863b246e8bSAlex Deucher 	case CHIP_NAVI10:
3873b246e8bSAlex Deucher 	case CHIP_NAVI14:
3883b246e8bSAlex Deucher 	case CHIP_NAVI12:
3893b246e8bSAlex Deucher 		if (encode)
3903b246e8bSAlex Deucher 			*codecs = &nv_video_codecs_encode;
3913b246e8bSAlex Deucher 		else
3923b246e8bSAlex Deucher 			*codecs = &nv_video_codecs_decode;
3933b246e8bSAlex Deucher 		return 0;
3943b246e8bSAlex Deucher 	default:
3953b246e8bSAlex Deucher 		return -EINVAL;
3963b246e8bSAlex Deucher 	}
3973b246e8bSAlex Deucher }
3983b246e8bSAlex Deucher 
399c6b6a421SHawking Zhang /*
400c6b6a421SHawking Zhang  * Indirect registers accessor
401c6b6a421SHawking Zhang  */
402c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
403c6b6a421SHawking Zhang {
404705a2b5bSHawking Zhang 	unsigned long address, data;
405bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
406bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
407c6b6a421SHawking Zhang 
408705a2b5bSHawking Zhang 	return amdgpu_device_indirect_rreg(adev, address, data, reg);
409c6b6a421SHawking Zhang }
410c6b6a421SHawking Zhang 
411c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
412c6b6a421SHawking Zhang {
413705a2b5bSHawking Zhang 	unsigned long address, data;
414c6b6a421SHawking Zhang 
415bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
416bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
417c6b6a421SHawking Zhang 
418705a2b5bSHawking Zhang 	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
419c6b6a421SHawking Zhang }
420c6b6a421SHawking Zhang 
4214922f1bcSJohn Clements static u64 nv_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
4224922f1bcSJohn Clements {
423705a2b5bSHawking Zhang 	unsigned long address, data;
4244922f1bcSJohn Clements 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
4254922f1bcSJohn Clements 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
4264922f1bcSJohn Clements 
427705a2b5bSHawking Zhang 	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
4284922f1bcSJohn Clements }
4294922f1bcSJohn Clements 
4305de54343SHuang Rui static u32 nv_pcie_port_rreg(struct amdgpu_device *adev, u32 reg)
4315de54343SHuang Rui {
4325de54343SHuang Rui 	unsigned long flags, address, data;
4335de54343SHuang Rui 	u32 r;
4345de54343SHuang Rui 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
4355de54343SHuang Rui 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
4365de54343SHuang Rui 
4375de54343SHuang Rui 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
4385de54343SHuang Rui 	WREG32(address, reg * 4);
4395de54343SHuang Rui 	(void)RREG32(address);
4405de54343SHuang Rui 	r = RREG32(data);
4415de54343SHuang Rui 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
4425de54343SHuang Rui 	return r;
4435de54343SHuang Rui }
4445de54343SHuang Rui 
4454922f1bcSJohn Clements static void nv_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
4464922f1bcSJohn Clements {
447705a2b5bSHawking Zhang 	unsigned long address, data;
4484922f1bcSJohn Clements 
4494922f1bcSJohn Clements 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
4504922f1bcSJohn Clements 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
4514922f1bcSJohn Clements 
452705a2b5bSHawking Zhang 	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
4534922f1bcSJohn Clements }
4544922f1bcSJohn Clements 
4555de54343SHuang Rui static void nv_pcie_port_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
4565de54343SHuang Rui {
4575de54343SHuang Rui 	unsigned long flags, address, data;
4585de54343SHuang Rui 
4595de54343SHuang Rui 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
4605de54343SHuang Rui 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
4615de54343SHuang Rui 
4625de54343SHuang Rui 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
4635de54343SHuang Rui 	WREG32(address, reg * 4);
4645de54343SHuang Rui 	(void)RREG32(address);
4655de54343SHuang Rui 	WREG32(data, v);
4665de54343SHuang Rui 	(void)RREG32(data);
4675de54343SHuang Rui 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
4685de54343SHuang Rui }
4695de54343SHuang Rui 
470c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
471c6b6a421SHawking Zhang {
472c6b6a421SHawking Zhang 	unsigned long flags, address, data;
473c6b6a421SHawking Zhang 	u32 r;
474c6b6a421SHawking Zhang 
475c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
476c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
477c6b6a421SHawking Zhang 
478c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
479c6b6a421SHawking Zhang 	WREG32(address, (reg));
480c6b6a421SHawking Zhang 	r = RREG32(data);
481c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
482c6b6a421SHawking Zhang 	return r;
483c6b6a421SHawking Zhang }
484c6b6a421SHawking Zhang 
485c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
486c6b6a421SHawking Zhang {
487c6b6a421SHawking Zhang 	unsigned long flags, address, data;
488c6b6a421SHawking Zhang 
489c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
490c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
491c6b6a421SHawking Zhang 
492c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
493c6b6a421SHawking Zhang 	WREG32(address, (reg));
494c6b6a421SHawking Zhang 	WREG32(data, (v));
495c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
496c6b6a421SHawking Zhang }
497c6b6a421SHawking Zhang 
498c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
499c6b6a421SHawking Zhang {
500bebc0762SHawking Zhang 	return adev->nbio.funcs->get_memsize(adev);
501c6b6a421SHawking Zhang }
502c6b6a421SHawking Zhang 
503c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
504c6b6a421SHawking Zhang {
505462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
506c6b6a421SHawking Zhang }
507c6b6a421SHawking Zhang 
508c6b6a421SHawking Zhang 
509c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
510c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
511c6b6a421SHawking Zhang {
512c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
513c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
514c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
515c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
516c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
517c6b6a421SHawking Zhang 
518f2958a8bSPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
519c6b6a421SHawking Zhang }
520c6b6a421SHawking Zhang 
521c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
522c6b6a421SHawking Zhang {
523c6b6a421SHawking Zhang 	/* todo */
524c6b6a421SHawking Zhang }
525c6b6a421SHawking Zhang 
526c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
527c6b6a421SHawking Zhang {
528c6b6a421SHawking Zhang 	/* todo */
529c6b6a421SHawking Zhang 	return false;
530c6b6a421SHawking Zhang }
531c6b6a421SHawking Zhang 
532c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
533c6b6a421SHawking Zhang 				  u8 *bios, u32 length_bytes)
534c6b6a421SHawking Zhang {
53529bc37b4SAlex Deucher 	u32 *dw_ptr;
53629bc37b4SAlex Deucher 	u32 i, length_dw;
5370bf7f2dcSLikun Gao 	u32 rom_index_offset, rom_data_offset;
53829bc37b4SAlex Deucher 
53929bc37b4SAlex Deucher 	if (bios == NULL)
540c6b6a421SHawking Zhang 		return false;
54129bc37b4SAlex Deucher 	if (length_bytes == 0)
54229bc37b4SAlex Deucher 		return false;
54329bc37b4SAlex Deucher 	/* APU vbios image is part of sbios image */
54429bc37b4SAlex Deucher 	if (adev->flags & AMD_IS_APU)
54529bc37b4SAlex Deucher 		return false;
54629bc37b4SAlex Deucher 
54729bc37b4SAlex Deucher 	dw_ptr = (u32 *)bios;
54829bc37b4SAlex Deucher 	length_dw = ALIGN(length_bytes, 4) / 4;
54929bc37b4SAlex Deucher 
5500bf7f2dcSLikun Gao 	rom_index_offset =
5510bf7f2dcSLikun Gao 		adev->smuio.funcs->get_rom_index_offset(adev);
5520bf7f2dcSLikun Gao 	rom_data_offset =
5530bf7f2dcSLikun Gao 		adev->smuio.funcs->get_rom_data_offset(adev);
5540bf7f2dcSLikun Gao 
55529bc37b4SAlex Deucher 	/* set rom index to 0 */
5560bf7f2dcSLikun Gao 	WREG32(rom_index_offset, 0);
55729bc37b4SAlex Deucher 	/* read out the rom data */
55829bc37b4SAlex Deucher 	for (i = 0; i < length_dw; i++)
5590bf7f2dcSLikun Gao 		dw_ptr[i] = RREG32(rom_data_offset);
56029bc37b4SAlex Deucher 
56129bc37b4SAlex Deucher 	return true;
562c6b6a421SHawking Zhang }
563c6b6a421SHawking Zhang 
564c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
565c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
566c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
567c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
568c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
569c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
570c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
571c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
572c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
573c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
574c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
575c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
576c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
577c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
578c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
579c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
580664fe85aSMarek Olšák 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
581c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
582c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
583c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
584c6b6a421SHawking Zhang };
585c6b6a421SHawking Zhang 
586c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
587c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
588c6b6a421SHawking Zhang {
589c6b6a421SHawking Zhang 	uint32_t val;
590c6b6a421SHawking Zhang 
591c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
592c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
593c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
594c6b6a421SHawking Zhang 
595c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
596c6b6a421SHawking Zhang 
597c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
598c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
599c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
600c6b6a421SHawking Zhang 	return val;
601c6b6a421SHawking Zhang }
602c6b6a421SHawking Zhang 
603c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
604c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
605c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
606c6b6a421SHawking Zhang {
607c6b6a421SHawking Zhang 	if (indexed) {
608c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
609c6b6a421SHawking Zhang 	} else {
610c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
611c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
612c6b6a421SHawking Zhang 		return RREG32(reg_offset);
613c6b6a421SHawking Zhang 	}
614c6b6a421SHawking Zhang }
615c6b6a421SHawking Zhang 
616c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
617c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
618c6b6a421SHawking Zhang {
619c6b6a421SHawking Zhang 	uint32_t i;
620c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
621c6b6a421SHawking Zhang 
622c6b6a421SHawking Zhang 	*value = 0;
623c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
624c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
625fced3c3aSHuang Rui 		if ((i == 7 && (adev->sdma.num_instances == 1)) || /* some asics don't have SDMA1 */
626fced3c3aSHuang Rui 		    reg_offset !=
627c6b6a421SHawking Zhang 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
628c6b6a421SHawking Zhang 			continue;
629c6b6a421SHawking Zhang 
630c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
631c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
632c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
633c6b6a421SHawking Zhang 		return 0;
634c6b6a421SHawking Zhang 	}
635c6b6a421SHawking Zhang 	return -EINVAL;
636c6b6a421SHawking Zhang }
637c6b6a421SHawking Zhang 
638b913ec62SAlex Deucher static int nv_asic_mode2_reset(struct amdgpu_device *adev)
639b913ec62SAlex Deucher {
640b913ec62SAlex Deucher 	u32 i;
641b913ec62SAlex Deucher 	int ret = 0;
642b913ec62SAlex Deucher 
643b913ec62SAlex Deucher 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
644b913ec62SAlex Deucher 
645b913ec62SAlex Deucher 	/* disable BM */
646b913ec62SAlex Deucher 	pci_clear_master(adev->pdev);
647b913ec62SAlex Deucher 
648b913ec62SAlex Deucher 	amdgpu_device_cache_pci_state(adev->pdev);
649b913ec62SAlex Deucher 
650b913ec62SAlex Deucher 	ret = amdgpu_dpm_mode2_reset(adev);
651b913ec62SAlex Deucher 	if (ret)
652b913ec62SAlex Deucher 		dev_err(adev->dev, "GPU mode2 reset failed\n");
653b913ec62SAlex Deucher 
654b913ec62SAlex Deucher 	amdgpu_device_load_pci_state(adev->pdev);
655b913ec62SAlex Deucher 
656b913ec62SAlex Deucher 	/* wait for asic to come out of reset */
657b913ec62SAlex Deucher 	for (i = 0; i < adev->usec_timeout; i++) {
658b913ec62SAlex Deucher 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
659b913ec62SAlex Deucher 
660b913ec62SAlex Deucher 		if (memsize != 0xffffffff)
661b913ec62SAlex Deucher 			break;
662b913ec62SAlex Deucher 		udelay(1);
663b913ec62SAlex Deucher 	}
664b913ec62SAlex Deucher 
665b913ec62SAlex Deucher 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
666b913ec62SAlex Deucher 
667b913ec62SAlex Deucher 	return ret;
668b913ec62SAlex Deucher }
669b913ec62SAlex Deucher 
6702ddc6c3eSAlex Deucher static enum amd_reset_method
6712ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
6722ddc6c3eSAlex Deucher {
673273da6ffSWenhui Sheng 	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
67416086355SAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
675f172865aSAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
676f172865aSAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_PCI)
677273da6ffSWenhui Sheng 		return amdgpu_reset_method;
678273da6ffSWenhui Sheng 
679273da6ffSWenhui Sheng 	if (amdgpu_reset_method != -1)
680273da6ffSWenhui Sheng 		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
681273da6ffSWenhui Sheng 				  amdgpu_reset_method);
682273da6ffSWenhui Sheng 
683ca6fd7a6SLikun Gao 	switch (adev->asic_type) {
68416086355SAlex Deucher 	case CHIP_VANGOGH:
6857d38d9dcSAaron Liu 	case CHIP_YELLOW_CARP:
68616086355SAlex Deucher 		return AMD_RESET_METHOD_MODE2;
687ca6fd7a6SLikun Gao 	case CHIP_SIENNA_CICHLID:
68822dd44f4SJiansong Chen 	case CHIP_NAVY_FLOUNDER:
68915ed44c0STao Zhou 	case CHIP_DIMGREY_CAVEFISH:
6905ed7715dSChengming Gui 	case CHIP_BEIGE_GOBY:
691ca6fd7a6SLikun Gao 		return AMD_RESET_METHOD_MODE1;
692ca6fd7a6SLikun Gao 	default:
693181e772fSEvan Quan 		if (amdgpu_dpm_is_baco_supported(adev))
6942ddc6c3eSAlex Deucher 			return AMD_RESET_METHOD_BACO;
6952ddc6c3eSAlex Deucher 		else
6962ddc6c3eSAlex Deucher 			return AMD_RESET_METHOD_MODE1;
6972ddc6c3eSAlex Deucher 	}
698ca6fd7a6SLikun Gao }
6992ddc6c3eSAlex Deucher 
700c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
701c6b6a421SHawking Zhang {
702767acabdSKevin Wang 	int ret = 0;
703c6b6a421SHawking Zhang 
70416086355SAlex Deucher 	switch (nv_asic_reset_method(adev)) {
705f172865aSAlex Deucher 	case AMD_RESET_METHOD_PCI:
706f172865aSAlex Deucher 		dev_info(adev->dev, "PCI reset\n");
707f172865aSAlex Deucher 		ret = amdgpu_device_pci_reset(adev);
708f172865aSAlex Deucher 		break;
70916086355SAlex Deucher 	case AMD_RESET_METHOD_BACO:
71011043b7aSAlex Deucher 		dev_info(adev->dev, "BACO reset\n");
711181e772fSEvan Quan 		ret = amdgpu_dpm_baco_reset(adev);
71216086355SAlex Deucher 		break;
71316086355SAlex Deucher 	case AMD_RESET_METHOD_MODE2:
71416086355SAlex Deucher 		dev_info(adev->dev, "MODE2 reset\n");
715b913ec62SAlex Deucher 		ret = nv_asic_mode2_reset(adev);
71616086355SAlex Deucher 		break;
71716086355SAlex Deucher 	default:
71811043b7aSAlex Deucher 		dev_info(adev->dev, "MODE1 reset\n");
7195c03e584SFeifei Xu 		ret = amdgpu_device_mode1_reset(adev);
72016086355SAlex Deucher 		break;
72111043b7aSAlex Deucher 	}
722767acabdSKevin Wang 
723767acabdSKevin Wang 	return ret;
724c6b6a421SHawking Zhang }
725c6b6a421SHawking Zhang 
726c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
727c6b6a421SHawking Zhang {
728c6b6a421SHawking Zhang 	/* todo */
729c6b6a421SHawking Zhang 	return 0;
730c6b6a421SHawking Zhang }
731c6b6a421SHawking Zhang 
732c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
733c6b6a421SHawking Zhang {
734c6b6a421SHawking Zhang 	/* todo */
735c6b6a421SHawking Zhang 	return 0;
736c6b6a421SHawking Zhang }
737c6b6a421SHawking Zhang 
738c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
739c6b6a421SHawking Zhang {
740c6b6a421SHawking Zhang 	if (pci_is_root_bus(adev->pdev->bus))
741c6b6a421SHawking Zhang 		return;
742c6b6a421SHawking Zhang 
743c6b6a421SHawking Zhang 	if (amdgpu_pcie_gen2 == 0)
744c6b6a421SHawking Zhang 		return;
745c6b6a421SHawking Zhang 
746c6b6a421SHawking Zhang 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
747c6b6a421SHawking Zhang 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
748c6b6a421SHawking Zhang 		return;
749c6b6a421SHawking Zhang 
750c6b6a421SHawking Zhang 	/* todo */
751c6b6a421SHawking Zhang }
752c6b6a421SHawking Zhang 
753c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
754c6b6a421SHawking Zhang {
7550064b0ceSKenneth Feng 	if (!amdgpu_aspm)
756c6b6a421SHawking Zhang 		return;
757c6b6a421SHawking Zhang 
7583273f8b9SKenneth Feng 	if (!(adev->flags & AMD_IS_APU) &&
759e1edaeafSLikun Gao 	    (adev->nbio.funcs->program_aspm))
760e1edaeafSLikun Gao 		adev->nbio.funcs->program_aspm(adev);
761e1edaeafSLikun Gao 
762c6b6a421SHawking Zhang }
763c6b6a421SHawking Zhang 
764c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
765c6b6a421SHawking Zhang 					bool enable)
766c6b6a421SHawking Zhang {
767bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
768bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
769c6b6a421SHawking Zhang }
770c6b6a421SHawking Zhang 
771c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block =
772c6b6a421SHawking Zhang {
773c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
774c6b6a421SHawking Zhang 	.major = 1,
775c6b6a421SHawking Zhang 	.minor = 0,
776c6b6a421SHawking Zhang 	.rev = 0,
777c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
778c6b6a421SHawking Zhang };
779c6b6a421SHawking Zhang 
78032358093SLikun Gao static bool nv_is_headless_sku(struct pci_dev *pdev)
78132358093SLikun Gao {
78232358093SLikun Gao 	if ((pdev->device == 0x731E &&
78332358093SLikun Gao 	    (pdev->revision == 0xC6 || pdev->revision == 0xC7)) ||
78432358093SLikun Gao 	    (pdev->device == 0x7340 && pdev->revision == 0xC9)  ||
78532358093SLikun Gao 	    (pdev->device == 0x7360 && pdev->revision == 0xC7))
78632358093SLikun Gao 		return true;
78732358093SLikun Gao 	return false;
78832358093SLikun Gao }
78932358093SLikun Gao 
790b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev)
791c6b6a421SHawking Zhang {
792b5c73856SXiaojie Yuan 	int r;
793b5c73856SXiaojie Yuan 
794b5c73856SXiaojie Yuan 	if (amdgpu_discovery) {
795b5c73856SXiaojie Yuan 		r = amdgpu_discovery_reg_base_init(adev);
796b5c73856SXiaojie Yuan 		if (r) {
797b5c73856SXiaojie Yuan 			DRM_WARN("failed to init reg base from ip discovery table, "
798b5c73856SXiaojie Yuan 					"fallback to legacy init method\n");
799b5c73856SXiaojie Yuan 			goto legacy_init;
800b5c73856SXiaojie Yuan 		}
801b5c73856SXiaojie Yuan 
8027bd939d0SLikun GAO 		amdgpu_discovery_harvest_ip(adev);
80332358093SLikun Gao 		if (nv_is_headless_sku(adev->pdev)) {
80432358093SLikun Gao 			adev->harvest_ip_mask |= AMD_HARVEST_IP_VCN_MASK;
80532358093SLikun Gao 			adev->harvest_ip_mask |= AMD_HARVEST_IP_JPEG_MASK;
80632358093SLikun Gao 		}
8077bd939d0SLikun GAO 
808b5c73856SXiaojie Yuan 		return 0;
809b5c73856SXiaojie Yuan 	}
810b5c73856SXiaojie Yuan 
811b5c73856SXiaojie Yuan legacy_init:
812c6b6a421SHawking Zhang 	switch (adev->asic_type) {
813c6b6a421SHawking Zhang 	case CHIP_NAVI10:
814c6b6a421SHawking Zhang 		navi10_reg_base_init(adev);
815c6b6a421SHawking Zhang 		break;
816a0f6d926SXiaojie Yuan 	case CHIP_NAVI14:
817a0f6d926SXiaojie Yuan 		navi14_reg_base_init(adev);
818a0f6d926SXiaojie Yuan 		break;
81903d0a073SXiaojie Yuan 	case CHIP_NAVI12:
82003d0a073SXiaojie Yuan 		navi12_reg_base_init(adev);
82103d0a073SXiaojie Yuan 		break;
822dccdbf3fSLikun Gao 	case CHIP_SIENNA_CICHLID:
823c8c959f6SJiansong Chen 	case CHIP_NAVY_FLOUNDER:
824dccdbf3fSLikun Gao 		sienna_cichlid_reg_base_init(adev);
825dccdbf3fSLikun Gao 		break;
826026570e6SHuang Rui 	case CHIP_VANGOGH:
827026570e6SHuang Rui 		vangogh_reg_base_init(adev);
828026570e6SHuang Rui 		break;
829038d757bSTao Zhou 	case CHIP_DIMGREY_CAVEFISH:
830038d757bSTao Zhou 		dimgrey_cavefish_reg_base_init(adev);
831038d757bSTao Zhou 		break;
832fd5b4b44SChengming Gui 	case CHIP_BEIGE_GOBY:
833fd5b4b44SChengming Gui 		beige_goby_reg_base_init(adev);
834fd5b4b44SChengming Gui 		break;
835e7990721SAaron Liu 	case CHIP_YELLOW_CARP:
836e7990721SAaron Liu 		yellow_carp_reg_base_init(adev);
837e7990721SAaron Liu 		break;
838c6b6a421SHawking Zhang 	default:
839c6b6a421SHawking Zhang 		return -EINVAL;
840c6b6a421SHawking Zhang 	}
841c6b6a421SHawking Zhang 
842b5c73856SXiaojie Yuan 	return 0;
843b5c73856SXiaojie Yuan }
844b5c73856SXiaojie Yuan 
845c1299461SWenhui Sheng void nv_set_virt_ops(struct amdgpu_device *adev)
846c1299461SWenhui Sheng {
847c1299461SWenhui Sheng 	adev->virt.ops = &xgpu_nv_virt_ops;
848c1299461SWenhui Sheng }
849c1299461SWenhui Sheng 
850b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev)
851b5c73856SXiaojie Yuan {
852b5c73856SXiaojie Yuan 	int r;
853b5c73856SXiaojie Yuan 
854a7e91bd7SHuang Rui 	if (adev->flags & AMD_IS_APU) {
855a7e91bd7SHuang Rui 		adev->nbio.funcs = &nbio_v7_2_funcs;
856a7e91bd7SHuang Rui 		adev->nbio.hdp_flush_reg = &nbio_v7_2_hdp_flush_reg;
857a7e91bd7SHuang Rui 	} else {
858122078deSMonk Liu 		adev->nbio.funcs = &nbio_v2_3_funcs;
859122078deSMonk Liu 		adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
860a7e91bd7SHuang Rui 	}
861bf087285SLikun Gao 	adev->hdp.funcs = &hdp_v5_0_funcs;
862122078deSMonk Liu 
8630bf7f2dcSLikun Gao 	if (adev->asic_type >= CHIP_SIENNA_CICHLID)
8640bf7f2dcSLikun Gao 		adev->smuio.funcs = &smuio_v11_0_6_funcs;
8650bf7f2dcSLikun Gao 	else
8660bf7f2dcSLikun Gao 		adev->smuio.funcs = &smuio_v11_0_funcs;
8670bf7f2dcSLikun Gao 
868c652923aSJohn Clements 	if (adev->asic_type == CHIP_SIENNA_CICHLID)
869c652923aSJohn Clements 		adev->gmc.xgmi.supported = true;
870c652923aSJohn Clements 
871b5c73856SXiaojie Yuan 	/* Set IP register base before any HW register access */
872b5c73856SXiaojie Yuan 	r = nv_reg_base_init(adev);
873b5c73856SXiaojie Yuan 	if (r)
874b5c73856SXiaojie Yuan 		return r;
875b5c73856SXiaojie Yuan 
876c6b6a421SHawking Zhang 	switch (adev->asic_type) {
877c6b6a421SHawking Zhang 	case CHIP_NAVI10:
878d1daf850SAlex Deucher 	case CHIP_NAVI14:
879c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
880c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
881c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
882c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
883c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
8849530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
885c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
886c6b6a421SHawking Zhang 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
887c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
888f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC)
8898301f6b9STianci.Yin 		else if (amdgpu_device_has_dc_support(adev))
890b4f199c7SHarry Wentland 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
891f8a7976bSAlex Deucher #endif
892c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
893c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
894c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
8959530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
896c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
897c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
8985be45a26SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
899c6b6a421SHawking Zhang 		if (adev->enable_mes)
900c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
901c6b6a421SHawking Zhang 		break;
90244e9e7c9SXiaojie Yuan 	case CHIP_NAVI12:
90344e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
90444e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
9052a4021ccSPeng Ju Zhou 		if (!amdgpu_sriov_vf(adev)) {
90644e9e7c9SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
9076b66ae2eSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
9082a4021ccSPeng Ju Zhou 		} else {
9092a4021ccSPeng Ju Zhou 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
9102a4021ccSPeng Ju Zhou 			amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
9112a4021ccSPeng Ju Zhou 		}
91279bebabbSMonk Liu 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
9137f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
91479902029SXiaojie Yuan 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
91579902029SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
91620c14ee1SPetr Cvek #if defined(CONFIG_DRM_AMD_DC)
917078655d9SLeo Li 		else if (amdgpu_device_has_dc_support(adev))
918078655d9SLeo Li 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
91920c14ee1SPetr Cvek #endif
92044e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
92144e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
9227f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
9239530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
9247f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
9251fbed280SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
926fe442491SMonk Liu 		if (!amdgpu_sriov_vf(adev))
9275be45a26SLeo Liu 			amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
92844e9e7c9SXiaojie Yuan 		break;
9292e1ba10eSLikun Gao 	case CHIP_SIENNA_CICHLID:
9302e1ba10eSLikun Gao 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
9310b3df16bSLikun Gao 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
9324aa7e6e0SYuBiao Wang 		if (!amdgpu_sriov_vf(adev)) {
933757b3af8SLikun Gao 			amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
93456304e72SLikun Gao 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
9355aa02350SLikun Gao 				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
9364aa7e6e0SYuBiao Wang 		} else {
9374aa7e6e0SYuBiao Wang 			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
9384aa7e6e0SYuBiao Wang 				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
9394aa7e6e0SYuBiao Wang 			amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
9404aa7e6e0SYuBiao Wang 		}
941b07e5c60SLikun Gao 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
942acf2740fSJane Jian 		    is_support_sw_smu(adev))
943b07e5c60SLikun Gao 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
9449a986760SLikun Gao 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
9459a986760SLikun Gao 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
946464ab91aSBhawanpreet Lakha #if defined(CONFIG_DRM_AMD_DC)
947464ab91aSBhawanpreet Lakha 		else if (amdgpu_device_has_dc_support(adev))
948464ab91aSBhawanpreet Lakha 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
949464ab91aSBhawanpreet Lakha #endif
950933c8a93SLikun Gao 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
951157e72e8SLikun Gao 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
952b8f10585SLeo Liu 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
953c45fbe1bSJack Zhang 		if (!amdgpu_sriov_vf(adev))
9544d72dd12SLeo Liu 			amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
955a346ef86SJack Xiao 		if (adev->enable_mes)
956a346ef86SJack Xiao 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
9572e1ba10eSLikun Gao 		break;
9588515e0a4SJiansong Chen 	case CHIP_NAVY_FLOUNDER:
9598515e0a4SJiansong Chen 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
960fc8f07daSJiansong Chen 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
961026c396bSJiansong Chen 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
9627420eab2SJiansong Chen 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
9637420eab2SJiansong Chen 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
9647420eab2SJiansong Chen 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
9657420eab2SJiansong Chen 		    is_support_sw_smu(adev))
9667420eab2SJiansong Chen 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
9675404f073SJiansong Chen 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
9685404f073SJiansong Chen 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
969a6c5308fSBhawanpreet Lakha #if defined(CONFIG_DRM_AMD_DC)
970a6c5308fSBhawanpreet Lakha 		else if (amdgpu_device_has_dc_support(adev))
971a6c5308fSBhawanpreet Lakha 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
972a6c5308fSBhawanpreet Lakha #endif
973885eb3faSJiansong Chen 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
974df2d15dfSJiansong Chen 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
975290b4ad5SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
976290b4ad5SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
977f4497d10SJiansong Chen 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
978f4497d10SJiansong Chen 		    is_support_sw_smu(adev))
979f4497d10SJiansong Chen 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
9808515e0a4SJiansong Chen 		break;
98188edbad6SHuang Rui 	case CHIP_VANGOGH:
98288edbad6SHuang Rui 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
98388edbad6SHuang Rui 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
98488edbad6SHuang Rui 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
985ed3b7353SHuang Rui 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
986ed3b7353SHuang Rui 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
987c821e0fbSHuang Rui 		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
98888edbad6SHuang Rui 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
98988edbad6SHuang Rui 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
99084b934bcSHuang Rui #if defined(CONFIG_DRM_AMD_DC)
99184b934bcSHuang Rui 		else if (amdgpu_device_has_dc_support(adev))
99284b934bcSHuang Rui 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
99384b934bcSHuang Rui #endif
99488edbad6SHuang Rui 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
99588edbad6SHuang Rui 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
996b4e532d6SThong Thai 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
997b4e532d6SThong Thai 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
99888edbad6SHuang Rui 		break;
9992aa92b12STao Zhou 	case CHIP_DIMGREY_CAVEFISH:
10002aa92b12STao Zhou 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
10013e02ad44STao Zhou 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
1002771cc67eSTao Zhou 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
1003aff39cdeSTao Zhou 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1004aff39cdeSTao Zhou 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1005aff39cdeSTao Zhou 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
1006aff39cdeSTao Zhou 		    is_support_sw_smu(adev))
1007aff39cdeSTao Zhou 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
100876a2d9eaSTao Zhou 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
100976a2d9eaSTao Zhou 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
10107cc656e2STao Zhou #if defined(CONFIG_DRM_AMD_DC)
10117cc656e2STao Zhou                 else if (amdgpu_device_has_dc_support(adev))
10127cc656e2STao Zhou                         amdgpu_device_ip_block_add(adev, &dm_ip_block);
10137cc656e2STao Zhou #endif
1014feb6329cSTao Zhou 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
101501069226STao Zhou 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
10160afc770bSJames Zhu 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
1017be6b1cd3SJames Zhu 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
10182aa92b12STao Zhou 		break;
1019aa2caa2aSChengming Gui 	case CHIP_BEIGE_GOBY:
1020aa2caa2aSChengming Gui 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
10212d527ea6SChengming Gui 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
1022a1dede36SChengming Gui 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
1023c0729819SChengming Gui 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1024c0729819SChengming Gui 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1025c0729819SChengming Gui 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
1026c0729819SChengming Gui 		    is_support_sw_smu(adev))
1027c0729819SChengming Gui 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1028898319caSChengming Gui 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
10298760403eSChengming Gui 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
10305663da86SChengming Gui 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
10315663da86SChengming Gui 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1032ddaed58bSAurabindo Pillai #if defined(CONFIG_DRM_AMD_DC)
1033ddaed58bSAurabindo Pillai 		else if (amdgpu_device_has_dc_support(adev))
1034ddaed58bSAurabindo Pillai 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
1035ddaed58bSAurabindo Pillai #endif
10364d352669SChengming Gui 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
10374d352669SChengming Gui 		    is_support_sw_smu(adev))
10384d352669SChengming Gui 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1039f703d4b6SVeerabadhran Gopalakrishnan 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
1040aa2caa2aSChengming Gui 		break;
10415c462ca9SAaron Liu 	case CHIP_YELLOW_CARP:
10425c462ca9SAaron Liu 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
10435c462ca9SAaron Liu 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
10445c462ca9SAaron Liu 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
1045903bb18bSAaron Liu 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
1046903bb18bSAaron Liu 			amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
1047120a6db4SAaron Liu 		amdgpu_device_ip_block_add(adev, &smu_v13_0_ip_block);
10485c462ca9SAaron Liu 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
10495c462ca9SAaron Liu 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
10505c462ca9SAaron Liu 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
10515c462ca9SAaron Liu 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
1052c8b73f7fSNicholas Kazlauskas 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
1053c8b73f7fSNicholas Kazlauskas 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1054c8b73f7fSNicholas Kazlauskas #if defined(CONFIG_DRM_AMD_DC)
1055c8b73f7fSNicholas Kazlauskas 		else if (amdgpu_device_has_dc_support(adev))
1056c8b73f7fSNicholas Kazlauskas 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
1057c8b73f7fSNicholas Kazlauskas #endif
1058ee8d893fSJames Zhu 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
1059ee8d893fSJames Zhu 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
10605c462ca9SAaron Liu 		break;
1061c6b6a421SHawking Zhang 	default:
1062c6b6a421SHawking Zhang 		return -EINVAL;
1063c6b6a421SHawking Zhang 	}
1064c6b6a421SHawking Zhang 
1065c6b6a421SHawking Zhang 	return 0;
1066c6b6a421SHawking Zhang }
1067c6b6a421SHawking Zhang 
1068c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
1069c6b6a421SHawking Zhang {
1070bebc0762SHawking Zhang 	return adev->nbio.funcs->get_rev_id(adev);
1071c6b6a421SHawking Zhang }
1072c6b6a421SHawking Zhang 
1073c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
1074c6b6a421SHawking Zhang {
1075c6b6a421SHawking Zhang 	return true;
1076c6b6a421SHawking Zhang }
1077c6b6a421SHawking Zhang 
1078c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
1079c6b6a421SHawking Zhang {
1080c6b6a421SHawking Zhang 	u32 sol_reg;
1081c6b6a421SHawking Zhang 
1082c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
1083c6b6a421SHawking Zhang 		return false;
1084c6b6a421SHawking Zhang 
1085c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
1086c6b6a421SHawking Zhang 	 * are already been loaded.
1087c6b6a421SHawking Zhang 	 */
1088c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
1089c6b6a421SHawking Zhang 	if (sol_reg)
1090c6b6a421SHawking Zhang 		return true;
10913967ae6dSAlex Deucher 
1092c6b6a421SHawking Zhang 	return false;
1093c6b6a421SHawking Zhang }
1094c6b6a421SHawking Zhang 
10952af81531SKevin Wang static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
10962af81531SKevin Wang {
10972af81531SKevin Wang 
10982af81531SKevin Wang 	/* TODO
10992af81531SKevin Wang 	 * dummy implement for pcie_replay_count sysfs interface
11002af81531SKevin Wang 	 * */
11012af81531SKevin Wang 
11022af81531SKevin Wang 	return 0;
11032af81531SKevin Wang }
11042af81531SKevin Wang 
1105c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
1106c6b6a421SHawking Zhang {
1107c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
1108c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
1109c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
1110c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
1111c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
1112c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
1113c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
1114c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
1115c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
1116c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
1117c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
1118c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
1119c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
112020519232SJack Xiao 	adev->doorbell_index.mes_ring = AMDGPU_NAVI10_DOORBELL_MES_RING;
1121c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
1122c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
1123157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
1124157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
1125c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
1126c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
1127c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
1128c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
1129c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
1130c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
1131c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
1132c6b6a421SHawking Zhang 
1133c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
1134c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
1135c6b6a421SHawking Zhang }
1136c6b6a421SHawking Zhang 
1137a7173731SAlex Deucher static void nv_pre_asic_init(struct amdgpu_device *adev)
1138a7173731SAlex Deucher {
1139a7173731SAlex Deucher }
1140a7173731SAlex Deucher 
114127747293SEvan Quan static int nv_update_umd_stable_pstate(struct amdgpu_device *adev,
114227747293SEvan Quan 				       bool enter)
114327747293SEvan Quan {
114427747293SEvan Quan 	if (enter)
114527747293SEvan Quan 		amdgpu_gfx_rlc_enter_safe_mode(adev);
114627747293SEvan Quan 	else
114727747293SEvan Quan 		amdgpu_gfx_rlc_exit_safe_mode(adev);
114827747293SEvan Quan 
114927747293SEvan Quan 	if (adev->gfx.funcs->update_perfmon_mgcg)
115027747293SEvan Quan 		adev->gfx.funcs->update_perfmon_mgcg(adev, !enter);
115127747293SEvan Quan 
11523273f8b9SKenneth Feng 	if (!(adev->flags & AMD_IS_APU) &&
1153e1edaeafSLikun Gao 	    (adev->nbio.funcs->enable_aspm))
115427747293SEvan Quan 		adev->nbio.funcs->enable_aspm(adev, !enter);
115527747293SEvan Quan 
115627747293SEvan Quan 	return 0;
115727747293SEvan Quan }
115827747293SEvan Quan 
1159c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs =
1160c6b6a421SHawking Zhang {
1161c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
1162c6b6a421SHawking Zhang 	.read_bios_from_rom = &nv_read_bios_from_rom,
1163c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
1164c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
11652ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
1166c6b6a421SHawking Zhang 	.set_vga_state = &nv_vga_set_state,
1167c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
1168c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
1169c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
1170c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
1171c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
1172c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
1173c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
11742af81531SKevin Wang 	.get_pcie_replay_count = &nv_get_pcie_replay_count,
1175181e772fSEvan Quan 	.supports_baco = &amdgpu_dpm_is_baco_supported,
1176a7173731SAlex Deucher 	.pre_asic_init = &nv_pre_asic_init,
117727747293SEvan Quan 	.update_umd_stable_pstate = &nv_update_umd_stable_pstate,
11783b246e8bSAlex Deucher 	.query_video_codecs = &nv_query_video_codecs,
1179c6b6a421SHawking Zhang };
1180c6b6a421SHawking Zhang 
1181c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
1182c6b6a421SHawking Zhang {
1183923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
1184c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1185c6b6a421SHawking Zhang 
1186923c087aSYong Zhao 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
1187923c087aSYong Zhao 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
1188c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
1189c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
1190c6b6a421SHawking Zhang 	adev->pcie_rreg = &nv_pcie_rreg;
1191c6b6a421SHawking Zhang 	adev->pcie_wreg = &nv_pcie_wreg;
11924922f1bcSJohn Clements 	adev->pcie_rreg64 = &nv_pcie_rreg64;
11934922f1bcSJohn Clements 	adev->pcie_wreg64 = &nv_pcie_wreg64;
11945de54343SHuang Rui 	adev->pciep_rreg = &nv_pcie_port_rreg;
11955de54343SHuang Rui 	adev->pciep_wreg = &nv_pcie_port_wreg;
1196c6b6a421SHawking Zhang 
1197c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
1198c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
1199c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
1200c6b6a421SHawking Zhang 
1201c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
1202c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
1203c6b6a421SHawking Zhang 
1204c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
1205c6b6a421SHawking Zhang 
1206c6b6a421SHawking Zhang 	adev->rev_id = nv_get_rev_id(adev);
1207c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
1208c6b6a421SHawking Zhang 	switch (adev->asic_type) {
1209c6b6a421SHawking Zhang 	case CHIP_NAVI10:
1210c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1211c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
1212c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
1213c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
1214c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
1215c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
1216c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
1217c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
1218c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
1219c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
1220c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
1221c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
1222099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
1223c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
1224c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
1225157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
1226c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
1227099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
1228a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
1229c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
1230c6b6a421SHawking Zhang 		break;
12315e71e011SXiaojie Yuan 	case CHIP_NAVI14:
1232d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1233d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
1234d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
1235d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
1236d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
1237d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
1238d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
1239d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
1240d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
1241d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
1242d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
1243d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
1244099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
1245d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
1246d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
12470377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
1248099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
12490377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
125035ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
12515e71e011SXiaojie Yuan 		break;
125274b5e509SXiaojie Yuan 	case CHIP_NAVI12:
1253dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1254dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
1255dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
1256dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
12575211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
1258fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
12595211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
1260358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
1261358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
12628b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
12638b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
1264ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
1265ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
126665872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
1267099d66e4SLeo Liu 			AMD_CG_SUPPORT_VCN_MGCG |
1268099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
1269c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
12705ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
1271099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
12721b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB;
1273df5e984cSTiecheng Zhou 		/* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
1274df5e984cSTiecheng Zhou 		 * as a consequence, the rev_id and external_rev_id are wrong.
1275df5e984cSTiecheng Zhou 		 * workaround it by hardcoding rev_id to 0 (default value).
1276df5e984cSTiecheng Zhou 		 */
1277df5e984cSTiecheng Zhou 		if (amdgpu_sriov_vf(adev))
1278df5e984cSTiecheng Zhou 			adev->rev_id = 0;
127974b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
128074b5e509SXiaojie Yuan 		break;
1281117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
128200194defSLikun Gao 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
128300194defSLikun Gao 			AMD_CG_SUPPORT_GFX_CGCG |
12841d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
128500194defSLikun Gao 			AMD_CG_SUPPORT_GFX_3D_CGCG |
128698f8ea29SLikun Gao 			AMD_CG_SUPPORT_MC_MGCG |
128700194defSLikun Gao 			AMD_CG_SUPPORT_VCN_MGCG |
1288ca36461fSKenneth Feng 			AMD_CG_SUPPORT_JPEG_MGCG |
1289ca36461fSKenneth Feng 			AMD_CG_SUPPORT_HDP_MGCG |
12903a32c25aSKenneth Feng 			AMD_CG_SUPPORT_HDP_LS |
1291bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_IH_CG |
1292bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_MC_LS;
1293b467c4f5SLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
1294d00b0fa9SBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
1295b794616dSKenneth Feng 			AMD_PG_SUPPORT_JPEG |
12961b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB |
12971b0443b1SLikun Gao 			AMD_PG_SUPPORT_MMHUB;
1298c45fbe1bSJack Zhang 		if (amdgpu_sriov_vf(adev)) {
1299c45fbe1bSJack Zhang 			/* hypervisor control CG and PG enablement */
1300c45fbe1bSJack Zhang 			adev->cg_flags = 0;
1301c45fbe1bSJack Zhang 			adev->pg_flags = 0;
1302c45fbe1bSJack Zhang 		}
1303117910edSLikun Gao 		adev->external_rev_id = adev->rev_id + 0x28;
1304117910edSLikun Gao 		break;
1305543aa259SJiansong Chen 	case CHIP_NAVY_FLOUNDER:
130640582e67SJiansong Chen 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
130740582e67SJiansong Chen 			AMD_CG_SUPPORT_GFX_CGCG |
13081d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
130940582e67SJiansong Chen 			AMD_CG_SUPPORT_GFX_3D_CGCG |
131040582e67SJiansong Chen 			AMD_CG_SUPPORT_VCN_MGCG |
131192c73756SJiansong Chen 			AMD_CG_SUPPORT_JPEG_MGCG |
131292c73756SJiansong Chen 			AMD_CG_SUPPORT_MC_MGCG |
13134759f887SJiansong Chen 			AMD_CG_SUPPORT_MC_LS |
13144759f887SJiansong Chen 			AMD_CG_SUPPORT_HDP_MGCG |
131585e7151bSJiansong Chen 			AMD_CG_SUPPORT_HDP_LS |
131685e7151bSJiansong Chen 			AMD_CG_SUPPORT_IH_CG;
1317c6e9dd0eSBoyuan Zhang 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
131800740df9SBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
131947fc894aSJiansong Chen 			AMD_PG_SUPPORT_JPEG |
132047fc894aSJiansong Chen 			AMD_PG_SUPPORT_ATHUB |
132147fc894aSJiansong Chen 			AMD_PG_SUPPORT_MMHUB;
1322543aa259SJiansong Chen 		adev->external_rev_id = adev->rev_id + 0x32;
1323543aa259SJiansong Chen 		break;
1324543aa259SJiansong Chen 
1325026570e6SHuang Rui 	case CHIP_VANGOGH:
132651a7e938SJinzhou.Su 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
132751a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_MGLS |
132851a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_CP_LS |
132951a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_RLC_LS |
133051a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_CGCG |
1331ac0dc4c5SHuang Rui 			AMD_CG_SUPPORT_GFX_CGLS |
1332ac0dc4c5SHuang Rui 			AMD_CG_SUPPORT_GFX_3D_CGCG |
133307f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_GFX_3D_CGLS |
13340ebce667SJinzhou.Su 			AMD_CG_SUPPORT_MC_MGCG |
13350ebce667SJinzhou.Su 			AMD_CG_SUPPORT_MC_LS |
1336a3964ec4SJinzhou.Su 			AMD_CG_SUPPORT_GFX_FGCG |
133707f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
1338ef9bcfdeSJinzhou Su 			AMD_CG_SUPPORT_SDMA_MGCG |
1339ec0f72cbSJinzhou Su 			AMD_CG_SUPPORT_SDMA_LS |
134007f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_JPEG_MGCG;
134107f9c22fSBoyuan Zhang 		adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
134207f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN |
134307f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
134407f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_JPEG;
1345c345c89bSHuang Rui 		if (adev->apu_flags & AMD_APU_IS_VANGOGH)
1346026570e6SHuang Rui 			adev->external_rev_id = adev->rev_id + 0x01;
1347026570e6SHuang Rui 		break;
1348550c58e0STao Zhou 	case CHIP_DIMGREY_CAVEFISH:
1349583e5a5eSTao Zhou 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1350583e5a5eSTao Zhou 			AMD_CG_SUPPORT_GFX_CGCG |
13511d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
1352583e5a5eSTao Zhou 			AMD_CG_SUPPORT_GFX_3D_CGCG |
1353583e5a5eSTao Zhou 			AMD_CG_SUPPORT_VCN_MGCG |
1354135333a0STao Zhou 			AMD_CG_SUPPORT_JPEG_MGCG |
1355135333a0STao Zhou 			AMD_CG_SUPPORT_MC_MGCG |
13562c70c332STao Zhou 			AMD_CG_SUPPORT_MC_LS |
13572c70c332STao Zhou 			AMD_CG_SUPPORT_HDP_MGCG |
13588e3bfb99STao Zhou 			AMD_CG_SUPPORT_HDP_LS |
13598e3bfb99STao Zhou 			AMD_CG_SUPPORT_IH_CG;
1360d5bc1579SJames Zhu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
1361cc6161aaSJames Zhu 			AMD_PG_SUPPORT_VCN_DPG |
136273da8e86STao Zhou 			AMD_PG_SUPPORT_JPEG |
136373da8e86STao Zhou 			AMD_PG_SUPPORT_ATHUB |
136473da8e86STao Zhou 			AMD_PG_SUPPORT_MMHUB;
1365550c58e0STao Zhou 		adev->external_rev_id = adev->rev_id + 0x3c;
1366550c58e0STao Zhou 		break;
13678573035aSChengming Gui 	case CHIP_BEIGE_GOBY:
1368bc6bd46bSTao Zhou 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1369bc6bd46bSTao Zhou 			AMD_CG_SUPPORT_GFX_CGCG |
1370d69d278fSTao Zhou 			AMD_CG_SUPPORT_GFX_CGLS |
13715d36b865STao Zhou 			AMD_CG_SUPPORT_GFX_3D_CGCG |
13725d36b865STao Zhou 			AMD_CG_SUPPORT_MC_MGCG |
1373170c193fSTao Zhou 			AMD_CG_SUPPORT_MC_LS |
1374170c193fSTao Zhou 			AMD_CG_SUPPORT_HDP_MGCG |
1375a764bef3STao Zhou 			AMD_CG_SUPPORT_HDP_LS |
1376e47e4c0eSVeerabadhran Gopalakrishnan 			AMD_CG_SUPPORT_IH_CG |
1377e47e4c0eSVeerabadhran Gopalakrishnan 			AMD_CG_SUPPORT_VCN_MGCG;
1378f703d4b6SVeerabadhran Gopalakrishnan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
1379147de218STao Zhou 			AMD_PG_SUPPORT_VCN_DPG |
1380147de218STao Zhou 			AMD_PG_SUPPORT_ATHUB |
1381147de218STao Zhou 			AMD_PG_SUPPORT_MMHUB;
13828573035aSChengming Gui 		adev->external_rev_id = adev->rev_id + 0x46;
13838573035aSChengming Gui 		break;
1384e7990721SAaron Liu 	case CHIP_YELLOW_CARP:
13859c6c48e6SAaron Liu 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
13869c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_MGLS |
13879c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CGCG |
13889c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CGLS |
13899c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_3D_CGCG |
13909c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_3D_CGLS |
13919c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_RLC_LS |
13929c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CP_LS |
139383ae09b5SAaron Liu 			AMD_CG_SUPPORT_GFX_FGCG |
139483ae09b5SAaron Liu 			AMD_CG_SUPPORT_MC_MGCG |
1395f1e9aa65SAaron Liu 			AMD_CG_SUPPORT_MC_LS |
13966bd95572SAaron Liu 			AMD_CG_SUPPORT_SDMA_LS |
13976bd95572SAaron Liu 			AMD_CG_SUPPORT_HDP_MGCG |
1398b7dd14c7SAaron Liu 			AMD_CG_SUPPORT_HDP_LS |
1399b7dd14c7SAaron Liu 			AMD_CG_SUPPORT_ATHUB_MGCG |
1400db72c3faSAaron Liu 			AMD_CG_SUPPORT_ATHUB_LS |
1401948b1216SAaron Liu 			AMD_CG_SUPPORT_IH_CG |
1402948b1216SAaron Liu 			AMD_CG_SUPPORT_VCN_MGCG |
1403948b1216SAaron Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
140454f4f6f3SJames Zhu 		adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
1405948b1216SAaron Liu 			AMD_PG_SUPPORT_VCN |
1406948b1216SAaron Liu 			AMD_PG_SUPPORT_VCN_DPG |
1407948b1216SAaron Liu 			AMD_PG_SUPPORT_JPEG;
1408e7990721SAaron Liu 		adev->external_rev_id = adev->rev_id + 0x01;
1409e7990721SAaron Liu 		break;
1410c6b6a421SHawking Zhang 	default:
1411c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
1412c6b6a421SHawking Zhang 		return -EINVAL;
1413c6b6a421SHawking Zhang 	}
1414c6b6a421SHawking Zhang 
14157bd939d0SLikun GAO 	if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
14167bd939d0SLikun GAO 		adev->pg_flags &= ~(AMD_PG_SUPPORT_VCN |
14177bd939d0SLikun GAO 				    AMD_PG_SUPPORT_VCN_DPG |
14187bd939d0SLikun GAO 				    AMD_PG_SUPPORT_JPEG);
14197bd939d0SLikun GAO 
1420b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev)) {
1421b05b6903SJiange Zhao 		amdgpu_virt_init_setting(adev);
1422b05b6903SJiange Zhao 		xgpu_nv_mailbox_set_irq_funcs(adev);
1423b05b6903SJiange Zhao 	}
1424b05b6903SJiange Zhao 
1425c6b6a421SHawking Zhang 	return 0;
1426c6b6a421SHawking Zhang }
1427c6b6a421SHawking Zhang 
1428c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
1429c6b6a421SHawking Zhang {
1430b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1431b05b6903SJiange Zhao 
1432ed9d2053SBokun Zhang 	if (amdgpu_sriov_vf(adev)) {
1433b05b6903SJiange Zhao 		xgpu_nv_mailbox_get_irq(adev);
1434ed9d2053SBokun Zhang 		amdgpu_virt_update_sriov_video_codec(adev,
1435ed9d2053SBokun Zhang 				sriov_sc_video_codecs_encode_array, ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
1436ed9d2053SBokun Zhang 				sriov_sc_video_codecs_decode_array, ARRAY_SIZE(sriov_sc_video_codecs_decode_array));
1437ed9d2053SBokun Zhang 	}
1438b05b6903SJiange Zhao 
1439c6b6a421SHawking Zhang 	return 0;
1440c6b6a421SHawking Zhang }
1441c6b6a421SHawking Zhang 
1442c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
1443c6b6a421SHawking Zhang {
1444b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1445b05b6903SJiange Zhao 
1446b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
1447b05b6903SJiange Zhao 		xgpu_nv_mailbox_add_irq_id(adev);
1448b05b6903SJiange Zhao 
1449c6b6a421SHawking Zhang 	return 0;
1450c6b6a421SHawking Zhang }
1451c6b6a421SHawking Zhang 
1452c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
1453c6b6a421SHawking Zhang {
1454c6b6a421SHawking Zhang 	return 0;
1455c6b6a421SHawking Zhang }
1456c6b6a421SHawking Zhang 
1457c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
1458c6b6a421SHawking Zhang {
1459c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1460c6b6a421SHawking Zhang 
14615a5da8aeSEvan Quan 	if (adev->nbio.funcs->apply_lc_spc_mode_wa)
14625a5da8aeSEvan Quan 		adev->nbio.funcs->apply_lc_spc_mode_wa(adev);
14635a5da8aeSEvan Quan 
1464adcf949eSEvan Quan 	if (adev->nbio.funcs->apply_l1_link_width_reconfig_wa)
1465adcf949eSEvan Quan 		adev->nbio.funcs->apply_l1_link_width_reconfig_wa(adev);
1466adcf949eSEvan Quan 
1467c6b6a421SHawking Zhang 	/* enable pcie gen2/3 link */
1468c6b6a421SHawking Zhang 	nv_pcie_gen3_enable(adev);
1469c6b6a421SHawking Zhang 	/* enable aspm */
1470c6b6a421SHawking Zhang 	nv_program_aspm(adev);
1471c6b6a421SHawking Zhang 	/* setup nbio registers */
1472bebc0762SHawking Zhang 	adev->nbio.funcs->init_registers(adev);
1473923c087aSYong Zhao 	/* remap HDP registers to a hole in mmio space,
1474923c087aSYong Zhao 	 * for the purpose of expose those registers
1475923c087aSYong Zhao 	 * to process space
1476923c087aSYong Zhao 	 */
1477923c087aSYong Zhao 	if (adev->nbio.funcs->remap_hdp_registers)
1478923c087aSYong Zhao 		adev->nbio.funcs->remap_hdp_registers(adev);
1479c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
1480c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, true);
1481c6b6a421SHawking Zhang 
1482c6b6a421SHawking Zhang 	return 0;
1483c6b6a421SHawking Zhang }
1484c6b6a421SHawking Zhang 
1485c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
1486c6b6a421SHawking Zhang {
1487c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1488c6b6a421SHawking Zhang 
1489c6b6a421SHawking Zhang 	/* disable the doorbell aperture */
1490c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, false);
1491c6b6a421SHawking Zhang 
1492c6b6a421SHawking Zhang 	return 0;
1493c6b6a421SHawking Zhang }
1494c6b6a421SHawking Zhang 
1495c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
1496c6b6a421SHawking Zhang {
1497c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1498c6b6a421SHawking Zhang 
1499c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
1500c6b6a421SHawking Zhang }
1501c6b6a421SHawking Zhang 
1502c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
1503c6b6a421SHawking Zhang {
1504c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1505c6b6a421SHawking Zhang 
1506c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
1507c6b6a421SHawking Zhang }
1508c6b6a421SHawking Zhang 
1509c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
1510c6b6a421SHawking Zhang {
1511c6b6a421SHawking Zhang 	return true;
1512c6b6a421SHawking Zhang }
1513c6b6a421SHawking Zhang 
1514c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
1515c6b6a421SHawking Zhang {
1516c6b6a421SHawking Zhang 	return 0;
1517c6b6a421SHawking Zhang }
1518c6b6a421SHawking Zhang 
1519c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
1520c6b6a421SHawking Zhang {
1521c6b6a421SHawking Zhang 	return 0;
1522c6b6a421SHawking Zhang }
1523c6b6a421SHawking Zhang 
1524c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
1525c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
1526c6b6a421SHawking Zhang {
1527c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1528c6b6a421SHawking Zhang 
1529c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
1530c6b6a421SHawking Zhang 		return 0;
1531c6b6a421SHawking Zhang 
1532c6b6a421SHawking Zhang 	switch (adev->asic_type) {
1533c6b6a421SHawking Zhang 	case CHIP_NAVI10:
15345e71e011SXiaojie Yuan 	case CHIP_NAVI14:
15357e17e58bSXiaojie Yuan 	case CHIP_NAVI12:
1536117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
1537543aa259SJiansong Chen 	case CHIP_NAVY_FLOUNDER:
1538550c58e0STao Zhou 	case CHIP_DIMGREY_CAVEFISH:
15398573035aSChengming Gui 	case CHIP_BEIGE_GOBY:
1540bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1541a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
1542bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1543a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
1544bf087285SLikun Gao 		adev->hdp.funcs->update_clock_gating(adev,
1545a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
15461001f2a1SLikun Gao 		adev->smuio.funcs->update_rom_clock_gating(adev,
15471001f2a1SLikun Gao 				state == AMD_CG_STATE_GATE);
1548c6b6a421SHawking Zhang 		break;
1549c6b6a421SHawking Zhang 	default:
1550c6b6a421SHawking Zhang 		break;
1551c6b6a421SHawking Zhang 	}
1552c6b6a421SHawking Zhang 	return 0;
1553c6b6a421SHawking Zhang }
1554c6b6a421SHawking Zhang 
1555c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
1556c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
1557c6b6a421SHawking Zhang {
1558c6b6a421SHawking Zhang 	/* TODO */
1559c6b6a421SHawking Zhang 	return 0;
1560c6b6a421SHawking Zhang }
1561c6b6a421SHawking Zhang 
1562c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags)
1563c6b6a421SHawking Zhang {
1564c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1565c6b6a421SHawking Zhang 
1566c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
1567c6b6a421SHawking Zhang 		*flags = 0;
1568c6b6a421SHawking Zhang 
1569bebc0762SHawking Zhang 	adev->nbio.funcs->get_clockgating_state(adev, flags);
1570c6b6a421SHawking Zhang 
1571bf087285SLikun Gao 	adev->hdp.funcs->get_clock_gating_state(adev, flags);
1572c6b6a421SHawking Zhang 
15731001f2a1SLikun Gao 	adev->smuio.funcs->get_clock_gating_state(adev, flags);
15741001f2a1SLikun Gao 
1575c6b6a421SHawking Zhang 	return;
1576c6b6a421SHawking Zhang }
1577c6b6a421SHawking Zhang 
1578c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
1579c6b6a421SHawking Zhang 	.name = "nv_common",
1580c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
1581c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
1582c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
1583c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
1584c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
1585c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
1586c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
1587c6b6a421SHawking Zhang 	.resume = nv_common_resume,
1588c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
1589c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
1590c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
1591c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
1592c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
1593c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
1594c6b6a421SHawking Zhang };
1595