xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision 311531f0)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
28c6b6a421SHawking Zhang #include "amdgpu.h"
29c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
30c6b6a421SHawking Zhang #include "amdgpu_ih.h"
31c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
32c6b6a421SHawking Zhang #include "amdgpu_vce.h"
33c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
34c6b6a421SHawking Zhang #include "amdgpu_psp.h"
35767acabdSKevin Wang #include "amdgpu_smu.h"
36c6b6a421SHawking Zhang #include "atom.h"
37c6b6a421SHawking Zhang #include "amd_pcie.h"
38c6b6a421SHawking Zhang 
39c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
41c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_offset.h"
42c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_sh_mask.h"
4329bc37b4SAlex Deucher #include "smuio/smuio_11_0_0_offset.h"
443967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h"
45c6b6a421SHawking Zhang 
46c6b6a421SHawking Zhang #include "soc15.h"
47c6b6a421SHawking Zhang #include "soc15_common.h"
48c6b6a421SHawking Zhang #include "gmc_v10_0.h"
49c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
50c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
51bebc0762SHawking Zhang #include "nbio_v2_3.h"
52c6b6a421SHawking Zhang #include "nv.h"
53c6b6a421SHawking Zhang #include "navi10_ih.h"
54c6b6a421SHawking Zhang #include "gfx_v10_0.h"
55c6b6a421SHawking Zhang #include "sdma_v5_0.h"
56157e72e8SLikun Gao #include "sdma_v5_2.h"
57c6b6a421SHawking Zhang #include "vcn_v2_0.h"
585be45a26SLeo Liu #include "jpeg_v2_0.h"
59b8f10585SLeo Liu #include "vcn_v3_0.h"
604d72dd12SLeo Liu #include "jpeg_v3_0.h"
61c6b6a421SHawking Zhang #include "dce_virtual.h"
62c6b6a421SHawking Zhang #include "mes_v10_1.h"
63b05b6903SJiange Zhao #include "mxgpu_nv.h"
64c6b6a421SHawking Zhang 
65c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
66c6b6a421SHawking Zhang 
67c6b6a421SHawking Zhang /*
68c6b6a421SHawking Zhang  * Indirect registers accessor
69c6b6a421SHawking Zhang  */
70c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
71c6b6a421SHawking Zhang {
72c6b6a421SHawking Zhang 	unsigned long flags, address, data;
73c6b6a421SHawking Zhang 	u32 r;
74bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
75bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
76c6b6a421SHawking Zhang 
77c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
78c6b6a421SHawking Zhang 	WREG32(address, reg);
79c6b6a421SHawking Zhang 	(void)RREG32(address);
80c6b6a421SHawking Zhang 	r = RREG32(data);
81c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
82c6b6a421SHawking Zhang 	return r;
83c6b6a421SHawking Zhang }
84c6b6a421SHawking Zhang 
85c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
86c6b6a421SHawking Zhang {
87c6b6a421SHawking Zhang 	unsigned long flags, address, data;
88c6b6a421SHawking Zhang 
89bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
90bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
91c6b6a421SHawking Zhang 
92c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
93c6b6a421SHawking Zhang 	WREG32(address, reg);
94c6b6a421SHawking Zhang 	(void)RREG32(address);
95c6b6a421SHawking Zhang 	WREG32(data, v);
96c6b6a421SHawking Zhang 	(void)RREG32(data);
97c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
98c6b6a421SHawking Zhang }
99c6b6a421SHawking Zhang 
100c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
101c6b6a421SHawking Zhang {
102c6b6a421SHawking Zhang 	unsigned long flags, address, data;
103c6b6a421SHawking Zhang 	u32 r;
104c6b6a421SHawking Zhang 
105c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
106c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
107c6b6a421SHawking Zhang 
108c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
109c6b6a421SHawking Zhang 	WREG32(address, (reg));
110c6b6a421SHawking Zhang 	r = RREG32(data);
111c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
112c6b6a421SHawking Zhang 	return r;
113c6b6a421SHawking Zhang }
114c6b6a421SHawking Zhang 
115c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
116c6b6a421SHawking Zhang {
117c6b6a421SHawking Zhang 	unsigned long flags, address, data;
118c6b6a421SHawking Zhang 
119c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
120c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
121c6b6a421SHawking Zhang 
122c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
123c6b6a421SHawking Zhang 	WREG32(address, (reg));
124c6b6a421SHawking Zhang 	WREG32(data, (v));
125c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
126c6b6a421SHawking Zhang }
127c6b6a421SHawking Zhang 
128c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
129c6b6a421SHawking Zhang {
130bebc0762SHawking Zhang 	return adev->nbio.funcs->get_memsize(adev);
131c6b6a421SHawking Zhang }
132c6b6a421SHawking Zhang 
133c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
134c6b6a421SHawking Zhang {
135462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
136c6b6a421SHawking Zhang }
137c6b6a421SHawking Zhang 
138c6b6a421SHawking Zhang 
139c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
140c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
141c6b6a421SHawking Zhang {
142c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
143c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
144c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
145c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
146c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
147c6b6a421SHawking Zhang 
148c6b6a421SHawking Zhang 	WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
149c6b6a421SHawking Zhang }
150c6b6a421SHawking Zhang 
151c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
152c6b6a421SHawking Zhang {
153c6b6a421SHawking Zhang 	/* todo */
154c6b6a421SHawking Zhang }
155c6b6a421SHawking Zhang 
156c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
157c6b6a421SHawking Zhang {
158c6b6a421SHawking Zhang 	/* todo */
159c6b6a421SHawking Zhang 	return false;
160c6b6a421SHawking Zhang }
161c6b6a421SHawking Zhang 
162c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
163c6b6a421SHawking Zhang 				  u8 *bios, u32 length_bytes)
164c6b6a421SHawking Zhang {
16529bc37b4SAlex Deucher 	u32 *dw_ptr;
16629bc37b4SAlex Deucher 	u32 i, length_dw;
16729bc37b4SAlex Deucher 
16829bc37b4SAlex Deucher 	if (bios == NULL)
169c6b6a421SHawking Zhang 		return false;
17029bc37b4SAlex Deucher 	if (length_bytes == 0)
17129bc37b4SAlex Deucher 		return false;
17229bc37b4SAlex Deucher 	/* APU vbios image is part of sbios image */
17329bc37b4SAlex Deucher 	if (adev->flags & AMD_IS_APU)
17429bc37b4SAlex Deucher 		return false;
17529bc37b4SAlex Deucher 
17629bc37b4SAlex Deucher 	dw_ptr = (u32 *)bios;
17729bc37b4SAlex Deucher 	length_dw = ALIGN(length_bytes, 4) / 4;
17829bc37b4SAlex Deucher 
17929bc37b4SAlex Deucher 	/* set rom index to 0 */
18029bc37b4SAlex Deucher 	WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
18129bc37b4SAlex Deucher 	/* read out the rom data */
18229bc37b4SAlex Deucher 	for (i = 0; i < length_dw; i++)
18329bc37b4SAlex Deucher 		dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
18429bc37b4SAlex Deucher 
18529bc37b4SAlex Deucher 	return true;
186c6b6a421SHawking Zhang }
187c6b6a421SHawking Zhang 
188c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
189c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
190c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
191c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
192c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
193c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
194c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
195c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
196c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
197c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
198c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
199c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
200c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
201c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
202c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
203c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
204664fe85aSMarek Olšák 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
205c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
206c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
207c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
208c6b6a421SHawking Zhang };
209c6b6a421SHawking Zhang 
210c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
211c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
212c6b6a421SHawking Zhang {
213c6b6a421SHawking Zhang 	uint32_t val;
214c6b6a421SHawking Zhang 
215c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
216c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
217c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
218c6b6a421SHawking Zhang 
219c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
220c6b6a421SHawking Zhang 
221c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
222c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
223c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
224c6b6a421SHawking Zhang 	return val;
225c6b6a421SHawking Zhang }
226c6b6a421SHawking Zhang 
227c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
228c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
229c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
230c6b6a421SHawking Zhang {
231c6b6a421SHawking Zhang 	if (indexed) {
232c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
233c6b6a421SHawking Zhang 	} else {
234c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
235c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
236c6b6a421SHawking Zhang 		return RREG32(reg_offset);
237c6b6a421SHawking Zhang 	}
238c6b6a421SHawking Zhang }
239c6b6a421SHawking Zhang 
240c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
241c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
242c6b6a421SHawking Zhang {
243c6b6a421SHawking Zhang 	uint32_t i;
244c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
245c6b6a421SHawking Zhang 
246c6b6a421SHawking Zhang 	*value = 0;
247c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
248c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
249c6b6a421SHawking Zhang 		if (reg_offset !=
250c6b6a421SHawking Zhang 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
251c6b6a421SHawking Zhang 			continue;
252c6b6a421SHawking Zhang 
253c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
254c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
255c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
256c6b6a421SHawking Zhang 		return 0;
257c6b6a421SHawking Zhang 	}
258c6b6a421SHawking Zhang 	return -EINVAL;
259c6b6a421SHawking Zhang }
260c6b6a421SHawking Zhang 
2613e2bb60aSKevin Wang static int nv_asic_mode1_reset(struct amdgpu_device *adev)
2623e2bb60aSKevin Wang {
2633e2bb60aSKevin Wang 	u32 i;
2643e2bb60aSKevin Wang 	int ret = 0;
2653e2bb60aSKevin Wang 
2663e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
2673e2bb60aSKevin Wang 
2683e2bb60aSKevin Wang 	/* disable BM */
2693e2bb60aSKevin Wang 	pci_clear_master(adev->pdev);
2703e2bb60aSKevin Wang 
2713e2bb60aSKevin Wang 	pci_save_state(adev->pdev);
2723e2bb60aSKevin Wang 
273311531f0SWenhui Sheng 	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
274311531f0SWenhui Sheng 		dev_info(adev->dev, "GPU smu mode1 reset\n");
275311531f0SWenhui Sheng 		ret = amdgpu_dpm_mode1_reset(adev);
276311531f0SWenhui Sheng 	} else {
277311531f0SWenhui Sheng 		dev_info(adev->dev, "GPU psp mode1 reset\n");
2783e2bb60aSKevin Wang 		ret = psp_gpu_reset(adev);
279311531f0SWenhui Sheng 	}
280311531f0SWenhui Sheng 
2813e2bb60aSKevin Wang 	if (ret)
2823e2bb60aSKevin Wang 		dev_err(adev->dev, "GPU mode1 reset failed\n");
2833e2bb60aSKevin Wang 	pci_restore_state(adev->pdev);
2843e2bb60aSKevin Wang 
2853e2bb60aSKevin Wang 	/* wait for asic to come out of reset */
2863e2bb60aSKevin Wang 	for (i = 0; i < adev->usec_timeout; i++) {
287bebc0762SHawking Zhang 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
2883e2bb60aSKevin Wang 
2893e2bb60aSKevin Wang 		if (memsize != 0xffffffff)
2903e2bb60aSKevin Wang 			break;
2913e2bb60aSKevin Wang 		udelay(1);
2923e2bb60aSKevin Wang 	}
2933e2bb60aSKevin Wang 
2943e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
2953e2bb60aSKevin Wang 
2963e2bb60aSKevin Wang 	return ret;
2973e2bb60aSKevin Wang }
2982ddc6c3eSAlex Deucher 
299ac742616SAlex Deucher static bool nv_asic_supports_baco(struct amdgpu_device *adev)
300ac742616SAlex Deucher {
301ac742616SAlex Deucher 	struct smu_context *smu = &adev->smu;
302ac742616SAlex Deucher 
303ac742616SAlex Deucher 	if (smu_baco_is_support(smu))
304ac742616SAlex Deucher 		return true;
305ac742616SAlex Deucher 	else
306ac742616SAlex Deucher 		return false;
307ac742616SAlex Deucher }
308ac742616SAlex Deucher 
3092ddc6c3eSAlex Deucher static enum amd_reset_method
3102ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
3112ddc6c3eSAlex Deucher {
3122ddc6c3eSAlex Deucher 	struct smu_context *smu = &adev->smu;
3132ddc6c3eSAlex Deucher 
314311531f0SWenhui Sheng 	if (smu_baco_is_support(smu))
3152ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_BACO;
3162ddc6c3eSAlex Deucher 	else
3172ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_MODE1;
3182ddc6c3eSAlex Deucher }
3192ddc6c3eSAlex Deucher 
320c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
321c6b6a421SHawking Zhang {
322767acabdSKevin Wang 	int ret = 0;
323767acabdSKevin Wang 	struct smu_context *smu = &adev->smu;
324c6b6a421SHawking Zhang 
325e3526257SMonk Liu 	if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
326311531f0SWenhui Sheng 		dev_info(adev->dev, "GPU BACO reset\n");
327311531f0SWenhui Sheng 
32811520f27SAlex Deucher 		ret = smu_baco_enter(smu);
32911520f27SAlex Deucher 		if (ret)
33011520f27SAlex Deucher 			return ret;
33111520f27SAlex Deucher 		ret = smu_baco_exit(smu);
33211520f27SAlex Deucher 		if (ret)
33311520f27SAlex Deucher 			return ret;
334311531f0SWenhui Sheng 	} else
3353e2bb60aSKevin Wang 		ret = nv_asic_mode1_reset(adev);
336767acabdSKevin Wang 
337767acabdSKevin Wang 	return ret;
338c6b6a421SHawking Zhang }
339c6b6a421SHawking Zhang 
340c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
341c6b6a421SHawking Zhang {
342c6b6a421SHawking Zhang 	/* todo */
343c6b6a421SHawking Zhang 	return 0;
344c6b6a421SHawking Zhang }
345c6b6a421SHawking Zhang 
346c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
347c6b6a421SHawking Zhang {
348c6b6a421SHawking Zhang 	/* todo */
349c6b6a421SHawking Zhang 	return 0;
350c6b6a421SHawking Zhang }
351c6b6a421SHawking Zhang 
352c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
353c6b6a421SHawking Zhang {
354c6b6a421SHawking Zhang 	if (pci_is_root_bus(adev->pdev->bus))
355c6b6a421SHawking Zhang 		return;
356c6b6a421SHawking Zhang 
357c6b6a421SHawking Zhang 	if (amdgpu_pcie_gen2 == 0)
358c6b6a421SHawking Zhang 		return;
359c6b6a421SHawking Zhang 
360c6b6a421SHawking Zhang 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
361c6b6a421SHawking Zhang 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
362c6b6a421SHawking Zhang 		return;
363c6b6a421SHawking Zhang 
364c6b6a421SHawking Zhang 	/* todo */
365c6b6a421SHawking Zhang }
366c6b6a421SHawking Zhang 
367c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
368c6b6a421SHawking Zhang {
369c6b6a421SHawking Zhang 
370c6b6a421SHawking Zhang 	if (amdgpu_aspm == 0)
371c6b6a421SHawking Zhang 		return;
372c6b6a421SHawking Zhang 
373c6b6a421SHawking Zhang 	/* todo */
374c6b6a421SHawking Zhang }
375c6b6a421SHawking Zhang 
376c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
377c6b6a421SHawking Zhang 					bool enable)
378c6b6a421SHawking Zhang {
379bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
380bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
381c6b6a421SHawking Zhang }
382c6b6a421SHawking Zhang 
383c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block =
384c6b6a421SHawking Zhang {
385c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
386c6b6a421SHawking Zhang 	.major = 1,
387c6b6a421SHawking Zhang 	.minor = 0,
388c6b6a421SHawking Zhang 	.rev = 0,
389c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
390c6b6a421SHawking Zhang };
391c6b6a421SHawking Zhang 
392b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev)
393c6b6a421SHawking Zhang {
394b5c73856SXiaojie Yuan 	int r;
395b5c73856SXiaojie Yuan 
396b5c73856SXiaojie Yuan 	if (amdgpu_discovery) {
397b5c73856SXiaojie Yuan 		r = amdgpu_discovery_reg_base_init(adev);
398b5c73856SXiaojie Yuan 		if (r) {
399b5c73856SXiaojie Yuan 			DRM_WARN("failed to init reg base from ip discovery table, "
400b5c73856SXiaojie Yuan 					"fallback to legacy init method\n");
401b5c73856SXiaojie Yuan 			goto legacy_init;
402b5c73856SXiaojie Yuan 		}
403b5c73856SXiaojie Yuan 
404b5c73856SXiaojie Yuan 		return 0;
405b5c73856SXiaojie Yuan 	}
406b5c73856SXiaojie Yuan 
407b5c73856SXiaojie Yuan legacy_init:
408c6b6a421SHawking Zhang 	switch (adev->asic_type) {
409c6b6a421SHawking Zhang 	case CHIP_NAVI10:
410c6b6a421SHawking Zhang 		navi10_reg_base_init(adev);
411c6b6a421SHawking Zhang 		break;
412a0f6d926SXiaojie Yuan 	case CHIP_NAVI14:
413a0f6d926SXiaojie Yuan 		navi14_reg_base_init(adev);
414a0f6d926SXiaojie Yuan 		break;
41503d0a073SXiaojie Yuan 	case CHIP_NAVI12:
41603d0a073SXiaojie Yuan 		navi12_reg_base_init(adev);
41703d0a073SXiaojie Yuan 		break;
418dccdbf3fSLikun Gao 	case CHIP_SIENNA_CICHLID:
419dccdbf3fSLikun Gao 		sienna_cichlid_reg_base_init(adev);
420dccdbf3fSLikun Gao 		break;
421c6b6a421SHawking Zhang 	default:
422c6b6a421SHawking Zhang 		return -EINVAL;
423c6b6a421SHawking Zhang 	}
424c6b6a421SHawking Zhang 
425b5c73856SXiaojie Yuan 	return 0;
426b5c73856SXiaojie Yuan }
427b5c73856SXiaojie Yuan 
428c1299461SWenhui Sheng void nv_set_virt_ops(struct amdgpu_device *adev)
429c1299461SWenhui Sheng {
430c1299461SWenhui Sheng 	adev->virt.ops = &xgpu_nv_virt_ops;
431c1299461SWenhui Sheng }
432c1299461SWenhui Sheng 
433b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev)
434b5c73856SXiaojie Yuan {
435b5c73856SXiaojie Yuan 	int r;
436b5c73856SXiaojie Yuan 
437122078deSMonk Liu 	adev->nbio.funcs = &nbio_v2_3_funcs;
438122078deSMonk Liu 	adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
439122078deSMonk Liu 
440b5c73856SXiaojie Yuan 	/* Set IP register base before any HW register access */
441b5c73856SXiaojie Yuan 	r = nv_reg_base_init(adev);
442b5c73856SXiaojie Yuan 	if (r)
443b5c73856SXiaojie Yuan 		return r;
444b5c73856SXiaojie Yuan 
445c6b6a421SHawking Zhang 	switch (adev->asic_type) {
446c6b6a421SHawking Zhang 	case CHIP_NAVI10:
447d1daf850SAlex Deucher 	case CHIP_NAVI14:
448c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
449c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
450c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
451c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
452c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
4539530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
454c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
455c6b6a421SHawking Zhang 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
456c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
457f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC)
458b4f199c7SHarry Wentland 		else if (amdgpu_device_has_dc_support(adev))
459b4f199c7SHarry Wentland 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
460f8a7976bSAlex Deucher #endif
461c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
462c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
463c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
4649530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
465c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
466c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
4675be45a26SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
468c6b6a421SHawking Zhang 		if (adev->enable_mes)
469c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
470c6b6a421SHawking Zhang 		break;
47144e9e7c9SXiaojie Yuan 	case CHIP_NAVI12:
47244e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
47344e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
47444e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
4756b66ae2eSXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
47679bebabbSMonk Liu 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)
4777f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
47879902029SXiaojie Yuan 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
47979902029SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
48020c14ee1SPetr Cvek #if defined(CONFIG_DRM_AMD_DC)
481078655d9SLeo Li 		else if (amdgpu_device_has_dc_support(adev))
482078655d9SLeo Li 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
48320c14ee1SPetr Cvek #endif
48444e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
48544e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
4867f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
4879530273eSEvan Quan 		    !amdgpu_sriov_vf(adev))
4887f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
4891fbed280SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
490fe442491SMonk Liu 		if (!amdgpu_sriov_vf(adev))
4915be45a26SLeo Liu 			amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
49244e9e7c9SXiaojie Yuan 		break;
4932e1ba10eSLikun Gao 	case CHIP_SIENNA_CICHLID:
4942e1ba10eSLikun Gao 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
4950b3df16bSLikun Gao 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
496757b3af8SLikun Gao 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
49756304e72SLikun Gao 		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
4985aa02350SLikun Gao 			amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
499b07e5c60SLikun Gao 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
50038d5bbefSshaoyunl 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
501b07e5c60SLikun Gao 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
5029a986760SLikun Gao 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
5039a986760SLikun Gao 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
504464ab91aSBhawanpreet Lakha #if defined(CONFIG_DRM_AMD_DC)
505464ab91aSBhawanpreet Lakha 		else if (amdgpu_device_has_dc_support(adev))
506464ab91aSBhawanpreet Lakha 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
507464ab91aSBhawanpreet Lakha #endif
508933c8a93SLikun Gao 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
509157e72e8SLikun Gao 		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
510b8f10585SLeo Liu 		amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
5114d72dd12SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
512a346ef86SJack Xiao 		if (adev->enable_mes)
513a346ef86SJack Xiao 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
5142e1ba10eSLikun Gao 		break;
515c6b6a421SHawking Zhang 	default:
516c6b6a421SHawking Zhang 		return -EINVAL;
517c6b6a421SHawking Zhang 	}
518c6b6a421SHawking Zhang 
519c6b6a421SHawking Zhang 	return 0;
520c6b6a421SHawking Zhang }
521c6b6a421SHawking Zhang 
522c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
523c6b6a421SHawking Zhang {
524bebc0762SHawking Zhang 	return adev->nbio.funcs->get_rev_id(adev);
525c6b6a421SHawking Zhang }
526c6b6a421SHawking Zhang 
527c6b6a421SHawking Zhang static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
528c6b6a421SHawking Zhang {
529bebc0762SHawking Zhang 	adev->nbio.funcs->hdp_flush(adev, ring);
530c6b6a421SHawking Zhang }
531c6b6a421SHawking Zhang 
532c6b6a421SHawking Zhang static void nv_invalidate_hdp(struct amdgpu_device *adev,
533c6b6a421SHawking Zhang 				struct amdgpu_ring *ring)
534c6b6a421SHawking Zhang {
535c6b6a421SHawking Zhang 	if (!ring || !ring->funcs->emit_wreg) {
536c6b6a421SHawking Zhang 		WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
537c6b6a421SHawking Zhang 	} else {
538c6b6a421SHawking Zhang 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
539c6b6a421SHawking Zhang 					HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
540c6b6a421SHawking Zhang 	}
541c6b6a421SHawking Zhang }
542c6b6a421SHawking Zhang 
543c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
544c6b6a421SHawking Zhang {
545c6b6a421SHawking Zhang 	return true;
546c6b6a421SHawking Zhang }
547c6b6a421SHawking Zhang 
548c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
549c6b6a421SHawking Zhang {
550c6b6a421SHawking Zhang 	u32 sol_reg;
551c6b6a421SHawking Zhang 
552c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
553c6b6a421SHawking Zhang 		return false;
554c6b6a421SHawking Zhang 
555c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
556c6b6a421SHawking Zhang 	 * are already been loaded.
557c6b6a421SHawking Zhang 	 */
558c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
559c6b6a421SHawking Zhang 	if (sol_reg)
560c6b6a421SHawking Zhang 		return true;
5613967ae6dSAlex Deucher 
562c6b6a421SHawking Zhang 	return false;
563c6b6a421SHawking Zhang }
564c6b6a421SHawking Zhang 
5652af81531SKevin Wang static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
5662af81531SKevin Wang {
5672af81531SKevin Wang 
5682af81531SKevin Wang 	/* TODO
5692af81531SKevin Wang 	 * dummy implement for pcie_replay_count sysfs interface
5702af81531SKevin Wang 	 * */
5712af81531SKevin Wang 
5722af81531SKevin Wang 	return 0;
5732af81531SKevin Wang }
5742af81531SKevin Wang 
575c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
576c6b6a421SHawking Zhang {
577c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
578c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
579c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
580c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
581c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
582c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
583c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
584c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
585c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
586c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
587c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
588c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
589c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
59020519232SJack Xiao 	adev->doorbell_index.mes_ring = AMDGPU_NAVI10_DOORBELL_MES_RING;
591c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
592c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
593157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
594157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
595c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
596c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
597c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
598c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
599c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
600c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
601c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
602c6b6a421SHawking Zhang 
603c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
604c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
605c6b6a421SHawking Zhang }
606c6b6a421SHawking Zhang 
607c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs =
608c6b6a421SHawking Zhang {
609c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
610c6b6a421SHawking Zhang 	.read_bios_from_rom = &nv_read_bios_from_rom,
611c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
612c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
6132ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
614c6b6a421SHawking Zhang 	.set_vga_state = &nv_vga_set_state,
615c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
616c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
617c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
618c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
619c6b6a421SHawking Zhang 	.flush_hdp = &nv_flush_hdp,
620c6b6a421SHawking Zhang 	.invalidate_hdp = &nv_invalidate_hdp,
621c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
622c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
623c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
6242af81531SKevin Wang 	.get_pcie_replay_count = &nv_get_pcie_replay_count,
625ac742616SAlex Deucher 	.supports_baco = &nv_asic_supports_baco,
626c6b6a421SHawking Zhang };
627c6b6a421SHawking Zhang 
628c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
629c6b6a421SHawking Zhang {
630923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
631c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
632c6b6a421SHawking Zhang 
633923c087aSYong Zhao 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
634923c087aSYong Zhao 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
635c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
636c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
637c6b6a421SHawking Zhang 	adev->pcie_rreg = &nv_pcie_rreg;
638c6b6a421SHawking Zhang 	adev->pcie_wreg = &nv_pcie_wreg;
639c6b6a421SHawking Zhang 
640c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
641c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
642c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
643c6b6a421SHawking Zhang 
644c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
645c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
646c6b6a421SHawking Zhang 
647c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
648c6b6a421SHawking Zhang 
649c6b6a421SHawking Zhang 	adev->rev_id = nv_get_rev_id(adev);
650c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
651c6b6a421SHawking Zhang 	switch (adev->asic_type) {
652c6b6a421SHawking Zhang 	case CHIP_NAVI10:
653c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
654c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
655c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
656c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
657c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
658c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
659c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
660c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
661c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
662c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
663c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
664c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
665099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
666c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
667c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
668157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
669c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
670099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
671a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
672c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
673c6b6a421SHawking Zhang 		break;
6745e71e011SXiaojie Yuan 	case CHIP_NAVI14:
675d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
676d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
677d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
678d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
679d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
680d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
681d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
682d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
683d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
684d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
685d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
686d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
687099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
688d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
689d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
6900377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
691099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
6920377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
69335ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
6945e71e011SXiaojie Yuan 		break;
69574b5e509SXiaojie Yuan 	case CHIP_NAVI12:
696dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
697dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
698dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
699dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
7005211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
701fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
7025211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
703358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
704358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
7058b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
7068b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
707ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
708ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
70965872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
710099d66e4SLeo Liu 			AMD_CG_SUPPORT_VCN_MGCG |
711099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
712c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
7135ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
714099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
7151b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB;
716df5e984cSTiecheng Zhou 		/* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
717df5e984cSTiecheng Zhou 		 * as a consequence, the rev_id and external_rev_id are wrong.
718df5e984cSTiecheng Zhou 		 * workaround it by hardcoding rev_id to 0 (default value).
719df5e984cSTiecheng Zhou 		 */
720df5e984cSTiecheng Zhou 		if (amdgpu_sriov_vf(adev))
721df5e984cSTiecheng Zhou 			adev->rev_id = 0;
72274b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
72374b5e509SXiaojie Yuan 		break;
724117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
72500194defSLikun Gao 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
72600194defSLikun Gao 			AMD_CG_SUPPORT_GFX_CGCG |
72700194defSLikun Gao 			AMD_CG_SUPPORT_GFX_3D_CGCG |
72898f8ea29SLikun Gao 			AMD_CG_SUPPORT_MC_MGCG |
72900194defSLikun Gao 			AMD_CG_SUPPORT_VCN_MGCG |
730ca36461fSKenneth Feng 			AMD_CG_SUPPORT_JPEG_MGCG |
731ca36461fSKenneth Feng 			AMD_CG_SUPPORT_HDP_MGCG |
7323a32c25aSKenneth Feng 			AMD_CG_SUPPORT_HDP_LS |
733bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_IH_CG |
734bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_MC_LS;
735b467c4f5SLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
736d00b0fa9SBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
737b794616dSKenneth Feng 			AMD_PG_SUPPORT_JPEG |
7381b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB |
7391b0443b1SLikun Gao 			AMD_PG_SUPPORT_MMHUB;
740117910edSLikun Gao 		adev->external_rev_id = adev->rev_id + 0x28;
741117910edSLikun Gao 		break;
742c6b6a421SHawking Zhang 	default:
743c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
744c6b6a421SHawking Zhang 		return -EINVAL;
745c6b6a421SHawking Zhang 	}
746c6b6a421SHawking Zhang 
747b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev)) {
748b05b6903SJiange Zhao 		amdgpu_virt_init_setting(adev);
749b05b6903SJiange Zhao 		xgpu_nv_mailbox_set_irq_funcs(adev);
750b05b6903SJiange Zhao 	}
751b05b6903SJiange Zhao 
752c6b6a421SHawking Zhang 	return 0;
753c6b6a421SHawking Zhang }
754c6b6a421SHawking Zhang 
755c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
756c6b6a421SHawking Zhang {
757b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
758b05b6903SJiange Zhao 
759b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
760b05b6903SJiange Zhao 		xgpu_nv_mailbox_get_irq(adev);
761b05b6903SJiange Zhao 
762c6b6a421SHawking Zhang 	return 0;
763c6b6a421SHawking Zhang }
764c6b6a421SHawking Zhang 
765c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
766c6b6a421SHawking Zhang {
767b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
768b05b6903SJiange Zhao 
769b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
770b05b6903SJiange Zhao 		xgpu_nv_mailbox_add_irq_id(adev);
771b05b6903SJiange Zhao 
772c6b6a421SHawking Zhang 	return 0;
773c6b6a421SHawking Zhang }
774c6b6a421SHawking Zhang 
775c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
776c6b6a421SHawking Zhang {
777c6b6a421SHawking Zhang 	return 0;
778c6b6a421SHawking Zhang }
779c6b6a421SHawking Zhang 
780c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
781c6b6a421SHawking Zhang {
782c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
783c6b6a421SHawking Zhang 
784c6b6a421SHawking Zhang 	/* enable pcie gen2/3 link */
785c6b6a421SHawking Zhang 	nv_pcie_gen3_enable(adev);
786c6b6a421SHawking Zhang 	/* enable aspm */
787c6b6a421SHawking Zhang 	nv_program_aspm(adev);
788c6b6a421SHawking Zhang 	/* setup nbio registers */
789bebc0762SHawking Zhang 	adev->nbio.funcs->init_registers(adev);
790923c087aSYong Zhao 	/* remap HDP registers to a hole in mmio space,
791923c087aSYong Zhao 	 * for the purpose of expose those registers
792923c087aSYong Zhao 	 * to process space
793923c087aSYong Zhao 	 */
794923c087aSYong Zhao 	if (adev->nbio.funcs->remap_hdp_registers)
795923c087aSYong Zhao 		adev->nbio.funcs->remap_hdp_registers(adev);
796c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
797c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, true);
798c6b6a421SHawking Zhang 
799c6b6a421SHawking Zhang 	return 0;
800c6b6a421SHawking Zhang }
801c6b6a421SHawking Zhang 
802c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
803c6b6a421SHawking Zhang {
804c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
805c6b6a421SHawking Zhang 
806c6b6a421SHawking Zhang 	/* disable the doorbell aperture */
807c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, false);
808c6b6a421SHawking Zhang 
809c6b6a421SHawking Zhang 	return 0;
810c6b6a421SHawking Zhang }
811c6b6a421SHawking Zhang 
812c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
813c6b6a421SHawking Zhang {
814c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
815c6b6a421SHawking Zhang 
816c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
817c6b6a421SHawking Zhang }
818c6b6a421SHawking Zhang 
819c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
820c6b6a421SHawking Zhang {
821c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
822c6b6a421SHawking Zhang 
823c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
824c6b6a421SHawking Zhang }
825c6b6a421SHawking Zhang 
826c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
827c6b6a421SHawking Zhang {
828c6b6a421SHawking Zhang 	return true;
829c6b6a421SHawking Zhang }
830c6b6a421SHawking Zhang 
831c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
832c6b6a421SHawking Zhang {
833c6b6a421SHawking Zhang 	return 0;
834c6b6a421SHawking Zhang }
835c6b6a421SHawking Zhang 
836c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
837c6b6a421SHawking Zhang {
838c6b6a421SHawking Zhang 	return 0;
839c6b6a421SHawking Zhang }
840c6b6a421SHawking Zhang 
841c6b6a421SHawking Zhang static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
842c6b6a421SHawking Zhang 					   bool enable)
843c6b6a421SHawking Zhang {
844c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl, hdp_clk_cntl1;
845c6b6a421SHawking Zhang 	uint32_t hdp_mem_pwr_cntl;
846c6b6a421SHawking Zhang 
847c6b6a421SHawking Zhang 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
848c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_DS |
849c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_SD)))
850c6b6a421SHawking Zhang 		return;
851c6b6a421SHawking Zhang 
852c6b6a421SHawking Zhang 	hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
853c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
854c6b6a421SHawking Zhang 
855c6b6a421SHawking Zhang 	/* Before doing clock/power mode switch,
856c6b6a421SHawking Zhang 	 * forced on IPH & RC clock */
857c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
858c6b6a421SHawking Zhang 				     IPH_MEM_CLK_SOFT_OVERRIDE, 1);
859c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
860c6b6a421SHawking Zhang 				     RC_MEM_CLK_SOFT_OVERRIDE, 1);
861c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
862c6b6a421SHawking Zhang 
863c6b6a421SHawking Zhang 	/* HDP 5.0 doesn't support dynamic power mode switch,
864c6b6a421SHawking Zhang 	 * disable clock and power gating before any changing */
865c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
866c6b6a421SHawking Zhang 					 IPH_MEM_POWER_CTRL_EN, 0);
867c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
868c6b6a421SHawking Zhang 					 IPH_MEM_POWER_LS_EN, 0);
869c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
870c6b6a421SHawking Zhang 					 IPH_MEM_POWER_DS_EN, 0);
871c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
872c6b6a421SHawking Zhang 					 IPH_MEM_POWER_SD_EN, 0);
873c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
874c6b6a421SHawking Zhang 					 RC_MEM_POWER_CTRL_EN, 0);
875c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
876c6b6a421SHawking Zhang 					 RC_MEM_POWER_LS_EN, 0);
877c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
878c6b6a421SHawking Zhang 					 RC_MEM_POWER_DS_EN, 0);
879c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
880c6b6a421SHawking Zhang 					 RC_MEM_POWER_SD_EN, 0);
881c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
882c6b6a421SHawking Zhang 
883c6b6a421SHawking Zhang 	/* only one clock gating mode (LS/DS/SD) can be enabled */
884c6b6a421SHawking Zhang 	if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
885c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
886c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
887c6b6a421SHawking Zhang 						 IPH_MEM_POWER_LS_EN, enable);
888c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
889c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
890c6b6a421SHawking Zhang 						 RC_MEM_POWER_LS_EN, enable);
891c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
892c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
893c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
894c6b6a421SHawking Zhang 						 IPH_MEM_POWER_DS_EN, enable);
895c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
896c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
897c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
898c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
899c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
900c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
901c6b6a421SHawking Zhang 						 IPH_MEM_POWER_SD_EN, enable);
902c6b6a421SHawking Zhang 		/* RC should not use shut down mode, fallback to ds */
903c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
904c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
905c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
906c6b6a421SHawking Zhang 	}
907c6b6a421SHawking Zhang 
90891c6adf8SKenneth Feng 	/* confirmed that IPH_MEM_POWER_CTRL_EN and RC_MEM_POWER_CTRL_EN have to
90991c6adf8SKenneth Feng 	 * be set for SRAM LS/DS/SD */
91091c6adf8SKenneth Feng 	if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_DS |
91191c6adf8SKenneth Feng 							AMD_CG_SUPPORT_HDP_SD)) {
91291c6adf8SKenneth Feng 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
91391c6adf8SKenneth Feng 						IPH_MEM_POWER_CTRL_EN, 1);
91491c6adf8SKenneth Feng 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
91591c6adf8SKenneth Feng 						RC_MEM_POWER_CTRL_EN, 1);
91691c6adf8SKenneth Feng 	}
91791c6adf8SKenneth Feng 
918c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
919c6b6a421SHawking Zhang 
920c6b6a421SHawking Zhang 	/* restore IPH & RC clock override after clock/power mode changing */
921c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
922c6b6a421SHawking Zhang }
923c6b6a421SHawking Zhang 
924c6b6a421SHawking Zhang static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
925c6b6a421SHawking Zhang 				       bool enable)
926c6b6a421SHawking Zhang {
927c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl;
928c6b6a421SHawking Zhang 
929c6b6a421SHawking Zhang 	if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
930c6b6a421SHawking Zhang 		return;
931c6b6a421SHawking Zhang 
932c6b6a421SHawking Zhang 	hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
933c6b6a421SHawking Zhang 
934c6b6a421SHawking Zhang 	if (enable) {
935c6b6a421SHawking Zhang 		hdp_clk_cntl &=
936c6b6a421SHawking Zhang 			~(uint32_t)
937c6b6a421SHawking Zhang 			  (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
938c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
939c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
940c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
941c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
942c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
943c6b6a421SHawking Zhang 	} else {
944c6b6a421SHawking Zhang 		hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
945c6b6a421SHawking Zhang 			HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
946c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
947c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
948c6b6a421SHawking Zhang 			HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
949c6b6a421SHawking Zhang 			HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
950c6b6a421SHawking Zhang 	}
951c6b6a421SHawking Zhang 
952c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
953c6b6a421SHawking Zhang }
954c6b6a421SHawking Zhang 
955c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
956c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
957c6b6a421SHawking Zhang {
958c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
959c6b6a421SHawking Zhang 
960c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
961c6b6a421SHawking Zhang 		return 0;
962c6b6a421SHawking Zhang 
963c6b6a421SHawking Zhang 	switch (adev->asic_type) {
964c6b6a421SHawking Zhang 	case CHIP_NAVI10:
9655e71e011SXiaojie Yuan 	case CHIP_NAVI14:
9667e17e58bSXiaojie Yuan 	case CHIP_NAVI12:
967117910edSLikun Gao 	case CHIP_SIENNA_CICHLID:
968bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
969a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
970bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
971a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
972c6b6a421SHawking Zhang 		nv_update_hdp_mem_power_gating(adev,
973a9d4fe2fSNirmoy Das 				   state == AMD_CG_STATE_GATE);
974c6b6a421SHawking Zhang 		nv_update_hdp_clock_gating(adev,
975a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
976c6b6a421SHawking Zhang 		break;
977c6b6a421SHawking Zhang 	default:
978c6b6a421SHawking Zhang 		break;
979c6b6a421SHawking Zhang 	}
980c6b6a421SHawking Zhang 	return 0;
981c6b6a421SHawking Zhang }
982c6b6a421SHawking Zhang 
983c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
984c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
985c6b6a421SHawking Zhang {
986c6b6a421SHawking Zhang 	/* TODO */
987c6b6a421SHawking Zhang 	return 0;
988c6b6a421SHawking Zhang }
989c6b6a421SHawking Zhang 
990c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags)
991c6b6a421SHawking Zhang {
992c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
993c6b6a421SHawking Zhang 	uint32_t tmp;
994c6b6a421SHawking Zhang 
995c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
996c6b6a421SHawking Zhang 		*flags = 0;
997c6b6a421SHawking Zhang 
998bebc0762SHawking Zhang 	adev->nbio.funcs->get_clockgating_state(adev, flags);
999c6b6a421SHawking Zhang 
1000c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_MGCG */
1001c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
1002c6b6a421SHawking Zhang 	if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
1003c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
1004c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
1005c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
1006c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
1007c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
1008c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_MGCG;
1009c6b6a421SHawking Zhang 
1010c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_LS/DS/SD */
1011c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
1012c6b6a421SHawking Zhang 	if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
1013c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_LS;
1014c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
1015c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_DS;
1016c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
1017c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_SD;
1018c6b6a421SHawking Zhang 
1019c6b6a421SHawking Zhang 	return;
1020c6b6a421SHawking Zhang }
1021c6b6a421SHawking Zhang 
1022c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
1023c6b6a421SHawking Zhang 	.name = "nv_common",
1024c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
1025c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
1026c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
1027c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
1028c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
1029c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
1030c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
1031c6b6a421SHawking Zhang 	.resume = nv_common_resume,
1032c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
1033c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
1034c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
1035c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
1036c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
1037c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
1038c6b6a421SHawking Zhang };
1039