xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision 29bc37b4)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
28c6b6a421SHawking Zhang #include "amdgpu.h"
29c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
30c6b6a421SHawking Zhang #include "amdgpu_ih.h"
31c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
32c6b6a421SHawking Zhang #include "amdgpu_vce.h"
33c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
34c6b6a421SHawking Zhang #include "amdgpu_psp.h"
35767acabdSKevin Wang #include "amdgpu_smu.h"
36c6b6a421SHawking Zhang #include "atom.h"
37c6b6a421SHawking Zhang #include "amd_pcie.h"
38c6b6a421SHawking Zhang 
39c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
41c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_offset.h"
42c6b6a421SHawking Zhang #include "hdp/hdp_5_0_0_sh_mask.h"
4329bc37b4SAlex Deucher #include "smuio/smuio_11_0_0_offset.h"
44c6b6a421SHawking Zhang 
45c6b6a421SHawking Zhang #include "soc15.h"
46c6b6a421SHawking Zhang #include "soc15_common.h"
47c6b6a421SHawking Zhang #include "gmc_v10_0.h"
48c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
49c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
50bebc0762SHawking Zhang #include "nbio_v2_3.h"
51c6b6a421SHawking Zhang #include "nv.h"
52c6b6a421SHawking Zhang #include "navi10_ih.h"
53c6b6a421SHawking Zhang #include "gfx_v10_0.h"
54c6b6a421SHawking Zhang #include "sdma_v5_0.h"
55c6b6a421SHawking Zhang #include "vcn_v2_0.h"
565be45a26SLeo Liu #include "jpeg_v2_0.h"
57c6b6a421SHawking Zhang #include "dce_virtual.h"
58c6b6a421SHawking Zhang #include "mes_v10_1.h"
59b05b6903SJiange Zhao #include "mxgpu_nv.h"
60c6b6a421SHawking Zhang 
61c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
62c6b6a421SHawking Zhang 
63c6b6a421SHawking Zhang /*
64c6b6a421SHawking Zhang  * Indirect registers accessor
65c6b6a421SHawking Zhang  */
66c6b6a421SHawking Zhang static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
67c6b6a421SHawking Zhang {
68c6b6a421SHawking Zhang 	unsigned long flags, address, data;
69c6b6a421SHawking Zhang 	u32 r;
70bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
71bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
72c6b6a421SHawking Zhang 
73c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
74c6b6a421SHawking Zhang 	WREG32(address, reg);
75c6b6a421SHawking Zhang 	(void)RREG32(address);
76c6b6a421SHawking Zhang 	r = RREG32(data);
77c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
78c6b6a421SHawking Zhang 	return r;
79c6b6a421SHawking Zhang }
80c6b6a421SHawking Zhang 
81c6b6a421SHawking Zhang static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
82c6b6a421SHawking Zhang {
83c6b6a421SHawking Zhang 	unsigned long flags, address, data;
84c6b6a421SHawking Zhang 
85bebc0762SHawking Zhang 	address = adev->nbio.funcs->get_pcie_index_offset(adev);
86bebc0762SHawking Zhang 	data = adev->nbio.funcs->get_pcie_data_offset(adev);
87c6b6a421SHawking Zhang 
88c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
89c6b6a421SHawking Zhang 	WREG32(address, reg);
90c6b6a421SHawking Zhang 	(void)RREG32(address);
91c6b6a421SHawking Zhang 	WREG32(data, v);
92c6b6a421SHawking Zhang 	(void)RREG32(data);
93c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
94c6b6a421SHawking Zhang }
95c6b6a421SHawking Zhang 
96c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
97c6b6a421SHawking Zhang {
98c6b6a421SHawking Zhang 	unsigned long flags, address, data;
99c6b6a421SHawking Zhang 	u32 r;
100c6b6a421SHawking Zhang 
101c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
102c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
103c6b6a421SHawking Zhang 
104c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
105c6b6a421SHawking Zhang 	WREG32(address, (reg));
106c6b6a421SHawking Zhang 	r = RREG32(data);
107c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
108c6b6a421SHawking Zhang 	return r;
109c6b6a421SHawking Zhang }
110c6b6a421SHawking Zhang 
111c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
112c6b6a421SHawking Zhang {
113c6b6a421SHawking Zhang 	unsigned long flags, address, data;
114c6b6a421SHawking Zhang 
115c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
116c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
117c6b6a421SHawking Zhang 
118c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
119c6b6a421SHawking Zhang 	WREG32(address, (reg));
120c6b6a421SHawking Zhang 	WREG32(data, (v));
121c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
122c6b6a421SHawking Zhang }
123c6b6a421SHawking Zhang 
124c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
125c6b6a421SHawking Zhang {
126bebc0762SHawking Zhang 	return adev->nbio.funcs->get_memsize(adev);
127c6b6a421SHawking Zhang }
128c6b6a421SHawking Zhang 
129c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
130c6b6a421SHawking Zhang {
131462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
132c6b6a421SHawking Zhang }
133c6b6a421SHawking Zhang 
134c6b6a421SHawking Zhang 
135c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
136c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
137c6b6a421SHawking Zhang {
138c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
139c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
140c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
141c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
142c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
143c6b6a421SHawking Zhang 
144c6b6a421SHawking Zhang 	WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
145c6b6a421SHawking Zhang }
146c6b6a421SHawking Zhang 
147c6b6a421SHawking Zhang static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
148c6b6a421SHawking Zhang {
149c6b6a421SHawking Zhang 	/* todo */
150c6b6a421SHawking Zhang }
151c6b6a421SHawking Zhang 
152c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
153c6b6a421SHawking Zhang {
154c6b6a421SHawking Zhang 	/* todo */
155c6b6a421SHawking Zhang 	return false;
156c6b6a421SHawking Zhang }
157c6b6a421SHawking Zhang 
158c6b6a421SHawking Zhang static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
159c6b6a421SHawking Zhang 				  u8 *bios, u32 length_bytes)
160c6b6a421SHawking Zhang {
16129bc37b4SAlex Deucher 	u32 *dw_ptr;
16229bc37b4SAlex Deucher 	u32 i, length_dw;
16329bc37b4SAlex Deucher 
16429bc37b4SAlex Deucher 	if (bios == NULL)
165c6b6a421SHawking Zhang 		return false;
16629bc37b4SAlex Deucher 	if (length_bytes == 0)
16729bc37b4SAlex Deucher 		return false;
16829bc37b4SAlex Deucher 	/* APU vbios image is part of sbios image */
16929bc37b4SAlex Deucher 	if (adev->flags & AMD_IS_APU)
17029bc37b4SAlex Deucher 		return false;
17129bc37b4SAlex Deucher 
17229bc37b4SAlex Deucher 	dw_ptr = (u32 *)bios;
17329bc37b4SAlex Deucher 	length_dw = ALIGN(length_bytes, 4) / 4;
17429bc37b4SAlex Deucher 
17529bc37b4SAlex Deucher 	/* set rom index to 0 */
17629bc37b4SAlex Deucher 	WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
17729bc37b4SAlex Deucher 	/* read out the rom data */
17829bc37b4SAlex Deucher 	for (i = 0; i < length_dw; i++)
17929bc37b4SAlex Deucher 		dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
18029bc37b4SAlex Deucher 
18129bc37b4SAlex Deucher 	return true;
182c6b6a421SHawking Zhang }
183c6b6a421SHawking Zhang 
184c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
185c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
186c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
187c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
188c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
189c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
190c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
191c6b6a421SHawking Zhang #if 0	/* TODO: will set it when SDMA header is available */
192c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
193c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
194c6b6a421SHawking Zhang #endif
195c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
196c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
197c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
198c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
199c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
200c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
201c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
202664fe85aSMarek Olšák 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
203c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
204c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
205c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
206c6b6a421SHawking Zhang };
207c6b6a421SHawking Zhang 
208c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
209c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
210c6b6a421SHawking Zhang {
211c6b6a421SHawking Zhang 	uint32_t val;
212c6b6a421SHawking Zhang 
213c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
214c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
215c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
216c6b6a421SHawking Zhang 
217c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
218c6b6a421SHawking Zhang 
219c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
220c6b6a421SHawking Zhang 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
221c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
222c6b6a421SHawking Zhang 	return val;
223c6b6a421SHawking Zhang }
224c6b6a421SHawking Zhang 
225c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
226c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
227c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
228c6b6a421SHawking Zhang {
229c6b6a421SHawking Zhang 	if (indexed) {
230c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
231c6b6a421SHawking Zhang 	} else {
232c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
233c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
234c6b6a421SHawking Zhang 		return RREG32(reg_offset);
235c6b6a421SHawking Zhang 	}
236c6b6a421SHawking Zhang }
237c6b6a421SHawking Zhang 
238c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
239c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
240c6b6a421SHawking Zhang {
241c6b6a421SHawking Zhang 	uint32_t i;
242c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
243c6b6a421SHawking Zhang 
244c6b6a421SHawking Zhang 	*value = 0;
245c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
246c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
247c6b6a421SHawking Zhang 		if (reg_offset !=
248c6b6a421SHawking Zhang 		    (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
249c6b6a421SHawking Zhang 			continue;
250c6b6a421SHawking Zhang 
251c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
252c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
253c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
254c6b6a421SHawking Zhang 		return 0;
255c6b6a421SHawking Zhang 	}
256c6b6a421SHawking Zhang 	return -EINVAL;
257c6b6a421SHawking Zhang }
258c6b6a421SHawking Zhang 
259c6b6a421SHawking Zhang #if 0
260c6b6a421SHawking Zhang static void nv_gpu_pci_config_reset(struct amdgpu_device *adev)
261c6b6a421SHawking Zhang {
262c6b6a421SHawking Zhang 	u32 i;
263c6b6a421SHawking Zhang 
264c6b6a421SHawking Zhang 	dev_info(adev->dev, "GPU pci config reset\n");
265c6b6a421SHawking Zhang 
266c6b6a421SHawking Zhang 	/* disable BM */
267c6b6a421SHawking Zhang 	pci_clear_master(adev->pdev);
268c6b6a421SHawking Zhang 	/* reset */
269c6b6a421SHawking Zhang 	amdgpu_pci_config_reset(adev);
270c6b6a421SHawking Zhang 
271c6b6a421SHawking Zhang 	udelay(100);
272c6b6a421SHawking Zhang 
273c6b6a421SHawking Zhang 	/* wait for asic to come out of reset */
274c6b6a421SHawking Zhang 	for (i = 0; i < adev->usec_timeout; i++) {
275c6b6a421SHawking Zhang 		u32 memsize = nbio_v2_3_get_memsize(adev);
276c6b6a421SHawking Zhang 		if (memsize != 0xffffffff)
277c6b6a421SHawking Zhang 			break;
278c6b6a421SHawking Zhang 		udelay(1);
279c6b6a421SHawking Zhang 	}
280c6b6a421SHawking Zhang 
281c6b6a421SHawking Zhang }
282c6b6a421SHawking Zhang #endif
283c6b6a421SHawking Zhang 
2843e2bb60aSKevin Wang static int nv_asic_mode1_reset(struct amdgpu_device *adev)
2853e2bb60aSKevin Wang {
2863e2bb60aSKevin Wang 	u32 i;
2873e2bb60aSKevin Wang 	int ret = 0;
2883e2bb60aSKevin Wang 
2893e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
2903e2bb60aSKevin Wang 
2913e2bb60aSKevin Wang 	dev_info(adev->dev, "GPU mode1 reset\n");
2923e2bb60aSKevin Wang 
2933e2bb60aSKevin Wang 	/* disable BM */
2943e2bb60aSKevin Wang 	pci_clear_master(adev->pdev);
2953e2bb60aSKevin Wang 
2963e2bb60aSKevin Wang 	pci_save_state(adev->pdev);
2973e2bb60aSKevin Wang 
2983e2bb60aSKevin Wang 	ret = psp_gpu_reset(adev);
2993e2bb60aSKevin Wang 	if (ret)
3003e2bb60aSKevin Wang 		dev_err(adev->dev, "GPU mode1 reset failed\n");
3013e2bb60aSKevin Wang 
3023e2bb60aSKevin Wang 	pci_restore_state(adev->pdev);
3033e2bb60aSKevin Wang 
3043e2bb60aSKevin Wang 	/* wait for asic to come out of reset */
3053e2bb60aSKevin Wang 	for (i = 0; i < adev->usec_timeout; i++) {
306bebc0762SHawking Zhang 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
3073e2bb60aSKevin Wang 
3083e2bb60aSKevin Wang 		if (memsize != 0xffffffff)
3093e2bb60aSKevin Wang 			break;
3103e2bb60aSKevin Wang 		udelay(1);
3113e2bb60aSKevin Wang 	}
3123e2bb60aSKevin Wang 
3133e2bb60aSKevin Wang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
3143e2bb60aSKevin Wang 
3153e2bb60aSKevin Wang 	return ret;
3163e2bb60aSKevin Wang }
3172ddc6c3eSAlex Deucher 
3182ddc6c3eSAlex Deucher static enum amd_reset_method
3192ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
3202ddc6c3eSAlex Deucher {
3212ddc6c3eSAlex Deucher 	struct smu_context *smu = &adev->smu;
3222ddc6c3eSAlex Deucher 
323b4def374SJiange Zhao 	if (!amdgpu_sriov_vf(adev) && smu_baco_is_support(smu))
3242ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_BACO;
3252ddc6c3eSAlex Deucher 	else
3262ddc6c3eSAlex Deucher 		return AMD_RESET_METHOD_MODE1;
3272ddc6c3eSAlex Deucher }
3282ddc6c3eSAlex Deucher 
329c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
330c6b6a421SHawking Zhang {
331c6b6a421SHawking Zhang 
332c6b6a421SHawking Zhang 	/* FIXME: it doesn't work since vega10 */
333c6b6a421SHawking Zhang #if 0
334c6b6a421SHawking Zhang 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
335c6b6a421SHawking Zhang 
336c6b6a421SHawking Zhang 	nv_gpu_pci_config_reset(adev);
337c6b6a421SHawking Zhang 
338c6b6a421SHawking Zhang 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
339c6b6a421SHawking Zhang #endif
340767acabdSKevin Wang 	int ret = 0;
341767acabdSKevin Wang 	struct smu_context *smu = &adev->smu;
342c6b6a421SHawking Zhang 
343e3526257SMonk Liu 	if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3442c9a0c66SAlex Deucher 		if (!adev->in_suspend)
345e3526257SMonk Liu 			amdgpu_inc_vram_lost(adev);
346767acabdSKevin Wang 		ret = smu_baco_reset(smu);
347e3526257SMonk Liu 	} else {
3482c9a0c66SAlex Deucher 		if (!adev->in_suspend)
349e3526257SMonk Liu 			amdgpu_inc_vram_lost(adev);
3503e2bb60aSKevin Wang 		ret = nv_asic_mode1_reset(adev);
351e3526257SMonk Liu 	}
352767acabdSKevin Wang 
353767acabdSKevin Wang 	return ret;
354c6b6a421SHawking Zhang }
355c6b6a421SHawking Zhang 
356c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
357c6b6a421SHawking Zhang {
358c6b6a421SHawking Zhang 	/* todo */
359c6b6a421SHawking Zhang 	return 0;
360c6b6a421SHawking Zhang }
361c6b6a421SHawking Zhang 
362c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
363c6b6a421SHawking Zhang {
364c6b6a421SHawking Zhang 	/* todo */
365c6b6a421SHawking Zhang 	return 0;
366c6b6a421SHawking Zhang }
367c6b6a421SHawking Zhang 
368c6b6a421SHawking Zhang static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
369c6b6a421SHawking Zhang {
370c6b6a421SHawking Zhang 	if (pci_is_root_bus(adev->pdev->bus))
371c6b6a421SHawking Zhang 		return;
372c6b6a421SHawking Zhang 
373c6b6a421SHawking Zhang 	if (amdgpu_pcie_gen2 == 0)
374c6b6a421SHawking Zhang 		return;
375c6b6a421SHawking Zhang 
376c6b6a421SHawking Zhang 	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
377c6b6a421SHawking Zhang 					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
378c6b6a421SHawking Zhang 		return;
379c6b6a421SHawking Zhang 
380c6b6a421SHawking Zhang 	/* todo */
381c6b6a421SHawking Zhang }
382c6b6a421SHawking Zhang 
383c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
384c6b6a421SHawking Zhang {
385c6b6a421SHawking Zhang 
386c6b6a421SHawking Zhang 	if (amdgpu_aspm == 0)
387c6b6a421SHawking Zhang 		return;
388c6b6a421SHawking Zhang 
389c6b6a421SHawking Zhang 	/* todo */
390c6b6a421SHawking Zhang }
391c6b6a421SHawking Zhang 
392c6b6a421SHawking Zhang static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
393c6b6a421SHawking Zhang 					bool enable)
394c6b6a421SHawking Zhang {
395bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
396bebc0762SHawking Zhang 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
397c6b6a421SHawking Zhang }
398c6b6a421SHawking Zhang 
399c6b6a421SHawking Zhang static const struct amdgpu_ip_block_version nv_common_ip_block =
400c6b6a421SHawking Zhang {
401c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
402c6b6a421SHawking Zhang 	.major = 1,
403c6b6a421SHawking Zhang 	.minor = 0,
404c6b6a421SHawking Zhang 	.rev = 0,
405c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
406c6b6a421SHawking Zhang };
407c6b6a421SHawking Zhang 
408b5c73856SXiaojie Yuan static int nv_reg_base_init(struct amdgpu_device *adev)
409c6b6a421SHawking Zhang {
410b5c73856SXiaojie Yuan 	int r;
411b5c73856SXiaojie Yuan 
412b5c73856SXiaojie Yuan 	if (amdgpu_discovery) {
413b5c73856SXiaojie Yuan 		r = amdgpu_discovery_reg_base_init(adev);
414b5c73856SXiaojie Yuan 		if (r) {
415b5c73856SXiaojie Yuan 			DRM_WARN("failed to init reg base from ip discovery table, "
416b5c73856SXiaojie Yuan 					"fallback to legacy init method\n");
417b5c73856SXiaojie Yuan 			goto legacy_init;
418b5c73856SXiaojie Yuan 		}
419b5c73856SXiaojie Yuan 
420b5c73856SXiaojie Yuan 		return 0;
421b5c73856SXiaojie Yuan 	}
422b5c73856SXiaojie Yuan 
423b5c73856SXiaojie Yuan legacy_init:
424c6b6a421SHawking Zhang 	switch (adev->asic_type) {
425c6b6a421SHawking Zhang 	case CHIP_NAVI10:
426c6b6a421SHawking Zhang 		navi10_reg_base_init(adev);
427c6b6a421SHawking Zhang 		break;
428a0f6d926SXiaojie Yuan 	case CHIP_NAVI14:
429a0f6d926SXiaojie Yuan 		navi14_reg_base_init(adev);
430a0f6d926SXiaojie Yuan 		break;
43103d0a073SXiaojie Yuan 	case CHIP_NAVI12:
43203d0a073SXiaojie Yuan 		navi12_reg_base_init(adev);
43303d0a073SXiaojie Yuan 		break;
434c6b6a421SHawking Zhang 	default:
435c6b6a421SHawking Zhang 		return -EINVAL;
436c6b6a421SHawking Zhang 	}
437c6b6a421SHawking Zhang 
438b5c73856SXiaojie Yuan 	return 0;
439b5c73856SXiaojie Yuan }
440b5c73856SXiaojie Yuan 
441b5c73856SXiaojie Yuan int nv_set_ip_blocks(struct amdgpu_device *adev)
442b5c73856SXiaojie Yuan {
443b5c73856SXiaojie Yuan 	int r;
444b5c73856SXiaojie Yuan 
445b5c73856SXiaojie Yuan 	/* Set IP register base before any HW register access */
446b5c73856SXiaojie Yuan 	r = nv_reg_base_init(adev);
447b5c73856SXiaojie Yuan 	if (r)
448b5c73856SXiaojie Yuan 		return r;
449b5c73856SXiaojie Yuan 
450bebc0762SHawking Zhang 	adev->nbio.funcs = &nbio_v2_3_funcs;
451bebc0762SHawking Zhang 	adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
452c6b6a421SHawking Zhang 
453bebc0762SHawking Zhang 	adev->nbio.funcs->detect_hw_virt(adev);
454c6b6a421SHawking Zhang 
455b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
456b05b6903SJiange Zhao 		adev->virt.ops = &xgpu_nv_virt_ops;
457b05b6903SJiange Zhao 
458c6b6a421SHawking Zhang 	switch (adev->asic_type) {
459c6b6a421SHawking Zhang 	case CHIP_NAVI10:
460d1daf850SAlex Deucher 	case CHIP_NAVI14:
461c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
462c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
463c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
464c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
465c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
466a4ac7693SJiange Zhao 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
467c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
468c6b6a421SHawking Zhang 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
469c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
470f8a7976bSAlex Deucher #if defined(CONFIG_DRM_AMD_DC)
471b4f199c7SHarry Wentland 		else if (amdgpu_device_has_dc_support(adev))
472b4f199c7SHarry Wentland 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
473f8a7976bSAlex Deucher #endif
474c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
475c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
476c6b6a421SHawking Zhang 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
477a4ac7693SJiange Zhao 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
478c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
479c6b6a421SHawking Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
4805be45a26SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
481c6b6a421SHawking Zhang 		if (adev->enable_mes)
482c6b6a421SHawking Zhang 			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
483c6b6a421SHawking Zhang 		break;
48444e9e7c9SXiaojie Yuan 	case CHIP_NAVI12:
48544e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
48644e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
48744e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
4886b66ae2eSXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
4897f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
490a4ac7693SJiange Zhao 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
4917f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
49279902029SXiaojie Yuan 		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
49379902029SXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
49420c14ee1SPetr Cvek #if defined(CONFIG_DRM_AMD_DC)
495078655d9SLeo Li 		else if (amdgpu_device_has_dc_support(adev))
496078655d9SLeo Li 			amdgpu_device_ip_block_add(adev, &dm_ip_block);
49720c14ee1SPetr Cvek #endif
49844e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
49944e9e7c9SXiaojie Yuan 		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
5007f47efebSXiaojie Yuan 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
501a4ac7693SJiange Zhao 		    is_support_sw_smu(adev) && !amdgpu_sriov_vf(adev))
5027f47efebSXiaojie Yuan 			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
5031fbed280SBoyuan Zhang 		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
5045be45a26SLeo Liu 		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
50544e9e7c9SXiaojie Yuan 		break;
506c6b6a421SHawking Zhang 	default:
507c6b6a421SHawking Zhang 		return -EINVAL;
508c6b6a421SHawking Zhang 	}
509c6b6a421SHawking Zhang 
510c6b6a421SHawking Zhang 	return 0;
511c6b6a421SHawking Zhang }
512c6b6a421SHawking Zhang 
513c6b6a421SHawking Zhang static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
514c6b6a421SHawking Zhang {
515bebc0762SHawking Zhang 	return adev->nbio.funcs->get_rev_id(adev);
516c6b6a421SHawking Zhang }
517c6b6a421SHawking Zhang 
518c6b6a421SHawking Zhang static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
519c6b6a421SHawking Zhang {
520bebc0762SHawking Zhang 	adev->nbio.funcs->hdp_flush(adev, ring);
521c6b6a421SHawking Zhang }
522c6b6a421SHawking Zhang 
523c6b6a421SHawking Zhang static void nv_invalidate_hdp(struct amdgpu_device *adev,
524c6b6a421SHawking Zhang 				struct amdgpu_ring *ring)
525c6b6a421SHawking Zhang {
526c6b6a421SHawking Zhang 	if (!ring || !ring->funcs->emit_wreg) {
527c6b6a421SHawking Zhang 		WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
528c6b6a421SHawking Zhang 	} else {
529c6b6a421SHawking Zhang 		amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
530c6b6a421SHawking Zhang 					HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
531c6b6a421SHawking Zhang 	}
532c6b6a421SHawking Zhang }
533c6b6a421SHawking Zhang 
534c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
535c6b6a421SHawking Zhang {
536c6b6a421SHawking Zhang 	return true;
537c6b6a421SHawking Zhang }
538c6b6a421SHawking Zhang 
539c6b6a421SHawking Zhang static void nv_get_pcie_usage(struct amdgpu_device *adev,
540c6b6a421SHawking Zhang 			      uint64_t *count0,
541c6b6a421SHawking Zhang 			      uint64_t *count1)
542c6b6a421SHawking Zhang {
543c6b6a421SHawking Zhang 	/*TODO*/
544c6b6a421SHawking Zhang }
545c6b6a421SHawking Zhang 
546c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
547c6b6a421SHawking Zhang {
548c6b6a421SHawking Zhang #if 0
549c6b6a421SHawking Zhang 	u32 sol_reg;
550c6b6a421SHawking Zhang 
551c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
552c6b6a421SHawking Zhang 		return false;
553c6b6a421SHawking Zhang 
554c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
555c6b6a421SHawking Zhang 	 * are already been loaded.
556c6b6a421SHawking Zhang 	 */
557c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
558c6b6a421SHawking Zhang 	if (sol_reg)
559c6b6a421SHawking Zhang 		return true;
560c6b6a421SHawking Zhang #endif
561c6b6a421SHawking Zhang 	/* TODO: re-enable it when mode1 reset is functional */
562c6b6a421SHawking Zhang 	return false;
563c6b6a421SHawking Zhang }
564c6b6a421SHawking Zhang 
5652af81531SKevin Wang static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
5662af81531SKevin Wang {
5672af81531SKevin Wang 
5682af81531SKevin Wang 	/* TODO
5692af81531SKevin Wang 	 * dummy implement for pcie_replay_count sysfs interface
5702af81531SKevin Wang 	 * */
5712af81531SKevin Wang 
5722af81531SKevin Wang 	return 0;
5732af81531SKevin Wang }
5742af81531SKevin Wang 
575c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
576c6b6a421SHawking Zhang {
577c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
578c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
579c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
580c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
581c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
582c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
583c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
584c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
585c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
586c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
587c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
588c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
589c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
590c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
591c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
592c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
593c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
594c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
595c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
596c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
597c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
598c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
599c6b6a421SHawking Zhang 
600c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
601c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
602c6b6a421SHawking Zhang }
603c6b6a421SHawking Zhang 
604c6b6a421SHawking Zhang static const struct amdgpu_asic_funcs nv_asic_funcs =
605c6b6a421SHawking Zhang {
606c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
607c6b6a421SHawking Zhang 	.read_bios_from_rom = &nv_read_bios_from_rom,
608c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
609c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
6102ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
611c6b6a421SHawking Zhang 	.set_vga_state = &nv_vga_set_state,
612c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
613c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
614c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
615c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
616c6b6a421SHawking Zhang 	.flush_hdp = &nv_flush_hdp,
617c6b6a421SHawking Zhang 	.invalidate_hdp = &nv_invalidate_hdp,
618c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
619c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
620c6b6a421SHawking Zhang 	.get_pcie_usage = &nv_get_pcie_usage,
621c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
6222af81531SKevin Wang 	.get_pcie_replay_count = &nv_get_pcie_replay_count,
623c6b6a421SHawking Zhang };
624c6b6a421SHawking Zhang 
625c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
626c6b6a421SHawking Zhang {
627923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
628c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
629c6b6a421SHawking Zhang 
630923c087aSYong Zhao 	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
631923c087aSYong Zhao 	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
632c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
633c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
634c6b6a421SHawking Zhang 	adev->pcie_rreg = &nv_pcie_rreg;
635c6b6a421SHawking Zhang 	adev->pcie_wreg = &nv_pcie_wreg;
636c6b6a421SHawking Zhang 
637c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
638c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
639c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
640c6b6a421SHawking Zhang 
641c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
642c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
643c6b6a421SHawking Zhang 
644c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
645c6b6a421SHawking Zhang 
646c6b6a421SHawking Zhang 	adev->rev_id = nv_get_rev_id(adev);
647c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
648c6b6a421SHawking Zhang 	switch (adev->asic_type) {
649c6b6a421SHawking Zhang 	case CHIP_NAVI10:
650c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
651c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
652c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
653c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
654c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
655c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
656c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
657c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
658c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
659c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
660c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
661c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
662099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
663c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
664c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
665157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
666c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
667099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
668a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
669c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
670c6b6a421SHawking Zhang 		break;
6715e71e011SXiaojie Yuan 	case CHIP_NAVI14:
672d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
673d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
674d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
675d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
676d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
677d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
678d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
679d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
680d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
681d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
682d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
683d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
684099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
685d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
686d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
6870377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
688099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
6890377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
69035ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
6915e71e011SXiaojie Yuan 		break;
69274b5e509SXiaojie Yuan 	case CHIP_NAVI12:
693dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
694dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
695dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
696dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
6975211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
698fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
6995211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
700358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
701358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
7028b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
7038b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
704ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
705ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
70665872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
707099d66e4SLeo Liu 			AMD_CG_SUPPORT_VCN_MGCG |
708099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
709c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
7105ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
711099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
7125ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_ATHUB;
71374b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
71474b5e509SXiaojie Yuan 		break;
715c6b6a421SHawking Zhang 	default:
716c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
717c6b6a421SHawking Zhang 		return -EINVAL;
718c6b6a421SHawking Zhang 	}
719c6b6a421SHawking Zhang 
720b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev)) {
721b05b6903SJiange Zhao 		amdgpu_virt_init_setting(adev);
722b05b6903SJiange Zhao 		xgpu_nv_mailbox_set_irq_funcs(adev);
723b05b6903SJiange Zhao 	}
724b05b6903SJiange Zhao 
725c6b6a421SHawking Zhang 	return 0;
726c6b6a421SHawking Zhang }
727c6b6a421SHawking Zhang 
728c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
729c6b6a421SHawking Zhang {
730b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
731b05b6903SJiange Zhao 
732b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
733b05b6903SJiange Zhao 		xgpu_nv_mailbox_get_irq(adev);
734b05b6903SJiange Zhao 
735c6b6a421SHawking Zhang 	return 0;
736c6b6a421SHawking Zhang }
737c6b6a421SHawking Zhang 
738c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
739c6b6a421SHawking Zhang {
740b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
741b05b6903SJiange Zhao 
742b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
743b05b6903SJiange Zhao 		xgpu_nv_mailbox_add_irq_id(adev);
744b05b6903SJiange Zhao 
745c6b6a421SHawking Zhang 	return 0;
746c6b6a421SHawking Zhang }
747c6b6a421SHawking Zhang 
748c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
749c6b6a421SHawking Zhang {
750c6b6a421SHawking Zhang 	return 0;
751c6b6a421SHawking Zhang }
752c6b6a421SHawking Zhang 
753c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
754c6b6a421SHawking Zhang {
755c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
756c6b6a421SHawking Zhang 
757c6b6a421SHawking Zhang 	/* enable pcie gen2/3 link */
758c6b6a421SHawking Zhang 	nv_pcie_gen3_enable(adev);
759c6b6a421SHawking Zhang 	/* enable aspm */
760c6b6a421SHawking Zhang 	nv_program_aspm(adev);
761c6b6a421SHawking Zhang 	/* setup nbio registers */
762bebc0762SHawking Zhang 	adev->nbio.funcs->init_registers(adev);
763923c087aSYong Zhao 	/* remap HDP registers to a hole in mmio space,
764923c087aSYong Zhao 	 * for the purpose of expose those registers
765923c087aSYong Zhao 	 * to process space
766923c087aSYong Zhao 	 */
767923c087aSYong Zhao 	if (adev->nbio.funcs->remap_hdp_registers)
768923c087aSYong Zhao 		adev->nbio.funcs->remap_hdp_registers(adev);
769c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
770c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, true);
771c6b6a421SHawking Zhang 
772c6b6a421SHawking Zhang 	return 0;
773c6b6a421SHawking Zhang }
774c6b6a421SHawking Zhang 
775c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
776c6b6a421SHawking Zhang {
777c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
778c6b6a421SHawking Zhang 
779c6b6a421SHawking Zhang 	/* disable the doorbell aperture */
780c6b6a421SHawking Zhang 	nv_enable_doorbell_aperture(adev, false);
781c6b6a421SHawking Zhang 
782c6b6a421SHawking Zhang 	return 0;
783c6b6a421SHawking Zhang }
784c6b6a421SHawking Zhang 
785c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
786c6b6a421SHawking Zhang {
787c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
788c6b6a421SHawking Zhang 
789c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
790c6b6a421SHawking Zhang }
791c6b6a421SHawking Zhang 
792c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
793c6b6a421SHawking Zhang {
794c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
795c6b6a421SHawking Zhang 
796c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
797c6b6a421SHawking Zhang }
798c6b6a421SHawking Zhang 
799c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
800c6b6a421SHawking Zhang {
801c6b6a421SHawking Zhang 	return true;
802c6b6a421SHawking Zhang }
803c6b6a421SHawking Zhang 
804c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
805c6b6a421SHawking Zhang {
806c6b6a421SHawking Zhang 	return 0;
807c6b6a421SHawking Zhang }
808c6b6a421SHawking Zhang 
809c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
810c6b6a421SHawking Zhang {
811c6b6a421SHawking Zhang 	return 0;
812c6b6a421SHawking Zhang }
813c6b6a421SHawking Zhang 
814c6b6a421SHawking Zhang static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
815c6b6a421SHawking Zhang 					   bool enable)
816c6b6a421SHawking Zhang {
817c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl, hdp_clk_cntl1;
818c6b6a421SHawking Zhang 	uint32_t hdp_mem_pwr_cntl;
819c6b6a421SHawking Zhang 
820c6b6a421SHawking Zhang 	if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
821c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_DS |
822c6b6a421SHawking Zhang 				AMD_CG_SUPPORT_HDP_SD)))
823c6b6a421SHawking Zhang 		return;
824c6b6a421SHawking Zhang 
825c6b6a421SHawking Zhang 	hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
826c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
827c6b6a421SHawking Zhang 
828c6b6a421SHawking Zhang 	/* Before doing clock/power mode switch,
829c6b6a421SHawking Zhang 	 * forced on IPH & RC clock */
830c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
831c6b6a421SHawking Zhang 				     IPH_MEM_CLK_SOFT_OVERRIDE, 1);
832c6b6a421SHawking Zhang 	hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
833c6b6a421SHawking Zhang 				     RC_MEM_CLK_SOFT_OVERRIDE, 1);
834c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
835c6b6a421SHawking Zhang 
836c6b6a421SHawking Zhang 	/* HDP 5.0 doesn't support dynamic power mode switch,
837c6b6a421SHawking Zhang 	 * disable clock and power gating before any changing */
838c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
839c6b6a421SHawking Zhang 					 IPH_MEM_POWER_CTRL_EN, 0);
840c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
841c6b6a421SHawking Zhang 					 IPH_MEM_POWER_LS_EN, 0);
842c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
843c6b6a421SHawking Zhang 					 IPH_MEM_POWER_DS_EN, 0);
844c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
845c6b6a421SHawking Zhang 					 IPH_MEM_POWER_SD_EN, 0);
846c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
847c6b6a421SHawking Zhang 					 RC_MEM_POWER_CTRL_EN, 0);
848c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
849c6b6a421SHawking Zhang 					 RC_MEM_POWER_LS_EN, 0);
850c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
851c6b6a421SHawking Zhang 					 RC_MEM_POWER_DS_EN, 0);
852c6b6a421SHawking Zhang 	hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
853c6b6a421SHawking Zhang 					 RC_MEM_POWER_SD_EN, 0);
854c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
855c6b6a421SHawking Zhang 
856c6b6a421SHawking Zhang 	/* only one clock gating mode (LS/DS/SD) can be enabled */
857c6b6a421SHawking Zhang 	if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
858c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
859c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
860c6b6a421SHawking Zhang 						 IPH_MEM_POWER_LS_EN, enable);
861c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
862c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
863c6b6a421SHawking Zhang 						 RC_MEM_POWER_LS_EN, enable);
864c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
865c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
866c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
867c6b6a421SHawking Zhang 						 IPH_MEM_POWER_DS_EN, enable);
868c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
869c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
870c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
871c6b6a421SHawking Zhang 	} else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
872c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
873c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
874c6b6a421SHawking Zhang 						 IPH_MEM_POWER_SD_EN, enable);
875c6b6a421SHawking Zhang 		/* RC should not use shut down mode, fallback to ds */
876c6b6a421SHawking Zhang 		hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
877c6b6a421SHawking Zhang 						 HDP_MEM_POWER_CTRL,
878c6b6a421SHawking Zhang 						 RC_MEM_POWER_DS_EN, enable);
879c6b6a421SHawking Zhang 	}
880c6b6a421SHawking Zhang 
881c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
882c6b6a421SHawking Zhang 
883c6b6a421SHawking Zhang 	/* restore IPH & RC clock override after clock/power mode changing */
884c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
885c6b6a421SHawking Zhang }
886c6b6a421SHawking Zhang 
887c6b6a421SHawking Zhang static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
888c6b6a421SHawking Zhang 				       bool enable)
889c6b6a421SHawking Zhang {
890c6b6a421SHawking Zhang 	uint32_t hdp_clk_cntl;
891c6b6a421SHawking Zhang 
892c6b6a421SHawking Zhang 	if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
893c6b6a421SHawking Zhang 		return;
894c6b6a421SHawking Zhang 
895c6b6a421SHawking Zhang 	hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
896c6b6a421SHawking Zhang 
897c6b6a421SHawking Zhang 	if (enable) {
898c6b6a421SHawking Zhang 		hdp_clk_cntl &=
899c6b6a421SHawking Zhang 			~(uint32_t)
900c6b6a421SHawking Zhang 			  (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
901c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
902c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
903c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
904c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
905c6b6a421SHawking Zhang 			   HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
906c6b6a421SHawking Zhang 	} else {
907c6b6a421SHawking Zhang 		hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
908c6b6a421SHawking Zhang 			HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
909c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
910c6b6a421SHawking Zhang 			HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
911c6b6a421SHawking Zhang 			HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
912c6b6a421SHawking Zhang 			HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
913c6b6a421SHawking Zhang 	}
914c6b6a421SHawking Zhang 
915c6b6a421SHawking Zhang 	WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
916c6b6a421SHawking Zhang }
917c6b6a421SHawking Zhang 
918c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
919c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
920c6b6a421SHawking Zhang {
921c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
922c6b6a421SHawking Zhang 
923c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
924c6b6a421SHawking Zhang 		return 0;
925c6b6a421SHawking Zhang 
926c6b6a421SHawking Zhang 	switch (adev->asic_type) {
927c6b6a421SHawking Zhang 	case CHIP_NAVI10:
9285e71e011SXiaojie Yuan 	case CHIP_NAVI14:
9297e17e58bSXiaojie Yuan 	case CHIP_NAVI12:
930bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
931c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
932bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
933c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
934c6b6a421SHawking Zhang 		nv_update_hdp_mem_power_gating(adev,
935c6b6a421SHawking Zhang 				   state == AMD_CG_STATE_GATE ? true : false);
936c6b6a421SHawking Zhang 		nv_update_hdp_clock_gating(adev,
937c6b6a421SHawking Zhang 				state == AMD_CG_STATE_GATE ? true : false);
938c6b6a421SHawking Zhang 		break;
939c6b6a421SHawking Zhang 	default:
940c6b6a421SHawking Zhang 		break;
941c6b6a421SHawking Zhang 	}
942c6b6a421SHawking Zhang 	return 0;
943c6b6a421SHawking Zhang }
944c6b6a421SHawking Zhang 
945c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
946c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
947c6b6a421SHawking Zhang {
948c6b6a421SHawking Zhang 	/* TODO */
949c6b6a421SHawking Zhang 	return 0;
950c6b6a421SHawking Zhang }
951c6b6a421SHawking Zhang 
952c6b6a421SHawking Zhang static void nv_common_get_clockgating_state(void *handle, u32 *flags)
953c6b6a421SHawking Zhang {
954c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
955c6b6a421SHawking Zhang 	uint32_t tmp;
956c6b6a421SHawking Zhang 
957c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
958c6b6a421SHawking Zhang 		*flags = 0;
959c6b6a421SHawking Zhang 
960bebc0762SHawking Zhang 	adev->nbio.funcs->get_clockgating_state(adev, flags);
961c6b6a421SHawking Zhang 
962c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_MGCG */
963c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
964c6b6a421SHawking Zhang 	if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
965c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
966c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
967c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
968c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
969c6b6a421SHawking Zhang 		     HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
970c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_MGCG;
971c6b6a421SHawking Zhang 
972c6b6a421SHawking Zhang 	/* AMD_CG_SUPPORT_HDP_LS/DS/SD */
973c6b6a421SHawking Zhang 	tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
974c6b6a421SHawking Zhang 	if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
975c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_LS;
976c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
977c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_DS;
978c6b6a421SHawking Zhang 	else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
979c6b6a421SHawking Zhang 		*flags |= AMD_CG_SUPPORT_HDP_SD;
980c6b6a421SHawking Zhang 
981c6b6a421SHawking Zhang 	return;
982c6b6a421SHawking Zhang }
983c6b6a421SHawking Zhang 
984c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
985c6b6a421SHawking Zhang 	.name = "nv_common",
986c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
987c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
988c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
989c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
990c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
991c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
992c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
993c6b6a421SHawking Zhang 	.resume = nv_common_resume,
994c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
995c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
996c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
997c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
998c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
999c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
1000c6b6a421SHawking Zhang };
1001