xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/nv.c (revision 939a392f)
1c6b6a421SHawking Zhang /*
2c6b6a421SHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3c6b6a421SHawking Zhang  *
4c6b6a421SHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5c6b6a421SHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6c6b6a421SHawking Zhang  * to deal in the Software without restriction, including without limitation
7c6b6a421SHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c6b6a421SHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9c6b6a421SHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10c6b6a421SHawking Zhang  *
11c6b6a421SHawking Zhang  * The above copyright notice and this permission notice shall be included in
12c6b6a421SHawking Zhang  * all copies or substantial portions of the Software.
13c6b6a421SHawking Zhang  *
14c6b6a421SHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c6b6a421SHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c6b6a421SHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c6b6a421SHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c6b6a421SHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c6b6a421SHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c6b6a421SHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21c6b6a421SHawking Zhang  *
22c6b6a421SHawking Zhang  */
23c6b6a421SHawking Zhang #include <linux/firmware.h>
24c6b6a421SHawking Zhang #include <linux/slab.h>
25c6b6a421SHawking Zhang #include <linux/module.h>
26e9eea902SAlex Deucher #include <linux/pci.h>
27e9eea902SAlex Deucher 
286f786950SAlex Deucher #include <drm/amdgpu_drm.h>
296f786950SAlex Deucher 
30c6b6a421SHawking Zhang #include "amdgpu.h"
31c6b6a421SHawking Zhang #include "amdgpu_atombios.h"
32c6b6a421SHawking Zhang #include "amdgpu_ih.h"
33c6b6a421SHawking Zhang #include "amdgpu_uvd.h"
34c6b6a421SHawking Zhang #include "amdgpu_vce.h"
35c6b6a421SHawking Zhang #include "amdgpu_ucode.h"
36c6b6a421SHawking Zhang #include "amdgpu_psp.h"
37c6b6a421SHawking Zhang #include "atom.h"
38c6b6a421SHawking Zhang #include "amd_pcie.h"
39c6b6a421SHawking Zhang 
40c6b6a421SHawking Zhang #include "gc/gc_10_1_0_offset.h"
41c6b6a421SHawking Zhang #include "gc/gc_10_1_0_sh_mask.h"
423967ae6dSAlex Deucher #include "mp/mp_11_0_offset.h"
43c6b6a421SHawking Zhang 
44c6b6a421SHawking Zhang #include "soc15.h"
45c6b6a421SHawking Zhang #include "soc15_common.h"
46c6b6a421SHawking Zhang #include "gmc_v10_0.h"
47c6b6a421SHawking Zhang #include "gfxhub_v2_0.h"
48c6b6a421SHawking Zhang #include "mmhub_v2_0.h"
49bebc0762SHawking Zhang #include "nbio_v2_3.h"
50a7e91bd7SHuang Rui #include "nbio_v7_2.h"
51bf087285SLikun Gao #include "hdp_v5_0.h"
52c6b6a421SHawking Zhang #include "nv.h"
53c6b6a421SHawking Zhang #include "navi10_ih.h"
54c6b6a421SHawking Zhang #include "gfx_v10_0.h"
55c6b6a421SHawking Zhang #include "sdma_v5_0.h"
56157e72e8SLikun Gao #include "sdma_v5_2.h"
57c6b6a421SHawking Zhang #include "vcn_v2_0.h"
585be45a26SLeo Liu #include "jpeg_v2_0.h"
59b8f10585SLeo Liu #include "vcn_v3_0.h"
604d72dd12SLeo Liu #include "jpeg_v3_0.h"
61733ee71aSRyan Taylor #include "amdgpu_vkms.h"
62c6b6a421SHawking Zhang #include "mes_v10_1.h"
63b05b6903SJiange Zhao #include "mxgpu_nv.h"
640bf7f2dcSLikun Gao #include "smuio_v11_0.h"
650bf7f2dcSLikun Gao #include "smuio_v11_0_6.h"
66c6b6a421SHawking Zhang 
67c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs;
68c6b6a421SHawking Zhang 
693b246e8bSAlex Deucher /* Navi */
70*939a392fSRan Sun static const struct amdgpu_video_codec_info nv_video_codecs_encode_array[] = {
719075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)},
729075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)},
733b246e8bSAlex Deucher };
743b246e8bSAlex Deucher 
75*939a392fSRan Sun static const struct amdgpu_video_codecs nv_video_codecs_encode = {
763b246e8bSAlex Deucher 	.codec_count = ARRAY_SIZE(nv_video_codecs_encode_array),
773b246e8bSAlex Deucher 	.codec_array = nv_video_codecs_encode_array,
783b246e8bSAlex Deucher };
793b246e8bSAlex Deucher 
803b246e8bSAlex Deucher /* Navi1x */
81*939a392fSRan Sun static const struct amdgpu_video_codec_info nv_video_codecs_decode_array[] = {
8265009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
8365009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
8465009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
8565009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
869075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
879075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
889075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
893b246e8bSAlex Deucher };
903b246e8bSAlex Deucher 
91*939a392fSRan Sun static const struct amdgpu_video_codecs nv_video_codecs_decode = {
923b246e8bSAlex Deucher 	.codec_count = ARRAY_SIZE(nv_video_codecs_decode_array),
933b246e8bSAlex Deucher 	.codec_array = nv_video_codecs_decode_array,
943b246e8bSAlex Deucher };
953b246e8bSAlex Deucher 
963b246e8bSAlex Deucher /* Sienna Cichlid */
97c6fa6fe9SThong Thai static const struct amdgpu_video_codec_info sc_video_codecs_encode_array[] = {
98c6fa6fe9SThong Thai 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2160, 0)},
99c6fa6fe9SThong Thai 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 7680, 4352, 0)},
100c6fa6fe9SThong Thai };
101c6fa6fe9SThong Thai 
102c6fa6fe9SThong Thai static const struct amdgpu_video_codecs sc_video_codecs_encode = {
103c6fa6fe9SThong Thai 	.codec_count = ARRAY_SIZE(sc_video_codecs_encode_array),
104c6fa6fe9SThong Thai 	.codec_array = sc_video_codecs_encode_array,
105c6fa6fe9SThong Thai };
106c6fa6fe9SThong Thai 
107*939a392fSRan Sun static const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn0[] = {
10865009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
10965009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
11065009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
11165009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
1129075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
1139075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
1149075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
1159075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
1163b246e8bSAlex Deucher };
1173b246e8bSAlex Deucher 
118*939a392fSRan Sun static const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn1[] = {
11938433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
12038433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
12138433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
12238433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
12338433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
12438433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
12538433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
12638433412SAlex Deucher };
12738433412SAlex Deucher 
128*939a392fSRan Sun static const struct amdgpu_video_codecs sc_video_codecs_decode_vcn0 = {
12938433412SAlex Deucher 	.codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn0),
13038433412SAlex Deucher 	.codec_array = sc_video_codecs_decode_array_vcn0,
13138433412SAlex Deucher };
13238433412SAlex Deucher 
133*939a392fSRan Sun static const struct amdgpu_video_codecs sc_video_codecs_decode_vcn1 = {
13438433412SAlex Deucher 	.codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn1),
13538433412SAlex Deucher 	.codec_array = sc_video_codecs_decode_array_vcn1,
1363b246e8bSAlex Deucher };
1373b246e8bSAlex Deucher 
138ed9d2053SBokun Zhang /* SRIOV Sienna Cichlid, not const since data is controlled by host */
139*939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_encode_array[] = {
140c6fa6fe9SThong Thai 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2160, 0)},
141c6fa6fe9SThong Thai 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 7680, 4352, 0)},
142ed9d2053SBokun Zhang };
143ed9d2053SBokun Zhang 
144*939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn0[] = {
14565009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
14665009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
14765009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
14865009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
1499075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
1509075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
1519075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
1529075096bSVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
153ed9d2053SBokun Zhang };
154ed9d2053SBokun Zhang 
155*939a392fSRan Sun static struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn1[] = {
15638433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
15738433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
15838433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
15938433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
16038433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
16138433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
16238433412SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
16338433412SAlex Deucher };
16438433412SAlex Deucher 
165*939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_encode = {
166ed9d2053SBokun Zhang 	.codec_count = ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
167ed9d2053SBokun Zhang 	.codec_array = sriov_sc_video_codecs_encode_array,
168ed9d2053SBokun Zhang };
169ed9d2053SBokun Zhang 
170*939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn0 = {
17138433412SAlex Deucher 	.codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0),
17238433412SAlex Deucher 	.codec_array = sriov_sc_video_codecs_decode_array_vcn0,
17338433412SAlex Deucher };
17438433412SAlex Deucher 
175*939a392fSRan Sun static struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn1 = {
17638433412SAlex Deucher 	.codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1),
17738433412SAlex Deucher 	.codec_array = sriov_sc_video_codecs_decode_array_vcn1,
178ed9d2053SBokun Zhang };
179ed9d2053SBokun Zhang 
180b3a24461SVeerabadhran Gopalakrishnan /* Beige Goby*/
181b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info bg_video_codecs_decode_array[] = {
18265009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
183b3a24461SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
184b3a24461SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
185b3a24461SVeerabadhran Gopalakrishnan };
186b3a24461SVeerabadhran Gopalakrishnan 
187b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_decode = {
188b3a24461SVeerabadhran Gopalakrishnan 	.codec_count = ARRAY_SIZE(bg_video_codecs_decode_array),
189b3a24461SVeerabadhran Gopalakrishnan 	.codec_array = bg_video_codecs_decode_array,
190b3a24461SVeerabadhran Gopalakrishnan };
191b3a24461SVeerabadhran Gopalakrishnan 
192b3a24461SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs bg_video_codecs_encode = {
193b3a24461SVeerabadhran Gopalakrishnan 	.codec_count = 0,
194b3a24461SVeerabadhran Gopalakrishnan 	.codec_array = NULL,
195b3a24461SVeerabadhran Gopalakrishnan };
196b3a24461SVeerabadhran Gopalakrishnan 
19755439817SVeerabadhran Gopalakrishnan /* Yellow Carp*/
19855439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codec_info yc_video_codecs_decode_array[] = {
19965009bf2SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
20055439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
20155439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
20255439817SVeerabadhran Gopalakrishnan 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
20397e50305SAlex Deucher 	{codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)},
20455439817SVeerabadhran Gopalakrishnan };
20555439817SVeerabadhran Gopalakrishnan 
20655439817SVeerabadhran Gopalakrishnan static const struct amdgpu_video_codecs yc_video_codecs_decode = {
207f72ac409SVeerabadhran Gopalakrishnan 	.codec_count = ARRAY_SIZE(yc_video_codecs_decode_array),
208f72ac409SVeerabadhran Gopalakrishnan 	.codec_array = yc_video_codecs_decode_array,
20955439817SVeerabadhran Gopalakrishnan };
21055439817SVeerabadhran Gopalakrishnan 
nv_query_video_codecs(struct amdgpu_device * adev,bool encode,const struct amdgpu_video_codecs ** codecs)2113b246e8bSAlex Deucher static int nv_query_video_codecs(struct amdgpu_device *adev, bool encode,
2123b246e8bSAlex Deucher 				 const struct amdgpu_video_codecs **codecs)
2133b246e8bSAlex Deucher {
21438433412SAlex Deucher 	if (adev->vcn.num_vcn_inst == hweight8(adev->vcn.harvest_config))
21538433412SAlex Deucher 		return -EINVAL;
21638433412SAlex Deucher 
2171d789535SAlex Deucher 	switch (adev->ip_versions[UVD_HWIP][0]) {
2183e67f4f2SAlex Deucher 	case IP_VERSION(3, 0, 0):
2194d395f93SGuchun Chen 	case IP_VERSION(3, 0, 64):
220da3b36a2SJane Jian 	case IP_VERSION(3, 0, 192):
221ed9d2053SBokun Zhang 		if (amdgpu_sriov_vf(adev)) {
22238433412SAlex Deucher 			if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
223ed9d2053SBokun Zhang 				if (encode)
224ed9d2053SBokun Zhang 					*codecs = &sriov_sc_video_codecs_encode;
225ed9d2053SBokun Zhang 				else
22638433412SAlex Deucher 					*codecs = &sriov_sc_video_codecs_decode_vcn1;
22738433412SAlex Deucher 			} else {
22838433412SAlex Deucher 				if (encode)
22938433412SAlex Deucher 					*codecs = &sriov_sc_video_codecs_encode;
23038433412SAlex Deucher 				else
23138433412SAlex Deucher 					*codecs = &sriov_sc_video_codecs_decode_vcn0;
23238433412SAlex Deucher 			}
23338433412SAlex Deucher 		} else {
23438433412SAlex Deucher 			if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
23538433412SAlex Deucher 				if (encode)
236c6fa6fe9SThong Thai 					*codecs = &sc_video_codecs_encode;
23738433412SAlex Deucher 				else
23838433412SAlex Deucher 					*codecs = &sc_video_codecs_decode_vcn1;
239ed9d2053SBokun Zhang 			} else {
240ed9d2053SBokun Zhang 				if (encode)
241c6fa6fe9SThong Thai 					*codecs = &sc_video_codecs_encode;
242ed9d2053SBokun Zhang 				else
24338433412SAlex Deucher 					*codecs = &sc_video_codecs_decode_vcn0;
24438433412SAlex Deucher 			}
245ed9d2053SBokun Zhang 		}
246ed9d2053SBokun Zhang 		return 0;
2473e67f4f2SAlex Deucher 	case IP_VERSION(3, 0, 16):
2483e67f4f2SAlex Deucher 	case IP_VERSION(3, 0, 2):
2493b246e8bSAlex Deucher 		if (encode)
250c6fa6fe9SThong Thai 			*codecs = &sc_video_codecs_encode;
2513b246e8bSAlex Deucher 		else
25238433412SAlex Deucher 			*codecs = &sc_video_codecs_decode_vcn0;
2533b246e8bSAlex Deucher 		return 0;
2543e67f4f2SAlex Deucher 	case IP_VERSION(3, 1, 1):
255afc2f276SBoyuan Zhang 	case IP_VERSION(3, 1, 2):
25655439817SVeerabadhran Gopalakrishnan 		if (encode)
257c6fa6fe9SThong Thai 			*codecs = &sc_video_codecs_encode;
25855439817SVeerabadhran Gopalakrishnan 		else
25955439817SVeerabadhran Gopalakrishnan 			*codecs = &yc_video_codecs_decode;
26055439817SVeerabadhran Gopalakrishnan 		return 0;
2613e67f4f2SAlex Deucher 	case IP_VERSION(3, 0, 33):
262b3a24461SVeerabadhran Gopalakrishnan 		if (encode)
263b3a24461SVeerabadhran Gopalakrishnan 			*codecs = &bg_video_codecs_encode;
264b3a24461SVeerabadhran Gopalakrishnan 		else
265b3a24461SVeerabadhran Gopalakrishnan 			*codecs = &bg_video_codecs_decode;
266b3a24461SVeerabadhran Gopalakrishnan 		return 0;
2673e67f4f2SAlex Deucher 	case IP_VERSION(2, 0, 0):
2683e67f4f2SAlex Deucher 	case IP_VERSION(2, 0, 2):
2693b246e8bSAlex Deucher 		if (encode)
2703b246e8bSAlex Deucher 			*codecs = &nv_video_codecs_encode;
2713b246e8bSAlex Deucher 		else
2723b246e8bSAlex Deucher 			*codecs = &nv_video_codecs_decode;
2733b246e8bSAlex Deucher 		return 0;
2743b246e8bSAlex Deucher 	default:
2753b246e8bSAlex Deucher 		return -EINVAL;
2763b246e8bSAlex Deucher 	}
2773b246e8bSAlex Deucher }
2783b246e8bSAlex Deucher 
nv_didt_rreg(struct amdgpu_device * adev,u32 reg)279c6b6a421SHawking Zhang static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
280c6b6a421SHawking Zhang {
281c6b6a421SHawking Zhang 	unsigned long flags, address, data;
282c6b6a421SHawking Zhang 	u32 r;
283c6b6a421SHawking Zhang 
284c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
285c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
286c6b6a421SHawking Zhang 
287c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
288c6b6a421SHawking Zhang 	WREG32(address, (reg));
289c6b6a421SHawking Zhang 	r = RREG32(data);
290c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
291c6b6a421SHawking Zhang 	return r;
292c6b6a421SHawking Zhang }
293c6b6a421SHawking Zhang 
nv_didt_wreg(struct amdgpu_device * adev,u32 reg,u32 v)294c6b6a421SHawking Zhang static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
295c6b6a421SHawking Zhang {
296c6b6a421SHawking Zhang 	unsigned long flags, address, data;
297c6b6a421SHawking Zhang 
298c6b6a421SHawking Zhang 	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
299c6b6a421SHawking Zhang 	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
300c6b6a421SHawking Zhang 
301c6b6a421SHawking Zhang 	spin_lock_irqsave(&adev->didt_idx_lock, flags);
302c6b6a421SHawking Zhang 	WREG32(address, (reg));
303c6b6a421SHawking Zhang 	WREG32(data, (v));
304c6b6a421SHawking Zhang 	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
305c6b6a421SHawking Zhang }
306c6b6a421SHawking Zhang 
nv_get_config_memsize(struct amdgpu_device * adev)307c6b6a421SHawking Zhang static u32 nv_get_config_memsize(struct amdgpu_device *adev)
308c6b6a421SHawking Zhang {
309bebc0762SHawking Zhang 	return adev->nbio.funcs->get_memsize(adev);
310c6b6a421SHawking Zhang }
311c6b6a421SHawking Zhang 
nv_get_xclk(struct amdgpu_device * adev)312c6b6a421SHawking Zhang static u32 nv_get_xclk(struct amdgpu_device *adev)
313c6b6a421SHawking Zhang {
314462a70d8STao Zhou 	return adev->clock.spll.reference_freq;
315c6b6a421SHawking Zhang }
316c6b6a421SHawking Zhang 
317c6b6a421SHawking Zhang 
nv_grbm_select(struct amdgpu_device * adev,u32 me,u32 pipe,u32 queue,u32 vmid)318c6b6a421SHawking Zhang void nv_grbm_select(struct amdgpu_device *adev,
319c6b6a421SHawking Zhang 		     u32 me, u32 pipe, u32 queue, u32 vmid)
320c6b6a421SHawking Zhang {
321c6b6a421SHawking Zhang 	u32 grbm_gfx_cntl = 0;
322c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
323c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
324c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
325c6b6a421SHawking Zhang 	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
326c6b6a421SHawking Zhang 
327f2958a8bSPeng Ju Zhou 	WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
328c6b6a421SHawking Zhang }
329c6b6a421SHawking Zhang 
nv_read_disabled_bios(struct amdgpu_device * adev)330c6b6a421SHawking Zhang static bool nv_read_disabled_bios(struct amdgpu_device *adev)
331c6b6a421SHawking Zhang {
332c6b6a421SHawking Zhang 	/* todo */
333c6b6a421SHawking Zhang 	return false;
334c6b6a421SHawking Zhang }
335c6b6a421SHawking Zhang 
336c6b6a421SHawking Zhang static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
337c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
338c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
339c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
340c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
341c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
342c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
343c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
344c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
345c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
346c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
347c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
348c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
349c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
350c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
351c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
352664fe85aSMarek Olšák 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
353c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
354c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
355c6b6a421SHawking Zhang 	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
356c6b6a421SHawking Zhang };
357c6b6a421SHawking Zhang 
nv_read_indexed_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset)358c6b6a421SHawking Zhang static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
359c6b6a421SHawking Zhang 					 u32 sh_num, u32 reg_offset)
360c6b6a421SHawking Zhang {
361c6b6a421SHawking Zhang 	uint32_t val;
362c6b6a421SHawking Zhang 
363c6b6a421SHawking Zhang 	mutex_lock(&adev->grbm_idx_mutex);
364c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
365d51ac6d0SLe Ma 		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0);
366c6b6a421SHawking Zhang 
367c6b6a421SHawking Zhang 	val = RREG32(reg_offset);
368c6b6a421SHawking Zhang 
369c6b6a421SHawking Zhang 	if (se_num != 0xffffffff || sh_num != 0xffffffff)
370d51ac6d0SLe Ma 		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
371c6b6a421SHawking Zhang 	mutex_unlock(&adev->grbm_idx_mutex);
372c6b6a421SHawking Zhang 	return val;
373c6b6a421SHawking Zhang }
374c6b6a421SHawking Zhang 
nv_get_register_value(struct amdgpu_device * adev,bool indexed,u32 se_num,u32 sh_num,u32 reg_offset)375c6b6a421SHawking Zhang static uint32_t nv_get_register_value(struct amdgpu_device *adev,
376c6b6a421SHawking Zhang 				      bool indexed, u32 se_num,
377c6b6a421SHawking Zhang 				      u32 sh_num, u32 reg_offset)
378c6b6a421SHawking Zhang {
379c6b6a421SHawking Zhang 	if (indexed) {
380c6b6a421SHawking Zhang 		return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
381c6b6a421SHawking Zhang 	} else {
382c6b6a421SHawking Zhang 		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
383c6b6a421SHawking Zhang 			return adev->gfx.config.gb_addr_config;
384c6b6a421SHawking Zhang 		return RREG32(reg_offset);
385c6b6a421SHawking Zhang 	}
386c6b6a421SHawking Zhang }
387c6b6a421SHawking Zhang 
nv_read_register(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 reg_offset,u32 * value)388c6b6a421SHawking Zhang static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
389c6b6a421SHawking Zhang 			    u32 sh_num, u32 reg_offset, u32 *value)
390c6b6a421SHawking Zhang {
391c6b6a421SHawking Zhang 	uint32_t i;
392c6b6a421SHawking Zhang 	struct soc15_allowed_register_entry  *en;
393c6b6a421SHawking Zhang 
394c6b6a421SHawking Zhang 	*value = 0;
395c6b6a421SHawking Zhang 	for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
396c6b6a421SHawking Zhang 		en = &nv_allowed_read_registers[i];
397920da947SAlex Deucher 		if (!adev->reg_offset[en->hwip][en->inst])
398920da947SAlex Deucher 			continue;
399920da947SAlex Deucher 		else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
400bf1781e1SAlex Deucher 					+ en->reg_offset))
401c6b6a421SHawking Zhang 			continue;
402c6b6a421SHawking Zhang 
403c6b6a421SHawking Zhang 		*value = nv_get_register_value(adev,
404c6b6a421SHawking Zhang 					       nv_allowed_read_registers[i].grbm_indexed,
405c6b6a421SHawking Zhang 					       se_num, sh_num, reg_offset);
406c6b6a421SHawking Zhang 		return 0;
407c6b6a421SHawking Zhang 	}
408c6b6a421SHawking Zhang 	return -EINVAL;
409c6b6a421SHawking Zhang }
410c6b6a421SHawking Zhang 
nv_asic_mode2_reset(struct amdgpu_device * adev)411b913ec62SAlex Deucher static int nv_asic_mode2_reset(struct amdgpu_device *adev)
412b913ec62SAlex Deucher {
413b913ec62SAlex Deucher 	u32 i;
414b913ec62SAlex Deucher 	int ret = 0;
415b913ec62SAlex Deucher 
416b913ec62SAlex Deucher 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
417b913ec62SAlex Deucher 
418b913ec62SAlex Deucher 	/* disable BM */
419b913ec62SAlex Deucher 	pci_clear_master(adev->pdev);
420b913ec62SAlex Deucher 
421b913ec62SAlex Deucher 	amdgpu_device_cache_pci_state(adev->pdev);
422b913ec62SAlex Deucher 
423b913ec62SAlex Deucher 	ret = amdgpu_dpm_mode2_reset(adev);
424b913ec62SAlex Deucher 	if (ret)
425b913ec62SAlex Deucher 		dev_err(adev->dev, "GPU mode2 reset failed\n");
426b913ec62SAlex Deucher 
427b913ec62SAlex Deucher 	amdgpu_device_load_pci_state(adev->pdev);
428b913ec62SAlex Deucher 
429b913ec62SAlex Deucher 	/* wait for asic to come out of reset */
430b913ec62SAlex Deucher 	for (i = 0; i < adev->usec_timeout; i++) {
431b913ec62SAlex Deucher 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
432b913ec62SAlex Deucher 
433b913ec62SAlex Deucher 		if (memsize != 0xffffffff)
434b913ec62SAlex Deucher 			break;
435b913ec62SAlex Deucher 		udelay(1);
436b913ec62SAlex Deucher 	}
437b913ec62SAlex Deucher 
438b913ec62SAlex Deucher 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
439b913ec62SAlex Deucher 
440b913ec62SAlex Deucher 	return ret;
441b913ec62SAlex Deucher }
442b913ec62SAlex Deucher 
4432ddc6c3eSAlex Deucher static enum amd_reset_method
nv_asic_reset_method(struct amdgpu_device * adev)4442ddc6c3eSAlex Deucher nv_asic_reset_method(struct amdgpu_device *adev)
4452ddc6c3eSAlex Deucher {
446273da6ffSWenhui Sheng 	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
44716086355SAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
448f172865aSAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
449f172865aSAlex Deucher 	    amdgpu_reset_method == AMD_RESET_METHOD_PCI)
450273da6ffSWenhui Sheng 		return amdgpu_reset_method;
451273da6ffSWenhui Sheng 
452273da6ffSWenhui Sheng 	if (amdgpu_reset_method != -1)
453273da6ffSWenhui Sheng 		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
454273da6ffSWenhui Sheng 				  amdgpu_reset_method);
455273da6ffSWenhui Sheng 
4561d789535SAlex Deucher 	switch (adev->ip_versions[MP1_HWIP][0]) {
4573e67f4f2SAlex Deucher 	case IP_VERSION(11, 5, 0):
4583e67f4f2SAlex Deucher 	case IP_VERSION(13, 0, 1):
4593e67f4f2SAlex Deucher 	case IP_VERSION(13, 0, 3):
46050439060SYifan Zhang 	case IP_VERSION(13, 0, 5):
461db749b76SPrike Liang 	case IP_VERSION(13, 0, 8):
46216086355SAlex Deucher 		return AMD_RESET_METHOD_MODE2;
4633e67f4f2SAlex Deucher 	case IP_VERSION(11, 0, 7):
4643e67f4f2SAlex Deucher 	case IP_VERSION(11, 0, 11):
4653e67f4f2SAlex Deucher 	case IP_VERSION(11, 0, 12):
4663e67f4f2SAlex Deucher 	case IP_VERSION(11, 0, 13):
467ca6fd7a6SLikun Gao 		return AMD_RESET_METHOD_MODE1;
468ca6fd7a6SLikun Gao 	default:
469181e772fSEvan Quan 		if (amdgpu_dpm_is_baco_supported(adev))
4702ddc6c3eSAlex Deucher 			return AMD_RESET_METHOD_BACO;
4712ddc6c3eSAlex Deucher 		else
4722ddc6c3eSAlex Deucher 			return AMD_RESET_METHOD_MODE1;
4732ddc6c3eSAlex Deucher 	}
474ca6fd7a6SLikun Gao }
4752ddc6c3eSAlex Deucher 
nv_asic_reset(struct amdgpu_device * adev)476c6b6a421SHawking Zhang static int nv_asic_reset(struct amdgpu_device *adev)
477c6b6a421SHawking Zhang {
478767acabdSKevin Wang 	int ret = 0;
479c6b6a421SHawking Zhang 
48016086355SAlex Deucher 	switch (nv_asic_reset_method(adev)) {
481f172865aSAlex Deucher 	case AMD_RESET_METHOD_PCI:
482f172865aSAlex Deucher 		dev_info(adev->dev, "PCI reset\n");
483f172865aSAlex Deucher 		ret = amdgpu_device_pci_reset(adev);
484f172865aSAlex Deucher 		break;
48516086355SAlex Deucher 	case AMD_RESET_METHOD_BACO:
48611043b7aSAlex Deucher 		dev_info(adev->dev, "BACO reset\n");
487181e772fSEvan Quan 		ret = amdgpu_dpm_baco_reset(adev);
48816086355SAlex Deucher 		break;
48916086355SAlex Deucher 	case AMD_RESET_METHOD_MODE2:
49016086355SAlex Deucher 		dev_info(adev->dev, "MODE2 reset\n");
491b913ec62SAlex Deucher 		ret = nv_asic_mode2_reset(adev);
49216086355SAlex Deucher 		break;
49316086355SAlex Deucher 	default:
49411043b7aSAlex Deucher 		dev_info(adev->dev, "MODE1 reset\n");
4955c03e584SFeifei Xu 		ret = amdgpu_device_mode1_reset(adev);
49616086355SAlex Deucher 		break;
49711043b7aSAlex Deucher 	}
498767acabdSKevin Wang 
499767acabdSKevin Wang 	return ret;
500c6b6a421SHawking Zhang }
501c6b6a421SHawking Zhang 
nv_set_uvd_clocks(struct amdgpu_device * adev,u32 vclk,u32 dclk)502c6b6a421SHawking Zhang static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
503c6b6a421SHawking Zhang {
504c6b6a421SHawking Zhang 	/* todo */
505c6b6a421SHawking Zhang 	return 0;
506c6b6a421SHawking Zhang }
507c6b6a421SHawking Zhang 
nv_set_vce_clocks(struct amdgpu_device * adev,u32 evclk,u32 ecclk)508c6b6a421SHawking Zhang static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
509c6b6a421SHawking Zhang {
510c6b6a421SHawking Zhang 	/* todo */
511c6b6a421SHawking Zhang 	return 0;
512c6b6a421SHawking Zhang }
513c6b6a421SHawking Zhang 
nv_program_aspm(struct amdgpu_device * adev)514c6b6a421SHawking Zhang static void nv_program_aspm(struct amdgpu_device *adev)
515c6b6a421SHawking Zhang {
5162b072442SKai-Heng Feng 	if (!amdgpu_device_should_use_aspm(adev) || !amdgpu_device_aspm_support_quirk())
517c6b6a421SHawking Zhang 		return;
518c6b6a421SHawking Zhang 
5193273f8b9SKenneth Feng 	if (!(adev->flags & AMD_IS_APU) &&
520e1edaeafSLikun Gao 	    (adev->nbio.funcs->program_aspm))
521e1edaeafSLikun Gao 		adev->nbio.funcs->program_aspm(adev);
522e1edaeafSLikun Gao 
523c6b6a421SHawking Zhang }
524c6b6a421SHawking Zhang 
525*939a392fSRan Sun const struct amdgpu_ip_block_version nv_common_ip_block = {
526c6b6a421SHawking Zhang 	.type = AMD_IP_BLOCK_TYPE_COMMON,
527c6b6a421SHawking Zhang 	.major = 1,
528c6b6a421SHawking Zhang 	.minor = 0,
529c6b6a421SHawking Zhang 	.rev = 0,
530c6b6a421SHawking Zhang 	.funcs = &nv_common_ip_funcs,
531c6b6a421SHawking Zhang };
532c6b6a421SHawking Zhang 
nv_set_virt_ops(struct amdgpu_device * adev)533c1299461SWenhui Sheng void nv_set_virt_ops(struct amdgpu_device *adev)
534c1299461SWenhui Sheng {
535c1299461SWenhui Sheng 	adev->virt.ops = &xgpu_nv_virt_ops;
536c1299461SWenhui Sheng }
537c1299461SWenhui Sheng 
nv_need_full_reset(struct amdgpu_device * adev)538c6b6a421SHawking Zhang static bool nv_need_full_reset(struct amdgpu_device *adev)
539c6b6a421SHawking Zhang {
540c6b6a421SHawking Zhang 	return true;
541c6b6a421SHawking Zhang }
542c6b6a421SHawking Zhang 
nv_need_reset_on_init(struct amdgpu_device * adev)543c6b6a421SHawking Zhang static bool nv_need_reset_on_init(struct amdgpu_device *adev)
544c6b6a421SHawking Zhang {
545c6b6a421SHawking Zhang 	u32 sol_reg;
546c6b6a421SHawking Zhang 
547c6b6a421SHawking Zhang 	if (adev->flags & AMD_IS_APU)
548c6b6a421SHawking Zhang 		return false;
549c6b6a421SHawking Zhang 
550c6b6a421SHawking Zhang 	/* Check sOS sign of life register to confirm sys driver and sOS
551c6b6a421SHawking Zhang 	 * are already been loaded.
552c6b6a421SHawking Zhang 	 */
553c6b6a421SHawking Zhang 	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
554c6b6a421SHawking Zhang 	if (sol_reg)
555c6b6a421SHawking Zhang 		return true;
5563967ae6dSAlex Deucher 
557c6b6a421SHawking Zhang 	return false;
558c6b6a421SHawking Zhang }
559c6b6a421SHawking Zhang 
nv_init_doorbell_index(struct amdgpu_device * adev)560c6b6a421SHawking Zhang static void nv_init_doorbell_index(struct amdgpu_device *adev)
561c6b6a421SHawking Zhang {
562c6b6a421SHawking Zhang 	adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
563c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
564c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
565c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
566c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
567c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
568c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
569c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
570c6b6a421SHawking Zhang 	adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
571c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
572c6b6a421SHawking Zhang 	adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
573c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
574c6b6a421SHawking Zhang 	adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
575fd0ed91aSJack Xiao 	adev->doorbell_index.gfx_userqueue_start =
576fd0ed91aSJack Xiao 		AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START;
577fd0ed91aSJack Xiao 	adev->doorbell_index.gfx_userqueue_end =
578fd0ed91aSJack Xiao 		AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END;
579b608e785SJack Xiao 	adev->doorbell_index.mes_ring0 = AMDGPU_NAVI10_DOORBELL_MES_RING0;
580b608e785SJack Xiao 	adev->doorbell_index.mes_ring1 = AMDGPU_NAVI10_DOORBELL_MES_RING1;
581c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
582c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
583157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2;
584157e72e8SLikun Gao 	adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3;
585c6b6a421SHawking Zhang 	adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
586c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
587c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
588c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
589c6b6a421SHawking Zhang 	adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
590c6b6a421SHawking Zhang 	adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
591c6b6a421SHawking Zhang 	adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
592c6b6a421SHawking Zhang 
593c6b6a421SHawking Zhang 	adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
594c6b6a421SHawking Zhang 	adev->doorbell_index.sdma_doorbell_range = 20;
595c6b6a421SHawking Zhang }
596c6b6a421SHawking Zhang 
nv_pre_asic_init(struct amdgpu_device * adev)597a7173731SAlex Deucher static void nv_pre_asic_init(struct amdgpu_device *adev)
598a7173731SAlex Deucher {
599a7173731SAlex Deucher }
600a7173731SAlex Deucher 
nv_update_umd_stable_pstate(struct amdgpu_device * adev,bool enter)60127747293SEvan Quan static int nv_update_umd_stable_pstate(struct amdgpu_device *adev,
60227747293SEvan Quan 				       bool enter)
60327747293SEvan Quan {
60427747293SEvan Quan 	if (enter)
60586b20703SLe Ma 		amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
60627747293SEvan Quan 	else
60786b20703SLe Ma 		amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
60827747293SEvan Quan 
60927747293SEvan Quan 	if (adev->gfx.funcs->update_perfmon_mgcg)
61027747293SEvan Quan 		adev->gfx.funcs->update_perfmon_mgcg(adev, !enter);
61127747293SEvan Quan 
6123273f8b9SKenneth Feng 	if (!(adev->flags & AMD_IS_APU) &&
613d01899d3SMario Limonciello 	    (adev->nbio.funcs->enable_aspm) &&
614d01899d3SMario Limonciello 	     amdgpu_device_should_use_aspm(adev))
61527747293SEvan Quan 		adev->nbio.funcs->enable_aspm(adev, !enter);
61627747293SEvan Quan 
61727747293SEvan Quan 	return 0;
61827747293SEvan Quan }
61927747293SEvan Quan 
620*939a392fSRan Sun static const struct amdgpu_asic_funcs nv_asic_funcs = {
621c6b6a421SHawking Zhang 	.read_disabled_bios = &nv_read_disabled_bios,
62204022982SHawking Zhang 	.read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
623c6b6a421SHawking Zhang 	.read_register = &nv_read_register,
624c6b6a421SHawking Zhang 	.reset = &nv_asic_reset,
6252ddc6c3eSAlex Deucher 	.reset_method = &nv_asic_reset_method,
626c6b6a421SHawking Zhang 	.get_xclk = &nv_get_xclk,
627c6b6a421SHawking Zhang 	.set_uvd_clocks = &nv_set_uvd_clocks,
628c6b6a421SHawking Zhang 	.set_vce_clocks = &nv_set_vce_clocks,
629c6b6a421SHawking Zhang 	.get_config_memsize = &nv_get_config_memsize,
630c6b6a421SHawking Zhang 	.init_doorbell_index = &nv_init_doorbell_index,
631c6b6a421SHawking Zhang 	.need_full_reset = &nv_need_full_reset,
632c6b6a421SHawking Zhang 	.need_reset_on_init = &nv_need_reset_on_init,
63336f3f375SLijo Lazar 	.get_pcie_replay_count = &amdgpu_nbio_get_pcie_replay_count,
634181e772fSEvan Quan 	.supports_baco = &amdgpu_dpm_is_baco_supported,
635a7173731SAlex Deucher 	.pre_asic_init = &nv_pre_asic_init,
63627747293SEvan Quan 	.update_umd_stable_pstate = &nv_update_umd_stable_pstate,
6373b246e8bSAlex Deucher 	.query_video_codecs = &nv_query_video_codecs,
638c6b6a421SHawking Zhang };
639c6b6a421SHawking Zhang 
nv_common_early_init(void * handle)640c6b6a421SHawking Zhang static int nv_common_early_init(void *handle)
641c6b6a421SHawking Zhang {
642923c087aSYong Zhao #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
643c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
644c6b6a421SHawking Zhang 
645d3a21f7eSFelix Kuehling 	if (!amdgpu_sriov_vf(adev)) {
646923c087aSYong Zhao 		adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
647923c087aSYong Zhao 		adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
648d3a21f7eSFelix Kuehling 	}
649c6b6a421SHawking Zhang 	adev->smc_rreg = NULL;
650c6b6a421SHawking Zhang 	adev->smc_wreg = NULL;
65165ba96e9SHawking Zhang 	adev->pcie_rreg = &amdgpu_device_indirect_rreg;
65265ba96e9SHawking Zhang 	adev->pcie_wreg = &amdgpu_device_indirect_wreg;
65365ba96e9SHawking Zhang 	adev->pcie_rreg64 = &amdgpu_device_indirect_rreg64;
65465ba96e9SHawking Zhang 	adev->pcie_wreg64 = &amdgpu_device_indirect_wreg64;
65586700a40SXiaojian Du 	adev->pciep_rreg = amdgpu_device_pcie_port_rreg;
65686700a40SXiaojian Du 	adev->pciep_wreg = amdgpu_device_pcie_port_wreg;
657c6b6a421SHawking Zhang 
658c6b6a421SHawking Zhang 	/* TODO: will add them during VCN v2 implementation */
659c6b6a421SHawking Zhang 	adev->uvd_ctx_rreg = NULL;
660c6b6a421SHawking Zhang 	adev->uvd_ctx_wreg = NULL;
661c6b6a421SHawking Zhang 
662c6b6a421SHawking Zhang 	adev->didt_rreg = &nv_didt_rreg;
663c6b6a421SHawking Zhang 	adev->didt_wreg = &nv_didt_wreg;
664c6b6a421SHawking Zhang 
665c6b6a421SHawking Zhang 	adev->asic_funcs = &nv_asic_funcs;
666c6b6a421SHawking Zhang 
667dabc114eSHawking Zhang 	adev->rev_id = amdgpu_device_get_rev_id(adev);
668c6b6a421SHawking Zhang 	adev->external_rev_id = 0xff;
6693e67f4f2SAlex Deucher 	/* TODO: split the GC and PG flags based on the relevant IP version for which
6703e67f4f2SAlex Deucher 	 * they are relevant.
6713e67f4f2SAlex Deucher 	 */
6721d789535SAlex Deucher 	switch (adev->ip_versions[GC_HWIP][0]) {
6733e67f4f2SAlex Deucher 	case IP_VERSION(10, 1, 10):
674c6b6a421SHawking Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
675c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
676c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_IH_CG |
677c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
678c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_HDP_LS |
679c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_MGCG |
680c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_SDMA_LS |
681c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_MGCG |
682c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_MC_LS |
683c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
684c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
685c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
686099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
687c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_MGCG |
688c6b6a421SHawking Zhang 			AMD_CG_SUPPORT_BIF_LS;
689157710eaSLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
690c12d410fSHuang Rui 			AMD_PG_SUPPORT_VCN_DPG |
691099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
692a201b6acSHuang Rui 			AMD_PG_SUPPORT_ATHUB;
693c6b6a421SHawking Zhang 		adev->external_rev_id = adev->rev_id + 0x1;
694c6b6a421SHawking Zhang 		break;
6953e67f4f2SAlex Deucher 	case IP_VERSION(10, 1, 1):
696d0c39f8cSXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
697d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
698d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
699d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
700d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
701d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
702d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
703d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
704d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
705d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
706d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
707d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_VCN_MGCG |
708099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG |
709d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_MGCG |
710d0c39f8cSXiaojie Yuan 			AMD_CG_SUPPORT_BIF_LS;
7110377b088SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
712099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
7130377b088SXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG;
71435ef88faStiancyin 		adev->external_rev_id = adev->rev_id + 20;
7155e71e011SXiaojie Yuan 		break;
7163e67f4f2SAlex Deucher 	case IP_VERSION(10, 1, 2):
717dca009e7SXiaojie Yuan 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
718dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_MGLS |
719dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CGCG |
720dca009e7SXiaojie Yuan 			AMD_CG_SUPPORT_GFX_CP_LS |
7215211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_GFX_RLC_LS |
722fbe0bc57SXiaojie Yuan 			AMD_CG_SUPPORT_IH_CG |
7235211c37aSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_MGCG |
724358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_HDP_LS |
725358ab97fSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_MGCG |
7268b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_SDMA_LS |
7278b797b3dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_MGCG |
728ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_MC_LS |
729ca51678dSXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_MGCG |
73065872e59SXiaojie Yuan 			AMD_CG_SUPPORT_ATHUB_LS |
731099d66e4SLeo Liu 			AMD_CG_SUPPORT_VCN_MGCG |
732099d66e4SLeo Liu 			AMD_CG_SUPPORT_JPEG_MGCG;
733c1653ea0SXiaojie Yuan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
7345ef3b8acSXiaojie Yuan 			AMD_PG_SUPPORT_VCN_DPG |
735099d66e4SLeo Liu 			AMD_PG_SUPPORT_JPEG |
7361b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB;
737df5e984cSTiecheng Zhou 		/* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
738df5e984cSTiecheng Zhou 		 * as a consequence, the rev_id and external_rev_id are wrong.
739df5e984cSTiecheng Zhou 		 * workaround it by hardcoding rev_id to 0 (default value).
740df5e984cSTiecheng Zhou 		 */
741df5e984cSTiecheng Zhou 		if (amdgpu_sriov_vf(adev))
742df5e984cSTiecheng Zhou 			adev->rev_id = 0;
74374b5e509SXiaojie Yuan 		adev->external_rev_id = adev->rev_id + 0xa;
74474b5e509SXiaojie Yuan 		break;
7453e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 0):
74600194defSLikun Gao 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
74700194defSLikun Gao 			AMD_CG_SUPPORT_GFX_CGCG |
7481d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
74900194defSLikun Gao 			AMD_CG_SUPPORT_GFX_3D_CGCG |
75098f8ea29SLikun Gao 			AMD_CG_SUPPORT_MC_MGCG |
75100194defSLikun Gao 			AMD_CG_SUPPORT_VCN_MGCG |
752ca36461fSKenneth Feng 			AMD_CG_SUPPORT_JPEG_MGCG |
753ca36461fSKenneth Feng 			AMD_CG_SUPPORT_HDP_MGCG |
7543a32c25aSKenneth Feng 			AMD_CG_SUPPORT_HDP_LS |
755bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_IH_CG |
756bcc8367fSKenneth Feng 			AMD_CG_SUPPORT_MC_LS;
757b467c4f5SLeo Liu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
758d00b0fa9SBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
759b794616dSKenneth Feng 			AMD_PG_SUPPORT_JPEG |
7601b0443b1SLikun Gao 			AMD_PG_SUPPORT_ATHUB |
7611b0443b1SLikun Gao 			AMD_PG_SUPPORT_MMHUB;
762c45fbe1bSJack Zhang 		if (amdgpu_sriov_vf(adev)) {
763c45fbe1bSJack Zhang 			/* hypervisor control CG and PG enablement */
764c45fbe1bSJack Zhang 			adev->cg_flags = 0;
765c45fbe1bSJack Zhang 			adev->pg_flags = 0;
766c45fbe1bSJack Zhang 		}
767117910edSLikun Gao 		adev->external_rev_id = adev->rev_id + 0x28;
768117910edSLikun Gao 		break;
7693e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 2):
77040582e67SJiansong Chen 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
77140582e67SJiansong Chen 			AMD_CG_SUPPORT_GFX_CGCG |
7721d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
77340582e67SJiansong Chen 			AMD_CG_SUPPORT_GFX_3D_CGCG |
77440582e67SJiansong Chen 			AMD_CG_SUPPORT_VCN_MGCG |
77592c73756SJiansong Chen 			AMD_CG_SUPPORT_JPEG_MGCG |
77692c73756SJiansong Chen 			AMD_CG_SUPPORT_MC_MGCG |
7774759f887SJiansong Chen 			AMD_CG_SUPPORT_MC_LS |
7784759f887SJiansong Chen 			AMD_CG_SUPPORT_HDP_MGCG |
77985e7151bSJiansong Chen 			AMD_CG_SUPPORT_HDP_LS |
78085e7151bSJiansong Chen 			AMD_CG_SUPPORT_IH_CG;
781c6e9dd0eSBoyuan Zhang 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
78200740df9SBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
78347fc894aSJiansong Chen 			AMD_PG_SUPPORT_JPEG |
78447fc894aSJiansong Chen 			AMD_PG_SUPPORT_ATHUB |
78547fc894aSJiansong Chen 			AMD_PG_SUPPORT_MMHUB;
786543aa259SJiansong Chen 		adev->external_rev_id = adev->rev_id + 0x32;
787543aa259SJiansong Chen 		break;
7883e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 1):
78951a7e938SJinzhou.Su 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
79051a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_MGLS |
79151a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_CP_LS |
79251a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_RLC_LS |
79351a7e938SJinzhou.Su 			AMD_CG_SUPPORT_GFX_CGCG |
794ac0dc4c5SHuang Rui 			AMD_CG_SUPPORT_GFX_CGLS |
795ac0dc4c5SHuang Rui 			AMD_CG_SUPPORT_GFX_3D_CGCG |
79607f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_GFX_3D_CGLS |
7970ebce667SJinzhou.Su 			AMD_CG_SUPPORT_MC_MGCG |
7980ebce667SJinzhou.Su 			AMD_CG_SUPPORT_MC_LS |
799a3964ec4SJinzhou.Su 			AMD_CG_SUPPORT_GFX_FGCG |
80007f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
801ef9bcfdeSJinzhou Su 			AMD_CG_SUPPORT_SDMA_MGCG |
802ec0f72cbSJinzhou Su 			AMD_CG_SUPPORT_SDMA_LS |
80307f9c22fSBoyuan Zhang 			AMD_CG_SUPPORT_JPEG_MGCG;
80407f9c22fSBoyuan Zhang 		adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
80507f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN |
80607f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
80707f9c22fSBoyuan Zhang 			AMD_PG_SUPPORT_JPEG;
808c345c89bSHuang Rui 		if (adev->apu_flags & AMD_APU_IS_VANGOGH)
809026570e6SHuang Rui 			adev->external_rev_id = adev->rev_id + 0x01;
810026570e6SHuang Rui 		break;
8113e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 4):
812583e5a5eSTao Zhou 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
813583e5a5eSTao Zhou 			AMD_CG_SUPPORT_GFX_CGCG |
8141d712be9SKenneth Feng 			AMD_CG_SUPPORT_GFX_CGLS |
815583e5a5eSTao Zhou 			AMD_CG_SUPPORT_GFX_3D_CGCG |
816583e5a5eSTao Zhou 			AMD_CG_SUPPORT_VCN_MGCG |
817135333a0STao Zhou 			AMD_CG_SUPPORT_JPEG_MGCG |
818135333a0STao Zhou 			AMD_CG_SUPPORT_MC_MGCG |
8192c70c332STao Zhou 			AMD_CG_SUPPORT_MC_LS |
8202c70c332STao Zhou 			AMD_CG_SUPPORT_HDP_MGCG |
8218e3bfb99STao Zhou 			AMD_CG_SUPPORT_HDP_LS |
8228e3bfb99STao Zhou 			AMD_CG_SUPPORT_IH_CG;
823d5bc1579SJames Zhu 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
824cc6161aaSJames Zhu 			AMD_PG_SUPPORT_VCN_DPG |
82573da8e86STao Zhou 			AMD_PG_SUPPORT_JPEG |
82673da8e86STao Zhou 			AMD_PG_SUPPORT_ATHUB |
82773da8e86STao Zhou 			AMD_PG_SUPPORT_MMHUB;
828550c58e0STao Zhou 		adev->external_rev_id = adev->rev_id + 0x3c;
829550c58e0STao Zhou 		break;
8303e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 5):
831bc6bd46bSTao Zhou 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
832bc6bd46bSTao Zhou 			AMD_CG_SUPPORT_GFX_CGCG |
833d69d278fSTao Zhou 			AMD_CG_SUPPORT_GFX_CGLS |
8345d36b865STao Zhou 			AMD_CG_SUPPORT_GFX_3D_CGCG |
8355d36b865STao Zhou 			AMD_CG_SUPPORT_MC_MGCG |
836170c193fSTao Zhou 			AMD_CG_SUPPORT_MC_LS |
837170c193fSTao Zhou 			AMD_CG_SUPPORT_HDP_MGCG |
838a764bef3STao Zhou 			AMD_CG_SUPPORT_HDP_LS |
839e47e4c0eSVeerabadhran Gopalakrishnan 			AMD_CG_SUPPORT_IH_CG |
840e47e4c0eSVeerabadhran Gopalakrishnan 			AMD_CG_SUPPORT_VCN_MGCG;
841f703d4b6SVeerabadhran Gopalakrishnan 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
842147de218STao Zhou 			AMD_PG_SUPPORT_VCN_DPG |
843147de218STao Zhou 			AMD_PG_SUPPORT_ATHUB |
844147de218STao Zhou 			AMD_PG_SUPPORT_MMHUB;
8458573035aSChengming Gui 		adev->external_rev_id = adev->rev_id + 0x46;
8468573035aSChengming Gui 		break;
8473e67f4f2SAlex Deucher 	case IP_VERSION(10, 3, 3):
8489c6c48e6SAaron Liu 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
8499c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_MGLS |
8509c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CGCG |
8519c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CGLS |
8529c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_3D_CGCG |
8539c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_3D_CGLS |
8549c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_RLC_LS |
8559c6c48e6SAaron Liu 			AMD_CG_SUPPORT_GFX_CP_LS |
85683ae09b5SAaron Liu 			AMD_CG_SUPPORT_GFX_FGCG |
85783ae09b5SAaron Liu 			AMD_CG_SUPPORT_MC_MGCG |
858f1e9aa65SAaron Liu 			AMD_CG_SUPPORT_MC_LS |
8596bd95572SAaron Liu 			AMD_CG_SUPPORT_SDMA_LS |
8606bd95572SAaron Liu 			AMD_CG_SUPPORT_HDP_MGCG |
861b7dd14c7SAaron Liu 			AMD_CG_SUPPORT_HDP_LS |
862b7dd14c7SAaron Liu 			AMD_CG_SUPPORT_ATHUB_MGCG |
863db72c3faSAaron Liu 			AMD_CG_SUPPORT_ATHUB_LS |
864948b1216SAaron Liu 			AMD_CG_SUPPORT_IH_CG |
865948b1216SAaron Liu 			AMD_CG_SUPPORT_VCN_MGCG |
866f05f4fe6SPrike Liang 			AMD_CG_SUPPORT_JPEG_MGCG |
867f05f4fe6SPrike Liang 			AMD_CG_SUPPORT_SDMA_MGCG;
86854f4f6f3SJames Zhu 		adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
869948b1216SAaron Liu 			AMD_PG_SUPPORT_VCN |
870948b1216SAaron Liu 			AMD_PG_SUPPORT_VCN_DPG |
871948b1216SAaron Liu 			AMD_PG_SUPPORT_JPEG;
872e97c8d86SAaron Liu 		if (adev->pdev->device == 0x1681)
8735efacdf0SAaron Liu 			adev->external_rev_id = 0x20;
874e97c8d86SAaron Liu 		else
875e7990721SAaron Liu 			adev->external_rev_id = adev->rev_id + 0x01;
876e7990721SAaron Liu 		break;
8773e67f4f2SAlex Deucher 	case IP_VERSION(10, 1, 3):
878f9ed188dSLang Yu 	case IP_VERSION(10, 1, 4):
879b515937bSTao Zhou 		adev->cg_flags = 0;
880b515937bSTao Zhou 		adev->pg_flags = 0;
881b515937bSTao Zhou 		adev->external_rev_id = adev->rev_id + 0x82;
882b515937bSTao Zhou 		break;
8831957f27dSYifan Zhang 	case IP_VERSION(10, 3, 6):
88450e14a62SYifan Zhang 		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
88550e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_MGLS |
88650e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_CGCG |
88750e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_CGLS |
88850e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_3D_CGCG |
88950e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_3D_CGLS |
89050e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_RLC_LS |
89150e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_CP_LS |
89250e14a62SYifan Zhang 			AMD_CG_SUPPORT_GFX_FGCG |
89350e14a62SYifan Zhang 			AMD_CG_SUPPORT_MC_MGCG |
89450e14a62SYifan Zhang 			AMD_CG_SUPPORT_MC_LS |
89550e14a62SYifan Zhang 			AMD_CG_SUPPORT_SDMA_LS |
89650e14a62SYifan Zhang 			AMD_CG_SUPPORT_HDP_MGCG |
89750e14a62SYifan Zhang 			AMD_CG_SUPPORT_HDP_LS |
89850e14a62SYifan Zhang 			AMD_CG_SUPPORT_ATHUB_MGCG |
89950e14a62SYifan Zhang 			AMD_CG_SUPPORT_ATHUB_LS |
90087b5e77fSBoyuan Zhang 			AMD_CG_SUPPORT_IH_CG |
90187b5e77fSBoyuan Zhang 			AMD_CG_SUPPORT_VCN_MGCG |
90287b5e77fSBoyuan Zhang 			AMD_CG_SUPPORT_JPEG_MGCG;
90387b5e77fSBoyuan Zhang 		adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
90487b5e77fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN |
90587b5e77fSBoyuan Zhang 			AMD_PG_SUPPORT_VCN_DPG |
90687b5e77fSBoyuan Zhang 			AMD_PG_SUPPORT_JPEG;
9071957f27dSYifan Zhang 		adev->external_rev_id = adev->rev_id + 0x01;
9081957f27dSYifan Zhang 		break;
909b67f00e0SPrike Liang 	case IP_VERSION(10, 3, 7):
9109e148e8cSPrike Liang 		adev->cg_flags =  AMD_CG_SUPPORT_GFX_MGCG |
9119e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_MGLS |
9129e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_CGCG |
9139e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_CGLS |
9149e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_3D_CGCG |
9159e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_3D_CGLS |
9169e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_RLC_LS |
9179e148e8cSPrike Liang 			AMD_CG_SUPPORT_GFX_CP_LS |
9189a1358bbSPrike Liang 			AMD_CG_SUPPORT_GFX_FGCG |
9199a1358bbSPrike Liang 			AMD_CG_SUPPORT_MC_MGCG |
9209a1358bbSPrike Liang 			AMD_CG_SUPPORT_MC_LS |
9219a1358bbSPrike Liang 			AMD_CG_SUPPORT_SDMA_LS |
9229a1358bbSPrike Liang 			AMD_CG_SUPPORT_HDP_MGCG |
9239a1358bbSPrike Liang 			AMD_CG_SUPPORT_HDP_LS |
9249a1358bbSPrike Liang 			AMD_CG_SUPPORT_ATHUB_MGCG |
9259a1358bbSPrike Liang 			AMD_CG_SUPPORT_ATHUB_LS |
9269a1358bbSPrike Liang 			AMD_CG_SUPPORT_IH_CG |
9279a1358bbSPrike Liang 			AMD_CG_SUPPORT_VCN_MGCG |
928f05f4fe6SPrike Liang 			AMD_CG_SUPPORT_JPEG_MGCG |
929f05f4fe6SPrike Liang 			AMD_CG_SUPPORT_SDMA_MGCG;
93035c27d95SSathishkumar S 		adev->pg_flags = AMD_PG_SUPPORT_VCN |
93135c27d95SSathishkumar S 			AMD_PG_SUPPORT_VCN_DPG |
932fabe1753SPrike Liang 			AMD_PG_SUPPORT_JPEG |
933fabe1753SPrike Liang 			AMD_PG_SUPPORT_GFX_PG;
934b67f00e0SPrike Liang 		adev->external_rev_id = adev->rev_id + 0x01;
935b67f00e0SPrike Liang 		break;
936c6b6a421SHawking Zhang 	default:
937c6b6a421SHawking Zhang 		/* FIXME: not supported yet */
938c6b6a421SHawking Zhang 		return -EINVAL;
939c6b6a421SHawking Zhang 	}
940c6b6a421SHawking Zhang 
9417bd939d0SLikun GAO 	if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
9427bd939d0SLikun GAO 		adev->pg_flags &= ~(AMD_PG_SUPPORT_VCN |
9437bd939d0SLikun GAO 				    AMD_PG_SUPPORT_VCN_DPG |
9447bd939d0SLikun GAO 				    AMD_PG_SUPPORT_JPEG);
9457bd939d0SLikun GAO 
946b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev)) {
947b05b6903SJiange Zhao 		amdgpu_virt_init_setting(adev);
948b05b6903SJiange Zhao 		xgpu_nv_mailbox_set_irq_funcs(adev);
949b05b6903SJiange Zhao 	}
950b05b6903SJiange Zhao 
951c6b6a421SHawking Zhang 	return 0;
952c6b6a421SHawking Zhang }
953c6b6a421SHawking Zhang 
nv_common_late_init(void * handle)954c6b6a421SHawking Zhang static int nv_common_late_init(void *handle)
955c6b6a421SHawking Zhang {
956b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
957b05b6903SJiange Zhao 
958ed9d2053SBokun Zhang 	if (amdgpu_sriov_vf(adev)) {
959b05b6903SJiange Zhao 		xgpu_nv_mailbox_get_irq(adev);
96038433412SAlex Deucher 		if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) {
961ed9d2053SBokun Zhang 			amdgpu_virt_update_sriov_video_codec(adev,
96238433412SAlex Deucher 							     sriov_sc_video_codecs_encode_array,
96338433412SAlex Deucher 							     ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
96438433412SAlex Deucher 							     sriov_sc_video_codecs_decode_array_vcn1,
96538433412SAlex Deucher 							     ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1));
96638433412SAlex Deucher 		} else {
96738433412SAlex Deucher 			amdgpu_virt_update_sriov_video_codec(adev,
96838433412SAlex Deucher 							     sriov_sc_video_codecs_encode_array,
96938433412SAlex Deucher 							     ARRAY_SIZE(sriov_sc_video_codecs_encode_array),
97084b31d48SAlex Deucher 							     sriov_sc_video_codecs_decode_array_vcn0,
97184b31d48SAlex Deucher 							     ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0));
97238433412SAlex Deucher 		}
973ed9d2053SBokun Zhang 	}
974b05b6903SJiange Zhao 
9751c312e81SShane Xiao 	/* Enable selfring doorbell aperture late because doorbell BAR
9761c312e81SShane Xiao 	 * aperture will change if resize BAR successfully in gmc sw_init.
9771c312e81SShane Xiao 	 */
9781c312e81SShane Xiao 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, true);
9791c312e81SShane Xiao 
980c6b6a421SHawking Zhang 	return 0;
981c6b6a421SHawking Zhang }
982c6b6a421SHawking Zhang 
nv_common_sw_init(void * handle)983c6b6a421SHawking Zhang static int nv_common_sw_init(void *handle)
984c6b6a421SHawking Zhang {
985b05b6903SJiange Zhao 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
986b05b6903SJiange Zhao 
987b05b6903SJiange Zhao 	if (amdgpu_sriov_vf(adev))
988b05b6903SJiange Zhao 		xgpu_nv_mailbox_add_irq_id(adev);
989b05b6903SJiange Zhao 
990c6b6a421SHawking Zhang 	return 0;
991c6b6a421SHawking Zhang }
992c6b6a421SHawking Zhang 
nv_common_sw_fini(void * handle)993c6b6a421SHawking Zhang static int nv_common_sw_fini(void *handle)
994c6b6a421SHawking Zhang {
995c6b6a421SHawking Zhang 	return 0;
996c6b6a421SHawking Zhang }
997c6b6a421SHawking Zhang 
nv_common_hw_init(void * handle)998c6b6a421SHawking Zhang static int nv_common_hw_init(void *handle)
999c6b6a421SHawking Zhang {
1000c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1001c6b6a421SHawking Zhang 
10025a5da8aeSEvan Quan 	if (adev->nbio.funcs->apply_lc_spc_mode_wa)
10035a5da8aeSEvan Quan 		adev->nbio.funcs->apply_lc_spc_mode_wa(adev);
10045a5da8aeSEvan Quan 
1005adcf949eSEvan Quan 	if (adev->nbio.funcs->apply_l1_link_width_reconfig_wa)
1006adcf949eSEvan Quan 		adev->nbio.funcs->apply_l1_link_width_reconfig_wa(adev);
1007adcf949eSEvan Quan 
1008c6b6a421SHawking Zhang 	/* enable aspm */
1009c6b6a421SHawking Zhang 	nv_program_aspm(adev);
1010c6b6a421SHawking Zhang 	/* setup nbio registers */
1011bebc0762SHawking Zhang 	adev->nbio.funcs->init_registers(adev);
1012923c087aSYong Zhao 	/* remap HDP registers to a hole in mmio space,
1013923c087aSYong Zhao 	 * for the purpose of expose those registers
1014923c087aSYong Zhao 	 * to process space
1015923c087aSYong Zhao 	 */
1016d3a21f7eSFelix Kuehling 	if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev))
1017923c087aSYong Zhao 		adev->nbio.funcs->remap_hdp_registers(adev);
1018c6b6a421SHawking Zhang 	/* enable the doorbell aperture */
10191c312e81SShane Xiao 	adev->nbio.funcs->enable_doorbell_aperture(adev, true);
1020c6b6a421SHawking Zhang 
1021c6b6a421SHawking Zhang 	return 0;
1022c6b6a421SHawking Zhang }
1023c6b6a421SHawking Zhang 
nv_common_hw_fini(void * handle)1024c6b6a421SHawking Zhang static int nv_common_hw_fini(void *handle)
1025c6b6a421SHawking Zhang {
1026c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1027c6b6a421SHawking Zhang 
10281c312e81SShane Xiao 	/* Disable the doorbell aperture and selfring doorbell aperture
10291c312e81SShane Xiao 	 * separately in hw_fini because nv_enable_doorbell_aperture
10301c312e81SShane Xiao 	 * has been removed and there is no need to delay disabling
10311c312e81SShane Xiao 	 * selfring doorbell.
10321c312e81SShane Xiao 	 */
10331c312e81SShane Xiao 	adev->nbio.funcs->enable_doorbell_aperture(adev, false);
10341c312e81SShane Xiao 	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, false);
1035c6b6a421SHawking Zhang 
1036c6b6a421SHawking Zhang 	return 0;
1037c6b6a421SHawking Zhang }
1038c6b6a421SHawking Zhang 
nv_common_suspend(void * handle)1039c6b6a421SHawking Zhang static int nv_common_suspend(void *handle)
1040c6b6a421SHawking Zhang {
1041c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1042c6b6a421SHawking Zhang 
1043c6b6a421SHawking Zhang 	return nv_common_hw_fini(adev);
1044c6b6a421SHawking Zhang }
1045c6b6a421SHawking Zhang 
nv_common_resume(void * handle)1046c6b6a421SHawking Zhang static int nv_common_resume(void *handle)
1047c6b6a421SHawking Zhang {
1048c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1049c6b6a421SHawking Zhang 
1050c6b6a421SHawking Zhang 	return nv_common_hw_init(adev);
1051c6b6a421SHawking Zhang }
1052c6b6a421SHawking Zhang 
nv_common_is_idle(void * handle)1053c6b6a421SHawking Zhang static bool nv_common_is_idle(void *handle)
1054c6b6a421SHawking Zhang {
1055c6b6a421SHawking Zhang 	return true;
1056c6b6a421SHawking Zhang }
1057c6b6a421SHawking Zhang 
nv_common_wait_for_idle(void * handle)1058c6b6a421SHawking Zhang static int nv_common_wait_for_idle(void *handle)
1059c6b6a421SHawking Zhang {
1060c6b6a421SHawking Zhang 	return 0;
1061c6b6a421SHawking Zhang }
1062c6b6a421SHawking Zhang 
nv_common_soft_reset(void * handle)1063c6b6a421SHawking Zhang static int nv_common_soft_reset(void *handle)
1064c6b6a421SHawking Zhang {
1065c6b6a421SHawking Zhang 	return 0;
1066c6b6a421SHawking Zhang }
1067c6b6a421SHawking Zhang 
nv_common_set_clockgating_state(void * handle,enum amd_clockgating_state state)1068c6b6a421SHawking Zhang static int nv_common_set_clockgating_state(void *handle,
1069c6b6a421SHawking Zhang 					   enum amd_clockgating_state state)
1070c6b6a421SHawking Zhang {
1071c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1072c6b6a421SHawking Zhang 
1073c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
1074c6b6a421SHawking Zhang 		return 0;
1075c6b6a421SHawking Zhang 
10761d789535SAlex Deucher 	switch (adev->ip_versions[NBIO_HWIP][0]) {
10773e67f4f2SAlex Deucher 	case IP_VERSION(2, 3, 0):
10783e67f4f2SAlex Deucher 	case IP_VERSION(2, 3, 1):
10793e67f4f2SAlex Deucher 	case IP_VERSION(2, 3, 2):
10803e67f4f2SAlex Deucher 	case IP_VERSION(3, 3, 0):
10813e67f4f2SAlex Deucher 	case IP_VERSION(3, 3, 1):
10823e67f4f2SAlex Deucher 	case IP_VERSION(3, 3, 2):
10833e67f4f2SAlex Deucher 	case IP_VERSION(3, 3, 3):
1084bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1085a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
1086bebc0762SHawking Zhang 		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1087a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
1088bf087285SLikun Gao 		adev->hdp.funcs->update_clock_gating(adev,
1089a9d4fe2fSNirmoy Das 				state == AMD_CG_STATE_GATE);
10901001f2a1SLikun Gao 		adev->smuio.funcs->update_rom_clock_gating(adev,
10911001f2a1SLikun Gao 				state == AMD_CG_STATE_GATE);
1092c6b6a421SHawking Zhang 		break;
1093c6b6a421SHawking Zhang 	default:
1094c6b6a421SHawking Zhang 		break;
1095c6b6a421SHawking Zhang 	}
1096c6b6a421SHawking Zhang 	return 0;
1097c6b6a421SHawking Zhang }
1098c6b6a421SHawking Zhang 
nv_common_set_powergating_state(void * handle,enum amd_powergating_state state)1099c6b6a421SHawking Zhang static int nv_common_set_powergating_state(void *handle,
1100c6b6a421SHawking Zhang 					   enum amd_powergating_state state)
1101c6b6a421SHawking Zhang {
1102c6b6a421SHawking Zhang 	/* TODO */
1103c6b6a421SHawking Zhang 	return 0;
1104c6b6a421SHawking Zhang }
1105c6b6a421SHawking Zhang 
nv_common_get_clockgating_state(void * handle,u64 * flags)110625faeddcSEvan Quan static void nv_common_get_clockgating_state(void *handle, u64 *flags)
1107c6b6a421SHawking Zhang {
1108c6b6a421SHawking Zhang 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1109c6b6a421SHawking Zhang 
1110c6b6a421SHawking Zhang 	if (amdgpu_sriov_vf(adev))
1111c6b6a421SHawking Zhang 		*flags = 0;
1112c6b6a421SHawking Zhang 
1113bebc0762SHawking Zhang 	adev->nbio.funcs->get_clockgating_state(adev, flags);
1114c6b6a421SHawking Zhang 
1115bf087285SLikun Gao 	adev->hdp.funcs->get_clock_gating_state(adev, flags);
1116c6b6a421SHawking Zhang 
11171001f2a1SLikun Gao 	adev->smuio.funcs->get_clock_gating_state(adev, flags);
11181001f2a1SLikun Gao 
1119c6b6a421SHawking Zhang 	return;
1120c6b6a421SHawking Zhang }
1121c6b6a421SHawking Zhang 
1122c6b6a421SHawking Zhang static const struct amd_ip_funcs nv_common_ip_funcs = {
1123c6b6a421SHawking Zhang 	.name = "nv_common",
1124c6b6a421SHawking Zhang 	.early_init = nv_common_early_init,
1125c6b6a421SHawking Zhang 	.late_init = nv_common_late_init,
1126c6b6a421SHawking Zhang 	.sw_init = nv_common_sw_init,
1127c6b6a421SHawking Zhang 	.sw_fini = nv_common_sw_fini,
1128c6b6a421SHawking Zhang 	.hw_init = nv_common_hw_init,
1129c6b6a421SHawking Zhang 	.hw_fini = nv_common_hw_fini,
1130c6b6a421SHawking Zhang 	.suspend = nv_common_suspend,
1131c6b6a421SHawking Zhang 	.resume = nv_common_resume,
1132c6b6a421SHawking Zhang 	.is_idle = nv_common_is_idle,
1133c6b6a421SHawking Zhang 	.wait_for_idle = nv_common_wait_for_idle,
1134c6b6a421SHawking Zhang 	.soft_reset = nv_common_soft_reset,
1135c6b6a421SHawking Zhang 	.set_clockgating_state = nv_common_set_clockgating_state,
1136c6b6a421SHawking Zhang 	.set_powergating_state = nv_common_set_powergating_state,
1137c6b6a421SHawking Zhang 	.get_clockgating_state = nv_common_get_clockgating_state,
1138c6b6a421SHawking Zhang };
1139