1*e684e654SJames Zhu /*
2*e684e654SJames Zhu  * Copyright 2022 Advanced Micro Devices, Inc.
3*e684e654SJames Zhu  *
4*e684e654SJames Zhu  * Permission is hereby granted, free of charge, to any person obtaining a
5*e684e654SJames Zhu  * copy of this software and associated documentation files (the "Software"),
6*e684e654SJames Zhu  * to deal in the Software without restriction, including without limitation
7*e684e654SJames Zhu  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*e684e654SJames Zhu  * and/or sell copies of the Software, and to permit persons to whom the
9*e684e654SJames Zhu  * Software is furnished to do so, subject to the following conditions:
10*e684e654SJames Zhu  *
11*e684e654SJames Zhu  * The above copyright notice and this permission notice shall be included in
12*e684e654SJames Zhu  * all copies or substantial portions of the Software.
13*e684e654SJames Zhu  *
14*e684e654SJames Zhu  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*e684e654SJames Zhu  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*e684e654SJames Zhu  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*e684e654SJames Zhu  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*e684e654SJames Zhu  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*e684e654SJames Zhu  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*e684e654SJames Zhu  * OTHER DEALINGS IN THE SOFTWARE.
21*e684e654SJames Zhu  *
22*e684e654SJames Zhu  */
23*e684e654SJames Zhu 
24*e684e654SJames Zhu #ifndef __JPEG_V4_0_3_H__
25*e684e654SJames Zhu #define __JPEG_V4_0_3_H__
26*e684e654SJames Zhu 
27*e684e654SJames Zhu #define regUVD_JRBC_EXTERNAL_REG_INTERNAL_OFFSET			0x1bfff
28*e684e654SJames Zhu #define regUVD_JPEG_GPCOM_CMD_INTERNAL_OFFSET				0x404d
29*e684e654SJames Zhu #define regUVD_JPEG_GPCOM_DATA0_INTERNAL_OFFSET				0x404e
30*e684e654SJames Zhu #define regUVD_JPEG_GPCOM_DATA1_INTERNAL_OFFSET				0x404f
31*e684e654SJames Zhu #define regUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW_INTERNAL_OFFSET		0x40ab
32*e684e654SJames Zhu #define regUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH_INTERNAL_OFFSET	0x40ac
33*e684e654SJames Zhu #define regUVD_LMI_JRBC_IB_VMID_INTERNAL_OFFSET				0x40a4
34*e684e654SJames Zhu #define regUVD_LMI_JPEG_VMID_INTERNAL_OFFSET				0x40a6
35*e684e654SJames Zhu #define regUVD_LMI_JRBC_IB_64BIT_BAR_LOW_INTERNAL_OFFSET		0x40b6
36*e684e654SJames Zhu #define regUVD_LMI_JRBC_IB_64BIT_BAR_HIGH_INTERNAL_OFFSET		0x40b7
37*e684e654SJames Zhu #define regUVD_JRBC_IB_SIZE_INTERNAL_OFFSET				0x4082
38*e684e654SJames Zhu #define regUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW_INTERNAL_OFFSET		0x42d4
39*e684e654SJames Zhu #define regUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH_INTERNAL_OFFSET	0x42d5
40*e684e654SJames Zhu #define regUVD_JRBC_RB_COND_RD_TIMER_INTERNAL_OFFSET			0x4085
41*e684e654SJames Zhu #define regUVD_JRBC_RB_REF_DATA_INTERNAL_OFFSET				0x4084
42*e684e654SJames Zhu #define regUVD_JRBC_STATUS_INTERNAL_OFFSET				0x4089
43*e684e654SJames Zhu #define regUVD_JPEG_PITCH_INTERNAL_OFFSET				0x4043
44*e684e654SJames Zhu 
45*e684e654SJames Zhu #define JRBC_DEC_EXTERNAL_REG_WRITE_ADDR				0x18000
46*e684e654SJames Zhu 
47*e684e654SJames Zhu extern const struct amdgpu_ip_block_version jpeg_v4_0_3_ip_block;
48*e684e654SJames Zhu 
49*e684e654SJames Zhu #endif /* __JPEG_V4_0_3_H__ */
50