1f926464eSHawking Zhang /*
2f926464eSHawking Zhang  * Copyright 2022 Advanced Micro Devices, Inc.
3f926464eSHawking Zhang  *
4f926464eSHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5f926464eSHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6f926464eSHawking Zhang  * to deal in the Software without restriction, including without limitation
7f926464eSHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8f926464eSHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9f926464eSHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10f926464eSHawking Zhang  *
11f926464eSHawking Zhang  * The above copyright notice and this permission notice shall be included in
12f926464eSHawking Zhang  * all copies or substantial portions of the Software.
13f926464eSHawking Zhang  *
14f926464eSHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15f926464eSHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16f926464eSHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17f926464eSHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18f926464eSHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19f926464eSHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20f926464eSHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21f926464eSHawking Zhang  *
22f926464eSHawking Zhang  */
23f926464eSHawking Zhang #include "amdgpu.h"
24f926464eSHawking Zhang #include "amdgpu_imu.h"
25*221bb3a9SAlex Deucher #include "imu_v11_0_3.h"
26f926464eSHawking Zhang 
27f926464eSHawking Zhang #include "gc/gc_11_0_3_offset.h"
28f926464eSHawking Zhang #include "gc/gc_11_0_3_sh_mask.h"
29f926464eSHawking Zhang 
30f926464eSHawking Zhang static const struct imu_rlc_ram_golden imu_rlc_ram_golden_11_0_3[] = {
31f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_IO_RD_COMBINE_FLUSH, 0x00055555, 0xe0000000),
32f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_IO_WR_COMBINE_FLUSH, 0x00055555, 0xe0000000),
33f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_DRAM_COMBINE_FLUSH, 0x00555555, 0xe0000000),
34f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_MISC2, 0x00001ffe, 0xe0000000),
35f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_CREDITS, 0x003f3fff, 0xe0000000),
36f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_TAG_RESERVE1, 0x00000000, 0xe0000000),
37f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCC_RESERVE0, 0x00041000, 0xe0000000),
38f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCC_RESERVE1, 0x00000000, 0xe0000000),
39f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCD_RESERVE0, 0x00040000, 0xe0000000),
40f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCD_RESERVE1, 0x00000000, 0xe0000000),
41f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_MISC, 0x00000017, 0xe0000000),
42f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_ENABLE, 0x00000001, 0xe0000000),
43f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_CREDITS, 0x003f3fbf, 0xe0000000),
44f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_TAG_RESERVE0, 0x10200800, 0xe0000000),
45f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_TAG_RESERVE1, 0x00000088, 0xe0000000),
46f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_VCC_RESERVE0, 0x1d041040, 0xe0000000),
47f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_VCC_RESERVE1, 0x80000000, 0xe0000000),
48f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_IO_PRIORITY, 0x88888888, 0xe0000000),
49f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_MAM_CTRL, 0x0000d800, 0xe0000000),
50f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_ARB_FINAL, 0x000007ff, 0xe0000000),
51f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_DRAM_PAGE_BURST, 0x20080200, 0xe0000000),
52f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_SDP_ENABLE, 0x00000001, 0xe0000000),
53f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_PROTECTION_FAULT_CNTL2, 0x00020000, 0xe0000000),
54f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_APT_CNTL, 0x0000000c, 0xe0000000),
55f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_CACHEABLE_DRAM_ADDRESS_END, 0x000fffff, 0xe0000000),
56f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCEA_MISC, 0x0c48bff0, 0xe0000000),
57f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SA_UNIT_DISABLE, 0x00fffc01, 0xe0000000),
58f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_PRIM_CONFIG, 0x000fffe1, 0xe0000000),
59f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_RB_BACKEND_DISABLE, 0xffffff01, 0xe0000000),
60f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xfffe0001, 0x40000000),
61f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xfffe0001, 0x42000000),
62f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xffff0001, 0x44000000),
63f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xffff0001, 0x46000000),
64f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xffff0001, 0x48000000),
65f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_ARRAY_CONFIG, 0xffff0001, 0x4A000000),
66f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCGTS_TCC_DISABLE, 0x00000001, 0x00000000),
67f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_SHADER_RATE_CONFIG, 0x00000001, 0x00000000),
68f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCC_GC_EDC_CONFIG, 0x00000001, 0x00000000),
69f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_MX_L1_TLB_CNTL, 0x00000500, 0xe0000000),
70f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_LOW_ADDR, 0x00000001, 0xe0000000),
71f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_HIGH_ADDR, 0x00000000, 0xe0000000),
72f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_START, 0x00000000, 0xe0000000),
73f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_END, 0x000005ff, 0xe0000000),
74f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_FB_LOCATION_BASE, 0x00006000, 0xe0000000),
75f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_FB_LOCATION_TOP, 0x000065ff, 0xe0000000),
76f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT0_CNTL, 0x00000000, 0xe0000000),
77f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT1_CNTL, 0x00000000, 0xe0000000),
78f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_TOP_OF_DRAM_SLOT1, 0xff800000, 0xe0000000),
79f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_LOWER_TOP_OF_DRAM2, 0x00000001, 0xe0000000),
80f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_UPPER_TOP_OF_DRAM2, 0x00000fff, 0xe0000000),
81f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_PROTECTION_FAULT_CNTL, 0x00001ffc, 0xe0000000),
82f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_MX_L1_TLB_CNTL, 0x00000551, 0xe0000000),
83f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL, 0x00080603, 0xe0000000),
84f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0xe0000000),
85f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL3, 0x00100003, 0xe0000000),
86f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL5, 0x00003fe0, 0xe0000000),
87f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT0_CNTL, 0x00000001, 0xe0000000),
88f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CONTEXT0_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES, 0x00000c00, 0xe0000000),
89f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT1_CNTL, 0x00000001, 0xe0000000),
90f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CONTEXT1_PER_PFVF_PTE_CACHE_FRAGMENT_SIZES, 0x00000c00, 0xe0000000),
91f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x00000444, 0xe0000000),
92f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_0, 0x54105410, 0xe0000000),
93f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_2, 0x76323276, 0xe0000000),
94f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x00000244, 0xe0000000),
95f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCUTCL2_HARVEST_BYPASS_GROUPS, 0x00000006, 0xe0000000),
96f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_APT_CNTL, 0x0000000c, 0xe0000000),
97f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_BASE, 0x00000000, 0xe0000000),
98f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_BOT, 0x00000002, 0xe0000000),
99f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_TOP, 0x00000000, 0xe0000000),
100f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_PROTECTION_FAULT_CNTL2, 0x00020000, 0xe0000000),
101f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regSDMA0_UCODE_SELFLOAD_CONTROL, 0x00000210, 0xe0000000),
102f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regSDMA1_UCODE_SELFLOAD_CONTROL, 0x00000210, 0xe0000000),
103f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCPC_PSP_DEBUG, CPC_PSP_DEBUG__GPA_OVERRIDE_MASK, 0xe0000000),
104f926464eSHawking Zhang 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCPG_PSP_DEBUG, CPG_PSP_DEBUG__GPA_OVERRIDE_MASK, 0xe0000000),
105f926464eSHawking Zhang };
106f926464eSHawking Zhang 
program_rlc_ram_register_setting(struct amdgpu_device * adev,const struct imu_rlc_ram_golden * regs,const u32 array_size)107f926464eSHawking Zhang static void program_rlc_ram_register_setting(struct amdgpu_device *adev,
108f926464eSHawking Zhang 					     const struct imu_rlc_ram_golden *regs,
109f926464eSHawking Zhang 					     const u32 array_size)
110f926464eSHawking Zhang {
111f926464eSHawking Zhang 	const struct imu_rlc_ram_golden *entry;
112f926464eSHawking Zhang 	u32 reg, data;
113f926464eSHawking Zhang 	int i;
114f926464eSHawking Zhang 
115f926464eSHawking Zhang 	for (i = 0; i < array_size; ++i) {
116f926464eSHawking Zhang 		entry = &regs[i];
117f926464eSHawking Zhang 		reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
118f926464eSHawking Zhang 		reg |= entry->addr_mask;
119f926464eSHawking Zhang 
120f926464eSHawking Zhang 		data = entry->data;
121f926464eSHawking Zhang 		if (entry->reg == regGCMC_VM_AGP_BASE)
122f926464eSHawking Zhang 			data = 0x00ffffff;
123f926464eSHawking Zhang 		else if (entry->reg == regGCMC_VM_AGP_TOP)
124f926464eSHawking Zhang 			data = 0x0;
125f926464eSHawking Zhang 		else if (entry->reg == regGCMC_VM_FB_LOCATION_BASE)
126f926464eSHawking Zhang 			data = adev->gmc.vram_start >> 24;
127f926464eSHawking Zhang 		else if (entry->reg == regGCMC_VM_FB_LOCATION_TOP)
128f926464eSHawking Zhang 			data = adev->gmc.vram_end >> 24;
129f926464eSHawking Zhang 
130f926464eSHawking Zhang 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_HIGH, 0);
131f926464eSHawking Zhang 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_LOW, reg);
132f926464eSHawking Zhang 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_DATA, data);
133f926464eSHawking Zhang 	}
134f926464eSHawking Zhang 	//Indicate the latest entry
135f926464eSHawking Zhang 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_HIGH, 0);
136f926464eSHawking Zhang 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_LOW, 0);
137f926464eSHawking Zhang 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_DATA, 0);
138f926464eSHawking Zhang }
139f926464eSHawking Zhang 
imu_v11_0_3_program_rlc_ram(struct amdgpu_device * adev)140f926464eSHawking Zhang void imu_v11_0_3_program_rlc_ram(struct amdgpu_device *adev)
141f926464eSHawking Zhang {
142f926464eSHawking Zhang 	program_rlc_ram_register_setting(adev,
143f926464eSHawking Zhang 					 imu_rlc_ram_golden_11_0_3,
144f926464eSHawking Zhang 					 (const u32)ARRAY_SIZE(imu_rlc_ram_golden_11_0_3));
145f926464eSHawking Zhang }
146