xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c (revision f9c32db1)
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #include <linux/firmware.h>
24 #include <drm/drm_cache.h>
25 #include "amdgpu.h"
26 #include "gmc_v9_0.h"
27 #include "amdgpu_atomfirmware.h"
28 #include "amdgpu_gem.h"
29 
30 #include "hdp/hdp_4_0_offset.h"
31 #include "hdp/hdp_4_0_sh_mask.h"
32 #include "gc/gc_9_0_sh_mask.h"
33 #include "dce/dce_12_0_offset.h"
34 #include "dce/dce_12_0_sh_mask.h"
35 #include "vega10_enum.h"
36 #include "mmhub/mmhub_1_0_offset.h"
37 #include "athub/athub_1_0_offset.h"
38 #include "oss/osssys_4_0_offset.h"
39 
40 #include "soc15.h"
41 #include "soc15_common.h"
42 #include "umc/umc_6_0_sh_mask.h"
43 
44 #include "gfxhub_v1_0.h"
45 #include "mmhub_v1_0.h"
46 #include "gfxhub_v1_1.h"
47 
48 #include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
49 
50 /* add these here since we already include dce12 headers and these are for DCN */
51 #define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION                                                          0x055d
52 #define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX                                                 2
53 #define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH__SHIFT                                        0x0
54 #define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT__SHIFT                                       0x10
55 #define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH_MASK                                          0x00003FFFL
56 #define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT_MASK                                         0x3FFF0000L
57 
58 /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
59 #define AMDGPU_NUM_OF_VMIDS			8
60 
61 static const u32 golden_settings_vega10_hdp[] =
62 {
63 	0xf64, 0x0fffffff, 0x00000000,
64 	0xf65, 0x0fffffff, 0x00000000,
65 	0xf66, 0x0fffffff, 0x00000000,
66 	0xf67, 0x0fffffff, 0x00000000,
67 	0xf68, 0x0fffffff, 0x00000000,
68 	0xf6a, 0x0fffffff, 0x00000000,
69 	0xf6b, 0x0fffffff, 0x00000000,
70 	0xf6c, 0x0fffffff, 0x00000000,
71 	0xf6d, 0x0fffffff, 0x00000000,
72 	0xf6e, 0x0fffffff, 0x00000000,
73 };
74 
75 static const struct soc15_reg_golden golden_settings_mmhub_1_0_0[] =
76 {
77 	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmDAGB1_WRCLI2, 0x00000007, 0xfe5fe0fa),
78 	SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0, 0x00000030, 0x55555565)
79 };
80 
81 static const struct soc15_reg_golden golden_settings_athub_1_0_0[] =
82 {
83 	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL, 0x0000ff00, 0x00000800),
84 	SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL2, 0x00ff00ff, 0x00080008)
85 };
86 
87 /* Ecc related register addresses, (BASE + reg offset) */
88 /* Universal Memory Controller caps (may be fused). */
89 /* UMCCH:UmcLocalCap */
90 #define UMCLOCALCAPS_ADDR0	(0x00014306 + 0x00000000)
91 #define UMCLOCALCAPS_ADDR1	(0x00014306 + 0x00000800)
92 #define UMCLOCALCAPS_ADDR2	(0x00014306 + 0x00001000)
93 #define UMCLOCALCAPS_ADDR3	(0x00014306 + 0x00001800)
94 #define UMCLOCALCAPS_ADDR4	(0x00054306 + 0x00000000)
95 #define UMCLOCALCAPS_ADDR5	(0x00054306 + 0x00000800)
96 #define UMCLOCALCAPS_ADDR6	(0x00054306 + 0x00001000)
97 #define UMCLOCALCAPS_ADDR7	(0x00054306 + 0x00001800)
98 #define UMCLOCALCAPS_ADDR8	(0x00094306 + 0x00000000)
99 #define UMCLOCALCAPS_ADDR9	(0x00094306 + 0x00000800)
100 #define UMCLOCALCAPS_ADDR10	(0x00094306 + 0x00001000)
101 #define UMCLOCALCAPS_ADDR11	(0x00094306 + 0x00001800)
102 #define UMCLOCALCAPS_ADDR12	(0x000d4306 + 0x00000000)
103 #define UMCLOCALCAPS_ADDR13	(0x000d4306 + 0x00000800)
104 #define UMCLOCALCAPS_ADDR14	(0x000d4306 + 0x00001000)
105 #define UMCLOCALCAPS_ADDR15	(0x000d4306 + 0x00001800)
106 
107 /* Universal Memory Controller Channel config. */
108 /* UMCCH:UMC_CONFIG */
109 #define UMCCH_UMC_CONFIG_ADDR0	(0x00014040 + 0x00000000)
110 #define UMCCH_UMC_CONFIG_ADDR1	(0x00014040 + 0x00000800)
111 #define UMCCH_UMC_CONFIG_ADDR2	(0x00014040 + 0x00001000)
112 #define UMCCH_UMC_CONFIG_ADDR3	(0x00014040 + 0x00001800)
113 #define UMCCH_UMC_CONFIG_ADDR4	(0x00054040 + 0x00000000)
114 #define UMCCH_UMC_CONFIG_ADDR5	(0x00054040 + 0x00000800)
115 #define UMCCH_UMC_CONFIG_ADDR6	(0x00054040 + 0x00001000)
116 #define UMCCH_UMC_CONFIG_ADDR7	(0x00054040 + 0x00001800)
117 #define UMCCH_UMC_CONFIG_ADDR8	(0x00094040 + 0x00000000)
118 #define UMCCH_UMC_CONFIG_ADDR9	(0x00094040 + 0x00000800)
119 #define UMCCH_UMC_CONFIG_ADDR10	(0x00094040 + 0x00001000)
120 #define UMCCH_UMC_CONFIG_ADDR11	(0x00094040 + 0x00001800)
121 #define UMCCH_UMC_CONFIG_ADDR12	(0x000d4040 + 0x00000000)
122 #define UMCCH_UMC_CONFIG_ADDR13	(0x000d4040 + 0x00000800)
123 #define UMCCH_UMC_CONFIG_ADDR14	(0x000d4040 + 0x00001000)
124 #define UMCCH_UMC_CONFIG_ADDR15	(0x000d4040 + 0x00001800)
125 
126 /* Universal Memory Controller Channel Ecc config. */
127 /* UMCCH:EccCtrl */
128 #define UMCCH_ECCCTRL_ADDR0	(0x00014053 + 0x00000000)
129 #define UMCCH_ECCCTRL_ADDR1	(0x00014053 + 0x00000800)
130 #define UMCCH_ECCCTRL_ADDR2	(0x00014053 + 0x00001000)
131 #define UMCCH_ECCCTRL_ADDR3	(0x00014053 + 0x00001800)
132 #define UMCCH_ECCCTRL_ADDR4	(0x00054053 + 0x00000000)
133 #define UMCCH_ECCCTRL_ADDR5	(0x00054053 + 0x00000800)
134 #define UMCCH_ECCCTRL_ADDR6	(0x00054053 + 0x00001000)
135 #define UMCCH_ECCCTRL_ADDR7	(0x00054053 + 0x00001800)
136 #define UMCCH_ECCCTRL_ADDR8	(0x00094053 + 0x00000000)
137 #define UMCCH_ECCCTRL_ADDR9	(0x00094053 + 0x00000800)
138 #define UMCCH_ECCCTRL_ADDR10	(0x00094053 + 0x00001000)
139 #define UMCCH_ECCCTRL_ADDR11	(0x00094053 + 0x00001800)
140 #define UMCCH_ECCCTRL_ADDR12	(0x000d4053 + 0x00000000)
141 #define UMCCH_ECCCTRL_ADDR13	(0x000d4053 + 0x00000800)
142 #define UMCCH_ECCCTRL_ADDR14	(0x000d4053 + 0x00001000)
143 #define UMCCH_ECCCTRL_ADDR15	(0x000d4053 + 0x00001800)
144 
145 static const uint32_t ecc_umclocalcap_addrs[] = {
146 	UMCLOCALCAPS_ADDR0,
147 	UMCLOCALCAPS_ADDR1,
148 	UMCLOCALCAPS_ADDR2,
149 	UMCLOCALCAPS_ADDR3,
150 	UMCLOCALCAPS_ADDR4,
151 	UMCLOCALCAPS_ADDR5,
152 	UMCLOCALCAPS_ADDR6,
153 	UMCLOCALCAPS_ADDR7,
154 	UMCLOCALCAPS_ADDR8,
155 	UMCLOCALCAPS_ADDR9,
156 	UMCLOCALCAPS_ADDR10,
157 	UMCLOCALCAPS_ADDR11,
158 	UMCLOCALCAPS_ADDR12,
159 	UMCLOCALCAPS_ADDR13,
160 	UMCLOCALCAPS_ADDR14,
161 	UMCLOCALCAPS_ADDR15,
162 };
163 
164 static const uint32_t ecc_umcch_umc_config_addrs[] = {
165 	UMCCH_UMC_CONFIG_ADDR0,
166 	UMCCH_UMC_CONFIG_ADDR1,
167 	UMCCH_UMC_CONFIG_ADDR2,
168 	UMCCH_UMC_CONFIG_ADDR3,
169 	UMCCH_UMC_CONFIG_ADDR4,
170 	UMCCH_UMC_CONFIG_ADDR5,
171 	UMCCH_UMC_CONFIG_ADDR6,
172 	UMCCH_UMC_CONFIG_ADDR7,
173 	UMCCH_UMC_CONFIG_ADDR8,
174 	UMCCH_UMC_CONFIG_ADDR9,
175 	UMCCH_UMC_CONFIG_ADDR10,
176 	UMCCH_UMC_CONFIG_ADDR11,
177 	UMCCH_UMC_CONFIG_ADDR12,
178 	UMCCH_UMC_CONFIG_ADDR13,
179 	UMCCH_UMC_CONFIG_ADDR14,
180 	UMCCH_UMC_CONFIG_ADDR15,
181 };
182 
183 static const uint32_t ecc_umcch_eccctrl_addrs[] = {
184 	UMCCH_ECCCTRL_ADDR0,
185 	UMCCH_ECCCTRL_ADDR1,
186 	UMCCH_ECCCTRL_ADDR2,
187 	UMCCH_ECCCTRL_ADDR3,
188 	UMCCH_ECCCTRL_ADDR4,
189 	UMCCH_ECCCTRL_ADDR5,
190 	UMCCH_ECCCTRL_ADDR6,
191 	UMCCH_ECCCTRL_ADDR7,
192 	UMCCH_ECCCTRL_ADDR8,
193 	UMCCH_ECCCTRL_ADDR9,
194 	UMCCH_ECCCTRL_ADDR10,
195 	UMCCH_ECCCTRL_ADDR11,
196 	UMCCH_ECCCTRL_ADDR12,
197 	UMCCH_ECCCTRL_ADDR13,
198 	UMCCH_ECCCTRL_ADDR14,
199 	UMCCH_ECCCTRL_ADDR15,
200 };
201 
202 static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
203 					struct amdgpu_irq_src *src,
204 					unsigned type,
205 					enum amdgpu_interrupt_state state)
206 {
207 	struct amdgpu_vmhub *hub;
208 	u32 tmp, reg, bits, i, j;
209 
210 	bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
211 		VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
212 		VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
213 		VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
214 		VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
215 		VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
216 		VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
217 
218 	switch (state) {
219 	case AMDGPU_IRQ_STATE_DISABLE:
220 		for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
221 			hub = &adev->vmhub[j];
222 			for (i = 0; i < 16; i++) {
223 				reg = hub->vm_context0_cntl + i;
224 				tmp = RREG32(reg);
225 				tmp &= ~bits;
226 				WREG32(reg, tmp);
227 			}
228 		}
229 		break;
230 	case AMDGPU_IRQ_STATE_ENABLE:
231 		for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
232 			hub = &adev->vmhub[j];
233 			for (i = 0; i < 16; i++) {
234 				reg = hub->vm_context0_cntl + i;
235 				tmp = RREG32(reg);
236 				tmp |= bits;
237 				WREG32(reg, tmp);
238 			}
239 		}
240 	default:
241 		break;
242 	}
243 
244 	return 0;
245 }
246 
247 static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
248 				struct amdgpu_irq_src *source,
249 				struct amdgpu_iv_entry *entry)
250 {
251 	struct amdgpu_vmhub *hub = &adev->vmhub[entry->vmid_src];
252 	uint32_t status = 0;
253 	u64 addr;
254 
255 	addr = (u64)entry->src_data[0] << 12;
256 	addr |= ((u64)entry->src_data[1] & 0xf) << 44;
257 
258 	if (!amdgpu_sriov_vf(adev)) {
259 		status = RREG32(hub->vm_l2_pro_fault_status);
260 		WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
261 	}
262 
263 	if (printk_ratelimit()) {
264 		struct amdgpu_task_info task_info = { 0 };
265 
266 		amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
267 
268 		dev_err(adev->dev,
269 			"[%s] VMC page fault (src_id:%u ring:%u vmid:%u pasid:%u, for process %s pid %d thread %s pid %d)\n",
270 			entry->vmid_src ? "mmhub" : "gfxhub",
271 			entry->src_id, entry->ring_id, entry->vmid,
272 			entry->pasid, task_info.process_name, task_info.tgid,
273 			task_info.task_name, task_info.pid);
274 		dev_err(adev->dev, "  in page starting at address 0x%016llx from %d\n",
275 			addr, entry->client_id);
276 		if (!amdgpu_sriov_vf(adev))
277 			dev_err(adev->dev,
278 				"VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
279 				status);
280 	}
281 
282 	return 0;
283 }
284 
285 static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
286 	.set = gmc_v9_0_vm_fault_interrupt_state,
287 	.process = gmc_v9_0_process_interrupt,
288 };
289 
290 static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
291 {
292 	adev->gmc.vm_fault.num_types = 1;
293 	adev->gmc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
294 }
295 
296 static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vmid)
297 {
298 	u32 req = 0;
299 
300 	/* invalidate using legacy mode on vmid*/
301 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
302 			    PER_VMID_INVALIDATE_REQ, 1 << vmid);
303 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
304 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
305 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
306 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
307 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
308 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
309 	req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
310 			    CLEAR_PROTECTION_FAULT_STATUS_ADDR,	0);
311 
312 	return req;
313 }
314 
315 static signed long  amdgpu_kiq_reg_write_reg_wait(struct amdgpu_device *adev,
316 						  uint32_t reg0, uint32_t reg1,
317 						  uint32_t ref, uint32_t mask)
318 {
319 	signed long r, cnt = 0;
320 	unsigned long flags;
321 	uint32_t seq;
322 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
323 	struct amdgpu_ring *ring = &kiq->ring;
324 
325 	spin_lock_irqsave(&kiq->ring_lock, flags);
326 
327 	amdgpu_ring_alloc(ring, 32);
328 	amdgpu_ring_emit_reg_write_reg_wait(ring, reg0, reg1,
329 					    ref, mask);
330 	amdgpu_fence_emit_polling(ring, &seq);
331 	amdgpu_ring_commit(ring);
332 	spin_unlock_irqrestore(&kiq->ring_lock, flags);
333 
334 	r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
335 
336 	/* don't wait anymore for IRQ context */
337 	if (r < 1 && in_interrupt())
338 		goto failed_kiq;
339 
340 	might_sleep();
341 
342 	while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
343 		msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
344 		r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
345 	}
346 
347 	if (cnt > MAX_KIQ_REG_TRY)
348 		goto failed_kiq;
349 
350 	return 0;
351 
352 failed_kiq:
353 	pr_err("failed to invalidate tlb with kiq\n");
354 	return r;
355 }
356 
357 /*
358  * GART
359  * VMID 0 is the physical GPU addresses as used by the kernel.
360  * VMIDs 1-15 are used for userspace clients and are handled
361  * by the amdgpu vm/hsa code.
362  */
363 
364 /**
365  * gmc_v9_0_flush_gpu_tlb - gart tlb flush callback
366  *
367  * @adev: amdgpu_device pointer
368  * @vmid: vm instance to flush
369  *
370  * Flush the TLB for the requested page table.
371  */
372 static void gmc_v9_0_flush_gpu_tlb(struct amdgpu_device *adev,
373 					uint32_t vmid)
374 {
375 	/* Use register 17 for GART */
376 	const unsigned eng = 17;
377 	unsigned i, j;
378 	int r;
379 
380 	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
381 		struct amdgpu_vmhub *hub = &adev->vmhub[i];
382 		u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
383 
384 		if (adev->gfx.kiq.ring.ready &&
385 		    (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
386 		    !adev->in_gpu_reset) {
387 			r = amdgpu_kiq_reg_write_reg_wait(adev, hub->vm_inv_eng0_req + eng,
388 				hub->vm_inv_eng0_ack + eng, tmp, 1 << vmid);
389 			if (!r)
390 				continue;
391 		}
392 
393 		spin_lock(&adev->gmc.invalidate_lock);
394 
395 		WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
396 
397 		/* Busy wait for ACK.*/
398 		for (j = 0; j < 100; j++) {
399 			tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
400 			tmp &= 1 << vmid;
401 			if (tmp)
402 				break;
403 			cpu_relax();
404 		}
405 		if (j < 100) {
406 			spin_unlock(&adev->gmc.invalidate_lock);
407 			continue;
408 		}
409 
410 		/* Wait for ACK with a delay.*/
411 		for (j = 0; j < adev->usec_timeout; j++) {
412 			tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
413 			tmp &= 1 << vmid;
414 			if (tmp)
415 				break;
416 			udelay(1);
417 		}
418 		if (j < adev->usec_timeout) {
419 			spin_unlock(&adev->gmc.invalidate_lock);
420 			continue;
421 		}
422 		spin_unlock(&adev->gmc.invalidate_lock);
423 		DRM_ERROR("Timeout waiting for VM flush ACK!\n");
424 	}
425 }
426 
427 static uint64_t gmc_v9_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
428 					    unsigned vmid, uint64_t pd_addr)
429 {
430 	struct amdgpu_device *adev = ring->adev;
431 	struct amdgpu_vmhub *hub = &adev->vmhub[ring->funcs->vmhub];
432 	uint32_t req = gmc_v9_0_get_invalidate_req(vmid);
433 	unsigned eng = ring->vm_inv_eng;
434 
435 	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 + (2 * vmid),
436 			      lower_32_bits(pd_addr));
437 
438 	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 + (2 * vmid),
439 			      upper_32_bits(pd_addr));
440 
441 	amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req + eng,
442 					    hub->vm_inv_eng0_ack + eng,
443 					    req, 1 << vmid);
444 
445 	return pd_addr;
446 }
447 
448 static void gmc_v9_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
449 					unsigned pasid)
450 {
451 	struct amdgpu_device *adev = ring->adev;
452 	uint32_t reg;
453 
454 	if (ring->funcs->vmhub == AMDGPU_GFXHUB)
455 		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
456 	else
457 		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
458 
459 	amdgpu_ring_emit_wreg(ring, reg, pasid);
460 }
461 
462 /**
463  * gmc_v9_0_set_pte_pde - update the page tables using MMIO
464  *
465  * @adev: amdgpu_device pointer
466  * @cpu_pt_addr: cpu address of the page table
467  * @gpu_page_idx: entry in the page table to update
468  * @addr: dst addr to write into pte/pde
469  * @flags: access flags
470  *
471  * Update the page tables using the CPU.
472  */
473 static int gmc_v9_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
474 				uint32_t gpu_page_idx, uint64_t addr,
475 				uint64_t flags)
476 {
477 	void __iomem *ptr = (void *)cpu_pt_addr;
478 	uint64_t value;
479 
480 	/*
481 	 * PTE format on VEGA 10:
482 	 * 63:59 reserved
483 	 * 58:57 mtype
484 	 * 56 F
485 	 * 55 L
486 	 * 54 P
487 	 * 53 SW
488 	 * 52 T
489 	 * 50:48 reserved
490 	 * 47:12 4k physical page base address
491 	 * 11:7 fragment
492 	 * 6 write
493 	 * 5 read
494 	 * 4 exe
495 	 * 3 Z
496 	 * 2 snooped
497 	 * 1 system
498 	 * 0 valid
499 	 *
500 	 * PDE format on VEGA 10:
501 	 * 63:59 block fragment size
502 	 * 58:55 reserved
503 	 * 54 P
504 	 * 53:48 reserved
505 	 * 47:6 physical base address of PD or PTE
506 	 * 5:3 reserved
507 	 * 2 C
508 	 * 1 system
509 	 * 0 valid
510 	 */
511 
512 	/*
513 	 * The following is for PTE only. GART does not have PDEs.
514 	*/
515 	value = addr & 0x0000FFFFFFFFF000ULL;
516 	value |= flags;
517 	writeq(value, ptr + (gpu_page_idx * 8));
518 	return 0;
519 }
520 
521 static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
522 						uint32_t flags)
523 
524 {
525 	uint64_t pte_flag = 0;
526 
527 	if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
528 		pte_flag |= AMDGPU_PTE_EXECUTABLE;
529 	if (flags & AMDGPU_VM_PAGE_READABLE)
530 		pte_flag |= AMDGPU_PTE_READABLE;
531 	if (flags & AMDGPU_VM_PAGE_WRITEABLE)
532 		pte_flag |= AMDGPU_PTE_WRITEABLE;
533 
534 	switch (flags & AMDGPU_VM_MTYPE_MASK) {
535 	case AMDGPU_VM_MTYPE_DEFAULT:
536 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
537 		break;
538 	case AMDGPU_VM_MTYPE_NC:
539 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
540 		break;
541 	case AMDGPU_VM_MTYPE_WC:
542 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
543 		break;
544 	case AMDGPU_VM_MTYPE_CC:
545 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
546 		break;
547 	case AMDGPU_VM_MTYPE_UC:
548 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
549 		break;
550 	default:
551 		pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
552 		break;
553 	}
554 
555 	if (flags & AMDGPU_VM_PAGE_PRT)
556 		pte_flag |= AMDGPU_PTE_PRT;
557 
558 	return pte_flag;
559 }
560 
561 static void gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, int level,
562 				uint64_t *addr, uint64_t *flags)
563 {
564 	if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
565 		*addr = adev->vm_manager.vram_base_offset + *addr -
566 			adev->gmc.vram_start;
567 	BUG_ON(*addr & 0xFFFF00000000003FULL);
568 
569 	if (!adev->gmc.translate_further)
570 		return;
571 
572 	if (level == AMDGPU_VM_PDB1) {
573 		/* Set the block fragment size */
574 		if (!(*flags & AMDGPU_PDE_PTE))
575 			*flags |= AMDGPU_PDE_BFS(0x9);
576 
577 	} else if (level == AMDGPU_VM_PDB0) {
578 		if (*flags & AMDGPU_PDE_PTE)
579 			*flags &= ~AMDGPU_PDE_PTE;
580 		else
581 			*flags |= AMDGPU_PTE_TF;
582 	}
583 }
584 
585 static const struct amdgpu_gmc_funcs gmc_v9_0_gmc_funcs = {
586 	.flush_gpu_tlb = gmc_v9_0_flush_gpu_tlb,
587 	.emit_flush_gpu_tlb = gmc_v9_0_emit_flush_gpu_tlb,
588 	.emit_pasid_mapping = gmc_v9_0_emit_pasid_mapping,
589 	.set_pte_pde = gmc_v9_0_set_pte_pde,
590 	.get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
591 	.get_vm_pde = gmc_v9_0_get_vm_pde
592 };
593 
594 static void gmc_v9_0_set_gmc_funcs(struct amdgpu_device *adev)
595 {
596 	if (adev->gmc.gmc_funcs == NULL)
597 		adev->gmc.gmc_funcs = &gmc_v9_0_gmc_funcs;
598 }
599 
600 static int gmc_v9_0_early_init(void *handle)
601 {
602 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
603 
604 	gmc_v9_0_set_gmc_funcs(adev);
605 	gmc_v9_0_set_irq_funcs(adev);
606 
607 	adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
608 	adev->gmc.shared_aperture_end =
609 		adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
610 	adev->gmc.private_aperture_start = 0x1000000000000000ULL;
611 	adev->gmc.private_aperture_end =
612 		adev->gmc.private_aperture_start + (4ULL << 30) - 1;
613 
614 	return 0;
615 }
616 
617 static int gmc_v9_0_ecc_available(struct amdgpu_device *adev)
618 {
619 	uint32_t reg_val;
620 	uint32_t reg_addr;
621 	uint32_t field_val;
622 	size_t i;
623 	uint32_t fv2;
624 	size_t lost_sheep;
625 
626 	DRM_DEBUG("ecc: gmc_v9_0_ecc_available()\n");
627 
628 	lost_sheep = 0;
629 	for (i = 0; i < ARRAY_SIZE(ecc_umclocalcap_addrs); ++i) {
630 		reg_addr = ecc_umclocalcap_addrs[i];
631 		DRM_DEBUG("ecc: "
632 			  "UMCCH_UmcLocalCap[%zu]: reg_addr: 0x%08x\n",
633 			  i, reg_addr);
634 		reg_val = RREG32(reg_addr);
635 		field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UmcLocalCap,
636 					  EccDis);
637 		DRM_DEBUG("ecc: "
638 			  "reg_val: 0x%08x, "
639 			  "EccDis: 0x%08x, ",
640 			  reg_val, field_val);
641 		if (field_val) {
642 			DRM_ERROR("ecc: UmcLocalCap:EccDis is set.\n");
643 			++lost_sheep;
644 		}
645 	}
646 
647 	for (i = 0; i < ARRAY_SIZE(ecc_umcch_umc_config_addrs); ++i) {
648 		reg_addr = ecc_umcch_umc_config_addrs[i];
649 		DRM_DEBUG("ecc: "
650 			  "UMCCH0_0_UMC_CONFIG[%zu]: reg_addr: 0x%08x",
651 			  i, reg_addr);
652 		reg_val = RREG32(reg_addr);
653 		field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UMC_CONFIG,
654 					  DramReady);
655 		DRM_DEBUG("ecc: "
656 			  "reg_val: 0x%08x, "
657 			  "DramReady: 0x%08x\n",
658 			  reg_val, field_val);
659 
660 		if (!field_val) {
661 			DRM_ERROR("ecc: UMC_CONFIG:DramReady is not set.\n");
662 			++lost_sheep;
663 		}
664 	}
665 
666 	for (i = 0; i < ARRAY_SIZE(ecc_umcch_eccctrl_addrs); ++i) {
667 		reg_addr = ecc_umcch_eccctrl_addrs[i];
668 		DRM_DEBUG("ecc: "
669 			  "UMCCH_EccCtrl[%zu]: reg_addr: 0x%08x, ",
670 			  i, reg_addr);
671 		reg_val = RREG32(reg_addr);
672 		field_val = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
673 					  WrEccEn);
674 		fv2 = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
675 				    RdEccEn);
676 		DRM_DEBUG("ecc: "
677 			  "reg_val: 0x%08x, "
678 			  "WrEccEn: 0x%08x, "
679 			  "RdEccEn: 0x%08x\n",
680 			  reg_val, field_val, fv2);
681 
682 		if (!field_val) {
683 			DRM_DEBUG("ecc: WrEccEn is not set\n");
684 			++lost_sheep;
685 		}
686 		if (!fv2) {
687 			DRM_DEBUG("ecc: RdEccEn is not set\n");
688 			++lost_sheep;
689 		}
690 	}
691 
692 	DRM_DEBUG("ecc: lost_sheep: %zu\n", lost_sheep);
693 	return lost_sheep == 0;
694 }
695 
696 static bool gmc_v9_0_keep_stolen_memory(struct amdgpu_device *adev)
697 {
698 
699 	/*
700 	 * TODO:
701 	 * Currently there is a bug where some memory client outside
702 	 * of the driver writes to first 8M of VRAM on S3 resume,
703 	 * this overrides GART which by default gets placed in first 8M and
704 	 * causes VM_FAULTS once GTT is accessed.
705 	 * Keep the stolen memory reservation until the while this is not solved.
706 	 * Also check code in gmc_v9_0_get_vbios_fb_size and gmc_v9_0_late_init
707 	 */
708 	switch (adev->asic_type) {
709 	case CHIP_VEGA10:
710 		return true;
711 	case CHIP_RAVEN:
712 	case CHIP_VEGA12:
713 	case CHIP_VEGA20:
714 	default:
715 		return false;
716 	}
717 }
718 
719 static int gmc_v9_0_late_init(void *handle)
720 {
721 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
722 	/*
723 	 * The latest engine allocation on gfx9 is:
724 	 * Engine 0, 1: idle
725 	 * Engine 2, 3: firmware
726 	 * Engine 4~13: amdgpu ring, subject to change when ring number changes
727 	 * Engine 14~15: idle
728 	 * Engine 16: kfd tlb invalidation
729 	 * Engine 17: Gart flushes
730 	 */
731 	unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 4, 4 };
732 	unsigned i;
733 	int r;
734 
735 	if (!gmc_v9_0_keep_stolen_memory(adev))
736 		amdgpu_bo_late_init(adev);
737 
738 	for(i = 0; i < adev->num_rings; ++i) {
739 		struct amdgpu_ring *ring = adev->rings[i];
740 		unsigned vmhub = ring->funcs->vmhub;
741 
742 		ring->vm_inv_eng = vm_inv_eng[vmhub]++;
743 		dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
744 			 ring->idx, ring->name, ring->vm_inv_eng,
745 			 ring->funcs->vmhub);
746 	}
747 
748 	/* Engine 16 is used for KFD and 17 for GART flushes */
749 	for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
750 		BUG_ON(vm_inv_eng[i] > 16);
751 
752 	if (adev->asic_type == CHIP_VEGA10 && !amdgpu_sriov_vf(adev)) {
753 		r = gmc_v9_0_ecc_available(adev);
754 		if (r == 1) {
755 			DRM_INFO("ECC is active.\n");
756 		} else if (r == 0) {
757 			DRM_INFO("ECC is not present.\n");
758 			adev->df_funcs->enable_ecc_force_par_wr_rmw(adev, false);
759 		} else {
760 			DRM_ERROR("gmc_v9_0_ecc_available() failed. r: %d\n", r);
761 			return r;
762 		}
763 	}
764 
765 	return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
766 }
767 
768 static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
769 					struct amdgpu_gmc *mc)
770 {
771 	u64 base = 0;
772 	if (!amdgpu_sriov_vf(adev))
773 		base = mmhub_v1_0_get_fb_location(adev);
774 	/* add the xgmi offset of the physical node */
775 	base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
776 	amdgpu_gmc_vram_location(adev, &adev->gmc, base);
777 	amdgpu_gmc_gart_location(adev, mc);
778 	if (!amdgpu_sriov_vf(adev))
779 		amdgpu_gmc_agp_location(adev, mc);
780 	/* base offset of vram pages */
781 	adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
782 
783 	/* XXX: add the xgmi offset of the physical node? */
784 	adev->vm_manager.vram_base_offset +=
785 		adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
786 }
787 
788 /**
789  * gmc_v9_0_mc_init - initialize the memory controller driver params
790  *
791  * @adev: amdgpu_device pointer
792  *
793  * Look up the amount of vram, vram width, and decide how to place
794  * vram and gart within the GPU's physical address space.
795  * Returns 0 for success.
796  */
797 static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
798 {
799 	int chansize, numchan;
800 	int r;
801 
802 	if (amdgpu_emu_mode != 1)
803 		adev->gmc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
804 	if (!adev->gmc.vram_width) {
805 		/* hbm memory channel size */
806 		if (adev->flags & AMD_IS_APU)
807 			chansize = 64;
808 		else
809 			chansize = 128;
810 
811 		numchan = adev->df_funcs->get_hbm_channel_number(adev);
812 		adev->gmc.vram_width = numchan * chansize;
813 	}
814 
815 	/* size in MB on si */
816 	adev->gmc.mc_vram_size =
817 		adev->nbio_funcs->get_memsize(adev) * 1024ULL * 1024ULL;
818 	adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
819 
820 	if (!(adev->flags & AMD_IS_APU)) {
821 		r = amdgpu_device_resize_fb_bar(adev);
822 		if (r)
823 			return r;
824 	}
825 	adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
826 	adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
827 
828 #ifdef CONFIG_X86_64
829 	if (adev->flags & AMD_IS_APU) {
830 		adev->gmc.aper_base = gfxhub_v1_0_get_mc_fb_offset(adev);
831 		adev->gmc.aper_size = adev->gmc.real_vram_size;
832 	}
833 #endif
834 	/* In case the PCI BAR is larger than the actual amount of vram */
835 	adev->gmc.visible_vram_size = adev->gmc.aper_size;
836 	if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
837 		adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
838 
839 	/* set the gart size */
840 	if (amdgpu_gart_size == -1) {
841 		switch (adev->asic_type) {
842 		case CHIP_VEGA10:  /* all engines support GPUVM */
843 		case CHIP_VEGA12:  /* all engines support GPUVM */
844 		case CHIP_VEGA20:
845 		default:
846 			adev->gmc.gart_size = 512ULL << 20;
847 			break;
848 		case CHIP_RAVEN:   /* DCE SG support */
849 			adev->gmc.gart_size = 1024ULL << 20;
850 			break;
851 		}
852 	} else {
853 		adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
854 	}
855 
856 	gmc_v9_0_vram_gtt_location(adev, &adev->gmc);
857 
858 	return 0;
859 }
860 
861 static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
862 {
863 	int r;
864 
865 	if (adev->gart.bo) {
866 		WARN(1, "VEGA10 PCIE GART already initialized\n");
867 		return 0;
868 	}
869 	/* Initialize common gart structure */
870 	r = amdgpu_gart_init(adev);
871 	if (r)
872 		return r;
873 	adev->gart.table_size = adev->gart.num_gpu_pages * 8;
874 	adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
875 				 AMDGPU_PTE_EXECUTABLE;
876 	return amdgpu_gart_table_vram_alloc(adev);
877 }
878 
879 static unsigned gmc_v9_0_get_vbios_fb_size(struct amdgpu_device *adev)
880 {
881 	u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
882 	unsigned size;
883 
884 	/*
885 	 * TODO Remove once GART corruption is resolved
886 	 * Check related code in gmc_v9_0_sw_fini
887 	 * */
888 	if (gmc_v9_0_keep_stolen_memory(adev))
889 		return 9 * 1024 * 1024;
890 
891 	if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
892 		size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
893 	} else {
894 		u32 viewport;
895 
896 		switch (adev->asic_type) {
897 		case CHIP_RAVEN:
898 			viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
899 			size = (REG_GET_FIELD(viewport,
900 					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
901 				REG_GET_FIELD(viewport,
902 					      HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_WIDTH) *
903 				4);
904 			break;
905 		case CHIP_VEGA10:
906 		case CHIP_VEGA12:
907 		case CHIP_VEGA20:
908 		default:
909 			viewport = RREG32_SOC15(DCE, 0, mmSCL0_VIEWPORT_SIZE);
910 			size = (REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
911 				REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_WIDTH) *
912 				4);
913 			break;
914 		}
915 	}
916 	/* return 0 if the pre-OS buffer uses up most of vram */
917 	if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
918 		return 0;
919 
920 	return size;
921 }
922 
923 static int gmc_v9_0_sw_init(void *handle)
924 {
925 	int r;
926 	int dma_bits;
927 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
928 
929 	gfxhub_v1_0_init(adev);
930 	mmhub_v1_0_init(adev);
931 
932 	spin_lock_init(&adev->gmc.invalidate_lock);
933 
934 	adev->gmc.vram_type = amdgpu_atomfirmware_get_vram_type(adev);
935 	switch (adev->asic_type) {
936 	case CHIP_RAVEN:
937 		if (adev->rev_id == 0x0 || adev->rev_id == 0x1) {
938 			amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
939 		} else {
940 			/* vm_size is 128TB + 512GB for legacy 3-level page support */
941 			amdgpu_vm_adjust_size(adev, 128 * 1024 + 512, 9, 2, 48);
942 			adev->gmc.translate_further =
943 				adev->vm_manager.num_level > 1;
944 		}
945 		break;
946 	case CHIP_VEGA10:
947 	case CHIP_VEGA12:
948 	case CHIP_VEGA20:
949 		/*
950 		 * To fulfill 4-level page support,
951 		 * vm size is 256TB (48bit), maximum size of Vega10,
952 		 * block size 512 (9bit)
953 		 */
954 		amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
955 		break;
956 	default:
957 		break;
958 	}
959 
960 	/* This interrupt is VMC page fault.*/
961 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC, VMC_1_0__SRCID__VM_FAULT,
962 				&adev->gmc.vm_fault);
963 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2, UTCL2_1_0__SRCID__FAULT,
964 				&adev->gmc.vm_fault);
965 
966 	if (r)
967 		return r;
968 
969 	/* Set the internal MC address mask
970 	 * This is the max address of the GPU's
971 	 * internal address space.
972 	 */
973 	adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
974 
975 	/* set DMA mask + need_dma32 flags.
976 	 * PCIE - can handle 44-bits.
977 	 * IGP - can handle 44-bits
978 	 * PCI - dma32 for legacy pci gart, 44 bits on vega10
979 	 */
980 	adev->need_dma32 = false;
981 	dma_bits = adev->need_dma32 ? 32 : 44;
982 	r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
983 	if (r) {
984 		adev->need_dma32 = true;
985 		dma_bits = 32;
986 		printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
987 	}
988 	r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
989 	if (r) {
990 		pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
991 		printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
992 	}
993 	adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
994 
995 	if (adev->asic_type == CHIP_VEGA20) {
996 		r = gfxhub_v1_1_get_xgmi_info(adev);
997 		if (r)
998 			return r;
999 	}
1000 
1001 	r = gmc_v9_0_mc_init(adev);
1002 	if (r)
1003 		return r;
1004 
1005 	adev->gmc.stolen_size = gmc_v9_0_get_vbios_fb_size(adev);
1006 
1007 	/* Memory manager */
1008 	r = amdgpu_bo_init(adev);
1009 	if (r)
1010 		return r;
1011 
1012 	r = gmc_v9_0_gart_init(adev);
1013 	if (r)
1014 		return r;
1015 
1016 	/*
1017 	 * number of VMs
1018 	 * VMID 0 is reserved for System
1019 	 * amdgpu graphics/compute will use VMIDs 1-7
1020 	 * amdkfd will use VMIDs 8-15
1021 	 */
1022 	adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
1023 	adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
1024 
1025 	amdgpu_vm_manager_init(adev);
1026 
1027 	return 0;
1028 }
1029 
1030 static int gmc_v9_0_sw_fini(void *handle)
1031 {
1032 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1033 
1034 	amdgpu_gem_force_release(adev);
1035 	amdgpu_vm_manager_fini(adev);
1036 
1037 	if (gmc_v9_0_keep_stolen_memory(adev))
1038 		amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
1039 
1040 	amdgpu_gart_table_vram_free(adev);
1041 	amdgpu_bo_fini(adev);
1042 	amdgpu_gart_fini(adev);
1043 
1044 	return 0;
1045 }
1046 
1047 static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
1048 {
1049 
1050 	switch (adev->asic_type) {
1051 	case CHIP_VEGA10:
1052 	case CHIP_VEGA20:
1053 		soc15_program_register_sequence(adev,
1054 						golden_settings_mmhub_1_0_0,
1055 						ARRAY_SIZE(golden_settings_mmhub_1_0_0));
1056 		soc15_program_register_sequence(adev,
1057 						golden_settings_athub_1_0_0,
1058 						ARRAY_SIZE(golden_settings_athub_1_0_0));
1059 		break;
1060 	case CHIP_VEGA12:
1061 		break;
1062 	case CHIP_RAVEN:
1063 		soc15_program_register_sequence(adev,
1064 						golden_settings_athub_1_0_0,
1065 						ARRAY_SIZE(golden_settings_athub_1_0_0));
1066 		break;
1067 	default:
1068 		break;
1069 	}
1070 }
1071 
1072 /**
1073  * gmc_v9_0_gart_enable - gart enable
1074  *
1075  * @adev: amdgpu_device pointer
1076  */
1077 static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
1078 {
1079 	int r;
1080 	bool value;
1081 	u32 tmp;
1082 
1083 	amdgpu_device_program_register_sequence(adev,
1084 						golden_settings_vega10_hdp,
1085 						ARRAY_SIZE(golden_settings_vega10_hdp));
1086 
1087 	if (adev->gart.bo == NULL) {
1088 		dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
1089 		return -EINVAL;
1090 	}
1091 	r = amdgpu_gart_table_vram_pin(adev);
1092 	if (r)
1093 		return r;
1094 
1095 	switch (adev->asic_type) {
1096 	case CHIP_RAVEN:
1097 		mmhub_v1_0_update_power_gating(adev, true);
1098 		break;
1099 	default:
1100 		break;
1101 	}
1102 
1103 	r = gfxhub_v1_0_gart_enable(adev);
1104 	if (r)
1105 		return r;
1106 
1107 	r = mmhub_v1_0_gart_enable(adev);
1108 	if (r)
1109 		return r;
1110 
1111 	WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
1112 
1113 	tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
1114 	WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
1115 
1116 	/* After HDP is initialized, flush HDP.*/
1117 	adev->nbio_funcs->hdp_flush(adev, NULL);
1118 
1119 	if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
1120 		value = false;
1121 	else
1122 		value = true;
1123 
1124 	gfxhub_v1_0_set_fault_enable_default(adev, value);
1125 	mmhub_v1_0_set_fault_enable_default(adev, value);
1126 	gmc_v9_0_flush_gpu_tlb(adev, 0);
1127 
1128 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1129 		 (unsigned)(adev->gmc.gart_size >> 20),
1130 		 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
1131 	adev->gart.ready = true;
1132 	return 0;
1133 }
1134 
1135 static int gmc_v9_0_hw_init(void *handle)
1136 {
1137 	int r;
1138 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1139 
1140 	/* The sequence of these two function calls matters.*/
1141 	gmc_v9_0_init_golden_registers(adev);
1142 
1143 	if (adev->mode_info.num_crtc) {
1144 		/* Lockout access through VGA aperture*/
1145 		WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
1146 
1147 		/* disable VGA render */
1148 		WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
1149 	}
1150 
1151 	r = gmc_v9_0_gart_enable(adev);
1152 
1153 	return r;
1154 }
1155 
1156 /**
1157  * gmc_v9_0_gart_disable - gart disable
1158  *
1159  * @adev: amdgpu_device pointer
1160  *
1161  * This disables all VM page table.
1162  */
1163 static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
1164 {
1165 	gfxhub_v1_0_gart_disable(adev);
1166 	mmhub_v1_0_gart_disable(adev);
1167 	amdgpu_gart_table_vram_unpin(adev);
1168 }
1169 
1170 static int gmc_v9_0_hw_fini(void *handle)
1171 {
1172 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1173 
1174 	if (amdgpu_sriov_vf(adev)) {
1175 		/* full access mode, so don't touch any GMC register */
1176 		DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1177 		return 0;
1178 	}
1179 
1180 	amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
1181 	gmc_v9_0_gart_disable(adev);
1182 
1183 	return 0;
1184 }
1185 
1186 static int gmc_v9_0_suspend(void *handle)
1187 {
1188 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1189 
1190 	return gmc_v9_0_hw_fini(adev);
1191 }
1192 
1193 static int gmc_v9_0_resume(void *handle)
1194 {
1195 	int r;
1196 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1197 
1198 	r = gmc_v9_0_hw_init(adev);
1199 	if (r)
1200 		return r;
1201 
1202 	amdgpu_vmid_reset_all(adev);
1203 
1204 	return 0;
1205 }
1206 
1207 static bool gmc_v9_0_is_idle(void *handle)
1208 {
1209 	/* MC is always ready in GMC v9.*/
1210 	return true;
1211 }
1212 
1213 static int gmc_v9_0_wait_for_idle(void *handle)
1214 {
1215 	/* There is no need to wait for MC idle in GMC v9.*/
1216 	return 0;
1217 }
1218 
1219 static int gmc_v9_0_soft_reset(void *handle)
1220 {
1221 	/* XXX for emulation.*/
1222 	return 0;
1223 }
1224 
1225 static int gmc_v9_0_set_clockgating_state(void *handle,
1226 					enum amd_clockgating_state state)
1227 {
1228 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1229 
1230 	return mmhub_v1_0_set_clockgating(adev, state);
1231 }
1232 
1233 static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
1234 {
1235 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1236 
1237 	mmhub_v1_0_get_clockgating(adev, flags);
1238 }
1239 
1240 static int gmc_v9_0_set_powergating_state(void *handle,
1241 					enum amd_powergating_state state)
1242 {
1243 	return 0;
1244 }
1245 
1246 const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
1247 	.name = "gmc_v9_0",
1248 	.early_init = gmc_v9_0_early_init,
1249 	.late_init = gmc_v9_0_late_init,
1250 	.sw_init = gmc_v9_0_sw_init,
1251 	.sw_fini = gmc_v9_0_sw_fini,
1252 	.hw_init = gmc_v9_0_hw_init,
1253 	.hw_fini = gmc_v9_0_hw_fini,
1254 	.suspend = gmc_v9_0_suspend,
1255 	.resume = gmc_v9_0_resume,
1256 	.is_idle = gmc_v9_0_is_idle,
1257 	.wait_for_idle = gmc_v9_0_wait_for_idle,
1258 	.soft_reset = gmc_v9_0_soft_reset,
1259 	.set_clockgating_state = gmc_v9_0_set_clockgating_state,
1260 	.set_powergating_state = gmc_v9_0_set_powergating_state,
1261 	.get_clockgating_state = gmc_v9_0_get_clockgating_state,
1262 };
1263 
1264 const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
1265 {
1266 	.type = AMD_IP_BLOCK_TYPE_GMC,
1267 	.major = 9,
1268 	.minor = 0,
1269 	.rev = 0,
1270 	.funcs = &gmc_v9_0_ip_funcs,
1271 };
1272