xref: /openbmc/linux/drivers/gpu/drm/amd/amdgpu/gmc_v10_0.c (revision 56ea353ea49ad21dd4c14e7baa235493ec27e766)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #include <linux/firmware.h>
24 #include <linux/pci.h>
25 
26 #include <drm/drm_cache.h>
27 
28 #include "amdgpu.h"
29 #include "amdgpu_atomfirmware.h"
30 #include "gmc_v10_0.h"
31 #include "umc_v8_7.h"
32 
33 #include "athub/athub_2_0_0_sh_mask.h"
34 #include "athub/athub_2_0_0_offset.h"
35 #include "dcn/dcn_2_0_0_offset.h"
36 #include "dcn/dcn_2_0_0_sh_mask.h"
37 #include "oss/osssys_5_0_0_offset.h"
38 #include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
39 #include "navi10_enum.h"
40 
41 #include "soc15.h"
42 #include "soc15d.h"
43 #include "soc15_common.h"
44 
45 #include "nbio_v2_3.h"
46 
47 #include "gfxhub_v2_0.h"
48 #include "gfxhub_v2_1.h"
49 #include "mmhub_v2_0.h"
50 #include "mmhub_v2_3.h"
51 #include "athub_v2_0.h"
52 #include "athub_v2_1.h"
53 
54 #include "amdgpu_reset.h"
55 
56 #if 0
57 static const struct soc15_reg_golden golden_settings_navi10_hdp[] =
58 {
59 	/* TODO add golden setting for hdp */
60 };
61 #endif
62 
63 static int gmc_v10_0_ecc_interrupt_state(struct amdgpu_device *adev,
64 					 struct amdgpu_irq_src *src,
65 					 unsigned type,
66 					 enum amdgpu_interrupt_state state)
67 {
68 	return 0;
69 }
70 
71 static int
72 gmc_v10_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
73 				   struct amdgpu_irq_src *src, unsigned type,
74 				   enum amdgpu_interrupt_state state)
75 {
76 	switch (state) {
77 	case AMDGPU_IRQ_STATE_DISABLE:
78 		/* MM HUB */
79 		amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, false);
80 		/* GFX HUB */
81 		amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, false);
82 		break;
83 	case AMDGPU_IRQ_STATE_ENABLE:
84 		/* MM HUB */
85 		amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_MMHUB_0, true);
86 		/* GFX HUB */
87 		amdgpu_gmc_set_vm_fault_masks(adev, AMDGPU_GFXHUB_0, true);
88 		break;
89 	default:
90 		break;
91 	}
92 
93 	return 0;
94 }
95 
96 static int gmc_v10_0_process_interrupt(struct amdgpu_device *adev,
97 				       struct amdgpu_irq_src *source,
98 				       struct amdgpu_iv_entry *entry)
99 {
100 	bool retry_fault = !!(entry->src_data[1] & 0x80);
101 	bool write_fault = !!(entry->src_data[1] & 0x20);
102 	struct amdgpu_vmhub *hub = &adev->vmhub[entry->vmid_src];
103 	struct amdgpu_task_info task_info;
104 	uint32_t status = 0;
105 	u64 addr;
106 
107 	addr = (u64)entry->src_data[0] << 12;
108 	addr |= ((u64)entry->src_data[1] & 0xf) << 44;
109 
110 	if (retry_fault) {
111 		/* Returning 1 here also prevents sending the IV to the KFD */
112 
113 		/* Process it onyl if it's the first fault for this address */
114 		if (entry->ih != &adev->irq.ih_soft &&
115 		    amdgpu_gmc_filter_faults(adev, entry->ih, addr, entry->pasid,
116 					     entry->timestamp))
117 			return 1;
118 
119 		/* Delegate it to a different ring if the hardware hasn't
120 		 * already done it.
121 		 */
122 		if (entry->ih == &adev->irq.ih) {
123 			amdgpu_irq_delegate(adev, entry, 8);
124 			return 1;
125 		}
126 
127 		/* Try to handle the recoverable page faults by filling page
128 		 * tables
129 		 */
130 		if (amdgpu_vm_handle_fault(adev, entry->pasid, addr, write_fault))
131 			return 1;
132 	}
133 
134 	if (!amdgpu_sriov_vf(adev)) {
135 		/*
136 		 * Issue a dummy read to wait for the status register to
137 		 * be updated to avoid reading an incorrect value due to
138 		 * the new fast GRBM interface.
139 		 */
140 		if ((entry->vmid_src == AMDGPU_GFXHUB_0) &&
141 		    (adev->ip_versions[GC_HWIP][0] < IP_VERSION(10, 3, 0)))
142 			RREG32(hub->vm_l2_pro_fault_status);
143 
144 		status = RREG32(hub->vm_l2_pro_fault_status);
145 		WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
146 	}
147 
148 	if (!printk_ratelimit())
149 		return 0;
150 
151 	memset(&task_info, 0, sizeof(struct amdgpu_task_info));
152 	amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
153 
154 	dev_err(adev->dev,
155 		"[%s] page fault (src_id:%u ring:%u vmid:%u pasid:%u, "
156 		"for process %s pid %d thread %s pid %d)\n",
157 		entry->vmid_src ? "mmhub" : "gfxhub",
158 		entry->src_id, entry->ring_id, entry->vmid,
159 		entry->pasid, task_info.process_name, task_info.tgid,
160 		task_info.task_name, task_info.pid);
161 	dev_err(adev->dev, "  in page starting at address 0x%016llx from client 0x%x (%s)\n",
162 		addr, entry->client_id,
163 		soc15_ih_clientid_name[entry->client_id]);
164 
165 	if (!amdgpu_sriov_vf(adev))
166 		hub->vmhub_funcs->print_l2_protection_fault_status(adev,
167 								   status);
168 
169 	return 0;
170 }
171 
172 static const struct amdgpu_irq_src_funcs gmc_v10_0_irq_funcs = {
173 	.set = gmc_v10_0_vm_fault_interrupt_state,
174 	.process = gmc_v10_0_process_interrupt,
175 };
176 
177 static const struct amdgpu_irq_src_funcs gmc_v10_0_ecc_funcs = {
178 	.set = gmc_v10_0_ecc_interrupt_state,
179 	.process = amdgpu_umc_process_ecc_irq,
180 };
181 
182 static void gmc_v10_0_set_irq_funcs(struct amdgpu_device *adev)
183 {
184 	adev->gmc.vm_fault.num_types = 1;
185 	adev->gmc.vm_fault.funcs = &gmc_v10_0_irq_funcs;
186 
187 	if (!amdgpu_sriov_vf(adev)) {
188 		adev->gmc.ecc_irq.num_types = 1;
189 		adev->gmc.ecc_irq.funcs = &gmc_v10_0_ecc_funcs;
190 	}
191 }
192 
193 /**
194  * gmc_v10_0_use_invalidate_semaphore - judge whether to use semaphore
195  *
196  * @adev: amdgpu_device pointer
197  * @vmhub: vmhub type
198  *
199  */
200 static bool gmc_v10_0_use_invalidate_semaphore(struct amdgpu_device *adev,
201 				       uint32_t vmhub)
202 {
203 	return ((vmhub == AMDGPU_MMHUB_0 ||
204 		 vmhub == AMDGPU_MMHUB_1) &&
205 		(!amdgpu_sriov_vf(adev)));
206 }
207 
208 static bool gmc_v10_0_get_atc_vmid_pasid_mapping_info(
209 					struct amdgpu_device *adev,
210 					uint8_t vmid, uint16_t *p_pasid)
211 {
212 	uint32_t value;
213 
214 	value = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATC_VMID0_PASID_MAPPING)
215 		     + vmid);
216 	*p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
217 
218 	return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
219 }
220 
221 /*
222  * GART
223  * VMID 0 is the physical GPU addresses as used by the kernel.
224  * VMIDs 1-15 are used for userspace clients and are handled
225  * by the amdgpu vm/hsa code.
226  */
227 
228 static void gmc_v10_0_flush_vm_hub(struct amdgpu_device *adev, uint32_t vmid,
229 				   unsigned int vmhub, uint32_t flush_type)
230 {
231 	bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(adev, vmhub);
232 	struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
233 	u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
234 	u32 tmp;
235 	/* Use register 17 for GART */
236 	const unsigned eng = 17;
237 	unsigned int i;
238 	unsigned char hub_ip = 0;
239 
240 	hub_ip = (vmhub == AMDGPU_GFXHUB_0) ?
241 		   GC_HWIP : MMHUB_HWIP;
242 
243 	spin_lock(&adev->gmc.invalidate_lock);
244 	/*
245 	 * It may lose gpuvm invalidate acknowldege state across power-gating
246 	 * off cycle, add semaphore acquire before invalidation and semaphore
247 	 * release after invalidation to avoid entering power gated state
248 	 * to WA the Issue
249 	 */
250 
251 	/* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
252 	if (use_semaphore) {
253 		for (i = 0; i < adev->usec_timeout; i++) {
254 			/* a read return value of 1 means semaphore acuqire */
255 			tmp = RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_sem +
256 					 hub->eng_distance * eng, hub_ip);
257 
258 			if (tmp & 0x1)
259 				break;
260 			udelay(1);
261 		}
262 
263 		if (i >= adev->usec_timeout)
264 			DRM_ERROR("Timeout waiting for sem acquire in VM flush!\n");
265 	}
266 
267 	WREG32_RLC_NO_KIQ(hub->vm_inv_eng0_req +
268 			  hub->eng_distance * eng,
269 			  inv_req, hub_ip);
270 
271 	/*
272 	 * Issue a dummy read to wait for the ACK register to be cleared
273 	 * to avoid a false ACK due to the new fast GRBM interface.
274 	 */
275 	if ((vmhub == AMDGPU_GFXHUB_0) &&
276 	    (adev->ip_versions[GC_HWIP][0] < IP_VERSION(10, 3, 0)))
277 		RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_req +
278 				  hub->eng_distance * eng, hub_ip);
279 
280 	/* Wait for ACK with a delay.*/
281 	for (i = 0; i < adev->usec_timeout; i++) {
282 		tmp = RREG32_RLC_NO_KIQ(hub->vm_inv_eng0_ack +
283 				  hub->eng_distance * eng, hub_ip);
284 
285 		tmp &= 1 << vmid;
286 		if (tmp)
287 			break;
288 
289 		udelay(1);
290 	}
291 
292 	/* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
293 	if (use_semaphore)
294 		/*
295 		 * add semaphore release after invalidation,
296 		 * write with 0 means semaphore release
297 		 */
298 		WREG32_RLC_NO_KIQ(hub->vm_inv_eng0_sem +
299 				  hub->eng_distance * eng, 0, hub_ip);
300 
301 	spin_unlock(&adev->gmc.invalidate_lock);
302 
303 	if (i < adev->usec_timeout)
304 		return;
305 
306 	DRM_ERROR("Timeout waiting for VM flush hub: %d!\n", vmhub);
307 }
308 
309 /**
310  * gmc_v10_0_flush_gpu_tlb - gart tlb flush callback
311  *
312  * @adev: amdgpu_device pointer
313  * @vmid: vm instance to flush
314  * @vmhub: vmhub type
315  * @flush_type: the flush type
316  *
317  * Flush the TLB for the requested page table.
318  */
319 static void gmc_v10_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
320 					uint32_t vmhub, uint32_t flush_type)
321 {
322 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
323 	struct dma_fence *fence;
324 	struct amdgpu_job *job;
325 
326 	int r;
327 
328 	/* flush hdp cache */
329 	adev->hdp.funcs->flush_hdp(adev, NULL);
330 
331 	/* For SRIOV run time, driver shouldn't access the register through MMIO
332 	 * Directly use kiq to do the vm invalidation instead
333 	 */
334 	if (adev->gfx.kiq.ring.sched.ready && !adev->enable_mes &&
335 	    (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
336 	    down_read_trylock(&adev->reset_domain->sem)) {
337 		struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
338 		const unsigned eng = 17;
339 		u32 inv_req = hub->vmhub_funcs->get_invalidate_req(vmid, flush_type);
340 		u32 req = hub->vm_inv_eng0_req + hub->eng_distance * eng;
341 		u32 ack = hub->vm_inv_eng0_ack + hub->eng_distance * eng;
342 
343 		amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, inv_req,
344 				1 << vmid);
345 
346 		up_read(&adev->reset_domain->sem);
347 		return;
348 	}
349 
350 	mutex_lock(&adev->mman.gtt_window_lock);
351 
352 	if (vmhub == AMDGPU_MMHUB_0) {
353 		gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_MMHUB_0, 0);
354 		mutex_unlock(&adev->mman.gtt_window_lock);
355 		return;
356 	}
357 
358 	BUG_ON(vmhub != AMDGPU_GFXHUB_0);
359 
360 	if (!adev->mman.buffer_funcs_enabled ||
361 	    !adev->ib_pool_ready ||
362 	    amdgpu_in_reset(adev) ||
363 	    ring->sched.ready == false) {
364 		gmc_v10_0_flush_vm_hub(adev, vmid, AMDGPU_GFXHUB_0, 0);
365 		mutex_unlock(&adev->mman.gtt_window_lock);
366 		return;
367 	}
368 
369 	/* The SDMA on Navi has a bug which can theoretically result in memory
370 	 * corruption if an invalidation happens at the same time as an VA
371 	 * translation. Avoid this by doing the invalidation from the SDMA
372 	 * itself.
373 	 */
374 	r = amdgpu_job_alloc_with_ib(adev, 16 * 4, AMDGPU_IB_POOL_IMMEDIATE,
375 				     &job);
376 	if (r)
377 		goto error_alloc;
378 
379 	job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
380 	job->vm_needs_flush = true;
381 	job->ibs->ptr[job->ibs->length_dw++] = ring->funcs->nop;
382 	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
383 	r = amdgpu_job_submit(job, &adev->mman.entity,
384 			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
385 	if (r)
386 		goto error_submit;
387 
388 	mutex_unlock(&adev->mman.gtt_window_lock);
389 
390 	dma_fence_wait(fence, false);
391 	dma_fence_put(fence);
392 
393 	return;
394 
395 error_submit:
396 	amdgpu_job_free(job);
397 
398 error_alloc:
399 	mutex_unlock(&adev->mman.gtt_window_lock);
400 	DRM_ERROR("Error flushing GPU TLB using the SDMA (%d)!\n", r);
401 }
402 
403 /**
404  * gmc_v10_0_flush_gpu_tlb_pasid - tlb flush via pasid
405  *
406  * @adev: amdgpu_device pointer
407  * @pasid: pasid to be flush
408  * @flush_type: the flush type
409  * @all_hub: Used with PACKET3_INVALIDATE_TLBS_ALL_HUB()
410  *
411  * Flush the TLB for the requested pasid.
412  */
413 static int gmc_v10_0_flush_gpu_tlb_pasid(struct amdgpu_device *adev,
414 					uint16_t pasid, uint32_t flush_type,
415 					bool all_hub)
416 {
417 	int vmid, i;
418 	signed long r;
419 	uint32_t seq;
420 	uint16_t queried_pasid;
421 	bool ret;
422 	u32 usec_timeout = amdgpu_sriov_vf(adev) ? SRIOV_USEC_TIMEOUT : adev->usec_timeout;
423 	struct amdgpu_ring *ring = &adev->gfx.kiq.ring;
424 	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
425 
426 	if (amdgpu_emu_mode == 0 && ring->sched.ready) {
427 		spin_lock(&adev->gfx.kiq.ring_lock);
428 		/* 2 dwords flush + 8 dwords fence */
429 		amdgpu_ring_alloc(ring, kiq->pmf->invalidate_tlbs_size + 8);
430 		kiq->pmf->kiq_invalidate_tlbs(ring,
431 					pasid, flush_type, all_hub);
432 		r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
433 		if (r) {
434 			amdgpu_ring_undo(ring);
435 			spin_unlock(&adev->gfx.kiq.ring_lock);
436 			return -ETIME;
437 		}
438 
439 		amdgpu_ring_commit(ring);
440 		spin_unlock(&adev->gfx.kiq.ring_lock);
441 		r = amdgpu_fence_wait_polling(ring, seq, usec_timeout);
442 		if (r < 1) {
443 			dev_err(adev->dev, "wait for kiq fence error: %ld.\n", r);
444 			return -ETIME;
445 		}
446 
447 		return 0;
448 	}
449 
450 	for (vmid = 1; vmid < AMDGPU_NUM_VMID; vmid++) {
451 
452 		ret = gmc_v10_0_get_atc_vmid_pasid_mapping_info(adev, vmid,
453 				&queried_pasid);
454 		if (ret	&& queried_pasid == pasid) {
455 			if (all_hub) {
456 				for (i = 0; i < adev->num_vmhubs; i++)
457 					gmc_v10_0_flush_gpu_tlb(adev, vmid,
458 							i, flush_type);
459 			} else {
460 				gmc_v10_0_flush_gpu_tlb(adev, vmid,
461 						AMDGPU_GFXHUB_0, flush_type);
462 			}
463 			if (!adev->enable_mes)
464 				break;
465 		}
466 	}
467 
468 	return 0;
469 }
470 
471 static uint64_t gmc_v10_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
472 					     unsigned vmid, uint64_t pd_addr)
473 {
474 	bool use_semaphore = gmc_v10_0_use_invalidate_semaphore(ring->adev, ring->funcs->vmhub);
475 	struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
476 	uint32_t req = hub->vmhub_funcs->get_invalidate_req(vmid, 0);
477 	unsigned eng = ring->vm_inv_eng;
478 
479 	/*
480 	 * It may lose gpuvm invalidate acknowldege state across power-gating
481 	 * off cycle, add semaphore acquire before invalidation and semaphore
482 	 * release after invalidation to avoid entering power gated state
483 	 * to WA the Issue
484 	 */
485 
486 	/* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
487 	if (use_semaphore)
488 		/* a read return value of 1 means semaphore acuqire */
489 		amdgpu_ring_emit_reg_wait(ring,
490 					  hub->vm_inv_eng0_sem +
491 					  hub->eng_distance * eng, 0x1, 0x1);
492 
493 	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 +
494 			      (hub->ctx_addr_distance * vmid),
495 			      lower_32_bits(pd_addr));
496 
497 	amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 +
498 			      (hub->ctx_addr_distance * vmid),
499 			      upper_32_bits(pd_addr));
500 
501 	amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req +
502 					    hub->eng_distance * eng,
503 					    hub->vm_inv_eng0_ack +
504 					    hub->eng_distance * eng,
505 					    req, 1 << vmid);
506 
507 	/* TODO: It needs to continue working on debugging with semaphore for GFXHUB as well. */
508 	if (use_semaphore)
509 		/*
510 		 * add semaphore release after invalidation,
511 		 * write with 0 means semaphore release
512 		 */
513 		amdgpu_ring_emit_wreg(ring, hub->vm_inv_eng0_sem +
514 				      hub->eng_distance * eng, 0);
515 
516 	return pd_addr;
517 }
518 
519 static void gmc_v10_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
520 					 unsigned pasid)
521 {
522 	struct amdgpu_device *adev = ring->adev;
523 	uint32_t reg;
524 
525 	/* MES fw manages IH_VMID_x_LUT updating */
526 	if (ring->is_mes_queue)
527 		return;
528 
529 	if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
530 		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
531 	else
532 		reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
533 
534 	amdgpu_ring_emit_wreg(ring, reg, pasid);
535 }
536 
537 /*
538  * PTE format on NAVI 10:
539  * 63:59 reserved
540  * 58 reserved and for sienna_cichlid is used for MALL noalloc
541  * 57 reserved
542  * 56 F
543  * 55 L
544  * 54 reserved
545  * 53:52 SW
546  * 51 T
547  * 50:48 mtype
548  * 47:12 4k physical page base address
549  * 11:7 fragment
550  * 6 write
551  * 5 read
552  * 4 exe
553  * 3 Z
554  * 2 snooped
555  * 1 system
556  * 0 valid
557  *
558  * PDE format on NAVI 10:
559  * 63:59 block fragment size
560  * 58:55 reserved
561  * 54 P
562  * 53:48 reserved
563  * 47:6 physical base address of PD or PTE
564  * 5:3 reserved
565  * 2 C
566  * 1 system
567  * 0 valid
568  */
569 
570 static uint64_t gmc_v10_0_map_mtype(struct amdgpu_device *adev, uint32_t flags)
571 {
572 	switch (flags) {
573 	case AMDGPU_VM_MTYPE_DEFAULT:
574 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
575 	case AMDGPU_VM_MTYPE_NC:
576 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
577 	case AMDGPU_VM_MTYPE_WC:
578 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_WC);
579 	case AMDGPU_VM_MTYPE_CC:
580 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_CC);
581 	case AMDGPU_VM_MTYPE_UC:
582 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_UC);
583 	default:
584 		return AMDGPU_PTE_MTYPE_NV10(MTYPE_NC);
585 	}
586 }
587 
588 static void gmc_v10_0_get_vm_pde(struct amdgpu_device *adev, int level,
589 				 uint64_t *addr, uint64_t *flags)
590 {
591 	if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
592 		*addr = amdgpu_gmc_vram_mc2pa(adev, *addr);
593 	BUG_ON(*addr & 0xFFFF00000000003FULL);
594 
595 	if (!adev->gmc.translate_further)
596 		return;
597 
598 	if (level == AMDGPU_VM_PDB1) {
599 		/* Set the block fragment size */
600 		if (!(*flags & AMDGPU_PDE_PTE))
601 			*flags |= AMDGPU_PDE_BFS(0x9);
602 
603 	} else if (level == AMDGPU_VM_PDB0) {
604 		if (*flags & AMDGPU_PDE_PTE)
605 			*flags &= ~AMDGPU_PDE_PTE;
606 		else
607 			*flags |= AMDGPU_PTE_TF;
608 	}
609 }
610 
611 static void gmc_v10_0_get_vm_pte(struct amdgpu_device *adev,
612 				 struct amdgpu_bo_va_mapping *mapping,
613 				 uint64_t *flags)
614 {
615 	struct amdgpu_bo *bo = mapping->bo_va->base.bo;
616 
617 	*flags &= ~AMDGPU_PTE_EXECUTABLE;
618 	*flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
619 
620 	*flags &= ~AMDGPU_PTE_MTYPE_NV10_MASK;
621 	*flags |= (mapping->flags & AMDGPU_PTE_MTYPE_NV10_MASK);
622 
623 	*flags &= ~AMDGPU_PTE_NOALLOC;
624 	*flags |= (mapping->flags & AMDGPU_PTE_NOALLOC);
625 
626 	if (mapping->flags & AMDGPU_PTE_PRT) {
627 		*flags |= AMDGPU_PTE_PRT;
628 		*flags |= AMDGPU_PTE_SNOOPED;
629 		*flags |= AMDGPU_PTE_LOG;
630 		*flags |= AMDGPU_PTE_SYSTEM;
631 		*flags &= ~AMDGPU_PTE_VALID;
632 	}
633 
634 	if (bo && bo->flags & (AMDGPU_GEM_CREATE_COHERENT |
635 			       AMDGPU_GEM_CREATE_UNCACHED))
636 		*flags = (*flags & ~AMDGPU_PTE_MTYPE_NV10_MASK) |
637 			 AMDGPU_PTE_MTYPE_NV10(MTYPE_UC);
638 }
639 
640 static unsigned gmc_v10_0_get_vbios_fb_size(struct amdgpu_device *adev)
641 {
642 	u32 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
643 	unsigned size;
644 
645 	if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
646 		size = AMDGPU_VBIOS_VGA_ALLOCATION;
647 	} else {
648 		u32 viewport;
649 		u32 pitch;
650 
651 		viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
652 		pitch = RREG32_SOC15(DCE, 0, mmHUBPREQ0_DCSURF_SURFACE_PITCH);
653 		size = (REG_GET_FIELD(viewport,
654 					HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
655 				REG_GET_FIELD(pitch, HUBPREQ0_DCSURF_SURFACE_PITCH, PITCH) *
656 				4);
657 	}
658 
659 	return size;
660 }
661 
662 static const struct amdgpu_gmc_funcs gmc_v10_0_gmc_funcs = {
663 	.flush_gpu_tlb = gmc_v10_0_flush_gpu_tlb,
664 	.flush_gpu_tlb_pasid = gmc_v10_0_flush_gpu_tlb_pasid,
665 	.emit_flush_gpu_tlb = gmc_v10_0_emit_flush_gpu_tlb,
666 	.emit_pasid_mapping = gmc_v10_0_emit_pasid_mapping,
667 	.map_mtype = gmc_v10_0_map_mtype,
668 	.get_vm_pde = gmc_v10_0_get_vm_pde,
669 	.get_vm_pte = gmc_v10_0_get_vm_pte,
670 	.get_vbios_fb_size = gmc_v10_0_get_vbios_fb_size,
671 };
672 
673 static void gmc_v10_0_set_gmc_funcs(struct amdgpu_device *adev)
674 {
675 	if (adev->gmc.gmc_funcs == NULL)
676 		adev->gmc.gmc_funcs = &gmc_v10_0_gmc_funcs;
677 }
678 
679 static void gmc_v10_0_set_umc_funcs(struct amdgpu_device *adev)
680 {
681 	switch (adev->ip_versions[UMC_HWIP][0]) {
682 	case IP_VERSION(8, 7, 0):
683 		adev->umc.max_ras_err_cnt_per_query = UMC_V8_7_TOTAL_CHANNEL_NUM;
684 		adev->umc.channel_inst_num = UMC_V8_7_CHANNEL_INSTANCE_NUM;
685 		adev->umc.umc_inst_num = UMC_V8_7_UMC_INSTANCE_NUM;
686 		adev->umc.channel_offs = UMC_V8_7_PER_CHANNEL_OFFSET_SIENNA;
687 		adev->umc.channel_idx_tbl = &umc_v8_7_channel_idx_tbl[0][0];
688 		adev->umc.ras = &umc_v8_7_ras;
689 		break;
690 	default:
691 		break;
692 	}
693 	if (adev->umc.ras) {
694 		amdgpu_ras_register_ras_block(adev, &adev->umc.ras->ras_block);
695 
696 		strcpy(adev->umc.ras->ras_block.ras_comm.name, "umc");
697 		adev->umc.ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__UMC;
698 		adev->umc.ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
699 		adev->umc.ras_if = &adev->umc.ras->ras_block.ras_comm;
700 
701 		/* If don't define special ras_late_init function, use default ras_late_init */
702 		if (!adev->umc.ras->ras_block.ras_late_init)
703 				adev->umc.ras->ras_block.ras_late_init = amdgpu_umc_ras_late_init;
704 
705 		/* If not defined special ras_cb function, use default ras_cb */
706 		if (!adev->umc.ras->ras_block.ras_cb)
707 			adev->umc.ras->ras_block.ras_cb = amdgpu_umc_process_ras_data_cb;
708 	}
709 }
710 
711 
712 static void gmc_v10_0_set_mmhub_funcs(struct amdgpu_device *adev)
713 {
714 	switch (adev->ip_versions[MMHUB_HWIP][0]) {
715 	case IP_VERSION(2, 3, 0):
716 	case IP_VERSION(2, 4, 0):
717 	case IP_VERSION(2, 4, 1):
718 		adev->mmhub.funcs = &mmhub_v2_3_funcs;
719 		break;
720 	default:
721 		adev->mmhub.funcs = &mmhub_v2_0_funcs;
722 		break;
723 	}
724 }
725 
726 static void gmc_v10_0_set_gfxhub_funcs(struct amdgpu_device *adev)
727 {
728 	switch (adev->ip_versions[GC_HWIP][0]) {
729 	case IP_VERSION(10, 3, 0):
730 	case IP_VERSION(10, 3, 2):
731 	case IP_VERSION(10, 3, 1):
732 	case IP_VERSION(10, 3, 4):
733 	case IP_VERSION(10, 3, 5):
734 	case IP_VERSION(10, 3, 6):
735 	case IP_VERSION(10, 3, 3):
736 	case IP_VERSION(10, 3, 7):
737 		adev->gfxhub.funcs = &gfxhub_v2_1_funcs;
738 		break;
739 	default:
740 		adev->gfxhub.funcs = &gfxhub_v2_0_funcs;
741 		break;
742 	}
743 }
744 
745 
746 static int gmc_v10_0_early_init(void *handle)
747 {
748 	int r;
749 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
750 
751 	gmc_v10_0_set_mmhub_funcs(adev);
752 	gmc_v10_0_set_gfxhub_funcs(adev);
753 	gmc_v10_0_set_gmc_funcs(adev);
754 	gmc_v10_0_set_irq_funcs(adev);
755 	gmc_v10_0_set_umc_funcs(adev);
756 
757 	adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
758 	adev->gmc.shared_aperture_end =
759 		adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
760 	adev->gmc.private_aperture_start = 0x1000000000000000ULL;
761 	adev->gmc.private_aperture_end =
762 		adev->gmc.private_aperture_start + (4ULL << 30) - 1;
763 
764 	r = amdgpu_gmc_ras_early_init(adev);
765 	if (r)
766 		return r;
767 
768 	return 0;
769 }
770 
771 static int gmc_v10_0_late_init(void *handle)
772 {
773 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
774 	int r;
775 
776 	r = amdgpu_gmc_allocate_vm_inv_eng(adev);
777 	if (r)
778 		return r;
779 
780 	r = amdgpu_gmc_ras_late_init(adev);
781 	if (r)
782 		return r;
783 
784 	return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
785 }
786 
787 static void gmc_v10_0_vram_gtt_location(struct amdgpu_device *adev,
788 					struct amdgpu_gmc *mc)
789 {
790 	u64 base = 0;
791 
792 	base = adev->gfxhub.funcs->get_fb_location(adev);
793 
794 	/* add the xgmi offset of the physical node */
795 	base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
796 
797 	amdgpu_gmc_vram_location(adev, &adev->gmc, base);
798 	amdgpu_gmc_gart_location(adev, mc);
799 	amdgpu_gmc_agp_location(adev, mc);
800 
801 	/* base offset of vram pages */
802 	adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev);
803 
804 	/* add the xgmi offset of the physical node */
805 	adev->vm_manager.vram_base_offset +=
806 		adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
807 }
808 
809 /**
810  * gmc_v10_0_mc_init - initialize the memory controller driver params
811  *
812  * @adev: amdgpu_device pointer
813  *
814  * Look up the amount of vram, vram width, and decide how to place
815  * vram and gart within the GPU's physical address space.
816  * Returns 0 for success.
817  */
818 static int gmc_v10_0_mc_init(struct amdgpu_device *adev)
819 {
820 	int r;
821 
822 	/* size in MB on si */
823 	adev->gmc.mc_vram_size =
824 		adev->nbio.funcs->get_memsize(adev) * 1024ULL * 1024ULL;
825 	adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
826 
827 	if (!(adev->flags & AMD_IS_APU)) {
828 		r = amdgpu_device_resize_fb_bar(adev);
829 		if (r)
830 			return r;
831 	}
832 	adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
833 	adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
834 
835 #ifdef CONFIG_X86_64
836 	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev)) {
837 		adev->gmc.aper_base = adev->gfxhub.funcs->get_mc_fb_offset(adev);
838 		adev->gmc.aper_size = adev->gmc.real_vram_size;
839 	}
840 #endif
841 
842 	/* In case the PCI BAR is larger than the actual amount of vram */
843 	adev->gmc.visible_vram_size = adev->gmc.aper_size;
844 	if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
845 		adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
846 
847 	/* set the gart size */
848 	if (amdgpu_gart_size == -1) {
849 		switch (adev->ip_versions[GC_HWIP][0]) {
850 		default:
851 			adev->gmc.gart_size = 512ULL << 20;
852 			break;
853 		case IP_VERSION(10, 3, 1):   /* DCE SG support */
854 		case IP_VERSION(10, 3, 3):   /* DCE SG support */
855 		case IP_VERSION(10, 3, 6):   /* DCE SG support */
856 		case IP_VERSION(10, 3, 7):   /* DCE SG support */
857 			adev->gmc.gart_size = 1024ULL << 20;
858 			break;
859 		}
860 	} else {
861 		adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
862 	}
863 
864 	gmc_v10_0_vram_gtt_location(adev, &adev->gmc);
865 
866 	return 0;
867 }
868 
869 static int gmc_v10_0_gart_init(struct amdgpu_device *adev)
870 {
871 	int r;
872 
873 	if (adev->gart.bo) {
874 		WARN(1, "NAVI10 PCIE GART already initialized\n");
875 		return 0;
876 	}
877 
878 	/* Initialize common gart structure */
879 	r = amdgpu_gart_init(adev);
880 	if (r)
881 		return r;
882 
883 	adev->gart.table_size = adev->gart.num_gpu_pages * 8;
884 	adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_NV10(MTYPE_UC) |
885 				 AMDGPU_PTE_EXECUTABLE;
886 
887 	return amdgpu_gart_table_vram_alloc(adev);
888 }
889 
890 static int gmc_v10_0_sw_init(void *handle)
891 {
892 	int r, vram_width = 0, vram_type = 0, vram_vendor = 0;
893 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
894 
895 	adev->gfxhub.funcs->init(adev);
896 
897 	adev->mmhub.funcs->init(adev);
898 
899 	spin_lock_init(&adev->gmc.invalidate_lock);
900 
901 	if ((adev->flags & AMD_IS_APU) && amdgpu_emu_mode == 1) {
902 		adev->gmc.vram_type = AMDGPU_VRAM_TYPE_DDR4;
903 		adev->gmc.vram_width = 64;
904 	} else if (amdgpu_emu_mode == 1) {
905 		adev->gmc.vram_type = AMDGPU_VRAM_TYPE_GDDR6;
906 		adev->gmc.vram_width = 1 * 128; /* numchan * chansize */
907 	} else {
908 		r = amdgpu_atomfirmware_get_vram_info(adev,
909 				&vram_width, &vram_type, &vram_vendor);
910 		adev->gmc.vram_width = vram_width;
911 
912 		adev->gmc.vram_type = vram_type;
913 		adev->gmc.vram_vendor = vram_vendor;
914 	}
915 
916 	switch (adev->ip_versions[GC_HWIP][0]) {
917 	case IP_VERSION(10, 3, 0):
918 		adev->gmc.mall_size = 128 * 1024 * 1024;
919 		break;
920 	case IP_VERSION(10, 3, 2):
921 		adev->gmc.mall_size = 96 * 1024 * 1024;
922 		break;
923 	case IP_VERSION(10, 3, 4):
924 		adev->gmc.mall_size = 32 * 1024 * 1024;
925 		break;
926 	case IP_VERSION(10, 3, 5):
927 		adev->gmc.mall_size = 16 * 1024 * 1024;
928 		break;
929 	default:
930 		adev->gmc.mall_size = 0;
931 		break;
932 	}
933 
934 	switch (adev->ip_versions[GC_HWIP][0]) {
935 	case IP_VERSION(10, 1, 10):
936 	case IP_VERSION(10, 1, 1):
937 	case IP_VERSION(10, 1, 2):
938 	case IP_VERSION(10, 1, 3):
939 	case IP_VERSION(10, 1, 4):
940 	case IP_VERSION(10, 3, 0):
941 	case IP_VERSION(10, 3, 2):
942 	case IP_VERSION(10, 3, 1):
943 	case IP_VERSION(10, 3, 4):
944 	case IP_VERSION(10, 3, 5):
945 	case IP_VERSION(10, 3, 6):
946 	case IP_VERSION(10, 3, 3):
947 	case IP_VERSION(10, 3, 7):
948 		adev->num_vmhubs = 2;
949 		/*
950 		 * To fulfill 4-level page support,
951 		 * vm size is 256TB (48bit), maximum size of Navi10/Navi14/Navi12,
952 		 * block size 512 (9bit)
953 		 */
954 		amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
955 		break;
956 	default:
957 		break;
958 	}
959 
960 	/* This interrupt is VMC page fault.*/
961 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC,
962 			      VMC_1_0__SRCID__VM_FAULT,
963 			      &adev->gmc.vm_fault);
964 
965 	if (r)
966 		return r;
967 
968 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2,
969 			      UTCL2_1_0__SRCID__FAULT,
970 			      &adev->gmc.vm_fault);
971 	if (r)
972 		return r;
973 
974 	if (!amdgpu_sriov_vf(adev)) {
975 		/* interrupt sent to DF. */
976 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
977 				      &adev->gmc.ecc_irq);
978 		if (r)
979 			return r;
980 	}
981 
982 	/*
983 	 * Set the internal MC address mask This is the max address of the GPU's
984 	 * internal address space.
985 	 */
986 	adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
987 
988 	r = dma_set_mask_and_coherent(adev->dev, DMA_BIT_MASK(44));
989 	if (r) {
990 		printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
991 		return r;
992 	}
993 
994 	adev->need_swiotlb = drm_need_swiotlb(44);
995 
996 	r = gmc_v10_0_mc_init(adev);
997 	if (r)
998 		return r;
999 
1000 	amdgpu_gmc_get_vbios_allocations(adev);
1001 
1002 	/* Memory manager */
1003 	r = amdgpu_bo_init(adev);
1004 	if (r)
1005 		return r;
1006 
1007 	r = gmc_v10_0_gart_init(adev);
1008 	if (r)
1009 		return r;
1010 
1011 	/*
1012 	 * number of VMs
1013 	 * VMID 0 is reserved for System
1014 	 * amdgpu graphics/compute will use VMIDs 1-7
1015 	 * amdkfd will use VMIDs 8-15
1016 	 */
1017 	adev->vm_manager.first_kfd_vmid = 8;
1018 
1019 	amdgpu_vm_manager_init(adev);
1020 
1021 	return 0;
1022 }
1023 
1024 /**
1025  * gmc_v10_0_gart_fini - vm fini callback
1026  *
1027  * @adev: amdgpu_device pointer
1028  *
1029  * Tears down the driver GART/VM setup (CIK).
1030  */
1031 static void gmc_v10_0_gart_fini(struct amdgpu_device *adev)
1032 {
1033 	amdgpu_gart_table_vram_free(adev);
1034 }
1035 
1036 static int gmc_v10_0_sw_fini(void *handle)
1037 {
1038 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1039 
1040 	amdgpu_vm_manager_fini(adev);
1041 	gmc_v10_0_gart_fini(adev);
1042 	amdgpu_gem_force_release(adev);
1043 	amdgpu_bo_fini(adev);
1044 
1045 	return 0;
1046 }
1047 
1048 static void gmc_v10_0_init_golden_registers(struct amdgpu_device *adev)
1049 {
1050 }
1051 
1052 /**
1053  * gmc_v10_0_gart_enable - gart enable
1054  *
1055  * @adev: amdgpu_device pointer
1056  */
1057 static int gmc_v10_0_gart_enable(struct amdgpu_device *adev)
1058 {
1059 	int r;
1060 	bool value;
1061 
1062 	if (adev->gart.bo == NULL) {
1063 		dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
1064 		return -EINVAL;
1065 	}
1066 
1067 	amdgpu_gtt_mgr_recover(&adev->mman.gtt_mgr);
1068 	r = adev->gfxhub.funcs->gart_enable(adev);
1069 	if (r)
1070 		return r;
1071 
1072 	r = adev->mmhub.funcs->gart_enable(adev);
1073 	if (r)
1074 		return r;
1075 
1076 	adev->hdp.funcs->init_registers(adev);
1077 
1078 	/* Flush HDP after it is initialized */
1079 	adev->hdp.funcs->flush_hdp(adev, NULL);
1080 
1081 	value = (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS) ?
1082 		false : true;
1083 
1084 	adev->gfxhub.funcs->set_fault_enable_default(adev, value);
1085 	adev->mmhub.funcs->set_fault_enable_default(adev, value);
1086 	gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_MMHUB_0, 0);
1087 	gmc_v10_0_flush_gpu_tlb(adev, 0, AMDGPU_GFXHUB_0, 0);
1088 
1089 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1090 		 (unsigned)(adev->gmc.gart_size >> 20),
1091 		 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
1092 
1093 	return 0;
1094 }
1095 
1096 static int gmc_v10_0_hw_init(void *handle)
1097 {
1098 	int r;
1099 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1100 
1101 	/* The sequence of these two function calls matters.*/
1102 	gmc_v10_0_init_golden_registers(adev);
1103 
1104 	/*
1105 	 * harvestable groups in gc_utcl2 need to be programmed before any GFX block
1106 	 * register setup within GMC, or else system hang when harvesting SA.
1107 	 */
1108 	if (adev->gfxhub.funcs && adev->gfxhub.funcs->utcl2_harvest)
1109 		adev->gfxhub.funcs->utcl2_harvest(adev);
1110 
1111 	r = gmc_v10_0_gart_enable(adev);
1112 	if (r)
1113 		return r;
1114 
1115 	if (amdgpu_emu_mode == 1) {
1116 		r = amdgpu_gmc_vram_checking(adev);
1117 		if (r)
1118 			return r;
1119 	}
1120 
1121 	if (adev->umc.funcs && adev->umc.funcs->init_registers)
1122 		adev->umc.funcs->init_registers(adev);
1123 
1124 	return 0;
1125 }
1126 
1127 /**
1128  * gmc_v10_0_gart_disable - gart disable
1129  *
1130  * @adev: amdgpu_device pointer
1131  *
1132  * This disables all VM page table.
1133  */
1134 static void gmc_v10_0_gart_disable(struct amdgpu_device *adev)
1135 {
1136 	adev->gfxhub.funcs->gart_disable(adev);
1137 	adev->mmhub.funcs->gart_disable(adev);
1138 }
1139 
1140 static int gmc_v10_0_hw_fini(void *handle)
1141 {
1142 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1143 
1144 	gmc_v10_0_gart_disable(adev);
1145 
1146 	if (amdgpu_sriov_vf(adev)) {
1147 		/* full access mode, so don't touch any GMC register */
1148 		DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1149 		return 0;
1150 	}
1151 
1152 	amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
1153 	amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
1154 
1155 	return 0;
1156 }
1157 
1158 static int gmc_v10_0_suspend(void *handle)
1159 {
1160 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1161 
1162 	gmc_v10_0_hw_fini(adev);
1163 
1164 	return 0;
1165 }
1166 
1167 static int gmc_v10_0_resume(void *handle)
1168 {
1169 	int r;
1170 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1171 
1172 	r = gmc_v10_0_hw_init(adev);
1173 	if (r)
1174 		return r;
1175 
1176 	amdgpu_vmid_reset_all(adev);
1177 
1178 	return 0;
1179 }
1180 
1181 static bool gmc_v10_0_is_idle(void *handle)
1182 {
1183 	/* MC is always ready in GMC v10.*/
1184 	return true;
1185 }
1186 
1187 static int gmc_v10_0_wait_for_idle(void *handle)
1188 {
1189 	/* There is no need to wait for MC idle in GMC v10.*/
1190 	return 0;
1191 }
1192 
1193 static int gmc_v10_0_soft_reset(void *handle)
1194 {
1195 	return 0;
1196 }
1197 
1198 static int gmc_v10_0_set_clockgating_state(void *handle,
1199 					   enum amd_clockgating_state state)
1200 {
1201 	int r;
1202 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1203 
1204 	/*
1205 	 * The issue mmhub can't disconnect from DF with MMHUB clock gating being disabled
1206 	 * is a new problem observed at DF 3.0.3, however with the same suspend sequence not
1207 	 * seen any issue on the DF 3.0.2 series platform.
1208 	 */
1209 	if (adev->in_s0ix && adev->ip_versions[DF_HWIP][0] > IP_VERSION(3, 0, 2)) {
1210 		dev_dbg(adev->dev, "keep mmhub clock gating being enabled for s0ix\n");
1211 		return 0;
1212 	}
1213 
1214 	r = adev->mmhub.funcs->set_clockgating(adev, state);
1215 	if (r)
1216 		return r;
1217 
1218 	if (adev->ip_versions[ATHUB_HWIP][0] >= IP_VERSION(2, 1, 0))
1219 		return athub_v2_1_set_clockgating(adev, state);
1220 	else
1221 		return athub_v2_0_set_clockgating(adev, state);
1222 }
1223 
1224 static void gmc_v10_0_get_clockgating_state(void *handle, u64 *flags)
1225 {
1226 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1227 
1228 	if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 1, 3) ||
1229 	    adev->ip_versions[GC_HWIP][0] == IP_VERSION(10, 1, 4))
1230 		return;
1231 
1232 	adev->mmhub.funcs->get_clockgating(adev, flags);
1233 
1234 	if (adev->ip_versions[ATHUB_HWIP][0] >= IP_VERSION(2, 1, 0))
1235 		athub_v2_1_get_clockgating(adev, flags);
1236 	else
1237 		athub_v2_0_get_clockgating(adev, flags);
1238 }
1239 
1240 static int gmc_v10_0_set_powergating_state(void *handle,
1241 					   enum amd_powergating_state state)
1242 {
1243 	return 0;
1244 }
1245 
1246 const struct amd_ip_funcs gmc_v10_0_ip_funcs = {
1247 	.name = "gmc_v10_0",
1248 	.early_init = gmc_v10_0_early_init,
1249 	.late_init = gmc_v10_0_late_init,
1250 	.sw_init = gmc_v10_0_sw_init,
1251 	.sw_fini = gmc_v10_0_sw_fini,
1252 	.hw_init = gmc_v10_0_hw_init,
1253 	.hw_fini = gmc_v10_0_hw_fini,
1254 	.suspend = gmc_v10_0_suspend,
1255 	.resume = gmc_v10_0_resume,
1256 	.is_idle = gmc_v10_0_is_idle,
1257 	.wait_for_idle = gmc_v10_0_wait_for_idle,
1258 	.soft_reset = gmc_v10_0_soft_reset,
1259 	.set_clockgating_state = gmc_v10_0_set_clockgating_state,
1260 	.set_powergating_state = gmc_v10_0_set_powergating_state,
1261 	.get_clockgating_state = gmc_v10_0_get_clockgating_state,
1262 };
1263 
1264 const struct amdgpu_ip_block_version gmc_v10_0_ip_block =
1265 {
1266 	.type = AMD_IP_BLOCK_TYPE_GMC,
1267 	.major = 10,
1268 	.minor = 0,
1269 	.rev = 0,
1270 	.funcs = &gmc_v10_0_ip_funcs,
1271 };
1272