1d38ceaf9SAlex Deucher /*
2d38ceaf9SAlex Deucher  * Copyright 2007-8 Advanced Micro Devices, Inc.
3d38ceaf9SAlex Deucher  * Copyright 2008 Red Hat Inc.
4d38ceaf9SAlex Deucher  *
5d38ceaf9SAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
6d38ceaf9SAlex Deucher  * copy of this software and associated documentation files (the "Software"),
7d38ceaf9SAlex Deucher  * to deal in the Software without restriction, including without limitation
8d38ceaf9SAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9d38ceaf9SAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
10d38ceaf9SAlex Deucher  * Software is furnished to do so, subject to the following conditions:
11d38ceaf9SAlex Deucher  *
12d38ceaf9SAlex Deucher  * The above copyright notice and this permission notice shall be included in
13d38ceaf9SAlex Deucher  * all copies or substantial portions of the Software.
14d38ceaf9SAlex Deucher  *
15d38ceaf9SAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16d38ceaf9SAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17d38ceaf9SAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18d38ceaf9SAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19d38ceaf9SAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20d38ceaf9SAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21d38ceaf9SAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
22d38ceaf9SAlex Deucher  *
23d38ceaf9SAlex Deucher  * Authors: Dave Airlie
24d38ceaf9SAlex Deucher  *          Alex Deucher
25d38ceaf9SAlex Deucher  */
2647b757fbSSam Ravnborg 
27d38ceaf9SAlex Deucher #include <drm/amdgpu_drm.h>
28d38ceaf9SAlex Deucher #include <drm/drm_fixed.h>
29d38ceaf9SAlex Deucher #include "amdgpu.h"
30d38ceaf9SAlex Deucher #include "atom.h"
31d38ceaf9SAlex Deucher #include "atom-bits.h"
32d38ceaf9SAlex Deucher #include "atombios_encoders.h"
33356aee30SBaoyou Xie #include "atombios_crtc.h"
34d38ceaf9SAlex Deucher #include "amdgpu_atombios.h"
35d38ceaf9SAlex Deucher #include "amdgpu_pll.h"
36d38ceaf9SAlex Deucher #include "amdgpu_connectors.h"
37d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_overscan_setup(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)38d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_overscan_setup(struct drm_crtc *crtc,
39d38ceaf9SAlex Deucher 				  struct drm_display_mode *mode,
40d38ceaf9SAlex Deucher 				  struct drm_display_mode *adjusted_mode)
41d38ceaf9SAlex Deucher {
42d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
431348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
44d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
45d38ceaf9SAlex Deucher 	SET_CRTC_OVERSCAN_PS_ALLOCATION args;
46d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
47d38ceaf9SAlex Deucher 	int a1, a2;
48d38ceaf9SAlex Deucher 
49d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
50d38ceaf9SAlex Deucher 
51d38ceaf9SAlex Deucher 	args.ucCRTC = amdgpu_crtc->crtc_id;
52d38ceaf9SAlex Deucher 
53d38ceaf9SAlex Deucher 	switch (amdgpu_crtc->rmx_type) {
54d38ceaf9SAlex Deucher 	case RMX_CENTER:
55d38ceaf9SAlex Deucher 		args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
56d38ceaf9SAlex Deucher 		args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
57d38ceaf9SAlex Deucher 		args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
58d38ceaf9SAlex Deucher 		args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
59d38ceaf9SAlex Deucher 		break;
60d38ceaf9SAlex Deucher 	case RMX_ASPECT:
61d38ceaf9SAlex Deucher 		a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
62d38ceaf9SAlex Deucher 		a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
63d38ceaf9SAlex Deucher 
64d38ceaf9SAlex Deucher 		if (a1 > a2) {
65d38ceaf9SAlex Deucher 			args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
66d38ceaf9SAlex Deucher 			args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
67d38ceaf9SAlex Deucher 		} else if (a2 > a1) {
68d38ceaf9SAlex Deucher 			args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
69d38ceaf9SAlex Deucher 			args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
70d38ceaf9SAlex Deucher 		}
71d38ceaf9SAlex Deucher 		break;
72d38ceaf9SAlex Deucher 	case RMX_FULL:
73d38ceaf9SAlex Deucher 	default:
74d38ceaf9SAlex Deucher 		args.usOverscanRight = cpu_to_le16(amdgpu_crtc->h_border);
75d38ceaf9SAlex Deucher 		args.usOverscanLeft = cpu_to_le16(amdgpu_crtc->h_border);
76d38ceaf9SAlex Deucher 		args.usOverscanBottom = cpu_to_le16(amdgpu_crtc->v_border);
77d38ceaf9SAlex Deucher 		args.usOverscanTop = cpu_to_le16(amdgpu_crtc->v_border);
78d38ceaf9SAlex Deucher 		break;
79d38ceaf9SAlex Deucher 	}
80d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
81d38ceaf9SAlex Deucher }
82d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_scaler_setup(struct drm_crtc * crtc)83d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_scaler_setup(struct drm_crtc *crtc)
84d38ceaf9SAlex Deucher {
85d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
861348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
87d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
88d38ceaf9SAlex Deucher 	ENABLE_SCALER_PS_ALLOCATION args;
89d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
90d38ceaf9SAlex Deucher 
91d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
92d38ceaf9SAlex Deucher 
93d38ceaf9SAlex Deucher 	args.ucScaler = amdgpu_crtc->crtc_id;
94d38ceaf9SAlex Deucher 
95d38ceaf9SAlex Deucher 	switch (amdgpu_crtc->rmx_type) {
96d38ceaf9SAlex Deucher 	case RMX_FULL:
97d38ceaf9SAlex Deucher 		args.ucEnable = ATOM_SCALER_EXPANSION;
98d38ceaf9SAlex Deucher 		break;
99d38ceaf9SAlex Deucher 	case RMX_CENTER:
100d38ceaf9SAlex Deucher 		args.ucEnable = ATOM_SCALER_CENTER;
101d38ceaf9SAlex Deucher 		break;
102d38ceaf9SAlex Deucher 	case RMX_ASPECT:
103d38ceaf9SAlex Deucher 		args.ucEnable = ATOM_SCALER_EXPANSION;
104d38ceaf9SAlex Deucher 		break;
105d38ceaf9SAlex Deucher 	default:
106d38ceaf9SAlex Deucher 		args.ucEnable = ATOM_SCALER_DISABLE;
107d38ceaf9SAlex Deucher 		break;
108d38ceaf9SAlex Deucher 	}
109d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
110d38ceaf9SAlex Deucher }
111d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_lock(struct drm_crtc * crtc,int lock)112d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_lock(struct drm_crtc *crtc, int lock)
113d38ceaf9SAlex Deucher {
114d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
115d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
1161348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
117d38ceaf9SAlex Deucher 	int index =
118d38ceaf9SAlex Deucher 	    GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
119d38ceaf9SAlex Deucher 	ENABLE_CRTC_PS_ALLOCATION args;
120d38ceaf9SAlex Deucher 
121d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
122d38ceaf9SAlex Deucher 
123d38ceaf9SAlex Deucher 	args.ucCRTC = amdgpu_crtc->crtc_id;
124d38ceaf9SAlex Deucher 	args.ucEnable = lock;
125d38ceaf9SAlex Deucher 
126d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
127d38ceaf9SAlex Deucher }
128d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_enable(struct drm_crtc * crtc,int state)129d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_enable(struct drm_crtc *crtc, int state)
130d38ceaf9SAlex Deucher {
131d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
132d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
1331348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
134d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
135d38ceaf9SAlex Deucher 	ENABLE_CRTC_PS_ALLOCATION args;
136d38ceaf9SAlex Deucher 
137d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
138d38ceaf9SAlex Deucher 
139d38ceaf9SAlex Deucher 	args.ucCRTC = amdgpu_crtc->crtc_id;
140d38ceaf9SAlex Deucher 	args.ucEnable = state;
141d38ceaf9SAlex Deucher 
142d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
143d38ceaf9SAlex Deucher }
144d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_blank(struct drm_crtc * crtc,int state)145d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_blank(struct drm_crtc *crtc, int state)
146d38ceaf9SAlex Deucher {
147d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
148d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
1491348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
150d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
151d38ceaf9SAlex Deucher 	BLANK_CRTC_PS_ALLOCATION args;
152d38ceaf9SAlex Deucher 
153d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
154d38ceaf9SAlex Deucher 
155d38ceaf9SAlex Deucher 	args.ucCRTC = amdgpu_crtc->crtc_id;
156d38ceaf9SAlex Deucher 	args.ucBlanking = state;
157d38ceaf9SAlex Deucher 
158d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
159d38ceaf9SAlex Deucher }
160d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_powergate(struct drm_crtc * crtc,int state)161d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_powergate(struct drm_crtc *crtc, int state)
162d38ceaf9SAlex Deucher {
163d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
164d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
1651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
166d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
16705b4017bSAlex Deucher 	ENABLE_DISP_POWER_GATING_PS_ALLOCATION args;
168d38ceaf9SAlex Deucher 
169d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
170d38ceaf9SAlex Deucher 
171d38ceaf9SAlex Deucher 	args.ucDispPipeId = amdgpu_crtc->crtc_id;
172d38ceaf9SAlex Deucher 	args.ucEnable = state;
173d38ceaf9SAlex Deucher 
174d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
175d38ceaf9SAlex Deucher }
176d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_powergate_init(struct amdgpu_device * adev)177d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_powergate_init(struct amdgpu_device *adev)
178d38ceaf9SAlex Deucher {
179d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
18005b4017bSAlex Deucher 	ENABLE_DISP_POWER_GATING_PS_ALLOCATION args;
181d38ceaf9SAlex Deucher 
182d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
183d38ceaf9SAlex Deucher 
184d38ceaf9SAlex Deucher 	args.ucEnable = ATOM_INIT;
185d38ceaf9SAlex Deucher 
186d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
187d38ceaf9SAlex Deucher }
188d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_set_dtd_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)189d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_set_dtd_timing(struct drm_crtc *crtc,
190d38ceaf9SAlex Deucher 				  struct drm_display_mode *mode)
191d38ceaf9SAlex Deucher {
192d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
193d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
1941348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
195d38ceaf9SAlex Deucher 	SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
196d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
197d38ceaf9SAlex Deucher 	u16 misc = 0;
198d38ceaf9SAlex Deucher 
199d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
200d38ceaf9SAlex Deucher 	args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (amdgpu_crtc->h_border * 2));
201d38ceaf9SAlex Deucher 	args.usH_Blanking_Time =
202d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (amdgpu_crtc->h_border * 2));
203d38ceaf9SAlex Deucher 	args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (amdgpu_crtc->v_border * 2));
204d38ceaf9SAlex Deucher 	args.usV_Blanking_Time =
205d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (amdgpu_crtc->v_border * 2));
206d38ceaf9SAlex Deucher 	args.usH_SyncOffset =
207d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + amdgpu_crtc->h_border);
208d38ceaf9SAlex Deucher 	args.usH_SyncWidth =
209d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
210d38ceaf9SAlex Deucher 	args.usV_SyncOffset =
211d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + amdgpu_crtc->v_border);
212d38ceaf9SAlex Deucher 	args.usV_SyncWidth =
213d38ceaf9SAlex Deucher 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
214d38ceaf9SAlex Deucher 	args.ucH_Border = amdgpu_crtc->h_border;
215d38ceaf9SAlex Deucher 	args.ucV_Border = amdgpu_crtc->v_border;
216d38ceaf9SAlex Deucher 
217d38ceaf9SAlex Deucher 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
218d38ceaf9SAlex Deucher 		misc |= ATOM_VSYNC_POLARITY;
219d38ceaf9SAlex Deucher 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
220d38ceaf9SAlex Deucher 		misc |= ATOM_HSYNC_POLARITY;
221d38ceaf9SAlex Deucher 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
222d38ceaf9SAlex Deucher 		misc |= ATOM_COMPOSITESYNC;
223d38ceaf9SAlex Deucher 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
224d38ceaf9SAlex Deucher 		misc |= ATOM_INTERLACE;
225d38ceaf9SAlex Deucher 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
226d38ceaf9SAlex Deucher 		misc |= ATOM_DOUBLE_CLOCK_MODE;
227d38ceaf9SAlex Deucher 
228d38ceaf9SAlex Deucher 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
229d38ceaf9SAlex Deucher 	args.ucCRTC = amdgpu_crtc->crtc_id;
230d38ceaf9SAlex Deucher 
231d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
232d38ceaf9SAlex Deucher }
233d38ceaf9SAlex Deucher 
234d38ceaf9SAlex Deucher union atom_enable_ss {
235d38ceaf9SAlex Deucher 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
236d38ceaf9SAlex Deucher 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
237d38ceaf9SAlex Deucher 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
238d38ceaf9SAlex Deucher };
239d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_program_ss(struct amdgpu_device * adev,int enable,int pll_id,int crtc_id,struct amdgpu_atom_ss * ss)240d38ceaf9SAlex Deucher static void amdgpu_atombios_crtc_program_ss(struct amdgpu_device *adev,
241d38ceaf9SAlex Deucher 				     int enable,
242d38ceaf9SAlex Deucher 				     int pll_id,
243d38ceaf9SAlex Deucher 				     int crtc_id,
244d38ceaf9SAlex Deucher 				     struct amdgpu_atom_ss *ss)
245d38ceaf9SAlex Deucher {
246d38ceaf9SAlex Deucher 	unsigned i;
247d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
248d38ceaf9SAlex Deucher 	union atom_enable_ss args;
249d38ceaf9SAlex Deucher 
250d38ceaf9SAlex Deucher 	if (enable) {
251d38ceaf9SAlex Deucher 		/* Don't mess with SS if percentage is 0 or external ss.
252d38ceaf9SAlex Deucher 		 * SS is already disabled previously, and disabling it
253d38ceaf9SAlex Deucher 		 * again can cause display problems if the pll is already
254d38ceaf9SAlex Deucher 		 * programmed.
255d38ceaf9SAlex Deucher 		 */
256d38ceaf9SAlex Deucher 		if (ss->percentage == 0)
257d38ceaf9SAlex Deucher 			return;
258d38ceaf9SAlex Deucher 		if (ss->type & ATOM_EXTERNAL_SS_MASK)
259d38ceaf9SAlex Deucher 			return;
260d38ceaf9SAlex Deucher 	} else {
261d38ceaf9SAlex Deucher 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
262d38ceaf9SAlex Deucher 			if (adev->mode_info.crtcs[i] &&
263d38ceaf9SAlex Deucher 			    adev->mode_info.crtcs[i]->enabled &&
264d38ceaf9SAlex Deucher 			    i != crtc_id &&
265d38ceaf9SAlex Deucher 			    pll_id == adev->mode_info.crtcs[i]->pll_id) {
266d38ceaf9SAlex Deucher 				/* one other crtc is using this pll don't turn
267d38ceaf9SAlex Deucher 				 * off spread spectrum as it might turn off
268d38ceaf9SAlex Deucher 				 * display on active crtc
269d38ceaf9SAlex Deucher 				 */
270d38ceaf9SAlex Deucher 				return;
271d38ceaf9SAlex Deucher 			}
272d38ceaf9SAlex Deucher 		}
273d38ceaf9SAlex Deucher 	}
274d38ceaf9SAlex Deucher 
275d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
276d38ceaf9SAlex Deucher 
277d38ceaf9SAlex Deucher 	args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
278d38ceaf9SAlex Deucher 	args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
279d38ceaf9SAlex Deucher 	switch (pll_id) {
280d38ceaf9SAlex Deucher 	case ATOM_PPLL1:
281d38ceaf9SAlex Deucher 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
282d38ceaf9SAlex Deucher 		break;
283d38ceaf9SAlex Deucher 	case ATOM_PPLL2:
284d38ceaf9SAlex Deucher 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
285d38ceaf9SAlex Deucher 		break;
286d38ceaf9SAlex Deucher 	case ATOM_DCPLL:
287d38ceaf9SAlex Deucher 		args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
288d38ceaf9SAlex Deucher 		break;
289d38ceaf9SAlex Deucher 	case ATOM_PPLL_INVALID:
290d38ceaf9SAlex Deucher 		return;
291d38ceaf9SAlex Deucher 	}
292d38ceaf9SAlex Deucher 	args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
293d38ceaf9SAlex Deucher 	args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
294d38ceaf9SAlex Deucher 	args.v3.ucEnable = enable;
295d38ceaf9SAlex Deucher 
296d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
297d38ceaf9SAlex Deucher }
298d38ceaf9SAlex Deucher 
299d38ceaf9SAlex Deucher union adjust_pixel_clock {
300d38ceaf9SAlex Deucher 	ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
301d38ceaf9SAlex Deucher 	ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
302d38ceaf9SAlex Deucher };
303d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_adjust_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)304d38ceaf9SAlex Deucher static u32 amdgpu_atombios_crtc_adjust_pll(struct drm_crtc *crtc,
305d38ceaf9SAlex Deucher 				    struct drm_display_mode *mode)
306d38ceaf9SAlex Deucher {
307d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
308d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
3091348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
310d38ceaf9SAlex Deucher 	struct drm_encoder *encoder = amdgpu_crtc->encoder;
311d38ceaf9SAlex Deucher 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
312d38ceaf9SAlex Deucher 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
313d38ceaf9SAlex Deucher 	u32 adjusted_clock = mode->clock;
314d38ceaf9SAlex Deucher 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(encoder);
315d38ceaf9SAlex Deucher 	u32 dp_clock = mode->clock;
316d38ceaf9SAlex Deucher 	u32 clock = mode->clock;
317d38ceaf9SAlex Deucher 	int bpc = amdgpu_crtc->bpc;
318d38ceaf9SAlex Deucher 	bool is_duallink = amdgpu_dig_monitor_is_duallink(encoder, mode->clock);
319d38ceaf9SAlex Deucher 	union adjust_pixel_clock args;
320d38ceaf9SAlex Deucher 	u8 frev, crev;
321d38ceaf9SAlex Deucher 	int index;
322d38ceaf9SAlex Deucher 
323d38ceaf9SAlex Deucher 	amdgpu_crtc->pll_flags = AMDGPU_PLL_USE_FRAC_FB_DIV;
324d38ceaf9SAlex Deucher 
325d38ceaf9SAlex Deucher 	if ((amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
326d38ceaf9SAlex Deucher 	    (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
327d38ceaf9SAlex Deucher 		if (connector) {
328d38ceaf9SAlex Deucher 			struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
329d38ceaf9SAlex Deucher 			struct amdgpu_connector_atom_dig *dig_connector =
330d38ceaf9SAlex Deucher 				amdgpu_connector->con_priv;
331d38ceaf9SAlex Deucher 
332d38ceaf9SAlex Deucher 			dp_clock = dig_connector->dp_clock;
333d38ceaf9SAlex Deucher 		}
334d38ceaf9SAlex Deucher 	}
335d38ceaf9SAlex Deucher 
336d38ceaf9SAlex Deucher 	/* use recommended ref_div for ss */
337d38ceaf9SAlex Deucher 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
338d38ceaf9SAlex Deucher 		if (amdgpu_crtc->ss_enabled) {
339d38ceaf9SAlex Deucher 			if (amdgpu_crtc->ss.refdiv) {
340d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_REF_DIV;
341d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_reference_div = amdgpu_crtc->ss.refdiv;
342d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
343d38ceaf9SAlex Deucher 			}
344d38ceaf9SAlex Deucher 		}
345d38ceaf9SAlex Deucher 	}
346d38ceaf9SAlex Deucher 
347d38ceaf9SAlex Deucher 	/* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
348d38ceaf9SAlex Deucher 	if (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
349d38ceaf9SAlex Deucher 		adjusted_clock = mode->clock * 2;
350d38ceaf9SAlex Deucher 	if (amdgpu_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
351d38ceaf9SAlex Deucher 		amdgpu_crtc->pll_flags |= AMDGPU_PLL_PREFER_CLOSEST_LOWER;
352d38ceaf9SAlex Deucher 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
353d38ceaf9SAlex Deucher 		amdgpu_crtc->pll_flags |= AMDGPU_PLL_IS_LCD;
354d38ceaf9SAlex Deucher 
355d38ceaf9SAlex Deucher 
356d38ceaf9SAlex Deucher 	/* adjust pll for deep color modes */
357d38ceaf9SAlex Deucher 	if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
358d38ceaf9SAlex Deucher 		switch (bpc) {
359d38ceaf9SAlex Deucher 		case 8:
360d38ceaf9SAlex Deucher 		default:
361d38ceaf9SAlex Deucher 			break;
362d38ceaf9SAlex Deucher 		case 10:
363d38ceaf9SAlex Deucher 			clock = (clock * 5) / 4;
364d38ceaf9SAlex Deucher 			break;
365d38ceaf9SAlex Deucher 		case 12:
366d38ceaf9SAlex Deucher 			clock = (clock * 3) / 2;
367d38ceaf9SAlex Deucher 			break;
368d38ceaf9SAlex Deucher 		case 16:
369d38ceaf9SAlex Deucher 			clock = clock * 2;
370d38ceaf9SAlex Deucher 			break;
371d38ceaf9SAlex Deucher 		}
372d38ceaf9SAlex Deucher 	}
373d38ceaf9SAlex Deucher 
374d38ceaf9SAlex Deucher 	/* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
375d38ceaf9SAlex Deucher 	 * accordingly based on the encoder/transmitter to work around
376d38ceaf9SAlex Deucher 	 * special hw requirements.
377d38ceaf9SAlex Deucher 	 */
378d38ceaf9SAlex Deucher 	index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
379d38ceaf9SAlex Deucher 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
380d38ceaf9SAlex Deucher 				   &crev))
381d38ceaf9SAlex Deucher 		return adjusted_clock;
382d38ceaf9SAlex Deucher 
383d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
384d38ceaf9SAlex Deucher 
385d38ceaf9SAlex Deucher 	switch (frev) {
386d38ceaf9SAlex Deucher 	case 1:
387d38ceaf9SAlex Deucher 		switch (crev) {
388d38ceaf9SAlex Deucher 		case 1:
389d38ceaf9SAlex Deucher 		case 2:
390d38ceaf9SAlex Deucher 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
391d38ceaf9SAlex Deucher 			args.v1.ucTransmitterID = amdgpu_encoder->encoder_id;
392d38ceaf9SAlex Deucher 			args.v1.ucEncodeMode = encoder_mode;
393d38ceaf9SAlex Deucher 			if (amdgpu_crtc->ss_enabled && amdgpu_crtc->ss.percentage)
394d38ceaf9SAlex Deucher 				args.v1.ucConfig |=
395d38ceaf9SAlex Deucher 					ADJUST_DISPLAY_CONFIG_SS_ENABLE;
396d38ceaf9SAlex Deucher 
397d38ceaf9SAlex Deucher 			amdgpu_atom_execute_table(adev->mode_info.atom_context,
398d38ceaf9SAlex Deucher 					   index, (uint32_t *)&args);
399d38ceaf9SAlex Deucher 			adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
400d38ceaf9SAlex Deucher 			break;
401d38ceaf9SAlex Deucher 		case 3:
402d38ceaf9SAlex Deucher 			args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
403d38ceaf9SAlex Deucher 			args.v3.sInput.ucTransmitterID = amdgpu_encoder->encoder_id;
404d38ceaf9SAlex Deucher 			args.v3.sInput.ucEncodeMode = encoder_mode;
405d38ceaf9SAlex Deucher 			args.v3.sInput.ucDispPllConfig = 0;
406d38ceaf9SAlex Deucher 			if (amdgpu_crtc->ss_enabled && amdgpu_crtc->ss.percentage)
407d38ceaf9SAlex Deucher 				args.v3.sInput.ucDispPllConfig |=
408d38ceaf9SAlex Deucher 					DISPPLL_CONFIG_SS_ENABLE;
409d38ceaf9SAlex Deucher 			if (ENCODER_MODE_IS_DP(encoder_mode)) {
410d38ceaf9SAlex Deucher 				args.v3.sInput.ucDispPllConfig |=
411d38ceaf9SAlex Deucher 					DISPPLL_CONFIG_COHERENT_MODE;
412d38ceaf9SAlex Deucher 				/* 16200 or 27000 */
413d38ceaf9SAlex Deucher 				args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
414d38ceaf9SAlex Deucher 			} else if (amdgpu_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
415d38ceaf9SAlex Deucher 				struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
416d38ceaf9SAlex Deucher 				if (dig->coherent_mode)
417d38ceaf9SAlex Deucher 					args.v3.sInput.ucDispPllConfig |=
418d38ceaf9SAlex Deucher 						DISPPLL_CONFIG_COHERENT_MODE;
419d38ceaf9SAlex Deucher 				if (is_duallink)
420d38ceaf9SAlex Deucher 					args.v3.sInput.ucDispPllConfig |=
421d38ceaf9SAlex Deucher 						DISPPLL_CONFIG_DUAL_LINK;
422d38ceaf9SAlex Deucher 			}
423d38ceaf9SAlex Deucher 			if (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
424d38ceaf9SAlex Deucher 			    ENCODER_OBJECT_ID_NONE)
425d38ceaf9SAlex Deucher 				args.v3.sInput.ucExtTransmitterID =
426d38ceaf9SAlex Deucher 					amdgpu_encoder_get_dp_bridge_encoder_id(encoder);
427d38ceaf9SAlex Deucher 			else
428d38ceaf9SAlex Deucher 				args.v3.sInput.ucExtTransmitterID = 0;
429d38ceaf9SAlex Deucher 
430d38ceaf9SAlex Deucher 			amdgpu_atom_execute_table(adev->mode_info.atom_context,
431d38ceaf9SAlex Deucher 					   index, (uint32_t *)&args);
432d38ceaf9SAlex Deucher 			adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
433d38ceaf9SAlex Deucher 			if (args.v3.sOutput.ucRefDiv) {
434d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
435d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_REF_DIV;
436d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
437d38ceaf9SAlex Deucher 			}
438d38ceaf9SAlex Deucher 			if (args.v3.sOutput.ucPostDiv) {
439d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_FRAC_FB_DIV;
440d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_flags |= AMDGPU_PLL_USE_POST_DIV;
441d38ceaf9SAlex Deucher 				amdgpu_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
442d38ceaf9SAlex Deucher 			}
443d38ceaf9SAlex Deucher 			break;
444d38ceaf9SAlex Deucher 		default:
445d38ceaf9SAlex Deucher 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
446d38ceaf9SAlex Deucher 			return adjusted_clock;
447d38ceaf9SAlex Deucher 		}
448d38ceaf9SAlex Deucher 		break;
449d38ceaf9SAlex Deucher 	default:
450d38ceaf9SAlex Deucher 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
451d38ceaf9SAlex Deucher 		return adjusted_clock;
452d38ceaf9SAlex Deucher 	}
453d38ceaf9SAlex Deucher 
454d38ceaf9SAlex Deucher 	return adjusted_clock;
455d38ceaf9SAlex Deucher }
456d38ceaf9SAlex Deucher 
457d38ceaf9SAlex Deucher union set_pixel_clock {
458d38ceaf9SAlex Deucher 	SET_PIXEL_CLOCK_PS_ALLOCATION base;
459d38ceaf9SAlex Deucher 	PIXEL_CLOCK_PARAMETERS v1;
460d38ceaf9SAlex Deucher 	PIXEL_CLOCK_PARAMETERS_V2 v2;
461d38ceaf9SAlex Deucher 	PIXEL_CLOCK_PARAMETERS_V3 v3;
462d38ceaf9SAlex Deucher 	PIXEL_CLOCK_PARAMETERS_V5 v5;
463d38ceaf9SAlex Deucher 	PIXEL_CLOCK_PARAMETERS_V6 v6;
464ee681c9aSAlex Deucher 	PIXEL_CLOCK_PARAMETERS_V7 v7;
465d38ceaf9SAlex Deucher };
466d38ceaf9SAlex Deucher 
467d38ceaf9SAlex Deucher /* on DCE5, make sure the voltage is high enough to support the
468d38ceaf9SAlex Deucher  * required disp clk.
469d38ceaf9SAlex Deucher  */
amdgpu_atombios_crtc_set_disp_eng_pll(struct amdgpu_device * adev,u32 dispclk)470d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_set_disp_eng_pll(struct amdgpu_device *adev,
471d38ceaf9SAlex Deucher 					   u32 dispclk)
472d38ceaf9SAlex Deucher {
473d38ceaf9SAlex Deucher 	u8 frev, crev;
474d38ceaf9SAlex Deucher 	int index;
475d38ceaf9SAlex Deucher 	union set_pixel_clock args;
476d38ceaf9SAlex Deucher 
477d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
478d38ceaf9SAlex Deucher 
479d38ceaf9SAlex Deucher 	index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
480d38ceaf9SAlex Deucher 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
481d38ceaf9SAlex Deucher 				   &crev))
482d38ceaf9SAlex Deucher 		return;
483d38ceaf9SAlex Deucher 
484d38ceaf9SAlex Deucher 	switch (frev) {
485d38ceaf9SAlex Deucher 	case 1:
486d38ceaf9SAlex Deucher 		switch (crev) {
487d38ceaf9SAlex Deucher 		case 5:
488d38ceaf9SAlex Deucher 			/* if the default dcpll clock is specified,
489d38ceaf9SAlex Deucher 			 * SetPixelClock provides the dividers
490d38ceaf9SAlex Deucher 			 */
491d38ceaf9SAlex Deucher 			args.v5.ucCRTC = ATOM_CRTC_INVALID;
492d38ceaf9SAlex Deucher 			args.v5.usPixelClock = cpu_to_le16(dispclk);
493d38ceaf9SAlex Deucher 			args.v5.ucPpll = ATOM_DCPLL;
494d38ceaf9SAlex Deucher 			break;
495d38ceaf9SAlex Deucher 		case 6:
496d38ceaf9SAlex Deucher 			/* if the default dcpll clock is specified,
497d38ceaf9SAlex Deucher 			 * SetPixelClock provides the dividers
498d38ceaf9SAlex Deucher 			 */
499d38ceaf9SAlex Deucher 			args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
500098e4b6aSKen Wang 			if (adev->asic_type == CHIP_TAHITI ||
501098e4b6aSKen Wang 			    adev->asic_type == CHIP_PITCAIRN ||
502098e4b6aSKen Wang 			    adev->asic_type == CHIP_VERDE ||
503098e4b6aSKen Wang 			    adev->asic_type == CHIP_OLAND)
504098e4b6aSKen Wang 				args.v6.ucPpll = ATOM_PPLL0;
505098e4b6aSKen Wang 			else
506d38ceaf9SAlex Deucher 				args.v6.ucPpll = ATOM_EXT_PLL1;
507d38ceaf9SAlex Deucher 			break;
508d38ceaf9SAlex Deucher 		default:
509d38ceaf9SAlex Deucher 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
510d38ceaf9SAlex Deucher 			return;
511d38ceaf9SAlex Deucher 		}
512d38ceaf9SAlex Deucher 		break;
513d38ceaf9SAlex Deucher 	default:
514d38ceaf9SAlex Deucher 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
515d38ceaf9SAlex Deucher 		return;
516d38ceaf9SAlex Deucher 	}
517d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
518541cd555SAlex Deucher }
519541cd555SAlex Deucher 
520541cd555SAlex Deucher union set_dce_clock {
521541cd555SAlex Deucher 	SET_DCE_CLOCK_PS_ALLOCATION_V1_1 v1_1;
522541cd555SAlex Deucher 	SET_DCE_CLOCK_PS_ALLOCATION_V2_1 v2_1;
523541cd555SAlex Deucher };
524541cd555SAlex Deucher 
amdgpu_atombios_crtc_set_dce_clock(struct amdgpu_device * adev,u32 freq,u8 clk_type,u8 clk_src)525541cd555SAlex Deucher u32 amdgpu_atombios_crtc_set_dce_clock(struct amdgpu_device *adev,
526541cd555SAlex Deucher 				       u32 freq, u8 clk_type, u8 clk_src)
527541cd555SAlex Deucher {
528541cd555SAlex Deucher 	u8 frev, crev;
529541cd555SAlex Deucher 	int index;
530541cd555SAlex Deucher 	union set_dce_clock args;
531541cd555SAlex Deucher 	u32 ret_freq = 0;
532541cd555SAlex Deucher 
533541cd555SAlex Deucher 	memset(&args, 0, sizeof(args));
534541cd555SAlex Deucher 
535541cd555SAlex Deucher 	index = GetIndexIntoMasterTable(COMMAND, SetDCEClock);
536541cd555SAlex Deucher 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
537541cd555SAlex Deucher 				   &crev))
538541cd555SAlex Deucher 		return 0;
539541cd555SAlex Deucher 
540541cd555SAlex Deucher 	switch (frev) {
541541cd555SAlex Deucher 	case 2:
542541cd555SAlex Deucher 		switch (crev) {
543541cd555SAlex Deucher 		case 1:
544541cd555SAlex Deucher 			args.v2_1.asParam.ulDCEClkFreq = cpu_to_le32(freq); /* 10kHz units */
545541cd555SAlex Deucher 			args.v2_1.asParam.ucDCEClkType = clk_type;
546541cd555SAlex Deucher 			args.v2_1.asParam.ucDCEClkSrc = clk_src;
547541cd555SAlex Deucher 			amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
548541cd555SAlex Deucher 			ret_freq = le32_to_cpu(args.v2_1.asParam.ulDCEClkFreq) * 10;
549541cd555SAlex Deucher 			break;
550541cd555SAlex Deucher 		default:
551541cd555SAlex Deucher 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
552541cd555SAlex Deucher 			return 0;
553541cd555SAlex Deucher 		}
554541cd555SAlex Deucher 		break;
555541cd555SAlex Deucher 	default:
556541cd555SAlex Deucher 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
557541cd555SAlex Deucher 		return 0;
558541cd555SAlex Deucher 	}
559541cd555SAlex Deucher 
560541cd555SAlex Deucher 	return ret_freq;
561d38ceaf9SAlex Deucher }
562d38ceaf9SAlex Deucher 
is_pixel_clock_source_from_pll(u32 encoder_mode,int pll_id)563d38ceaf9SAlex Deucher static bool is_pixel_clock_source_from_pll(u32 encoder_mode, int pll_id)
564d38ceaf9SAlex Deucher {
565d38ceaf9SAlex Deucher 	if (ENCODER_MODE_IS_DP(encoder_mode)) {
566d38ceaf9SAlex Deucher 		if (pll_id < ATOM_EXT_PLL1)
567d38ceaf9SAlex Deucher 			return true;
568d38ceaf9SAlex Deucher 		else
569d38ceaf9SAlex Deucher 			return false;
570d38ceaf9SAlex Deucher 	} else {
571d38ceaf9SAlex Deucher 		return true;
572d38ceaf9SAlex Deucher 	}
573d38ceaf9SAlex Deucher }
574d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_program_pll(struct drm_crtc * crtc,u32 crtc_id,int pll_id,u32 encoder_mode,u32 encoder_id,u32 clock,u32 ref_div,u32 fb_div,u32 frac_fb_div,u32 post_div,int bpc,bool ss_enabled,struct amdgpu_atom_ss * ss)575d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_program_pll(struct drm_crtc *crtc,
576d38ceaf9SAlex Deucher 				      u32 crtc_id,
577d38ceaf9SAlex Deucher 				      int pll_id,
578d38ceaf9SAlex Deucher 				      u32 encoder_mode,
579d38ceaf9SAlex Deucher 				      u32 encoder_id,
580d38ceaf9SAlex Deucher 				      u32 clock,
581d38ceaf9SAlex Deucher 				      u32 ref_div,
582d38ceaf9SAlex Deucher 				      u32 fb_div,
583d38ceaf9SAlex Deucher 				      u32 frac_fb_div,
584d38ceaf9SAlex Deucher 				      u32 post_div,
585d38ceaf9SAlex Deucher 				      int bpc,
586d38ceaf9SAlex Deucher 				      bool ss_enabled,
587d38ceaf9SAlex Deucher 				      struct amdgpu_atom_ss *ss)
588d38ceaf9SAlex Deucher {
589d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
5901348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
591d38ceaf9SAlex Deucher 	u8 frev, crev;
592d38ceaf9SAlex Deucher 	int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
593d38ceaf9SAlex Deucher 	union set_pixel_clock args;
594d38ceaf9SAlex Deucher 
595d38ceaf9SAlex Deucher 	memset(&args, 0, sizeof(args));
596d38ceaf9SAlex Deucher 
597d38ceaf9SAlex Deucher 	if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev,
598d38ceaf9SAlex Deucher 				   &crev))
599d38ceaf9SAlex Deucher 		return;
600d38ceaf9SAlex Deucher 
601d38ceaf9SAlex Deucher 	switch (frev) {
602d38ceaf9SAlex Deucher 	case 1:
603d38ceaf9SAlex Deucher 		switch (crev) {
604d38ceaf9SAlex Deucher 		case 1:
605d38ceaf9SAlex Deucher 			if (clock == ATOM_DISABLE)
606d38ceaf9SAlex Deucher 				return;
607d38ceaf9SAlex Deucher 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
608d38ceaf9SAlex Deucher 			args.v1.usRefDiv = cpu_to_le16(ref_div);
609d38ceaf9SAlex Deucher 			args.v1.usFbDiv = cpu_to_le16(fb_div);
610d38ceaf9SAlex Deucher 			args.v1.ucFracFbDiv = frac_fb_div;
611d38ceaf9SAlex Deucher 			args.v1.ucPostDiv = post_div;
612d38ceaf9SAlex Deucher 			args.v1.ucPpll = pll_id;
613d38ceaf9SAlex Deucher 			args.v1.ucCRTC = crtc_id;
614d38ceaf9SAlex Deucher 			args.v1.ucRefDivSrc = 1;
615d38ceaf9SAlex Deucher 			break;
616d38ceaf9SAlex Deucher 		case 2:
617d38ceaf9SAlex Deucher 			args.v2.usPixelClock = cpu_to_le16(clock / 10);
618d38ceaf9SAlex Deucher 			args.v2.usRefDiv = cpu_to_le16(ref_div);
619d38ceaf9SAlex Deucher 			args.v2.usFbDiv = cpu_to_le16(fb_div);
620d38ceaf9SAlex Deucher 			args.v2.ucFracFbDiv = frac_fb_div;
621d38ceaf9SAlex Deucher 			args.v2.ucPostDiv = post_div;
622d38ceaf9SAlex Deucher 			args.v2.ucPpll = pll_id;
623d38ceaf9SAlex Deucher 			args.v2.ucCRTC = crtc_id;
624d38ceaf9SAlex Deucher 			args.v2.ucRefDivSrc = 1;
625d38ceaf9SAlex Deucher 			break;
626d38ceaf9SAlex Deucher 		case 3:
627d38ceaf9SAlex Deucher 			args.v3.usPixelClock = cpu_to_le16(clock / 10);
628d38ceaf9SAlex Deucher 			args.v3.usRefDiv = cpu_to_le16(ref_div);
629d38ceaf9SAlex Deucher 			args.v3.usFbDiv = cpu_to_le16(fb_div);
630d38ceaf9SAlex Deucher 			args.v3.ucFracFbDiv = frac_fb_div;
631d38ceaf9SAlex Deucher 			args.v3.ucPostDiv = post_div;
632d38ceaf9SAlex Deucher 			args.v3.ucPpll = pll_id;
633d38ceaf9SAlex Deucher 			if (crtc_id == ATOM_CRTC2)
634d38ceaf9SAlex Deucher 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
635d38ceaf9SAlex Deucher 			else
636d38ceaf9SAlex Deucher 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
637d38ceaf9SAlex Deucher 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
638d38ceaf9SAlex Deucher 				args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
639d38ceaf9SAlex Deucher 			args.v3.ucTransmitterId = encoder_id;
640d38ceaf9SAlex Deucher 			args.v3.ucEncoderMode = encoder_mode;
641d38ceaf9SAlex Deucher 			break;
642d38ceaf9SAlex Deucher 		case 5:
643d38ceaf9SAlex Deucher 			args.v5.ucCRTC = crtc_id;
644d38ceaf9SAlex Deucher 			args.v5.usPixelClock = cpu_to_le16(clock / 10);
645d38ceaf9SAlex Deucher 			args.v5.ucRefDiv = ref_div;
646d38ceaf9SAlex Deucher 			args.v5.usFbDiv = cpu_to_le16(fb_div);
647d38ceaf9SAlex Deucher 			args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
648d38ceaf9SAlex Deucher 			args.v5.ucPostDiv = post_div;
649d38ceaf9SAlex Deucher 			args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
650d38ceaf9SAlex Deucher 			if ((ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK)) &&
651d38ceaf9SAlex Deucher 			    (pll_id < ATOM_EXT_PLL1))
652d38ceaf9SAlex Deucher 				args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
653d38ceaf9SAlex Deucher 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
654d38ceaf9SAlex Deucher 				switch (bpc) {
655d38ceaf9SAlex Deucher 				case 8:
656d38ceaf9SAlex Deucher 				default:
657d38ceaf9SAlex Deucher 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
658d38ceaf9SAlex Deucher 					break;
659d38ceaf9SAlex Deucher 				case 10:
660d38ceaf9SAlex Deucher 					/* yes this is correct, the atom define is wrong */
661d38ceaf9SAlex Deucher 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
662d38ceaf9SAlex Deucher 					break;
663d38ceaf9SAlex Deucher 				case 12:
664d38ceaf9SAlex Deucher 					/* yes this is correct, the atom define is wrong */
665d38ceaf9SAlex Deucher 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
666d38ceaf9SAlex Deucher 					break;
667d38ceaf9SAlex Deucher 				}
668d38ceaf9SAlex Deucher 			}
669d38ceaf9SAlex Deucher 			args.v5.ucTransmitterID = encoder_id;
670d38ceaf9SAlex Deucher 			args.v5.ucEncoderMode = encoder_mode;
671d38ceaf9SAlex Deucher 			args.v5.ucPpll = pll_id;
672d38ceaf9SAlex Deucher 			break;
673d38ceaf9SAlex Deucher 		case 6:
674d38ceaf9SAlex Deucher 			args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
675d38ceaf9SAlex Deucher 			args.v6.ucRefDiv = ref_div;
676d38ceaf9SAlex Deucher 			args.v6.usFbDiv = cpu_to_le16(fb_div);
677d38ceaf9SAlex Deucher 			args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
678d38ceaf9SAlex Deucher 			args.v6.ucPostDiv = post_div;
679d38ceaf9SAlex Deucher 			args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
680d38ceaf9SAlex Deucher 			if ((ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK)) &&
681d38ceaf9SAlex Deucher 			    (pll_id < ATOM_EXT_PLL1) &&
682d38ceaf9SAlex Deucher 			    !is_pixel_clock_source_from_pll(encoder_mode, pll_id))
683d38ceaf9SAlex Deucher 				args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
684d38ceaf9SAlex Deucher 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
685d38ceaf9SAlex Deucher 				switch (bpc) {
686d38ceaf9SAlex Deucher 				case 8:
687d38ceaf9SAlex Deucher 				default:
688d38ceaf9SAlex Deucher 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
689d38ceaf9SAlex Deucher 					break;
690d38ceaf9SAlex Deucher 				case 10:
691d38ceaf9SAlex Deucher 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
692d38ceaf9SAlex Deucher 					break;
693d38ceaf9SAlex Deucher 				case 12:
694d38ceaf9SAlex Deucher 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
695d38ceaf9SAlex Deucher 					break;
696d38ceaf9SAlex Deucher 				case 16:
697d38ceaf9SAlex Deucher 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
698d38ceaf9SAlex Deucher 					break;
699d38ceaf9SAlex Deucher 				}
700d38ceaf9SAlex Deucher 			}
701d38ceaf9SAlex Deucher 			args.v6.ucTransmitterID = encoder_id;
702d38ceaf9SAlex Deucher 			args.v6.ucEncoderMode = encoder_mode;
703d38ceaf9SAlex Deucher 			args.v6.ucPpll = pll_id;
704d38ceaf9SAlex Deucher 			break;
705ee681c9aSAlex Deucher 		case 7:
706ee681c9aSAlex Deucher 			args.v7.ulPixelClock = cpu_to_le32(clock * 10); /* 100 hz units */
707ee681c9aSAlex Deucher 			args.v7.ucMiscInfo = 0;
708ee681c9aSAlex Deucher 			if ((encoder_mode == ATOM_ENCODER_MODE_DVI) &&
709ee681c9aSAlex Deucher 			    (clock > 165000))
710ee681c9aSAlex Deucher 				args.v7.ucMiscInfo |= PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN;
711ee681c9aSAlex Deucher 			args.v7.ucCRTC = crtc_id;
712ee681c9aSAlex Deucher 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
713ee681c9aSAlex Deucher 				switch (bpc) {
714ee681c9aSAlex Deucher 				case 8:
715ee681c9aSAlex Deucher 				default:
716ee681c9aSAlex Deucher 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS;
717ee681c9aSAlex Deucher 					break;
718ee681c9aSAlex Deucher 				case 10:
719ee681c9aSAlex Deucher 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4;
720ee681c9aSAlex Deucher 					break;
721ee681c9aSAlex Deucher 				case 12:
722ee681c9aSAlex Deucher 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2;
723ee681c9aSAlex Deucher 					break;
724ee681c9aSAlex Deucher 				case 16:
725ee681c9aSAlex Deucher 					args.v7.ucDeepColorRatio = PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1;
726ee681c9aSAlex Deucher 					break;
727ee681c9aSAlex Deucher 				}
728ee681c9aSAlex Deucher 			}
729ee681c9aSAlex Deucher 			args.v7.ucTransmitterID = encoder_id;
730ee681c9aSAlex Deucher 			args.v7.ucEncoderMode = encoder_mode;
731ee681c9aSAlex Deucher 			args.v7.ucPpll = pll_id;
732ee681c9aSAlex Deucher 			break;
733d38ceaf9SAlex Deucher 		default:
734d38ceaf9SAlex Deucher 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
735d38ceaf9SAlex Deucher 			return;
736d38ceaf9SAlex Deucher 		}
737d38ceaf9SAlex Deucher 		break;
738d38ceaf9SAlex Deucher 	default:
739d38ceaf9SAlex Deucher 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
740d38ceaf9SAlex Deucher 		return;
741d38ceaf9SAlex Deucher 	}
742d38ceaf9SAlex Deucher 
743d38ceaf9SAlex Deucher 	amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
744d38ceaf9SAlex Deucher }
745d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_prepare_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)746d38ceaf9SAlex Deucher int amdgpu_atombios_crtc_prepare_pll(struct drm_crtc *crtc,
747d38ceaf9SAlex Deucher 			      struct drm_display_mode *mode)
748d38ceaf9SAlex Deucher {
749d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
750d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
7511348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
752d38ceaf9SAlex Deucher 	struct amdgpu_encoder *amdgpu_encoder =
753d38ceaf9SAlex Deucher 		to_amdgpu_encoder(amdgpu_crtc->encoder);
754d38ceaf9SAlex Deucher 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
755d38ceaf9SAlex Deucher 
756d38ceaf9SAlex Deucher 	amdgpu_crtc->bpc = 8;
757d38ceaf9SAlex Deucher 	amdgpu_crtc->ss_enabled = false;
758d38ceaf9SAlex Deucher 
759d38ceaf9SAlex Deucher 	if ((amdgpu_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
760d38ceaf9SAlex Deucher 	    (amdgpu_encoder_get_dp_bridge_encoder_id(amdgpu_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
761d38ceaf9SAlex Deucher 		struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
762d38ceaf9SAlex Deucher 		struct drm_connector *connector =
763d38ceaf9SAlex Deucher 			amdgpu_get_connector_for_encoder(amdgpu_crtc->encoder);
764d38ceaf9SAlex Deucher 		struct amdgpu_connector *amdgpu_connector =
765d38ceaf9SAlex Deucher 			to_amdgpu_connector(connector);
766d38ceaf9SAlex Deucher 		struct amdgpu_connector_atom_dig *dig_connector =
767d38ceaf9SAlex Deucher 			amdgpu_connector->con_priv;
768d38ceaf9SAlex Deucher 		int dp_clock;
769d38ceaf9SAlex Deucher 
770d38ceaf9SAlex Deucher 		/* Assign mode clock for hdmi deep color max clock limit check */
771d38ceaf9SAlex Deucher 		amdgpu_connector->pixelclock_for_modeset = mode->clock;
772d38ceaf9SAlex Deucher 		amdgpu_crtc->bpc = amdgpu_connector_get_monitor_bpc(connector);
773d38ceaf9SAlex Deucher 
774d38ceaf9SAlex Deucher 		switch (encoder_mode) {
775d38ceaf9SAlex Deucher 		case ATOM_ENCODER_MODE_DP_MST:
776d38ceaf9SAlex Deucher 		case ATOM_ENCODER_MODE_DP:
777d38ceaf9SAlex Deucher 			/* DP/eDP */
778d38ceaf9SAlex Deucher 			dp_clock = dig_connector->dp_clock / 10;
779d38ceaf9SAlex Deucher 			amdgpu_crtc->ss_enabled =
780d38ceaf9SAlex Deucher 				amdgpu_atombios_get_asic_ss_info(adev, &amdgpu_crtc->ss,
781d38ceaf9SAlex Deucher 								 ASIC_INTERNAL_SS_ON_DP,
782d38ceaf9SAlex Deucher 								 dp_clock);
783d38ceaf9SAlex Deucher 			break;
784d38ceaf9SAlex Deucher 		case ATOM_ENCODER_MODE_LVDS:
785d38ceaf9SAlex Deucher 			amdgpu_crtc->ss_enabled =
786d38ceaf9SAlex Deucher 				amdgpu_atombios_get_asic_ss_info(adev,
787d38ceaf9SAlex Deucher 								 &amdgpu_crtc->ss,
788d38ceaf9SAlex Deucher 								 dig->lcd_ss_id,
789d38ceaf9SAlex Deucher 								 mode->clock / 10);
790d38ceaf9SAlex Deucher 			break;
791d38ceaf9SAlex Deucher 		case ATOM_ENCODER_MODE_DVI:
792d38ceaf9SAlex Deucher 			amdgpu_crtc->ss_enabled =
793d38ceaf9SAlex Deucher 				amdgpu_atombios_get_asic_ss_info(adev,
794d38ceaf9SAlex Deucher 								 &amdgpu_crtc->ss,
795d38ceaf9SAlex Deucher 								 ASIC_INTERNAL_SS_ON_TMDS,
796d38ceaf9SAlex Deucher 								 mode->clock / 10);
797d38ceaf9SAlex Deucher 			break;
798d38ceaf9SAlex Deucher 		case ATOM_ENCODER_MODE_HDMI:
799d38ceaf9SAlex Deucher 			amdgpu_crtc->ss_enabled =
800d38ceaf9SAlex Deucher 				amdgpu_atombios_get_asic_ss_info(adev,
801d38ceaf9SAlex Deucher 								 &amdgpu_crtc->ss,
802d38ceaf9SAlex Deucher 								 ASIC_INTERNAL_SS_ON_HDMI,
803d38ceaf9SAlex Deucher 								 mode->clock / 10);
804d38ceaf9SAlex Deucher 			break;
805d38ceaf9SAlex Deucher 		default:
806d38ceaf9SAlex Deucher 			break;
807d38ceaf9SAlex Deucher 		}
808d38ceaf9SAlex Deucher 	}
809d38ceaf9SAlex Deucher 
810d38ceaf9SAlex Deucher 	/* adjust pixel clock as needed */
811d38ceaf9SAlex Deucher 	amdgpu_crtc->adjusted_clock = amdgpu_atombios_crtc_adjust_pll(crtc, mode);
812d38ceaf9SAlex Deucher 
813d38ceaf9SAlex Deucher 	return 0;
814d38ceaf9SAlex Deucher }
815d38ceaf9SAlex Deucher 
amdgpu_atombios_crtc_set_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)816d38ceaf9SAlex Deucher void amdgpu_atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
817d38ceaf9SAlex Deucher {
818d38ceaf9SAlex Deucher 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
819d38ceaf9SAlex Deucher 	struct drm_device *dev = crtc->dev;
8201348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(dev);
821d38ceaf9SAlex Deucher 	struct amdgpu_encoder *amdgpu_encoder =
822d38ceaf9SAlex Deucher 		to_amdgpu_encoder(amdgpu_crtc->encoder);
823d38ceaf9SAlex Deucher 	u32 pll_clock = mode->clock;
824d38ceaf9SAlex Deucher 	u32 clock = mode->clock;
825d38ceaf9SAlex Deucher 	u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
826d38ceaf9SAlex Deucher 	struct amdgpu_pll *pll;
827d38ceaf9SAlex Deucher 	int encoder_mode = amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
828d38ceaf9SAlex Deucher 
829d38ceaf9SAlex Deucher 	/* pass the actual clock to amdgpu_atombios_crtc_program_pll for HDMI */
830d38ceaf9SAlex Deucher 	if ((encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
831d38ceaf9SAlex Deucher 	    (amdgpu_crtc->bpc > 8))
832d38ceaf9SAlex Deucher 		clock = amdgpu_crtc->adjusted_clock;
833d38ceaf9SAlex Deucher 
834d38ceaf9SAlex Deucher 	switch (amdgpu_crtc->pll_id) {
835d38ceaf9SAlex Deucher 	case ATOM_PPLL1:
836d38ceaf9SAlex Deucher 		pll = &adev->clock.ppll[0];
837d38ceaf9SAlex Deucher 		break;
838d38ceaf9SAlex Deucher 	case ATOM_PPLL2:
839d38ceaf9SAlex Deucher 		pll = &adev->clock.ppll[1];
840d38ceaf9SAlex Deucher 		break;
841d38ceaf9SAlex Deucher 	case ATOM_PPLL0:
842d38ceaf9SAlex Deucher 	case ATOM_PPLL_INVALID:
843d38ceaf9SAlex Deucher 	default:
844d38ceaf9SAlex Deucher 		pll = &adev->clock.ppll[2];
845d38ceaf9SAlex Deucher 		break;
846d38ceaf9SAlex Deucher 	}
847d38ceaf9SAlex Deucher 
848d38ceaf9SAlex Deucher 	/* update pll params */
849d38ceaf9SAlex Deucher 	pll->flags = amdgpu_crtc->pll_flags;
850d38ceaf9SAlex Deucher 	pll->reference_div = amdgpu_crtc->pll_reference_div;
851d38ceaf9SAlex Deucher 	pll->post_div = amdgpu_crtc->pll_post_div;
852d38ceaf9SAlex Deucher 
853*7301757eSShashank Sharma 	amdgpu_pll_compute(adev, pll, amdgpu_crtc->adjusted_clock, &pll_clock,
854d38ceaf9SAlex Deucher 			    &fb_div, &frac_fb_div, &ref_div, &post_div);
855d38ceaf9SAlex Deucher 
856d38ceaf9SAlex Deucher 	amdgpu_atombios_crtc_program_ss(adev, ATOM_DISABLE, amdgpu_crtc->pll_id,
857d38ceaf9SAlex Deucher 				 amdgpu_crtc->crtc_id, &amdgpu_crtc->ss);
858d38ceaf9SAlex Deucher 
859d38ceaf9SAlex Deucher 	amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
860d38ceaf9SAlex Deucher 				  encoder_mode, amdgpu_encoder->encoder_id, clock,
861d38ceaf9SAlex Deucher 				  ref_div, fb_div, frac_fb_div, post_div,
862d38ceaf9SAlex Deucher 				  amdgpu_crtc->bpc, amdgpu_crtc->ss_enabled, &amdgpu_crtc->ss);
863d38ceaf9SAlex Deucher 
864d38ceaf9SAlex Deucher 	if (amdgpu_crtc->ss_enabled) {
865d38ceaf9SAlex Deucher 		/* calculate ss amount and step size */
866d38ceaf9SAlex Deucher 		u32 step_size;
867d38ceaf9SAlex Deucher 		u32 amount = (((fb_div * 10) + frac_fb_div) *
868d38ceaf9SAlex Deucher 			      (u32)amdgpu_crtc->ss.percentage) /
869d38ceaf9SAlex Deucher 			(100 * (u32)amdgpu_crtc->ss.percentage_divider);
870d38ceaf9SAlex Deucher 		amdgpu_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
871d38ceaf9SAlex Deucher 		amdgpu_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
872d38ceaf9SAlex Deucher 			ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
873d38ceaf9SAlex Deucher 		if (amdgpu_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
874d38ceaf9SAlex Deucher 			step_size = (4 * amount * ref_div * ((u32)amdgpu_crtc->ss.rate * 2048)) /
875d38ceaf9SAlex Deucher 				(125 * 25 * pll->reference_freq / 100);
876d38ceaf9SAlex Deucher 		else
877d38ceaf9SAlex Deucher 			step_size = (2 * amount * ref_div * ((u32)amdgpu_crtc->ss.rate * 2048)) /
878d38ceaf9SAlex Deucher 				(125 * 25 * pll->reference_freq / 100);
879d38ceaf9SAlex Deucher 		amdgpu_crtc->ss.step = step_size;
880d38ceaf9SAlex Deucher 
881d38ceaf9SAlex Deucher 		amdgpu_atombios_crtc_program_ss(adev, ATOM_ENABLE, amdgpu_crtc->pll_id,
882d38ceaf9SAlex Deucher 					 amdgpu_crtc->crtc_id, &amdgpu_crtc->ss);
883d38ceaf9SAlex Deucher 	}
884d38ceaf9SAlex Deucher }
885d38ceaf9SAlex Deucher 
886