1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 #include <linux/dma-fence-array.h> 30 #include <linux/interval_tree_generic.h> 31 #include <linux/idr.h> 32 #include <linux/dma-buf.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include <drm/drm_drv.h> 36 #include "amdgpu.h" 37 #include "amdgpu_trace.h" 38 #include "amdgpu_amdkfd.h" 39 #include "amdgpu_gmc.h" 40 #include "amdgpu_xgmi.h" 41 #include "amdgpu_dma_buf.h" 42 #include "amdgpu_res_cursor.h" 43 #include "kfd_svm.h" 44 45 /** 46 * DOC: GPUVM 47 * 48 * GPUVM is similar to the legacy gart on older asics, however 49 * rather than there being a single global gart table 50 * for the entire GPU, there are multiple VM page tables active 51 * at any given time. The VM page tables can contain a mix 52 * vram pages and system memory pages and system memory pages 53 * can be mapped as snooped (cached system pages) or unsnooped 54 * (uncached system pages). 55 * Each VM has an ID associated with it and there is a page table 56 * associated with each VMID. When executing a command buffer, 57 * the kernel tells the the ring what VMID to use for that command 58 * buffer. VMIDs are allocated dynamically as commands are submitted. 59 * The userspace drivers maintain their own address space and the kernel 60 * sets up their pages tables accordingly when they submit their 61 * command buffers and a VMID is assigned. 62 * Cayman/Trinity support up to 8 active VMs at any given time; 63 * SI supports 16. 64 */ 65 66 #define START(node) ((node)->start) 67 #define LAST(node) ((node)->last) 68 69 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last, 70 START, LAST, static, amdgpu_vm_it) 71 72 #undef START 73 #undef LAST 74 75 /** 76 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback 77 */ 78 struct amdgpu_prt_cb { 79 80 /** 81 * @adev: amdgpu device 82 */ 83 struct amdgpu_device *adev; 84 85 /** 86 * @cb: callback 87 */ 88 struct dma_fence_cb cb; 89 }; 90 91 /** 92 * struct amdgpu_vm_tlb_seq_cb - Helper to increment the TLB flush sequence 93 */ 94 struct amdgpu_vm_tlb_seq_cb { 95 /** 96 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on 97 */ 98 struct amdgpu_vm *vm; 99 100 /** 101 * @cb: callback 102 */ 103 struct dma_fence_cb cb; 104 }; 105 106 /** 107 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping 108 * 109 * @adev: amdgpu_device pointer 110 * @vm: amdgpu_vm pointer 111 * @pasid: the pasid the VM is using on this GPU 112 * 113 * Set the pasid this VM is using on this GPU, can also be used to remove the 114 * pasid by passing in zero. 115 * 116 */ 117 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm, 118 u32 pasid) 119 { 120 int r; 121 122 if (vm->pasid == pasid) 123 return 0; 124 125 if (vm->pasid) { 126 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid)); 127 if (r < 0) 128 return r; 129 130 vm->pasid = 0; 131 } 132 133 if (pasid) { 134 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm, 135 GFP_KERNEL)); 136 if (r < 0) 137 return r; 138 139 vm->pasid = pasid; 140 } 141 142 143 return 0; 144 } 145 146 /* 147 * vm eviction_lock can be taken in MMU notifiers. Make sure no reclaim-FS 148 * happens while holding this lock anywhere to prevent deadlocks when 149 * an MMU notifier runs in reclaim-FS context. 150 */ 151 static inline void amdgpu_vm_eviction_lock(struct amdgpu_vm *vm) 152 { 153 mutex_lock(&vm->eviction_lock); 154 vm->saved_flags = memalloc_noreclaim_save(); 155 } 156 157 static inline int amdgpu_vm_eviction_trylock(struct amdgpu_vm *vm) 158 { 159 if (mutex_trylock(&vm->eviction_lock)) { 160 vm->saved_flags = memalloc_noreclaim_save(); 161 return 1; 162 } 163 return 0; 164 } 165 166 static inline void amdgpu_vm_eviction_unlock(struct amdgpu_vm *vm) 167 { 168 memalloc_noreclaim_restore(vm->saved_flags); 169 mutex_unlock(&vm->eviction_lock); 170 } 171 172 /** 173 * amdgpu_vm_bo_evicted - vm_bo is evicted 174 * 175 * @vm_bo: vm_bo which is evicted 176 * 177 * State for PDs/PTs and per VM BOs which are not at the location they should 178 * be. 179 */ 180 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo) 181 { 182 struct amdgpu_vm *vm = vm_bo->vm; 183 struct amdgpu_bo *bo = vm_bo->bo; 184 185 vm_bo->moved = true; 186 if (bo->tbo.type == ttm_bo_type_kernel) 187 list_move(&vm_bo->vm_status, &vm->evicted); 188 else 189 list_move_tail(&vm_bo->vm_status, &vm->evicted); 190 } 191 /** 192 * amdgpu_vm_bo_moved - vm_bo is moved 193 * 194 * @vm_bo: vm_bo which is moved 195 * 196 * State for per VM BOs which are moved, but that change is not yet reflected 197 * in the page tables. 198 */ 199 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo) 200 { 201 list_move(&vm_bo->vm_status, &vm_bo->vm->moved); 202 } 203 204 /** 205 * amdgpu_vm_bo_idle - vm_bo is idle 206 * 207 * @vm_bo: vm_bo which is now idle 208 * 209 * State for PDs/PTs and per VM BOs which have gone through the state machine 210 * and are now idle. 211 */ 212 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo) 213 { 214 list_move(&vm_bo->vm_status, &vm_bo->vm->idle); 215 vm_bo->moved = false; 216 } 217 218 /** 219 * amdgpu_vm_bo_invalidated - vm_bo is invalidated 220 * 221 * @vm_bo: vm_bo which is now invalidated 222 * 223 * State for normal BOs which are invalidated and that change not yet reflected 224 * in the PTs. 225 */ 226 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo) 227 { 228 spin_lock(&vm_bo->vm->invalidated_lock); 229 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated); 230 spin_unlock(&vm_bo->vm->invalidated_lock); 231 } 232 233 /** 234 * amdgpu_vm_bo_relocated - vm_bo is reloacted 235 * 236 * @vm_bo: vm_bo which is relocated 237 * 238 * State for PDs/PTs which needs to update their parent PD. 239 * For the root PD, just move to idle state. 240 */ 241 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo) 242 { 243 if (vm_bo->bo->parent) 244 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated); 245 else 246 amdgpu_vm_bo_idle(vm_bo); 247 } 248 249 /** 250 * amdgpu_vm_bo_done - vm_bo is done 251 * 252 * @vm_bo: vm_bo which is now done 253 * 254 * State for normal BOs which are invalidated and that change has been updated 255 * in the PTs. 256 */ 257 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo) 258 { 259 spin_lock(&vm_bo->vm->invalidated_lock); 260 list_move(&vm_bo->vm_status, &vm_bo->vm->done); 261 spin_unlock(&vm_bo->vm->invalidated_lock); 262 } 263 264 /** 265 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm 266 * 267 * @base: base structure for tracking BO usage in a VM 268 * @vm: vm to which bo is to be added 269 * @bo: amdgpu buffer object 270 * 271 * Initialize a bo_va_base structure and add it to the appropriate lists 272 * 273 */ 274 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base, 275 struct amdgpu_vm *vm, struct amdgpu_bo *bo) 276 { 277 base->vm = vm; 278 base->bo = bo; 279 base->next = NULL; 280 INIT_LIST_HEAD(&base->vm_status); 281 282 if (!bo) 283 return; 284 base->next = bo->vm_bo; 285 bo->vm_bo = base; 286 287 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv) 288 return; 289 290 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 291 292 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move); 293 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent) 294 amdgpu_vm_bo_relocated(base); 295 else 296 amdgpu_vm_bo_idle(base); 297 298 if (bo->preferred_domains & 299 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type)) 300 return; 301 302 /* 303 * we checked all the prerequisites, but it looks like this per vm bo 304 * is currently evicted. add the bo to the evicted list to make sure it 305 * is validated on next vm use to avoid fault. 306 * */ 307 amdgpu_vm_bo_evicted(base); 308 } 309 310 /** 311 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list 312 * 313 * @vm: vm providing the BOs 314 * @validated: head of validation list 315 * @entry: entry to add 316 * 317 * Add the page directory to the list of BOs to 318 * validate for command submission. 319 */ 320 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, 321 struct list_head *validated, 322 struct amdgpu_bo_list_entry *entry) 323 { 324 entry->priority = 0; 325 entry->tv.bo = &vm->root.bo->tbo; 326 /* Two for VM updates, one for TTM and one for the CS job */ 327 entry->tv.num_shared = 4; 328 entry->user_pages = NULL; 329 list_add(&entry->tv.head, validated); 330 } 331 332 /** 333 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU 334 * 335 * @adev: amdgpu device pointer 336 * @vm: vm providing the BOs 337 * 338 * Move all BOs to the end of LRU and remember their positions to put them 339 * together. 340 */ 341 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev, 342 struct amdgpu_vm *vm) 343 { 344 spin_lock(&adev->mman.bdev.lru_lock); 345 ttm_lru_bulk_move_tail(&vm->lru_bulk_move); 346 spin_unlock(&adev->mman.bdev.lru_lock); 347 } 348 349 /** 350 * amdgpu_vm_validate_pt_bos - validate the page table BOs 351 * 352 * @adev: amdgpu device pointer 353 * @vm: vm providing the BOs 354 * @validate: callback to do the validation 355 * @param: parameter for the validation callback 356 * 357 * Validate the page table BOs on command submission if neccessary. 358 * 359 * Returns: 360 * Validation result. 361 */ 362 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, 363 int (*validate)(void *p, struct amdgpu_bo *bo), 364 void *param) 365 { 366 struct amdgpu_vm_bo_base *bo_base, *tmp; 367 int r; 368 369 list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) { 370 struct amdgpu_bo *bo = bo_base->bo; 371 struct amdgpu_bo *shadow = amdgpu_bo_shadowed(bo); 372 373 r = validate(param, bo); 374 if (r) 375 return r; 376 if (shadow) { 377 r = validate(param, shadow); 378 if (r) 379 return r; 380 } 381 382 if (bo->tbo.type != ttm_bo_type_kernel) { 383 amdgpu_vm_bo_moved(bo_base); 384 } else { 385 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo)); 386 amdgpu_vm_bo_relocated(bo_base); 387 } 388 } 389 390 amdgpu_vm_eviction_lock(vm); 391 vm->evicting = false; 392 amdgpu_vm_eviction_unlock(vm); 393 394 return 0; 395 } 396 397 /** 398 * amdgpu_vm_ready - check VM is ready for updates 399 * 400 * @vm: VM to check 401 * 402 * Check if all VM PDs/PTs are ready for updates 403 * 404 * Returns: 405 * True if VM is not evicting. 406 */ 407 bool amdgpu_vm_ready(struct amdgpu_vm *vm) 408 { 409 bool ret; 410 411 amdgpu_vm_eviction_lock(vm); 412 ret = !vm->evicting; 413 amdgpu_vm_eviction_unlock(vm); 414 415 return ret && list_empty(&vm->evicted); 416 } 417 418 /** 419 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug 420 * 421 * @adev: amdgpu_device pointer 422 */ 423 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev) 424 { 425 const struct amdgpu_ip_block *ip_block; 426 bool has_compute_vm_bug; 427 struct amdgpu_ring *ring; 428 int i; 429 430 has_compute_vm_bug = false; 431 432 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX); 433 if (ip_block) { 434 /* Compute has a VM bug for GFX version < 7. 435 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/ 436 if (ip_block->version->major <= 7) 437 has_compute_vm_bug = true; 438 else if (ip_block->version->major == 8) 439 if (adev->gfx.mec_fw_version < 673) 440 has_compute_vm_bug = true; 441 } 442 443 for (i = 0; i < adev->num_rings; i++) { 444 ring = adev->rings[i]; 445 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) 446 /* only compute rings */ 447 ring->has_compute_vm_bug = has_compute_vm_bug; 448 else 449 ring->has_compute_vm_bug = false; 450 } 451 } 452 453 /** 454 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job. 455 * 456 * @ring: ring on which the job will be submitted 457 * @job: job to submit 458 * 459 * Returns: 460 * True if sync is needed. 461 */ 462 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring, 463 struct amdgpu_job *job) 464 { 465 struct amdgpu_device *adev = ring->adev; 466 unsigned vmhub = ring->funcs->vmhub; 467 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 468 struct amdgpu_vmid *id; 469 bool gds_switch_needed; 470 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug; 471 472 if (job->vmid == 0) 473 return false; 474 id = &id_mgr->ids[job->vmid]; 475 gds_switch_needed = ring->funcs->emit_gds_switch && ( 476 id->gds_base != job->gds_base || 477 id->gds_size != job->gds_size || 478 id->gws_base != job->gws_base || 479 id->gws_size != job->gws_size || 480 id->oa_base != job->oa_base || 481 id->oa_size != job->oa_size); 482 483 if (amdgpu_vmid_had_gpu_reset(adev, id)) 484 return true; 485 486 return vm_flush_needed || gds_switch_needed; 487 } 488 489 /** 490 * amdgpu_vm_flush - hardware flush the vm 491 * 492 * @ring: ring to use for flush 493 * @job: related job 494 * @need_pipe_sync: is pipe sync needed 495 * 496 * Emit a VM flush when it is necessary. 497 * 498 * Returns: 499 * 0 on success, errno otherwise. 500 */ 501 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, 502 bool need_pipe_sync) 503 { 504 struct amdgpu_device *adev = ring->adev; 505 unsigned vmhub = ring->funcs->vmhub; 506 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 507 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid]; 508 bool gds_switch_needed = ring->funcs->emit_gds_switch && ( 509 id->gds_base != job->gds_base || 510 id->gds_size != job->gds_size || 511 id->gws_base != job->gws_base || 512 id->gws_size != job->gws_size || 513 id->oa_base != job->oa_base || 514 id->oa_size != job->oa_size); 515 bool vm_flush_needed = job->vm_needs_flush; 516 struct dma_fence *fence = NULL; 517 bool pasid_mapping_needed = false; 518 unsigned patch_offset = 0; 519 bool update_spm_vmid_needed = (job->vm && (job->vm->reserved_vmid[vmhub] != NULL)); 520 int r; 521 522 if (update_spm_vmid_needed && adev->gfx.rlc.funcs->update_spm_vmid) 523 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid); 524 525 if (amdgpu_vmid_had_gpu_reset(adev, id)) { 526 gds_switch_needed = true; 527 vm_flush_needed = true; 528 pasid_mapping_needed = true; 529 } 530 531 mutex_lock(&id_mgr->lock); 532 if (id->pasid != job->pasid || !id->pasid_mapping || 533 !dma_fence_is_signaled(id->pasid_mapping)) 534 pasid_mapping_needed = true; 535 mutex_unlock(&id_mgr->lock); 536 537 gds_switch_needed &= !!ring->funcs->emit_gds_switch; 538 vm_flush_needed &= !!ring->funcs->emit_vm_flush && 539 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET; 540 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping && 541 ring->funcs->emit_wreg; 542 543 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync) 544 return 0; 545 546 if (ring->funcs->init_cond_exec) 547 patch_offset = amdgpu_ring_init_cond_exec(ring); 548 549 if (need_pipe_sync) 550 amdgpu_ring_emit_pipeline_sync(ring); 551 552 if (vm_flush_needed) { 553 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr); 554 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr); 555 } 556 557 if (pasid_mapping_needed) 558 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid); 559 560 if (vm_flush_needed || pasid_mapping_needed) { 561 r = amdgpu_fence_emit(ring, &fence, NULL, 0); 562 if (r) 563 return r; 564 } 565 566 if (vm_flush_needed) { 567 mutex_lock(&id_mgr->lock); 568 dma_fence_put(id->last_flush); 569 id->last_flush = dma_fence_get(fence); 570 id->current_gpu_reset_count = 571 atomic_read(&adev->gpu_reset_counter); 572 mutex_unlock(&id_mgr->lock); 573 } 574 575 if (pasid_mapping_needed) { 576 mutex_lock(&id_mgr->lock); 577 id->pasid = job->pasid; 578 dma_fence_put(id->pasid_mapping); 579 id->pasid_mapping = dma_fence_get(fence); 580 mutex_unlock(&id_mgr->lock); 581 } 582 dma_fence_put(fence); 583 584 if (!ring->is_mes_queue && ring->funcs->emit_gds_switch && 585 gds_switch_needed) { 586 id->gds_base = job->gds_base; 587 id->gds_size = job->gds_size; 588 id->gws_base = job->gws_base; 589 id->gws_size = job->gws_size; 590 id->oa_base = job->oa_base; 591 id->oa_size = job->oa_size; 592 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base, 593 job->gds_size, job->gws_base, 594 job->gws_size, job->oa_base, 595 job->oa_size); 596 } 597 598 if (ring->funcs->patch_cond_exec) 599 amdgpu_ring_patch_cond_exec(ring, patch_offset); 600 601 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */ 602 if (ring->funcs->emit_switch_buffer) { 603 amdgpu_ring_emit_switch_buffer(ring); 604 amdgpu_ring_emit_switch_buffer(ring); 605 } 606 return 0; 607 } 608 609 /** 610 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo 611 * 612 * @vm: requested vm 613 * @bo: requested buffer object 614 * 615 * Find @bo inside the requested vm. 616 * Search inside the @bos vm list for the requested vm 617 * Returns the found bo_va or NULL if none is found 618 * 619 * Object has to be reserved! 620 * 621 * Returns: 622 * Found bo_va or NULL. 623 */ 624 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 625 struct amdgpu_bo *bo) 626 { 627 struct amdgpu_vm_bo_base *base; 628 629 for (base = bo->vm_bo; base; base = base->next) { 630 if (base->vm != vm) 631 continue; 632 633 return container_of(base, struct amdgpu_bo_va, base); 634 } 635 return NULL; 636 } 637 638 /** 639 * amdgpu_vm_map_gart - Resolve gart mapping of addr 640 * 641 * @pages_addr: optional DMA address to use for lookup 642 * @addr: the unmapped addr 643 * 644 * Look up the physical address of the page that the pte resolves 645 * to. 646 * 647 * Returns: 648 * The pointer for the page table entry. 649 */ 650 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr) 651 { 652 uint64_t result; 653 654 /* page table offset */ 655 result = pages_addr[addr >> PAGE_SHIFT]; 656 657 /* in case cpu page size != gpu page size*/ 658 result |= addr & (~PAGE_MASK); 659 660 result &= 0xFFFFFFFFFFFFF000ULL; 661 662 return result; 663 } 664 665 /** 666 * amdgpu_vm_update_pdes - make sure that all directories are valid 667 * 668 * @adev: amdgpu_device pointer 669 * @vm: requested vm 670 * @immediate: submit immediately to the paging queue 671 * 672 * Makes sure all directories are up to date. 673 * 674 * Returns: 675 * 0 for success, error for failure. 676 */ 677 int amdgpu_vm_update_pdes(struct amdgpu_device *adev, 678 struct amdgpu_vm *vm, bool immediate) 679 { 680 struct amdgpu_vm_update_params params; 681 struct amdgpu_vm_bo_base *entry; 682 int r, idx; 683 684 if (list_empty(&vm->relocated)) 685 return 0; 686 687 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 688 return -ENODEV; 689 690 memset(¶ms, 0, sizeof(params)); 691 params.adev = adev; 692 params.vm = vm; 693 params.immediate = immediate; 694 695 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT); 696 if (r) 697 goto error; 698 699 list_for_each_entry(entry, &vm->relocated, vm_status) { 700 r = amdgpu_vm_pde_update(¶ms, entry); 701 if (r) 702 goto error; 703 } 704 705 r = vm->update_funcs->commit(¶ms, &vm->last_update); 706 if (r) 707 goto error; 708 709 /* vm_flush_needed after updating PDEs */ 710 atomic64_inc(&vm->tlb_seq); 711 712 while (!list_empty(&vm->relocated)) { 713 entry = list_first_entry(&vm->relocated, 714 struct amdgpu_vm_bo_base, 715 vm_status); 716 amdgpu_vm_bo_idle(entry); 717 } 718 719 error: 720 drm_dev_exit(idx); 721 return r; 722 } 723 724 /** 725 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence 726 * @fence: unused 727 * @cb: the callback structure 728 * 729 * Increments the tlb sequence to make sure that future CS execute a VM flush. 730 */ 731 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence, 732 struct dma_fence_cb *cb) 733 { 734 struct amdgpu_vm_tlb_seq_cb *tlb_cb; 735 736 tlb_cb = container_of(cb, typeof(*tlb_cb), cb); 737 atomic64_inc(&tlb_cb->vm->tlb_seq); 738 kfree(tlb_cb); 739 } 740 741 /** 742 * amdgpu_vm_update_range - update a range in the vm page table 743 * 744 * @adev: amdgpu_device pointer to use for commands 745 * @vm: the VM to update the range 746 * @immediate: immediate submission in a page fault 747 * @unlocked: unlocked invalidation during MM callback 748 * @flush_tlb: trigger tlb invalidation after update completed 749 * @resv: fences we need to sync to 750 * @start: start of mapped range 751 * @last: last mapped entry 752 * @flags: flags for the entries 753 * @offset: offset into nodes and pages_addr 754 * @vram_base: base for vram mappings 755 * @res: ttm_resource to map 756 * @pages_addr: DMA addresses to use for mapping 757 * @fence: optional resulting fence 758 * 759 * Fill in the page table entries between @start and @last. 760 * 761 * Returns: 762 * 0 for success, negative erro code for failure. 763 */ 764 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm, 765 bool immediate, bool unlocked, bool flush_tlb, 766 struct dma_resv *resv, uint64_t start, uint64_t last, 767 uint64_t flags, uint64_t offset, uint64_t vram_base, 768 struct ttm_resource *res, dma_addr_t *pages_addr, 769 struct dma_fence **fence) 770 { 771 struct amdgpu_vm_update_params params; 772 struct amdgpu_vm_tlb_seq_cb *tlb_cb; 773 struct amdgpu_res_cursor cursor; 774 enum amdgpu_sync_mode sync_mode; 775 int r, idx; 776 777 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 778 return -ENODEV; 779 780 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL); 781 if (!tlb_cb) { 782 r = -ENOMEM; 783 goto error_unlock; 784 } 785 786 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache, 787 * heavy-weight flush TLB unconditionally. 788 */ 789 flush_tlb |= adev->gmc.xgmi.num_physical_nodes && 790 adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 0); 791 792 memset(¶ms, 0, sizeof(params)); 793 params.adev = adev; 794 params.vm = vm; 795 params.immediate = immediate; 796 params.pages_addr = pages_addr; 797 params.unlocked = unlocked; 798 799 /* Implicitly sync to command submissions in the same VM before 800 * unmapping. Sync to moving fences before mapping. 801 */ 802 if (!(flags & AMDGPU_PTE_VALID)) 803 sync_mode = AMDGPU_SYNC_EQ_OWNER; 804 else 805 sync_mode = AMDGPU_SYNC_EXPLICIT; 806 807 amdgpu_vm_eviction_lock(vm); 808 if (vm->evicting) { 809 r = -EBUSY; 810 goto error_free; 811 } 812 813 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) { 814 struct dma_fence *tmp = dma_fence_get_stub(); 815 816 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true); 817 swap(vm->last_unlocked, tmp); 818 dma_fence_put(tmp); 819 } 820 821 r = vm->update_funcs->prepare(¶ms, resv, sync_mode); 822 if (r) 823 goto error_free; 824 825 amdgpu_res_first(pages_addr ? NULL : res, offset, 826 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor); 827 while (cursor.remaining) { 828 uint64_t tmp, num_entries, addr; 829 830 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT; 831 if (pages_addr) { 832 bool contiguous = true; 833 834 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) { 835 uint64_t pfn = cursor.start >> PAGE_SHIFT; 836 uint64_t count; 837 838 contiguous = pages_addr[pfn + 1] == 839 pages_addr[pfn] + PAGE_SIZE; 840 841 tmp = num_entries / 842 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 843 for (count = 2; count < tmp; ++count) { 844 uint64_t idx = pfn + count; 845 846 if (contiguous != (pages_addr[idx] == 847 pages_addr[idx - 1] + PAGE_SIZE)) 848 break; 849 } 850 num_entries = count * 851 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 852 } 853 854 if (!contiguous) { 855 addr = cursor.start; 856 params.pages_addr = pages_addr; 857 } else { 858 addr = pages_addr[cursor.start >> PAGE_SHIFT]; 859 params.pages_addr = NULL; 860 } 861 862 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) { 863 addr = vram_base + cursor.start; 864 } else { 865 addr = 0; 866 } 867 868 tmp = start + num_entries; 869 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags); 870 if (r) 871 goto error_free; 872 873 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE); 874 start = tmp; 875 } 876 877 r = vm->update_funcs->commit(¶ms, fence); 878 879 if (flush_tlb || params.table_freed) { 880 tlb_cb->vm = vm; 881 if (fence && *fence && 882 !dma_fence_add_callback(*fence, &tlb_cb->cb, 883 amdgpu_vm_tlb_seq_cb)) { 884 dma_fence_put(vm->last_tlb_flush); 885 vm->last_tlb_flush = dma_fence_get(*fence); 886 } else { 887 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb); 888 } 889 tlb_cb = NULL; 890 } 891 892 error_free: 893 kfree(tlb_cb); 894 895 error_unlock: 896 amdgpu_vm_eviction_unlock(vm); 897 drm_dev_exit(idx); 898 return r; 899 } 900 901 void amdgpu_vm_get_memory(struct amdgpu_vm *vm, uint64_t *vram_mem, 902 uint64_t *gtt_mem, uint64_t *cpu_mem) 903 { 904 struct amdgpu_bo_va *bo_va, *tmp; 905 906 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) { 907 if (!bo_va->base.bo) 908 continue; 909 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 910 gtt_mem, cpu_mem); 911 } 912 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) { 913 if (!bo_va->base.bo) 914 continue; 915 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 916 gtt_mem, cpu_mem); 917 } 918 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) { 919 if (!bo_va->base.bo) 920 continue; 921 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 922 gtt_mem, cpu_mem); 923 } 924 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) { 925 if (!bo_va->base.bo) 926 continue; 927 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 928 gtt_mem, cpu_mem); 929 } 930 spin_lock(&vm->invalidated_lock); 931 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) { 932 if (!bo_va->base.bo) 933 continue; 934 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 935 gtt_mem, cpu_mem); 936 } 937 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) { 938 if (!bo_va->base.bo) 939 continue; 940 amdgpu_bo_get_memory(bo_va->base.bo, vram_mem, 941 gtt_mem, cpu_mem); 942 } 943 spin_unlock(&vm->invalidated_lock); 944 } 945 /** 946 * amdgpu_vm_bo_update - update all BO mappings in the vm page table 947 * 948 * @adev: amdgpu_device pointer 949 * @bo_va: requested BO and VM object 950 * @clear: if true clear the entries 951 * 952 * Fill in the page table entries for @bo_va. 953 * 954 * Returns: 955 * 0 for success, -EINVAL for failure. 956 */ 957 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va, 958 bool clear) 959 { 960 struct amdgpu_bo *bo = bo_va->base.bo; 961 struct amdgpu_vm *vm = bo_va->base.vm; 962 struct amdgpu_bo_va_mapping *mapping; 963 dma_addr_t *pages_addr = NULL; 964 struct ttm_resource *mem; 965 struct dma_fence **last_update; 966 bool flush_tlb = clear; 967 struct dma_resv *resv; 968 uint64_t vram_base; 969 uint64_t flags; 970 int r; 971 972 if (clear || !bo) { 973 mem = NULL; 974 resv = vm->root.bo->tbo.base.resv; 975 } else { 976 struct drm_gem_object *obj = &bo->tbo.base; 977 978 resv = bo->tbo.base.resv; 979 if (obj->import_attach && bo_va->is_xgmi) { 980 struct dma_buf *dma_buf = obj->import_attach->dmabuf; 981 struct drm_gem_object *gobj = dma_buf->priv; 982 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj); 983 984 if (abo->tbo.resource->mem_type == TTM_PL_VRAM) 985 bo = gem_to_amdgpu_bo(gobj); 986 } 987 mem = bo->tbo.resource; 988 if (mem->mem_type == TTM_PL_TT || 989 mem->mem_type == AMDGPU_PL_PREEMPT) 990 pages_addr = bo->tbo.ttm->dma_address; 991 } 992 993 if (bo) { 994 struct amdgpu_device *bo_adev; 995 996 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem); 997 998 if (amdgpu_bo_encrypted(bo)) 999 flags |= AMDGPU_PTE_TMZ; 1000 1001 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev); 1002 vram_base = bo_adev->vm_manager.vram_base_offset; 1003 } else { 1004 flags = 0x0; 1005 vram_base = 0; 1006 } 1007 1008 if (clear || (bo && bo->tbo.base.resv == 1009 vm->root.bo->tbo.base.resv)) 1010 last_update = &vm->last_update; 1011 else 1012 last_update = &bo_va->last_pt_update; 1013 1014 if (!clear && bo_va->base.moved) { 1015 flush_tlb = true; 1016 list_splice_init(&bo_va->valids, &bo_va->invalids); 1017 1018 } else if (bo_va->cleared != clear) { 1019 list_splice_init(&bo_va->valids, &bo_va->invalids); 1020 } 1021 1022 list_for_each_entry(mapping, &bo_va->invalids, list) { 1023 uint64_t update_flags = flags; 1024 1025 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here 1026 * but in case of something, we filter the flags in first place 1027 */ 1028 if (!(mapping->flags & AMDGPU_PTE_READABLE)) 1029 update_flags &= ~AMDGPU_PTE_READABLE; 1030 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE)) 1031 update_flags &= ~AMDGPU_PTE_WRITEABLE; 1032 1033 /* Apply ASIC specific mapping flags */ 1034 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags); 1035 1036 trace_amdgpu_vm_bo_update(mapping); 1037 1038 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb, 1039 resv, mapping->start, mapping->last, 1040 update_flags, mapping->offset, 1041 vram_base, mem, pages_addr, 1042 last_update); 1043 if (r) 1044 return r; 1045 } 1046 1047 /* If the BO is not in its preferred location add it back to 1048 * the evicted list so that it gets validated again on the 1049 * next command submission. 1050 */ 1051 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) { 1052 uint32_t mem_type = bo->tbo.resource->mem_type; 1053 1054 if (!(bo->preferred_domains & 1055 amdgpu_mem_type_to_domain(mem_type))) 1056 amdgpu_vm_bo_evicted(&bo_va->base); 1057 else 1058 amdgpu_vm_bo_idle(&bo_va->base); 1059 } else { 1060 amdgpu_vm_bo_done(&bo_va->base); 1061 } 1062 1063 list_splice_init(&bo_va->invalids, &bo_va->valids); 1064 bo_va->cleared = clear; 1065 bo_va->base.moved = false; 1066 1067 if (trace_amdgpu_vm_bo_mapping_enabled()) { 1068 list_for_each_entry(mapping, &bo_va->valids, list) 1069 trace_amdgpu_vm_bo_mapping(mapping); 1070 } 1071 1072 return 0; 1073 } 1074 1075 /** 1076 * amdgpu_vm_update_prt_state - update the global PRT state 1077 * 1078 * @adev: amdgpu_device pointer 1079 */ 1080 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev) 1081 { 1082 unsigned long flags; 1083 bool enable; 1084 1085 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags); 1086 enable = !!atomic_read(&adev->vm_manager.num_prt_users); 1087 adev->gmc.gmc_funcs->set_prt(adev, enable); 1088 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags); 1089 } 1090 1091 /** 1092 * amdgpu_vm_prt_get - add a PRT user 1093 * 1094 * @adev: amdgpu_device pointer 1095 */ 1096 static void amdgpu_vm_prt_get(struct amdgpu_device *adev) 1097 { 1098 if (!adev->gmc.gmc_funcs->set_prt) 1099 return; 1100 1101 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1) 1102 amdgpu_vm_update_prt_state(adev); 1103 } 1104 1105 /** 1106 * amdgpu_vm_prt_put - drop a PRT user 1107 * 1108 * @adev: amdgpu_device pointer 1109 */ 1110 static void amdgpu_vm_prt_put(struct amdgpu_device *adev) 1111 { 1112 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0) 1113 amdgpu_vm_update_prt_state(adev); 1114 } 1115 1116 /** 1117 * amdgpu_vm_prt_cb - callback for updating the PRT status 1118 * 1119 * @fence: fence for the callback 1120 * @_cb: the callback function 1121 */ 1122 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb) 1123 { 1124 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb); 1125 1126 amdgpu_vm_prt_put(cb->adev); 1127 kfree(cb); 1128 } 1129 1130 /** 1131 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status 1132 * 1133 * @adev: amdgpu_device pointer 1134 * @fence: fence for the callback 1135 */ 1136 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev, 1137 struct dma_fence *fence) 1138 { 1139 struct amdgpu_prt_cb *cb; 1140 1141 if (!adev->gmc.gmc_funcs->set_prt) 1142 return; 1143 1144 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL); 1145 if (!cb) { 1146 /* Last resort when we are OOM */ 1147 if (fence) 1148 dma_fence_wait(fence, false); 1149 1150 amdgpu_vm_prt_put(adev); 1151 } else { 1152 cb->adev = adev; 1153 if (!fence || dma_fence_add_callback(fence, &cb->cb, 1154 amdgpu_vm_prt_cb)) 1155 amdgpu_vm_prt_cb(fence, &cb->cb); 1156 } 1157 } 1158 1159 /** 1160 * amdgpu_vm_free_mapping - free a mapping 1161 * 1162 * @adev: amdgpu_device pointer 1163 * @vm: requested vm 1164 * @mapping: mapping to be freed 1165 * @fence: fence of the unmap operation 1166 * 1167 * Free a mapping and make sure we decrease the PRT usage count if applicable. 1168 */ 1169 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev, 1170 struct amdgpu_vm *vm, 1171 struct amdgpu_bo_va_mapping *mapping, 1172 struct dma_fence *fence) 1173 { 1174 if (mapping->flags & AMDGPU_PTE_PRT) 1175 amdgpu_vm_add_prt_cb(adev, fence); 1176 kfree(mapping); 1177 } 1178 1179 /** 1180 * amdgpu_vm_prt_fini - finish all prt mappings 1181 * 1182 * @adev: amdgpu_device pointer 1183 * @vm: requested vm 1184 * 1185 * Register a cleanup callback to disable PRT support after VM dies. 1186 */ 1187 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 1188 { 1189 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 1190 struct dma_resv_iter cursor; 1191 struct dma_fence *fence; 1192 1193 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) { 1194 /* Add a callback for each fence in the reservation object */ 1195 amdgpu_vm_prt_get(adev); 1196 amdgpu_vm_add_prt_cb(adev, fence); 1197 } 1198 } 1199 1200 /** 1201 * amdgpu_vm_clear_freed - clear freed BOs in the PT 1202 * 1203 * @adev: amdgpu_device pointer 1204 * @vm: requested vm 1205 * @fence: optional resulting fence (unchanged if no work needed to be done 1206 * or if an error occurred) 1207 * 1208 * Make sure all freed BOs are cleared in the PT. 1209 * PTs have to be reserved and mutex must be locked! 1210 * 1211 * Returns: 1212 * 0 for success. 1213 * 1214 */ 1215 int amdgpu_vm_clear_freed(struct amdgpu_device *adev, 1216 struct amdgpu_vm *vm, 1217 struct dma_fence **fence) 1218 { 1219 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 1220 struct amdgpu_bo_va_mapping *mapping; 1221 uint64_t init_pte_value = 0; 1222 struct dma_fence *f = NULL; 1223 int r; 1224 1225 while (!list_empty(&vm->freed)) { 1226 mapping = list_first_entry(&vm->freed, 1227 struct amdgpu_bo_va_mapping, list); 1228 list_del(&mapping->list); 1229 1230 if (vm->pte_support_ats && 1231 mapping->start < AMDGPU_GMC_HOLE_START) 1232 init_pte_value = AMDGPU_PTE_DEFAULT_ATC; 1233 1234 r = amdgpu_vm_update_range(adev, vm, false, false, true, resv, 1235 mapping->start, mapping->last, 1236 init_pte_value, 0, 0, NULL, NULL, 1237 &f); 1238 amdgpu_vm_free_mapping(adev, vm, mapping, f); 1239 if (r) { 1240 dma_fence_put(f); 1241 return r; 1242 } 1243 } 1244 1245 if (fence && f) { 1246 dma_fence_put(*fence); 1247 *fence = f; 1248 } else { 1249 dma_fence_put(f); 1250 } 1251 1252 return 0; 1253 1254 } 1255 1256 /** 1257 * amdgpu_vm_handle_moved - handle moved BOs in the PT 1258 * 1259 * @adev: amdgpu_device pointer 1260 * @vm: requested vm 1261 * 1262 * Make sure all BOs which are moved are updated in the PTs. 1263 * 1264 * Returns: 1265 * 0 for success. 1266 * 1267 * PTs have to be reserved! 1268 */ 1269 int amdgpu_vm_handle_moved(struct amdgpu_device *adev, 1270 struct amdgpu_vm *vm) 1271 { 1272 struct amdgpu_bo_va *bo_va, *tmp; 1273 struct dma_resv *resv; 1274 bool clear; 1275 int r; 1276 1277 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) { 1278 /* Per VM BOs never need to bo cleared in the page tables */ 1279 r = amdgpu_vm_bo_update(adev, bo_va, false); 1280 if (r) 1281 return r; 1282 } 1283 1284 spin_lock(&vm->invalidated_lock); 1285 while (!list_empty(&vm->invalidated)) { 1286 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va, 1287 base.vm_status); 1288 resv = bo_va->base.bo->tbo.base.resv; 1289 spin_unlock(&vm->invalidated_lock); 1290 1291 /* Try to reserve the BO to avoid clearing its ptes */ 1292 if (!amdgpu_vm_debug && dma_resv_trylock(resv)) 1293 clear = false; 1294 /* Somebody else is using the BO right now */ 1295 else 1296 clear = true; 1297 1298 r = amdgpu_vm_bo_update(adev, bo_va, clear); 1299 if (r) 1300 return r; 1301 1302 if (!clear) 1303 dma_resv_unlock(resv); 1304 spin_lock(&vm->invalidated_lock); 1305 } 1306 spin_unlock(&vm->invalidated_lock); 1307 1308 return 0; 1309 } 1310 1311 /** 1312 * amdgpu_vm_bo_add - add a bo to a specific vm 1313 * 1314 * @adev: amdgpu_device pointer 1315 * @vm: requested vm 1316 * @bo: amdgpu buffer object 1317 * 1318 * Add @bo into the requested vm. 1319 * Add @bo to the list of bos associated with the vm 1320 * 1321 * Returns: 1322 * Newly added bo_va or NULL for failure 1323 * 1324 * Object has to be reserved! 1325 */ 1326 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 1327 struct amdgpu_vm *vm, 1328 struct amdgpu_bo *bo) 1329 { 1330 struct amdgpu_bo_va *bo_va; 1331 1332 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL); 1333 if (bo_va == NULL) { 1334 return NULL; 1335 } 1336 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo); 1337 1338 bo_va->ref_count = 1; 1339 INIT_LIST_HEAD(&bo_va->valids); 1340 INIT_LIST_HEAD(&bo_va->invalids); 1341 1342 if (!bo) 1343 return bo_va; 1344 1345 dma_resv_assert_held(bo->tbo.base.resv); 1346 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) { 1347 bo_va->is_xgmi = true; 1348 /* Power up XGMI if it can be potentially used */ 1349 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20); 1350 } 1351 1352 return bo_va; 1353 } 1354 1355 1356 /** 1357 * amdgpu_vm_bo_insert_map - insert a new mapping 1358 * 1359 * @adev: amdgpu_device pointer 1360 * @bo_va: bo_va to store the address 1361 * @mapping: the mapping to insert 1362 * 1363 * Insert a new mapping into all structures. 1364 */ 1365 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev, 1366 struct amdgpu_bo_va *bo_va, 1367 struct amdgpu_bo_va_mapping *mapping) 1368 { 1369 struct amdgpu_vm *vm = bo_va->base.vm; 1370 struct amdgpu_bo *bo = bo_va->base.bo; 1371 1372 mapping->bo_va = bo_va; 1373 list_add(&mapping->list, &bo_va->invalids); 1374 amdgpu_vm_it_insert(mapping, &vm->va); 1375 1376 if (mapping->flags & AMDGPU_PTE_PRT) 1377 amdgpu_vm_prt_get(adev); 1378 1379 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv && 1380 !bo_va->base.moved) { 1381 list_move(&bo_va->base.vm_status, &vm->moved); 1382 } 1383 trace_amdgpu_vm_bo_map(bo_va, mapping); 1384 } 1385 1386 /** 1387 * amdgpu_vm_bo_map - map bo inside a vm 1388 * 1389 * @adev: amdgpu_device pointer 1390 * @bo_va: bo_va to store the address 1391 * @saddr: where to map the BO 1392 * @offset: requested offset in the BO 1393 * @size: BO size in bytes 1394 * @flags: attributes of pages (read/write/valid/etc.) 1395 * 1396 * Add a mapping of the BO at the specefied addr into the VM. 1397 * 1398 * Returns: 1399 * 0 for success, error for failure. 1400 * 1401 * Object has to be reserved and unreserved outside! 1402 */ 1403 int amdgpu_vm_bo_map(struct amdgpu_device *adev, 1404 struct amdgpu_bo_va *bo_va, 1405 uint64_t saddr, uint64_t offset, 1406 uint64_t size, uint64_t flags) 1407 { 1408 struct amdgpu_bo_va_mapping *mapping, *tmp; 1409 struct amdgpu_bo *bo = bo_va->base.bo; 1410 struct amdgpu_vm *vm = bo_va->base.vm; 1411 uint64_t eaddr; 1412 1413 /* validate the parameters */ 1414 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || 1415 size == 0 || size & ~PAGE_MASK) 1416 return -EINVAL; 1417 1418 /* make sure object fit at this offset */ 1419 eaddr = saddr + size - 1; 1420 if (saddr >= eaddr || 1421 (bo && offset + size > amdgpu_bo_size(bo)) || 1422 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT)) 1423 return -EINVAL; 1424 1425 saddr /= AMDGPU_GPU_PAGE_SIZE; 1426 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1427 1428 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 1429 if (tmp) { 1430 /* bo and tmp overlap, invalid addr */ 1431 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with " 1432 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr, 1433 tmp->start, tmp->last + 1); 1434 return -EINVAL; 1435 } 1436 1437 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1438 if (!mapping) 1439 return -ENOMEM; 1440 1441 mapping->start = saddr; 1442 mapping->last = eaddr; 1443 mapping->offset = offset; 1444 mapping->flags = flags; 1445 1446 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1447 1448 return 0; 1449 } 1450 1451 /** 1452 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings 1453 * 1454 * @adev: amdgpu_device pointer 1455 * @bo_va: bo_va to store the address 1456 * @saddr: where to map the BO 1457 * @offset: requested offset in the BO 1458 * @size: BO size in bytes 1459 * @flags: attributes of pages (read/write/valid/etc.) 1460 * 1461 * Add a mapping of the BO at the specefied addr into the VM. Replace existing 1462 * mappings as we do so. 1463 * 1464 * Returns: 1465 * 0 for success, error for failure. 1466 * 1467 * Object has to be reserved and unreserved outside! 1468 */ 1469 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, 1470 struct amdgpu_bo_va *bo_va, 1471 uint64_t saddr, uint64_t offset, 1472 uint64_t size, uint64_t flags) 1473 { 1474 struct amdgpu_bo_va_mapping *mapping; 1475 struct amdgpu_bo *bo = bo_va->base.bo; 1476 uint64_t eaddr; 1477 int r; 1478 1479 /* validate the parameters */ 1480 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || 1481 size == 0 || size & ~PAGE_MASK) 1482 return -EINVAL; 1483 1484 /* make sure object fit at this offset */ 1485 eaddr = saddr + size - 1; 1486 if (saddr >= eaddr || 1487 (bo && offset + size > amdgpu_bo_size(bo)) || 1488 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT)) 1489 return -EINVAL; 1490 1491 /* Allocate all the needed memory */ 1492 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1493 if (!mapping) 1494 return -ENOMEM; 1495 1496 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size); 1497 if (r) { 1498 kfree(mapping); 1499 return r; 1500 } 1501 1502 saddr /= AMDGPU_GPU_PAGE_SIZE; 1503 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1504 1505 mapping->start = saddr; 1506 mapping->last = eaddr; 1507 mapping->offset = offset; 1508 mapping->flags = flags; 1509 1510 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1511 1512 return 0; 1513 } 1514 1515 /** 1516 * amdgpu_vm_bo_unmap - remove bo mapping from vm 1517 * 1518 * @adev: amdgpu_device pointer 1519 * @bo_va: bo_va to remove the address from 1520 * @saddr: where to the BO is mapped 1521 * 1522 * Remove a mapping of the BO at the specefied addr from the VM. 1523 * 1524 * Returns: 1525 * 0 for success, error for failure. 1526 * 1527 * Object has to be reserved and unreserved outside! 1528 */ 1529 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 1530 struct amdgpu_bo_va *bo_va, 1531 uint64_t saddr) 1532 { 1533 struct amdgpu_bo_va_mapping *mapping; 1534 struct amdgpu_vm *vm = bo_va->base.vm; 1535 bool valid = true; 1536 1537 saddr /= AMDGPU_GPU_PAGE_SIZE; 1538 1539 list_for_each_entry(mapping, &bo_va->valids, list) { 1540 if (mapping->start == saddr) 1541 break; 1542 } 1543 1544 if (&mapping->list == &bo_va->valids) { 1545 valid = false; 1546 1547 list_for_each_entry(mapping, &bo_va->invalids, list) { 1548 if (mapping->start == saddr) 1549 break; 1550 } 1551 1552 if (&mapping->list == &bo_va->invalids) 1553 return -ENOENT; 1554 } 1555 1556 list_del(&mapping->list); 1557 amdgpu_vm_it_remove(mapping, &vm->va); 1558 mapping->bo_va = NULL; 1559 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 1560 1561 if (valid) 1562 list_add(&mapping->list, &vm->freed); 1563 else 1564 amdgpu_vm_free_mapping(adev, vm, mapping, 1565 bo_va->last_pt_update); 1566 1567 return 0; 1568 } 1569 1570 /** 1571 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range 1572 * 1573 * @adev: amdgpu_device pointer 1574 * @vm: VM structure to use 1575 * @saddr: start of the range 1576 * @size: size of the range 1577 * 1578 * Remove all mappings in a range, split them as appropriate. 1579 * 1580 * Returns: 1581 * 0 for success, error for failure. 1582 */ 1583 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, 1584 struct amdgpu_vm *vm, 1585 uint64_t saddr, uint64_t size) 1586 { 1587 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next; 1588 LIST_HEAD(removed); 1589 uint64_t eaddr; 1590 1591 eaddr = saddr + size - 1; 1592 saddr /= AMDGPU_GPU_PAGE_SIZE; 1593 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1594 1595 /* Allocate all the needed memory */ 1596 before = kzalloc(sizeof(*before), GFP_KERNEL); 1597 if (!before) 1598 return -ENOMEM; 1599 INIT_LIST_HEAD(&before->list); 1600 1601 after = kzalloc(sizeof(*after), GFP_KERNEL); 1602 if (!after) { 1603 kfree(before); 1604 return -ENOMEM; 1605 } 1606 INIT_LIST_HEAD(&after->list); 1607 1608 /* Now gather all removed mappings */ 1609 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 1610 while (tmp) { 1611 /* Remember mapping split at the start */ 1612 if (tmp->start < saddr) { 1613 before->start = tmp->start; 1614 before->last = saddr - 1; 1615 before->offset = tmp->offset; 1616 before->flags = tmp->flags; 1617 before->bo_va = tmp->bo_va; 1618 list_add(&before->list, &tmp->bo_va->invalids); 1619 } 1620 1621 /* Remember mapping split at the end */ 1622 if (tmp->last > eaddr) { 1623 after->start = eaddr + 1; 1624 after->last = tmp->last; 1625 after->offset = tmp->offset; 1626 after->offset += (after->start - tmp->start) << PAGE_SHIFT; 1627 after->flags = tmp->flags; 1628 after->bo_va = tmp->bo_va; 1629 list_add(&after->list, &tmp->bo_va->invalids); 1630 } 1631 1632 list_del(&tmp->list); 1633 list_add(&tmp->list, &removed); 1634 1635 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr); 1636 } 1637 1638 /* And free them up */ 1639 list_for_each_entry_safe(tmp, next, &removed, list) { 1640 amdgpu_vm_it_remove(tmp, &vm->va); 1641 list_del(&tmp->list); 1642 1643 if (tmp->start < saddr) 1644 tmp->start = saddr; 1645 if (tmp->last > eaddr) 1646 tmp->last = eaddr; 1647 1648 tmp->bo_va = NULL; 1649 list_add(&tmp->list, &vm->freed); 1650 trace_amdgpu_vm_bo_unmap(NULL, tmp); 1651 } 1652 1653 /* Insert partial mapping before the range */ 1654 if (!list_empty(&before->list)) { 1655 amdgpu_vm_it_insert(before, &vm->va); 1656 if (before->flags & AMDGPU_PTE_PRT) 1657 amdgpu_vm_prt_get(adev); 1658 } else { 1659 kfree(before); 1660 } 1661 1662 /* Insert partial mapping after the range */ 1663 if (!list_empty(&after->list)) { 1664 amdgpu_vm_it_insert(after, &vm->va); 1665 if (after->flags & AMDGPU_PTE_PRT) 1666 amdgpu_vm_prt_get(adev); 1667 } else { 1668 kfree(after); 1669 } 1670 1671 return 0; 1672 } 1673 1674 /** 1675 * amdgpu_vm_bo_lookup_mapping - find mapping by address 1676 * 1677 * @vm: the requested VM 1678 * @addr: the address 1679 * 1680 * Find a mapping by it's address. 1681 * 1682 * Returns: 1683 * The amdgpu_bo_va_mapping matching for addr or NULL 1684 * 1685 */ 1686 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm, 1687 uint64_t addr) 1688 { 1689 return amdgpu_vm_it_iter_first(&vm->va, addr, addr); 1690 } 1691 1692 /** 1693 * amdgpu_vm_bo_trace_cs - trace all reserved mappings 1694 * 1695 * @vm: the requested vm 1696 * @ticket: CS ticket 1697 * 1698 * Trace all mappings of BOs reserved during a command submission. 1699 */ 1700 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket) 1701 { 1702 struct amdgpu_bo_va_mapping *mapping; 1703 1704 if (!trace_amdgpu_vm_bo_cs_enabled()) 1705 return; 1706 1707 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping; 1708 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) { 1709 if (mapping->bo_va && mapping->bo_va->base.bo) { 1710 struct amdgpu_bo *bo; 1711 1712 bo = mapping->bo_va->base.bo; 1713 if (dma_resv_locking_ctx(bo->tbo.base.resv) != 1714 ticket) 1715 continue; 1716 } 1717 1718 trace_amdgpu_vm_bo_cs(mapping); 1719 } 1720 } 1721 1722 /** 1723 * amdgpu_vm_bo_del - remove a bo from a specific vm 1724 * 1725 * @adev: amdgpu_device pointer 1726 * @bo_va: requested bo_va 1727 * 1728 * Remove @bo_va->bo from the requested vm. 1729 * 1730 * Object have to be reserved! 1731 */ 1732 void amdgpu_vm_bo_del(struct amdgpu_device *adev, 1733 struct amdgpu_bo_va *bo_va) 1734 { 1735 struct amdgpu_bo_va_mapping *mapping, *next; 1736 struct amdgpu_bo *bo = bo_va->base.bo; 1737 struct amdgpu_vm *vm = bo_va->base.vm; 1738 struct amdgpu_vm_bo_base **base; 1739 1740 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 1741 1742 if (bo) { 1743 dma_resv_assert_held(bo->tbo.base.resv); 1744 if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv) 1745 ttm_bo_set_bulk_move(&bo->tbo, NULL); 1746 1747 for (base = &bo_va->base.bo->vm_bo; *base; 1748 base = &(*base)->next) { 1749 if (*base != &bo_va->base) 1750 continue; 1751 1752 *base = bo_va->base.next; 1753 break; 1754 } 1755 } 1756 1757 spin_lock(&vm->invalidated_lock); 1758 list_del(&bo_va->base.vm_status); 1759 spin_unlock(&vm->invalidated_lock); 1760 1761 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) { 1762 list_del(&mapping->list); 1763 amdgpu_vm_it_remove(mapping, &vm->va); 1764 mapping->bo_va = NULL; 1765 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 1766 list_add(&mapping->list, &vm->freed); 1767 } 1768 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) { 1769 list_del(&mapping->list); 1770 amdgpu_vm_it_remove(mapping, &vm->va); 1771 amdgpu_vm_free_mapping(adev, vm, mapping, 1772 bo_va->last_pt_update); 1773 } 1774 1775 dma_fence_put(bo_va->last_pt_update); 1776 1777 if (bo && bo_va->is_xgmi) 1778 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN); 1779 1780 kfree(bo_va); 1781 } 1782 1783 /** 1784 * amdgpu_vm_evictable - check if we can evict a VM 1785 * 1786 * @bo: A page table of the VM. 1787 * 1788 * Check if it is possible to evict a VM. 1789 */ 1790 bool amdgpu_vm_evictable(struct amdgpu_bo *bo) 1791 { 1792 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo; 1793 1794 /* Page tables of a destroyed VM can go away immediately */ 1795 if (!bo_base || !bo_base->vm) 1796 return true; 1797 1798 /* Don't evict VM page tables while they are busy */ 1799 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP)) 1800 return false; 1801 1802 /* Try to block ongoing updates */ 1803 if (!amdgpu_vm_eviction_trylock(bo_base->vm)) 1804 return false; 1805 1806 /* Don't evict VM page tables while they are updated */ 1807 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) { 1808 amdgpu_vm_eviction_unlock(bo_base->vm); 1809 return false; 1810 } 1811 1812 bo_base->vm->evicting = true; 1813 amdgpu_vm_eviction_unlock(bo_base->vm); 1814 return true; 1815 } 1816 1817 /** 1818 * amdgpu_vm_bo_invalidate - mark the bo as invalid 1819 * 1820 * @adev: amdgpu_device pointer 1821 * @bo: amdgpu buffer object 1822 * @evicted: is the BO evicted 1823 * 1824 * Mark @bo as invalid. 1825 */ 1826 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, 1827 struct amdgpu_bo *bo, bool evicted) 1828 { 1829 struct amdgpu_vm_bo_base *bo_base; 1830 1831 /* shadow bo doesn't have bo base, its validation needs its parent */ 1832 if (bo->parent && (amdgpu_bo_shadowed(bo->parent) == bo)) 1833 bo = bo->parent; 1834 1835 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 1836 struct amdgpu_vm *vm = bo_base->vm; 1837 1838 if (evicted && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) { 1839 amdgpu_vm_bo_evicted(bo_base); 1840 continue; 1841 } 1842 1843 if (bo_base->moved) 1844 continue; 1845 bo_base->moved = true; 1846 1847 if (bo->tbo.type == ttm_bo_type_kernel) 1848 amdgpu_vm_bo_relocated(bo_base); 1849 else if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv) 1850 amdgpu_vm_bo_moved(bo_base); 1851 else 1852 amdgpu_vm_bo_invalidated(bo_base); 1853 } 1854 } 1855 1856 /** 1857 * amdgpu_vm_get_block_size - calculate VM page table size as power of two 1858 * 1859 * @vm_size: VM size 1860 * 1861 * Returns: 1862 * VM page table as power of two 1863 */ 1864 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size) 1865 { 1866 /* Total bits covered by PD + PTs */ 1867 unsigned bits = ilog2(vm_size) + 18; 1868 1869 /* Make sure the PD is 4K in size up to 8GB address space. 1870 Above that split equal between PD and PTs */ 1871 if (vm_size <= 8) 1872 return (bits - 9); 1873 else 1874 return ((bits + 3) / 2); 1875 } 1876 1877 /** 1878 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size 1879 * 1880 * @adev: amdgpu_device pointer 1881 * @min_vm_size: the minimum vm size in GB if it's set auto 1882 * @fragment_size_default: Default PTE fragment size 1883 * @max_level: max VMPT level 1884 * @max_bits: max address space size in bits 1885 * 1886 */ 1887 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size, 1888 uint32_t fragment_size_default, unsigned max_level, 1889 unsigned max_bits) 1890 { 1891 unsigned int max_size = 1 << (max_bits - 30); 1892 unsigned int vm_size; 1893 uint64_t tmp; 1894 1895 /* adjust vm size first */ 1896 if (amdgpu_vm_size != -1) { 1897 vm_size = amdgpu_vm_size; 1898 if (vm_size > max_size) { 1899 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n", 1900 amdgpu_vm_size, max_size); 1901 vm_size = max_size; 1902 } 1903 } else { 1904 struct sysinfo si; 1905 unsigned int phys_ram_gb; 1906 1907 /* Optimal VM size depends on the amount of physical 1908 * RAM available. Underlying requirements and 1909 * assumptions: 1910 * 1911 * - Need to map system memory and VRAM from all GPUs 1912 * - VRAM from other GPUs not known here 1913 * - Assume VRAM <= system memory 1914 * - On GFX8 and older, VM space can be segmented for 1915 * different MTYPEs 1916 * - Need to allow room for fragmentation, guard pages etc. 1917 * 1918 * This adds up to a rough guess of system memory x3. 1919 * Round up to power of two to maximize the available 1920 * VM size with the given page table size. 1921 */ 1922 si_meminfo(&si); 1923 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit + 1924 (1 << 30) - 1) >> 30; 1925 vm_size = roundup_pow_of_two( 1926 min(max(phys_ram_gb * 3, min_vm_size), max_size)); 1927 } 1928 1929 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18; 1930 1931 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn); 1932 if (amdgpu_vm_block_size != -1) 1933 tmp >>= amdgpu_vm_block_size - 9; 1934 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1; 1935 adev->vm_manager.num_level = min(max_level, (unsigned)tmp); 1936 switch (adev->vm_manager.num_level) { 1937 case 3: 1938 adev->vm_manager.root_level = AMDGPU_VM_PDB2; 1939 break; 1940 case 2: 1941 adev->vm_manager.root_level = AMDGPU_VM_PDB1; 1942 break; 1943 case 1: 1944 adev->vm_manager.root_level = AMDGPU_VM_PDB0; 1945 break; 1946 default: 1947 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n"); 1948 } 1949 /* block size depends on vm size and hw setup*/ 1950 if (amdgpu_vm_block_size != -1) 1951 adev->vm_manager.block_size = 1952 min((unsigned)amdgpu_vm_block_size, max_bits 1953 - AMDGPU_GPU_PAGE_SHIFT 1954 - 9 * adev->vm_manager.num_level); 1955 else if (adev->vm_manager.num_level > 1) 1956 adev->vm_manager.block_size = 9; 1957 else 1958 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp); 1959 1960 if (amdgpu_vm_fragment_size == -1) 1961 adev->vm_manager.fragment_size = fragment_size_default; 1962 else 1963 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size; 1964 1965 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n", 1966 vm_size, adev->vm_manager.num_level + 1, 1967 adev->vm_manager.block_size, 1968 adev->vm_manager.fragment_size); 1969 } 1970 1971 /** 1972 * amdgpu_vm_wait_idle - wait for the VM to become idle 1973 * 1974 * @vm: VM object to wait for 1975 * @timeout: timeout to wait for VM to become idle 1976 */ 1977 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout) 1978 { 1979 timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv, 1980 DMA_RESV_USAGE_BOOKKEEP, 1981 true, timeout); 1982 if (timeout <= 0) 1983 return timeout; 1984 1985 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout); 1986 } 1987 1988 /** 1989 * amdgpu_vm_init - initialize a vm instance 1990 * 1991 * @adev: amdgpu_device pointer 1992 * @vm: requested vm 1993 * 1994 * Init @vm fields. 1995 * 1996 * Returns: 1997 * 0 for success, error for failure. 1998 */ 1999 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2000 { 2001 struct amdgpu_bo *root_bo; 2002 struct amdgpu_bo_vm *root; 2003 int r, i; 2004 2005 vm->va = RB_ROOT_CACHED; 2006 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) 2007 vm->reserved_vmid[i] = NULL; 2008 INIT_LIST_HEAD(&vm->evicted); 2009 INIT_LIST_HEAD(&vm->relocated); 2010 INIT_LIST_HEAD(&vm->moved); 2011 INIT_LIST_HEAD(&vm->idle); 2012 INIT_LIST_HEAD(&vm->invalidated); 2013 spin_lock_init(&vm->invalidated_lock); 2014 INIT_LIST_HEAD(&vm->freed); 2015 INIT_LIST_HEAD(&vm->done); 2016 2017 /* create scheduler entities for page table updates */ 2018 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL, 2019 adev->vm_manager.vm_pte_scheds, 2020 adev->vm_manager.vm_pte_num_scheds, NULL); 2021 if (r) 2022 return r; 2023 2024 r = drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL, 2025 adev->vm_manager.vm_pte_scheds, 2026 adev->vm_manager.vm_pte_num_scheds, NULL); 2027 if (r) 2028 goto error_free_immediate; 2029 2030 vm->pte_support_ats = false; 2031 vm->is_compute_context = false; 2032 2033 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2034 AMDGPU_VM_USE_CPU_FOR_GFX); 2035 2036 DRM_DEBUG_DRIVER("VM update mode is %s\n", 2037 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2038 WARN_ONCE((vm->use_cpu_for_update && 2039 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2040 "CPU update of VM recommended only for large BAR system\n"); 2041 2042 if (vm->use_cpu_for_update) 2043 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2044 else 2045 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2046 vm->last_update = NULL; 2047 vm->last_unlocked = dma_fence_get_stub(); 2048 vm->last_tlb_flush = dma_fence_get_stub(); 2049 2050 mutex_init(&vm->eviction_lock); 2051 vm->evicting = false; 2052 2053 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level, 2054 false, &root); 2055 if (r) 2056 goto error_free_delayed; 2057 root_bo = &root->bo; 2058 r = amdgpu_bo_reserve(root_bo, true); 2059 if (r) 2060 goto error_free_root; 2061 2062 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1); 2063 if (r) 2064 goto error_unreserve; 2065 2066 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo); 2067 2068 r = amdgpu_vm_pt_clear(adev, vm, root, false); 2069 if (r) 2070 goto error_unreserve; 2071 2072 amdgpu_bo_unreserve(vm->root.bo); 2073 2074 INIT_KFIFO(vm->faults); 2075 2076 return 0; 2077 2078 error_unreserve: 2079 amdgpu_bo_unreserve(vm->root.bo); 2080 2081 error_free_root: 2082 amdgpu_bo_unref(&root->shadow); 2083 amdgpu_bo_unref(&root_bo); 2084 vm->root.bo = NULL; 2085 2086 error_free_delayed: 2087 dma_fence_put(vm->last_tlb_flush); 2088 dma_fence_put(vm->last_unlocked); 2089 drm_sched_entity_destroy(&vm->delayed); 2090 2091 error_free_immediate: 2092 drm_sched_entity_destroy(&vm->immediate); 2093 2094 return r; 2095 } 2096 2097 /** 2098 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM 2099 * 2100 * @adev: amdgpu_device pointer 2101 * @vm: requested vm 2102 * 2103 * This only works on GFX VMs that don't have any BOs added and no 2104 * page tables allocated yet. 2105 * 2106 * Changes the following VM parameters: 2107 * - use_cpu_for_update 2108 * - pte_supports_ats 2109 * 2110 * Reinitializes the page directory to reflect the changed ATS 2111 * setting. 2112 * 2113 * Returns: 2114 * 0 for success, -errno for errors. 2115 */ 2116 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2117 { 2118 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN); 2119 int r; 2120 2121 r = amdgpu_bo_reserve(vm->root.bo, true); 2122 if (r) 2123 return r; 2124 2125 /* Sanity checks */ 2126 if (!amdgpu_vm_pt_is_root_clean(adev, vm)) { 2127 r = -EINVAL; 2128 goto unreserve_bo; 2129 } 2130 2131 /* Check if PD needs to be reinitialized and do it before 2132 * changing any other state, in case it fails. 2133 */ 2134 if (pte_support_ats != vm->pte_support_ats) { 2135 vm->pte_support_ats = pte_support_ats; 2136 r = amdgpu_vm_pt_clear(adev, vm, to_amdgpu_bo_vm(vm->root.bo), 2137 false); 2138 if (r) 2139 goto unreserve_bo; 2140 } 2141 2142 /* Update VM state */ 2143 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2144 AMDGPU_VM_USE_CPU_FOR_COMPUTE); 2145 DRM_DEBUG_DRIVER("VM update mode is %s\n", 2146 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2147 WARN_ONCE((vm->use_cpu_for_update && 2148 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2149 "CPU update of VM recommended only for large BAR system\n"); 2150 2151 if (vm->use_cpu_for_update) { 2152 /* Sync with last SDMA update/clear before switching to CPU */ 2153 r = amdgpu_bo_sync_wait(vm->root.bo, 2154 AMDGPU_FENCE_OWNER_UNDEFINED, true); 2155 if (r) 2156 goto unreserve_bo; 2157 2158 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2159 } else { 2160 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2161 } 2162 dma_fence_put(vm->last_update); 2163 vm->last_update = NULL; 2164 vm->is_compute_context = true; 2165 2166 /* Free the shadow bo for compute VM */ 2167 amdgpu_bo_unref(&to_amdgpu_bo_vm(vm->root.bo)->shadow); 2168 2169 goto unreserve_bo; 2170 2171 unreserve_bo: 2172 amdgpu_bo_unreserve(vm->root.bo); 2173 return r; 2174 } 2175 2176 /** 2177 * amdgpu_vm_release_compute - release a compute vm 2178 * @adev: amdgpu_device pointer 2179 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute 2180 * 2181 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute 2182 * pasid from vm. Compute should stop use of vm after this call. 2183 */ 2184 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2185 { 2186 amdgpu_vm_set_pasid(adev, vm, 0); 2187 vm->is_compute_context = false; 2188 } 2189 2190 /** 2191 * amdgpu_vm_fini - tear down a vm instance 2192 * 2193 * @adev: amdgpu_device pointer 2194 * @vm: requested vm 2195 * 2196 * Tear down @vm. 2197 * Unbind the VM and remove all bos from the vm bo list 2198 */ 2199 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2200 { 2201 struct amdgpu_bo_va_mapping *mapping, *tmp; 2202 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt; 2203 struct amdgpu_bo *root; 2204 unsigned long flags; 2205 int i; 2206 2207 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm); 2208 2209 root = amdgpu_bo_ref(vm->root.bo); 2210 amdgpu_bo_reserve(root, true); 2211 amdgpu_vm_set_pasid(adev, vm, 0); 2212 dma_fence_wait(vm->last_unlocked, false); 2213 dma_fence_put(vm->last_unlocked); 2214 dma_fence_wait(vm->last_tlb_flush, false); 2215 /* Make sure that all fence callbacks have completed */ 2216 spin_lock_irqsave(vm->last_tlb_flush->lock, flags); 2217 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags); 2218 dma_fence_put(vm->last_tlb_flush); 2219 2220 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) { 2221 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) { 2222 amdgpu_vm_prt_fini(adev, vm); 2223 prt_fini_needed = false; 2224 } 2225 2226 list_del(&mapping->list); 2227 amdgpu_vm_free_mapping(adev, vm, mapping, NULL); 2228 } 2229 2230 amdgpu_vm_pt_free_root(adev, vm); 2231 amdgpu_bo_unreserve(root); 2232 amdgpu_bo_unref(&root); 2233 WARN_ON(vm->root.bo); 2234 2235 drm_sched_entity_destroy(&vm->immediate); 2236 drm_sched_entity_destroy(&vm->delayed); 2237 2238 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) { 2239 dev_err(adev->dev, "still active bo inside vm\n"); 2240 } 2241 rbtree_postorder_for_each_entry_safe(mapping, tmp, 2242 &vm->va.rb_root, rb) { 2243 /* Don't remove the mapping here, we don't want to trigger a 2244 * rebalance and the tree is about to be destroyed anyway. 2245 */ 2246 list_del(&mapping->list); 2247 kfree(mapping); 2248 } 2249 2250 dma_fence_put(vm->last_update); 2251 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) 2252 amdgpu_vmid_free_reserved(adev, vm, i); 2253 } 2254 2255 /** 2256 * amdgpu_vm_manager_init - init the VM manager 2257 * 2258 * @adev: amdgpu_device pointer 2259 * 2260 * Initialize the VM manager structures 2261 */ 2262 void amdgpu_vm_manager_init(struct amdgpu_device *adev) 2263 { 2264 unsigned i; 2265 2266 /* Concurrent flushes are only possible starting with Vega10 and 2267 * are broken on Navi10 and Navi14. 2268 */ 2269 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 || 2270 adev->asic_type == CHIP_NAVI10 || 2271 adev->asic_type == CHIP_NAVI14); 2272 amdgpu_vmid_mgr_init(adev); 2273 2274 adev->vm_manager.fence_context = 2275 dma_fence_context_alloc(AMDGPU_MAX_RINGS); 2276 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) 2277 adev->vm_manager.seqno[i] = 0; 2278 2279 spin_lock_init(&adev->vm_manager.prt_lock); 2280 atomic_set(&adev->vm_manager.num_prt_users, 0); 2281 2282 /* If not overridden by the user, by default, only in large BAR systems 2283 * Compute VM tables will be updated by CPU 2284 */ 2285 #ifdef CONFIG_X86_64 2286 if (amdgpu_vm_update_mode == -1) { 2287 if (amdgpu_gmc_vram_full_visible(&adev->gmc)) 2288 adev->vm_manager.vm_update_mode = 2289 AMDGPU_VM_USE_CPU_FOR_COMPUTE; 2290 else 2291 adev->vm_manager.vm_update_mode = 0; 2292 } else 2293 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode; 2294 #else 2295 adev->vm_manager.vm_update_mode = 0; 2296 #endif 2297 2298 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ); 2299 } 2300 2301 /** 2302 * amdgpu_vm_manager_fini - cleanup VM manager 2303 * 2304 * @adev: amdgpu_device pointer 2305 * 2306 * Cleanup the VM manager and free resources. 2307 */ 2308 void amdgpu_vm_manager_fini(struct amdgpu_device *adev) 2309 { 2310 WARN_ON(!xa_empty(&adev->vm_manager.pasids)); 2311 xa_destroy(&adev->vm_manager.pasids); 2312 2313 amdgpu_vmid_mgr_fini(adev); 2314 } 2315 2316 /** 2317 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs. 2318 * 2319 * @dev: drm device pointer 2320 * @data: drm_amdgpu_vm 2321 * @filp: drm file pointer 2322 * 2323 * Returns: 2324 * 0 for success, -errno for errors. 2325 */ 2326 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) 2327 { 2328 union drm_amdgpu_vm *args = data; 2329 struct amdgpu_device *adev = drm_to_adev(dev); 2330 struct amdgpu_fpriv *fpriv = filp->driver_priv; 2331 long timeout = msecs_to_jiffies(2000); 2332 int r; 2333 2334 switch (args->in.op) { 2335 case AMDGPU_VM_OP_RESERVE_VMID: 2336 /* We only have requirement to reserve vmid from gfxhub */ 2337 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, 2338 AMDGPU_GFXHUB_0); 2339 if (r) 2340 return r; 2341 break; 2342 case AMDGPU_VM_OP_UNRESERVE_VMID: 2343 if (amdgpu_sriov_runtime(adev)) 2344 timeout = 8 * timeout; 2345 2346 /* Wait vm idle to make sure the vmid set in SPM_VMID is 2347 * not referenced anymore. 2348 */ 2349 r = amdgpu_bo_reserve(fpriv->vm.root.bo, true); 2350 if (r) 2351 return r; 2352 2353 r = amdgpu_vm_wait_idle(&fpriv->vm, timeout); 2354 if (r < 0) 2355 return r; 2356 2357 amdgpu_bo_unreserve(fpriv->vm.root.bo); 2358 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB_0); 2359 break; 2360 default: 2361 return -EINVAL; 2362 } 2363 2364 return 0; 2365 } 2366 2367 /** 2368 * amdgpu_vm_get_task_info - Extracts task info for a PASID. 2369 * 2370 * @adev: drm device pointer 2371 * @pasid: PASID identifier for VM 2372 * @task_info: task_info to fill. 2373 */ 2374 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid, 2375 struct amdgpu_task_info *task_info) 2376 { 2377 struct amdgpu_vm *vm; 2378 unsigned long flags; 2379 2380 xa_lock_irqsave(&adev->vm_manager.pasids, flags); 2381 2382 vm = xa_load(&adev->vm_manager.pasids, pasid); 2383 if (vm) 2384 *task_info = vm->task_info; 2385 2386 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags); 2387 } 2388 2389 /** 2390 * amdgpu_vm_set_task_info - Sets VMs task info. 2391 * 2392 * @vm: vm for which to set the info 2393 */ 2394 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm) 2395 { 2396 if (vm->task_info.pid) 2397 return; 2398 2399 vm->task_info.pid = current->pid; 2400 get_task_comm(vm->task_info.task_name, current); 2401 2402 if (current->group_leader->mm != current->mm) 2403 return; 2404 2405 vm->task_info.tgid = current->group_leader->pid; 2406 get_task_comm(vm->task_info.process_name, current->group_leader); 2407 } 2408 2409 /** 2410 * amdgpu_vm_handle_fault - graceful handling of VM faults. 2411 * @adev: amdgpu device pointer 2412 * @pasid: PASID of the VM 2413 * @addr: Address of the fault 2414 * @write_fault: true is write fault, false is read fault 2415 * 2416 * Try to gracefully handle a VM fault. Return true if the fault was handled and 2417 * shouldn't be reported any more. 2418 */ 2419 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid, 2420 uint64_t addr, bool write_fault) 2421 { 2422 bool is_compute_context = false; 2423 struct amdgpu_bo *root; 2424 unsigned long irqflags; 2425 uint64_t value, flags; 2426 struct amdgpu_vm *vm; 2427 int r; 2428 2429 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2430 vm = xa_load(&adev->vm_manager.pasids, pasid); 2431 if (vm) { 2432 root = amdgpu_bo_ref(vm->root.bo); 2433 is_compute_context = vm->is_compute_context; 2434 } else { 2435 root = NULL; 2436 } 2437 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2438 2439 if (!root) 2440 return false; 2441 2442 addr /= AMDGPU_GPU_PAGE_SIZE; 2443 2444 if (is_compute_context && 2445 !svm_range_restore_pages(adev, pasid, addr, write_fault)) { 2446 amdgpu_bo_unref(&root); 2447 return true; 2448 } 2449 2450 r = amdgpu_bo_reserve(root, true); 2451 if (r) 2452 goto error_unref; 2453 2454 /* Double check that the VM still exists */ 2455 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2456 vm = xa_load(&adev->vm_manager.pasids, pasid); 2457 if (vm && vm->root.bo != root) 2458 vm = NULL; 2459 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2460 if (!vm) 2461 goto error_unlock; 2462 2463 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED | 2464 AMDGPU_PTE_SYSTEM; 2465 2466 if (is_compute_context) { 2467 /* Intentionally setting invalid PTE flag 2468 * combination to force a no-retry-fault 2469 */ 2470 flags = AMDGPU_PTE_EXECUTABLE | AMDGPU_PDE_PTE | 2471 AMDGPU_PTE_TF; 2472 value = 0; 2473 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) { 2474 /* Redirect the access to the dummy page */ 2475 value = adev->dummy_page_addr; 2476 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE | 2477 AMDGPU_PTE_WRITEABLE; 2478 2479 } else { 2480 /* Let the hw retry silently on the PTE */ 2481 value = 0; 2482 } 2483 2484 r = dma_resv_reserve_fences(root->tbo.base.resv, 1); 2485 if (r) { 2486 pr_debug("failed %d to reserve fence slot\n", r); 2487 goto error_unlock; 2488 } 2489 2490 r = amdgpu_vm_update_range(adev, vm, true, false, false, NULL, addr, 2491 addr, flags, value, 0, NULL, NULL, NULL); 2492 if (r) 2493 goto error_unlock; 2494 2495 r = amdgpu_vm_update_pdes(adev, vm, true); 2496 2497 error_unlock: 2498 amdgpu_bo_unreserve(root); 2499 if (r < 0) 2500 DRM_ERROR("Can't handle page fault (%d)\n", r); 2501 2502 error_unref: 2503 amdgpu_bo_unref(&root); 2504 2505 return false; 2506 } 2507 2508 #if defined(CONFIG_DEBUG_FS) 2509 /** 2510 * amdgpu_debugfs_vm_bo_info - print BO info for the VM 2511 * 2512 * @vm: Requested VM for printing BO info 2513 * @m: debugfs file 2514 * 2515 * Print BO information in debugfs file for the VM 2516 */ 2517 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m) 2518 { 2519 struct amdgpu_bo_va *bo_va, *tmp; 2520 u64 total_idle = 0; 2521 u64 total_evicted = 0; 2522 u64 total_relocated = 0; 2523 u64 total_moved = 0; 2524 u64 total_invalidated = 0; 2525 u64 total_done = 0; 2526 unsigned int total_idle_objs = 0; 2527 unsigned int total_evicted_objs = 0; 2528 unsigned int total_relocated_objs = 0; 2529 unsigned int total_moved_objs = 0; 2530 unsigned int total_invalidated_objs = 0; 2531 unsigned int total_done_objs = 0; 2532 unsigned int id = 0; 2533 2534 seq_puts(m, "\tIdle BOs:\n"); 2535 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) { 2536 if (!bo_va->base.bo) 2537 continue; 2538 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2539 } 2540 total_idle_objs = id; 2541 id = 0; 2542 2543 seq_puts(m, "\tEvicted BOs:\n"); 2544 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) { 2545 if (!bo_va->base.bo) 2546 continue; 2547 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2548 } 2549 total_evicted_objs = id; 2550 id = 0; 2551 2552 seq_puts(m, "\tRelocated BOs:\n"); 2553 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) { 2554 if (!bo_va->base.bo) 2555 continue; 2556 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2557 } 2558 total_relocated_objs = id; 2559 id = 0; 2560 2561 seq_puts(m, "\tMoved BOs:\n"); 2562 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) { 2563 if (!bo_va->base.bo) 2564 continue; 2565 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2566 } 2567 total_moved_objs = id; 2568 id = 0; 2569 2570 seq_puts(m, "\tInvalidated BOs:\n"); 2571 spin_lock(&vm->invalidated_lock); 2572 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) { 2573 if (!bo_va->base.bo) 2574 continue; 2575 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2576 } 2577 total_invalidated_objs = id; 2578 id = 0; 2579 2580 seq_puts(m, "\tDone BOs:\n"); 2581 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) { 2582 if (!bo_va->base.bo) 2583 continue; 2584 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2585 } 2586 spin_unlock(&vm->invalidated_lock); 2587 total_done_objs = id; 2588 2589 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle, 2590 total_idle_objs); 2591 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted, 2592 total_evicted_objs); 2593 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated, 2594 total_relocated_objs); 2595 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved, 2596 total_moved_objs); 2597 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated, 2598 total_invalidated_objs); 2599 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done, 2600 total_done_objs); 2601 } 2602 #endif 2603